Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 1 | //===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===// |
| 2 | // |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains a printer that converts from our internal representation |
| 11 | // of machine-dependent LLVM code to GAS-format ARM assembly language. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Jim Grosbach | d0d1329 | 2010-12-01 03:45:07 +0000 | [diff] [blame] | 15 | #include "ARMAsmPrinter.h" |
Craig Topper | 188ed9d | 2012-03-17 07:33:42 +0000 | [diff] [blame] | 16 | #include "ARM.h" |
Evan Cheng | e45d685 | 2011-01-11 21:46:47 +0000 | [diff] [blame] | 17 | #include "ARMConstantPoolValue.h" |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 18 | #include "ARMFPUName.h" |
Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 19 | #include "ARMMachineFunctionInfo.h" |
Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 20 | #include "ARMTargetMachine.h" |
Jason W Kim | 109ff29 | 2010-10-11 23:01:44 +0000 | [diff] [blame] | 21 | #include "ARMTargetObjectFile.h" |
Evan Cheng | e45d685 | 2011-01-11 21:46:47 +0000 | [diff] [blame] | 22 | #include "InstPrinter/ARMInstPrinter.h" |
Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 23 | #include "MCTargetDesc/ARMAddressingModes.h" |
| 24 | #include "MCTargetDesc/ARMMCExpr.h" |
Jim Grosbach | 330840f | 2012-10-04 21:33:24 +0000 | [diff] [blame] | 25 | #include "llvm/ADT/SetVector.h" |
| 26 | #include "llvm/ADT/SmallString.h" |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/MachineFunctionPass.h" |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/MachineJumpTableInfo.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/MachineModuleInfoImpls.h" |
Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 30 | #include "llvm/IR/Constants.h" |
| 31 | #include "llvm/IR/DataLayout.h" |
Chandler Carruth | 9a4c9e5 | 2014-03-06 00:46:21 +0000 | [diff] [blame] | 32 | #include "llvm/IR/DebugInfo.h" |
Rafael Espindola | 894843c | 2014-01-07 21:19:40 +0000 | [diff] [blame] | 33 | #include "llvm/IR/Mangler.h" |
Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 34 | #include "llvm/IR/Module.h" |
| 35 | #include "llvm/IR/Type.h" |
Chris Lattner | 6462adc | 2009-10-19 18:38:33 +0000 | [diff] [blame] | 36 | #include "llvm/MC/MCAsmInfo.h" |
Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 37 | #include "llvm/MC/MCAssembler.h" |
Chris Lattner | 6462adc | 2009-10-19 18:38:33 +0000 | [diff] [blame] | 38 | #include "llvm/MC/MCContext.h" |
Jack Carter | 718da0b | 2013-01-30 02:24:33 +0000 | [diff] [blame] | 39 | #include "llvm/MC/MCELFStreamer.h" |
Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 40 | #include "llvm/MC/MCInst.h" |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 41 | #include "llvm/MC/MCInstBuilder.h" |
Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 42 | #include "llvm/MC/MCObjectStreamer.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 43 | #include "llvm/MC/MCSectionMachO.h" |
Chris Lattner | 4b7dadb | 2009-08-19 05:49:37 +0000 | [diff] [blame] | 44 | #include "llvm/MC/MCStreamer.h" |
Chris Lattner | 4cd4498 | 2009-09-13 17:14:04 +0000 | [diff] [blame] | 45 | #include "llvm/MC/MCSymbol.h" |
Saleem Abdulrasool | 278a9f4 | 2014-01-19 08:25:27 +0000 | [diff] [blame] | 46 | #include "llvm/Support/ARMBuildAttributes.h" |
Saleem Abdulrasool | 0aca1c3 | 2014-04-30 06:14:25 +0000 | [diff] [blame] | 47 | #include "llvm/Support/COFF.h" |
Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 48 | #include "llvm/Support/CommandLine.h" |
Devang Patel | a52ddc4 | 2010-08-04 22:39:39 +0000 | [diff] [blame] | 49 | #include "llvm/Support/Debug.h" |
Jack Carter | 718da0b | 2013-01-30 02:24:33 +0000 | [diff] [blame] | 50 | #include "llvm/Support/ELF.h" |
Torok Edwin | f8d479c | 2009-07-08 20:55:50 +0000 | [diff] [blame] | 51 | #include "llvm/Support/ErrorHandling.h" |
Evan Cheng | 2bb4035 | 2011-08-24 18:08:43 +0000 | [diff] [blame] | 52 | #include "llvm/Support/TargetRegistry.h" |
Chris Lattner | d20699b | 2010-04-04 08:18:47 +0000 | [diff] [blame] | 53 | #include "llvm/Support/raw_ostream.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 54 | #include "llvm/Target/TargetMachine.h" |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 55 | #include <cctype> |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 56 | using namespace llvm; |
| 57 | |
Chandler Carruth | 84e68b2 | 2014-04-22 02:41:26 +0000 | [diff] [blame] | 58 | #define DEBUG_TYPE "asm-printer" |
| 59 | |
Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 60 | void ARMAsmPrinter::EmitFunctionBodyEnd() { |
| 61 | // Make sure to terminate any constant pools that were at the end |
| 62 | // of the function. |
| 63 | if (!InConstantPool) |
| 64 | return; |
| 65 | InConstantPool = false; |
| 66 | OutStreamer.EmitDataRegion(MCDR_DataRegionEnd); |
| 67 | } |
Owen Anderson | 0ca562e | 2011-10-04 23:26:17 +0000 | [diff] [blame] | 68 | |
Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 69 | void ARMAsmPrinter::EmitFunctionEntryLabel() { |
Chris Lattner | 56db8c3 | 2010-01-27 23:58:11 +0000 | [diff] [blame] | 70 | if (AFI->isThumbFunction()) { |
Jim Grosbach | 5a2c68d | 2010-11-05 22:08:08 +0000 | [diff] [blame] | 71 | OutStreamer.EmitAssemblerFlag(MCAF_Code16); |
Rafael Espindola | e90c1cb | 2011-05-16 16:17:21 +0000 | [diff] [blame] | 72 | OutStreamer.EmitThumbFunc(CurrentFnSym); |
Chris Lattner | 56db8c3 | 2010-01-27 23:58:11 +0000 | [diff] [blame] | 73 | } |
Jim Grosbach | 8ee5cd9 | 2010-09-02 01:02:06 +0000 | [diff] [blame] | 74 | |
Chris Lattner | 56db8c3 | 2010-01-27 23:58:11 +0000 | [diff] [blame] | 75 | OutStreamer.EmitLabel(CurrentFnSym); |
| 76 | } |
| 77 | |
James Molloy | 6685c08 | 2012-01-26 09:25:43 +0000 | [diff] [blame] | 78 | void ARMAsmPrinter::EmitXXStructor(const Constant *CV) { |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 79 | uint64_t Size = |
| 80 | TM.getSubtargetImpl()->getDataLayout()->getTypeAllocSize(CV->getType()); |
James Molloy | 6685c08 | 2012-01-26 09:25:43 +0000 | [diff] [blame] | 81 | assert(Size && "C++ constructor pointer had zero size!"); |
| 82 | |
Bill Wendling | dfb45f4 | 2012-02-15 09:14:08 +0000 | [diff] [blame] | 83 | const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts()); |
James Molloy | 6685c08 | 2012-01-26 09:25:43 +0000 | [diff] [blame] | 84 | assert(GV && "C++ constructor pointer was not a GlobalValue!"); |
| 85 | |
Saleem Abdulrasool | 1eb4a28 | 2014-07-07 05:18:22 +0000 | [diff] [blame] | 86 | const MCExpr *E = MCSymbolRefExpr::Create(GetARMGVSymbol(GV, |
| 87 | ARMII::MO_NO_FLAG), |
Tim Northover | d6a729b | 2014-01-06 14:28:05 +0000 | [diff] [blame] | 88 | (Subtarget->isTargetELF() |
| 89 | ? MCSymbolRefExpr::VK_ARM_TARGET1 |
| 90 | : MCSymbolRefExpr::VK_None), |
James Molloy | 6685c08 | 2012-01-26 09:25:43 +0000 | [diff] [blame] | 91 | OutContext); |
Jim Grosbach | 1a59711 | 2014-04-03 23:43:18 +0000 | [diff] [blame] | 92 | |
James Molloy | 6685c08 | 2012-01-26 09:25:43 +0000 | [diff] [blame] | 93 | OutStreamer.EmitValue(E, Size); |
| 94 | } |
| 95 | |
Jim Grosbach | 080fdf4 | 2010-09-30 01:57:53 +0000 | [diff] [blame] | 96 | /// runOnMachineFunction - This uses the EmitInstruction() |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 97 | /// method to print assembly for each instruction. |
| 98 | /// |
| 99 | bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 100 | AFI = MF.getInfo<ARMFunctionInfo>(); |
Evan Cheng | 5e3ac18 | 2008-09-18 07:27:23 +0000 | [diff] [blame] | 101 | MCP = MF.getConstantPool(); |
Rafael Espindola | 27f8bdc | 2006-05-23 02:48:20 +0000 | [diff] [blame] | 102 | |
Saleem Abdulrasool | 0aca1c3 | 2014-04-30 06:14:25 +0000 | [diff] [blame] | 103 | SetupMachineFunction(MF); |
| 104 | |
| 105 | if (Subtarget->isTargetCOFF()) { |
| 106 | bool Internal = MF.getFunction()->hasInternalLinkage(); |
| 107 | COFF::SymbolStorageClass Scl = Internal ? COFF::IMAGE_SYM_CLASS_STATIC |
| 108 | : COFF::IMAGE_SYM_CLASS_EXTERNAL; |
| 109 | int Type = COFF::IMAGE_SYM_DTYPE_FUNCTION << COFF::SCT_COMPLEX_TYPE_SHIFT; |
| 110 | |
| 111 | OutStreamer.BeginCOFFSymbolDef(CurrentFnSym); |
| 112 | OutStreamer.EmitCOFFSymbolStorageClass(Scl); |
| 113 | OutStreamer.EmitCOFFSymbolType(Type); |
| 114 | OutStreamer.EndCOFFSymbolDef(); |
| 115 | } |
| 116 | |
| 117 | // Have common code print out the function header with linkage info etc. |
| 118 | EmitFunctionHeader(); |
| 119 | |
| 120 | // Emit the rest of the function body. |
| 121 | EmitFunctionBody(); |
| 122 | |
| 123 | // We didn't modify anything. |
| 124 | return false; |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 125 | } |
| 126 | |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 127 | void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 128 | raw_ostream &O, const char *Modifier) { |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 129 | const MachineOperand &MO = MI->getOperand(OpNum); |
Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 130 | unsigned TF = MO.getTargetFlags(); |
| 131 | |
Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 132 | switch (MO.getType()) { |
Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 133 | default: llvm_unreachable("<unknown operand type>"); |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 134 | case MachineOperand::MO_Register: { |
| 135 | unsigned Reg = MO.getReg(); |
Chris Lattner | 93e3ef6 | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 136 | assert(TargetRegisterInfo::isPhysicalRegister(Reg)); |
Jim Grosbach | 2c95027 | 2010-10-06 21:22:32 +0000 | [diff] [blame] | 137 | assert(!MO.getSubReg() && "Subregs should be eliminated!"); |
Weiming Zhao | c598700 | 2013-02-14 18:10:21 +0000 | [diff] [blame] | 138 | if(ARM::GPRPairRegClass.contains(Reg)) { |
| 139 | const MachineFunction &MF = *MI->getParent()->getParent(); |
Eric Christopher | fc6de42 | 2014-08-05 02:39:49 +0000 | [diff] [blame] | 140 | const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); |
Weiming Zhao | c598700 | 2013-02-14 18:10:21 +0000 | [diff] [blame] | 141 | Reg = TRI->getSubReg(Reg, ARM::gsub_0); |
| 142 | } |
Jim Grosbach | 2c95027 | 2010-10-06 21:22:32 +0000 | [diff] [blame] | 143 | O << ARMInstPrinter::getRegisterName(Reg); |
Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 144 | break; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 145 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 146 | case MachineOperand::MO_Immediate: { |
Evan Cheng | 83e0d48 | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 147 | int64_t Imm = MO.getImm(); |
Anton Korobeynikov | 222b86c | 2009-10-08 20:43:22 +0000 | [diff] [blame] | 148 | O << '#'; |
Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 149 | if ((Modifier && strcmp(Modifier, "lo16") == 0) || |
Jason W Kim | e9eae0f | 2011-01-12 23:21:49 +0000 | [diff] [blame] | 150 | (TF == ARMII::MO_LO16)) |
Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 151 | O << ":lower16:"; |
| 152 | else if ((Modifier && strcmp(Modifier, "hi16") == 0) || |
Jason W Kim | e9eae0f | 2011-01-12 23:21:49 +0000 | [diff] [blame] | 153 | (TF == ARMII::MO_HI16)) |
Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 154 | O << ":upper16:"; |
Anton Korobeynikov | 222b86c | 2009-10-08 20:43:22 +0000 | [diff] [blame] | 155 | O << Imm; |
Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 156 | break; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 157 | } |
Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 158 | case MachineOperand::MO_MachineBasicBlock: |
Chris Lattner | 29bdac4 | 2010-03-13 21:04:28 +0000 | [diff] [blame] | 159 | O << *MO.getMBB()->getSymbol(); |
Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 160 | return; |
Rafael Espindola | 75269be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 161 | case MachineOperand::MO_GlobalAddress: { |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 162 | const GlobalValue *GV = MO.getGlobal(); |
Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 163 | if ((Modifier && strcmp(Modifier, "lo16") == 0) || |
| 164 | (TF & ARMII::MO_LO16)) |
| 165 | O << ":lower16:"; |
| 166 | else if ((Modifier && strcmp(Modifier, "hi16") == 0) || |
| 167 | (TF & ARMII::MO_HI16)) |
| 168 | O << ":upper16:"; |
Saleem Abdulrasool | 1eb4a28 | 2014-07-07 05:18:22 +0000 | [diff] [blame] | 169 | O << *GetARMGVSymbol(GV, TF); |
Anton Korobeynikov | bff4b37 | 2008-11-22 16:15:34 +0000 | [diff] [blame] | 170 | |
Chris Lattner | f33c7fc | 2010-04-03 22:28:33 +0000 | [diff] [blame] | 171 | printOffset(MO.getOffset(), O); |
Jim Grosbach | f49540c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 172 | if (TF == ARMII::MO_PLT) |
Lauro Ramos Venancio | ee2d164 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 173 | O << "(PLT)"; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 174 | break; |
Rafael Espindola | 75269be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 175 | } |
Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 176 | case MachineOperand::MO_ConstantPoolIndex: |
Chris Lattner | c55ea3f | 2010-01-23 07:00:21 +0000 | [diff] [blame] | 177 | O << *GetCPISymbol(MO.getIndex()); |
Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 178 | break; |
Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 179 | } |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 180 | } |
| 181 | |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 182 | //===--------------------------------------------------------------------===// |
| 183 | |
Chris Lattner | 68d64aa | 2010-01-25 19:51:38 +0000 | [diff] [blame] | 184 | MCSymbol *ARMAsmPrinter:: |
Chris Lattner | 68d64aa | 2010-01-25 19:51:38 +0000 | [diff] [blame] | 185 | GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const { |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 186 | const DataLayout *DL = TM.getSubtargetImpl()->getDataLayout(); |
Chris Lattner | 68d64aa | 2010-01-25 19:51:38 +0000 | [diff] [blame] | 187 | SmallString<60> Name; |
Rafael Espindola | 5887356 | 2014-01-03 19:21:54 +0000 | [diff] [blame] | 188 | raw_svector_ostream(Name) << DL->getPrivateGlobalPrefix() << "JTI" |
Chris Lattner | 8186eec | 2010-01-25 23:28:03 +0000 | [diff] [blame] | 189 | << getFunctionNumber() << '_' << uid << '_' << uid2; |
Chris Lattner | 9897043 | 2010-03-30 18:10:53 +0000 | [diff] [blame] | 190 | return OutContext.GetOrCreateSymbol(Name.str()); |
Chris Lattner | 6330d53 | 2010-01-25 19:39:52 +0000 | [diff] [blame] | 191 | } |
| 192 | |
Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 193 | |
Dmitri Gribenko | 0011bbf | 2012-11-15 16:51:49 +0000 | [diff] [blame] | 194 | MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel() const { |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 195 | const DataLayout *DL = TM.getSubtargetImpl()->getDataLayout(); |
Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 196 | SmallString<60> Name; |
Rafael Espindola | 5887356 | 2014-01-03 19:21:54 +0000 | [diff] [blame] | 197 | raw_svector_ostream(Name) << DL->getPrivateGlobalPrefix() << "SJLJEH" |
Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 198 | << getFunctionNumber(); |
| 199 | return OutContext.GetOrCreateSymbol(Name.str()); |
| 200 | } |
| 201 | |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 202 | bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum, |
Chris Lattner | 3bb0976 | 2010-04-04 05:29:35 +0000 | [diff] [blame] | 203 | unsigned AsmVariant, const char *ExtraCode, |
| 204 | raw_ostream &O) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 205 | // Does this asm operand have a single letter operand modifier? |
| 206 | if (ExtraCode && ExtraCode[0]) { |
| 207 | if (ExtraCode[1] != 0) return true; // Unknown modifier. |
Anton Korobeynikov | cfed300 | 2009-08-08 23:10:41 +0000 | [diff] [blame] | 208 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 209 | switch (ExtraCode[0]) { |
Jack Carter | 5e69cff | 2012-06-26 13:49:27 +0000 | [diff] [blame] | 210 | default: |
| 211 | // See if this is a generic print operand |
| 212 | return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O); |
Bob Wilson | 9ce44e2 | 2009-07-09 23:54:51 +0000 | [diff] [blame] | 213 | case 'a': // Print as a memory address. |
| 214 | if (MI->getOperand(OpNum).isReg()) { |
Jim Grosbach | 136ed51 | 2010-09-30 15:25:22 +0000 | [diff] [blame] | 215 | O << "[" |
| 216 | << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg()) |
| 217 | << "]"; |
Bob Wilson | 9ce44e2 | 2009-07-09 23:54:51 +0000 | [diff] [blame] | 218 | return false; |
| 219 | } |
| 220 | // Fallthrough |
| 221 | case 'c': // Don't print "#" before an immediate operand. |
Bob Wilson | ceffeb6 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 222 | if (!MI->getOperand(OpNum).isImm()) |
| 223 | return true; |
Jim Grosbach | 080fdf4 | 2010-09-30 01:57:53 +0000 | [diff] [blame] | 224 | O << MI->getOperand(OpNum).getImm(); |
Bob Wilson | 0669f6d | 2009-04-06 21:46:51 +0000 | [diff] [blame] | 225 | return false; |
Evan Cheng | 1e150de | 2007-04-04 00:13:29 +0000 | [diff] [blame] | 226 | case 'P': // Print a VFP double precision register. |
Evan Cheng | 0c2544f | 2009-12-08 23:06:22 +0000 | [diff] [blame] | 227 | case 'q': // Print a NEON quad precision register. |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 228 | printOperand(MI, OpNum, O); |
Evan Cheng | ea28fc5 | 2007-03-08 22:42:46 +0000 | [diff] [blame] | 229 | return false; |
Eric Christopher | 7617883 | 2011-05-24 22:10:34 +0000 | [diff] [blame] | 230 | case 'y': // Print a VFP single precision register as indexed double. |
Eric Christopher | 7617883 | 2011-05-24 22:10:34 +0000 | [diff] [blame] | 231 | if (MI->getOperand(OpNum).isReg()) { |
| 232 | unsigned Reg = MI->getOperand(OpNum).getReg(); |
Eric Christopher | fc6de42 | 2014-08-05 02:39:49 +0000 | [diff] [blame] | 233 | const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo(); |
Jakob Stoklund Olesen | 5541f60 | 2012-05-30 23:00:43 +0000 | [diff] [blame] | 234 | // Find the 'd' register that has this 's' register as a sub-register, |
| 235 | // and determine the lane number. |
| 236 | for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) { |
| 237 | if (!ARM::DPRRegClass.contains(*SR)) |
| 238 | continue; |
| 239 | bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg; |
| 240 | O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]"); |
| 241 | return false; |
| 242 | } |
Eric Christopher | 7617883 | 2011-05-24 22:10:34 +0000 | [diff] [blame] | 243 | } |
Eric Christopher | 1b72494 | 2011-05-24 23:27:13 +0000 | [diff] [blame] | 244 | return true; |
Eric Christopher | d456256 | 2011-05-24 22:27:43 +0000 | [diff] [blame] | 245 | case 'B': // Bitwise inverse of integer or symbol without a preceding #. |
Eric Christopher | b1dda56 | 2011-05-24 23:15:43 +0000 | [diff] [blame] | 246 | if (!MI->getOperand(OpNum).isImm()) |
| 247 | return true; |
| 248 | O << ~(MI->getOperand(OpNum).getImm()); |
| 249 | return false; |
Eric Christopher | d456256 | 2011-05-24 22:27:43 +0000 | [diff] [blame] | 250 | case 'L': // The low 16 bits of an immediate constant. |
Eric Christopher | 1b72494 | 2011-05-24 23:27:13 +0000 | [diff] [blame] | 251 | if (!MI->getOperand(OpNum).isImm()) |
| 252 | return true; |
| 253 | O << (MI->getOperand(OpNum).getImm() & 0xffff); |
| 254 | return false; |
Eric Christopher | d00e8ad | 2011-05-28 01:40:44 +0000 | [diff] [blame] | 255 | case 'M': { // A register range suitable for LDM/STM. |
| 256 | if (!MI->getOperand(OpNum).isReg()) |
| 257 | return true; |
| 258 | const MachineOperand &MO = MI->getOperand(OpNum); |
| 259 | unsigned RegBegin = MO.getReg(); |
| 260 | // This takes advantage of the 2 operand-ness of ldm/stm and that we've |
| 261 | // already got the operands in registers that are operands to the |
| 262 | // inline asm statement. |
Weiming Zhao | a3d87a1 | 2013-06-28 17:26:02 +0000 | [diff] [blame] | 263 | O << "{"; |
| 264 | if (ARM::GPRPairRegClass.contains(RegBegin)) { |
Eric Christopher | fc6de42 | 2014-08-05 02:39:49 +0000 | [diff] [blame] | 265 | const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo(); |
Weiming Zhao | a3d87a1 | 2013-06-28 17:26:02 +0000 | [diff] [blame] | 266 | unsigned Reg0 = TRI->getSubReg(RegBegin, ARM::gsub_0); |
Alp Toker | 9844434 | 2014-04-19 23:56:35 +0000 | [diff] [blame] | 267 | O << ARMInstPrinter::getRegisterName(Reg0) << ", "; |
Weiming Zhao | a3d87a1 | 2013-06-28 17:26:02 +0000 | [diff] [blame] | 268 | RegBegin = TRI->getSubReg(RegBegin, ARM::gsub_1); |
| 269 | } |
| 270 | O << ARMInstPrinter::getRegisterName(RegBegin); |
Jim Grosbach | 05dec8b1 | 2011-09-02 18:46:15 +0000 | [diff] [blame] | 271 | |
Eric Christopher | d00e8ad | 2011-05-28 01:40:44 +0000 | [diff] [blame] | 272 | // FIXME: The register allocator not only may not have given us the |
| 273 | // registers in sequence, but may not be in ascending registers. This |
| 274 | // will require changes in the register allocator that'll need to be |
| 275 | // propagated down here if the operands change. |
| 276 | unsigned RegOps = OpNum + 1; |
| 277 | while (MI->getOperand(RegOps).isReg()) { |
Jim Grosbach | 05dec8b1 | 2011-09-02 18:46:15 +0000 | [diff] [blame] | 278 | O << ", " |
Eric Christopher | d00e8ad | 2011-05-28 01:40:44 +0000 | [diff] [blame] | 279 | << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg()); |
| 280 | RegOps++; |
| 281 | } |
| 282 | |
| 283 | O << "}"; |
| 284 | |
| 285 | return false; |
| 286 | } |
Rafael Espindola | 36a3abc | 2011-08-10 16:26:42 +0000 | [diff] [blame] | 287 | case 'R': // The most significant register of a pair. |
| 288 | case 'Q': { // The least significant register of a pair. |
| 289 | if (OpNum == 0) |
| 290 | return true; |
| 291 | const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1); |
| 292 | if (!FlagsOP.isImm()) |
| 293 | return true; |
| 294 | unsigned Flags = FlagsOP.getImm(); |
Tim Northover | 2ddeeed | 2013-08-22 06:51:04 +0000 | [diff] [blame] | 295 | |
| 296 | // This operand may not be the one that actually provides the register. If |
| 297 | // it's tied to a previous one then we should refer instead to that one |
| 298 | // for registers and their classes. |
| 299 | unsigned TiedIdx; |
| 300 | if (InlineAsm::isUseOperandTiedToDef(Flags, TiedIdx)) { |
| 301 | for (OpNum = InlineAsm::MIOp_FirstOperand; TiedIdx; --TiedIdx) { |
| 302 | unsigned OpFlags = MI->getOperand(OpNum).getImm(); |
| 303 | OpNum += InlineAsm::getNumOperandRegisters(OpFlags) + 1; |
| 304 | } |
| 305 | Flags = MI->getOperand(OpNum).getImm(); |
| 306 | |
| 307 | // Later code expects OpNum to be pointing at the register rather than |
| 308 | // the flags. |
| 309 | OpNum += 1; |
| 310 | } |
| 311 | |
Rafael Espindola | 36a3abc | 2011-08-10 16:26:42 +0000 | [diff] [blame] | 312 | unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags); |
Weiming Zhao | a3d87a1 | 2013-06-28 17:26:02 +0000 | [diff] [blame] | 313 | unsigned RC; |
| 314 | InlineAsm::hasRegClassConstraint(Flags, RC); |
| 315 | if (RC == ARM::GPRPairRegClassID) { |
| 316 | if (NumVals != 1) |
| 317 | return true; |
| 318 | const MachineOperand &MO = MI->getOperand(OpNum); |
| 319 | if (!MO.isReg()) |
| 320 | return true; |
Eric Christopher | fc6de42 | 2014-08-05 02:39:49 +0000 | [diff] [blame] | 321 | const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo(); |
Weiming Zhao | a3d87a1 | 2013-06-28 17:26:02 +0000 | [diff] [blame] | 322 | unsigned Reg = TRI->getSubReg(MO.getReg(), ExtraCode[0] == 'Q' ? |
| 323 | ARM::gsub_0 : ARM::gsub_1); |
| 324 | O << ARMInstPrinter::getRegisterName(Reg); |
| 325 | return false; |
| 326 | } |
Rafael Espindola | 36a3abc | 2011-08-10 16:26:42 +0000 | [diff] [blame] | 327 | if (NumVals != 2) |
| 328 | return true; |
| 329 | unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1; |
| 330 | if (RegOp >= MI->getNumOperands()) |
| 331 | return true; |
| 332 | const MachineOperand &MO = MI->getOperand(RegOp); |
| 333 | if (!MO.isReg()) |
| 334 | return true; |
| 335 | unsigned Reg = MO.getReg(); |
| 336 | O << ARMInstPrinter::getRegisterName(Reg); |
| 337 | return false; |
| 338 | } |
| 339 | |
Eric Christopher | d456256 | 2011-05-24 22:27:43 +0000 | [diff] [blame] | 340 | case 'e': // The low doubleword register of a NEON quad register. |
Bob Wilson | fadc2c8 | 2011-12-12 21:45:15 +0000 | [diff] [blame] | 341 | case 'f': { // The high doubleword register of a NEON quad register. |
| 342 | if (!MI->getOperand(OpNum).isReg()) |
| 343 | return true; |
| 344 | unsigned Reg = MI->getOperand(OpNum).getReg(); |
| 345 | if (!ARM::QPRRegClass.contains(Reg)) |
| 346 | return true; |
Eric Christopher | fc6de42 | 2014-08-05 02:39:49 +0000 | [diff] [blame] | 347 | const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo(); |
Bob Wilson | fadc2c8 | 2011-12-12 21:45:15 +0000 | [diff] [blame] | 348 | unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ? |
| 349 | ARM::dsub_0 : ARM::dsub_1); |
| 350 | O << ARMInstPrinter::getRegisterName(SubReg); |
| 351 | return false; |
| 352 | } |
| 353 | |
Eric Christopher | 7d8b53c | 2012-08-13 18:18:52 +0000 | [diff] [blame] | 354 | // This modifier is not yet supported. |
Eric Christopher | d456256 | 2011-05-24 22:27:43 +0000 | [diff] [blame] | 355 | case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1. |
Bob Wilson | 40e62df | 2010-05-27 20:23:42 +0000 | [diff] [blame] | 356 | return true; |
Eric Christopher | 5f61a74 | 2012-08-14 23:32:15 +0000 | [diff] [blame] | 357 | case 'H': { // The highest-numbered register of a pair. |
Eric Christopher | 7d8b53c | 2012-08-13 18:18:52 +0000 | [diff] [blame] | 358 | const MachineOperand &MO = MI->getOperand(OpNum); |
| 359 | if (!MO.isReg()) |
| 360 | return true; |
Eric Christopher | 7d8b53c | 2012-08-13 18:18:52 +0000 | [diff] [blame] | 361 | const MachineFunction &MF = *MI->getParent()->getParent(); |
Eric Christopher | fc6de42 | 2014-08-05 02:39:49 +0000 | [diff] [blame] | 362 | const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); |
Weiming Zhao | c598700 | 2013-02-14 18:10:21 +0000 | [diff] [blame] | 363 | unsigned Reg = MO.getReg(); |
| 364 | if(!ARM::GPRPairRegClass.contains(Reg)) |
| 365 | return false; |
| 366 | Reg = TRI->getSubReg(Reg, ARM::gsub_1); |
Eric Christopher | 7d8b53c | 2012-08-13 18:18:52 +0000 | [diff] [blame] | 367 | O << ARMInstPrinter::getRegisterName(Reg); |
| 368 | return false; |
Evan Cheng | 3d3ee87 | 2010-05-27 22:08:38 +0000 | [diff] [blame] | 369 | } |
Eric Christopher | 5f61a74 | 2012-08-14 23:32:15 +0000 | [diff] [blame] | 370 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 371 | } |
Jim Grosbach | 1eaa90b | 2009-09-04 01:38:51 +0000 | [diff] [blame] | 372 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 373 | printOperand(MI, OpNum, O); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 374 | return false; |
| 375 | } |
| 376 | |
Bob Wilson | a2c462b | 2009-05-19 05:53:42 +0000 | [diff] [blame] | 377 | bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI, |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 378 | unsigned OpNum, unsigned AsmVariant, |
Chris Lattner | 3bb0976 | 2010-04-04 05:29:35 +0000 | [diff] [blame] | 379 | const char *ExtraCode, |
| 380 | raw_ostream &O) { |
Eric Christopher | 8c5e419 | 2011-05-25 20:51:58 +0000 | [diff] [blame] | 381 | // Does this asm operand have a single letter operand modifier? |
| 382 | if (ExtraCode && ExtraCode[0]) { |
| 383 | if (ExtraCode[1] != 0) return true; // Unknown modifier. |
Jim Grosbach | 05dec8b1 | 2011-09-02 18:46:15 +0000 | [diff] [blame] | 384 | |
Eric Christopher | 8c5e419 | 2011-05-25 20:51:58 +0000 | [diff] [blame] | 385 | switch (ExtraCode[0]) { |
Eric Christopher | 33a73c7 | 2011-05-26 18:22:26 +0000 | [diff] [blame] | 386 | case 'A': // A memory operand for a VLD1/VST1 instruction. |
Eric Christopher | 8c5e419 | 2011-05-25 20:51:58 +0000 | [diff] [blame] | 387 | default: return true; // Unknown modifier. |
| 388 | case 'm': // The base register of a memory operand. |
| 389 | if (!MI->getOperand(OpNum).isReg()) |
| 390 | return true; |
| 391 | O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg()); |
| 392 | return false; |
| 393 | } |
| 394 | } |
Jim Grosbach | 05dec8b1 | 2011-09-02 18:46:15 +0000 | [diff] [blame] | 395 | |
Bob Wilson | 3b51560 | 2009-10-13 20:50:28 +0000 | [diff] [blame] | 396 | const MachineOperand &MO = MI->getOperand(OpNum); |
| 397 | assert(MO.isReg() && "unexpected inline asm memory operand"); |
Jim Grosbach | 080fdf4 | 2010-09-30 01:57:53 +0000 | [diff] [blame] | 398 | O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]"; |
Bob Wilson | a2c462b | 2009-05-19 05:53:42 +0000 | [diff] [blame] | 399 | return false; |
| 400 | } |
| 401 | |
Rafael Espindola | 65fd0a8 | 2014-01-24 15:47:54 +0000 | [diff] [blame] | 402 | static bool isThumb(const MCSubtargetInfo& STI) { |
| 403 | return (STI.getFeatureBits() & ARM::ModeThumb) != 0; |
| 404 | } |
| 405 | |
| 406 | void ARMAsmPrinter::emitInlineAsmEnd(const MCSubtargetInfo &StartInfo, |
David Peixotto | ea2bcb9 | 2014-02-06 18:19:40 +0000 | [diff] [blame] | 407 | const MCSubtargetInfo *EndInfo) const { |
Rafael Espindola | 65fd0a8 | 2014-01-24 15:47:54 +0000 | [diff] [blame] | 408 | // If either end mode is unknown (EndInfo == NULL) or different than |
| 409 | // the start mode, then restore the start mode. |
| 410 | const bool WasThumb = isThumb(StartInfo); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 411 | if (!EndInfo || WasThumb != isThumb(*EndInfo)) { |
Rafael Espindola | 65fd0a8 | 2014-01-24 15:47:54 +0000 | [diff] [blame] | 412 | OutStreamer.EmitAssemblerFlag(WasThumb ? MCAF_Code16 : MCAF_Code32); |
Rafael Espindola | 65fd0a8 | 2014-01-24 15:47:54 +0000 | [diff] [blame] | 413 | } |
| 414 | } |
| 415 | |
Bob Wilson | b633d7a | 2009-09-30 22:06:26 +0000 | [diff] [blame] | 416 | void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) { |
Tim Northover | d6a729b | 2014-01-06 14:28:05 +0000 | [diff] [blame] | 417 | if (Subtarget->isTargetMachO()) { |
Bob Wilson | 20e5f5e | 2009-09-30 00:23:42 +0000 | [diff] [blame] | 418 | Reloc::Model RelocM = TM.getRelocationModel(); |
| 419 | if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) { |
| 420 | // Declare all the text sections up front (before the DWARF sections |
| 421 | // emitted by AsmPrinter::doInitialization) so the assembler will keep |
| 422 | // them together at the beginning of the object file. This helps |
| 423 | // avoid out-of-range branches that are due a fundamental limitation of |
| 424 | // the way symbol offsets are encoded with the current Darwin ARM |
| 425 | // relocations. |
Jim Grosbach | 8ee5cd9 | 2010-09-02 01:02:06 +0000 | [diff] [blame] | 426 | const TargetLoweringObjectFileMachO &TLOFMacho = |
Dan Gohman | 53d4a08 | 2010-04-17 16:44:48 +0000 | [diff] [blame] | 427 | static_cast<const TargetLoweringObjectFileMachO &>( |
| 428 | getObjFileLowering()); |
Jim Grosbach | 330840f | 2012-10-04 21:33:24 +0000 | [diff] [blame] | 429 | |
| 430 | // Collect the set of sections our functions will go into. |
| 431 | SetVector<const MCSection *, SmallVector<const MCSection *, 8>, |
| 432 | SmallPtrSet<const MCSection *, 8> > TextSections; |
| 433 | // Default text section comes first. |
| 434 | TextSections.insert(TLOFMacho.getTextSection()); |
| 435 | // Now any user defined text sections from function attributes. |
| 436 | for (Module::iterator F = M.begin(), e = M.end(); F != e; ++F) |
| 437 | if (!F->isDeclaration() && !F->hasAvailableExternallyLinkage()) |
Rafael Espindola | fa0f728 | 2014-02-08 14:53:28 +0000 | [diff] [blame] | 438 | TextSections.insert(TLOFMacho.SectionForGlobal(F, *Mang, TM)); |
Jim Grosbach | 330840f | 2012-10-04 21:33:24 +0000 | [diff] [blame] | 439 | // Now the coalescable sections. |
| 440 | TextSections.insert(TLOFMacho.getTextCoalSection()); |
| 441 | TextSections.insert(TLOFMacho.getConstTextCoalSection()); |
| 442 | |
| 443 | // Emit the sections in the .s file header to fix the order. |
| 444 | for (unsigned i = 0, e = TextSections.size(); i != e; ++i) |
| 445 | OutStreamer.SwitchSection(TextSections[i]); |
| 446 | |
Bob Wilson | b2120755a | 2009-09-30 22:25:37 +0000 | [diff] [blame] | 447 | if (RelocM == Reloc::DynamicNoPIC) { |
| 448 | const MCSection *sect = |
Chris Lattner | 433d406 | 2010-04-08 20:40:11 +0000 | [diff] [blame] | 449 | OutContext.getMachOSection("__TEXT", "__symbol_stub4", |
David Majnemer | 7b58305 | 2014-03-07 07:36:05 +0000 | [diff] [blame] | 450 | MachO::S_SYMBOL_STUBS, |
Chris Lattner | 433d406 | 2010-04-08 20:40:11 +0000 | [diff] [blame] | 451 | 12, SectionKind::getText()); |
Bob Wilson | b2120755a | 2009-09-30 22:25:37 +0000 | [diff] [blame] | 452 | OutStreamer.SwitchSection(sect); |
| 453 | } else { |
| 454 | const MCSection *sect = |
Chris Lattner | 433d406 | 2010-04-08 20:40:11 +0000 | [diff] [blame] | 455 | OutContext.getMachOSection("__TEXT", "__picsymbolstub4", |
David Majnemer | 7b58305 | 2014-03-07 07:36:05 +0000 | [diff] [blame] | 456 | MachO::S_SYMBOL_STUBS, |
Chris Lattner | 433d406 | 2010-04-08 20:40:11 +0000 | [diff] [blame] | 457 | 16, SectionKind::getText()); |
Bob Wilson | b2120755a | 2009-09-30 22:25:37 +0000 | [diff] [blame] | 458 | OutStreamer.SwitchSection(sect); |
| 459 | } |
Bob Wilson | 4320e2d | 2010-07-30 19:55:47 +0000 | [diff] [blame] | 460 | const MCSection *StaticInitSect = |
| 461 | OutContext.getMachOSection("__TEXT", "__StaticInit", |
David Majnemer | 7b58305 | 2014-03-07 07:36:05 +0000 | [diff] [blame] | 462 | MachO::S_REGULAR | |
| 463 | MachO::S_ATTR_PURE_INSTRUCTIONS, |
Bob Wilson | 4320e2d | 2010-07-30 19:55:47 +0000 | [diff] [blame] | 464 | SectionKind::getText()); |
| 465 | OutStreamer.SwitchSection(StaticInitSect); |
Bob Wilson | 20e5f5e | 2009-09-30 00:23:42 +0000 | [diff] [blame] | 466 | } |
Adrian Prantl | 671af5c | 2014-01-20 19:15:59 +0000 | [diff] [blame] | 467 | |
| 468 | // Compiling with debug info should not affect the code |
| 469 | // generation. Ensure the cstring section comes before the |
| 470 | // optional __DWARF secion. Otherwise, PC-relative loads would |
| 471 | // have to use different instruction sequences at "-g" in order to |
| 472 | // reach global data in the same object file. |
| 473 | OutStreamer.SwitchSection(getObjFileLowering().getCStringSection()); |
Bob Wilson | 20e5f5e | 2009-09-30 00:23:42 +0000 | [diff] [blame] | 474 | } |
| 475 | |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 476 | // Use unified assembler syntax. |
Jason W Kim | 645f6c2 | 2010-09-30 02:45:56 +0000 | [diff] [blame] | 477 | OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified); |
Anton Korobeynikov | f687a82 | 2009-06-17 23:43:18 +0000 | [diff] [blame] | 478 | |
Anton Korobeynikov | fa6f1ee | 2009-05-23 19:51:20 +0000 | [diff] [blame] | 479 | // Emit ARM Build Attributes |
Evan Cheng | 0460ae8 | 2012-02-21 20:46:00 +0000 | [diff] [blame] | 480 | if (Subtarget->isTargetELF()) |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 481 | emitAttributes(); |
Akira Hatanaka | 16e47ff | 2014-07-25 05:12:49 +0000 | [diff] [blame] | 482 | |
| 483 | if (!M.getModuleInlineAsm().empty() && Subtarget->isThumb()) |
| 484 | OutStreamer.EmitAssemblerFlag(MCAF_Code16); |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 485 | } |
| 486 | |
Tim Northover | 2372301 | 2014-04-29 10:06:05 +0000 | [diff] [blame] | 487 | static void |
| 488 | emitNonLazySymbolPointer(MCStreamer &OutStreamer, MCSymbol *StubLabel, |
| 489 | MachineModuleInfoImpl::StubValueTy &MCSym) { |
| 490 | // L_foo$stub: |
| 491 | OutStreamer.EmitLabel(StubLabel); |
| 492 | // .indirect_symbol _foo |
| 493 | OutStreamer.EmitSymbolAttribute(MCSym.getPointer(), MCSA_IndirectSymbol); |
| 494 | |
| 495 | if (MCSym.getInt()) |
| 496 | // External to current translation unit. |
| 497 | OutStreamer.EmitIntValue(0, 4/*size*/); |
| 498 | else |
| 499 | // Internal to current translation unit. |
| 500 | // |
| 501 | // When we place the LSDA into the TEXT section, the type info |
| 502 | // pointers need to be indirect and pc-rel. We accomplish this by |
| 503 | // using NLPs; however, sometimes the types are local to the file. |
| 504 | // We need to fill in the value for the NLP in those cases. |
| 505 | OutStreamer.EmitValue( |
| 506 | MCSymbolRefExpr::Create(MCSym.getPointer(), OutStreamer.getContext()), |
| 507 | 4 /*size*/); |
| 508 | } |
| 509 | |
Anton Korobeynikov | 0408352 | 2008-08-07 09:54:23 +0000 | [diff] [blame] | 510 | |
Chris Lattner | ee9399a | 2009-10-19 17:59:19 +0000 | [diff] [blame] | 511 | void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) { |
Tim Northover | d6a729b | 2014-01-06 14:28:05 +0000 | [diff] [blame] | 512 | if (Subtarget->isTargetMachO()) { |
Chris Lattner | 73ebe43 | 2009-08-03 22:18:15 +0000 | [diff] [blame] | 513 | // All darwin targets use mach-o. |
Dan Gohman | 53d4a08 | 2010-04-17 16:44:48 +0000 | [diff] [blame] | 514 | const TargetLoweringObjectFileMachO &TLOFMacho = |
| 515 | static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering()); |
Chris Lattner | 6462adc | 2009-10-19 18:38:33 +0000 | [diff] [blame] | 516 | MachineModuleInfoMachO &MMIMacho = |
| 517 | MMI->getObjFileInfo<MachineModuleInfoMachO>(); |
Jim Grosbach | 1eaa90b | 2009-09-04 01:38:51 +0000 | [diff] [blame] | 518 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 519 | // Output non-lazy-pointers for external and common global variables. |
Chris Lattner | 6462adc | 2009-10-19 18:38:33 +0000 | [diff] [blame] | 520 | MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList(); |
Bill Wendling | a810bdf | 2010-03-10 22:34:10 +0000 | [diff] [blame] | 521 | |
Chris Lattner | 6462adc | 2009-10-19 18:38:33 +0000 | [diff] [blame] | 522 | if (!Stubs.empty()) { |
Chris Lattner | cb307a27 | 2009-08-10 01:39:42 +0000 | [diff] [blame] | 523 | // Switch with ".non_lazy_symbol_pointer" directive. |
Chris Lattner | 4b7dadb | 2009-08-19 05:49:37 +0000 | [diff] [blame] | 524 | OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection()); |
Chris Lattner | 292472d | 2009-08-10 18:01:34 +0000 | [diff] [blame] | 525 | EmitAlignment(2); |
Bill Wendling | ffba5fa | 2010-03-09 00:43:34 +0000 | [diff] [blame] | 526 | |
Tim Northover | 2372301 | 2014-04-29 10:06:05 +0000 | [diff] [blame] | 527 | for (auto &Stub : Stubs) |
| 528 | emitNonLazySymbolPointer(OutStreamer, Stub.first, Stub.second); |
Bill Wendling | f1eae22 | 2010-03-09 00:40:17 +0000 | [diff] [blame] | 529 | |
| 530 | Stubs.clear(); |
| 531 | OutStreamer.AddBlankLine(); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 532 | } |
| 533 | |
Chris Lattner | 3334deb | 2009-10-19 18:44:38 +0000 | [diff] [blame] | 534 | Stubs = MMIMacho.GetHiddenGVStubList(); |
| 535 | if (!Stubs.empty()) { |
Tim Northover | 2372301 | 2014-04-29 10:06:05 +0000 | [diff] [blame] | 536 | OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection()); |
Chris Lattner | fbcafd4 | 2009-08-10 18:02:16 +0000 | [diff] [blame] | 537 | EmitAlignment(2); |
Tim Northover | 2372301 | 2014-04-29 10:06:05 +0000 | [diff] [blame] | 538 | |
| 539 | for (auto &Stub : Stubs) |
| 540 | emitNonLazySymbolPointer(OutStreamer, Stub.first, Stub.second); |
Bill Wendling | ffba5fa | 2010-03-09 00:43:34 +0000 | [diff] [blame] | 541 | |
| 542 | Stubs.clear(); |
| 543 | OutStreamer.AddBlankLine(); |
Evan Cheng | 2a03c7e | 2008-12-05 01:06:39 +0000 | [diff] [blame] | 544 | } |
| 545 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 546 | // Funny Darwin hack: This flag tells the linker that no global symbols |
| 547 | // contain code that falls through to other global symbols (e.g. the obvious |
| 548 | // implementation of multiple entry points). If this doesn't occur, the |
| 549 | // linker can safely perform dead code stripping. Since LLVM never |
| 550 | // generates code that does this, it is always safe to set. |
Chris Lattner | 685508c | 2010-01-23 06:39:22 +0000 | [diff] [blame] | 551 | OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols); |
Rafael Espindola | 89e5cbd | 2006-07-27 11:38:51 +0000 | [diff] [blame] | 552 | } |
Joerg Sonnenberger | 0f90c95 | 2014-05-01 00:25:15 +0000 | [diff] [blame] | 553 | |
| 554 | // Emit a .data.rel section containing any stubs that were created. |
| 555 | if (Subtarget->isTargetELF()) { |
| 556 | const TargetLoweringObjectFileELF &TLOFELF = |
| 557 | static_cast<const TargetLoweringObjectFileELF &>(getObjFileLowering()); |
| 558 | |
| 559 | MachineModuleInfoELF &MMIELF = MMI->getObjFileInfo<MachineModuleInfoELF>(); |
| 560 | |
| 561 | // Output stubs for external and common global variables. |
| 562 | MachineModuleInfoELF::SymbolListTy Stubs = MMIELF.GetGVStubList(); |
| 563 | if (!Stubs.empty()) { |
| 564 | OutStreamer.SwitchSection(TLOFELF.getDataRelSection()); |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 565 | const DataLayout *TD = TM.getSubtargetImpl()->getDataLayout(); |
Joerg Sonnenberger | 0f90c95 | 2014-05-01 00:25:15 +0000 | [diff] [blame] | 566 | |
| 567 | for (auto &stub: Stubs) { |
| 568 | OutStreamer.EmitLabel(stub.first); |
| 569 | OutStreamer.EmitSymbolValue(stub.second.getPointer(), |
| 570 | TD->getPointerSize(0)); |
| 571 | } |
| 572 | Stubs.clear(); |
| 573 | } |
| 574 | } |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 575 | } |
Anton Korobeynikov | 17d28de | 2008-08-17 13:55:10 +0000 | [diff] [blame] | 576 | |
Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 577 | //===----------------------------------------------------------------------===// |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 578 | // Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile() |
| 579 | // FIXME: |
| 580 | // The following seem like one-off assembler flags, but they actually need |
Jim Grosbach | 25cd3bf | 2010-10-06 22:46:47 +0000 | [diff] [blame] | 581 | // to appear in the .ARM.attributes section in ELF. |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 582 | // Instead of subclassing the MCELFStreamer, we do the work here. |
| 583 | |
Amara Emerson | 5035ee0 | 2013-10-07 16:55:23 +0000 | [diff] [blame] | 584 | static ARMBuildAttrs::CPUArch getArchForCPU(StringRef CPU, |
| 585 | const ARMSubtarget *Subtarget) { |
| 586 | if (CPU == "xscale") |
| 587 | return ARMBuildAttrs::v5TEJ; |
| 588 | |
| 589 | if (Subtarget->hasV8Ops()) |
| 590 | return ARMBuildAttrs::v8; |
| 591 | else if (Subtarget->hasV7Ops()) { |
| 592 | if (Subtarget->isMClass() && Subtarget->hasThumb2DSP()) |
| 593 | return ARMBuildAttrs::v7E_M; |
| 594 | return ARMBuildAttrs::v7; |
| 595 | } else if (Subtarget->hasV6T2Ops()) |
| 596 | return ARMBuildAttrs::v6T2; |
| 597 | else if (Subtarget->hasV6MOps()) |
| 598 | return ARMBuildAttrs::v6S_M; |
| 599 | else if (Subtarget->hasV6Ops()) |
| 600 | return ARMBuildAttrs::v6; |
| 601 | else if (Subtarget->hasV5TEOps()) |
| 602 | return ARMBuildAttrs::v5TE; |
| 603 | else if (Subtarget->hasV5TOps()) |
| 604 | return ARMBuildAttrs::v5T; |
| 605 | else if (Subtarget->hasV4TOps()) |
| 606 | return ARMBuildAttrs::v4T; |
| 607 | else |
| 608 | return ARMBuildAttrs::v4; |
| 609 | } |
| 610 | |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 611 | void ARMAsmPrinter::emitAttributes() { |
Rafael Espindola | 4a1a360 | 2014-01-14 01:21:46 +0000 | [diff] [blame] | 612 | MCTargetStreamer &TS = *OutStreamer.getTargetStreamer(); |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 613 | ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS); |
Jim Grosbach | 25cd3bf | 2010-10-06 22:46:47 +0000 | [diff] [blame] | 614 | |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 615 | ATS.switchVendor("aeabi"); |
Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 616 | |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 617 | std::string CPUString = Subtarget->getCPUString(); |
Jason W Kim | 85b0af1 | 2011-02-07 00:49:53 +0000 | [diff] [blame] | 618 | |
Ana Pazos | 93a07c2 | 2013-12-06 22:48:17 +0000 | [diff] [blame] | 619 | // FIXME: remove krait check when GNU tools support krait cpu |
| 620 | if (CPUString != "generic" && CPUString != "krait") |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 621 | ATS.emitTextAttribute(ARMBuildAttrs::CPU_name, CPUString); |
Amara Emerson | 5035ee0 | 2013-10-07 16:55:23 +0000 | [diff] [blame] | 622 | |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 623 | ATS.emitAttribute(ARMBuildAttrs::CPU_arch, |
| 624 | getArchForCPU(CPUString, Subtarget)); |
Amara Emerson | 5035ee0 | 2013-10-07 16:55:23 +0000 | [diff] [blame] | 625 | |
Artyom Skrobov | 4d91d94 | 2014-01-10 16:42:55 +0000 | [diff] [blame] | 626 | // Tag_CPU_arch_profile must have the default value of 0 when "Architecture |
Jim Grosbach | 1a59711 | 2014-04-03 23:43:18 +0000 | [diff] [blame] | 627 | // profile is not applicable (e.g. pre v7, or cross-profile code)". |
Artyom Skrobov | 4d91d94 | 2014-01-10 16:42:55 +0000 | [diff] [blame] | 628 | if (Subtarget->hasV7Ops()) { |
| 629 | if (Subtarget->isAClass()) { |
| 630 | ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile, |
| 631 | ARMBuildAttrs::ApplicationProfile); |
| 632 | } else if (Subtarget->isRClass()) { |
| 633 | ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile, |
| 634 | ARMBuildAttrs::RealTimeProfile); |
| 635 | } else if (Subtarget->isMClass()) { |
| 636 | ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile, |
| 637 | ARMBuildAttrs::MicroControllerProfile); |
| 638 | } |
Amara Emerson | 5035ee0 | 2013-10-07 16:55:23 +0000 | [diff] [blame] | 639 | } |
Jason W Kim | 85b0af1 | 2011-02-07 00:49:53 +0000 | [diff] [blame] | 640 | |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 641 | ATS.emitAttribute(ARMBuildAttrs::ARM_ISA_use, Subtarget->hasARMOps() ? |
| 642 | ARMBuildAttrs::Allowed : ARMBuildAttrs::Not_Allowed); |
Amara Emerson | 5035ee0 | 2013-10-07 16:55:23 +0000 | [diff] [blame] | 643 | if (Subtarget->isThumb1Only()) { |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 644 | ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use, |
| 645 | ARMBuildAttrs::Allowed); |
Amara Emerson | 5035ee0 | 2013-10-07 16:55:23 +0000 | [diff] [blame] | 646 | } else if (Subtarget->hasThumb2()) { |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 647 | ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use, |
| 648 | ARMBuildAttrs::AllowThumb32); |
Amara Emerson | 5035ee0 | 2013-10-07 16:55:23 +0000 | [diff] [blame] | 649 | } |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 650 | |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 651 | if (Subtarget->hasNEON()) { |
Renato Golin | ec0fc7d | 2011-02-28 22:04:27 +0000 | [diff] [blame] | 652 | /* NEON is not exactly a VFP architecture, but GAS emit one of |
Joey Gouly | 3c0e556 | 2013-09-13 11:51:52 +0000 | [diff] [blame] | 653 | * neon/neon-fp-armv8/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */ |
Amara Emerson | 5035ee0 | 2013-10-07 16:55:23 +0000 | [diff] [blame] | 654 | if (Subtarget->hasFPARMv8()) { |
| 655 | if (Subtarget->hasCrypto()) |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 656 | ATS.emitFPU(ARM::CRYPTO_NEON_FP_ARMV8); |
Amara Emerson | 5035ee0 | 2013-10-07 16:55:23 +0000 | [diff] [blame] | 657 | else |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 658 | ATS.emitFPU(ARM::NEON_FP_ARMV8); |
Amara Emerson | 5035ee0 | 2013-10-07 16:55:23 +0000 | [diff] [blame] | 659 | } |
Joey Gouly | 3c0e556 | 2013-09-13 11:51:52 +0000 | [diff] [blame] | 660 | else if (Subtarget->hasVFP4()) |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 661 | ATS.emitFPU(ARM::NEON_VFPV4); |
Anton Korobeynikov | 5482b9f | 2012-01-22 12:07:33 +0000 | [diff] [blame] | 662 | else |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 663 | ATS.emitFPU(ARM::NEON); |
| 664 | // Emit Tag_Advanced_SIMD_arch for ARMv8 architecture |
Joey Gouly | b1b0dd8 | 2013-06-27 11:49:26 +0000 | [diff] [blame] | 665 | if (Subtarget->hasV8Ops()) |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 666 | ATS.emitAttribute(ARMBuildAttrs::Advanced_SIMD_arch, |
| 667 | ARMBuildAttrs::AllowNeonARMv8); |
| 668 | } else { |
| 669 | if (Subtarget->hasFPARMv8()) |
Oliver Stannard | 37e4daa | 2014-10-01 09:02:17 +0000 | [diff] [blame] | 670 | // FPv5 and FP-ARMv8 have the same instructions, so are modeled as one |
| 671 | // FPU, but there are two different names for it depending on the CPU. |
| 672 | ATS.emitFPU(Subtarget->hasD16() ? ARM::FPV5_D16 : ARM::FP_ARMV8); |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 673 | else if (Subtarget->hasVFP4()) |
| 674 | ATS.emitFPU(Subtarget->hasD16() ? ARM::VFPV4_D16 : ARM::VFPV4); |
| 675 | else if (Subtarget->hasVFP3()) |
| 676 | ATS.emitFPU(Subtarget->hasD16() ? ARM::VFPV3_D16 : ARM::VFPV3); |
| 677 | else if (Subtarget->hasVFP2()) |
| 678 | ATS.emitFPU(ARM::VFPV2); |
Renato Golin | ec0fc7d | 2011-02-28 22:04:27 +0000 | [diff] [blame] | 679 | } |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 680 | |
Amara Emerson | ceeb1c4 | 2014-05-27 13:30:21 +0000 | [diff] [blame] | 681 | if (TM.getRelocationModel() == Reloc::PIC_) { |
| 682 | // PIC specific attributes. |
| 683 | ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RW_data, |
| 684 | ARMBuildAttrs::AddressRWPCRel); |
| 685 | ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RO_data, |
| 686 | ARMBuildAttrs::AddressROPCRel); |
| 687 | ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use, |
| 688 | ARMBuildAttrs::AddressGOT); |
| 689 | } else { |
| 690 | // Allow direct addressing of imported data for all other relocation models. |
| 691 | ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use, |
| 692 | ARMBuildAttrs::AddressDirect); |
| 693 | } |
| 694 | |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 695 | // Signal various FP modes. |
Amara Emerson | ac69508 | 2013-10-11 16:03:43 +0000 | [diff] [blame] | 696 | if (!TM.Options.UnsafeFPMath) { |
Charlie Turner | 15f91c5 | 2014-12-02 08:22:29 +0000 | [diff] [blame] | 697 | ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal, |
| 698 | ARMBuildAttrs::IEEEDenormals); |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 699 | ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions, |
| 700 | ARMBuildAttrs::Allowed); |
Charlie Turner | 15f91c5 | 2014-12-02 08:22:29 +0000 | [diff] [blame] | 701 | } else { |
| 702 | if (!Subtarget->hasVFP2()) { |
| 703 | // When the target doesn't have an FPU (by design or |
| 704 | // intention), the assumptions made on the software support |
| 705 | // mirror that of the equivalent hardware support *if it |
| 706 | // existed*. For v7 and better we indicate that denormals are |
| 707 | // flushed preserving sign, and for V6 we indicate that |
| 708 | // denormals are flushed to positive zero. |
| 709 | if (Subtarget->hasV7Ops()) |
| 710 | ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal, |
| 711 | ARMBuildAttrs::PreserveFPSign); |
| 712 | } else if (Subtarget->hasVFP3()) { |
| 713 | // In VFPv4, VFPv4U, VFPv3, or VFPv3U, it is preserved. That is, |
| 714 | // the sign bit of the zero matches the sign bit of the input or |
| 715 | // result that is being flushed to zero. |
| 716 | ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal, |
| 717 | ARMBuildAttrs::PreserveFPSign); |
| 718 | } |
| 719 | // For VFPv2 implementations it is implementation defined as |
| 720 | // to whether denormals are flushed to positive zero or to |
| 721 | // whatever the sign of zero is (ARM v7AR ARM 2.7.5). Historically |
| 722 | // LLVM has chosen to flush this to positive zero (most likely for |
| 723 | // GCC compatibility), so that's the chosen value here (the |
| 724 | // absence of its emission implies zero). |
Amara Emerson | 5035ee0 | 2013-10-07 16:55:23 +0000 | [diff] [blame] | 725 | } |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 726 | |
Amara Emerson | ac69508 | 2013-10-11 16:03:43 +0000 | [diff] [blame] | 727 | if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath) |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 728 | ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model, |
| 729 | ARMBuildAttrs::Allowed); |
Amara Emerson | ac69508 | 2013-10-11 16:03:43 +0000 | [diff] [blame] | 730 | else |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 731 | ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model, |
| 732 | ARMBuildAttrs::AllowIEE754); |
Amara Emerson | ac69508 | 2013-10-11 16:03:43 +0000 | [diff] [blame] | 733 | |
Renato Golin | 0595a26 | 2014-10-08 12:26:22 +0000 | [diff] [blame] | 734 | if (Subtarget->allowsUnalignedMem()) |
| 735 | ATS.emitAttribute(ARMBuildAttrs::CPU_unaligned_access, |
| 736 | ARMBuildAttrs::Allowed); |
| 737 | else |
| 738 | ATS.emitAttribute(ARMBuildAttrs::CPU_unaligned_access, |
| 739 | ARMBuildAttrs::Not_Allowed); |
| 740 | |
Saleem Abdulrasool | 278a9f4 | 2014-01-19 08:25:27 +0000 | [diff] [blame] | 741 | // FIXME: add more flags to ARMBuildAttributes.h |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 742 | // 8-bytes alignment stuff. |
Saleem Abdulrasool | 196c321 | 2014-01-19 08:25:35 +0000 | [diff] [blame] | 743 | ATS.emitAttribute(ARMBuildAttrs::ABI_align_needed, 1); |
| 744 | ATS.emitAttribute(ARMBuildAttrs::ABI_align_preserved, 1); |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 745 | |
Bradley Smith | c848beb | 2013-11-01 11:21:16 +0000 | [diff] [blame] | 746 | // ABI_HardFP_use attribute to indicate single precision FP. |
| 747 | if (Subtarget->isFPOnlySP()) |
| 748 | ATS.emitAttribute(ARMBuildAttrs::ABI_HardFP_use, |
| 749 | ARMBuildAttrs::HardFPSinglePrecision); |
| 750 | |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 751 | // Hard float. Use both S and D registers and conform to AAPCS-VFP. |
Bradley Smith | c848beb | 2013-11-01 11:21:16 +0000 | [diff] [blame] | 752 | if (Subtarget->isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard) |
| 753 | ATS.emitAttribute(ARMBuildAttrs::ABI_VFP_args, ARMBuildAttrs::HardFPAAPCS); |
| 754 | |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 755 | // FIXME: Should we signal R9 usage? |
Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 756 | |
Bradley Smith | 9aa8ac9 | 2013-11-12 10:38:05 +0000 | [diff] [blame] | 757 | if (Subtarget->hasFP16()) |
| 758 | ATS.emitAttribute(ARMBuildAttrs::FP_HP_extension, ARMBuildAttrs::AllowHPFP); |
| 759 | |
Bradley Smith | 2521975 | 2013-11-01 13:27:35 +0000 | [diff] [blame] | 760 | if (Subtarget->hasMPExtension()) |
| 761 | ATS.emitAttribute(ARMBuildAttrs::MPextension_use, ARMBuildAttrs::AllowMP); |
| 762 | |
Artyom Skrobov | 10e76a4 | 2014-01-20 10:18:42 +0000 | [diff] [blame] | 763 | // Hardware divide in ARM mode is part of base arch, starting from ARMv8. |
| 764 | // If only Thumb hwdiv is present, it must also be in base arch (ARMv7-R/M). |
| 765 | // It is not possible to produce DisallowDIV: if hwdiv is present in the base |
| 766 | // arch, supplying -hwdiv downgrades the effective arch, via ClearImpliedBits. |
| 767 | // AllowDIVExt is only emitted if hwdiv isn't available in the base arch; |
| 768 | // otherwise, the default value (AllowDIVIfExists) applies. |
| 769 | if (Subtarget->hasDivideInARMMode() && !Subtarget->hasV8Ops()) |
| 770 | ATS.emitAttribute(ARMBuildAttrs::DIV_use, ARMBuildAttrs::AllowDIVExt); |
Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 771 | |
Oliver Stannard | 5dc2934 | 2014-06-20 10:08:11 +0000 | [diff] [blame] | 772 | if (MMI) { |
| 773 | if (const Module *SourceModule = MMI->getModule()) { |
| 774 | // ABI_PCS_wchar_t to indicate wchar_t width |
| 775 | // FIXME: There is no way to emit value 0 (wchar_t prohibited). |
| 776 | if (auto WCharWidthValue = cast_or_null<ConstantInt>( |
| 777 | SourceModule->getModuleFlag("wchar_size"))) { |
| 778 | int WCharWidth = WCharWidthValue->getZExtValue(); |
| 779 | assert((WCharWidth == 2 || WCharWidth == 4) && |
| 780 | "wchar_t width must be 2 or 4 bytes"); |
| 781 | ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_wchar_t, WCharWidth); |
| 782 | } |
| 783 | |
| 784 | // ABI_enum_size to indicate enum width |
| 785 | // FIXME: There is no way to emit value 0 (enums prohibited) or value 3 |
| 786 | // (all enums contain a value needing 32 bits to encode). |
| 787 | if (auto EnumWidthValue = cast_or_null<ConstantInt>( |
| 788 | SourceModule->getModuleFlag("min_enum_size"))) { |
| 789 | int EnumWidth = EnumWidthValue->getZExtValue(); |
| 790 | assert((EnumWidth == 1 || EnumWidth == 4) && |
| 791 | "Minimum enum width must be 1 or 4 bytes"); |
| 792 | int EnumBuildAttr = EnumWidth == 1 ? 1 : 2; |
| 793 | ATS.emitAttribute(ARMBuildAttrs::ABI_enum_size, EnumBuildAttr); |
| 794 | } |
| 795 | } |
| 796 | } |
| 797 | |
Amara Emerson | 115d2df | 2014-07-25 14:03:14 +0000 | [diff] [blame] | 798 | // TODO: We currently only support either reserving the register, or treating |
| 799 | // it as another callee-saved register, but not as SB or a TLS pointer; It |
| 800 | // would instead be nicer to push this from the frontend as metadata, as we do |
| 801 | // for the wchar and enum size tags |
| 802 | if (Subtarget->isR9Reserved()) |
| 803 | ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use, |
| 804 | ARMBuildAttrs::R9Reserved); |
| 805 | else |
| 806 | ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use, |
| 807 | ARMBuildAttrs::R9IsGPR); |
| 808 | |
Bradley Smith | 2521975 | 2013-11-01 13:27:35 +0000 | [diff] [blame] | 809 | if (Subtarget->hasTrustZone() && Subtarget->hasVirtualization()) |
| 810 | ATS.emitAttribute(ARMBuildAttrs::Virtualization_use, |
| 811 | ARMBuildAttrs::AllowTZVirtualization); |
| 812 | else if (Subtarget->hasTrustZone()) |
| 813 | ATS.emitAttribute(ARMBuildAttrs::Virtualization_use, |
| 814 | ARMBuildAttrs::AllowTZ); |
| 815 | else if (Subtarget->hasVirtualization()) |
| 816 | ATS.emitAttribute(ARMBuildAttrs::Virtualization_use, |
| 817 | ARMBuildAttrs::AllowVirtualization); |
| 818 | |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 819 | ATS.finishAttributeSection(); |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 820 | } |
| 821 | |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 822 | //===----------------------------------------------------------------------===// |
Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 823 | |
Jim Grosbach | af5d635 | 2010-09-18 00:05:05 +0000 | [diff] [blame] | 824 | static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber, |
| 825 | unsigned LabelId, MCContext &Ctx) { |
| 826 | |
| 827 | MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix) |
| 828 | + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId)); |
| 829 | return Label; |
| 830 | } |
| 831 | |
Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 832 | static MCSymbolRefExpr::VariantKind |
| 833 | getModifierVariantKind(ARMCP::ARMCPModifier Modifier) { |
| 834 | switch (Modifier) { |
Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 835 | case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None; |
David Peixotto | 8ad70b3 | 2013-12-04 22:43:20 +0000 | [diff] [blame] | 836 | case ARMCP::TLSGD: return MCSymbolRefExpr::VK_TLSGD; |
| 837 | case ARMCP::TPOFF: return MCSymbolRefExpr::VK_TPOFF; |
| 838 | case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_GOTTPOFF; |
| 839 | case ARMCP::GOT: return MCSymbolRefExpr::VK_GOT; |
| 840 | case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_GOTOFF; |
Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 841 | } |
David Blaikie | 46a9f01 | 2012-01-20 21:51:11 +0000 | [diff] [blame] | 842 | llvm_unreachable("Invalid ARMCPModifier!"); |
Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 843 | } |
| 844 | |
Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 845 | MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV, |
| 846 | unsigned char TargetFlags) { |
Saleem Abdulrasool | 220a044 | 2014-07-07 05:18:30 +0000 | [diff] [blame] | 847 | if (Subtarget->isTargetMachO()) { |
| 848 | bool IsIndirect = (TargetFlags & ARMII::MO_NONLAZY) && |
| 849 | Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel()); |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 850 | |
Saleem Abdulrasool | 220a044 | 2014-07-07 05:18:30 +0000 | [diff] [blame] | 851 | if (!IsIndirect) |
| 852 | return getSymbol(GV); |
| 853 | |
| 854 | // FIXME: Remove this when Darwin transition to @GOT like syntax. |
| 855 | MCSymbol *MCSym = getSymbolWithGlobalValueBase(GV, "$non_lazy_ptr"); |
| 856 | MachineModuleInfoMachO &MMIMachO = |
| 857 | MMI->getObjFileInfo<MachineModuleInfoMachO>(); |
| 858 | MachineModuleInfoImpl::StubValueTy &StubSym = |
| 859 | GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) |
| 860 | : MMIMachO.getGVStubEntry(MCSym); |
| 861 | if (!StubSym.getPointer()) |
| 862 | StubSym = MachineModuleInfoImpl::StubValueTy(getSymbol(GV), |
| 863 | !GV->hasInternalLinkage()); |
| 864 | return MCSym; |
| 865 | } else if (Subtarget->isTargetCOFF()) { |
| 866 | assert(Subtarget->isTargetWindows() && |
| 867 | "Windows is the only supported COFF target"); |
| 868 | |
| 869 | bool IsIndirect = (TargetFlags & ARMII::MO_DLLIMPORT); |
| 870 | if (!IsIndirect) |
| 871 | return getSymbol(GV); |
| 872 | |
| 873 | SmallString<128> Name; |
| 874 | Name = "__imp_"; |
| 875 | getNameWithPrefix(Name, GV); |
| 876 | |
| 877 | return OutContext.GetOrCreateSymbol(Name); |
| 878 | } else if (Subtarget->isTargetELF()) { |
| 879 | return getSymbol(GV); |
| 880 | } |
| 881 | llvm_unreachable("unexpected target"); |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 882 | } |
| 883 | |
Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 884 | void ARMAsmPrinter:: |
| 885 | EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) { |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 886 | const DataLayout *DL = TM.getSubtargetImpl()->getDataLayout(); |
| 887 | int Size = |
| 888 | TM.getSubtargetImpl()->getDataLayout()->getTypeAllocSize(MCPV->getType()); |
Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 889 | |
| 890 | ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV); |
Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 891 | |
Jim Grosbach | ca21cd7 | 2010-11-10 17:59:10 +0000 | [diff] [blame] | 892 | MCSymbol *MCSym; |
Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 893 | if (ACPV->isLSDA()) { |
Jim Grosbach | ca21cd7 | 2010-11-10 17:59:10 +0000 | [diff] [blame] | 894 | SmallString<128> Str; |
| 895 | raw_svector_ostream OS(Str); |
Rafael Espindola | 5887356 | 2014-01-03 19:21:54 +0000 | [diff] [blame] | 896 | OS << DL->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber(); |
Jim Grosbach | ca21cd7 | 2010-11-10 17:59:10 +0000 | [diff] [blame] | 897 | MCSym = OutContext.GetOrCreateSymbol(OS.str()); |
Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 898 | } else if (ACPV->isBlockAddress()) { |
Bill Wendling | 7753d66 | 2011-10-01 08:00:54 +0000 | [diff] [blame] | 899 | const BlockAddress *BA = |
| 900 | cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress(); |
| 901 | MCSym = GetBlockAddressSymbol(BA); |
Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 902 | } else if (ACPV->isGlobalValue()) { |
Bill Wendling | 7753d66 | 2011-10-01 08:00:54 +0000 | [diff] [blame] | 903 | const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV(); |
Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 904 | |
| 905 | // On Darwin, const-pool entries may get the "FOO$non_lazy_ptr" mangling, so |
| 906 | // flag the global as MO_NONLAZY. |
Tim Northover | d6a729b | 2014-01-06 14:28:05 +0000 | [diff] [blame] | 907 | unsigned char TF = Subtarget->isTargetMachO() ? ARMII::MO_NONLAZY : 0; |
Tim Northover | d34094e | 2013-11-25 17:04:35 +0000 | [diff] [blame] | 908 | MCSym = GetARMGVSymbol(GV, TF); |
Bill Wendling | 69bc3de | 2011-09-29 23:50:42 +0000 | [diff] [blame] | 909 | } else if (ACPV->isMachineBasicBlock()) { |
Bill Wendling | 4a4772f | 2011-10-01 09:30:42 +0000 | [diff] [blame] | 910 | const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB(); |
Bill Wendling | 69bc3de | 2011-09-29 23:50:42 +0000 | [diff] [blame] | 911 | MCSym = MBB->getSymbol(); |
Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 912 | } else { |
| 913 | assert(ACPV->isExtSymbol() && "unrecognized constant pool value"); |
Bill Wendling | c214cb0 | 2011-10-01 08:58:29 +0000 | [diff] [blame] | 914 | const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol(); |
| 915 | MCSym = GetExternalSymbolSymbol(Sym); |
Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 916 | } |
| 917 | |
| 918 | // Create an MCSymbol for the reference. |
Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 919 | const MCExpr *Expr = |
| 920 | MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()), |
| 921 | OutContext); |
Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 922 | |
Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 923 | if (ACPV->getPCAdjustment()) { |
Rafael Espindola | 5887356 | 2014-01-03 19:21:54 +0000 | [diff] [blame] | 924 | MCSymbol *PCLabel = getPICLabel(DL->getPrivateGlobalPrefix(), |
Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 925 | getFunctionNumber(), |
| 926 | ACPV->getLabelId(), |
| 927 | OutContext); |
| 928 | const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext); |
| 929 | PCRelExpr = |
| 930 | MCBinaryExpr::CreateAdd(PCRelExpr, |
| 931 | MCConstantExpr::Create(ACPV->getPCAdjustment(), |
| 932 | OutContext), |
| 933 | OutContext); |
| 934 | if (ACPV->mustAddCurrentAddress()) { |
| 935 | // We want "(<expr> - .)", but MC doesn't have a concept of the '.' |
| 936 | // label, so just emit a local label end reference that instead. |
| 937 | MCSymbol *DotSym = OutContext.CreateTempSymbol(); |
| 938 | OutStreamer.EmitLabel(DotSym); |
| 939 | const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext); |
| 940 | PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext); |
Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 941 | } |
Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 942 | Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext); |
Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 943 | } |
Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 944 | OutStreamer.EmitValue(Expr, Size); |
Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 945 | } |
| 946 | |
Jim Grosbach | 284eebc | 2010-09-22 17:39:48 +0000 | [diff] [blame] | 947 | void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) { |
| 948 | unsigned Opcode = MI->getOpcode(); |
| 949 | int OpNum = 1; |
| 950 | if (Opcode == ARM::BR_JTadd) |
| 951 | OpNum = 2; |
| 952 | else if (Opcode == ARM::BR_JTm) |
| 953 | OpNum = 3; |
| 954 | |
| 955 | const MachineOperand &MO1 = MI->getOperand(OpNum); |
| 956 | const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id |
| 957 | unsigned JTI = MO1.getIndex(); |
| 958 | |
| 959 | // Emit a label for the jump table. |
| 960 | MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm()); |
| 961 | OutStreamer.EmitLabel(JTISymbol); |
| 962 | |
Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 963 | // Mark the jump table as data-in-code. |
| 964 | OutStreamer.EmitDataRegion(MCDR_DataRegionJT32); |
| 965 | |
Jim Grosbach | 284eebc | 2010-09-22 17:39:48 +0000 | [diff] [blame] | 966 | // Emit each entry of the table. |
| 967 | const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo(); |
| 968 | const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables(); |
| 969 | const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs; |
| 970 | |
| 971 | for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) { |
| 972 | MachineBasicBlock *MBB = JTBBs[i]; |
| 973 | // Construct an MCExpr for the entry. We want a value of the form: |
| 974 | // (BasicBlockAddr - TableBeginAddr) |
| 975 | // |
| 976 | // For example, a table with entries jumping to basic blocks BB0 and BB1 |
| 977 | // would look like: |
| 978 | // LJTI_0_0: |
| 979 | // .word (LBB0 - LJTI_0_0) |
| 980 | // .word (LBB1 - LJTI_0_0) |
| 981 | const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext); |
| 982 | |
| 983 | if (TM.getRelocationModel() == Reloc::PIC_) |
| 984 | Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol, |
| 985 | OutContext), |
| 986 | OutContext); |
Jim Grosbach | e1995f2 | 2011-08-31 22:23:09 +0000 | [diff] [blame] | 987 | // If we're generating a table of Thumb addresses in static relocation |
| 988 | // model, we need to add one to keep interworking correctly. |
| 989 | else if (AFI->isThumbFunction()) |
| 990 | Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(1,OutContext), |
| 991 | OutContext); |
Jim Grosbach | 284eebc | 2010-09-22 17:39:48 +0000 | [diff] [blame] | 992 | OutStreamer.EmitValue(Expr, 4); |
| 993 | } |
Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 994 | // Mark the end of jump table data-in-code region. |
| 995 | OutStreamer.EmitDataRegion(MCDR_DataRegionEnd); |
Jim Grosbach | 284eebc | 2010-09-22 17:39:48 +0000 | [diff] [blame] | 996 | } |
| 997 | |
Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 998 | void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) { |
| 999 | unsigned Opcode = MI->getOpcode(); |
| 1000 | int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1; |
| 1001 | const MachineOperand &MO1 = MI->getOperand(OpNum); |
| 1002 | const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id |
| 1003 | unsigned JTI = MO1.getIndex(); |
| 1004 | |
Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 1005 | MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm()); |
| 1006 | OutStreamer.EmitLabel(JTISymbol); |
| 1007 | |
| 1008 | // Emit each entry of the table. |
| 1009 | const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo(); |
| 1010 | const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables(); |
| 1011 | const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs; |
Jim Grosbach | 1573b29 | 2010-09-22 17:15:35 +0000 | [diff] [blame] | 1012 | unsigned OffsetWidth = 4; |
Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 1013 | if (MI->getOpcode() == ARM::t2TBB_JT) { |
Jim Grosbach | 1573b29 | 2010-09-22 17:15:35 +0000 | [diff] [blame] | 1014 | OffsetWidth = 1; |
Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 1015 | // Mark the jump table as data-in-code. |
| 1016 | OutStreamer.EmitDataRegion(MCDR_DataRegionJT8); |
| 1017 | } else if (MI->getOpcode() == ARM::t2TBH_JT) { |
Jim Grosbach | 1573b29 | 2010-09-22 17:15:35 +0000 | [diff] [blame] | 1018 | OffsetWidth = 2; |
Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 1019 | // Mark the jump table as data-in-code. |
| 1020 | OutStreamer.EmitDataRegion(MCDR_DataRegionJT16); |
| 1021 | } |
Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 1022 | |
| 1023 | for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) { |
| 1024 | MachineBasicBlock *MBB = JTBBs[i]; |
Jim Grosbach | 1573b29 | 2010-09-22 17:15:35 +0000 | [diff] [blame] | 1025 | const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(), |
Saleem Abdulrasool | 1eb4a28 | 2014-07-07 05:18:22 +0000 | [diff] [blame] | 1026 | OutContext); |
Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 1027 | // If this isn't a TBB or TBH, the entries are direct branch instructions. |
Jim Grosbach | 1573b29 | 2010-09-22 17:15:35 +0000 | [diff] [blame] | 1028 | if (OffsetWidth == 4) { |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1029 | EmitToStreamer(OutStreamer, MCInstBuilder(ARM::t2B) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1030 | .addExpr(MBBSymbolExpr) |
| 1031 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1032 | .addReg(0)); |
Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 1033 | continue; |
| 1034 | } |
| 1035 | // Otherwise it's an offset from the dispatch instruction. Construct an |
Jim Grosbach | 1573b29 | 2010-09-22 17:15:35 +0000 | [diff] [blame] | 1036 | // MCExpr for the entry. We want a value of the form: |
| 1037 | // (BasicBlockAddr - TableBeginAddr) / 2 |
| 1038 | // |
| 1039 | // For example, a TBB table with entries jumping to basic blocks BB0 and BB1 |
| 1040 | // would look like: |
| 1041 | // LJTI_0_0: |
| 1042 | // .byte (LBB0 - LJTI_0_0) / 2 |
| 1043 | // .byte (LBB1 - LJTI_0_0) / 2 |
| 1044 | const MCExpr *Expr = |
| 1045 | MCBinaryExpr::CreateSub(MBBSymbolExpr, |
| 1046 | MCSymbolRefExpr::Create(JTISymbol, OutContext), |
| 1047 | OutContext); |
| 1048 | Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext), |
| 1049 | OutContext); |
| 1050 | OutStreamer.EmitValue(Expr, OffsetWidth); |
Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 1051 | } |
Jim Grosbach | 2597f83 | 2012-05-21 23:34:42 +0000 | [diff] [blame] | 1052 | // Mark the end of jump table data-in-code region. 32-bit offsets use |
| 1053 | // actual branch instructions here, so we don't mark those as a data-region |
| 1054 | // at all. |
| 1055 | if (OffsetWidth != 4) |
| 1056 | OutStreamer.EmitDataRegion(MCDR_DataRegionEnd); |
Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 1057 | } |
| 1058 | |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1059 | void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) { |
| 1060 | assert(MI->getFlag(MachineInstr::FrameSetup) && |
| 1061 | "Only instruction which are involved into frame setup code are allowed"); |
| 1062 | |
Rafael Espindola | 4a1a360 | 2014-01-14 01:21:46 +0000 | [diff] [blame] | 1063 | MCTargetStreamer &TS = *OutStreamer.getTargetStreamer(); |
Rafael Espindola | a17151a | 2013-10-08 13:08:17 +0000 | [diff] [blame] | 1064 | ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS); |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1065 | const MachineFunction &MF = *MI->getParent()->getParent(); |
Eric Christopher | fc6de42 | 2014-08-05 02:39:49 +0000 | [diff] [blame] | 1066 | const TargetRegisterInfo *RegInfo = MF.getSubtarget().getRegisterInfo(); |
Anton Korobeynikov | 9e66cbb | 2011-03-05 18:43:55 +0000 | [diff] [blame] | 1067 | const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>(); |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1068 | |
| 1069 | unsigned FramePtr = RegInfo->getFrameRegister(MF); |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1070 | unsigned Opc = MI->getOpcode(); |
Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1071 | unsigned SrcReg, DstReg; |
| 1072 | |
Anton Korobeynikov | a8d177b | 2011-03-05 18:43:50 +0000 | [diff] [blame] | 1073 | if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) { |
| 1074 | // Two special cases: |
| 1075 | // 1) tPUSH does not have src/dst regs. |
| 1076 | // 2) for Thumb1 code we sometimes materialize the constant via constpool |
| 1077 | // load. Yes, this is pretty fragile, but for now I don't see better |
| 1078 | // way... :( |
Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1079 | SrcReg = DstReg = ARM::SP; |
| 1080 | } else { |
Anton Korobeynikov | a8d177b | 2011-03-05 18:43:50 +0000 | [diff] [blame] | 1081 | SrcReg = MI->getOperand(1).getReg(); |
Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1082 | DstReg = MI->getOperand(0).getReg(); |
| 1083 | } |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1084 | |
| 1085 | // Try to figure out the unwinding opcode out of src / dst regs. |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1086 | if (MI->mayStore()) { |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1087 | // Register saves. |
| 1088 | assert(DstReg == ARM::SP && |
| 1089 | "Only stack pointer as a destination reg is supported"); |
| 1090 | |
| 1091 | SmallVector<unsigned, 4> RegList; |
Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1092 | // Skip src & dst reg, and pred ops. |
| 1093 | unsigned StartOp = 2 + 2; |
| 1094 | // Use all the operands. |
| 1095 | unsigned NumOffset = 0; |
| 1096 | |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1097 | switch (Opc) { |
| 1098 | default: |
| 1099 | MI->dump(); |
Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 1100 | llvm_unreachable("Unsupported opcode for unwinding information"); |
Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1101 | case ARM::tPUSH: |
| 1102 | // Special case here: no src & dst reg, but two extra imp ops. |
| 1103 | StartOp = 2; NumOffset = 2; |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1104 | case ARM::STMDB_UPD: |
Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1105 | case ARM::t2STMDB_UPD: |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1106 | case ARM::VSTMDDB_UPD: |
| 1107 | assert(SrcReg == ARM::SP && |
| 1108 | "Only stack pointer as a source reg is supported"); |
Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1109 | for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset; |
Anton Korobeynikov | ef731ed | 2012-08-04 13:25:58 +0000 | [diff] [blame] | 1110 | i != NumOps; ++i) { |
| 1111 | const MachineOperand &MO = MI->getOperand(i); |
| 1112 | // Actually, there should never be any impdef stuff here. Skip it |
| 1113 | // temporary to workaround PR11902. |
| 1114 | if (MO.isImplicit()) |
| 1115 | continue; |
| 1116 | RegList.push_back(MO.getReg()); |
| 1117 | } |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1118 | break; |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1119 | case ARM::STR_PRE_IMM: |
| 1120 | case ARM::STR_PRE_REG: |
Evgeniy Stepanov | 4c7eb47 | 2012-01-19 12:53:06 +0000 | [diff] [blame] | 1121 | case ARM::t2STR_PRE: |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1122 | assert(MI->getOperand(2).getReg() == ARM::SP && |
| 1123 | "Only stack pointer as a source reg is supported"); |
| 1124 | RegList.push_back(SrcReg); |
| 1125 | break; |
| 1126 | } |
Joerg Sonnenberger | 3c10817 | 2014-04-30 22:43:13 +0000 | [diff] [blame] | 1127 | if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM) |
| 1128 | ATS.emitRegSave(RegList, Opc == ARM::VSTMDDB_UPD); |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1129 | } else { |
| 1130 | // Changes of stack / frame pointer. |
| 1131 | if (SrcReg == ARM::SP) { |
| 1132 | int64_t Offset = 0; |
| 1133 | switch (Opc) { |
| 1134 | default: |
| 1135 | MI->dump(); |
Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 1136 | llvm_unreachable("Unsupported opcode for unwinding information"); |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1137 | case ARM::MOVr: |
Evgeniy Stepanov | 4c7eb47 | 2012-01-19 12:53:06 +0000 | [diff] [blame] | 1138 | case ARM::tMOVr: |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1139 | Offset = 0; |
| 1140 | break; |
| 1141 | case ARM::ADDri: |
| 1142 | Offset = -MI->getOperand(2).getImm(); |
| 1143 | break; |
| 1144 | case ARM::SUBri: |
Evgeniy Stepanov | 4c7eb47 | 2012-01-19 12:53:06 +0000 | [diff] [blame] | 1145 | case ARM::t2SUBri: |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 1146 | Offset = MI->getOperand(2).getImm(); |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1147 | break; |
Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1148 | case ARM::tSUBspi: |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 1149 | Offset = MI->getOperand(2).getImm()*4; |
Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1150 | break; |
| 1151 | case ARM::tADDspi: |
| 1152 | case ARM::tADDrSPi: |
| 1153 | Offset = -MI->getOperand(2).getImm()*4; |
| 1154 | break; |
Anton Korobeynikov | 9e66cbb | 2011-03-05 18:43:55 +0000 | [diff] [blame] | 1155 | case ARM::tLDRpci: { |
| 1156 | // Grab the constpool index and check, whether it corresponds to |
| 1157 | // original or cloned constpool entry. |
| 1158 | unsigned CPI = MI->getOperand(1).getIndex(); |
| 1159 | const MachineConstantPool *MCP = MF.getConstantPool(); |
| 1160 | if (CPI >= MCP->getConstants().size()) |
| 1161 | CPI = AFI.getOriginalCPIdx(CPI); |
| 1162 | assert(CPI != -1U && "Invalid constpool index"); |
| 1163 | |
| 1164 | // Derive the actual offset. |
| 1165 | const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI]; |
| 1166 | assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry"); |
| 1167 | // FIXME: Check for user, it should be "add" instruction! |
| 1168 | Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue(); |
Anton Korobeynikov | a8d177b | 2011-03-05 18:43:50 +0000 | [diff] [blame] | 1169 | break; |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1170 | } |
Anton Korobeynikov | 9e66cbb | 2011-03-05 18:43:55 +0000 | [diff] [blame] | 1171 | } |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1172 | |
Joerg Sonnenberger | 3c10817 | 2014-04-30 22:43:13 +0000 | [diff] [blame] | 1173 | if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM) { |
| 1174 | if (DstReg == FramePtr && FramePtr != ARM::SP) |
| 1175 | // Set-up of the frame pointer. Positive values correspond to "add" |
| 1176 | // instruction. |
| 1177 | ATS.emitSetFP(FramePtr, ARM::SP, -Offset); |
| 1178 | else if (DstReg == ARM::SP) { |
| 1179 | // Change of SP by an offset. Positive values correspond to "sub" |
| 1180 | // instruction. |
| 1181 | ATS.emitPad(Offset); |
| 1182 | } else { |
| 1183 | // Move of SP to a register. Positive values correspond to an "add" |
| 1184 | // instruction. |
| 1185 | ATS.emitMovSP(DstReg, -Offset); |
| 1186 | } |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1187 | } |
| 1188 | } else if (DstReg == ARM::SP) { |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1189 | MI->dump(); |
Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 1190 | llvm_unreachable("Unsupported opcode for unwinding information"); |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1191 | } |
| 1192 | else { |
| 1193 | MI->dump(); |
Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 1194 | llvm_unreachable("Unsupported opcode for unwinding information"); |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1195 | } |
| 1196 | } |
| 1197 | } |
| 1198 | |
Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1199 | // Simple pseudo-instructions have their lowering (with expansion to real |
| 1200 | // instructions) auto-generated. |
| 1201 | #include "ARMGenMCPseudoLowering.inc" |
| 1202 | |
Jim Grosbach | 05eccf0 | 2010-09-29 15:23:40 +0000 | [diff] [blame] | 1203 | void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) { |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 1204 | const DataLayout *DL = TM.getSubtargetImpl()->getDataLayout(); |
Rafael Espindola | 5887356 | 2014-01-03 19:21:54 +0000 | [diff] [blame] | 1205 | |
Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 1206 | // If we just ended a constant pool, mark it as such. |
| 1207 | if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) { |
| 1208 | OutStreamer.EmitDataRegion(MCDR_DataRegionEnd); |
| 1209 | InConstantPool = false; |
| 1210 | } |
Owen Anderson | 0ca562e | 2011-10-04 23:26:17 +0000 | [diff] [blame] | 1211 | |
Jim Grosbach | 51b5542 | 2011-08-23 21:32:34 +0000 | [diff] [blame] | 1212 | // Emit unwinding stuff for frame-related instructions |
Renato Golin | 78a6eba | 2014-02-07 20:12:49 +0000 | [diff] [blame] | 1213 | if (Subtarget->isTargetEHABICompatible() && |
Renato Golin | 8cea6e8 | 2014-01-29 11:50:56 +0000 | [diff] [blame] | 1214 | MI->getFlag(MachineInstr::FrameSetup)) |
Jim Grosbach | 51b5542 | 2011-08-23 21:32:34 +0000 | [diff] [blame] | 1215 | EmitUnwindingInstruction(MI); |
| 1216 | |
Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1217 | // Do any auto-generated pseudo lowerings. |
| 1218 | if (emitPseudoExpansionLowering(OutStreamer, MI)) |
| 1219 | return; |
| 1220 | |
Andrew Trick | 924123a | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 1221 | assert(!convertAddSubFlagsOpcode(MI->getOpcode()) && |
| 1222 | "Pseudo flag setting opcode should be expanded early"); |
| 1223 | |
Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1224 | // Check for manual lowerings. |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1225 | unsigned Opc = MI->getOpcode(); |
| 1226 | switch (Opc) { |
Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 1227 | case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass"); |
David Blaikie | b735b4d | 2013-06-16 20:34:27 +0000 | [diff] [blame] | 1228 | case ARM::DBG_VALUE: llvm_unreachable("Should be handled by generic printing"); |
Jim Grosbach | 8c1fabe | 2010-12-14 21:10:47 +0000 | [diff] [blame] | 1229 | case ARM::LEApcrel: |
Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1230 | case ARM::tLEApcrel: |
Jim Grosbach | 8c1fabe | 2010-12-14 21:10:47 +0000 | [diff] [blame] | 1231 | case ARM::t2LEApcrel: { |
Jim Grosbach | ce2bd8d | 2010-12-02 00:28:45 +0000 | [diff] [blame] | 1232 | // FIXME: Need to also handle globals and externals |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1233 | MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex()); |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1234 | EmitToStreamer(OutStreamer, MCInstBuilder(MI->getOpcode() == |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1235 | ARM::t2LEApcrel ? ARM::t2ADR |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1236 | : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR |
| 1237 | : ARM::ADR)) |
| 1238 | .addReg(MI->getOperand(0).getReg()) |
| 1239 | .addExpr(MCSymbolRefExpr::Create(CPISymbol, OutContext)) |
| 1240 | // Add predicate operands. |
| 1241 | .addImm(MI->getOperand(2).getImm()) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1242 | .addReg(MI->getOperand(3).getReg())); |
Jim Grosbach | ce2bd8d | 2010-12-02 00:28:45 +0000 | [diff] [blame] | 1243 | return; |
| 1244 | } |
Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1245 | case ARM::LEApcrelJT: |
| 1246 | case ARM::tLEApcrelJT: |
| 1247 | case ARM::t2LEApcrelJT: { |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1248 | MCSymbol *JTIPICSymbol = |
| 1249 | GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(), |
| 1250 | MI->getOperand(2).getImm()); |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1251 | EmitToStreamer(OutStreamer, MCInstBuilder(MI->getOpcode() == |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1252 | ARM::t2LEApcrelJT ? ARM::t2ADR |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1253 | : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR |
| 1254 | : ARM::ADR)) |
| 1255 | .addReg(MI->getOperand(0).getReg()) |
| 1256 | .addExpr(MCSymbolRefExpr::Create(JTIPICSymbol, OutContext)) |
| 1257 | // Add predicate operands. |
| 1258 | .addImm(MI->getOperand(3).getImm()) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1259 | .addReg(MI->getOperand(4).getReg())); |
Jim Grosbach | dc35e06 | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1260 | return; |
| 1261 | } |
Jim Grosbach | 3f2096e | 2011-03-12 00:45:26 +0000 | [diff] [blame] | 1262 | // Darwin call instructions are just normal call instructions with different |
| 1263 | // clobber semantics (they clobber R9). |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1264 | case ARM::BX_CALL: { |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1265 | EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1266 | .addReg(ARM::LR) |
| 1267 | .addReg(ARM::PC) |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1268 | // Add predicate operands. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1269 | .addImm(ARMCC::AL) |
| 1270 | .addReg(0) |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1271 | // Add 's' bit operand (always reg0 for this) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1272 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1273 | |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1274 | EmitToStreamer(OutStreamer, MCInstBuilder(ARM::BX) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1275 | .addReg(MI->getOperand(0).getReg())); |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1276 | return; |
| 1277 | } |
Cameron Zwarich | a946f47 | 2011-05-25 21:53:50 +0000 | [diff] [blame] | 1278 | case ARM::tBX_CALL: { |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1279 | EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1280 | .addReg(ARM::LR) |
| 1281 | .addReg(ARM::PC) |
Jim Grosbach | b98ab91 | 2011-06-30 22:10:46 +0000 | [diff] [blame] | 1282 | // Add predicate operands. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1283 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1284 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1285 | |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1286 | EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tBX) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1287 | .addReg(MI->getOperand(0).getReg()) |
Cameron Zwarich | a946f47 | 2011-05-25 21:53:50 +0000 | [diff] [blame] | 1288 | // Add predicate operands. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1289 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1290 | .addReg(0)); |
Cameron Zwarich | a946f47 | 2011-05-25 21:53:50 +0000 | [diff] [blame] | 1291 | return; |
| 1292 | } |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1293 | case ARM::BMOVPCRX_CALL: { |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1294 | EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1295 | .addReg(ARM::LR) |
| 1296 | .addReg(ARM::PC) |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1297 | // Add predicate operands. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1298 | .addImm(ARMCC::AL) |
| 1299 | .addReg(0) |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1300 | // Add 's' bit operand (always reg0 for this) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1301 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1302 | |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1303 | EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1304 | .addReg(ARM::PC) |
Benjamin Kramer | 2f54571 | 2013-03-15 17:27:39 +0000 | [diff] [blame] | 1305 | .addReg(MI->getOperand(0).getReg()) |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1306 | // Add predicate operands. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1307 | .addImm(ARMCC::AL) |
| 1308 | .addReg(0) |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1309 | // Add 's' bit operand (always reg0 for this) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1310 | .addReg(0)); |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1311 | return; |
| 1312 | } |
Evan Cheng | 65f9d19 | 2012-02-28 18:51:51 +0000 | [diff] [blame] | 1313 | case ARM::BMOVPCB_CALL: { |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1314 | EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1315 | .addReg(ARM::LR) |
| 1316 | .addReg(ARM::PC) |
Evan Cheng | 65f9d19 | 2012-02-28 18:51:51 +0000 | [diff] [blame] | 1317 | // Add predicate operands. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1318 | .addImm(ARMCC::AL) |
| 1319 | .addReg(0) |
Evan Cheng | 65f9d19 | 2012-02-28 18:51:51 +0000 | [diff] [blame] | 1320 | // Add 's' bit operand (always reg0 for this) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1321 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1322 | |
Saleem Abdulrasool | 1eb4a28 | 2014-07-07 05:18:22 +0000 | [diff] [blame] | 1323 | const MachineOperand &Op = MI->getOperand(0); |
| 1324 | const GlobalValue *GV = Op.getGlobal(); |
| 1325 | const unsigned TF = Op.getTargetFlags(); |
| 1326 | MCSymbol *GVSym = GetARMGVSymbol(GV, TF); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1327 | const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext); |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1328 | EmitToStreamer(OutStreamer, MCInstBuilder(ARM::Bcc) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1329 | .addExpr(GVSymExpr) |
Evan Cheng | 65f9d19 | 2012-02-28 18:51:51 +0000 | [diff] [blame] | 1330 | // Add predicate operands. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1331 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1332 | .addReg(0)); |
Evan Cheng | 65f9d19 | 2012-02-28 18:51:51 +0000 | [diff] [blame] | 1333 | return; |
| 1334 | } |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1335 | case ARM::MOVi16_ga_pcrel: |
| 1336 | case ARM::t2MOVi16_ga_pcrel: { |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1337 | MCInst TmpInst; |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1338 | TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16); |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1339 | TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg())); |
| 1340 | |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1341 | unsigned TF = MI->getOperand(1).getTargetFlags(); |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1342 | const GlobalValue *GV = MI->getOperand(1).getGlobal(); |
Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 1343 | MCSymbol *GVSym = GetARMGVSymbol(GV, TF); |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1344 | const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext); |
Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 1345 | |
Rafael Espindola | 5887356 | 2014-01-03 19:21:54 +0000 | [diff] [blame] | 1346 | MCSymbol *LabelSym = getPICLabel(DL->getPrivateGlobalPrefix(), |
Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 1347 | getFunctionNumber(), |
| 1348 | MI->getOperand(2).getImm(), OutContext); |
| 1349 | const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext); |
| 1350 | unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4; |
| 1351 | const MCExpr *PCRelExpr = |
| 1352 | ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr, |
| 1353 | MCBinaryExpr::CreateAdd(LabelSymExpr, |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1354 | MCConstantExpr::Create(PCAdj, OutContext), |
Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 1355 | OutContext), OutContext), OutContext); |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1356 | TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr)); |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1357 | |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1358 | // Add predicate operands. |
| 1359 | TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); |
| 1360 | TmpInst.addOperand(MCOperand::CreateReg(0)); |
| 1361 | // Add 's' bit operand (always reg0 for this) |
| 1362 | TmpInst.addOperand(MCOperand::CreateReg(0)); |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1363 | EmitToStreamer(OutStreamer, TmpInst); |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1364 | return; |
| 1365 | } |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1366 | case ARM::MOVTi16_ga_pcrel: |
| 1367 | case ARM::t2MOVTi16_ga_pcrel: { |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1368 | MCInst TmpInst; |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1369 | TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel |
| 1370 | ? ARM::MOVTi16 : ARM::t2MOVTi16); |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1371 | TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg())); |
| 1372 | TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg())); |
| 1373 | |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1374 | unsigned TF = MI->getOperand(2).getTargetFlags(); |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1375 | const GlobalValue *GV = MI->getOperand(2).getGlobal(); |
Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 1376 | MCSymbol *GVSym = GetARMGVSymbol(GV, TF); |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1377 | const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext); |
Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 1378 | |
Rafael Espindola | 5887356 | 2014-01-03 19:21:54 +0000 | [diff] [blame] | 1379 | MCSymbol *LabelSym = getPICLabel(DL->getPrivateGlobalPrefix(), |
Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 1380 | getFunctionNumber(), |
| 1381 | MI->getOperand(3).getImm(), OutContext); |
| 1382 | const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext); |
| 1383 | unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4; |
| 1384 | const MCExpr *PCRelExpr = |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1385 | ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr, |
| 1386 | MCBinaryExpr::CreateAdd(LabelSymExpr, |
| 1387 | MCConstantExpr::Create(PCAdj, OutContext), |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1388 | OutContext), OutContext), OutContext); |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1389 | TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr)); |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1390 | // Add predicate operands. |
| 1391 | TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); |
| 1392 | TmpInst.addOperand(MCOperand::CreateReg(0)); |
| 1393 | // Add 's' bit operand (always reg0 for this) |
| 1394 | TmpInst.addOperand(MCOperand::CreateReg(0)); |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1395 | EmitToStreamer(OutStreamer, TmpInst); |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1396 | return; |
| 1397 | } |
Jim Grosbach | 3d97920 | 2010-09-17 23:41:53 +0000 | [diff] [blame] | 1398 | case ARM::tPICADD: { |
| 1399 | // This is a pseudo op for a label + instruction sequence, which looks like: |
| 1400 | // LPC0: |
| 1401 | // add r0, pc |
| 1402 | // This adds the address of LPC0 to r0. |
| 1403 | |
| 1404 | // Emit the label. |
Rafael Espindola | 5887356 | 2014-01-03 19:21:54 +0000 | [diff] [blame] | 1405 | OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(), |
Jim Grosbach | af5d635 | 2010-09-18 00:05:05 +0000 | [diff] [blame] | 1406 | getFunctionNumber(), MI->getOperand(2).getImm(), |
| 1407 | OutContext)); |
Jim Grosbach | 3d97920 | 2010-09-17 23:41:53 +0000 | [diff] [blame] | 1408 | |
| 1409 | // Form and emit the add. |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1410 | EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tADDhirr) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1411 | .addReg(MI->getOperand(0).getReg()) |
| 1412 | .addReg(MI->getOperand(0).getReg()) |
| 1413 | .addReg(ARM::PC) |
| 1414 | // Add predicate operands. |
| 1415 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1416 | .addReg(0)); |
Jim Grosbach | 3d97920 | 2010-09-17 23:41:53 +0000 | [diff] [blame] | 1417 | return; |
| 1418 | } |
Jim Grosbach | c8e2e9d | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 1419 | case ARM::PICADD: { |
Chris Lattner | add5749 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 1420 | // This is a pseudo op for a label + instruction sequence, which looks like: |
| 1421 | // LPC0: |
| 1422 | // add r0, pc, r0 |
| 1423 | // This adds the address of LPC0 to r0. |
Jim Grosbach | 8ee5cd9 | 2010-09-02 01:02:06 +0000 | [diff] [blame] | 1424 | |
Chris Lattner | add5749 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 1425 | // Emit the label. |
Rafael Espindola | 5887356 | 2014-01-03 19:21:54 +0000 | [diff] [blame] | 1426 | OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(), |
Jim Grosbach | af5d635 | 2010-09-18 00:05:05 +0000 | [diff] [blame] | 1427 | getFunctionNumber(), MI->getOperand(2).getImm(), |
| 1428 | OutContext)); |
Jim Grosbach | 8ee5cd9 | 2010-09-02 01:02:06 +0000 | [diff] [blame] | 1429 | |
Jim Grosbach | 7ae9422 | 2010-09-14 21:05:34 +0000 | [diff] [blame] | 1430 | // Form and emit the add. |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1431 | EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDrr) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1432 | .addReg(MI->getOperand(0).getReg()) |
| 1433 | .addReg(ARM::PC) |
| 1434 | .addReg(MI->getOperand(1).getReg()) |
| 1435 | // Add predicate operands. |
| 1436 | .addImm(MI->getOperand(3).getImm()) |
| 1437 | .addReg(MI->getOperand(4).getReg()) |
| 1438 | // Add 's' bit operand (always reg0 for this) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1439 | .addReg(0)); |
Chris Lattner | add5749 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 1440 | return; |
| 1441 | } |
Jim Grosbach | a7d430b | 2010-09-17 16:25:52 +0000 | [diff] [blame] | 1442 | case ARM::PICSTR: |
| 1443 | case ARM::PICSTRB: |
| 1444 | case ARM::PICSTRH: |
| 1445 | case ARM::PICLDR: |
| 1446 | case ARM::PICLDRB: |
| 1447 | case ARM::PICLDRH: |
| 1448 | case ARM::PICLDRSB: |
| 1449 | case ARM::PICLDRSH: { |
Jim Grosbach | 218e22d | 2010-09-16 17:43:25 +0000 | [diff] [blame] | 1450 | // This is a pseudo op for a label + instruction sequence, which looks like: |
| 1451 | // LPC0: |
Jim Grosbach | a7d430b | 2010-09-17 16:25:52 +0000 | [diff] [blame] | 1452 | // OP r0, [pc, r0] |
Jim Grosbach | 218e22d | 2010-09-16 17:43:25 +0000 | [diff] [blame] | 1453 | // The LCP0 label is referenced by a constant pool entry in order to get |
| 1454 | // a PC-relative address at the ldr instruction. |
| 1455 | |
| 1456 | // Emit the label. |
Rafael Espindola | 5887356 | 2014-01-03 19:21:54 +0000 | [diff] [blame] | 1457 | OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(), |
Jim Grosbach | af5d635 | 2010-09-18 00:05:05 +0000 | [diff] [blame] | 1458 | getFunctionNumber(), MI->getOperand(2).getImm(), |
| 1459 | OutContext)); |
Jim Grosbach | 218e22d | 2010-09-16 17:43:25 +0000 | [diff] [blame] | 1460 | |
| 1461 | // Form and emit the load |
Jim Grosbach | a7d430b | 2010-09-17 16:25:52 +0000 | [diff] [blame] | 1462 | unsigned Opcode; |
| 1463 | switch (MI->getOpcode()) { |
| 1464 | default: |
| 1465 | llvm_unreachable("Unexpected opcode!"); |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1466 | case ARM::PICSTR: Opcode = ARM::STRrs; break; |
| 1467 | case ARM::PICSTRB: Opcode = ARM::STRBrs; break; |
Jim Grosbach | a7d430b | 2010-09-17 16:25:52 +0000 | [diff] [blame] | 1468 | case ARM::PICSTRH: Opcode = ARM::STRH; break; |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1469 | case ARM::PICLDR: Opcode = ARM::LDRrs; break; |
Jim Grosbach | 5a7c715 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 1470 | case ARM::PICLDRB: Opcode = ARM::LDRBrs; break; |
Jim Grosbach | a7d430b | 2010-09-17 16:25:52 +0000 | [diff] [blame] | 1471 | case ARM::PICLDRH: Opcode = ARM::LDRH; break; |
| 1472 | case ARM::PICLDRSB: Opcode = ARM::LDRSB; break; |
| 1473 | case ARM::PICLDRSH: Opcode = ARM::LDRSH; break; |
| 1474 | } |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1475 | EmitToStreamer(OutStreamer, MCInstBuilder(Opcode) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1476 | .addReg(MI->getOperand(0).getReg()) |
| 1477 | .addReg(ARM::PC) |
| 1478 | .addReg(MI->getOperand(1).getReg()) |
| 1479 | .addImm(0) |
| 1480 | // Add predicate operands. |
| 1481 | .addImm(MI->getOperand(3).getImm()) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1482 | .addReg(MI->getOperand(4).getReg())); |
Jim Grosbach | 218e22d | 2010-09-16 17:43:25 +0000 | [diff] [blame] | 1483 | |
| 1484 | return; |
| 1485 | } |
Jim Grosbach | c8e2e9d | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 1486 | case ARM::CONSTPOOL_ENTRY: { |
Chris Lattner | 186c6b0 | 2009-10-19 22:33:05 +0000 | [diff] [blame] | 1487 | /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool |
| 1488 | /// in the function. The first operand is the ID# for this instruction, the |
| 1489 | /// second is the index into the MachineConstantPool that this is, the third |
| 1490 | /// is the size in bytes of this constant pool entry. |
Jakob Stoklund Olesen | 2e05db2 | 2011-12-06 01:43:02 +0000 | [diff] [blame] | 1491 | /// The required alignment is specified on the basic block holding this MI. |
Chris Lattner | 186c6b0 | 2009-10-19 22:33:05 +0000 | [diff] [blame] | 1492 | unsigned LabelId = (unsigned)MI->getOperand(0).getImm(); |
| 1493 | unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex(); |
| 1494 | |
Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 1495 | // If this is the first entry of the pool, mark it. |
| 1496 | if (!InConstantPool) { |
| 1497 | OutStreamer.EmitDataRegion(MCDR_DataRegion); |
| 1498 | InConstantPool = true; |
| 1499 | } |
| 1500 | |
Chris Lattner | c55ea3f | 2010-01-23 07:00:21 +0000 | [diff] [blame] | 1501 | OutStreamer.EmitLabel(GetCPISymbol(LabelId)); |
Chris Lattner | 186c6b0 | 2009-10-19 22:33:05 +0000 | [diff] [blame] | 1502 | |
| 1503 | const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx]; |
| 1504 | if (MCPE.isMachineConstantPoolEntry()) |
| 1505 | EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal); |
| 1506 | else |
| 1507 | EmitGlobalConstant(MCPE.Val.ConstVal); |
Chris Lattner | 186c6b0 | 2009-10-19 22:33:05 +0000 | [diff] [blame] | 1508 | return; |
| 1509 | } |
Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 1510 | case ARM::t2BR_JT: { |
| 1511 | // Lower and emit the instruction itself, then the jump table following it. |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1512 | EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1513 | .addReg(ARM::PC) |
| 1514 | .addReg(MI->getOperand(0).getReg()) |
| 1515 | // Add predicate operands. |
| 1516 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1517 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1518 | |
Jim Grosbach | 7ec3d34 | 2010-11-29 22:37:40 +0000 | [diff] [blame] | 1519 | // Output the data for the jump table itself |
| 1520 | EmitJump2Table(MI); |
| 1521 | return; |
| 1522 | } |
| 1523 | case ARM::t2TBB_JT: { |
| 1524 | // Lower and emit the instruction itself, then the jump table following it. |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1525 | EmitToStreamer(OutStreamer, MCInstBuilder(ARM::t2TBB) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1526 | .addReg(ARM::PC) |
| 1527 | .addReg(MI->getOperand(0).getReg()) |
| 1528 | // Add predicate operands. |
| 1529 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1530 | .addReg(0)); |
Jim Grosbach | 7ec3d34 | 2010-11-29 22:37:40 +0000 | [diff] [blame] | 1531 | |
Jim Grosbach | 7ec3d34 | 2010-11-29 22:37:40 +0000 | [diff] [blame] | 1532 | // Output the data for the jump table itself |
| 1533 | EmitJump2Table(MI); |
| 1534 | // Make sure the next instruction is 2-byte aligned. |
| 1535 | EmitAlignment(1); |
| 1536 | return; |
| 1537 | } |
| 1538 | case ARM::t2TBH_JT: { |
| 1539 | // Lower and emit the instruction itself, then the jump table following it. |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1540 | EmitToStreamer(OutStreamer, MCInstBuilder(ARM::t2TBH) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1541 | .addReg(ARM::PC) |
| 1542 | .addReg(MI->getOperand(0).getReg()) |
| 1543 | // Add predicate operands. |
| 1544 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1545 | .addReg(0)); |
Jim Grosbach | 7ec3d34 | 2010-11-29 22:37:40 +0000 | [diff] [blame] | 1546 | |
Jim Grosbach | 7ec3d34 | 2010-11-29 22:37:40 +0000 | [diff] [blame] | 1547 | // Output the data for the jump table itself |
Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 1548 | EmitJump2Table(MI); |
| 1549 | return; |
| 1550 | } |
Jim Grosbach | 58bc36a | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 1551 | case ARM::tBR_JTr: |
Jim Grosbach | 150b1ad | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1552 | case ARM::BR_JTr: { |
| 1553 | // Lower and emit the instruction itself, then the jump table following it. |
| 1554 | // mov pc, target |
| 1555 | MCInst TmpInst; |
Jim Grosbach | 7ec3d34 | 2010-11-29 22:37:40 +0000 | [diff] [blame] | 1556 | unsigned Opc = MI->getOpcode() == ARM::BR_JTr ? |
Jim Grosbach | e9cc901 | 2011-06-30 23:38:17 +0000 | [diff] [blame] | 1557 | ARM::MOVr : ARM::tMOVr; |
Jim Grosbach | 58bc36a | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 1558 | TmpInst.setOpcode(Opc); |
Jim Grosbach | 150b1ad | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1559 | TmpInst.addOperand(MCOperand::CreateReg(ARM::PC)); |
| 1560 | TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg())); |
| 1561 | // Add predicate operands. |
| 1562 | TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); |
| 1563 | TmpInst.addOperand(MCOperand::CreateReg(0)); |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1564 | // Add 's' bit operand (always reg0 for this) |
| 1565 | if (Opc == ARM::MOVr) |
| 1566 | TmpInst.addOperand(MCOperand::CreateReg(0)); |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1567 | EmitToStreamer(OutStreamer, TmpInst); |
Jim Grosbach | 150b1ad | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1568 | |
Jim Grosbach | 58bc36a | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 1569 | // Make sure the Thumb jump table is 4-byte aligned. |
Jim Grosbach | e9cc901 | 2011-06-30 23:38:17 +0000 | [diff] [blame] | 1570 | if (Opc == ARM::tMOVr) |
Jim Grosbach | 58bc36a | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 1571 | EmitAlignment(2); |
| 1572 | |
Jim Grosbach | 150b1ad | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1573 | // Output the data for the jump table itself |
| 1574 | EmitJumpTable(MI); |
| 1575 | return; |
| 1576 | } |
| 1577 | case ARM::BR_JTm: { |
| 1578 | // Lower and emit the instruction itself, then the jump table following it. |
| 1579 | // ldr pc, target |
| 1580 | MCInst TmpInst; |
| 1581 | if (MI->getOperand(1).getReg() == 0) { |
| 1582 | // literal offset |
| 1583 | TmpInst.setOpcode(ARM::LDRi12); |
| 1584 | TmpInst.addOperand(MCOperand::CreateReg(ARM::PC)); |
| 1585 | TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg())); |
| 1586 | TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm())); |
| 1587 | } else { |
| 1588 | TmpInst.setOpcode(ARM::LDRrs); |
| 1589 | TmpInst.addOperand(MCOperand::CreateReg(ARM::PC)); |
| 1590 | TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg())); |
| 1591 | TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg())); |
| 1592 | TmpInst.addOperand(MCOperand::CreateImm(0)); |
| 1593 | } |
| 1594 | // Add predicate operands. |
| 1595 | TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); |
| 1596 | TmpInst.addOperand(MCOperand::CreateReg(0)); |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1597 | EmitToStreamer(OutStreamer, TmpInst); |
Jim Grosbach | 150b1ad | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1598 | |
| 1599 | // Output the data for the jump table itself |
Jim Grosbach | 284eebc | 2010-09-22 17:39:48 +0000 | [diff] [blame] | 1600 | EmitJumpTable(MI); |
| 1601 | return; |
| 1602 | } |
Jim Grosbach | 08c562b | 2010-11-17 21:05:55 +0000 | [diff] [blame] | 1603 | case ARM::BR_JTadd: { |
| 1604 | // Lower and emit the instruction itself, then the jump table following it. |
| 1605 | // add pc, target, idx |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1606 | EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDrr) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1607 | .addReg(ARM::PC) |
| 1608 | .addReg(MI->getOperand(0).getReg()) |
| 1609 | .addReg(MI->getOperand(1).getReg()) |
| 1610 | // Add predicate operands. |
| 1611 | .addImm(ARMCC::AL) |
| 1612 | .addReg(0) |
| 1613 | // Add 's' bit operand (always reg0 for this) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1614 | .addReg(0)); |
Jim Grosbach | 08c562b | 2010-11-17 21:05:55 +0000 | [diff] [blame] | 1615 | |
| 1616 | // Output the data for the jump table itself |
| 1617 | EmitJumpTable(MI); |
| 1618 | return; |
| 1619 | } |
Tim Northover | 650b0ee5 | 2014-11-13 17:58:48 +0000 | [diff] [blame] | 1620 | case ARM::SPACE: |
| 1621 | OutStreamer.EmitZeros(MI->getOperand(1).getImm()); |
| 1622 | return; |
Jim Grosbach | 8503054 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 1623 | case ARM::TRAP: { |
| 1624 | // Non-Darwin binutils don't yet support the "trap" mnemonic. |
| 1625 | // FIXME: Remove this special case when they do. |
Tim Northover | d6a729b | 2014-01-06 14:28:05 +0000 | [diff] [blame] | 1626 | if (!Subtarget->isTargetMachO()) { |
Jim Grosbach | fae8305 | 2010-10-01 23:21:38 +0000 | [diff] [blame] | 1627 | //.long 0xe7ffdefe @ trap |
Jim Grosbach | 7d34837 | 2010-09-23 19:42:17 +0000 | [diff] [blame] | 1628 | uint32_t Val = 0xe7ffdefeUL; |
Jim Grosbach | 8503054 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 1629 | OutStreamer.AddComment("trap"); |
| 1630 | OutStreamer.EmitIntValue(Val, 4); |
| 1631 | return; |
| 1632 | } |
| 1633 | break; |
| 1634 | } |
Eli Bendersky | 2e2ce49 | 2013-01-30 16:30:19 +0000 | [diff] [blame] | 1635 | case ARM::TRAPNaCl: { |
| 1636 | //.long 0xe7fedef0 @ trap |
| 1637 | uint32_t Val = 0xe7fedef0UL; |
| 1638 | OutStreamer.AddComment("trap"); |
| 1639 | OutStreamer.EmitIntValue(Val, 4); |
| 1640 | return; |
| 1641 | } |
Jim Grosbach | 8503054 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 1642 | case ARM::tTRAP: { |
| 1643 | // Non-Darwin binutils don't yet support the "trap" mnemonic. |
| 1644 | // FIXME: Remove this special case when they do. |
Tim Northover | d6a729b | 2014-01-06 14:28:05 +0000 | [diff] [blame] | 1645 | if (!Subtarget->isTargetMachO()) { |
Jim Grosbach | fae8305 | 2010-10-01 23:21:38 +0000 | [diff] [blame] | 1646 | //.short 57086 @ trap |
Benjamin Kramer | e38495d | 2010-09-23 18:57:26 +0000 | [diff] [blame] | 1647 | uint16_t Val = 0xdefe; |
Jim Grosbach | 8503054 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 1648 | OutStreamer.AddComment("trap"); |
| 1649 | OutStreamer.EmitIntValue(Val, 2); |
| 1650 | return; |
| 1651 | } |
| 1652 | break; |
| 1653 | } |
Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1654 | case ARM::t2Int_eh_sjlj_setjmp: |
| 1655 | case ARM::t2Int_eh_sjlj_setjmp_nofp: |
Jim Grosbach | c8e2e9d | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 1656 | case ARM::tInt_eh_sjlj_setjmp: { |
Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1657 | // Two incoming args: GPR:$src, GPR:$val |
| 1658 | // mov $val, pc |
| 1659 | // adds $val, #7 |
| 1660 | // str $val, [$src, #4] |
| 1661 | // movs r0, #0 |
| 1662 | // b 1f |
| 1663 | // movs r0, #1 |
| 1664 | // 1: |
| 1665 | unsigned SrcReg = MI->getOperand(0).getReg(); |
| 1666 | unsigned ValReg = MI->getOperand(1).getReg(); |
| 1667 | MCSymbol *Label = GetARMSJLJEHLabel(); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1668 | OutStreamer.AddComment("eh_setjmp begin"); |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1669 | EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1670 | .addReg(ValReg) |
| 1671 | .addReg(ARM::PC) |
Jim Grosbach | b98ab91 | 2011-06-30 22:10:46 +0000 | [diff] [blame] | 1672 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1673 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1674 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1675 | |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1676 | EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tADDi3) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1677 | .addReg(ValReg) |
Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1678 | // 's' bit operand |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1679 | .addReg(ARM::CPSR) |
| 1680 | .addReg(ValReg) |
| 1681 | .addImm(7) |
Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1682 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1683 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1684 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1685 | |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1686 | EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tSTRi) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1687 | .addReg(ValReg) |
| 1688 | .addReg(SrcReg) |
Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1689 | // The offset immediate is #4. The operand value is scaled by 4 for the |
| 1690 | // tSTR instruction. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1691 | .addImm(1) |
Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1692 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1693 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1694 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1695 | |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1696 | EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVi8) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1697 | .addReg(ARM::R0) |
| 1698 | .addReg(ARM::CPSR) |
| 1699 | .addImm(0) |
Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1700 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1701 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1702 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1703 | |
| 1704 | const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext); |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1705 | EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tB) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1706 | .addExpr(SymbolExpr) |
| 1707 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1708 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1709 | |
| 1710 | OutStreamer.AddComment("eh_setjmp end"); |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1711 | EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVi8) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1712 | .addReg(ARM::R0) |
| 1713 | .addReg(ARM::CPSR) |
| 1714 | .addImm(1) |
Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1715 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1716 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1717 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1718 | |
Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1719 | OutStreamer.EmitLabel(Label); |
| 1720 | return; |
| 1721 | } |
| 1722 | |
Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1723 | case ARM::Int_eh_sjlj_setjmp_nofp: |
Jim Grosbach | c8e2e9d | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 1724 | case ARM::Int_eh_sjlj_setjmp: { |
Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1725 | // Two incoming args: GPR:$src, GPR:$val |
| 1726 | // add $val, pc, #8 |
| 1727 | // str $val, [$src, #+4] |
| 1728 | // mov r0, #0 |
| 1729 | // add pc, pc, #0 |
| 1730 | // mov r0, #1 |
| 1731 | unsigned SrcReg = MI->getOperand(0).getReg(); |
| 1732 | unsigned ValReg = MI->getOperand(1).getReg(); |
| 1733 | |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1734 | OutStreamer.AddComment("eh_setjmp begin"); |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1735 | EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDri) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1736 | .addReg(ValReg) |
| 1737 | .addReg(ARM::PC) |
| 1738 | .addImm(8) |
Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1739 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1740 | .addImm(ARMCC::AL) |
| 1741 | .addReg(0) |
Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1742 | // 's' bit operand (always reg0 for this). |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1743 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1744 | |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1745 | EmitToStreamer(OutStreamer, MCInstBuilder(ARM::STRi12) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1746 | .addReg(ValReg) |
| 1747 | .addReg(SrcReg) |
| 1748 | .addImm(4) |
Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1749 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1750 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1751 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1752 | |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1753 | EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVi) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1754 | .addReg(ARM::R0) |
| 1755 | .addImm(0) |
Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1756 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1757 | .addImm(ARMCC::AL) |
| 1758 | .addReg(0) |
Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1759 | // 's' bit operand (always reg0 for this). |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1760 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1761 | |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1762 | EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDri) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1763 | .addReg(ARM::PC) |
| 1764 | .addReg(ARM::PC) |
| 1765 | .addImm(0) |
Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1766 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1767 | .addImm(ARMCC::AL) |
| 1768 | .addReg(0) |
Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1769 | // 's' bit operand (always reg0 for this). |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1770 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1771 | |
| 1772 | OutStreamer.AddComment("eh_setjmp end"); |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1773 | EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVi) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1774 | .addReg(ARM::R0) |
| 1775 | .addImm(1) |
Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1776 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1777 | .addImm(ARMCC::AL) |
| 1778 | .addReg(0) |
Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1779 | // 's' bit operand (always reg0 for this). |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1780 | .addReg(0)); |
Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1781 | return; |
| 1782 | } |
Jim Grosbach | 9e9ed98 | 2010-09-27 21:47:04 +0000 | [diff] [blame] | 1783 | case ARM::Int_eh_sjlj_longjmp: { |
| 1784 | // ldr sp, [$src, #8] |
| 1785 | // ldr $scratch, [$src, #4] |
| 1786 | // ldr r7, [$src] |
| 1787 | // bx $scratch |
| 1788 | unsigned SrcReg = MI->getOperand(0).getReg(); |
| 1789 | unsigned ScratchReg = MI->getOperand(1).getReg(); |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1790 | EmitToStreamer(OutStreamer, MCInstBuilder(ARM::LDRi12) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1791 | .addReg(ARM::SP) |
| 1792 | .addReg(SrcReg) |
| 1793 | .addImm(8) |
Jim Grosbach | 9e9ed98 | 2010-09-27 21:47:04 +0000 | [diff] [blame] | 1794 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1795 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1796 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1797 | |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1798 | EmitToStreamer(OutStreamer, MCInstBuilder(ARM::LDRi12) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1799 | .addReg(ScratchReg) |
| 1800 | .addReg(SrcReg) |
| 1801 | .addImm(4) |
Jim Grosbach | 9e9ed98 | 2010-09-27 21:47:04 +0000 | [diff] [blame] | 1802 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1803 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1804 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1805 | |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1806 | EmitToStreamer(OutStreamer, MCInstBuilder(ARM::LDRi12) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1807 | .addReg(ARM::R7) |
| 1808 | .addReg(SrcReg) |
| 1809 | .addImm(0) |
Jim Grosbach | 9e9ed98 | 2010-09-27 21:47:04 +0000 | [diff] [blame] | 1810 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1811 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1812 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1813 | |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1814 | EmitToStreamer(OutStreamer, MCInstBuilder(ARM::BX) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1815 | .addReg(ScratchReg) |
Jim Grosbach | 9e9ed98 | 2010-09-27 21:47:04 +0000 | [diff] [blame] | 1816 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1817 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1818 | .addReg(0)); |
Jim Grosbach | 9e9ed98 | 2010-09-27 21:47:04 +0000 | [diff] [blame] | 1819 | return; |
| 1820 | } |
Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1821 | case ARM::tInt_eh_sjlj_longjmp: { |
| 1822 | // ldr $scratch, [$src, #8] |
| 1823 | // mov sp, $scratch |
| 1824 | // ldr $scratch, [$src, #4] |
| 1825 | // ldr r7, [$src] |
| 1826 | // bx $scratch |
| 1827 | unsigned SrcReg = MI->getOperand(0).getReg(); |
| 1828 | unsigned ScratchReg = MI->getOperand(1).getReg(); |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1829 | EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tLDRi) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1830 | .addReg(ScratchReg) |
| 1831 | .addReg(SrcReg) |
Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1832 | // The offset immediate is #8. The operand value is scaled by 4 for the |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1833 | // tLDR instruction. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1834 | .addImm(2) |
Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1835 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1836 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1837 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1838 | |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1839 | EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1840 | .addReg(ARM::SP) |
| 1841 | .addReg(ScratchReg) |
Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1842 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1843 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1844 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1845 | |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1846 | EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tLDRi) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1847 | .addReg(ScratchReg) |
| 1848 | .addReg(SrcReg) |
| 1849 | .addImm(1) |
Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1850 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1851 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1852 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1853 | |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1854 | EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tLDRi) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1855 | .addReg(ARM::R7) |
| 1856 | .addReg(SrcReg) |
| 1857 | .addImm(0) |
Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1858 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1859 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1860 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1861 | |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1862 | EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tBX) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1863 | .addReg(ScratchReg) |
Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1864 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1865 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1866 | .addReg(0)); |
Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1867 | return; |
| 1868 | } |
Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 1869 | } |
Jim Grosbach | 8ee5cd9 | 2010-09-02 01:02:06 +0000 | [diff] [blame] | 1870 | |
Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 1871 | MCInst TmpInst; |
Chris Lattner | de16ca8 | 2010-11-14 21:00:02 +0000 | [diff] [blame] | 1872 | LowerARMMachineInstrToMCInst(MI, TmpInst, *this); |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1873 | |
David Woodhouse | e6c13e4 | 2014-01-28 23:12:42 +0000 | [diff] [blame] | 1874 | EmitToStreamer(OutStreamer, TmpInst); |
Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 1875 | } |
Daniel Dunbar | f0b3d15 | 2009-10-20 05:15:36 +0000 | [diff] [blame] | 1876 | |
| 1877 | //===----------------------------------------------------------------------===// |
| 1878 | // Target Registry Stuff |
| 1879 | //===----------------------------------------------------------------------===// |
| 1880 | |
Daniel Dunbar | f0b3d15 | 2009-10-20 05:15:36 +0000 | [diff] [blame] | 1881 | // Force static initialization. |
| 1882 | extern "C" void LLVMInitializeARMAsmPrinter() { |
Christian Pirker | dc9ff75 | 2014-04-01 15:19:30 +0000 | [diff] [blame] | 1883 | RegisterAsmPrinter<ARMAsmPrinter> X(TheARMLETarget); |
| 1884 | RegisterAsmPrinter<ARMAsmPrinter> Y(TheARMBETarget); |
| 1885 | RegisterAsmPrinter<ARMAsmPrinter> A(TheThumbLETarget); |
| 1886 | RegisterAsmPrinter<ARMAsmPrinter> B(TheThumbBETarget); |
Daniel Dunbar | f0b3d15 | 2009-10-20 05:15:36 +0000 | [diff] [blame] | 1887 | } |