blob: ef413cb1d1a5f5090854468aa4f5d05550f255aa [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIMachineFunctionInfo.cpp - SI Machine Function Info -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8/// \file
9//===----------------------------------------------------------------------===//
10
11
12#include "SIMachineFunctionInfo.h"
Tom Stellard96468902014-09-24 01:33:17 +000013#include "AMDGPUSubtarget.h"
Tom Stellardeba61072014-05-02 15:41:42 +000014#include "SIInstrInfo.h"
Tom Stellard96468902014-09-24 01:33:17 +000015#include "llvm/CodeGen/MachineInstrBuilder.h"
Tom Stellardc5cf2f02014-08-21 20:40:54 +000016#include "llvm/CodeGen/MachineFrameInfo.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000017#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellardeba61072014-05-02 15:41:42 +000018#include "llvm/IR/Function.h"
19#include "llvm/IR/LLVMContext.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000020
21#define MAX_LANES 64
Tom Stellard75aadc22012-12-11 21:25:42 +000022
23using namespace llvm;
24
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +000025
26// Pin the vtable to this file.
27void SIMachineFunctionInfo::anchor() {}
28
Tom Stellard75aadc22012-12-11 21:25:42 +000029SIMachineFunctionInfo::SIMachineFunctionInfo(const MachineFunction &MF)
Vincent Lejeuneace6f732013-04-01 21:47:53 +000030 : AMDGPUMachineFunction(MF),
Tom Stellard96468902014-09-24 01:33:17 +000031 TIDReg(AMDGPU::NoRegister),
Matt Arsenault49affb82015-11-25 20:55:12 +000032 ScratchRSrcReg(AMDGPU::NoRegister),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000033 ScratchWaveOffsetReg(AMDGPU::NoRegister),
34 PrivateSegmentBufferUserSGPR(AMDGPU::NoRegister),
35 DispatchPtrUserSGPR(AMDGPU::NoRegister),
36 QueuePtrUserSGPR(AMDGPU::NoRegister),
37 KernargSegmentPtrUserSGPR(AMDGPU::NoRegister),
38 DispatchIDUserSGPR(AMDGPU::NoRegister),
39 FlatScratchInitUserSGPR(AMDGPU::NoRegister),
40 PrivateSegmentSizeUserSGPR(AMDGPU::NoRegister),
41 GridWorkGroupCountXUserSGPR(AMDGPU::NoRegister),
42 GridWorkGroupCountYUserSGPR(AMDGPU::NoRegister),
43 GridWorkGroupCountZUserSGPR(AMDGPU::NoRegister),
44 WorkGroupIDXSystemSGPR(AMDGPU::NoRegister),
45 WorkGroupIDYSystemSGPR(AMDGPU::NoRegister),
46 WorkGroupIDZSystemSGPR(AMDGPU::NoRegister),
47 WorkGroupInfoSystemSGPR(AMDGPU::NoRegister),
48 PrivateSegmentWaveByteOffsetSystemSGPR(AMDGPU::NoRegister),
Tom Stellardc149dc02013-11-27 21:23:35 +000049 PSInputAddr(0),
Marek Olsak8e9cc632016-01-13 17:23:09 +000050 ReturnsVoid(true),
Marek Olsakfccabaf2016-01-13 11:45:36 +000051 LDSWaveSpillSize(0),
52 PSInputEna(0),
Tom Stellard96468902014-09-24 01:33:17 +000053 NumUserSGPRs(0),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000054 NumSystemSGPRs(0),
Matt Arsenault49affb82015-11-25 20:55:12 +000055 HasSpilledSGPRs(false),
56 HasSpilledVGPRs(false),
Matt Arsenault296b8492016-02-12 06:31:30 +000057 HasNonSpillStackObjects(false),
58 HasFlatInstructions(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000059 PrivateSegmentBuffer(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000060 DispatchPtr(false),
61 QueuePtr(false),
62 DispatchID(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000063 KernargSegmentPtr(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000064 FlatScratchInit(false),
65 GridWorkgroupCountX(false),
66 GridWorkgroupCountY(false),
67 GridWorkgroupCountZ(false),
Tom Stellardf110f8f2016-04-14 16:27:03 +000068 WorkGroupIDX(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000069 WorkGroupIDY(false),
70 WorkGroupIDZ(false),
71 WorkGroupInfo(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000072 PrivateSegmentWaveByteOffset(false),
Tom Stellardf110f8f2016-04-14 16:27:03 +000073 WorkItemIDX(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000074 WorkItemIDY(false),
75 WorkItemIDZ(false) {
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000076 const AMDGPUSubtarget &ST = MF.getSubtarget<AMDGPUSubtarget>();
Matt Arsenault49affb82015-11-25 20:55:12 +000077 const Function *F = MF.getFunction();
78
Marek Olsakfccabaf2016-01-13 11:45:36 +000079 PSInputAddr = AMDGPU::getInitialPSInputAddr(*F);
80
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000081 const MachineFrameInfo *FrameInfo = MF.getFrameInfo();
82
Tom Stellardf110f8f2016-04-14 16:27:03 +000083 if (!AMDGPU::isShader(F->getCallingConv())) {
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000084 KernargSegmentPtr = true;
Tom Stellardf110f8f2016-04-14 16:27:03 +000085 WorkGroupIDX = true;
86 WorkItemIDX = true;
87 }
Matt Arsenault49affb82015-11-25 20:55:12 +000088
89 if (F->hasFnAttribute("amdgpu-work-group-id-y"))
90 WorkGroupIDY = true;
91
92 if (F->hasFnAttribute("amdgpu-work-group-id-z"))
93 WorkGroupIDZ = true;
94
95 if (F->hasFnAttribute("amdgpu-work-item-id-y"))
96 WorkItemIDY = true;
97
98 if (F->hasFnAttribute("amdgpu-work-item-id-z"))
99 WorkItemIDZ = true;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000100
Matt Arsenault296b8492016-02-12 06:31:30 +0000101 // X, XY, and XYZ are the only supported combinations, so make sure Y is
102 // enabled if Z is.
103 if (WorkItemIDZ)
104 WorkItemIDY = true;
105
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000106 bool MaySpill = ST.isVGPRSpillingEnabled(*F);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000107 bool HasStackObjects = FrameInfo->hasStackObjects();
108
109 if (HasStackObjects || MaySpill)
110 PrivateSegmentWaveByteOffset = true;
111
112 if (ST.isAmdHsaOS()) {
113 if (HasStackObjects || MaySpill)
114 PrivateSegmentBuffer = true;
115
116 if (F->hasFnAttribute("amdgpu-dispatch-ptr"))
117 DispatchPtr = true;
118 }
119
Matt Arsenault296b8492016-02-12 06:31:30 +0000120 // We don't need to worry about accessing spills with flat instructions.
121 // TODO: On VI where we must use flat for global, we should be able to omit
122 // this if it is never used for generic access.
123 if (HasStackObjects && ST.getGeneration() >= AMDGPUSubtarget::SEA_ISLANDS &&
124 ST.isAmdHsaOS())
125 FlatScratchInit = true;
Matt Arsenault49affb82015-11-25 20:55:12 +0000126}
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000127
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000128unsigned SIMachineFunctionInfo::addPrivateSegmentBuffer(
129 const SIRegisterInfo &TRI) {
130 PrivateSegmentBufferUserSGPR = TRI.getMatchingSuperReg(
131 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_128RegClass);
132 NumUserSGPRs += 4;
133 return PrivateSegmentBufferUserSGPR;
134}
135
136unsigned SIMachineFunctionInfo::addDispatchPtr(const SIRegisterInfo &TRI) {
137 DispatchPtrUserSGPR = TRI.getMatchingSuperReg(
138 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
139 NumUserSGPRs += 2;
140 return DispatchPtrUserSGPR;
141}
142
143unsigned SIMachineFunctionInfo::addQueuePtr(const SIRegisterInfo &TRI) {
144 QueuePtrUserSGPR = TRI.getMatchingSuperReg(
145 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
146 NumUserSGPRs += 2;
147 return QueuePtrUserSGPR;
148}
149
150unsigned SIMachineFunctionInfo::addKernargSegmentPtr(const SIRegisterInfo &TRI) {
151 KernargSegmentPtrUserSGPR = TRI.getMatchingSuperReg(
152 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
153 NumUserSGPRs += 2;
154 return KernargSegmentPtrUserSGPR;
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000155}
156
Matt Arsenault296b8492016-02-12 06:31:30 +0000157unsigned SIMachineFunctionInfo::addFlatScratchInit(const SIRegisterInfo &TRI) {
158 FlatScratchInitUserSGPR = TRI.getMatchingSuperReg(
159 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
160 NumUserSGPRs += 2;
161 return FlatScratchInitUserSGPR;
162}
163
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000164SIMachineFunctionInfo::SpilledReg SIMachineFunctionInfo::getSpilledReg(
165 MachineFunction *MF,
166 unsigned FrameIndex,
167 unsigned SubIdx) {
Tom Stellard649b5db2016-03-04 18:31:18 +0000168 MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Eric Christopher0795a2e2015-02-19 01:10:55 +0000169 const SIRegisterInfo *TRI = static_cast<const SIRegisterInfo *>(
170 MF->getSubtarget<AMDGPUSubtarget>().getRegisterInfo());
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000171 MachineRegisterInfo &MRI = MF->getRegInfo();
172 int64_t Offset = FrameInfo->getObjectOffset(FrameIndex);
173 Offset += SubIdx * 4;
174
175 unsigned LaneVGPRIdx = Offset / (64 * 4);
176 unsigned Lane = (Offset / 4) % 64;
177
178 struct SpilledReg Spill;
Tom Stellard649b5db2016-03-04 18:31:18 +0000179 Spill.Lane = Lane;
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000180
181 if (!LaneVGPRs.count(LaneVGPRIdx)) {
Tom Stellard42fb60e2015-01-14 15:42:31 +0000182 unsigned LaneVGPR = TRI->findUnusedRegister(MRI, &AMDGPU::VGPR_32RegClass);
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000183
Tom Stellard649b5db2016-03-04 18:31:18 +0000184 if (LaneVGPR == AMDGPU::NoRegister)
185 // We have no VGPRs left for spilling SGPRs.
186 return Spill;
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000187
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000188
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000189 LaneVGPRs[LaneVGPRIdx] = LaneVGPR;
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000190
191 // Add this register as live-in to all blocks to avoid machine verifer
192 // complaining about use of an undefined physical register.
193 for (MachineFunction::iterator BI = MF->begin(), BE = MF->end();
194 BI != BE; ++BI) {
195 BI->addLiveIn(LaneVGPR);
196 }
197 }
198
199 Spill.VGPR = LaneVGPRs[LaneVGPRIdx];
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000200 return Spill;
Tom Stellardc149dc02013-11-27 21:23:35 +0000201}
Tom Stellard96468902014-09-24 01:33:17 +0000202
203unsigned SIMachineFunctionInfo::getMaximumWorkGroupSize(
204 const MachineFunction &MF) const {
Eric Christopher0795a2e2015-02-19 01:10:55 +0000205 const AMDGPUSubtarget &ST = MF.getSubtarget<AMDGPUSubtarget>();
Tom Stellard96468902014-09-24 01:33:17 +0000206 // FIXME: We should get this information from kernel attributes if it
207 // is available.
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000208 if (AMDGPU::isCompute(MF.getFunction()->getCallingConv()))
209 return 256;
210 return ST.getWavefrontSize();
Tom Stellard96468902014-09-24 01:33:17 +0000211}