Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1 | //===-- SIISelLowering.h - SI DAG Lowering Interface ------------*- C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | /// \file |
| 11 | /// \brief SI DAG Lowering interface definition |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Benjamin Kramer | a7c40ef | 2014-08-13 16:26:38 +0000 | [diff] [blame] | 15 | #ifndef LLVM_LIB_TARGET_R600_SIISELLOWERING_H |
| 16 | #define LLVM_LIB_TARGET_R600_SIISELLOWERING_H |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 17 | |
| 18 | #include "AMDGPUISelLowering.h" |
| 19 | #include "SIInstrInfo.h" |
| 20 | |
| 21 | namespace llvm { |
| 22 | |
| 23 | class SITargetLowering : public AMDGPUTargetLowering { |
Tom Stellard | af77543 | 2013-10-23 00:44:32 +0000 | [diff] [blame] | 24 | SDValue LowerParameter(SelectionDAG &DAG, EVT VT, EVT MemVT, SDLoc DL, |
Matt Arsenault | e1f030c | 2014-04-11 20:59:54 +0000 | [diff] [blame] | 25 | SDValue Chain, unsigned Offset, bool Signed) const; |
Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 26 | SDValue LowerSampleIntrinsic(unsigned Opcode, const SDValue &Op, |
| 27 | SelectionDAG &DAG) const; |
Tom Stellard | 067c815 | 2014-07-21 14:01:14 +0000 | [diff] [blame] | 28 | SDValue LowerGlobalAddress(AMDGPUMachineFunction *MFI, SDValue Op, |
| 29 | SelectionDAG &DAG) const override; |
Matt Arsenault | a5789bb | 2014-07-26 06:23:37 +0000 | [diff] [blame] | 30 | |
| 31 | SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const; |
| 32 | SDValue LowerINTRINSIC_VOID(SDValue Op, SelectionDAG &DAG) const; |
Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 33 | SDValue LowerFrameIndex(SDValue Op, SelectionDAG &DAG) const; |
Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 34 | SDValue LowerLOAD(SDValue Op, SelectionDAG &DAG) const; |
Tom Stellard | 0ec134f | 2014-02-04 17:18:40 +0000 | [diff] [blame] | 35 | SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const; |
Matt Arsenault | 22ca3f8 | 2014-07-15 23:50:10 +0000 | [diff] [blame] | 36 | SDValue LowerFastFDIV(SDValue Op, SelectionDAG &DAG) const; |
Matt Arsenault | e9fa3b8 | 2014-07-15 20:18:31 +0000 | [diff] [blame] | 37 | SDValue LowerFDIV32(SDValue Op, SelectionDAG &DAG) const; |
| 38 | SDValue LowerFDIV64(SDValue Op, SelectionDAG &DAG) const; |
| 39 | SDValue LowerFDIV(SDValue Op, SelectionDAG &DAG) const; |
Matt Arsenault | f7c95e3 | 2014-10-03 23:54:41 +0000 | [diff] [blame] | 40 | SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG, bool Signed) const; |
Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 41 | SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const; |
Matt Arsenault | ad14ce8 | 2014-07-19 18:44:39 +0000 | [diff] [blame] | 42 | SDValue LowerTrig(SDValue Op, SelectionDAG &DAG) const; |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 43 | SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 44 | |
Christian Konig | f82901a | 2013-02-26 17:52:23 +0000 | [diff] [blame] | 45 | bool foldImm(SDValue &Operand, int32_t &Immediate, |
| 46 | bool &ScalarSlotUsed) const; |
Tom Stellard | 4c0ffcc | 2013-08-06 23:08:18 +0000 | [diff] [blame] | 47 | const TargetRegisterClass *getRegClassForNode(SelectionDAG &DAG, |
| 48 | const SDValue &Op) const; |
Tom Stellard | b35efba | 2013-05-20 15:02:01 +0000 | [diff] [blame] | 49 | bool fitsRegClass(SelectionDAG &DAG, const SDValue &Op, |
| 50 | unsigned RegClass) const; |
Christian Konig | f82901a | 2013-02-26 17:52:23 +0000 | [diff] [blame] | 51 | |
Matt Arsenault | 253e5da | 2014-09-17 15:35:43 +0000 | [diff] [blame] | 52 | SDNode *legalizeOperands(MachineSDNode *N, SelectionDAG &DAG) const; |
Christian Konig | 8e06e2a | 2013-04-10 08:39:08 +0000 | [diff] [blame] | 53 | void adjustWritemask(MachineSDNode *&N, SelectionDAG &DAG) const; |
Tom Stellard | 0518ff8 | 2013-06-03 17:39:58 +0000 | [diff] [blame] | 54 | MachineSDNode *AdjustRegClass(MachineSDNode *N, SelectionDAG &DAG) const; |
Christian Konig | 8e06e2a | 2013-04-10 08:39:08 +0000 | [diff] [blame] | 55 | |
Matt Arsenault | 364a674 | 2014-06-11 17:50:44 +0000 | [diff] [blame] | 56 | static SDValue performUCharToFloatCombine(SDNode *N, |
| 57 | DAGCombinerInfo &DCI); |
Matt Arsenault | b2baffa | 2014-08-15 17:49:05 +0000 | [diff] [blame] | 58 | SDValue performSHLPtrCombine(SDNode *N, |
| 59 | unsigned AS, |
| 60 | DAGCombinerInfo &DCI) const; |
Matt Arsenault | 364a674 | 2014-06-11 17:50:44 +0000 | [diff] [blame] | 61 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 62 | public: |
| 63 | SITargetLowering(TargetMachine &tm); |
Matt Arsenault | 5015a89 | 2014-08-15 17:17:07 +0000 | [diff] [blame] | 64 | |
Matt Arsenault | e306a32 | 2014-10-21 16:25:08 +0000 | [diff] [blame] | 65 | bool isShuffleMaskLegal(const SmallVectorImpl<int> &/*Mask*/, |
| 66 | EVT /*VT*/) const override; |
| 67 | |
Matt Arsenault | 5015a89 | 2014-08-15 17:17:07 +0000 | [diff] [blame] | 68 | bool isLegalAddressingMode(const AddrMode &AM, |
| 69 | Type *Ty) const override; |
| 70 | |
Matt Arsenault | 6f2a526 | 2014-07-27 17:46:40 +0000 | [diff] [blame] | 71 | bool allowsMisalignedMemoryAccesses(EVT VT, unsigned AS, |
| 72 | unsigned Align, |
| 73 | bool *IsFast) const override; |
Chandler Carruth | 9d010ff | 2014-07-03 00:23:43 +0000 | [diff] [blame] | 74 | |
Matt Arsenault | 46645fa | 2014-07-28 17:49:26 +0000 | [diff] [blame] | 75 | EVT getOptimalMemOpType(uint64_t Size, unsigned DstAlign, |
| 76 | unsigned SrcAlign, bool IsMemset, |
| 77 | bool ZeroMemset, |
| 78 | bool MemcpyStrSrc, |
| 79 | MachineFunction &MF) const override; |
| 80 | |
Chandler Carruth | 9d010ff | 2014-07-03 00:23:43 +0000 | [diff] [blame] | 81 | TargetLoweringBase::LegalizeTypeAction |
| 82 | getPreferredVectorAction(EVT VT) const override; |
Christian Konig | 2c8f6d5 | 2013-03-07 09:03:52 +0000 | [diff] [blame] | 83 | |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 84 | bool shouldConvertConstantLoadToIntImm(const APInt &Imm, |
| 85 | Type *Ty) const override; |
Matt Arsenault | d7bdcc4 | 2014-03-31 19:54:27 +0000 | [diff] [blame] | 86 | |
Christian Konig | 2c8f6d5 | 2013-03-07 09:03:52 +0000 | [diff] [blame] | 87 | SDValue LowerFormalArguments(SDValue Chain, CallingConv::ID CallConv, |
| 88 | bool isVarArg, |
| 89 | const SmallVectorImpl<ISD::InputArg> &Ins, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 90 | SDLoc DL, SelectionDAG &DAG, |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 91 | SmallVectorImpl<SDValue> &InVals) const override; |
Christian Konig | 2c8f6d5 | 2013-03-07 09:03:52 +0000 | [diff] [blame] | 92 | |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 93 | MachineBasicBlock * EmitInstrWithCustomInserter(MachineInstr * MI, |
| 94 | MachineBasicBlock * BB) const override; |
| 95 | EVT getSetCCResultType(LLVMContext &Context, EVT VT) const override; |
| 96 | MVT getScalarShiftAmountTy(EVT VT) const override; |
| 97 | bool isFMAFasterThanFMulAndFAdd(EVT VT) const override; |
| 98 | SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override; |
| 99 | SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override; |
| 100 | SDNode *PostISelFolding(MachineSDNode *N, SelectionDAG &DAG) const override; |
| 101 | void AdjustInstrPostInstrSelection(MachineInstr *MI, |
| 102 | SDNode *Node) const override; |
Christian Konig | f82901a | 2013-02-26 17:52:23 +0000 | [diff] [blame] | 103 | |
| 104 | int32_t analyzeImmediate(const SDNode *N) const; |
Tom Stellard | 94593ee | 2013-06-03 17:40:18 +0000 | [diff] [blame] | 105 | SDValue CreateLiveInRegister(SelectionDAG &DAG, const TargetRegisterClass *RC, |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 106 | unsigned Reg, EVT VT) const override; |
Tom Stellard | 3457a84 | 2014-10-09 19:06:00 +0000 | [diff] [blame] | 107 | void legalizeTargetIndependentNode(SDNode *Node, SelectionDAG &DAG) const; |
Matt Arsenault | 485defe | 2014-11-05 19:01:17 +0000 | [diff] [blame] | 108 | |
| 109 | MachineSDNode *wrapAddr64Rsrc(SelectionDAG &DAG, SDLoc DL, SDValue Ptr) const; |
Matt Arsenault | f3cd451 | 2014-11-05 19:01:19 +0000 | [diff] [blame^] | 110 | MachineSDNode *buildRSRC(SelectionDAG &DAG, |
| 111 | SDLoc DL, |
| 112 | SDValue Ptr, |
| 113 | uint32_t RsrcDword1, |
| 114 | uint64_t RsrcDword2And3) const; |
| 115 | MachineSDNode *buildScratchRSRC(SelectionDAG &DAG, |
| 116 | SDLoc DL, |
| 117 | SDValue Ptr) const; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 118 | }; |
| 119 | |
| 120 | } // End namespace llvm |
| 121 | |
Benjamin Kramer | a7c40ef | 2014-08-13 16:26:38 +0000 | [diff] [blame] | 122 | #endif |