blob: 9738dac65ad8e6fa351f4809d92930ffb5ae9caa [file] [log] [blame]
Chris Lattner85638332004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
Chris Lattnerb1f89822005-09-21 04:19:09 +000018#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000019#include "LiveRangeCalc.h"
20#include "llvm/ADT/DenseSet.h"
21#include "llvm/ADT/STLExtras.h"
Dan Gohman09b04482008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
Michael Gottesman9f49d742013-12-14 00:53:32 +000024#include "llvm/CodeGen/MachineBlockFrequencyInfo.h"
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +000025#include "llvm/CodeGen/MachineDominators.h"
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000026#include "llvm/CodeGen/MachineInstr.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000028#include "llvm/CodeGen/Passes.h"
Jakob Stoklund Olesen26c9d702012-11-28 19:13:06 +000029#include "llvm/CodeGen/VirtRegMap.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/Value.h"
Benjamin Kramere2a1d892013-06-17 19:00:36 +000031#include "llvm/Support/BlockFrequency.h"
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +000032#include "llvm/Support/CommandLine.h"
Reid Spencer7c16caa2004-09-01 22:55:40 +000033#include "llvm/Support/Debug.h"
Torok Edwinccb29cd2009-07-11 13:10:19 +000034#include "llvm/Support/ErrorHandling.h"
Matthias Braun7044d692014-12-10 01:12:20 +000035#include "llvm/Support/Format.h"
Torok Edwinccb29cd2009-07-11 13:10:19 +000036#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000037#include "llvm/Target/TargetInstrInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000038#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000039#include "llvm/Target/TargetSubtargetInfo.h"
Alkis Evlogimenosa5c04ee2004-09-03 18:19:51 +000040#include <algorithm>
Jeff Cohencc08c832006-12-02 02:22:01 +000041#include <cmath>
Chandler Carruthed0881b2012-12-03 16:50:05 +000042#include <limits>
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000043using namespace llvm;
44
Chandler Carruth1b9dde02014-04-22 02:02:50 +000045#define DEBUG_TYPE "regalloc"
46
Devang Patel8c78a0b2007-05-03 01:11:54 +000047char LiveIntervals::ID = 0;
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +000048char &llvm::LiveIntervalsID = LiveIntervals::ID;
Owen Anderson8ac477f2010-10-12 19:48:12 +000049INITIALIZE_PASS_BEGIN(LiveIntervals, "liveintervals",
50 "Live Interval Analysis", false, false)
Andrew Trickd3f8fe82012-02-10 04:10:36 +000051INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
Owen Anderson8ac477f2010-10-12 19:48:12 +000052INITIALIZE_PASS_DEPENDENCY(LiveVariables)
Andrew Trickd3f8fe82012-02-10 04:10:36 +000053INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
Owen Anderson8ac477f2010-10-12 19:48:12 +000054INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
Owen Anderson8ac477f2010-10-12 19:48:12 +000055INITIALIZE_PASS_END(LiveIntervals, "liveintervals",
Owen Andersondf7a4f22010-10-07 22:25:06 +000056 "Live Interval Analysis", false, false)
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000057
Andrew Trick8d02e912013-06-21 18:33:23 +000058#ifndef NDEBUG
59static cl::opt<bool> EnablePrecomputePhysRegs(
60 "precompute-phys-liveness", cl::Hidden,
61 cl::desc("Eagerly compute live intervals for all physreg units."));
62#else
63static bool EnablePrecomputePhysRegs = false;
64#endif // NDEBUG
65
Matthias Braune3d3b882014-12-10 01:12:30 +000066static cl::opt<bool> EnableSubRegLiveness(
67 "enable-subreg-liveness", cl::Hidden, cl::init(true),
68 cl::desc("Enable subregister liveness tracking."));
69
Quentin Colombeta8cb36e2015-02-06 18:42:41 +000070namespace llvm {
71cl::opt<bool> UseSegmentSetForPhysRegs(
72 "use-segment-set-for-physregs", cl::Hidden, cl::init(true),
73 cl::desc(
74 "Use segment set for the computation of the live ranges of physregs."));
75}
76
Chris Lattnerbdf12102006-08-24 22:43:55 +000077void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman04023152009-07-31 23:37:33 +000078 AU.setPreservesCFG();
Dan Gohman09b04482008-07-25 00:02:30 +000079 AU.addRequired<AliasAnalysis>();
80 AU.addPreserved<AliasAnalysis>();
Jakob Stoklund Olesenfac770b2013-02-09 00:04:07 +000081 // LiveVariables isn't really required by this analysis, it is only required
82 // here to make sure it is live during TwoAddressInstructionPass and
83 // PHIElimination. This is temporary.
Alkis Evlogimenosa6983082004-08-04 09:46:26 +000084 AU.addRequired<LiveVariables>();
Evan Cheng16bfe5b2010-08-17 21:00:37 +000085 AU.addPreserved<LiveVariables>();
Andrew Trick5188c002012-02-13 20:44:42 +000086 AU.addPreservedID(MachineLoopInfoID);
Jakob Stoklund Olesen51c63e62012-06-20 23:31:34 +000087 AU.addRequiredTransitiveID(MachineDominatorsID);
Bill Wendling0c209432008-01-04 20:54:55 +000088 AU.addPreservedID(MachineDominatorsID);
Lang Hames05fb9632009-11-03 23:52:08 +000089 AU.addPreserved<SlotIndexes>();
90 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenosa6983082004-08-04 09:46:26 +000091 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000092}
93
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +000094LiveIntervals::LiveIntervals() : MachineFunctionPass(ID),
Craig Topperc0196b12014-04-14 00:51:57 +000095 DomTree(nullptr), LRCalc(nullptr) {
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +000096 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
97}
98
99LiveIntervals::~LiveIntervals() {
100 delete LRCalc;
101}
102
Chris Lattnerbdf12102006-08-24 22:43:55 +0000103void LiveIntervals::releaseMemory() {
Owen Anderson51f689a2008-08-13 21:49:13 +0000104 // Free the live intervals themselves.
Jakob Stoklund Olesenc61edda2012-06-22 20:37:52 +0000105 for (unsigned i = 0, e = VirtRegIntervals.size(); i != e; ++i)
106 delete VirtRegIntervals[TargetRegisterInfo::index2VirtReg(i)];
107 VirtRegIntervals.clear();
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +0000108 RegMaskSlots.clear();
109 RegMaskBits.clear();
Jakob Stoklund Olesen25c41952012-02-10 01:26:29 +0000110 RegMaskBlocks.clear();
Lang Hamesdab7b062009-07-09 03:57:02 +0000111
Matthias Braun34e1be92013-10-10 21:29:02 +0000112 for (unsigned i = 0, e = RegUnitRanges.size(); i != e; ++i)
113 delete RegUnitRanges[i];
114 RegUnitRanges.clear();
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000115
Benjamin Kramera0000022010-06-26 11:30:59 +0000116 // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd.
117 VNInfoAllocator.Reset();
Alkis Evlogimenos50d97e32004-01-31 19:59:32 +0000118}
119
Jakob Stoklund Olesen6d13b8f2013-08-14 17:28:46 +0000120/// runOnMachineFunction - calculates LiveIntervals
Owen Anderson4f8e1ad2008-05-28 20:54:50 +0000121///
122bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000123 MF = &fn;
124 MRI = &MF->getRegInfo();
Eric Christopherd3fa4402014-10-14 06:26:53 +0000125 TRI = MF->getSubtarget().getRegisterInfo();
126 TII = MF->getSubtarget().getInstrInfo();
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000127 AA = &getAnalysis<AliasAnalysis>();
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000128 Indexes = &getAnalysis<SlotIndexes>();
Jakob Stoklund Olesen51c63e62012-06-20 23:31:34 +0000129 DomTree = &getAnalysis<MachineDominatorTree>();
Matthias Braune3d3b882014-12-10 01:12:30 +0000130
131 if (EnableSubRegLiveness && MF->getSubtarget().enableSubRegLiveness())
132 MRI->enableSubRegLiveness(true);
133
Jakob Stoklund Olesen51c63e62012-06-20 23:31:34 +0000134 if (!LRCalc)
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000135 LRCalc = new LiveRangeCalc();
Owen Anderson4f8e1ad2008-05-28 20:54:50 +0000136
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +0000137 // Allocate space for all virtual registers.
138 VirtRegIntervals.resize(MRI->getNumVirtRegs());
139
Jakob Stoklund Olesenfac770b2013-02-09 00:04:07 +0000140 computeVirtRegs();
141 computeRegMasks();
Jakob Stoklund Olesen51c63e62012-06-20 23:31:34 +0000142 computeLiveInRegUnits();
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000143
Andrew Trick8d02e912013-06-21 18:33:23 +0000144 if (EnablePrecomputePhysRegs) {
145 // For stress testing, precompute live ranges of all physical register
146 // units, including reserved registers.
147 for (unsigned i = 0, e = TRI->getNumRegUnits(); i != e; ++i)
148 getRegUnit(i);
149 }
Chris Lattnerb0b707f2004-09-30 15:59:17 +0000150 DEBUG(dump());
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000151 return true;
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +0000152}
153
Chris Lattnerb0b707f2004-09-30 15:59:17 +0000154/// print - Implement the dump method.
Chris Lattner13626022009-08-23 06:03:38 +0000155void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattnera6f074f2009-08-23 03:41:05 +0000156 OS << "********** INTERVALS **********\n";
Jakob Stoklund Olesen20d25a72012-02-14 23:46:21 +0000157
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000158 // Dump the regunits.
Matthias Braun34e1be92013-10-10 21:29:02 +0000159 for (unsigned i = 0, e = RegUnitRanges.size(); i != e; ++i)
160 if (LiveRange *LR = RegUnitRanges[i])
Matthias Braunf6fe6bf2013-10-10 21:29:05 +0000161 OS << PrintRegUnit(i, TRI) << ' ' << *LR << '\n';
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000162
Jakob Stoklund Olesen20d25a72012-02-14 23:46:21 +0000163 // Dump the virtregs.
Jakob Stoklund Olesenc61edda2012-06-22 20:37:52 +0000164 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
165 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
166 if (hasInterval(Reg))
Matthias Braunf6fe6bf2013-10-10 21:29:05 +0000167 OS << getInterval(Reg) << '\n';
Jakob Stoklund Olesenc61edda2012-06-22 20:37:52 +0000168 }
Chris Lattnerb0b707f2004-09-30 15:59:17 +0000169
Jakob Stoklund Olesen13d55622012-11-09 19:18:49 +0000170 OS << "RegMasks:";
171 for (unsigned i = 0, e = RegMaskSlots.size(); i != e; ++i)
172 OS << ' ' << RegMaskSlots[i];
173 OS << '\n';
174
Evan Cheng7f789592009-09-14 21:33:42 +0000175 printInstrs(OS);
176}
177
178void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattnera6f074f2009-08-23 03:41:05 +0000179 OS << "********** MACHINEINSTRS **********\n";
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000180 MF->print(OS, Indexes);
Chris Lattnerb0b707f2004-09-30 15:59:17 +0000181}
182
Manman Ren19f49ac2012-09-11 22:23:19 +0000183#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Evan Cheng7f789592009-09-14 21:33:42 +0000184void LiveIntervals::dumpInstrs() const {
David Greene1a51a212010-01-04 22:49:02 +0000185 printInstrs(dbgs());
Evan Cheng7f789592009-09-14 21:33:42 +0000186}
Manman Ren742534c2012-09-06 19:06:06 +0000187#endif
Evan Cheng7f789592009-09-14 21:33:42 +0000188
Owen Anderson51f689a2008-08-13 21:49:13 +0000189LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Aaron Ballman04999042013-11-13 00:15:44 +0000190 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ?
191 llvm::huge_valf : 0.0F;
Owen Anderson51f689a2008-08-13 21:49:13 +0000192 return new LiveInterval(reg, Weight);
Alkis Evlogimenos237f2032004-04-09 18:07:57 +0000193}
Evan Chengbe51f282007-11-12 06:35:08 +0000194
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000195
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +0000196/// computeVirtRegInterval - Compute the live interval of a virtual register,
197/// based on defs and uses.
Matthias Braun2d5c32b2013-10-10 21:28:57 +0000198void LiveIntervals::computeVirtRegInterval(LiveInterval &LI) {
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +0000199 assert(LRCalc && "LRCalc not initialized.");
Matthias Braun2d5c32b2013-10-10 21:28:57 +0000200 assert(LI.empty() && "Should only compute empty intervals.");
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +0000201 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
Matthias Brauna25e13a2015-03-19 00:21:58 +0000202 LRCalc->calculate(LI, MRI->shouldTrackSubRegLiveness(LI.reg));
Matthias Braun15abf372014-12-18 19:58:52 +0000203 computeDeadValues(LI, nullptr);
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +0000204}
205
Jakob Stoklund Olesen7dfe7ab2012-07-27 21:56:39 +0000206void LiveIntervals::computeVirtRegs() {
207 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
208 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
209 if (MRI->reg_nodbg_empty(Reg))
210 continue;
Mark Lacey9d8103d2013-08-14 23:50:16 +0000211 createAndComputeVirtRegInterval(Reg);
Jakob Stoklund Olesen7dfe7ab2012-07-27 21:56:39 +0000212 }
213}
214
215void LiveIntervals::computeRegMasks() {
216 RegMaskBlocks.resize(MF->getNumBlockIDs());
217
218 // Find all instructions with regmask operands.
219 for (MachineFunction::iterator MBBI = MF->begin(), E = MF->end();
220 MBBI != E; ++MBBI) {
221 MachineBasicBlock *MBB = MBBI;
222 std::pair<unsigned, unsigned> &RMB = RegMaskBlocks[MBB->getNumber()];
223 RMB.first = RegMaskSlots.size();
224 for (MachineBasicBlock::iterator MI = MBB->begin(), ME = MBB->end();
225 MI != ME; ++MI)
Matthias Braune41e1462015-05-29 02:56:46 +0000226 for (const MachineOperand &MO : MI->operands()) {
227 if (!MO.isRegMask())
Jakob Stoklund Olesen7dfe7ab2012-07-27 21:56:39 +0000228 continue;
229 RegMaskSlots.push_back(Indexes->getInstructionIndex(MI).getRegSlot());
Matthias Braune41e1462015-05-29 02:56:46 +0000230 RegMaskBits.push_back(MO.getRegMask());
Jakob Stoklund Olesen7dfe7ab2012-07-27 21:56:39 +0000231 }
232 // Compute the number of register mask instructions in this block.
Dmitri Gribenkoca1e27b2012-09-10 21:26:47 +0000233 RMB.second = RegMaskSlots.size() - RMB.first;
Jakob Stoklund Olesen7dfe7ab2012-07-27 21:56:39 +0000234 }
235}
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +0000236
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000237//===----------------------------------------------------------------------===//
238// Register Unit Liveness
239//===----------------------------------------------------------------------===//
240//
241// Fixed interference typically comes from ABI boundaries: Function arguments
242// and return values are passed in fixed registers, and so are exception
243// pointers entering landing pads. Certain instructions require values to be
244// present in specific registers. That is also represented through fixed
245// interference.
246//
247
Matthias Braun34e1be92013-10-10 21:29:02 +0000248/// computeRegUnitInterval - Compute the live range of a register unit, based
249/// on the uses and defs of aliasing registers. The range should be empty,
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000250/// or contain only dead phi-defs from ABI blocks.
Matthias Braun34e1be92013-10-10 21:29:02 +0000251void LiveIntervals::computeRegUnitRange(LiveRange &LR, unsigned Unit) {
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000252 assert(LRCalc && "LRCalc not initialized.");
253 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
254
255 // The physregs aliasing Unit are the roots and their super-registers.
256 // Create all values as dead defs before extending to uses. Note that roots
257 // may share super-registers. That's OK because createDeadDefs() is
258 // idempotent. It is very rare for a register unit to have multiple roots, so
259 // uniquing super-registers is probably not worthwhile.
260 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
Chad Rosier682ae152013-05-22 22:36:55 +0000261 for (MCSuperRegIterator Supers(*Roots, TRI, /*IncludeSelf=*/true);
262 Supers.isValid(); ++Supers) {
Matthias Braunc3a72c22014-12-15 21:36:35 +0000263 if (!MRI->reg_empty(*Supers))
264 LRCalc->createDeadDefs(LR, *Supers);
265 }
266 }
267
268 // Now extend LR to reach all uses.
269 // Ignore uses of reserved registers. We only track defs of those.
270 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
271 for (MCSuperRegIterator Supers(*Roots, TRI, /*IncludeSelf=*/true);
272 Supers.isValid(); ++Supers) {
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000273 unsigned Reg = *Supers;
Matthias Braunc3a72c22014-12-15 21:36:35 +0000274 if (!MRI->isReserved(Reg) && !MRI->reg_empty(Reg))
275 LRCalc->extendToUses(LR, Reg);
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000276 }
277 }
Quentin Colombeta8cb36e2015-02-06 18:42:41 +0000278
279 // Flush the segment set to the segment vector.
280 if (UseSegmentSetForPhysRegs)
281 LR.flushSegmentSet();
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000282}
283
284
285/// computeLiveInRegUnits - Precompute the live ranges of any register units
286/// that are live-in to an ABI block somewhere. Register values can appear
287/// without a corresponding def when entering the entry block or a landing pad.
288///
289void LiveIntervals::computeLiveInRegUnits() {
Matthias Braun34e1be92013-10-10 21:29:02 +0000290 RegUnitRanges.resize(TRI->getNumRegUnits());
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000291 DEBUG(dbgs() << "Computing live-in reg-units in ABI blocks.\n");
292
Matthias Braun34e1be92013-10-10 21:29:02 +0000293 // Keep track of the live range sets allocated.
294 SmallVector<unsigned, 8> NewRanges;
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000295
296 // Check all basic blocks for live-ins.
297 for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end();
298 MFI != MFE; ++MFI) {
299 const MachineBasicBlock *MBB = MFI;
300
301 // We only care about ABI blocks: Entry + landing pads.
302 if ((MFI != MF->begin() && !MBB->isLandingPad()) || MBB->livein_empty())
303 continue;
304
305 // Create phi-defs at Begin for all live-in registers.
306 SlotIndex Begin = Indexes->getMBBStartIdx(MBB);
307 DEBUG(dbgs() << Begin << "\tBB#" << MBB->getNumber());
308 for (MachineBasicBlock::livein_iterator LII = MBB->livein_begin(),
309 LIE = MBB->livein_end(); LII != LIE; ++LII) {
310 for (MCRegUnitIterator Units(*LII, TRI); Units.isValid(); ++Units) {
311 unsigned Unit = *Units;
Matthias Braun34e1be92013-10-10 21:29:02 +0000312 LiveRange *LR = RegUnitRanges[Unit];
313 if (!LR) {
Quentin Colombeta8cb36e2015-02-06 18:42:41 +0000314 // Use segment set to speed-up initial computation of the live range.
315 LR = RegUnitRanges[Unit] = new LiveRange(UseSegmentSetForPhysRegs);
Matthias Braun34e1be92013-10-10 21:29:02 +0000316 NewRanges.push_back(Unit);
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000317 }
Matthias Braun34e1be92013-10-10 21:29:02 +0000318 VNInfo *VNI = LR->createDeadDef(Begin, getVNInfoAllocator());
Matt Beaumont-Gay7ba769b2012-06-05 23:00:03 +0000319 (void)VNI;
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000320 DEBUG(dbgs() << ' ' << PrintRegUnit(Unit, TRI) << '#' << VNI->id);
321 }
322 }
323 DEBUG(dbgs() << '\n');
324 }
Matthias Braun34e1be92013-10-10 21:29:02 +0000325 DEBUG(dbgs() << "Created " << NewRanges.size() << " new intervals.\n");
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000326
Matthias Braun34e1be92013-10-10 21:29:02 +0000327 // Compute the 'normal' part of the ranges.
328 for (unsigned i = 0, e = NewRanges.size(); i != e; ++i) {
329 unsigned Unit = NewRanges[i];
330 computeRegUnitRange(*RegUnitRanges[Unit], Unit);
331 }
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000332}
333
334
Matthias Braun20e1f382014-12-10 01:12:18 +0000335static void createSegmentsForValues(LiveRange &LR,
336 iterator_range<LiveInterval::vni_iterator> VNIs) {
337 for (auto VNI : VNIs) {
338 if (VNI->isUnused())
339 continue;
340 SlotIndex Def = VNI->def;
341 LR.addSegment(LiveRange::Segment(Def, Def.getDeadSlot(), VNI));
342 }
343}
344
345typedef SmallVector<std::pair<SlotIndex, VNInfo*>, 16> ShrinkToUsesWorkList;
346
347static void extendSegmentsToUses(LiveRange &LR, const SlotIndexes &Indexes,
348 ShrinkToUsesWorkList &WorkList,
349 const LiveRange &OldRange) {
350 // Keep track of the PHIs that are in use.
351 SmallPtrSet<VNInfo*, 8> UsedPHIs;
352 // Blocks that have already been added to WorkList as live-out.
353 SmallPtrSet<MachineBasicBlock*, 16> LiveOut;
354
355 // Extend intervals to reach all uses in WorkList.
356 while (!WorkList.empty()) {
357 SlotIndex Idx = WorkList.back().first;
358 VNInfo *VNI = WorkList.back().second;
359 WorkList.pop_back();
360 const MachineBasicBlock *MBB = Indexes.getMBBFromIndex(Idx.getPrevSlot());
361 SlotIndex BlockStart = Indexes.getMBBStartIdx(MBB);
362
363 // Extend the live range for VNI to be live at Idx.
364 if (VNInfo *ExtVNI = LR.extendInBlock(BlockStart, Idx)) {
365 assert(ExtVNI == VNI && "Unexpected existing value number");
366 (void)ExtVNI;
367 // Is this a PHIDef we haven't seen before?
368 if (!VNI->isPHIDef() || VNI->def != BlockStart ||
369 !UsedPHIs.insert(VNI).second)
370 continue;
371 // The PHI is live, make sure the predecessors are live-out.
372 for (auto &Pred : MBB->predecessors()) {
373 if (!LiveOut.insert(Pred).second)
374 continue;
375 SlotIndex Stop = Indexes.getMBBEndIdx(Pred);
376 // A predecessor is not required to have a live-out value for a PHI.
377 if (VNInfo *PVNI = OldRange.getVNInfoBefore(Stop))
378 WorkList.push_back(std::make_pair(Stop, PVNI));
379 }
380 continue;
381 }
382
383 // VNI is live-in to MBB.
384 DEBUG(dbgs() << " live-in at " << BlockStart << '\n');
385 LR.addSegment(LiveRange::Segment(BlockStart, Idx, VNI));
386
387 // Make sure VNI is live-out from the predecessors.
388 for (auto &Pred : MBB->predecessors()) {
389 if (!LiveOut.insert(Pred).second)
390 continue;
391 SlotIndex Stop = Indexes.getMBBEndIdx(Pred);
392 assert(OldRange.getVNInfoBefore(Stop) == VNI &&
393 "Wrong value out of predecessor");
394 WorkList.push_back(std::make_pair(Stop, VNI));
395 }
396 }
397}
398
Jakob Stoklund Olesen86308402011-03-17 20:37:07 +0000399bool LiveIntervals::shrinkToUses(LiveInterval *li,
Jakob Stoklund Olesen71c380f2011-03-07 23:29:10 +0000400 SmallVectorImpl<MachineInstr*> *dead) {
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000401 DEBUG(dbgs() << "Shrink: " << *li << '\n');
402 assert(TargetRegisterInfo::isVirtualRegister(li->reg)
Lang Hamesc405ac42012-01-03 20:05:57 +0000403 && "Can only shrink virtual registers");
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000404
Matthias Braun20e1f382014-12-10 01:12:18 +0000405 // Shrink subregister live ranges.
Matthias Braun0d4cebd2015-07-16 18:55:35 +0000406 bool NeedsCleanup = false;
Matthias Braun09afa1e2014-12-11 00:59:06 +0000407 for (LiveInterval::SubRange &S : li->subranges()) {
408 shrinkToUses(S, li->reg);
Matthias Braun0d4cebd2015-07-16 18:55:35 +0000409 if (S.empty())
410 NeedsCleanup = true;
Matthias Braun20e1f382014-12-10 01:12:18 +0000411 }
Matthias Braun0d4cebd2015-07-16 18:55:35 +0000412 if (NeedsCleanup)
413 li->removeEmptySubRanges();
Matthias Braun20e1f382014-12-10 01:12:18 +0000414
415 // Find all the values used, including PHI kills.
416 ShrinkToUsesWorkList WorkList;
Jakob Stoklund Olesenb8b1d4c2011-09-15 15:24:16 +0000417
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000418 // Visit all instructions reading li->reg.
Owen Andersonabb90c92014-03-13 06:02:25 +0000419 for (MachineRegisterInfo::reg_instr_iterator
420 I = MRI->reg_instr_begin(li->reg), E = MRI->reg_instr_end();
421 I != E; ) {
422 MachineInstr *UseMI = &*(I++);
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000423 if (UseMI->isDebugValue() || !UseMI->readsVirtualRegister(li->reg))
424 continue;
Jakob Stoklund Olesen69797902011-11-13 23:53:25 +0000425 SlotIndex Idx = getInstructionIndex(UseMI).getRegSlot();
Matthias Braun88dd0ab2013-10-10 21:28:52 +0000426 LiveQueryResult LRQ = li->Query(Idx);
Jakob Stoklund Olesen02d83e32012-05-20 02:54:52 +0000427 VNInfo *VNI = LRQ.valueIn();
Jakob Stoklund Olesenfdc09942011-03-18 03:06:04 +0000428 if (!VNI) {
429 // This shouldn't happen: readsVirtualRegister returns true, but there is
430 // no live value. It is likely caused by a target getting <undef> flags
431 // wrong.
432 DEBUG(dbgs() << Idx << '\t' << *UseMI
433 << "Warning: Instr claims to read non-existent value in "
434 << *li << '\n');
435 continue;
436 }
Jakob Stoklund Olesen7e6004a2011-11-14 18:45:38 +0000437 // Special case: An early-clobber tied operand reads and writes the
Jakob Stoklund Olesen02d83e32012-05-20 02:54:52 +0000438 // register one slot early.
439 if (VNInfo *DefVNI = LRQ.valueDefined())
440 Idx = DefVNI->def;
441
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000442 WorkList.push_back(std::make_pair(Idx, VNI));
443 }
444
Matthias Braund7df9352013-10-10 21:28:47 +0000445 // Create new live ranges with only minimal live segments per def.
446 LiveRange NewLR;
Matthias Braun20e1f382014-12-10 01:12:18 +0000447 createSegmentsForValues(NewLR, make_range(li->vni_begin(), li->vni_end()));
448 extendSegmentsToUses(NewLR, *Indexes, WorkList, *li);
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000449
Pete Cooper72235572014-06-03 22:42:10 +0000450 // Move the trimmed segments back.
451 li->segments.swap(NewLR.segments);
Matthias Braun15abf372014-12-18 19:58:52 +0000452
453 // Handle dead values.
454 bool CanSeparate = computeDeadValues(*li, dead);
Pete Cooper72235572014-06-03 22:42:10 +0000455 DEBUG(dbgs() << "Shrunk: " << *li << '\n');
456 return CanSeparate;
457}
458
Matthias Braun15abf372014-12-18 19:58:52 +0000459bool LiveIntervals::computeDeadValues(LiveInterval &LI,
Pete Cooper72235572014-06-03 22:42:10 +0000460 SmallVectorImpl<MachineInstr*> *dead) {
Matthias Braun15abf372014-12-18 19:58:52 +0000461 bool PHIRemoved = false;
462 for (auto VNI : LI.valnos) {
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000463 if (VNI->isUnused())
464 continue;
Matthias Braunc1988f32015-01-21 22:55:13 +0000465 SlotIndex Def = VNI->def;
466 LiveRange::iterator I = LI.FindSegmentContaining(Def);
Matthias Braun15abf372014-12-18 19:58:52 +0000467 assert(I != LI.end() && "Missing segment for VNI");
Matthias Braunc1988f32015-01-21 22:55:13 +0000468
469 // Is the register live before? Otherwise we may have to add a read-undef
470 // flag for subregister defs.
Matthias Brauna25e13a2015-03-19 00:21:58 +0000471 if (MRI->shouldTrackSubRegLiveness(LI.reg)) {
Matthias Braunc1988f32015-01-21 22:55:13 +0000472 if ((I == LI.begin() || std::prev(I)->end < Def) && !VNI->isPHIDef()) {
473 MachineInstr *MI = getInstructionFromIndex(Def);
474 MI->addRegisterDefReadUndef(LI.reg);
475 }
476 }
477
478 if (I->end != Def.getDeadSlot())
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000479 continue;
Jakob Stoklund Olesen81eb18d2011-03-02 00:33:01 +0000480 if (VNI->isPHIDef()) {
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000481 // This is a dead PHI. Remove it.
Jakob Stoklund Olesendaae19f2012-08-03 20:59:32 +0000482 VNI->markUnused();
Matthias Braun15abf372014-12-18 19:58:52 +0000483 LI.removeSegment(I);
Matthias Braunc1988f32015-01-21 22:55:13 +0000484 DEBUG(dbgs() << "Dead PHI at " << Def << " may separate interval\n");
Matthias Braun15abf372014-12-18 19:58:52 +0000485 PHIRemoved = true;
486 } else {
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000487 // This is a dead def. Make sure the instruction knows.
Matthias Braunc1988f32015-01-21 22:55:13 +0000488 MachineInstr *MI = getInstructionFromIndex(Def);
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000489 assert(MI && "No instruction defining live value");
Matthias Braun15abf372014-12-18 19:58:52 +0000490 MI->addRegisterDead(LI.reg, TRI);
Jakob Stoklund Olesen71c380f2011-03-07 23:29:10 +0000491 if (dead && MI->allDefsAreDead()) {
Matthias Braunc1988f32015-01-21 22:55:13 +0000492 DEBUG(dbgs() << "All defs dead: " << Def << '\t' << *MI);
Jakob Stoklund Olesen71c380f2011-03-07 23:29:10 +0000493 dead->push_back(MI);
494 }
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000495 }
496 }
Matthias Braun15abf372014-12-18 19:58:52 +0000497 return PHIRemoved;
Matthias Braun20e1f382014-12-10 01:12:18 +0000498}
499
Matthias Braun15abf372014-12-18 19:58:52 +0000500void LiveIntervals::shrinkToUses(LiveInterval::SubRange &SR, unsigned Reg)
Matthias Braun20e1f382014-12-10 01:12:18 +0000501{
502 DEBUG(dbgs() << "Shrink: " << SR << '\n');
503 assert(TargetRegisterInfo::isVirtualRegister(Reg)
504 && "Can only shrink virtual registers");
505 // Find all the values used, including PHI kills.
506 ShrinkToUsesWorkList WorkList;
507
508 // Visit all instructions reading Reg.
509 SlotIndex LastIdx;
510 for (MachineOperand &MO : MRI->reg_operands(Reg)) {
511 MachineInstr *UseMI = MO.getParent();
512 if (UseMI->isDebugValue())
513 continue;
514 // Maybe the operand is for a subregister we don't care about.
515 unsigned SubReg = MO.getSubReg();
516 if (SubReg != 0) {
517 unsigned SubRegMask = TRI->getSubRegIndexLaneMask(SubReg);
518 if ((SubRegMask & SR.LaneMask) == 0)
519 continue;
520 }
521 // We only need to visit each instruction once.
522 SlotIndex Idx = getInstructionIndex(UseMI).getRegSlot();
523 if (Idx == LastIdx)
524 continue;
525 LastIdx = Idx;
526
527 LiveQueryResult LRQ = SR.Query(Idx);
528 VNInfo *VNI = LRQ.valueIn();
529 // For Subranges it is possible that only undef values are left in that
530 // part of the subregister, so there is no real liverange at the use
531 if (!VNI)
532 continue;
533
534 // Special case: An early-clobber tied operand reads and writes the
535 // register one slot early.
536 if (VNInfo *DefVNI = LRQ.valueDefined())
537 Idx = DefVNI->def;
538
539 WorkList.push_back(std::make_pair(Idx, VNI));
540 }
541
542 // Create a new live ranges with only minimal live segments per def.
543 LiveRange NewLR;
544 createSegmentsForValues(NewLR, make_range(SR.vni_begin(), SR.vni_end()));
545 extendSegmentsToUses(NewLR, *Indexes, WorkList, SR);
546
Matthias Braun20e1f382014-12-10 01:12:18 +0000547 // Move the trimmed ranges back.
548 SR.segments.swap(NewLR.segments);
Matthias Braun15abf372014-12-18 19:58:52 +0000549
550 // Remove dead PHI value numbers
551 for (auto VNI : SR.valnos) {
552 if (VNI->isUnused())
553 continue;
554 const LiveRange::Segment *Segment = SR.getSegmentContaining(VNI->def);
555 assert(Segment != nullptr && "Missing segment for VNI");
556 if (Segment->end != VNI->def.getDeadSlot())
557 continue;
558 if (VNI->isPHIDef()) {
559 // This is a dead PHI. Remove it.
560 VNI->markUnused();
561 SR.removeSegment(*Segment);
562 DEBUG(dbgs() << "Dead PHI at " << VNI->def << " may separate interval\n");
563 }
564 }
565
Matthias Braun20e1f382014-12-10 01:12:18 +0000566 DEBUG(dbgs() << "Shrunk: " << SR << '\n');
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000567}
568
Matthias Braun2d5c32b2013-10-10 21:28:57 +0000569void LiveIntervals::extendToIndices(LiveRange &LR,
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000570 ArrayRef<SlotIndex> Indices) {
571 assert(LRCalc && "LRCalc not initialized.");
572 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
573 for (unsigned i = 0, e = Indices.size(); i != e; ++i)
Matthias Braun2d5c32b2013-10-10 21:28:57 +0000574 LRCalc->extend(LR, Indices[i]);
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000575}
576
Matthias Braun8970d842014-12-10 01:12:36 +0000577void LiveIntervals::pruneValue(LiveRange &LR, SlotIndex Kill,
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000578 SmallVectorImpl<SlotIndex> *EndPoints) {
Matthias Braun8970d842014-12-10 01:12:36 +0000579 LiveQueryResult LRQ = LR.Query(Kill);
580 VNInfo *VNI = LRQ.valueOutOrDead();
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000581 if (!VNI)
582 return;
583
584 MachineBasicBlock *KillMBB = Indexes->getMBBFromIndex(Kill);
Matthias Braun8970d842014-12-10 01:12:36 +0000585 SlotIndex MBBEnd = Indexes->getMBBEndIdx(KillMBB);
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000586
587 // If VNI isn't live out from KillMBB, the value is trivially pruned.
588 if (LRQ.endPoint() < MBBEnd) {
Matthias Braun8970d842014-12-10 01:12:36 +0000589 LR.removeSegment(Kill, LRQ.endPoint());
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000590 if (EndPoints) EndPoints->push_back(LRQ.endPoint());
591 return;
592 }
593
594 // VNI is live out of KillMBB.
Matthias Braun8970d842014-12-10 01:12:36 +0000595 LR.removeSegment(Kill, MBBEnd);
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000596 if (EndPoints) EndPoints->push_back(MBBEnd);
597
Jakob Stoklund Olesen2f6dfc72012-10-13 16:15:31 +0000598 // Find all blocks that are reachable from KillMBB without leaving VNI's live
599 // range. It is possible that KillMBB itself is reachable, so start a DFS
600 // from each successor.
601 typedef SmallPtrSet<MachineBasicBlock*, 9> VisitedTy;
602 VisitedTy Visited;
603 for (MachineBasicBlock::succ_iterator
604 SuccI = KillMBB->succ_begin(), SuccE = KillMBB->succ_end();
605 SuccI != SuccE; ++SuccI) {
606 for (df_ext_iterator<MachineBasicBlock*, VisitedTy>
607 I = df_ext_begin(*SuccI, Visited), E = df_ext_end(*SuccI, Visited);
608 I != E;) {
609 MachineBasicBlock *MBB = *I;
610
611 // Check if VNI is live in to MBB.
Matthias Braun8970d842014-12-10 01:12:36 +0000612 SlotIndex MBBStart, MBBEnd;
Benjamin Kramerd6f1f842014-03-02 13:30:33 +0000613 std::tie(MBBStart, MBBEnd) = Indexes->getMBBRange(MBB);
Matthias Braun8970d842014-12-10 01:12:36 +0000614 LiveQueryResult LRQ = LR.Query(MBBStart);
Jakob Stoklund Olesen2f6dfc72012-10-13 16:15:31 +0000615 if (LRQ.valueIn() != VNI) {
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000616 // This block isn't part of the VNI segment. Prune the search.
Jakob Stoklund Olesen2f6dfc72012-10-13 16:15:31 +0000617 I.skipChildren();
618 continue;
619 }
620
621 // Prune the search if VNI is killed in MBB.
622 if (LRQ.endPoint() < MBBEnd) {
Matthias Braun8970d842014-12-10 01:12:36 +0000623 LR.removeSegment(MBBStart, LRQ.endPoint());
Jakob Stoklund Olesen2f6dfc72012-10-13 16:15:31 +0000624 if (EndPoints) EndPoints->push_back(LRQ.endPoint());
625 I.skipChildren();
626 continue;
627 }
628
629 // VNI is live through MBB.
Matthias Braun8970d842014-12-10 01:12:36 +0000630 LR.removeSegment(MBBStart, MBBEnd);
Jakob Stoklund Olesen2f6dfc72012-10-13 16:15:31 +0000631 if (EndPoints) EndPoints->push_back(MBBEnd);
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000632 ++I;
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000633 }
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000634 }
635}
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000636
Evan Chengbe51f282007-11-12 06:35:08 +0000637//===----------------------------------------------------------------------===//
638// Register allocator hooks.
639//
640
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000641void LiveIntervals::addKillFlags(const VirtRegMap *VRM) {
642 // Keep track of regunit ranges.
Matthias Braun7f8dece2014-12-20 01:54:48 +0000643 SmallVector<std::pair<const LiveRange*, LiveRange::const_iterator>, 8> RU;
Matthias Braun714c4942014-12-20 01:54:50 +0000644 // Keep track of subregister ranges.
645 SmallVector<std::pair<const LiveInterval::SubRange*,
646 LiveRange::const_iterator>, 4> SRs;
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000647
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +0000648 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
649 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000650 if (MRI->reg_nodbg_empty(Reg))
Jakob Stoklund Olesenf2b16dc2011-02-08 21:13:03 +0000651 continue;
Matthias Braun7f8dece2014-12-20 01:54:48 +0000652 const LiveInterval &LI = getInterval(Reg);
653 if (LI.empty())
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000654 continue;
655
656 // Find the regunit intervals for the assigned register. They may overlap
657 // the virtual register live range, cancelling any kills.
658 RU.clear();
659 for (MCRegUnitIterator Units(VRM->getPhys(Reg), TRI); Units.isValid();
660 ++Units) {
Matthias Braun7f8dece2014-12-20 01:54:48 +0000661 const LiveRange &RURange = getRegUnit(*Units);
662 if (RURange.empty())
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000663 continue;
Matthias Braun7f8dece2014-12-20 01:54:48 +0000664 RU.push_back(std::make_pair(&RURange, RURange.find(LI.begin()->end)));
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000665 }
Jakob Stoklund Olesenf2b16dc2011-02-08 21:13:03 +0000666
Matthias Brauna25e13a2015-03-19 00:21:58 +0000667 if (MRI->subRegLivenessEnabled()) {
Matthias Braun714c4942014-12-20 01:54:50 +0000668 SRs.clear();
669 for (const LiveInterval::SubRange &SR : LI.subranges()) {
670 SRs.push_back(std::make_pair(&SR, SR.find(LI.begin()->end)));
671 }
672 }
673
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000674 // Every instruction that kills Reg corresponds to a segment range end
675 // point.
Matthias Braun7f8dece2014-12-20 01:54:48 +0000676 for (LiveInterval::const_iterator RI = LI.begin(), RE = LI.end(); RI != RE;
Jakob Stoklund Olesenf2b16dc2011-02-08 21:13:03 +0000677 ++RI) {
Jakob Stoklund Olesen90b5e562011-11-13 20:45:27 +0000678 // A block index indicates an MBB edge.
679 if (RI->end.isBlock())
Jakob Stoklund Olesenf2b16dc2011-02-08 21:13:03 +0000680 continue;
681 MachineInstr *MI = getInstructionFromIndex(RI->end);
682 if (!MI)
683 continue;
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000684
Matthias Braunc9d5c0f2013-10-04 16:52:58 +0000685 // Check if any of the regunits are live beyond the end of RI. That could
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000686 // happen when a physreg is defined as a copy of a virtreg:
687 //
688 // %EAX = COPY %vreg5
689 // FOO %vreg5 <--- MI, cancel kill because %EAX is live.
690 // BAR %EAX<kill>
691 //
692 // There should be no kill flag on FOO when %vreg5 is rewritten as %EAX.
Matthias Braun7f8dece2014-12-20 01:54:48 +0000693 for (auto &RUP : RU) {
694 const LiveRange &RURange = *RUP.first;
Matthias Braunf603c882014-12-24 02:11:43 +0000695 LiveRange::const_iterator &I = RUP.second;
Matthias Braun7f8dece2014-12-20 01:54:48 +0000696 if (I == RURange.end())
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000697 continue;
Matthias Braun7f8dece2014-12-20 01:54:48 +0000698 I = RURange.advanceTo(I, RI->end);
699 if (I == RURange.end() || I->start >= RI->end)
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000700 continue;
701 // I is overlapping RI.
Matthias Braun714c4942014-12-20 01:54:50 +0000702 goto CancelKill;
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000703 }
Matthias Braund70caaf2014-12-10 01:13:04 +0000704
Matthias Brauna25e13a2015-03-19 00:21:58 +0000705 if (MRI->subRegLivenessEnabled()) {
Matthias Braun714c4942014-12-20 01:54:50 +0000706 // When reading a partial undefined value we must not add a kill flag.
707 // The regalloc might have used the undef lane for something else.
708 // Example:
709 // %vreg1 = ... ; R32: %vreg1
710 // %vreg2:high16 = ... ; R64: %vreg2
711 // = read %vreg2<kill> ; R64: %vreg2
712 // = read %vreg1 ; R32: %vreg1
713 // The <kill> flag is correct for %vreg2, but the register allocator may
714 // assign R0L to %vreg1, and R0 to %vreg2 because the low 32bits of R0
715 // are actually never written by %vreg2. After assignment the <kill>
716 // flag at the read instruction is invalid.
717 unsigned DefinedLanesMask;
718 if (!SRs.empty()) {
719 // Compute a mask of lanes that are defined.
720 DefinedLanesMask = 0;
721 for (auto &SRP : SRs) {
722 const LiveInterval::SubRange &SR = *SRP.first;
Matthias Braunf603c882014-12-24 02:11:43 +0000723 LiveRange::const_iterator &I = SRP.second;
Matthias Braun714c4942014-12-20 01:54:50 +0000724 if (I == SR.end())
725 continue;
726 I = SR.advanceTo(I, RI->end);
727 if (I == SR.end() || I->start >= RI->end)
728 continue;
729 // I is overlapping RI
730 DefinedLanesMask |= SR.LaneMask;
Matthias Braund70caaf2014-12-10 01:13:04 +0000731 }
Matthias Braun714c4942014-12-20 01:54:50 +0000732 } else
733 DefinedLanesMask = ~0u;
734
735 bool IsFullWrite = false;
736 for (const MachineOperand &MO : MI->operands()) {
737 if (!MO.isReg() || MO.getReg() != Reg)
738 continue;
739 if (MO.isUse()) {
740 // Reading any undefined lanes?
741 unsigned UseMask = TRI->getSubRegIndexLaneMask(MO.getSubReg());
742 if ((UseMask & ~DefinedLanesMask) != 0)
743 goto CancelKill;
744 } else if (MO.getSubReg() == 0) {
745 // Writing to the full register?
746 assert(MO.isDef());
747 IsFullWrite = true;
748 }
749 }
750
751 // If an instruction writes to a subregister, a new segment starts in
752 // the LiveInterval. But as this is only overriding part of the register
753 // adding kill-flags is not correct here after registers have been
754 // assigned.
755 if (!IsFullWrite) {
756 // Next segment has to be adjacent in the subregister write case.
757 LiveRange::const_iterator N = std::next(RI);
758 if (N != LI.end() && N->start == RI->end)
759 goto CancelKill;
Matthias Braund70caaf2014-12-10 01:13:04 +0000760 }
761 }
762
Matthias Braun714c4942014-12-20 01:54:50 +0000763 MI->addRegisterKilled(Reg, nullptr);
764 continue;
765CancelKill:
766 MI->clearRegisterKills(Reg, nullptr);
Jakob Stoklund Olesenf2b16dc2011-02-08 21:13:03 +0000767 }
768 }
769}
770
Jakob Stoklund Olesenaa06de22012-02-10 01:23:55 +0000771MachineBasicBlock*
772LiveIntervals::intervalIsInOneMBB(const LiveInterval &LI) const {
773 // A local live range must be fully contained inside the block, meaning it is
774 // defined and killed at instructions, not at block boundaries. It is not
775 // live in or or out of any block.
776 //
777 // It is technically possible to have a PHI-defined live range identical to a
778 // single block, but we are going to return false in that case.
Lang Hames05fb9632009-11-03 23:52:08 +0000779
Jakob Stoklund Olesenaa06de22012-02-10 01:23:55 +0000780 SlotIndex Start = LI.beginIndex();
781 if (Start.isBlock())
Craig Topperc0196b12014-04-14 00:51:57 +0000782 return nullptr;
Lang Hames05fb9632009-11-03 23:52:08 +0000783
Jakob Stoklund Olesenaa06de22012-02-10 01:23:55 +0000784 SlotIndex Stop = LI.endIndex();
785 if (Stop.isBlock())
Craig Topperc0196b12014-04-14 00:51:57 +0000786 return nullptr;
Lang Hames05fb9632009-11-03 23:52:08 +0000787
Jakob Stoklund Olesenaa06de22012-02-10 01:23:55 +0000788 // getMBBFromIndex doesn't need to search the MBB table when both indexes
789 // belong to proper instructions.
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000790 MachineBasicBlock *MBB1 = Indexes->getMBBFromIndex(Start);
791 MachineBasicBlock *MBB2 = Indexes->getMBBFromIndex(Stop);
Craig Topperc0196b12014-04-14 00:51:57 +0000792 return MBB1 == MBB2 ? MBB1 : nullptr;
Evan Cheng8e223792007-11-17 00:40:40 +0000793}
794
Jakob Stoklund Olesen06d6a532012-08-03 20:10:24 +0000795bool
796LiveIntervals::hasPHIKill(const LiveInterval &LI, const VNInfo *VNI) const {
Matthias Braun96761952014-12-10 23:07:54 +0000797 for (const VNInfo *PHI : LI.valnos) {
Jakob Stoklund Olesen06d6a532012-08-03 20:10:24 +0000798 if (PHI->isUnused() || !PHI->isPHIDef())
799 continue;
800 const MachineBasicBlock *PHIMBB = getMBBFromIndex(PHI->def);
801 // Conservatively return true instead of scanning huge predecessor lists.
802 if (PHIMBB->pred_size() > 100)
803 return true;
804 for (MachineBasicBlock::const_pred_iterator
805 PI = PHIMBB->pred_begin(), PE = PHIMBB->pred_end(); PI != PE; ++PI)
806 if (VNI == LI.getVNInfoBefore(Indexes->getMBBEndIdx(*PI)))
807 return true;
808 }
809 return false;
810}
811
Jakob Stoklund Olesen115da882010-03-01 20:59:38 +0000812float
Michael Gottesman9f49d742013-12-14 00:53:32 +0000813LiveIntervals::getSpillWeight(bool isDef, bool isUse,
814 const MachineBlockFrequencyInfo *MBFI,
815 const MachineInstr *MI) {
816 BlockFrequency Freq = MBFI->getBlockFreq(MI->getParent());
Michael Gottesman5e985ee2013-12-14 02:37:38 +0000817 const float Scale = 1.0f / MBFI->getEntryFreq();
Michael Gottesman9f49d742013-12-14 00:53:32 +0000818 return (isDef + isUse) * (Freq.getFrequency() * Scale);
Jakob Stoklund Olesen115da882010-03-01 20:59:38 +0000819}
820
Matthias Braund7df9352013-10-10 21:28:47 +0000821LiveRange::Segment
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000822LiveIntervals::addSegmentToEndOfBlock(unsigned reg, MachineInstr* startInst) {
Mark Lacey9d8103d2013-08-14 23:50:16 +0000823 LiveInterval& Interval = createEmptyInterval(reg);
Owen Anderson35e2dfe2008-06-05 17:15:43 +0000824 VNInfo* VN = Interval.getNextValue(
Jakob Stoklund Olesen90b5e562011-11-13 20:45:27 +0000825 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Jakob Stoklund Olesenad6b22e2012-02-04 05:20:49 +0000826 getVNInfoAllocator());
Matthias Braund7df9352013-10-10 21:28:47 +0000827 LiveRange::Segment S(
Jakob Stoklund Olesen90b5e562011-11-13 20:45:27 +0000828 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Lang Hames4c052262009-12-22 00:11:50 +0000829 getMBBEndIdx(startInst->getParent()), VN);
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000830 Interval.addSegment(S);
Jakob Stoklund Olesen073cd802010-08-12 20:01:23 +0000831
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000832 return S;
Owen Anderson35e2dfe2008-06-05 17:15:43 +0000833}
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +0000834
835
836//===----------------------------------------------------------------------===//
837// Register mask functions
838//===----------------------------------------------------------------------===//
839
840bool LiveIntervals::checkRegMaskInterference(LiveInterval &LI,
841 BitVector &UsableRegs) {
842 if (LI.empty())
843 return false;
Jakob Stoklund Olesen9ef50bd2012-02-10 01:31:31 +0000844 LiveInterval::iterator LiveI = LI.begin(), LiveE = LI.end();
845
846 // Use a smaller arrays for local live ranges.
847 ArrayRef<SlotIndex> Slots;
848 ArrayRef<const uint32_t*> Bits;
849 if (MachineBasicBlock *MBB = intervalIsInOneMBB(LI)) {
850 Slots = getRegMaskSlotsInBlock(MBB->getNumber());
851 Bits = getRegMaskBitsInBlock(MBB->getNumber());
852 } else {
853 Slots = getRegMaskSlots();
854 Bits = getRegMaskBits();
855 }
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +0000856
857 // We are going to enumerate all the register mask slots contained in LI.
858 // Start with a binary search of RegMaskSlots to find a starting point.
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +0000859 ArrayRef<SlotIndex>::iterator SlotI =
860 std::lower_bound(Slots.begin(), Slots.end(), LiveI->start);
861 ArrayRef<SlotIndex>::iterator SlotE = Slots.end();
862
863 // No slots in range, LI begins after the last call.
864 if (SlotI == SlotE)
865 return false;
866
867 bool Found = false;
868 for (;;) {
869 assert(*SlotI >= LiveI->start);
870 // Loop over all slots overlapping this segment.
871 while (*SlotI < LiveI->end) {
872 // *SlotI overlaps LI. Collect mask bits.
873 if (!Found) {
874 // This is the first overlap. Initialize UsableRegs to all ones.
875 UsableRegs.clear();
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000876 UsableRegs.resize(TRI->getNumRegs(), true);
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +0000877 Found = true;
878 }
879 // Remove usable registers clobbered by this mask.
Jakob Stoklund Olesen9ef50bd2012-02-10 01:31:31 +0000880 UsableRegs.clearBitsNotInMask(Bits[SlotI-Slots.begin()]);
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +0000881 if (++SlotI == SlotE)
882 return Found;
883 }
884 // *SlotI is beyond the current LI segment.
885 LiveI = LI.advanceTo(LiveI, *SlotI);
886 if (LiveI == LiveE)
887 return Found;
888 // Advance SlotI until it overlaps.
889 while (*SlotI < LiveI->start)
890 if (++SlotI == SlotE)
891 return Found;
892 }
893}
Lang Hamesb9057d52012-02-17 18:44:18 +0000894
895//===----------------------------------------------------------------------===//
896// IntervalUpdate class.
897//===----------------------------------------------------------------------===//
898
Lang Hames7e2ce882012-02-21 00:00:36 +0000899// HMEditor is a toolkit used by handleMove to trim or extend live intervals.
Lang Hamesb9057d52012-02-17 18:44:18 +0000900class LiveIntervals::HMEditor {
901private:
Lang Hames59761982012-02-17 23:43:40 +0000902 LiveIntervals& LIS;
903 const MachineRegisterInfo& MRI;
904 const TargetRegisterInfo& TRI;
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000905 SlotIndex OldIdx;
Lang Hames59761982012-02-17 23:43:40 +0000906 SlotIndex NewIdx;
Matthias Braun34e1be92013-10-10 21:29:02 +0000907 SmallPtrSet<LiveRange*, 8> Updated;
Andrew Trickd9d4be02012-10-16 00:22:51 +0000908 bool UpdateFlags;
Lang Hames13b11522012-02-19 07:13:05 +0000909
Lang Hamesb9057d52012-02-17 18:44:18 +0000910public:
Lang Hames59761982012-02-17 23:43:40 +0000911 HMEditor(LiveIntervals& LIS, const MachineRegisterInfo& MRI,
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000912 const TargetRegisterInfo& TRI,
Andrew Trickd9d4be02012-10-16 00:22:51 +0000913 SlotIndex OldIdx, SlotIndex NewIdx, bool UpdateFlags)
914 : LIS(LIS), MRI(MRI), TRI(TRI), OldIdx(OldIdx), NewIdx(NewIdx),
915 UpdateFlags(UpdateFlags) {}
916
917 // FIXME: UpdateFlags is a workaround that creates live intervals for all
918 // physregs, even those that aren't needed for regalloc, in order to update
919 // kill flags. This is wasteful. Eventually, LiveVariables will strip all kill
920 // flags, and postRA passes will use a live register utility instead.
Matthias Braun34e1be92013-10-10 21:29:02 +0000921 LiveRange *getRegUnitLI(unsigned Unit) {
Andrew Trickd9d4be02012-10-16 00:22:51 +0000922 if (UpdateFlags)
923 return &LIS.getRegUnit(Unit);
924 return LIS.getCachedRegUnit(Unit);
925 }
Lang Hamesb9057d52012-02-17 18:44:18 +0000926
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000927 /// Update all live ranges touched by MI, assuming a move from OldIdx to
928 /// NewIdx.
929 void updateAllRanges(MachineInstr *MI) {
930 DEBUG(dbgs() << "handleMove " << OldIdx << " -> " << NewIdx << ": " << *MI);
931 bool hasRegMask = false;
Matthias Braune41e1462015-05-29 02:56:46 +0000932 for (MachineOperand &MO : MI->operands()) {
933 if (MO.isRegMask())
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000934 hasRegMask = true;
Matthias Braune41e1462015-05-29 02:56:46 +0000935 if (!MO.isReg())
Lang Hamesd6e765c2012-02-21 22:29:38 +0000936 continue;
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000937 // Aggressively clear all kill flags.
938 // They are reinserted by VirtRegRewriter.
Matthias Braune41e1462015-05-29 02:56:46 +0000939 if (MO.isUse())
940 MO.setIsKill(false);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000941
Matthias Braune41e1462015-05-29 02:56:46 +0000942 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000943 if (!Reg)
944 continue;
945 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Matthias Braun34e1be92013-10-10 21:29:02 +0000946 LiveInterval &LI = LIS.getInterval(Reg);
Matthias Braun7044d692014-12-10 01:12:20 +0000947 if (LI.hasSubRanges()) {
Matthias Braune41e1462015-05-29 02:56:46 +0000948 unsigned SubReg = MO.getSubReg();
Matthias Braun7044d692014-12-10 01:12:20 +0000949 unsigned LaneMask = TRI.getSubRegIndexLaneMask(SubReg);
Matthias Braun09afa1e2014-12-11 00:59:06 +0000950 for (LiveInterval::SubRange &S : LI.subranges()) {
951 if ((S.LaneMask & LaneMask) == 0)
Matthias Braun7044d692014-12-10 01:12:20 +0000952 continue;
Matthias Braun09afa1e2014-12-11 00:59:06 +0000953 updateRange(S, Reg, S.LaneMask);
Matthias Braun7044d692014-12-10 01:12:20 +0000954 }
955 }
956 updateRange(LI, Reg, 0);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000957 continue;
958 }
959
960 // For physregs, only update the regunits that actually have a
961 // precomputed live range.
962 for (MCRegUnitIterator Units(Reg, &TRI); Units.isValid(); ++Units)
Matthias Braun34e1be92013-10-10 21:29:02 +0000963 if (LiveRange *LR = getRegUnitLI(*Units))
Matthias Braun7044d692014-12-10 01:12:20 +0000964 updateRange(*LR, *Units, 0);
Lang Hamesd6e765c2012-02-21 22:29:38 +0000965 }
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000966 if (hasRegMask)
967 updateRegMaskSlots();
Lang Hames13b11522012-02-19 07:13:05 +0000968 }
969
Lang Hames4645a722012-02-19 03:00:30 +0000970private:
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000971 /// Update a single live range, assuming an instruction has been moved from
972 /// OldIdx to NewIdx.
Matthias Braun7044d692014-12-10 01:12:20 +0000973 void updateRange(LiveRange &LR, unsigned Reg, unsigned LaneMask) {
David Blaikie70573dc2014-11-19 07:49:26 +0000974 if (!Updated.insert(&LR).second)
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000975 return;
976 DEBUG({
977 dbgs() << " ";
Matthias Braun7044d692014-12-10 01:12:20 +0000978 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Matthias Braun34e1be92013-10-10 21:29:02 +0000979 dbgs() << PrintReg(Reg);
Matthias Braun7044d692014-12-10 01:12:20 +0000980 if (LaneMask != 0)
981 dbgs() << format(" L%04X", LaneMask);
982 } else {
Matthias Braun34e1be92013-10-10 21:29:02 +0000983 dbgs() << PrintRegUnit(Reg, &TRI);
Matthias Braun7044d692014-12-10 01:12:20 +0000984 }
Matthias Braun34e1be92013-10-10 21:29:02 +0000985 dbgs() << ":\t" << LR << '\n';
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000986 });
987 if (SlotIndex::isEarlierInstr(OldIdx, NewIdx))
Matthias Braun34e1be92013-10-10 21:29:02 +0000988 handleMoveDown(LR);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000989 else
Matthias Braun7044d692014-12-10 01:12:20 +0000990 handleMoveUp(LR, Reg, LaneMask);
Matthias Braun34e1be92013-10-10 21:29:02 +0000991 DEBUG(dbgs() << " -->\t" << LR << '\n');
992 LR.verify();
Lang Hamesb9057d52012-02-17 18:44:18 +0000993 }
994
Matthias Braun34e1be92013-10-10 21:29:02 +0000995 /// Update LR to reflect an instruction has been moved downwards from OldIdx
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000996 /// to NewIdx.
997 ///
998 /// 1. Live def at OldIdx:
999 /// Move def to NewIdx, assert endpoint after NewIdx.
1000 ///
1001 /// 2. Live def at OldIdx, killed at NewIdx:
1002 /// Change to dead def at NewIdx.
1003 /// (Happens when bundling def+kill together).
1004 ///
1005 /// 3. Dead def at OldIdx:
1006 /// Move def to NewIdx, possibly across another live value.
1007 ///
1008 /// 4. Def at OldIdx AND at NewIdx:
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001009 /// Remove segment [OldIdx;NewIdx) and value defined at OldIdx.
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001010 /// (Happens when bundling multiple defs together).
1011 ///
1012 /// 5. Value read at OldIdx, killed before NewIdx:
1013 /// Extend kill to NewIdx.
1014 ///
Matthias Braun34e1be92013-10-10 21:29:02 +00001015 void handleMoveDown(LiveRange &LR) {
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001016 // First look for a kill at OldIdx.
Matthias Braun34e1be92013-10-10 21:29:02 +00001017 LiveRange::iterator I = LR.find(OldIdx.getBaseIndex());
1018 LiveRange::iterator E = LR.end();
1019 // Is LR even live at OldIdx?
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001020 if (I == E || SlotIndex::isEarlierInstr(OldIdx, I->start))
1021 return;
Lang Hames13b11522012-02-19 07:13:05 +00001022
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001023 // Handle a live-in value.
1024 if (!SlotIndex::isSameInstr(I->start, OldIdx)) {
1025 bool isKill = SlotIndex::isSameInstr(OldIdx, I->end);
1026 // If the live-in value already extends to NewIdx, there is nothing to do.
1027 if (!SlotIndex::isEarlierInstr(I->end, NewIdx))
1028 return;
1029 // Aggressively remove all kill flags from the old kill point.
1030 // Kill flags shouldn't be used while live intervals exist, they will be
1031 // reinserted by VirtRegRewriter.
1032 if (MachineInstr *KillMI = LIS.getInstructionFromIndex(I->end))
1033 for (MIBundleOperands MO(KillMI); MO.isValid(); ++MO)
1034 if (MO->isReg() && MO->isUse())
1035 MO->setIsKill(false);
Matthias Braun34e1be92013-10-10 21:29:02 +00001036 // Adjust I->end to reach NewIdx. This may temporarily make LR invalid by
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001037 // overlapping ranges. Case 5 above.
1038 I->end = NewIdx.getRegSlot(I->end.isEarlyClobber());
1039 // If this was a kill, there may also be a def. Otherwise we're done.
1040 if (!isKill)
1041 return;
1042 ++I;
Lang Hames13b11522012-02-19 07:13:05 +00001043 }
1044
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001045 // Check for a def at OldIdx.
1046 if (I == E || !SlotIndex::isSameInstr(OldIdx, I->start))
1047 return;
1048 // We have a def at OldIdx.
1049 VNInfo *DefVNI = I->valno;
1050 assert(DefVNI->def == I->start && "Inconsistent def");
1051 DefVNI->def = NewIdx.getRegSlot(I->start.isEarlyClobber());
1052 // If the defined value extends beyond NewIdx, just move the def down.
1053 // This is case 1 above.
1054 if (SlotIndex::isEarlierInstr(NewIdx, I->end)) {
1055 I->start = DefVNI->def;
1056 return;
1057 }
1058 // The remaining possibilities are now:
1059 // 2. Live def at OldIdx, killed at NewIdx: isSameInstr(I->end, NewIdx).
1060 // 3. Dead def at OldIdx: I->end = OldIdx.getDeadSlot().
1061 // In either case, it is possible that there is an existing def at NewIdx.
1062 assert((I->end == OldIdx.getDeadSlot() ||
1063 SlotIndex::isSameInstr(I->end, NewIdx)) &&
1064 "Cannot move def below kill");
Matthias Braun34e1be92013-10-10 21:29:02 +00001065 LiveRange::iterator NewI = LR.advanceTo(I, NewIdx.getRegSlot());
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001066 if (NewI != E && SlotIndex::isSameInstr(NewI->start, NewIdx)) {
1067 // There is an existing def at NewIdx, case 4 above. The def at OldIdx is
1068 // coalesced into that value.
1069 assert(NewI->valno != DefVNI && "Multiple defs of value?");
Matthias Braun34e1be92013-10-10 21:29:02 +00001070 LR.removeValNo(DefVNI);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001071 return;
1072 }
1073 // There was no existing def at NewIdx. Turn *I into a dead def at NewIdx.
Matthias Braun34e1be92013-10-10 21:29:02 +00001074 // If the def at OldIdx was dead, we allow it to be moved across other LR
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001075 // values. The new range should be placed immediately before NewI, move any
1076 // intermediate ranges up.
1077 assert(NewI != I && "Inconsistent iterators");
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001078 std::copy(std::next(I), NewI, I);
1079 *std::prev(NewI)
Matthias Braund7df9352013-10-10 21:28:47 +00001080 = LiveRange::Segment(DefVNI->def, NewIdx.getDeadSlot(), DefVNI);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001081 }
1082
Matthias Braun34e1be92013-10-10 21:29:02 +00001083 /// Update LR to reflect an instruction has been moved upwards from OldIdx
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001084 /// to NewIdx.
1085 ///
1086 /// 1. Live def at OldIdx:
1087 /// Hoist def to NewIdx.
1088 ///
1089 /// 2. Dead def at OldIdx:
1090 /// Hoist def+end to NewIdx, possibly move across other values.
1091 ///
1092 /// 3. Dead def at OldIdx AND existing def at NewIdx:
1093 /// Remove value defined at OldIdx, coalescing it with existing value.
1094 ///
1095 /// 4. Live def at OldIdx AND existing def at NewIdx:
1096 /// Remove value defined at NewIdx, hoist OldIdx def to NewIdx.
1097 /// (Happens when bundling multiple defs together).
1098 ///
1099 /// 5. Value killed at OldIdx:
1100 /// Hoist kill to NewIdx, then scan for last kill between NewIdx and
1101 /// OldIdx.
1102 ///
Matthias Braun7044d692014-12-10 01:12:20 +00001103 void handleMoveUp(LiveRange &LR, unsigned Reg, unsigned LaneMask) {
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001104 // First look for a kill at OldIdx.
Matthias Braun34e1be92013-10-10 21:29:02 +00001105 LiveRange::iterator I = LR.find(OldIdx.getBaseIndex());
1106 LiveRange::iterator E = LR.end();
1107 // Is LR even live at OldIdx?
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001108 if (I == E || SlotIndex::isEarlierInstr(OldIdx, I->start))
1109 return;
1110
1111 // Handle a live-in value.
1112 if (!SlotIndex::isSameInstr(I->start, OldIdx)) {
1113 // If the live-in value isn't killed here, there is nothing to do.
1114 if (!SlotIndex::isSameInstr(OldIdx, I->end))
1115 return;
1116 // Adjust I->end to end at NewIdx. If we are hoisting a kill above
1117 // another use, we need to search for that use. Case 5 above.
1118 I->end = NewIdx.getRegSlot(I->end.isEarlyClobber());
1119 ++I;
1120 // If OldIdx also defines a value, there couldn't have been another use.
1121 if (I == E || !SlotIndex::isSameInstr(I->start, OldIdx)) {
1122 // No def, search for the new kill.
1123 // This can never be an early clobber kill since there is no def.
Matthias Braun7044d692014-12-10 01:12:20 +00001124 std::prev(I)->end = findLastUseBefore(Reg, LaneMask).getRegSlot();
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001125 return;
Lang Hames13b11522012-02-19 07:13:05 +00001126 }
1127 }
1128
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001129 // Now deal with the def at OldIdx.
1130 assert(I != E && SlotIndex::isSameInstr(I->start, OldIdx) && "No def?");
1131 VNInfo *DefVNI = I->valno;
1132 assert(DefVNI->def == I->start && "Inconsistent def");
1133 DefVNI->def = NewIdx.getRegSlot(I->start.isEarlyClobber());
1134
1135 // Check for an existing def at NewIdx.
Matthias Braun34e1be92013-10-10 21:29:02 +00001136 LiveRange::iterator NewI = LR.find(NewIdx.getRegSlot());
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001137 if (SlotIndex::isSameInstr(NewI->start, NewIdx)) {
1138 assert(NewI->valno != DefVNI && "Same value defined more than once?");
1139 // There is an existing def at NewIdx.
1140 if (I->end.isDead()) {
1141 // Case 3: Remove the dead def at OldIdx.
Matthias Braun34e1be92013-10-10 21:29:02 +00001142 LR.removeValNo(DefVNI);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001143 return;
1144 }
1145 // Case 4: Replace def at NewIdx with live def at OldIdx.
1146 I->start = DefVNI->def;
Matthias Braun34e1be92013-10-10 21:29:02 +00001147 LR.removeValNo(NewI->valno);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001148 return;
Lang Hames13b11522012-02-19 07:13:05 +00001149 }
1150
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001151 // There is no existing def at NewIdx. Hoist DefVNI.
1152 if (!I->end.isDead()) {
1153 // Leave the end point of a live def.
1154 I->start = DefVNI->def;
1155 return;
1156 }
1157
Matthias Braun34e1be92013-10-10 21:29:02 +00001158 // DefVNI is a dead def. It may have been moved across other values in LR,
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001159 // so move I up to NewI. Slide [NewI;I) down one position.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001160 std::copy_backward(NewI, I, std::next(I));
Matthias Braund7df9352013-10-10 21:28:47 +00001161 *NewI = LiveRange::Segment(DefVNI->def, NewIdx.getDeadSlot(), DefVNI);
Lang Hames13b11522012-02-19 07:13:05 +00001162 }
1163
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001164 void updateRegMaskSlots() {
Lang Hames59761982012-02-17 23:43:40 +00001165 SmallVectorImpl<SlotIndex>::iterator RI =
1166 std::lower_bound(LIS.RegMaskSlots.begin(), LIS.RegMaskSlots.end(),
1167 OldIdx);
Jakob Stoklund Olesen13d55622012-11-09 19:18:49 +00001168 assert(RI != LIS.RegMaskSlots.end() && *RI == OldIdx.getRegSlot() &&
1169 "No RegMask at OldIdx.");
1170 *RI = NewIdx.getRegSlot();
1171 assert((RI == LIS.RegMaskSlots.begin() ||
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001172 SlotIndex::isEarlierInstr(*std::prev(RI), *RI)) &&
1173 "Cannot move regmask instruction above another call");
1174 assert((std::next(RI) == LIS.RegMaskSlots.end() ||
1175 SlotIndex::isEarlierInstr(*RI, *std::next(RI))) &&
1176 "Cannot move regmask instruction below another call");
Lang Hamesa9afc6a2012-02-17 21:29:41 +00001177 }
Lang Hames4645a722012-02-19 03:00:30 +00001178
1179 // Return the last use of reg between NewIdx and OldIdx.
Matthias Braun7044d692014-12-10 01:12:20 +00001180 SlotIndex findLastUseBefore(unsigned Reg, unsigned LaneMask) {
Lang Hamesc3d9a3d2012-09-12 06:56:16 +00001181
1182 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Jakob Stoklund Olesen8d1aaf22013-03-08 18:08:57 +00001183 SlotIndex LastUse = NewIdx;
Matthias Braun7044d692014-12-10 01:12:20 +00001184 for (MachineOperand &MO : MRI.use_nodbg_operands(Reg)) {
1185 unsigned SubReg = MO.getSubReg();
1186 if (SubReg != 0 && LaneMask != 0
1187 && (TRI.getSubRegIndexLaneMask(SubReg) & LaneMask) == 0)
1188 continue;
1189
1190 const MachineInstr *MI = MO.getParent();
Lang Hamesc3d9a3d2012-09-12 06:56:16 +00001191 SlotIndex InstSlot = LIS.getSlotIndexes()->getInstructionIndex(MI);
1192 if (InstSlot > LastUse && InstSlot < OldIdx)
1193 LastUse = InstSlot;
1194 }
Jakob Stoklund Olesen8d1aaf22013-03-08 18:08:57 +00001195 return LastUse;
Lang Hames4645a722012-02-19 03:00:30 +00001196 }
Jakob Stoklund Olesen8d1aaf22013-03-08 18:08:57 +00001197
1198 // This is a regunit interval, so scanning the use list could be very
1199 // expensive. Scan upwards from OldIdx instead.
1200 assert(NewIdx < OldIdx && "Expected upwards move");
1201 SlotIndexes *Indexes = LIS.getSlotIndexes();
1202 MachineBasicBlock *MBB = Indexes->getMBBFromIndex(NewIdx);
1203
1204 // OldIdx may not correspond to an instruction any longer, so set MII to
1205 // point to the next instruction after OldIdx, or MBB->end().
1206 MachineBasicBlock::iterator MII = MBB->end();
1207 if (MachineInstr *MI = Indexes->getInstructionFromIndex(
1208 Indexes->getNextNonNullIndex(OldIdx)))
1209 if (MI->getParent() == MBB)
1210 MII = MI;
1211
1212 MachineBasicBlock::iterator Begin = MBB->begin();
1213 while (MII != Begin) {
1214 if ((--MII)->isDebugValue())
1215 continue;
1216 SlotIndex Idx = Indexes->getInstructionIndex(MII);
1217
1218 // Stop searching when NewIdx is reached.
1219 if (!SlotIndex::isEarlierInstr(NewIdx, Idx))
1220 return NewIdx;
1221
1222 // Check if MII uses Reg.
1223 for (MIBundleOperands MO(MII); MO.isValid(); ++MO)
1224 if (MO->isReg() &&
1225 TargetRegisterInfo::isPhysicalRegister(MO->getReg()) &&
1226 TRI.hasRegUnit(MO->getReg(), Reg))
1227 return Idx;
1228 }
1229 // Didn't reach NewIdx. It must be the first instruction in the block.
1230 return NewIdx;
Lang Hames4645a722012-02-19 03:00:30 +00001231 }
Lang Hamesb9057d52012-02-17 18:44:18 +00001232};
1233
Andrew Trickd9d4be02012-10-16 00:22:51 +00001234void LiveIntervals::handleMove(MachineInstr* MI, bool UpdateFlags) {
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001235 assert(!MI->isBundled() && "Can't handle bundled instructions yet.");
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +00001236 SlotIndex OldIndex = Indexes->getInstructionIndex(MI);
1237 Indexes->removeMachineInstrFromMaps(MI);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001238 SlotIndex NewIndex = Indexes->insertMachineInstrInMaps(MI);
Lang Hames59761982012-02-17 23:43:40 +00001239 assert(getMBBStartIdx(MI->getParent()) <= OldIndex &&
1240 OldIndex < getMBBEndIdx(MI->getParent()) &&
Lang Hamesb9057d52012-02-17 18:44:18 +00001241 "Cannot handle moves across basic block boundaries.");
Lang Hamesb9057d52012-02-17 18:44:18 +00001242
Andrew Trickd9d4be02012-10-16 00:22:51 +00001243 HMEditor HME(*this, *MRI, *TRI, OldIndex, NewIndex, UpdateFlags);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001244 HME.updateAllRanges(MI);
Lang Hamesd6e765c2012-02-21 22:29:38 +00001245}
1246
Jakob Stoklund Olesen2db11252012-06-19 22:50:53 +00001247void LiveIntervals::handleMoveIntoBundle(MachineInstr* MI,
Andrew Trickd9d4be02012-10-16 00:22:51 +00001248 MachineInstr* BundleStart,
1249 bool UpdateFlags) {
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001250 SlotIndex OldIndex = Indexes->getInstructionIndex(MI);
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +00001251 SlotIndex NewIndex = Indexes->getInstructionIndex(BundleStart);
Andrew Trickd9d4be02012-10-16 00:22:51 +00001252 HMEditor HME(*this, *MRI, *TRI, OldIndex, NewIndex, UpdateFlags);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001253 HME.updateAllRanges(MI);
Lang Hamesb9057d52012-02-17 18:44:18 +00001254}
Cameron Zwarichbfebb412013-02-17 00:10:44 +00001255
Matthias Braune5f861b2014-12-10 01:12:26 +00001256void LiveIntervals::repairOldRegInRange(const MachineBasicBlock::iterator Begin,
1257 const MachineBasicBlock::iterator End,
1258 const SlotIndex endIdx,
1259 LiveRange &LR, const unsigned Reg,
1260 const unsigned LaneMask) {
1261 LiveInterval::iterator LII = LR.find(endIdx);
1262 SlotIndex lastUseIdx;
1263 if (LII != LR.end() && LII->start < endIdx)
1264 lastUseIdx = LII->end;
1265 else
1266 --LII;
1267
1268 for (MachineBasicBlock::iterator I = End; I != Begin;) {
1269 --I;
1270 MachineInstr *MI = I;
1271 if (MI->isDebugValue())
1272 continue;
1273
1274 SlotIndex instrIdx = getInstructionIndex(MI);
1275 bool isStartValid = getInstructionFromIndex(LII->start);
1276 bool isEndValid = getInstructionFromIndex(LII->end);
1277
1278 // FIXME: This doesn't currently handle early-clobber or multiple removed
1279 // defs inside of the region to repair.
1280 for (MachineInstr::mop_iterator OI = MI->operands_begin(),
1281 OE = MI->operands_end(); OI != OE; ++OI) {
1282 const MachineOperand &MO = *OI;
1283 if (!MO.isReg() || MO.getReg() != Reg)
1284 continue;
1285
1286 unsigned SubReg = MO.getSubReg();
1287 unsigned Mask = TRI->getSubRegIndexLaneMask(SubReg);
1288 if ((Mask & LaneMask) == 0)
1289 continue;
1290
1291 if (MO.isDef()) {
1292 if (!isStartValid) {
1293 if (LII->end.isDead()) {
1294 SlotIndex prevStart;
1295 if (LII != LR.begin())
1296 prevStart = std::prev(LII)->start;
1297
1298 // FIXME: This could be more efficient if there was a
1299 // removeSegment method that returned an iterator.
1300 LR.removeSegment(*LII, true);
1301 if (prevStart.isValid())
1302 LII = LR.find(prevStart);
1303 else
1304 LII = LR.begin();
1305 } else {
1306 LII->start = instrIdx.getRegSlot();
1307 LII->valno->def = instrIdx.getRegSlot();
1308 if (MO.getSubReg() && !MO.isUndef())
1309 lastUseIdx = instrIdx.getRegSlot();
1310 else
1311 lastUseIdx = SlotIndex();
1312 continue;
1313 }
1314 }
1315
1316 if (!lastUseIdx.isValid()) {
1317 VNInfo *VNI = LR.getNextValue(instrIdx.getRegSlot(), VNInfoAllocator);
1318 LiveRange::Segment S(instrIdx.getRegSlot(),
1319 instrIdx.getDeadSlot(), VNI);
1320 LII = LR.addSegment(S);
1321 } else if (LII->start != instrIdx.getRegSlot()) {
1322 VNInfo *VNI = LR.getNextValue(instrIdx.getRegSlot(), VNInfoAllocator);
1323 LiveRange::Segment S(instrIdx.getRegSlot(), lastUseIdx, VNI);
1324 LII = LR.addSegment(S);
1325 }
1326
1327 if (MO.getSubReg() && !MO.isUndef())
1328 lastUseIdx = instrIdx.getRegSlot();
1329 else
1330 lastUseIdx = SlotIndex();
1331 } else if (MO.isUse()) {
1332 // FIXME: This should probably be handled outside of this branch,
1333 // either as part of the def case (for defs inside of the region) or
1334 // after the loop over the region.
1335 if (!isEndValid && !LII->end.isBlock())
1336 LII->end = instrIdx.getRegSlot();
1337 if (!lastUseIdx.isValid())
1338 lastUseIdx = instrIdx.getRegSlot();
1339 }
1340 }
1341 }
1342}
1343
Cameron Zwarichbfebb412013-02-17 00:10:44 +00001344void
1345LiveIntervals::repairIntervalsInRange(MachineBasicBlock *MBB,
Cameron Zwarich24955962013-02-17 11:09:00 +00001346 MachineBasicBlock::iterator Begin,
1347 MachineBasicBlock::iterator End,
Cameron Zwarich1286ef92013-02-17 03:48:23 +00001348 ArrayRef<unsigned> OrigRegs) {
Cameron Zwarichcaad7e12013-02-20 22:10:00 +00001349 // Find anchor points, which are at the beginning/end of blocks or at
1350 // instructions that already have indexes.
1351 while (Begin != MBB->begin() && !Indexes->hasIndex(Begin))
1352 --Begin;
1353 while (End != MBB->end() && !Indexes->hasIndex(End))
1354 ++End;
1355
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001356 SlotIndex endIdx;
1357 if (End == MBB->end())
1358 endIdx = getMBBEndIdx(MBB).getPrevSlot();
Cameron Zwarich24955962013-02-17 11:09:00 +00001359 else
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001360 endIdx = getInstructionIndex(End);
Cameron Zwarich24955962013-02-17 11:09:00 +00001361
Cameron Zwarich29414822013-02-20 06:46:41 +00001362 Indexes->repairIndexesInRange(MBB, Begin, End);
1363
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001364 for (MachineBasicBlock::iterator I = End; I != Begin;) {
1365 --I;
1366 MachineInstr *MI = I;
Cameron Zwarich63acc732013-02-23 10:25:25 +00001367 if (MI->isDebugValue())
1368 continue;
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001369 for (MachineInstr::const_mop_iterator MOI = MI->operands_begin(),
1370 MOE = MI->operands_end(); MOI != MOE; ++MOI) {
1371 if (MOI->isReg() &&
1372 TargetRegisterInfo::isVirtualRegister(MOI->getReg()) &&
1373 !hasInterval(MOI->getReg())) {
Mark Lacey9d8103d2013-08-14 23:50:16 +00001374 createAndComputeVirtRegInterval(MOI->getReg());
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001375 }
1376 }
1377 }
1378
Cameron Zwarichbfebb412013-02-17 00:10:44 +00001379 for (unsigned i = 0, e = OrigRegs.size(); i != e; ++i) {
1380 unsigned Reg = OrigRegs[i];
1381 if (!TargetRegisterInfo::isVirtualRegister(Reg))
1382 continue;
1383
1384 LiveInterval &LI = getInterval(Reg);
Cameron Zwarich8e7dc062013-02-20 22:09:57 +00001385 // FIXME: Should we support undefs that gain defs?
1386 if (!LI.hasAtLeastOneValue())
1387 continue;
1388
Matthias Braun09afa1e2014-12-11 00:59:06 +00001389 for (LiveInterval::SubRange &S : LI.subranges()) {
1390 repairOldRegInRange(Begin, End, endIdx, S, Reg, S.LaneMask);
Cameron Zwarichbfebb412013-02-17 00:10:44 +00001391 }
Matthias Braune5f861b2014-12-10 01:12:26 +00001392 repairOldRegInRange(Begin, End, endIdx, LI, Reg);
Cameron Zwarichbfebb412013-02-17 00:10:44 +00001393 }
1394}
Matthias Brauncfb8ad22015-01-21 18:50:21 +00001395
1396void LiveIntervals::removePhysRegDefAt(unsigned Reg, SlotIndex Pos) {
1397 for (MCRegUnitIterator Units(Reg, TRI); Units.isValid(); ++Units) {
1398 if (LiveRange *LR = getCachedRegUnit(*Units))
1399 if (VNInfo *VNI = LR->getVNInfoAt(Pos))
1400 LR->removeValNo(VNI);
1401 }
1402}
Matthias Braun311730a2015-01-21 19:02:30 +00001403
1404void LiveIntervals::removeVRegDefAt(LiveInterval &LI, SlotIndex Pos) {
1405 VNInfo *VNI = LI.getVNInfoAt(Pos);
1406 if (VNI == nullptr)
1407 return;
1408 LI.removeValNo(VNI);
1409
1410 // Also remove the value in subranges.
1411 for (LiveInterval::SubRange &S : LI.subranges()) {
1412 if (VNInfo *SVNI = S.getVNInfoAt(Pos))
1413 S.removeValNo(SVNI);
1414 }
1415 LI.removeEmptySubRanges();
1416}