blob: 76463892faed17473e8c7cb95bc718bbaf760eaa [file] [log] [blame]
Jack Carter97700972013-08-13 20:19:16 +00001def addrimm12 : ComplexPattern<iPTR, 2, "selectIntAddrMM", [frameindex]>;
2
3def simm12 : Operand<i32> {
4 let DecoderMethod = "DecodeSimm12";
5}
6
7def mem_mm_12 : Operand<i32> {
8 let PrintMethod = "printMemOperand";
9 let MIOperandInfo = (ops GPR32, simm12);
10 let EncoderMethod = "getMemEncodingMMImm12";
11 let ParserMatchClass = MipsMemAsmOperand;
12 let OperandType = "OPERAND_MEMORY";
13}
14
Zoran Jovanovic507e0842013-10-29 16:38:59 +000015def jmptarget_mm : Operand<OtherVT> {
16 let EncoderMethod = "getJumpTargetOpValueMM";
17}
18
19def calltarget_mm : Operand<iPTR> {
20 let EncoderMethod = "getJumpTargetOpValueMM";
21}
22
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +000023def brtarget_mm : Operand<OtherVT> {
24 let EncoderMethod = "getBranchTargetOpValueMM";
25 let OperandType = "OPERAND_PCREL";
26 let DecoderMethod = "DecodeBranchTargetMM";
27}
28
Jack Carter97700972013-08-13 20:19:16 +000029let canFoldAsLoad = 1 in
30class LoadLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
31 Operand MemOpnd> :
32 InstSE<(outs RO:$rt), (ins MemOpnd:$addr, RO:$src),
33 !strconcat(opstr, "\t$rt, $addr"),
34 [(set RO:$rt, (OpNode addrimm12:$addr, RO:$src))],
35 NoItinerary, FrmI> {
Vladimir Medicdde3d582013-09-06 12:30:36 +000036 let DecoderMethod = "DecodeMemMMImm12";
Jack Carter97700972013-08-13 20:19:16 +000037 string Constraints = "$src = $rt";
38}
39
40class StoreLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
41 Operand MemOpnd>:
42 InstSE<(outs), (ins RO:$rt, MemOpnd:$addr),
43 !strconcat(opstr, "\t$rt, $addr"),
Vladimir Medicdde3d582013-09-06 12:30:36 +000044 [(OpNode RO:$rt, addrimm12:$addr)], NoItinerary, FrmI> {
45 let DecoderMethod = "DecodeMemMMImm12";
46}
Jack Carter97700972013-08-13 20:19:16 +000047
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +000048class LLBaseMM<string opstr, RegisterOperand RO> :
49 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
50 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
51 let DecoderMethod = "DecodeMem";
52 let mayLoad = 1;
53}
54
55class SCBaseMM<string opstr, RegisterOperand RO> :
56 InstSE<(outs RO:$dst), (ins RO:$rt, mem_mm_12:$addr),
57 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
58 let DecoderMethod = "DecodeMem";
59 let mayStore = 1;
60 let Constraints = "$rt = $dst";
61}
62
Akira Hatanakaa43b56d2013-08-20 20:46:51 +000063let DecoderNamespace = "MicroMips", Predicates = [InMicroMips] in {
Akira Hatanakabe6a8182013-04-19 19:03:11 +000064 /// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000065 def ADDiu_MM : MMRel, ArithLogicI<"addiu", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +000066 ADDI_FM_MM<0xc>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000067 def ADDi_MM : MMRel, ArithLogicI<"addi", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +000068 ADDI_FM_MM<0x4>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000069 def SLTi_MM : MMRel, SetCC_I<"slti", setlt, simm16, immSExt16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +000070 SLTI_FM_MM<0x24>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000071 def SLTiu_MM : MMRel, SetCC_I<"sltiu", setult, simm16, immSExt16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +000072 SLTI_FM_MM<0x2c>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000073 def ANDi_MM : MMRel, ArithLogicI<"andi", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +000074 ADDI_FM_MM<0x34>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000075 def ORi_MM : MMRel, ArithLogicI<"ori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +000076 ADDI_FM_MM<0x14>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000077 def XORi_MM : MMRel, ArithLogicI<"xori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +000078 ADDI_FM_MM<0x1c>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000079 def LUi_MM : MMRel, LoadUpper<"lui", GPR32Opnd, uimm16>, LUI_FM_MM;
Akira Hatanakabe6a8182013-04-19 19:03:11 +000080
81 /// Arithmetic Instructions (3-Operand, R-Type)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000082 def ADDu_MM : MMRel, ArithLogicR<"addu", GPR32Opnd>, ADD_FM_MM<0, 0x150>;
83 def SUBu_MM : MMRel, ArithLogicR<"subu", GPR32Opnd>, ADD_FM_MM<0, 0x1d0>;
84 def MUL_MM : MMRel, ArithLogicR<"mul", GPR32Opnd>, ADD_FM_MM<0, 0x210>;
85 def ADD_MM : MMRel, ArithLogicR<"add", GPR32Opnd>, ADD_FM_MM<0, 0x110>;
86 def SUB_MM : MMRel, ArithLogicR<"sub", GPR32Opnd>, ADD_FM_MM<0, 0x190>;
87 def SLT_MM : MMRel, SetCC_R<"slt", setlt, GPR32Opnd>, ADD_FM_MM<0, 0x350>;
88 def SLTu_MM : MMRel, SetCC_R<"sltu", setult, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +000089 ADD_FM_MM<0, 0x390>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000090 def AND_MM : MMRel, ArithLogicR<"and", GPR32Opnd, 1, IIAlu, and>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +000091 ADD_FM_MM<0, 0x250>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000092 def OR_MM : MMRel, ArithLogicR<"or", GPR32Opnd, 1, IIAlu, or>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +000093 ADD_FM_MM<0, 0x290>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000094 def XOR_MM : MMRel, ArithLogicR<"xor", GPR32Opnd, 1, IIAlu, xor>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +000095 ADD_FM_MM<0, 0x310>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000096 def NOR_MM : MMRel, LogicNOR<"nor", GPR32Opnd>, ADD_FM_MM<0, 0x2d0>;
Akira Hatanaka8002a3f2013-08-14 00:47:08 +000097 def MULT_MM : MMRel, Mult<"mult", IIImul, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +000098 MULT_FM_MM<0x22c>;
Akira Hatanaka8002a3f2013-08-14 00:47:08 +000099 def MULTu_MM : MMRel, Mult<"multu", IIImul, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000100 MULT_FM_MM<0x26c>;
Zoran Jovanovic3671a542013-09-14 07:15:21 +0000101 def SDIV_MM : MMRel, Div<"div", IIIdiv, GPR32Opnd, [HI0, LO0]>,
102 MULT_FM_MM<0x2ac>;
103 def UDIV_MM : MMRel, Div<"divu", IIIdiv, GPR32Opnd, [HI0, LO0]>,
104 MULT_FM_MM<0x2ec>;
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000105
106 /// Shift Instructions
Akira Hatanaka31213532013-09-07 00:02:02 +0000107 def SLL_MM : MMRel, shift_rotate_imm<"sll", uimm5, GPR32Opnd>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000108 SRA_FM_MM<0, 0>;
Akira Hatanaka31213532013-09-07 00:02:02 +0000109 def SRL_MM : MMRel, shift_rotate_imm<"srl", uimm5, GPR32Opnd>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000110 SRA_FM_MM<0x40, 0>;
Akira Hatanaka31213532013-09-07 00:02:02 +0000111 def SRA_MM : MMRel, shift_rotate_imm<"sra", uimm5, GPR32Opnd>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000112 SRA_FM_MM<0x80, 0>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000113 def SLLV_MM : MMRel, shift_rotate_reg<"sllv", GPR32Opnd>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000114 SRLV_FM_MM<0x10, 0>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000115 def SRLV_MM : MMRel, shift_rotate_reg<"srlv", GPR32Opnd>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000116 SRLV_FM_MM<0x50, 0>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000117 def SRAV_MM : MMRel, shift_rotate_reg<"srav", GPR32Opnd>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000118 SRLV_FM_MM<0x90, 0>;
Akira Hatanaka31213532013-09-07 00:02:02 +0000119 def ROTR_MM : MMRel, shift_rotate_imm<"rotr", uimm5, GPR32Opnd>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000120 SRA_FM_MM<0xc0, 0>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000121 def ROTRV_MM : MMRel, shift_rotate_reg<"rotrv", GPR32Opnd>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000122 SRLV_FM_MM<0xd0, 0>;
Akira Hatanakaf0aa6c92013-04-25 01:21:25 +0000123
124 /// Load and Store Instructions - aligned
Vladimir Medicdde3d582013-09-06 12:30:36 +0000125 let DecoderMethod = "DecodeMemMMImm16" in {
126 def LB_MM : Load<"lb", GPR32Opnd>, MMRel, LW_FM_MM<0x7>;
127 def LBu_MM : Load<"lbu", GPR32Opnd>, MMRel, LW_FM_MM<0x5>;
128 def LH_MM : Load<"lh", GPR32Opnd>, MMRel, LW_FM_MM<0xf>;
129 def LHu_MM : Load<"lhu", GPR32Opnd>, MMRel, LW_FM_MM<0xd>;
130 def LW_MM : Load<"lw", GPR32Opnd>, MMRel, LW_FM_MM<0x3f>;
131 def SB_MM : Store<"sb", GPR32Opnd>, MMRel, LW_FM_MM<0x6>;
132 def SH_MM : Store<"sh", GPR32Opnd>, MMRel, LW_FM_MM<0xe>;
133 def SW_MM : Store<"sw", GPR32Opnd>, MMRel, LW_FM_MM<0x3e>;
134 }
Jack Carter97700972013-08-13 20:19:16 +0000135
136 /// Load and Store Instructions - unaligned
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000137 def LWL_MM : LoadLeftRightMM<"lwl", MipsLWL, GPR32Opnd, mem_mm_12>,
138 LWL_FM_MM<0x0>;
139 def LWR_MM : LoadLeftRightMM<"lwr", MipsLWR, GPR32Opnd, mem_mm_12>,
140 LWL_FM_MM<0x1>;
141 def SWL_MM : StoreLeftRightMM<"swl", MipsSWL, GPR32Opnd, mem_mm_12>,
142 LWL_FM_MM<0x8>;
143 def SWR_MM : StoreLeftRightMM<"swr", MipsSWR, GPR32Opnd, mem_mm_12>,
144 LWL_FM_MM<0x9>;
Vladimir Medice0fbb442013-09-06 12:41:17 +0000145
146 /// Move Conditional
147 def MOVZ_I_MM : MMRel, CMov_I_I_FT<"movz", GPR32Opnd, GPR32Opnd,
148 NoItinerary>, ADD_FM_MM<0, 0x58>;
149 def MOVN_I_MM : MMRel, CMov_I_I_FT<"movn", GPR32Opnd, GPR32Opnd,
150 NoItinerary>, ADD_FM_MM<0, 0x18>;
151 def MOVT_I_MM : MMRel, CMov_F_I_FT<"movt", GPR32Opnd, IIAlu>,
152 CMov_F_I_FM_MM<0x25>;
153 def MOVF_I_MM : MMRel, CMov_F_I_FT<"movf", GPR32Opnd, IIAlu>,
154 CMov_F_I_FM_MM<0x5>;
Vladimir Medic457ba562013-09-06 12:53:21 +0000155
156 /// Move to/from HI/LO
157 def MTHI_MM : MMRel, MoveToLOHI<"mthi", GPR32Opnd, [HI0]>,
158 MTLO_FM_MM<0x0b5>;
159 def MTLO_MM : MMRel, MoveToLOHI<"mtlo", GPR32Opnd, [LO0]>,
160 MTLO_FM_MM<0x0f5>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000161 def MFHI_MM : MMRel, MoveFromLOHI<"mfhi", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000162 MFLO_FM_MM<0x035>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000163 def MFLO_MM : MMRel, MoveFromLOHI<"mflo", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000164 MFLO_FM_MM<0x075>;
Vladimir Medicb936da12013-09-06 13:08:00 +0000165
166 /// Multiply Add/Sub Instructions
167 def MADD_MM : MMRel, MArithR<"madd", 1>, MULT_FM_MM<0x32c>;
168 def MADDU_MM : MMRel, MArithR<"maddu", 1>, MULT_FM_MM<0x36c>;
169 def MSUB_MM : MMRel, MArithR<"msub">, MULT_FM_MM<0x3ac>;
170 def MSUBU_MM : MMRel, MArithR<"msubu">, MULT_FM_MM<0x3ec>;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000171
172 /// Count Leading
173 def CLZ_MM : MMRel, CountLeading0<"clz", GPR32Opnd>, CLO_FM_MM<0x16c>;
174 def CLO_MM : MMRel, CountLeading1<"clo", GPR32Opnd>, CLO_FM_MM<0x12c>;
175
176 /// Sign Ext In Register Instructions.
177 def SEB_MM : MMRel, SignExtInReg<"seb", i8, GPR32Opnd>, SEB_FM_MM<0x0ac>;
178 def SEH_MM : MMRel, SignExtInReg<"seh", i16, GPR32Opnd>, SEB_FM_MM<0x0ec>;
179
180 /// Word Swap Bytes Within Halfwords
181 def WSBH_MM : MMRel, SubwordSwap<"wsbh", GPR32Opnd>, SEB_FM_MM<0x1ec>;
182
183 def EXT_MM : MMRel, ExtBase<"ext", GPR32Opnd, uimm5, MipsExt>,
184 EXT_FM_MM<0x2c>;
185 def INS_MM : MMRel, InsBase<"ins", GPR32Opnd, uimm5, MipsIns>,
186 EXT_FM_MM<0x0c>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000187
188 /// Jump Instructions
189 let DecoderMethod = "DecodeJumpTargetMM" in {
190 def J_MM : MMRel, JumpFJ<jmptarget_mm, "j", br, bb, "j">,
191 J_FM_MM<0x35>;
192 def JAL_MM : MMRel, JumpLink<"jal", calltarget_mm>, J_FM_MM<0x3d>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000193 }
194 def JR_MM : MMRel, IndirectBranch<"jr", GPR32Opnd>, JR_FM_MM<0x3c>;
195 def JALR_MM : MMRel, JumpLinkReg<"jalr", GPR32Opnd>, JALR_FM_MM<0x03c>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000196 def RET_MM : MMRel, RetBase<"ret", GPR32Opnd>, JR_FM_MM<0x3c>;
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000197
198 /// Branch Instructions
199 def BEQ_MM : MMRel, CBranch<"beq", brtarget_mm, seteq, GPR32Opnd>,
200 BEQ_FM_MM<0x25>;
201 def BNE_MM : MMRel, CBranch<"bne", brtarget_mm, setne, GPR32Opnd>,
202 BEQ_FM_MM<0x2d>;
203 def BGEZ_MM : MMRel, CBranchZero<"bgez", brtarget_mm, setge, GPR32Opnd>,
204 BGEZ_FM_MM<0x2>;
205 def BGTZ_MM : MMRel, CBranchZero<"bgtz", brtarget_mm, setgt, GPR32Opnd>,
206 BGEZ_FM_MM<0x6>;
207 def BLEZ_MM : MMRel, CBranchZero<"blez", brtarget_mm, setle, GPR32Opnd>,
208 BGEZ_FM_MM<0x4>;
209 def BLTZ_MM : MMRel, CBranchZero<"bltz", brtarget_mm, setlt, GPR32Opnd>,
210 BGEZ_FM_MM<0x0>;
211 def BGEZAL_MM : MMRel, BGEZAL_FT<"bgezal", brtarget_mm, GPR32Opnd>,
212 BGEZAL_FM_MM<0x03>;
213 def BLTZAL_MM : MMRel, BGEZAL_FT<"bltzal", brtarget_mm, GPR32Opnd>,
214 BGEZAL_FM_MM<0x01>;
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000215
216 /// Trap Instructions
217 def TEQ_MM : MMRel, TEQ_FT<"teq", GPR32Opnd>, TEQ_FM_MM<0x0>;
218 def TGE_MM : MMRel, TEQ_FT<"tge", GPR32Opnd>, TEQ_FM_MM<0x08>;
219 def TGEU_MM : MMRel, TEQ_FT<"tgeu", GPR32Opnd>, TEQ_FM_MM<0x10>;
220 def TLT_MM : MMRel, TEQ_FT<"tlt", GPR32Opnd>, TEQ_FM_MM<0x20>;
221 def TLTU_MM : MMRel, TEQ_FT<"tltu", GPR32Opnd>, TEQ_FM_MM<0x28>;
222 def TNE_MM : MMRel, TEQ_FT<"tne", GPR32Opnd>, TEQ_FM_MM<0x30>;
Zoran Jovanovicccb70ca2013-11-13 13:15:03 +0000223
224 def TEQI_MM : MMRel, TEQI_FT<"teqi", GPR32Opnd>, TEQI_FM_MM<0x0e>;
225 def TGEI_MM : MMRel, TEQI_FT<"tgei", GPR32Opnd>, TEQI_FM_MM<0x09>;
226 def TGEIU_MM : MMRel, TEQI_FT<"tgeiu", GPR32Opnd>, TEQI_FM_MM<0x0b>;
227 def TLTI_MM : MMRel, TEQI_FT<"tlti", GPR32Opnd>, TEQI_FM_MM<0x08>;
228 def TLTIU_MM : MMRel, TEQI_FT<"tltiu", GPR32Opnd>, TEQI_FM_MM<0x0a>;
229 def TNEI_MM : MMRel, TEQI_FT<"tnei", GPR32Opnd>, TEQI_FM_MM<0x0c>;
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000230
231 /// Load-linked, Store-conditional
232 def LL_MM : LLBaseMM<"ll", GPR32Opnd>, LL_FM_MM<0x3>;
233 def SC_MM : SCBaseMM<"sc", GPR32Opnd>, LL_FM_MM<0xb>;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000234}