Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2008 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Eric Anholt <eric@anholt.net> |
| 25 | * |
| 26 | */ |
| 27 | |
| 28 | #include "drmP.h" |
| 29 | #include "drm.h" |
| 30 | #include "i915_drm.h" |
| 31 | #include "i915_drv.h" |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 32 | #include "i915_trace.h" |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 33 | #include "intel_drv.h" |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 34 | #include <linux/swap.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 35 | #include <linux/pci.h> |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 36 | |
Eric Anholt | 28dfe52 | 2008-11-13 15:00:55 -0800 | [diff] [blame] | 37 | #define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT)) |
| 38 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 39 | static void i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj); |
| 40 | static void i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj); |
| 41 | static void i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 42 | static int i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, |
| 43 | int write); |
| 44 | static int i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj, |
| 45 | uint64_t offset, |
| 46 | uint64_t size); |
| 47 | static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 48 | static int i915_gem_object_wait_rendering(struct drm_gem_object *obj); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 49 | static int i915_gem_object_bind_to_gtt(struct drm_gem_object *obj, |
| 50 | unsigned alignment); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 51 | static void i915_gem_clear_fence_reg(struct drm_gem_object *obj); |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 52 | static int i915_gem_evict_something(struct drm_device *dev, int min_size); |
Chris Wilson | ab5ee57 | 2009-09-20 19:25:47 +0100 | [diff] [blame] | 53 | static int i915_gem_evict_from_inactive_list(struct drm_device *dev); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 54 | static int i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj, |
| 55 | struct drm_i915_gem_pwrite *args, |
| 56 | struct drm_file *file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 57 | |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 58 | static LIST_HEAD(shrink_list); |
| 59 | static DEFINE_SPINLOCK(shrink_list_lock); |
| 60 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 61 | int i915_gem_do_init(struct drm_device *dev, unsigned long start, |
| 62 | unsigned long end) |
| 63 | { |
| 64 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 65 | |
| 66 | if (start >= end || |
| 67 | (start & (PAGE_SIZE - 1)) != 0 || |
| 68 | (end & (PAGE_SIZE - 1)) != 0) { |
| 69 | return -EINVAL; |
| 70 | } |
| 71 | |
| 72 | drm_mm_init(&dev_priv->mm.gtt_space, start, |
| 73 | end - start); |
| 74 | |
| 75 | dev->gtt_total = (uint32_t) (end - start); |
| 76 | |
| 77 | return 0; |
| 78 | } |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 79 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 80 | int |
| 81 | i915_gem_init_ioctl(struct drm_device *dev, void *data, |
| 82 | struct drm_file *file_priv) |
| 83 | { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 84 | struct drm_i915_gem_init *args = data; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 85 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 86 | |
| 87 | mutex_lock(&dev->struct_mutex); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 88 | ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 89 | mutex_unlock(&dev->struct_mutex); |
| 90 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 91 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 92 | } |
| 93 | |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 94 | int |
| 95 | i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data, |
| 96 | struct drm_file *file_priv) |
| 97 | { |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 98 | struct drm_i915_gem_get_aperture *args = data; |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 99 | |
| 100 | if (!(dev->driver->driver_features & DRIVER_GEM)) |
| 101 | return -ENODEV; |
| 102 | |
| 103 | args->aper_size = dev->gtt_total; |
Keith Packard | 2678d9d | 2008-11-20 22:54:54 -0800 | [diff] [blame] | 104 | args->aper_available_size = (args->aper_size - |
| 105 | atomic_read(&dev->pin_memory)); |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 106 | |
| 107 | return 0; |
| 108 | } |
| 109 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 110 | |
| 111 | /** |
| 112 | * Creates a new mm object and returns a handle to it. |
| 113 | */ |
| 114 | int |
| 115 | i915_gem_create_ioctl(struct drm_device *dev, void *data, |
| 116 | struct drm_file *file_priv) |
| 117 | { |
| 118 | struct drm_i915_gem_create *args = data; |
| 119 | struct drm_gem_object *obj; |
Pekka Paalanen | a1a2d1d | 2009-08-23 12:40:55 +0300 | [diff] [blame] | 120 | int ret; |
| 121 | u32 handle; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 122 | |
| 123 | args->size = roundup(args->size, PAGE_SIZE); |
| 124 | |
| 125 | /* Allocate the new object */ |
| 126 | obj = drm_gem_object_alloc(dev, args->size); |
| 127 | if (obj == NULL) |
| 128 | return -ENOMEM; |
| 129 | |
| 130 | ret = drm_gem_handle_create(file_priv, obj, &handle); |
Luca Barbieri | bc9025b | 2010-02-09 05:49:12 +0000 | [diff] [blame] | 131 | drm_gem_object_handle_unreference_unlocked(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 132 | |
| 133 | if (ret) |
| 134 | return ret; |
| 135 | |
| 136 | args->handle = handle; |
| 137 | |
| 138 | return 0; |
| 139 | } |
| 140 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 141 | static inline int |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 142 | fast_shmem_read(struct page **pages, |
| 143 | loff_t page_base, int page_offset, |
| 144 | char __user *data, |
| 145 | int length) |
| 146 | { |
| 147 | char __iomem *vaddr; |
Florian Mickler | 2bc43b5 | 2009-04-06 22:55:41 +0200 | [diff] [blame] | 148 | int unwritten; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 149 | |
| 150 | vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0); |
| 151 | if (vaddr == NULL) |
| 152 | return -ENOMEM; |
Florian Mickler | 2bc43b5 | 2009-04-06 22:55:41 +0200 | [diff] [blame] | 153 | unwritten = __copy_to_user_inatomic(data, vaddr + page_offset, length); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 154 | kunmap_atomic(vaddr, KM_USER0); |
| 155 | |
Florian Mickler | 2bc43b5 | 2009-04-06 22:55:41 +0200 | [diff] [blame] | 156 | if (unwritten) |
| 157 | return -EFAULT; |
| 158 | |
| 159 | return 0; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 160 | } |
| 161 | |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 162 | static int i915_gem_object_needs_bit17_swizzle(struct drm_gem_object *obj) |
| 163 | { |
| 164 | drm_i915_private_t *dev_priv = obj->dev->dev_private; |
| 165 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 166 | |
| 167 | return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 && |
| 168 | obj_priv->tiling_mode != I915_TILING_NONE; |
| 169 | } |
| 170 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 171 | static inline int |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 172 | slow_shmem_copy(struct page *dst_page, |
| 173 | int dst_offset, |
| 174 | struct page *src_page, |
| 175 | int src_offset, |
| 176 | int length) |
| 177 | { |
| 178 | char *dst_vaddr, *src_vaddr; |
| 179 | |
| 180 | dst_vaddr = kmap_atomic(dst_page, KM_USER0); |
| 181 | if (dst_vaddr == NULL) |
| 182 | return -ENOMEM; |
| 183 | |
| 184 | src_vaddr = kmap_atomic(src_page, KM_USER1); |
| 185 | if (src_vaddr == NULL) { |
| 186 | kunmap_atomic(dst_vaddr, KM_USER0); |
| 187 | return -ENOMEM; |
| 188 | } |
| 189 | |
| 190 | memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length); |
| 191 | |
| 192 | kunmap_atomic(src_vaddr, KM_USER1); |
| 193 | kunmap_atomic(dst_vaddr, KM_USER0); |
| 194 | |
| 195 | return 0; |
| 196 | } |
| 197 | |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 198 | static inline int |
| 199 | slow_shmem_bit17_copy(struct page *gpu_page, |
| 200 | int gpu_offset, |
| 201 | struct page *cpu_page, |
| 202 | int cpu_offset, |
| 203 | int length, |
| 204 | int is_read) |
| 205 | { |
| 206 | char *gpu_vaddr, *cpu_vaddr; |
| 207 | |
| 208 | /* Use the unswizzled path if this page isn't affected. */ |
| 209 | if ((page_to_phys(gpu_page) & (1 << 17)) == 0) { |
| 210 | if (is_read) |
| 211 | return slow_shmem_copy(cpu_page, cpu_offset, |
| 212 | gpu_page, gpu_offset, length); |
| 213 | else |
| 214 | return slow_shmem_copy(gpu_page, gpu_offset, |
| 215 | cpu_page, cpu_offset, length); |
| 216 | } |
| 217 | |
| 218 | gpu_vaddr = kmap_atomic(gpu_page, KM_USER0); |
| 219 | if (gpu_vaddr == NULL) |
| 220 | return -ENOMEM; |
| 221 | |
| 222 | cpu_vaddr = kmap_atomic(cpu_page, KM_USER1); |
| 223 | if (cpu_vaddr == NULL) { |
| 224 | kunmap_atomic(gpu_vaddr, KM_USER0); |
| 225 | return -ENOMEM; |
| 226 | } |
| 227 | |
| 228 | /* Copy the data, XORing A6 with A17 (1). The user already knows he's |
| 229 | * XORing with the other bits (A9 for Y, A9 and A10 for X) |
| 230 | */ |
| 231 | while (length > 0) { |
| 232 | int cacheline_end = ALIGN(gpu_offset + 1, 64); |
| 233 | int this_length = min(cacheline_end - gpu_offset, length); |
| 234 | int swizzled_gpu_offset = gpu_offset ^ 64; |
| 235 | |
| 236 | if (is_read) { |
| 237 | memcpy(cpu_vaddr + cpu_offset, |
| 238 | gpu_vaddr + swizzled_gpu_offset, |
| 239 | this_length); |
| 240 | } else { |
| 241 | memcpy(gpu_vaddr + swizzled_gpu_offset, |
| 242 | cpu_vaddr + cpu_offset, |
| 243 | this_length); |
| 244 | } |
| 245 | cpu_offset += this_length; |
| 246 | gpu_offset += this_length; |
| 247 | length -= this_length; |
| 248 | } |
| 249 | |
| 250 | kunmap_atomic(cpu_vaddr, KM_USER1); |
| 251 | kunmap_atomic(gpu_vaddr, KM_USER0); |
| 252 | |
| 253 | return 0; |
| 254 | } |
| 255 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 256 | /** |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 257 | * This is the fast shmem pread path, which attempts to copy_from_user directly |
| 258 | * from the backing pages of the object to the user's address space. On a |
| 259 | * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow(). |
| 260 | */ |
| 261 | static int |
| 262 | i915_gem_shmem_pread_fast(struct drm_device *dev, struct drm_gem_object *obj, |
| 263 | struct drm_i915_gem_pread *args, |
| 264 | struct drm_file *file_priv) |
| 265 | { |
| 266 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 267 | ssize_t remain; |
| 268 | loff_t offset, page_base; |
| 269 | char __user *user_data; |
| 270 | int page_offset, page_length; |
| 271 | int ret; |
| 272 | |
| 273 | user_data = (char __user *) (uintptr_t) args->data_ptr; |
| 274 | remain = args->size; |
| 275 | |
| 276 | mutex_lock(&dev->struct_mutex); |
| 277 | |
Chris Wilson | 4bdadb9 | 2010-01-27 13:36:32 +0000 | [diff] [blame] | 278 | ret = i915_gem_object_get_pages(obj, 0); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 279 | if (ret != 0) |
| 280 | goto fail_unlock; |
| 281 | |
| 282 | ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset, |
| 283 | args->size); |
| 284 | if (ret != 0) |
| 285 | goto fail_put_pages; |
| 286 | |
| 287 | obj_priv = obj->driver_private; |
| 288 | offset = args->offset; |
| 289 | |
| 290 | while (remain > 0) { |
| 291 | /* Operation in this page |
| 292 | * |
| 293 | * page_base = page offset within aperture |
| 294 | * page_offset = offset within page |
| 295 | * page_length = bytes to copy for this page |
| 296 | */ |
| 297 | page_base = (offset & ~(PAGE_SIZE-1)); |
| 298 | page_offset = offset & (PAGE_SIZE-1); |
| 299 | page_length = remain; |
| 300 | if ((page_offset + remain) > PAGE_SIZE) |
| 301 | page_length = PAGE_SIZE - page_offset; |
| 302 | |
| 303 | ret = fast_shmem_read(obj_priv->pages, |
| 304 | page_base, page_offset, |
| 305 | user_data, page_length); |
| 306 | if (ret) |
| 307 | goto fail_put_pages; |
| 308 | |
| 309 | remain -= page_length; |
| 310 | user_data += page_length; |
| 311 | offset += page_length; |
| 312 | } |
| 313 | |
| 314 | fail_put_pages: |
| 315 | i915_gem_object_put_pages(obj); |
| 316 | fail_unlock: |
| 317 | mutex_unlock(&dev->struct_mutex); |
| 318 | |
| 319 | return ret; |
| 320 | } |
| 321 | |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 322 | static int |
| 323 | i915_gem_object_get_pages_or_evict(struct drm_gem_object *obj) |
| 324 | { |
| 325 | int ret; |
| 326 | |
Chris Wilson | 4bdadb9 | 2010-01-27 13:36:32 +0000 | [diff] [blame] | 327 | ret = i915_gem_object_get_pages(obj, __GFP_NORETRY | __GFP_NOWARN); |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 328 | |
| 329 | /* If we've insufficient memory to map in the pages, attempt |
| 330 | * to make some space by throwing out some old buffers. |
| 331 | */ |
| 332 | if (ret == -ENOMEM) { |
| 333 | struct drm_device *dev = obj->dev; |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 334 | |
| 335 | ret = i915_gem_evict_something(dev, obj->size); |
| 336 | if (ret) |
| 337 | return ret; |
| 338 | |
Chris Wilson | 4bdadb9 | 2010-01-27 13:36:32 +0000 | [diff] [blame] | 339 | ret = i915_gem_object_get_pages(obj, 0); |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 340 | } |
| 341 | |
| 342 | return ret; |
| 343 | } |
| 344 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 345 | /** |
| 346 | * This is the fallback shmem pread path, which allocates temporary storage |
| 347 | * in kernel space to copy_to_user into outside of the struct_mutex, so we |
| 348 | * can copy out of the object's backing pages while holding the struct mutex |
| 349 | * and not take page faults. |
| 350 | */ |
| 351 | static int |
| 352 | i915_gem_shmem_pread_slow(struct drm_device *dev, struct drm_gem_object *obj, |
| 353 | struct drm_i915_gem_pread *args, |
| 354 | struct drm_file *file_priv) |
| 355 | { |
| 356 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 357 | struct mm_struct *mm = current->mm; |
| 358 | struct page **user_pages; |
| 359 | ssize_t remain; |
| 360 | loff_t offset, pinned_pages, i; |
| 361 | loff_t first_data_page, last_data_page, num_pages; |
| 362 | int shmem_page_index, shmem_page_offset; |
| 363 | int data_page_index, data_page_offset; |
| 364 | int page_length; |
| 365 | int ret; |
| 366 | uint64_t data_ptr = args->data_ptr; |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 367 | int do_bit17_swizzling; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 368 | |
| 369 | remain = args->size; |
| 370 | |
| 371 | /* Pin the user pages containing the data. We can't fault while |
| 372 | * holding the struct mutex, yet we want to hold it while |
| 373 | * dereferencing the user data. |
| 374 | */ |
| 375 | first_data_page = data_ptr / PAGE_SIZE; |
| 376 | last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE; |
| 377 | num_pages = last_data_page - first_data_page + 1; |
| 378 | |
Jesse Barnes | 8e7d2b2 | 2009-05-08 16:13:25 -0700 | [diff] [blame] | 379 | user_pages = drm_calloc_large(num_pages, sizeof(struct page *)); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 380 | if (user_pages == NULL) |
| 381 | return -ENOMEM; |
| 382 | |
| 383 | down_read(&mm->mmap_sem); |
| 384 | pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr, |
Eric Anholt | e5e9ecd | 2009-04-07 16:01:22 -0700 | [diff] [blame] | 385 | num_pages, 1, 0, user_pages, NULL); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 386 | up_read(&mm->mmap_sem); |
| 387 | if (pinned_pages < num_pages) { |
| 388 | ret = -EFAULT; |
| 389 | goto fail_put_user_pages; |
| 390 | } |
| 391 | |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 392 | do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj); |
| 393 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 394 | mutex_lock(&dev->struct_mutex); |
| 395 | |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 396 | ret = i915_gem_object_get_pages_or_evict(obj); |
| 397 | if (ret) |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 398 | goto fail_unlock; |
| 399 | |
| 400 | ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset, |
| 401 | args->size); |
| 402 | if (ret != 0) |
| 403 | goto fail_put_pages; |
| 404 | |
| 405 | obj_priv = obj->driver_private; |
| 406 | offset = args->offset; |
| 407 | |
| 408 | while (remain > 0) { |
| 409 | /* Operation in this page |
| 410 | * |
| 411 | * shmem_page_index = page number within shmem file |
| 412 | * shmem_page_offset = offset within page in shmem file |
| 413 | * data_page_index = page number in get_user_pages return |
| 414 | * data_page_offset = offset with data_page_index page. |
| 415 | * page_length = bytes to copy for this page |
| 416 | */ |
| 417 | shmem_page_index = offset / PAGE_SIZE; |
| 418 | shmem_page_offset = offset & ~PAGE_MASK; |
| 419 | data_page_index = data_ptr / PAGE_SIZE - first_data_page; |
| 420 | data_page_offset = data_ptr & ~PAGE_MASK; |
| 421 | |
| 422 | page_length = remain; |
| 423 | if ((shmem_page_offset + page_length) > PAGE_SIZE) |
| 424 | page_length = PAGE_SIZE - shmem_page_offset; |
| 425 | if ((data_page_offset + page_length) > PAGE_SIZE) |
| 426 | page_length = PAGE_SIZE - data_page_offset; |
| 427 | |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 428 | if (do_bit17_swizzling) { |
| 429 | ret = slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index], |
| 430 | shmem_page_offset, |
| 431 | user_pages[data_page_index], |
| 432 | data_page_offset, |
| 433 | page_length, |
| 434 | 1); |
| 435 | } else { |
| 436 | ret = slow_shmem_copy(user_pages[data_page_index], |
| 437 | data_page_offset, |
| 438 | obj_priv->pages[shmem_page_index], |
| 439 | shmem_page_offset, |
| 440 | page_length); |
| 441 | } |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 442 | if (ret) |
| 443 | goto fail_put_pages; |
| 444 | |
| 445 | remain -= page_length; |
| 446 | data_ptr += page_length; |
| 447 | offset += page_length; |
| 448 | } |
| 449 | |
| 450 | fail_put_pages: |
| 451 | i915_gem_object_put_pages(obj); |
| 452 | fail_unlock: |
| 453 | mutex_unlock(&dev->struct_mutex); |
| 454 | fail_put_user_pages: |
| 455 | for (i = 0; i < pinned_pages; i++) { |
| 456 | SetPageDirty(user_pages[i]); |
| 457 | page_cache_release(user_pages[i]); |
| 458 | } |
Jesse Barnes | 8e7d2b2 | 2009-05-08 16:13:25 -0700 | [diff] [blame] | 459 | drm_free_large(user_pages); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 460 | |
| 461 | return ret; |
| 462 | } |
| 463 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 464 | /** |
| 465 | * Reads data from the object referenced by handle. |
| 466 | * |
| 467 | * On error, the contents of *data are undefined. |
| 468 | */ |
| 469 | int |
| 470 | i915_gem_pread_ioctl(struct drm_device *dev, void *data, |
| 471 | struct drm_file *file_priv) |
| 472 | { |
| 473 | struct drm_i915_gem_pread *args = data; |
| 474 | struct drm_gem_object *obj; |
| 475 | struct drm_i915_gem_object *obj_priv; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 476 | int ret; |
| 477 | |
| 478 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
| 479 | if (obj == NULL) |
| 480 | return -EBADF; |
| 481 | obj_priv = obj->driver_private; |
| 482 | |
| 483 | /* Bounds check source. |
| 484 | * |
| 485 | * XXX: This could use review for overflow issues... |
| 486 | */ |
| 487 | if (args->offset > obj->size || args->size > obj->size || |
| 488 | args->offset + args->size > obj->size) { |
Luca Barbieri | bc9025b | 2010-02-09 05:49:12 +0000 | [diff] [blame] | 489 | drm_gem_object_unreference_unlocked(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 490 | return -EINVAL; |
| 491 | } |
| 492 | |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 493 | if (i915_gem_object_needs_bit17_swizzle(obj)) { |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 494 | ret = i915_gem_shmem_pread_slow(dev, obj, args, file_priv); |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 495 | } else { |
| 496 | ret = i915_gem_shmem_pread_fast(dev, obj, args, file_priv); |
| 497 | if (ret != 0) |
| 498 | ret = i915_gem_shmem_pread_slow(dev, obj, args, |
| 499 | file_priv); |
| 500 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 501 | |
Luca Barbieri | bc9025b | 2010-02-09 05:49:12 +0000 | [diff] [blame] | 502 | drm_gem_object_unreference_unlocked(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 503 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 504 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 505 | } |
| 506 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 507 | /* This is the fast write path which cannot handle |
| 508 | * page faults in the source data |
Linus Torvalds | 9b7530cc | 2008-10-20 14:16:43 -0700 | [diff] [blame] | 509 | */ |
Linus Torvalds | 9b7530cc | 2008-10-20 14:16:43 -0700 | [diff] [blame] | 510 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 511 | static inline int |
| 512 | fast_user_write(struct io_mapping *mapping, |
| 513 | loff_t page_base, int page_offset, |
| 514 | char __user *user_data, |
| 515 | int length) |
| 516 | { |
| 517 | char *vaddr_atomic; |
| 518 | unsigned long unwritten; |
| 519 | |
| 520 | vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base); |
| 521 | unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset, |
| 522 | user_data, length); |
| 523 | io_mapping_unmap_atomic(vaddr_atomic); |
| 524 | if (unwritten) |
| 525 | return -EFAULT; |
Linus Torvalds | 9b7530cc | 2008-10-20 14:16:43 -0700 | [diff] [blame] | 526 | return 0; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 527 | } |
| 528 | |
| 529 | /* Here's the write path which can sleep for |
| 530 | * page faults |
| 531 | */ |
| 532 | |
| 533 | static inline int |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 534 | slow_kernel_write(struct io_mapping *mapping, |
| 535 | loff_t gtt_base, int gtt_offset, |
| 536 | struct page *user_page, int user_offset, |
| 537 | int length) |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 538 | { |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 539 | char *src_vaddr, *dst_vaddr; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 540 | unsigned long unwritten; |
| 541 | |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 542 | dst_vaddr = io_mapping_map_atomic_wc(mapping, gtt_base); |
| 543 | src_vaddr = kmap_atomic(user_page, KM_USER1); |
| 544 | unwritten = __copy_from_user_inatomic_nocache(dst_vaddr + gtt_offset, |
| 545 | src_vaddr + user_offset, |
| 546 | length); |
| 547 | kunmap_atomic(src_vaddr, KM_USER1); |
| 548 | io_mapping_unmap_atomic(dst_vaddr); |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 549 | if (unwritten) |
| 550 | return -EFAULT; |
| 551 | return 0; |
Linus Torvalds | 9b7530cc | 2008-10-20 14:16:43 -0700 | [diff] [blame] | 552 | } |
| 553 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 554 | static inline int |
| 555 | fast_shmem_write(struct page **pages, |
| 556 | loff_t page_base, int page_offset, |
| 557 | char __user *data, |
| 558 | int length) |
| 559 | { |
| 560 | char __iomem *vaddr; |
Dave Airlie | d008877 | 2009-03-28 20:29:48 -0400 | [diff] [blame] | 561 | unsigned long unwritten; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 562 | |
| 563 | vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0); |
| 564 | if (vaddr == NULL) |
| 565 | return -ENOMEM; |
Dave Airlie | d008877 | 2009-03-28 20:29:48 -0400 | [diff] [blame] | 566 | unwritten = __copy_from_user_inatomic(vaddr + page_offset, data, length); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 567 | kunmap_atomic(vaddr, KM_USER0); |
| 568 | |
Dave Airlie | d008877 | 2009-03-28 20:29:48 -0400 | [diff] [blame] | 569 | if (unwritten) |
| 570 | return -EFAULT; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 571 | return 0; |
| 572 | } |
| 573 | |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 574 | /** |
| 575 | * This is the fast pwrite path, where we copy the data directly from the |
| 576 | * user into the GTT, uncached. |
| 577 | */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 578 | static int |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 579 | i915_gem_gtt_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj, |
| 580 | struct drm_i915_gem_pwrite *args, |
| 581 | struct drm_file *file_priv) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 582 | { |
| 583 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 584 | drm_i915_private_t *dev_priv = dev->dev_private; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 585 | ssize_t remain; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 586 | loff_t offset, page_base; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 587 | char __user *user_data; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 588 | int page_offset, page_length; |
| 589 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 590 | |
| 591 | user_data = (char __user *) (uintptr_t) args->data_ptr; |
| 592 | remain = args->size; |
| 593 | if (!access_ok(VERIFY_READ, user_data, remain)) |
| 594 | return -EFAULT; |
| 595 | |
| 596 | |
| 597 | mutex_lock(&dev->struct_mutex); |
| 598 | ret = i915_gem_object_pin(obj, 0); |
| 599 | if (ret) { |
| 600 | mutex_unlock(&dev->struct_mutex); |
| 601 | return ret; |
| 602 | } |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 603 | ret = i915_gem_object_set_to_gtt_domain(obj, 1); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 604 | if (ret) |
| 605 | goto fail; |
| 606 | |
| 607 | obj_priv = obj->driver_private; |
| 608 | offset = obj_priv->gtt_offset + args->offset; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 609 | |
| 610 | while (remain > 0) { |
| 611 | /* Operation in this page |
| 612 | * |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 613 | * page_base = page offset within aperture |
| 614 | * page_offset = offset within page |
| 615 | * page_length = bytes to copy for this page |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 616 | */ |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 617 | page_base = (offset & ~(PAGE_SIZE-1)); |
| 618 | page_offset = offset & (PAGE_SIZE-1); |
| 619 | page_length = remain; |
| 620 | if ((page_offset + remain) > PAGE_SIZE) |
| 621 | page_length = PAGE_SIZE - page_offset; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 622 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 623 | ret = fast_user_write (dev_priv->mm.gtt_mapping, page_base, |
| 624 | page_offset, user_data, page_length); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 625 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 626 | /* If we get a fault while copying data, then (presumably) our |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 627 | * source page isn't available. Return the error and we'll |
| 628 | * retry in the slow path. |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 629 | */ |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 630 | if (ret) |
| 631 | goto fail; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 632 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 633 | remain -= page_length; |
| 634 | user_data += page_length; |
| 635 | offset += page_length; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 636 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 637 | |
| 638 | fail: |
| 639 | i915_gem_object_unpin(obj); |
| 640 | mutex_unlock(&dev->struct_mutex); |
| 641 | |
| 642 | return ret; |
| 643 | } |
| 644 | |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 645 | /** |
| 646 | * This is the fallback GTT pwrite path, which uses get_user_pages to pin |
| 647 | * the memory and maps it using kmap_atomic for copying. |
| 648 | * |
| 649 | * This code resulted in x11perf -rgb10text consuming about 10% more CPU |
| 650 | * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit). |
| 651 | */ |
Eric Anholt | 3043c60 | 2008-10-02 12:24:47 -0700 | [diff] [blame] | 652 | static int |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 653 | i915_gem_gtt_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj, |
| 654 | struct drm_i915_gem_pwrite *args, |
| 655 | struct drm_file *file_priv) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 656 | { |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 657 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 658 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 659 | ssize_t remain; |
| 660 | loff_t gtt_page_base, offset; |
| 661 | loff_t first_data_page, last_data_page, num_pages; |
| 662 | loff_t pinned_pages, i; |
| 663 | struct page **user_pages; |
| 664 | struct mm_struct *mm = current->mm; |
| 665 | int gtt_page_offset, data_page_offset, data_page_index, page_length; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 666 | int ret; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 667 | uint64_t data_ptr = args->data_ptr; |
| 668 | |
| 669 | remain = args->size; |
| 670 | |
| 671 | /* Pin the user pages containing the data. We can't fault while |
| 672 | * holding the struct mutex, and all of the pwrite implementations |
| 673 | * want to hold it while dereferencing the user data. |
| 674 | */ |
| 675 | first_data_page = data_ptr / PAGE_SIZE; |
| 676 | last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE; |
| 677 | num_pages = last_data_page - first_data_page + 1; |
| 678 | |
Jesse Barnes | 8e7d2b2 | 2009-05-08 16:13:25 -0700 | [diff] [blame] | 679 | user_pages = drm_calloc_large(num_pages, sizeof(struct page *)); |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 680 | if (user_pages == NULL) |
| 681 | return -ENOMEM; |
| 682 | |
| 683 | down_read(&mm->mmap_sem); |
| 684 | pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr, |
| 685 | num_pages, 0, 0, user_pages, NULL); |
| 686 | up_read(&mm->mmap_sem); |
| 687 | if (pinned_pages < num_pages) { |
| 688 | ret = -EFAULT; |
| 689 | goto out_unpin_pages; |
| 690 | } |
| 691 | |
| 692 | mutex_lock(&dev->struct_mutex); |
| 693 | ret = i915_gem_object_pin(obj, 0); |
| 694 | if (ret) |
| 695 | goto out_unlock; |
| 696 | |
| 697 | ret = i915_gem_object_set_to_gtt_domain(obj, 1); |
| 698 | if (ret) |
| 699 | goto out_unpin_object; |
| 700 | |
| 701 | obj_priv = obj->driver_private; |
| 702 | offset = obj_priv->gtt_offset + args->offset; |
| 703 | |
| 704 | while (remain > 0) { |
| 705 | /* Operation in this page |
| 706 | * |
| 707 | * gtt_page_base = page offset within aperture |
| 708 | * gtt_page_offset = offset within page in aperture |
| 709 | * data_page_index = page number in get_user_pages return |
| 710 | * data_page_offset = offset with data_page_index page. |
| 711 | * page_length = bytes to copy for this page |
| 712 | */ |
| 713 | gtt_page_base = offset & PAGE_MASK; |
| 714 | gtt_page_offset = offset & ~PAGE_MASK; |
| 715 | data_page_index = data_ptr / PAGE_SIZE - first_data_page; |
| 716 | data_page_offset = data_ptr & ~PAGE_MASK; |
| 717 | |
| 718 | page_length = remain; |
| 719 | if ((gtt_page_offset + page_length) > PAGE_SIZE) |
| 720 | page_length = PAGE_SIZE - gtt_page_offset; |
| 721 | if ((data_page_offset + page_length) > PAGE_SIZE) |
| 722 | page_length = PAGE_SIZE - data_page_offset; |
| 723 | |
| 724 | ret = slow_kernel_write(dev_priv->mm.gtt_mapping, |
| 725 | gtt_page_base, gtt_page_offset, |
| 726 | user_pages[data_page_index], |
| 727 | data_page_offset, |
| 728 | page_length); |
| 729 | |
| 730 | /* If we get a fault while copying data, then (presumably) our |
| 731 | * source page isn't available. Return the error and we'll |
| 732 | * retry in the slow path. |
| 733 | */ |
| 734 | if (ret) |
| 735 | goto out_unpin_object; |
| 736 | |
| 737 | remain -= page_length; |
| 738 | offset += page_length; |
| 739 | data_ptr += page_length; |
| 740 | } |
| 741 | |
| 742 | out_unpin_object: |
| 743 | i915_gem_object_unpin(obj); |
| 744 | out_unlock: |
| 745 | mutex_unlock(&dev->struct_mutex); |
| 746 | out_unpin_pages: |
| 747 | for (i = 0; i < pinned_pages; i++) |
| 748 | page_cache_release(user_pages[i]); |
Jesse Barnes | 8e7d2b2 | 2009-05-08 16:13:25 -0700 | [diff] [blame] | 749 | drm_free_large(user_pages); |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 750 | |
| 751 | return ret; |
| 752 | } |
| 753 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 754 | /** |
| 755 | * This is the fast shmem pwrite path, which attempts to directly |
| 756 | * copy_from_user into the kmapped pages backing the object. |
| 757 | */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 758 | static int |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 759 | i915_gem_shmem_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj, |
| 760 | struct drm_i915_gem_pwrite *args, |
| 761 | struct drm_file *file_priv) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 762 | { |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 763 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 764 | ssize_t remain; |
| 765 | loff_t offset, page_base; |
| 766 | char __user *user_data; |
| 767 | int page_offset, page_length; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 768 | int ret; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 769 | |
| 770 | user_data = (char __user *) (uintptr_t) args->data_ptr; |
| 771 | remain = args->size; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 772 | |
| 773 | mutex_lock(&dev->struct_mutex); |
| 774 | |
Chris Wilson | 4bdadb9 | 2010-01-27 13:36:32 +0000 | [diff] [blame] | 775 | ret = i915_gem_object_get_pages(obj, 0); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 776 | if (ret != 0) |
| 777 | goto fail_unlock; |
| 778 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 779 | ret = i915_gem_object_set_to_cpu_domain(obj, 1); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 780 | if (ret != 0) |
| 781 | goto fail_put_pages; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 782 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 783 | obj_priv = obj->driver_private; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 784 | offset = args->offset; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 785 | obj_priv->dirty = 1; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 786 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 787 | while (remain > 0) { |
| 788 | /* Operation in this page |
| 789 | * |
| 790 | * page_base = page offset within aperture |
| 791 | * page_offset = offset within page |
| 792 | * page_length = bytes to copy for this page |
| 793 | */ |
| 794 | page_base = (offset & ~(PAGE_SIZE-1)); |
| 795 | page_offset = offset & (PAGE_SIZE-1); |
| 796 | page_length = remain; |
| 797 | if ((page_offset + remain) > PAGE_SIZE) |
| 798 | page_length = PAGE_SIZE - page_offset; |
| 799 | |
| 800 | ret = fast_shmem_write(obj_priv->pages, |
| 801 | page_base, page_offset, |
| 802 | user_data, page_length); |
| 803 | if (ret) |
| 804 | goto fail_put_pages; |
| 805 | |
| 806 | remain -= page_length; |
| 807 | user_data += page_length; |
| 808 | offset += page_length; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 809 | } |
| 810 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 811 | fail_put_pages: |
| 812 | i915_gem_object_put_pages(obj); |
| 813 | fail_unlock: |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 814 | mutex_unlock(&dev->struct_mutex); |
| 815 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 816 | return ret; |
| 817 | } |
| 818 | |
| 819 | /** |
| 820 | * This is the fallback shmem pwrite path, which uses get_user_pages to pin |
| 821 | * the memory and maps it using kmap_atomic for copying. |
| 822 | * |
| 823 | * This avoids taking mmap_sem for faulting on the user's address while the |
| 824 | * struct_mutex is held. |
| 825 | */ |
| 826 | static int |
| 827 | i915_gem_shmem_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj, |
| 828 | struct drm_i915_gem_pwrite *args, |
| 829 | struct drm_file *file_priv) |
| 830 | { |
| 831 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 832 | struct mm_struct *mm = current->mm; |
| 833 | struct page **user_pages; |
| 834 | ssize_t remain; |
| 835 | loff_t offset, pinned_pages, i; |
| 836 | loff_t first_data_page, last_data_page, num_pages; |
| 837 | int shmem_page_index, shmem_page_offset; |
| 838 | int data_page_index, data_page_offset; |
| 839 | int page_length; |
| 840 | int ret; |
| 841 | uint64_t data_ptr = args->data_ptr; |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 842 | int do_bit17_swizzling; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 843 | |
| 844 | remain = args->size; |
| 845 | |
| 846 | /* Pin the user pages containing the data. We can't fault while |
| 847 | * holding the struct mutex, and all of the pwrite implementations |
| 848 | * want to hold it while dereferencing the user data. |
| 849 | */ |
| 850 | first_data_page = data_ptr / PAGE_SIZE; |
| 851 | last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE; |
| 852 | num_pages = last_data_page - first_data_page + 1; |
| 853 | |
Jesse Barnes | 8e7d2b2 | 2009-05-08 16:13:25 -0700 | [diff] [blame] | 854 | user_pages = drm_calloc_large(num_pages, sizeof(struct page *)); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 855 | if (user_pages == NULL) |
| 856 | return -ENOMEM; |
| 857 | |
| 858 | down_read(&mm->mmap_sem); |
| 859 | pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr, |
| 860 | num_pages, 0, 0, user_pages, NULL); |
| 861 | up_read(&mm->mmap_sem); |
| 862 | if (pinned_pages < num_pages) { |
| 863 | ret = -EFAULT; |
| 864 | goto fail_put_user_pages; |
| 865 | } |
| 866 | |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 867 | do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj); |
| 868 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 869 | mutex_lock(&dev->struct_mutex); |
| 870 | |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 871 | ret = i915_gem_object_get_pages_or_evict(obj); |
| 872 | if (ret) |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 873 | goto fail_unlock; |
| 874 | |
| 875 | ret = i915_gem_object_set_to_cpu_domain(obj, 1); |
| 876 | if (ret != 0) |
| 877 | goto fail_put_pages; |
| 878 | |
| 879 | obj_priv = obj->driver_private; |
| 880 | offset = args->offset; |
| 881 | obj_priv->dirty = 1; |
| 882 | |
| 883 | while (remain > 0) { |
| 884 | /* Operation in this page |
| 885 | * |
| 886 | * shmem_page_index = page number within shmem file |
| 887 | * shmem_page_offset = offset within page in shmem file |
| 888 | * data_page_index = page number in get_user_pages return |
| 889 | * data_page_offset = offset with data_page_index page. |
| 890 | * page_length = bytes to copy for this page |
| 891 | */ |
| 892 | shmem_page_index = offset / PAGE_SIZE; |
| 893 | shmem_page_offset = offset & ~PAGE_MASK; |
| 894 | data_page_index = data_ptr / PAGE_SIZE - first_data_page; |
| 895 | data_page_offset = data_ptr & ~PAGE_MASK; |
| 896 | |
| 897 | page_length = remain; |
| 898 | if ((shmem_page_offset + page_length) > PAGE_SIZE) |
| 899 | page_length = PAGE_SIZE - shmem_page_offset; |
| 900 | if ((data_page_offset + page_length) > PAGE_SIZE) |
| 901 | page_length = PAGE_SIZE - data_page_offset; |
| 902 | |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 903 | if (do_bit17_swizzling) { |
| 904 | ret = slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index], |
| 905 | shmem_page_offset, |
| 906 | user_pages[data_page_index], |
| 907 | data_page_offset, |
| 908 | page_length, |
| 909 | 0); |
| 910 | } else { |
| 911 | ret = slow_shmem_copy(obj_priv->pages[shmem_page_index], |
| 912 | shmem_page_offset, |
| 913 | user_pages[data_page_index], |
| 914 | data_page_offset, |
| 915 | page_length); |
| 916 | } |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 917 | if (ret) |
| 918 | goto fail_put_pages; |
| 919 | |
| 920 | remain -= page_length; |
| 921 | data_ptr += page_length; |
| 922 | offset += page_length; |
| 923 | } |
| 924 | |
| 925 | fail_put_pages: |
| 926 | i915_gem_object_put_pages(obj); |
| 927 | fail_unlock: |
| 928 | mutex_unlock(&dev->struct_mutex); |
| 929 | fail_put_user_pages: |
| 930 | for (i = 0; i < pinned_pages; i++) |
| 931 | page_cache_release(user_pages[i]); |
Jesse Barnes | 8e7d2b2 | 2009-05-08 16:13:25 -0700 | [diff] [blame] | 932 | drm_free_large(user_pages); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 933 | |
| 934 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 935 | } |
| 936 | |
| 937 | /** |
| 938 | * Writes data to the object referenced by handle. |
| 939 | * |
| 940 | * On error, the contents of the buffer that were to be modified are undefined. |
| 941 | */ |
| 942 | int |
| 943 | i915_gem_pwrite_ioctl(struct drm_device *dev, void *data, |
| 944 | struct drm_file *file_priv) |
| 945 | { |
| 946 | struct drm_i915_gem_pwrite *args = data; |
| 947 | struct drm_gem_object *obj; |
| 948 | struct drm_i915_gem_object *obj_priv; |
| 949 | int ret = 0; |
| 950 | |
| 951 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
| 952 | if (obj == NULL) |
| 953 | return -EBADF; |
| 954 | obj_priv = obj->driver_private; |
| 955 | |
| 956 | /* Bounds check destination. |
| 957 | * |
| 958 | * XXX: This could use review for overflow issues... |
| 959 | */ |
| 960 | if (args->offset > obj->size || args->size > obj->size || |
| 961 | args->offset + args->size > obj->size) { |
Luca Barbieri | bc9025b | 2010-02-09 05:49:12 +0000 | [diff] [blame] | 962 | drm_gem_object_unreference_unlocked(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 963 | return -EINVAL; |
| 964 | } |
| 965 | |
| 966 | /* We can only do the GTT pwrite on untiled buffers, as otherwise |
| 967 | * it would end up going through the fenced access, and we'll get |
| 968 | * different detiling behavior between reading and writing. |
| 969 | * pread/pwrite currently are reading and writing from the CPU |
| 970 | * perspective, requiring manual detiling by the client. |
| 971 | */ |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 972 | if (obj_priv->phys_obj) |
| 973 | ret = i915_gem_phys_pwrite(dev, obj, args, file_priv); |
| 974 | else if (obj_priv->tiling_mode == I915_TILING_NONE && |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 975 | dev->gtt_total != 0) { |
| 976 | ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file_priv); |
| 977 | if (ret == -EFAULT) { |
| 978 | ret = i915_gem_gtt_pwrite_slow(dev, obj, args, |
| 979 | file_priv); |
| 980 | } |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 981 | } else if (i915_gem_object_needs_bit17_swizzle(obj)) { |
| 982 | ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file_priv); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 983 | } else { |
| 984 | ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file_priv); |
| 985 | if (ret == -EFAULT) { |
| 986 | ret = i915_gem_shmem_pwrite_slow(dev, obj, args, |
| 987 | file_priv); |
| 988 | } |
| 989 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 990 | |
| 991 | #if WATCH_PWRITE |
| 992 | if (ret) |
| 993 | DRM_INFO("pwrite failed %d\n", ret); |
| 994 | #endif |
| 995 | |
Luca Barbieri | bc9025b | 2010-02-09 05:49:12 +0000 | [diff] [blame] | 996 | drm_gem_object_unreference_unlocked(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 997 | |
| 998 | return ret; |
| 999 | } |
| 1000 | |
| 1001 | /** |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1002 | * Called when user space prepares to use an object with the CPU, either |
| 1003 | * through the mmap ioctl's mapping or a GTT mapping. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1004 | */ |
| 1005 | int |
| 1006 | i915_gem_set_domain_ioctl(struct drm_device *dev, void *data, |
| 1007 | struct drm_file *file_priv) |
| 1008 | { |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 1009 | struct drm_i915_private *dev_priv = dev->dev_private; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1010 | struct drm_i915_gem_set_domain *args = data; |
| 1011 | struct drm_gem_object *obj; |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 1012 | struct drm_i915_gem_object *obj_priv; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1013 | uint32_t read_domains = args->read_domains; |
| 1014 | uint32_t write_domain = args->write_domain; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1015 | int ret; |
| 1016 | |
| 1017 | if (!(dev->driver->driver_features & DRIVER_GEM)) |
| 1018 | return -ENODEV; |
| 1019 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1020 | /* Only handle setting domains to types used by the CPU. */ |
Chris Wilson | 21d509e | 2009-06-06 09:46:02 +0100 | [diff] [blame] | 1021 | if (write_domain & I915_GEM_GPU_DOMAINS) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1022 | return -EINVAL; |
| 1023 | |
Chris Wilson | 21d509e | 2009-06-06 09:46:02 +0100 | [diff] [blame] | 1024 | if (read_domains & I915_GEM_GPU_DOMAINS) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1025 | return -EINVAL; |
| 1026 | |
| 1027 | /* Having something in the write domain implies it's in the read |
| 1028 | * domain, and only that read domain. Enforce that in the request. |
| 1029 | */ |
| 1030 | if (write_domain != 0 && read_domains != write_domain) |
| 1031 | return -EINVAL; |
| 1032 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1033 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
| 1034 | if (obj == NULL) |
| 1035 | return -EBADF; |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 1036 | obj_priv = obj->driver_private; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1037 | |
| 1038 | mutex_lock(&dev->struct_mutex); |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 1039 | |
| 1040 | intel_mark_busy(dev, obj); |
| 1041 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1042 | #if WATCH_BUF |
Krzysztof Halasa | cfd43c0 | 2009-06-20 00:31:28 +0200 | [diff] [blame] | 1043 | DRM_INFO("set_domain_ioctl %p(%zd), %08x %08x\n", |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1044 | obj, obj->size, read_domains, write_domain); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1045 | #endif |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1046 | if (read_domains & I915_GEM_DOMAIN_GTT) { |
| 1047 | ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0); |
Eric Anholt | 0235439 | 2008-11-26 13:58:13 -0800 | [diff] [blame] | 1048 | |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 1049 | /* Update the LRU on the fence for the CPU access that's |
| 1050 | * about to occur. |
| 1051 | */ |
| 1052 | if (obj_priv->fence_reg != I915_FENCE_REG_NONE) { |
| 1053 | list_move_tail(&obj_priv->fence_list, |
| 1054 | &dev_priv->mm.fence_list); |
| 1055 | } |
| 1056 | |
Eric Anholt | 0235439 | 2008-11-26 13:58:13 -0800 | [diff] [blame] | 1057 | /* Silently promote "you're not bound, there was nothing to do" |
| 1058 | * to success, since the client was just asking us to |
| 1059 | * make sure everything was done. |
| 1060 | */ |
| 1061 | if (ret == -EINVAL) |
| 1062 | ret = 0; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1063 | } else { |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 1064 | ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0); |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1065 | } |
| 1066 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1067 | drm_gem_object_unreference(obj); |
| 1068 | mutex_unlock(&dev->struct_mutex); |
| 1069 | return ret; |
| 1070 | } |
| 1071 | |
| 1072 | /** |
| 1073 | * Called when user space has done writes to this buffer |
| 1074 | */ |
| 1075 | int |
| 1076 | i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data, |
| 1077 | struct drm_file *file_priv) |
| 1078 | { |
| 1079 | struct drm_i915_gem_sw_finish *args = data; |
| 1080 | struct drm_gem_object *obj; |
| 1081 | struct drm_i915_gem_object *obj_priv; |
| 1082 | int ret = 0; |
| 1083 | |
| 1084 | if (!(dev->driver->driver_features & DRIVER_GEM)) |
| 1085 | return -ENODEV; |
| 1086 | |
| 1087 | mutex_lock(&dev->struct_mutex); |
| 1088 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
| 1089 | if (obj == NULL) { |
| 1090 | mutex_unlock(&dev->struct_mutex); |
| 1091 | return -EBADF; |
| 1092 | } |
| 1093 | |
| 1094 | #if WATCH_BUF |
Krzysztof Halasa | cfd43c0 | 2009-06-20 00:31:28 +0200 | [diff] [blame] | 1095 | DRM_INFO("%s: sw_finish %d (%p %zd)\n", |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1096 | __func__, args->handle, obj, obj->size); |
| 1097 | #endif |
| 1098 | obj_priv = obj->driver_private; |
| 1099 | |
| 1100 | /* Pinned buffers may be scanout, so flush the cache */ |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 1101 | if (obj_priv->pin_count) |
| 1102 | i915_gem_object_flush_cpu_write_domain(obj); |
| 1103 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1104 | drm_gem_object_unreference(obj); |
| 1105 | mutex_unlock(&dev->struct_mutex); |
| 1106 | return ret; |
| 1107 | } |
| 1108 | |
| 1109 | /** |
| 1110 | * Maps the contents of an object, returning the address it is mapped |
| 1111 | * into. |
| 1112 | * |
| 1113 | * While the mapping holds a reference on the contents of the object, it doesn't |
| 1114 | * imply a ref on the object itself. |
| 1115 | */ |
| 1116 | int |
| 1117 | i915_gem_mmap_ioctl(struct drm_device *dev, void *data, |
| 1118 | struct drm_file *file_priv) |
| 1119 | { |
| 1120 | struct drm_i915_gem_mmap *args = data; |
| 1121 | struct drm_gem_object *obj; |
| 1122 | loff_t offset; |
| 1123 | unsigned long addr; |
| 1124 | |
| 1125 | if (!(dev->driver->driver_features & DRIVER_GEM)) |
| 1126 | return -ENODEV; |
| 1127 | |
| 1128 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
| 1129 | if (obj == NULL) |
| 1130 | return -EBADF; |
| 1131 | |
| 1132 | offset = args->offset; |
| 1133 | |
| 1134 | down_write(¤t->mm->mmap_sem); |
| 1135 | addr = do_mmap(obj->filp, 0, args->size, |
| 1136 | PROT_READ | PROT_WRITE, MAP_SHARED, |
| 1137 | args->offset); |
| 1138 | up_write(¤t->mm->mmap_sem); |
Luca Barbieri | bc9025b | 2010-02-09 05:49:12 +0000 | [diff] [blame] | 1139 | drm_gem_object_unreference_unlocked(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1140 | if (IS_ERR((void *)addr)) |
| 1141 | return addr; |
| 1142 | |
| 1143 | args->addr_ptr = (uint64_t) addr; |
| 1144 | |
| 1145 | return 0; |
| 1146 | } |
| 1147 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1148 | /** |
| 1149 | * i915_gem_fault - fault a page into the GTT |
| 1150 | * vma: VMA in question |
| 1151 | * vmf: fault info |
| 1152 | * |
| 1153 | * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped |
| 1154 | * from userspace. The fault handler takes care of binding the object to |
| 1155 | * the GTT (if needed), allocating and programming a fence register (again, |
| 1156 | * only if needed based on whether the old reg is still valid or the object |
| 1157 | * is tiled) and inserting a new PTE into the faulting process. |
| 1158 | * |
| 1159 | * Note that the faulting process may involve evicting existing objects |
| 1160 | * from the GTT and/or fence registers to make room. So performance may |
| 1161 | * suffer if the GTT working set is large or there are few fence registers |
| 1162 | * left. |
| 1163 | */ |
| 1164 | int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf) |
| 1165 | { |
| 1166 | struct drm_gem_object *obj = vma->vm_private_data; |
| 1167 | struct drm_device *dev = obj->dev; |
| 1168 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1169 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 1170 | pgoff_t page_offset; |
| 1171 | unsigned long pfn; |
| 1172 | int ret = 0; |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 1173 | bool write = !!(vmf->flags & FAULT_FLAG_WRITE); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1174 | |
| 1175 | /* We don't use vmf->pgoff since that has the fake offset */ |
| 1176 | page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >> |
| 1177 | PAGE_SHIFT; |
| 1178 | |
| 1179 | /* Now bind it into the GTT if needed */ |
| 1180 | mutex_lock(&dev->struct_mutex); |
| 1181 | if (!obj_priv->gtt_space) { |
Chris Wilson | e67b8ce | 2009-09-14 16:50:26 +0100 | [diff] [blame] | 1182 | ret = i915_gem_object_bind_to_gtt(obj, 0); |
Chris Wilson | c715089 | 2009-09-23 00:43:56 +0100 | [diff] [blame] | 1183 | if (ret) |
| 1184 | goto unlock; |
Kristian Høgsberg | 07f4f3e | 2009-05-27 14:37:28 -0400 | [diff] [blame] | 1185 | |
Jesse Barnes | 14b6039 | 2009-05-20 16:47:08 -0400 | [diff] [blame] | 1186 | list_add_tail(&obj_priv->list, &dev_priv->mm.inactive_list); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1187 | |
| 1188 | ret = i915_gem_object_set_to_gtt_domain(obj, write); |
Chris Wilson | c715089 | 2009-09-23 00:43:56 +0100 | [diff] [blame] | 1189 | if (ret) |
| 1190 | goto unlock; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1191 | } |
| 1192 | |
| 1193 | /* Need a new fence register? */ |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 1194 | if (obj_priv->tiling_mode != I915_TILING_NONE) { |
Chris Wilson | 8c4b8c3 | 2009-06-17 22:08:52 +0100 | [diff] [blame] | 1195 | ret = i915_gem_object_get_fence_reg(obj); |
Chris Wilson | c715089 | 2009-09-23 00:43:56 +0100 | [diff] [blame] | 1196 | if (ret) |
| 1197 | goto unlock; |
Eric Anholt | d9ddcb9 | 2009-01-27 10:33:49 -0800 | [diff] [blame] | 1198 | } |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1199 | |
| 1200 | pfn = ((dev->agp->base + obj_priv->gtt_offset) >> PAGE_SHIFT) + |
| 1201 | page_offset; |
| 1202 | |
| 1203 | /* Finally, remap it using the new GTT offset */ |
| 1204 | ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn); |
Chris Wilson | c715089 | 2009-09-23 00:43:56 +0100 | [diff] [blame] | 1205 | unlock: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1206 | mutex_unlock(&dev->struct_mutex); |
| 1207 | |
| 1208 | switch (ret) { |
Chris Wilson | c715089 | 2009-09-23 00:43:56 +0100 | [diff] [blame] | 1209 | case 0: |
| 1210 | case -ERESTARTSYS: |
| 1211 | return VM_FAULT_NOPAGE; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1212 | case -ENOMEM: |
| 1213 | case -EAGAIN: |
| 1214 | return VM_FAULT_OOM; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1215 | default: |
Chris Wilson | c715089 | 2009-09-23 00:43:56 +0100 | [diff] [blame] | 1216 | return VM_FAULT_SIGBUS; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1217 | } |
| 1218 | } |
| 1219 | |
| 1220 | /** |
| 1221 | * i915_gem_create_mmap_offset - create a fake mmap offset for an object |
| 1222 | * @obj: obj in question |
| 1223 | * |
| 1224 | * GEM memory mapping works by handing back to userspace a fake mmap offset |
| 1225 | * it can use in a subsequent mmap(2) call. The DRM core code then looks |
| 1226 | * up the object based on the offset and sets up the various memory mapping |
| 1227 | * structures. |
| 1228 | * |
| 1229 | * This routine allocates and attaches a fake offset for @obj. |
| 1230 | */ |
| 1231 | static int |
| 1232 | i915_gem_create_mmap_offset(struct drm_gem_object *obj) |
| 1233 | { |
| 1234 | struct drm_device *dev = obj->dev; |
| 1235 | struct drm_gem_mm *mm = dev->mm_private; |
| 1236 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 1237 | struct drm_map_list *list; |
Benjamin Herrenschmidt | f77d390 | 2009-02-02 16:55:46 +1100 | [diff] [blame] | 1238 | struct drm_local_map *map; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1239 | int ret = 0; |
| 1240 | |
| 1241 | /* Set the object up for mmap'ing */ |
| 1242 | list = &obj->map_list; |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 1243 | list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1244 | if (!list->map) |
| 1245 | return -ENOMEM; |
| 1246 | |
| 1247 | map = list->map; |
| 1248 | map->type = _DRM_GEM; |
| 1249 | map->size = obj->size; |
| 1250 | map->handle = obj; |
| 1251 | |
| 1252 | /* Get a DRM GEM mmap offset allocated... */ |
| 1253 | list->file_offset_node = drm_mm_search_free(&mm->offset_manager, |
| 1254 | obj->size / PAGE_SIZE, 0, 0); |
| 1255 | if (!list->file_offset_node) { |
| 1256 | DRM_ERROR("failed to allocate offset for bo %d\n", obj->name); |
| 1257 | ret = -ENOMEM; |
| 1258 | goto out_free_list; |
| 1259 | } |
| 1260 | |
| 1261 | list->file_offset_node = drm_mm_get_block(list->file_offset_node, |
| 1262 | obj->size / PAGE_SIZE, 0); |
| 1263 | if (!list->file_offset_node) { |
| 1264 | ret = -ENOMEM; |
| 1265 | goto out_free_list; |
| 1266 | } |
| 1267 | |
| 1268 | list->hash.key = list->file_offset_node->start; |
| 1269 | if (drm_ht_insert_item(&mm->offset_hash, &list->hash)) { |
| 1270 | DRM_ERROR("failed to add to map hash\n"); |
Chris Wilson | 5618ca6 | 2009-12-02 15:15:30 +0000 | [diff] [blame] | 1271 | ret = -ENOMEM; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1272 | goto out_free_mm; |
| 1273 | } |
| 1274 | |
| 1275 | /* By now we should be all set, any drm_mmap request on the offset |
| 1276 | * below will get to our mmap & fault handler */ |
| 1277 | obj_priv->mmap_offset = ((uint64_t) list->hash.key) << PAGE_SHIFT; |
| 1278 | |
| 1279 | return 0; |
| 1280 | |
| 1281 | out_free_mm: |
| 1282 | drm_mm_put_block(list->file_offset_node); |
| 1283 | out_free_list: |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 1284 | kfree(list->map); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1285 | |
| 1286 | return ret; |
| 1287 | } |
| 1288 | |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1289 | /** |
| 1290 | * i915_gem_release_mmap - remove physical page mappings |
| 1291 | * @obj: obj in question |
| 1292 | * |
André Goddard Rosa | af901ca | 2009-11-14 13:09:05 -0200 | [diff] [blame] | 1293 | * Preserve the reservation of the mmapping with the DRM core code, but |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1294 | * relinquish ownership of the pages back to the system. |
| 1295 | * |
| 1296 | * It is vital that we remove the page mapping if we have mapped a tiled |
| 1297 | * object through the GTT and then lose the fence register due to |
| 1298 | * resource pressure. Similarly if the object has been moved out of the |
| 1299 | * aperture, than pages mapped into userspace must be revoked. Removing the |
| 1300 | * mapping will then trigger a page fault on the next user access, allowing |
| 1301 | * fixup by i915_gem_fault(). |
| 1302 | */ |
Eric Anholt | d05ca30 | 2009-07-10 13:02:26 -0700 | [diff] [blame] | 1303 | void |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1304 | i915_gem_release_mmap(struct drm_gem_object *obj) |
| 1305 | { |
| 1306 | struct drm_device *dev = obj->dev; |
| 1307 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 1308 | |
| 1309 | if (dev->dev_mapping) |
| 1310 | unmap_mapping_range(dev->dev_mapping, |
| 1311 | obj_priv->mmap_offset, obj->size, 1); |
| 1312 | } |
| 1313 | |
Jesse Barnes | ab00b3e | 2009-02-11 14:01:46 -0800 | [diff] [blame] | 1314 | static void |
| 1315 | i915_gem_free_mmap_offset(struct drm_gem_object *obj) |
| 1316 | { |
| 1317 | struct drm_device *dev = obj->dev; |
| 1318 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 1319 | struct drm_gem_mm *mm = dev->mm_private; |
| 1320 | struct drm_map_list *list; |
| 1321 | |
| 1322 | list = &obj->map_list; |
| 1323 | drm_ht_remove_item(&mm->offset_hash, &list->hash); |
| 1324 | |
| 1325 | if (list->file_offset_node) { |
| 1326 | drm_mm_put_block(list->file_offset_node); |
| 1327 | list->file_offset_node = NULL; |
| 1328 | } |
| 1329 | |
| 1330 | if (list->map) { |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 1331 | kfree(list->map); |
Jesse Barnes | ab00b3e | 2009-02-11 14:01:46 -0800 | [diff] [blame] | 1332 | list->map = NULL; |
| 1333 | } |
| 1334 | |
| 1335 | obj_priv->mmap_offset = 0; |
| 1336 | } |
| 1337 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1338 | /** |
| 1339 | * i915_gem_get_gtt_alignment - return required GTT alignment for an object |
| 1340 | * @obj: object to check |
| 1341 | * |
| 1342 | * Return the required GTT alignment for an object, taking into account |
| 1343 | * potential fence register mapping if needed. |
| 1344 | */ |
| 1345 | static uint32_t |
| 1346 | i915_gem_get_gtt_alignment(struct drm_gem_object *obj) |
| 1347 | { |
| 1348 | struct drm_device *dev = obj->dev; |
| 1349 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 1350 | int start, i; |
| 1351 | |
| 1352 | /* |
| 1353 | * Minimum alignment is 4k (GTT page size), but might be greater |
| 1354 | * if a fence register is needed for the object. |
| 1355 | */ |
| 1356 | if (IS_I965G(dev) || obj_priv->tiling_mode == I915_TILING_NONE) |
| 1357 | return 4096; |
| 1358 | |
| 1359 | /* |
| 1360 | * Previous chips need to be aligned to the size of the smallest |
| 1361 | * fence register that can contain the object. |
| 1362 | */ |
| 1363 | if (IS_I9XX(dev)) |
| 1364 | start = 1024*1024; |
| 1365 | else |
| 1366 | start = 512*1024; |
| 1367 | |
| 1368 | for (i = start; i < obj->size; i <<= 1) |
| 1369 | ; |
| 1370 | |
| 1371 | return i; |
| 1372 | } |
| 1373 | |
| 1374 | /** |
| 1375 | * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing |
| 1376 | * @dev: DRM device |
| 1377 | * @data: GTT mapping ioctl data |
| 1378 | * @file_priv: GEM object info |
| 1379 | * |
| 1380 | * Simply returns the fake offset to userspace so it can mmap it. |
| 1381 | * The mmap call will end up in drm_gem_mmap(), which will set things |
| 1382 | * up so we can get faults in the handler above. |
| 1383 | * |
| 1384 | * The fault handler will take care of binding the object into the GTT |
| 1385 | * (since it may have been evicted to make room for something), allocating |
| 1386 | * a fence register, and mapping the appropriate aperture address into |
| 1387 | * userspace. |
| 1388 | */ |
| 1389 | int |
| 1390 | i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data, |
| 1391 | struct drm_file *file_priv) |
| 1392 | { |
| 1393 | struct drm_i915_gem_mmap_gtt *args = data; |
| 1394 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1395 | struct drm_gem_object *obj; |
| 1396 | struct drm_i915_gem_object *obj_priv; |
| 1397 | int ret; |
| 1398 | |
| 1399 | if (!(dev->driver->driver_features & DRIVER_GEM)) |
| 1400 | return -ENODEV; |
| 1401 | |
| 1402 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
| 1403 | if (obj == NULL) |
| 1404 | return -EBADF; |
| 1405 | |
| 1406 | mutex_lock(&dev->struct_mutex); |
| 1407 | |
| 1408 | obj_priv = obj->driver_private; |
| 1409 | |
Chris Wilson | ab18282 | 2009-09-22 18:46:17 +0100 | [diff] [blame] | 1410 | if (obj_priv->madv != I915_MADV_WILLNEED) { |
| 1411 | DRM_ERROR("Attempting to mmap a purgeable buffer\n"); |
| 1412 | drm_gem_object_unreference(obj); |
| 1413 | mutex_unlock(&dev->struct_mutex); |
| 1414 | return -EINVAL; |
| 1415 | } |
| 1416 | |
| 1417 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1418 | if (!obj_priv->mmap_offset) { |
| 1419 | ret = i915_gem_create_mmap_offset(obj); |
Chris Wilson | 13af106 | 2009-02-11 14:26:31 +0000 | [diff] [blame] | 1420 | if (ret) { |
| 1421 | drm_gem_object_unreference(obj); |
| 1422 | mutex_unlock(&dev->struct_mutex); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1423 | return ret; |
Chris Wilson | 13af106 | 2009-02-11 14:26:31 +0000 | [diff] [blame] | 1424 | } |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1425 | } |
| 1426 | |
| 1427 | args->offset = obj_priv->mmap_offset; |
| 1428 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1429 | /* |
| 1430 | * Pull it into the GTT so that we have a page list (makes the |
| 1431 | * initial fault faster and any subsequent flushing possible). |
| 1432 | */ |
| 1433 | if (!obj_priv->agp_mem) { |
Chris Wilson | e67b8ce | 2009-09-14 16:50:26 +0100 | [diff] [blame] | 1434 | ret = i915_gem_object_bind_to_gtt(obj, 0); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1435 | if (ret) { |
| 1436 | drm_gem_object_unreference(obj); |
| 1437 | mutex_unlock(&dev->struct_mutex); |
| 1438 | return ret; |
| 1439 | } |
Jesse Barnes | 14b6039 | 2009-05-20 16:47:08 -0400 | [diff] [blame] | 1440 | list_add_tail(&obj_priv->list, &dev_priv->mm.inactive_list); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1441 | } |
| 1442 | |
| 1443 | drm_gem_object_unreference(obj); |
| 1444 | mutex_unlock(&dev->struct_mutex); |
| 1445 | |
| 1446 | return 0; |
| 1447 | } |
| 1448 | |
Ben Gamari | 6911a9b | 2009-04-02 11:24:54 -0700 | [diff] [blame] | 1449 | void |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 1450 | i915_gem_object_put_pages(struct drm_gem_object *obj) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1451 | { |
| 1452 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 1453 | int page_count = obj->size / PAGE_SIZE; |
| 1454 | int i; |
| 1455 | |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 1456 | BUG_ON(obj_priv->pages_refcount == 0); |
Chris Wilson | bb6baf7 | 2009-09-22 14:24:13 +0100 | [diff] [blame] | 1457 | BUG_ON(obj_priv->madv == __I915_MADV_PURGED); |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 1458 | |
| 1459 | if (--obj_priv->pages_refcount != 0) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1460 | return; |
| 1461 | |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 1462 | if (obj_priv->tiling_mode != I915_TILING_NONE) |
| 1463 | i915_gem_object_save_bit_17_swizzle(obj); |
| 1464 | |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 1465 | if (obj_priv->madv == I915_MADV_DONTNEED) |
Chris Wilson | 13a05fd | 2009-09-20 23:03:19 +0100 | [diff] [blame] | 1466 | obj_priv->dirty = 0; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 1467 | |
| 1468 | for (i = 0; i < page_count; i++) { |
| 1469 | if (obj_priv->pages[i] == NULL) |
| 1470 | break; |
| 1471 | |
| 1472 | if (obj_priv->dirty) |
| 1473 | set_page_dirty(obj_priv->pages[i]); |
| 1474 | |
| 1475 | if (obj_priv->madv == I915_MADV_WILLNEED) |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 1476 | mark_page_accessed(obj_priv->pages[i]); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 1477 | |
| 1478 | page_cache_release(obj_priv->pages[i]); |
| 1479 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1480 | obj_priv->dirty = 0; |
| 1481 | |
Jesse Barnes | 8e7d2b2 | 2009-05-08 16:13:25 -0700 | [diff] [blame] | 1482 | drm_free_large(obj_priv->pages); |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 1483 | obj_priv->pages = NULL; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1484 | } |
| 1485 | |
| 1486 | static void |
Eric Anholt | ce44b0e | 2008-11-06 16:00:31 -0800 | [diff] [blame] | 1487 | i915_gem_object_move_to_active(struct drm_gem_object *obj, uint32_t seqno) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1488 | { |
| 1489 | struct drm_device *dev = obj->dev; |
| 1490 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 1491 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 1492 | |
| 1493 | /* Add a reference if we're newly entering the active list. */ |
| 1494 | if (!obj_priv->active) { |
| 1495 | drm_gem_object_reference(obj); |
| 1496 | obj_priv->active = 1; |
| 1497 | } |
| 1498 | /* Move from whatever list we were on to the tail of execution. */ |
Carl Worth | 5e118f4 | 2009-03-20 11:54:25 -0700 | [diff] [blame] | 1499 | spin_lock(&dev_priv->mm.active_list_lock); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1500 | list_move_tail(&obj_priv->list, |
| 1501 | &dev_priv->mm.active_list); |
Carl Worth | 5e118f4 | 2009-03-20 11:54:25 -0700 | [diff] [blame] | 1502 | spin_unlock(&dev_priv->mm.active_list_lock); |
Eric Anholt | ce44b0e | 2008-11-06 16:00:31 -0800 | [diff] [blame] | 1503 | obj_priv->last_rendering_seqno = seqno; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1504 | } |
| 1505 | |
Eric Anholt | ce44b0e | 2008-11-06 16:00:31 -0800 | [diff] [blame] | 1506 | static void |
| 1507 | i915_gem_object_move_to_flushing(struct drm_gem_object *obj) |
| 1508 | { |
| 1509 | struct drm_device *dev = obj->dev; |
| 1510 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 1511 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 1512 | |
| 1513 | BUG_ON(!obj_priv->active); |
| 1514 | list_move_tail(&obj_priv->list, &dev_priv->mm.flushing_list); |
| 1515 | obj_priv->last_rendering_seqno = 0; |
| 1516 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1517 | |
Chris Wilson | 963b483 | 2009-09-20 23:03:54 +0100 | [diff] [blame] | 1518 | /* Immediately discard the backing storage */ |
| 1519 | static void |
| 1520 | i915_gem_object_truncate(struct drm_gem_object *obj) |
| 1521 | { |
Chris Wilson | bb6baf7 | 2009-09-22 14:24:13 +0100 | [diff] [blame] | 1522 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 1523 | struct inode *inode; |
Chris Wilson | 963b483 | 2009-09-20 23:03:54 +0100 | [diff] [blame] | 1524 | |
Chris Wilson | bb6baf7 | 2009-09-22 14:24:13 +0100 | [diff] [blame] | 1525 | inode = obj->filp->f_path.dentry->d_inode; |
| 1526 | if (inode->i_op->truncate) |
| 1527 | inode->i_op->truncate (inode); |
| 1528 | |
| 1529 | obj_priv->madv = __I915_MADV_PURGED; |
Chris Wilson | 963b483 | 2009-09-20 23:03:54 +0100 | [diff] [blame] | 1530 | } |
| 1531 | |
| 1532 | static inline int |
| 1533 | i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj_priv) |
| 1534 | { |
| 1535 | return obj_priv->madv == I915_MADV_DONTNEED; |
| 1536 | } |
| 1537 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1538 | static void |
| 1539 | i915_gem_object_move_to_inactive(struct drm_gem_object *obj) |
| 1540 | { |
| 1541 | struct drm_device *dev = obj->dev; |
| 1542 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 1543 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 1544 | |
| 1545 | i915_verify_inactive(dev, __FILE__, __LINE__); |
| 1546 | if (obj_priv->pin_count != 0) |
| 1547 | list_del_init(&obj_priv->list); |
| 1548 | else |
| 1549 | list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list); |
| 1550 | |
Daniel Vetter | 99fcb76 | 2010-02-07 16:20:18 +0100 | [diff] [blame] | 1551 | BUG_ON(!list_empty(&obj_priv->gpu_write_list)); |
| 1552 | |
Eric Anholt | ce44b0e | 2008-11-06 16:00:31 -0800 | [diff] [blame] | 1553 | obj_priv->last_rendering_seqno = 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1554 | if (obj_priv->active) { |
| 1555 | obj_priv->active = 0; |
| 1556 | drm_gem_object_unreference(obj); |
| 1557 | } |
| 1558 | i915_verify_inactive(dev, __FILE__, __LINE__); |
| 1559 | } |
| 1560 | |
Daniel Vetter | 6356039 | 2010-02-19 11:51:59 +0100 | [diff] [blame^] | 1561 | static void |
| 1562 | i915_gem_process_flushing_list(struct drm_device *dev, |
| 1563 | uint32_t flush_domains, uint32_t seqno) |
| 1564 | { |
| 1565 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 1566 | struct drm_i915_gem_object *obj_priv, *next; |
| 1567 | |
| 1568 | list_for_each_entry_safe(obj_priv, next, |
| 1569 | &dev_priv->mm.gpu_write_list, |
| 1570 | gpu_write_list) { |
| 1571 | struct drm_gem_object *obj = obj_priv->obj; |
| 1572 | |
| 1573 | if ((obj->write_domain & flush_domains) == |
| 1574 | obj->write_domain) { |
| 1575 | uint32_t old_write_domain = obj->write_domain; |
| 1576 | |
| 1577 | obj->write_domain = 0; |
| 1578 | list_del_init(&obj_priv->gpu_write_list); |
| 1579 | i915_gem_object_move_to_active(obj, seqno); |
| 1580 | |
| 1581 | /* update the fence lru list */ |
| 1582 | if (obj_priv->fence_reg != I915_FENCE_REG_NONE) |
| 1583 | list_move_tail(&obj_priv->fence_list, |
| 1584 | &dev_priv->mm.fence_list); |
| 1585 | |
| 1586 | trace_i915_gem_object_change_domain(obj, |
| 1587 | obj->read_domains, |
| 1588 | old_write_domain); |
| 1589 | } |
| 1590 | } |
| 1591 | } |
| 1592 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1593 | /** |
| 1594 | * Creates a new sequence number, emitting a write of it to the status page |
| 1595 | * plus an interrupt, which will trigger i915_user_interrupt_handler. |
| 1596 | * |
| 1597 | * Must be called with struct_lock held. |
| 1598 | * |
| 1599 | * Returned sequence numbers are nonzero on success. |
| 1600 | */ |
Daniel Vetter | 5a5a0c6 | 2009-09-15 22:57:36 +0200 | [diff] [blame] | 1601 | uint32_t |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 1602 | i915_add_request(struct drm_device *dev, struct drm_file *file_priv, |
| 1603 | uint32_t flush_domains) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1604 | { |
| 1605 | drm_i915_private_t *dev_priv = dev->dev_private; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 1606 | struct drm_i915_file_private *i915_file_priv = NULL; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1607 | struct drm_i915_gem_request *request; |
| 1608 | uint32_t seqno; |
| 1609 | int was_empty; |
| 1610 | RING_LOCALS; |
| 1611 | |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 1612 | if (file_priv != NULL) |
| 1613 | i915_file_priv = file_priv->driver_priv; |
| 1614 | |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 1615 | request = kzalloc(sizeof(*request), GFP_KERNEL); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1616 | if (request == NULL) |
| 1617 | return 0; |
| 1618 | |
| 1619 | /* Grab the seqno we're going to make this request be, and bump the |
| 1620 | * next (skipping 0 so it can be the reserved no-seqno value). |
| 1621 | */ |
| 1622 | seqno = dev_priv->mm.next_gem_seqno; |
| 1623 | dev_priv->mm.next_gem_seqno++; |
| 1624 | if (dev_priv->mm.next_gem_seqno == 0) |
| 1625 | dev_priv->mm.next_gem_seqno++; |
| 1626 | |
| 1627 | BEGIN_LP_RING(4); |
| 1628 | OUT_RING(MI_STORE_DWORD_INDEX); |
| 1629 | OUT_RING(I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT); |
| 1630 | OUT_RING(seqno); |
| 1631 | |
| 1632 | OUT_RING(MI_USER_INTERRUPT); |
| 1633 | ADVANCE_LP_RING(); |
| 1634 | |
Zhao Yakui | 44d98a6 | 2009-10-09 11:39:40 +0800 | [diff] [blame] | 1635 | DRM_DEBUG_DRIVER("%d\n", seqno); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1636 | |
| 1637 | request->seqno = seqno; |
| 1638 | request->emitted_jiffies = jiffies; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1639 | was_empty = list_empty(&dev_priv->mm.request_list); |
| 1640 | list_add_tail(&request->list, &dev_priv->mm.request_list); |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 1641 | if (i915_file_priv) { |
| 1642 | list_add_tail(&request->client_list, |
| 1643 | &i915_file_priv->mm.request_list); |
| 1644 | } else { |
| 1645 | INIT_LIST_HEAD(&request->client_list); |
| 1646 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1647 | |
Eric Anholt | ce44b0e | 2008-11-06 16:00:31 -0800 | [diff] [blame] | 1648 | /* Associate any objects on the flushing list matching the write |
| 1649 | * domain we're flushing with our flush. |
| 1650 | */ |
Daniel Vetter | 6356039 | 2010-02-19 11:51:59 +0100 | [diff] [blame^] | 1651 | if (flush_domains != 0) |
| 1652 | i915_gem_process_flushing_list(dev, flush_domains, seqno); |
Eric Anholt | ce44b0e | 2008-11-06 16:00:31 -0800 | [diff] [blame] | 1653 | |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 1654 | if (!dev_priv->mm.suspended) { |
| 1655 | mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD); |
| 1656 | if (was_empty) |
| 1657 | queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ); |
| 1658 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1659 | return seqno; |
| 1660 | } |
| 1661 | |
| 1662 | /** |
| 1663 | * Command execution barrier |
| 1664 | * |
| 1665 | * Ensures that all commands in the ring are finished |
| 1666 | * before signalling the CPU |
| 1667 | */ |
Eric Anholt | 3043c60 | 2008-10-02 12:24:47 -0700 | [diff] [blame] | 1668 | static uint32_t |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1669 | i915_retire_commands(struct drm_device *dev) |
| 1670 | { |
| 1671 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 1672 | uint32_t cmd = MI_FLUSH | MI_NO_WRITE_FLUSH; |
| 1673 | uint32_t flush_domains = 0; |
| 1674 | RING_LOCALS; |
| 1675 | |
| 1676 | /* The sampler always gets flushed on i965 (sigh) */ |
| 1677 | if (IS_I965G(dev)) |
| 1678 | flush_domains |= I915_GEM_DOMAIN_SAMPLER; |
| 1679 | BEGIN_LP_RING(2); |
| 1680 | OUT_RING(cmd); |
| 1681 | OUT_RING(0); /* noop */ |
| 1682 | ADVANCE_LP_RING(); |
| 1683 | return flush_domains; |
| 1684 | } |
| 1685 | |
| 1686 | /** |
| 1687 | * Moves buffers associated only with the given active seqno from the active |
| 1688 | * to inactive list, potentially freeing them. |
| 1689 | */ |
| 1690 | static void |
| 1691 | i915_gem_retire_request(struct drm_device *dev, |
| 1692 | struct drm_i915_gem_request *request) |
| 1693 | { |
| 1694 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 1695 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 1696 | trace_i915_gem_request_retire(dev, request->seqno); |
| 1697 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1698 | /* Move any buffers on the active list that are no longer referenced |
| 1699 | * by the ringbuffer to the flushing/inactive lists as appropriate. |
| 1700 | */ |
Carl Worth | 5e118f4 | 2009-03-20 11:54:25 -0700 | [diff] [blame] | 1701 | spin_lock(&dev_priv->mm.active_list_lock); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1702 | while (!list_empty(&dev_priv->mm.active_list)) { |
| 1703 | struct drm_gem_object *obj; |
| 1704 | struct drm_i915_gem_object *obj_priv; |
| 1705 | |
| 1706 | obj_priv = list_first_entry(&dev_priv->mm.active_list, |
| 1707 | struct drm_i915_gem_object, |
| 1708 | list); |
| 1709 | obj = obj_priv->obj; |
| 1710 | |
| 1711 | /* If the seqno being retired doesn't match the oldest in the |
| 1712 | * list, then the oldest in the list must still be newer than |
| 1713 | * this seqno. |
| 1714 | */ |
| 1715 | if (obj_priv->last_rendering_seqno != request->seqno) |
Carl Worth | 5e118f4 | 2009-03-20 11:54:25 -0700 | [diff] [blame] | 1716 | goto out; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1717 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1718 | #if WATCH_LRU |
| 1719 | DRM_INFO("%s: retire %d moves to inactive list %p\n", |
| 1720 | __func__, request->seqno, obj); |
| 1721 | #endif |
| 1722 | |
Eric Anholt | ce44b0e | 2008-11-06 16:00:31 -0800 | [diff] [blame] | 1723 | if (obj->write_domain != 0) |
| 1724 | i915_gem_object_move_to_flushing(obj); |
Shaohua Li | 68c8434 | 2009-04-08 10:58:23 +0800 | [diff] [blame] | 1725 | else { |
| 1726 | /* Take a reference on the object so it won't be |
| 1727 | * freed while the spinlock is held. The list |
| 1728 | * protection for this spinlock is safe when breaking |
| 1729 | * the lock like this since the next thing we do |
| 1730 | * is just get the head of the list again. |
| 1731 | */ |
| 1732 | drm_gem_object_reference(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1733 | i915_gem_object_move_to_inactive(obj); |
Shaohua Li | 68c8434 | 2009-04-08 10:58:23 +0800 | [diff] [blame] | 1734 | spin_unlock(&dev_priv->mm.active_list_lock); |
| 1735 | drm_gem_object_unreference(obj); |
| 1736 | spin_lock(&dev_priv->mm.active_list_lock); |
| 1737 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1738 | } |
Carl Worth | 5e118f4 | 2009-03-20 11:54:25 -0700 | [diff] [blame] | 1739 | out: |
| 1740 | spin_unlock(&dev_priv->mm.active_list_lock); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1741 | } |
| 1742 | |
| 1743 | /** |
| 1744 | * Returns true if seq1 is later than seq2. |
| 1745 | */ |
Ben Gamari | 22be172 | 2009-09-14 17:48:43 -0400 | [diff] [blame] | 1746 | bool |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1747 | i915_seqno_passed(uint32_t seq1, uint32_t seq2) |
| 1748 | { |
| 1749 | return (int32_t)(seq1 - seq2) >= 0; |
| 1750 | } |
| 1751 | |
| 1752 | uint32_t |
| 1753 | i915_get_gem_seqno(struct drm_device *dev) |
| 1754 | { |
| 1755 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 1756 | |
| 1757 | return READ_HWSP(dev_priv, I915_GEM_HWS_INDEX); |
| 1758 | } |
| 1759 | |
| 1760 | /** |
| 1761 | * This function clears the request list as sequence numbers are passed. |
| 1762 | */ |
| 1763 | void |
| 1764 | i915_gem_retire_requests(struct drm_device *dev) |
| 1765 | { |
| 1766 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 1767 | uint32_t seqno; |
| 1768 | |
Chris Wilson | 9d34e5d | 2009-09-24 05:26:06 +0100 | [diff] [blame] | 1769 | if (!dev_priv->hw_status_page || list_empty(&dev_priv->mm.request_list)) |
Karsten Wiese | 6c0594a | 2009-02-23 15:07:57 +0100 | [diff] [blame] | 1770 | return; |
| 1771 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1772 | seqno = i915_get_gem_seqno(dev); |
| 1773 | |
| 1774 | while (!list_empty(&dev_priv->mm.request_list)) { |
| 1775 | struct drm_i915_gem_request *request; |
| 1776 | uint32_t retiring_seqno; |
| 1777 | |
| 1778 | request = list_first_entry(&dev_priv->mm.request_list, |
| 1779 | struct drm_i915_gem_request, |
| 1780 | list); |
| 1781 | retiring_seqno = request->seqno; |
| 1782 | |
| 1783 | if (i915_seqno_passed(seqno, retiring_seqno) || |
Ben Gamari | ba1234d | 2009-09-14 17:48:47 -0400 | [diff] [blame] | 1784 | atomic_read(&dev_priv->mm.wedged)) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1785 | i915_gem_retire_request(dev, request); |
| 1786 | |
| 1787 | list_del(&request->list); |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 1788 | list_del(&request->client_list); |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 1789 | kfree(request); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1790 | } else |
| 1791 | break; |
| 1792 | } |
Chris Wilson | 9d34e5d | 2009-09-24 05:26:06 +0100 | [diff] [blame] | 1793 | |
| 1794 | if (unlikely (dev_priv->trace_irq_seqno && |
| 1795 | i915_seqno_passed(dev_priv->trace_irq_seqno, seqno))) { |
| 1796 | i915_user_irq_put(dev); |
| 1797 | dev_priv->trace_irq_seqno = 0; |
| 1798 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1799 | } |
| 1800 | |
| 1801 | void |
| 1802 | i915_gem_retire_work_handler(struct work_struct *work) |
| 1803 | { |
| 1804 | drm_i915_private_t *dev_priv; |
| 1805 | struct drm_device *dev; |
| 1806 | |
| 1807 | dev_priv = container_of(work, drm_i915_private_t, |
| 1808 | mm.retire_work.work); |
| 1809 | dev = dev_priv->dev; |
| 1810 | |
| 1811 | mutex_lock(&dev->struct_mutex); |
| 1812 | i915_gem_retire_requests(dev); |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 1813 | if (!dev_priv->mm.suspended && |
| 1814 | !list_empty(&dev_priv->mm.request_list)) |
Eric Anholt | 9c9fe1f | 2009-08-03 16:09:16 -0700 | [diff] [blame] | 1815 | queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1816 | mutex_unlock(&dev->struct_mutex); |
| 1817 | } |
| 1818 | |
Daniel Vetter | 5a5a0c6 | 2009-09-15 22:57:36 +0200 | [diff] [blame] | 1819 | int |
Daniel Vetter | 48764bf | 2009-09-15 22:57:32 +0200 | [diff] [blame] | 1820 | i915_do_wait_request(struct drm_device *dev, uint32_t seqno, int interruptible) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1821 | { |
| 1822 | drm_i915_private_t *dev_priv = dev->dev_private; |
Jesse Barnes | 802c7eb | 2009-05-05 16:03:48 -0700 | [diff] [blame] | 1823 | u32 ier; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1824 | int ret = 0; |
| 1825 | |
| 1826 | BUG_ON(seqno == 0); |
| 1827 | |
Ben Gamari | ba1234d | 2009-09-14 17:48:47 -0400 | [diff] [blame] | 1828 | if (atomic_read(&dev_priv->mm.wedged)) |
Ben Gamari | ffed1d0 | 2009-09-14 17:48:41 -0400 | [diff] [blame] | 1829 | return -EIO; |
| 1830 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1831 | if (!i915_seqno_passed(i915_get_gem_seqno(dev), seqno)) { |
Eric Anholt | bad720f | 2009-10-22 16:11:14 -0700 | [diff] [blame] | 1832 | if (HAS_PCH_SPLIT(dev)) |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1833 | ier = I915_READ(DEIER) | I915_READ(GTIER); |
| 1834 | else |
| 1835 | ier = I915_READ(IER); |
Jesse Barnes | 802c7eb | 2009-05-05 16:03:48 -0700 | [diff] [blame] | 1836 | if (!ier) { |
| 1837 | DRM_ERROR("something (likely vbetool) disabled " |
| 1838 | "interrupts, re-enabling\n"); |
| 1839 | i915_driver_irq_preinstall(dev); |
| 1840 | i915_driver_irq_postinstall(dev); |
| 1841 | } |
| 1842 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 1843 | trace_i915_gem_request_wait_begin(dev, seqno); |
| 1844 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1845 | dev_priv->mm.waiting_gem_seqno = seqno; |
| 1846 | i915_user_irq_get(dev); |
Daniel Vetter | 48764bf | 2009-09-15 22:57:32 +0200 | [diff] [blame] | 1847 | if (interruptible) |
| 1848 | ret = wait_event_interruptible(dev_priv->irq_queue, |
| 1849 | i915_seqno_passed(i915_get_gem_seqno(dev), seqno) || |
| 1850 | atomic_read(&dev_priv->mm.wedged)); |
| 1851 | else |
| 1852 | wait_event(dev_priv->irq_queue, |
| 1853 | i915_seqno_passed(i915_get_gem_seqno(dev), seqno) || |
| 1854 | atomic_read(&dev_priv->mm.wedged)); |
| 1855 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1856 | i915_user_irq_put(dev); |
| 1857 | dev_priv->mm.waiting_gem_seqno = 0; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 1858 | |
| 1859 | trace_i915_gem_request_wait_end(dev, seqno); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1860 | } |
Ben Gamari | ba1234d | 2009-09-14 17:48:47 -0400 | [diff] [blame] | 1861 | if (atomic_read(&dev_priv->mm.wedged)) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1862 | ret = -EIO; |
| 1863 | |
| 1864 | if (ret && ret != -ERESTARTSYS) |
| 1865 | DRM_ERROR("%s returns %d (awaiting %d at %d)\n", |
| 1866 | __func__, ret, seqno, i915_get_gem_seqno(dev)); |
| 1867 | |
| 1868 | /* Directly dispatch request retiring. While we have the work queue |
| 1869 | * to handle this, the waiter on a request often wants an associated |
| 1870 | * buffer to have made it to the inactive list, and we would need |
| 1871 | * a separate wait queue to handle that. |
| 1872 | */ |
| 1873 | if (ret == 0) |
| 1874 | i915_gem_retire_requests(dev); |
| 1875 | |
| 1876 | return ret; |
| 1877 | } |
| 1878 | |
Daniel Vetter | 48764bf | 2009-09-15 22:57:32 +0200 | [diff] [blame] | 1879 | /** |
| 1880 | * Waits for a sequence number to be signaled, and cleans up the |
| 1881 | * request and object lists appropriately for that event. |
| 1882 | */ |
| 1883 | static int |
| 1884 | i915_wait_request(struct drm_device *dev, uint32_t seqno) |
| 1885 | { |
| 1886 | return i915_do_wait_request(dev, seqno, 1); |
| 1887 | } |
| 1888 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1889 | static void |
| 1890 | i915_gem_flush(struct drm_device *dev, |
| 1891 | uint32_t invalidate_domains, |
| 1892 | uint32_t flush_domains) |
| 1893 | { |
| 1894 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 1895 | uint32_t cmd; |
| 1896 | RING_LOCALS; |
| 1897 | |
| 1898 | #if WATCH_EXEC |
| 1899 | DRM_INFO("%s: invalidate %08x flush %08x\n", __func__, |
| 1900 | invalidate_domains, flush_domains); |
| 1901 | #endif |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 1902 | trace_i915_gem_request_flush(dev, dev_priv->mm.next_gem_seqno, |
| 1903 | invalidate_domains, flush_domains); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1904 | |
| 1905 | if (flush_domains & I915_GEM_DOMAIN_CPU) |
| 1906 | drm_agp_chipset_flush(dev); |
| 1907 | |
Chris Wilson | 21d509e | 2009-06-06 09:46:02 +0100 | [diff] [blame] | 1908 | if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1909 | /* |
| 1910 | * read/write caches: |
| 1911 | * |
| 1912 | * I915_GEM_DOMAIN_RENDER is always invalidated, but is |
| 1913 | * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is |
| 1914 | * also flushed at 2d versus 3d pipeline switches. |
| 1915 | * |
| 1916 | * read-only caches: |
| 1917 | * |
| 1918 | * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if |
| 1919 | * MI_READ_FLUSH is set, and is always flushed on 965. |
| 1920 | * |
| 1921 | * I915_GEM_DOMAIN_COMMAND may not exist? |
| 1922 | * |
| 1923 | * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is |
| 1924 | * invalidated when MI_EXE_FLUSH is set. |
| 1925 | * |
| 1926 | * I915_GEM_DOMAIN_VERTEX, which exists on 965, is |
| 1927 | * invalidated with every MI_FLUSH. |
| 1928 | * |
| 1929 | * TLBs: |
| 1930 | * |
| 1931 | * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND |
| 1932 | * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and |
| 1933 | * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER |
| 1934 | * are flushed at any MI_FLUSH. |
| 1935 | */ |
| 1936 | |
| 1937 | cmd = MI_FLUSH | MI_NO_WRITE_FLUSH; |
| 1938 | if ((invalidate_domains|flush_domains) & |
| 1939 | I915_GEM_DOMAIN_RENDER) |
| 1940 | cmd &= ~MI_NO_WRITE_FLUSH; |
| 1941 | if (!IS_I965G(dev)) { |
| 1942 | /* |
| 1943 | * On the 965, the sampler cache always gets flushed |
| 1944 | * and this bit is reserved. |
| 1945 | */ |
| 1946 | if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER) |
| 1947 | cmd |= MI_READ_FLUSH; |
| 1948 | } |
| 1949 | if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION) |
| 1950 | cmd |= MI_EXE_FLUSH; |
| 1951 | |
| 1952 | #if WATCH_EXEC |
| 1953 | DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd); |
| 1954 | #endif |
| 1955 | BEGIN_LP_RING(2); |
| 1956 | OUT_RING(cmd); |
Daniel Vetter | 48764bf | 2009-09-15 22:57:32 +0200 | [diff] [blame] | 1957 | OUT_RING(MI_NOOP); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1958 | ADVANCE_LP_RING(); |
| 1959 | } |
| 1960 | } |
| 1961 | |
| 1962 | /** |
| 1963 | * Ensures that all rendering to the object has completed and the object is |
| 1964 | * safe to unbind from the GTT or access from the CPU. |
| 1965 | */ |
| 1966 | static int |
| 1967 | i915_gem_object_wait_rendering(struct drm_gem_object *obj) |
| 1968 | { |
| 1969 | struct drm_device *dev = obj->dev; |
| 1970 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 1971 | int ret; |
| 1972 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 1973 | /* This function only exists to support waiting for existing rendering, |
| 1974 | * not for emitting required flushes. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1975 | */ |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 1976 | BUG_ON((obj->write_domain & I915_GEM_GPU_DOMAINS) != 0); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1977 | |
| 1978 | /* If there is rendering queued on the buffer being evicted, wait for |
| 1979 | * it. |
| 1980 | */ |
| 1981 | if (obj_priv->active) { |
| 1982 | #if WATCH_BUF |
| 1983 | DRM_INFO("%s: object %p wait for seqno %08x\n", |
| 1984 | __func__, obj, obj_priv->last_rendering_seqno); |
| 1985 | #endif |
| 1986 | ret = i915_wait_request(dev, obj_priv->last_rendering_seqno); |
| 1987 | if (ret != 0) |
| 1988 | return ret; |
| 1989 | } |
| 1990 | |
| 1991 | return 0; |
| 1992 | } |
| 1993 | |
| 1994 | /** |
| 1995 | * Unbinds an object from the GTT aperture. |
| 1996 | */ |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 1997 | int |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1998 | i915_gem_object_unbind(struct drm_gem_object *obj) |
| 1999 | { |
| 2000 | struct drm_device *dev = obj->dev; |
Daniel Vetter | 4a87b8c | 2010-02-19 11:51:57 +0100 | [diff] [blame] | 2001 | drm_i915_private_t *dev_priv = dev->dev_private; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2002 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 2003 | int ret = 0; |
| 2004 | |
| 2005 | #if WATCH_BUF |
| 2006 | DRM_INFO("%s:%d %p\n", __func__, __LINE__, obj); |
| 2007 | DRM_INFO("gtt_space %p\n", obj_priv->gtt_space); |
| 2008 | #endif |
| 2009 | if (obj_priv->gtt_space == NULL) |
| 2010 | return 0; |
| 2011 | |
| 2012 | if (obj_priv->pin_count != 0) { |
| 2013 | DRM_ERROR("Attempting to unbind pinned buffer\n"); |
| 2014 | return -EINVAL; |
| 2015 | } |
| 2016 | |
Eric Anholt | 5323fd0 | 2009-09-09 11:50:45 -0700 | [diff] [blame] | 2017 | /* blow away mappings if mapped through GTT */ |
| 2018 | i915_gem_release_mmap(obj); |
| 2019 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2020 | /* Move the object to the CPU domain to ensure that |
| 2021 | * any possible CPU writes while it's not in the GTT |
| 2022 | * are flushed when we go to remap it. This will |
| 2023 | * also ensure that all pending GPU writes are finished |
| 2024 | * before we unbind. |
| 2025 | */ |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2026 | ret = i915_gem_object_set_to_cpu_domain(obj, 1); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2027 | if (ret) { |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2028 | if (ret != -ERESTARTSYS) |
| 2029 | DRM_ERROR("set_domain failed: %d\n", ret); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2030 | return ret; |
| 2031 | } |
| 2032 | |
Eric Anholt | 5323fd0 | 2009-09-09 11:50:45 -0700 | [diff] [blame] | 2033 | BUG_ON(obj_priv->active); |
| 2034 | |
Daniel Vetter | 96b47b6 | 2009-12-15 17:50:00 +0100 | [diff] [blame] | 2035 | /* release the fence reg _after_ flushing */ |
| 2036 | if (obj_priv->fence_reg != I915_FENCE_REG_NONE) |
| 2037 | i915_gem_clear_fence_reg(obj); |
| 2038 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2039 | if (obj_priv->agp_mem != NULL) { |
| 2040 | drm_unbind_agp(obj_priv->agp_mem); |
| 2041 | drm_free_agp(obj_priv->agp_mem, obj->size / PAGE_SIZE); |
| 2042 | obj_priv->agp_mem = NULL; |
| 2043 | } |
| 2044 | |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2045 | i915_gem_object_put_pages(obj); |
Chris Wilson | a32808c | 2009-09-20 21:29:47 +0100 | [diff] [blame] | 2046 | BUG_ON(obj_priv->pages_refcount); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2047 | |
| 2048 | if (obj_priv->gtt_space) { |
| 2049 | atomic_dec(&dev->gtt_count); |
| 2050 | atomic_sub(obj->size, &dev->gtt_memory); |
| 2051 | |
| 2052 | drm_mm_put_block(obj_priv->gtt_space); |
| 2053 | obj_priv->gtt_space = NULL; |
| 2054 | } |
| 2055 | |
| 2056 | /* Remove ourselves from the LRU list if present. */ |
Daniel Vetter | 4a87b8c | 2010-02-19 11:51:57 +0100 | [diff] [blame] | 2057 | spin_lock(&dev_priv->mm.active_list_lock); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2058 | if (!list_empty(&obj_priv->list)) |
| 2059 | list_del_init(&obj_priv->list); |
Daniel Vetter | 4a87b8c | 2010-02-19 11:51:57 +0100 | [diff] [blame] | 2060 | spin_unlock(&dev_priv->mm.active_list_lock); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2061 | |
Chris Wilson | 963b483 | 2009-09-20 23:03:54 +0100 | [diff] [blame] | 2062 | if (i915_gem_object_is_purgeable(obj_priv)) |
| 2063 | i915_gem_object_truncate(obj); |
| 2064 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2065 | trace_i915_gem_object_unbind(obj); |
| 2066 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2067 | return 0; |
| 2068 | } |
| 2069 | |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2070 | static struct drm_gem_object * |
| 2071 | i915_gem_find_inactive_object(struct drm_device *dev, int min_size) |
| 2072 | { |
| 2073 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 2074 | struct drm_i915_gem_object *obj_priv; |
| 2075 | struct drm_gem_object *best = NULL; |
| 2076 | struct drm_gem_object *first = NULL; |
| 2077 | |
| 2078 | /* Try to find the smallest clean object */ |
| 2079 | list_for_each_entry(obj_priv, &dev_priv->mm.inactive_list, list) { |
| 2080 | struct drm_gem_object *obj = obj_priv->obj; |
| 2081 | if (obj->size >= min_size) { |
Chris Wilson | 963b483 | 2009-09-20 23:03:54 +0100 | [diff] [blame] | 2082 | if ((!obj_priv->dirty || |
| 2083 | i915_gem_object_is_purgeable(obj_priv)) && |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2084 | (!best || obj->size < best->size)) { |
| 2085 | best = obj; |
| 2086 | if (best->size == min_size) |
| 2087 | return best; |
| 2088 | } |
| 2089 | if (!first) |
| 2090 | first = obj; |
| 2091 | } |
| 2092 | } |
| 2093 | |
| 2094 | return best ? best : first; |
| 2095 | } |
| 2096 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2097 | static int |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2098 | i915_gem_evict_everything(struct drm_device *dev) |
| 2099 | { |
| 2100 | drm_i915_private_t *dev_priv = dev->dev_private; |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2101 | int ret; |
Daniel Vetter | 99fcb76 | 2010-02-07 16:20:18 +0100 | [diff] [blame] | 2102 | uint32_t seqno; |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2103 | bool lists_empty; |
| 2104 | |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2105 | spin_lock(&dev_priv->mm.active_list_lock); |
| 2106 | lists_empty = (list_empty(&dev_priv->mm.inactive_list) && |
| 2107 | list_empty(&dev_priv->mm.flushing_list) && |
| 2108 | list_empty(&dev_priv->mm.active_list)); |
| 2109 | spin_unlock(&dev_priv->mm.active_list_lock); |
| 2110 | |
Chris Wilson | 9731129 | 2009-09-21 00:22:34 +0100 | [diff] [blame] | 2111 | if (lists_empty) |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2112 | return -ENOSPC; |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2113 | |
| 2114 | /* Flush everything (on to the inactive lists) and evict */ |
| 2115 | i915_gem_flush(dev, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS); |
| 2116 | seqno = i915_add_request(dev, NULL, I915_GEM_GPU_DOMAINS); |
| 2117 | if (seqno == 0) |
| 2118 | return -ENOMEM; |
| 2119 | |
| 2120 | ret = i915_wait_request(dev, seqno); |
| 2121 | if (ret) |
| 2122 | return ret; |
| 2123 | |
Daniel Vetter | 99fcb76 | 2010-02-07 16:20:18 +0100 | [diff] [blame] | 2124 | BUG_ON(!list_empty(&dev_priv->mm.flushing_list)); |
| 2125 | |
Chris Wilson | ab5ee57 | 2009-09-20 19:25:47 +0100 | [diff] [blame] | 2126 | ret = i915_gem_evict_from_inactive_list(dev); |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2127 | if (ret) |
| 2128 | return ret; |
| 2129 | |
| 2130 | spin_lock(&dev_priv->mm.active_list_lock); |
| 2131 | lists_empty = (list_empty(&dev_priv->mm.inactive_list) && |
| 2132 | list_empty(&dev_priv->mm.flushing_list) && |
| 2133 | list_empty(&dev_priv->mm.active_list)); |
| 2134 | spin_unlock(&dev_priv->mm.active_list_lock); |
| 2135 | BUG_ON(!lists_empty); |
| 2136 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2137 | return 0; |
| 2138 | } |
| 2139 | |
| 2140 | static int |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2141 | i915_gem_evict_something(struct drm_device *dev, int min_size) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2142 | { |
| 2143 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 2144 | struct drm_gem_object *obj; |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2145 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2146 | |
| 2147 | for (;;) { |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2148 | i915_gem_retire_requests(dev); |
| 2149 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2150 | /* If there's an inactive buffer available now, grab it |
| 2151 | * and be done. |
| 2152 | */ |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2153 | obj = i915_gem_find_inactive_object(dev, min_size); |
| 2154 | if (obj) { |
| 2155 | struct drm_i915_gem_object *obj_priv; |
| 2156 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2157 | #if WATCH_LRU |
| 2158 | DRM_INFO("%s: evicting %p\n", __func__, obj); |
| 2159 | #endif |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2160 | obj_priv = obj->driver_private; |
| 2161 | BUG_ON(obj_priv->pin_count != 0); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2162 | BUG_ON(obj_priv->active); |
| 2163 | |
| 2164 | /* Wait on the rendering and unbind the buffer. */ |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2165 | return i915_gem_object_unbind(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2166 | } |
| 2167 | |
| 2168 | /* If we didn't get anything, but the ring is still processing |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2169 | * things, wait for the next to finish and hopefully leave us |
| 2170 | * a buffer to evict. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2171 | */ |
| 2172 | if (!list_empty(&dev_priv->mm.request_list)) { |
| 2173 | struct drm_i915_gem_request *request; |
| 2174 | |
| 2175 | request = list_first_entry(&dev_priv->mm.request_list, |
| 2176 | struct drm_i915_gem_request, |
| 2177 | list); |
| 2178 | |
| 2179 | ret = i915_wait_request(dev, request->seqno); |
| 2180 | if (ret) |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2181 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2182 | |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2183 | continue; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2184 | } |
| 2185 | |
| 2186 | /* If we didn't have anything on the request list but there |
| 2187 | * are buffers awaiting a flush, emit one and try again. |
| 2188 | * When we wait on it, those buffers waiting for that flush |
| 2189 | * will get moved to inactive. |
| 2190 | */ |
| 2191 | if (!list_empty(&dev_priv->mm.flushing_list)) { |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2192 | struct drm_i915_gem_object *obj_priv; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2193 | |
Chris Wilson | 9a1e258 | 2009-09-20 20:16:50 +0100 | [diff] [blame] | 2194 | /* Find an object that we can immediately reuse */ |
| 2195 | list_for_each_entry(obj_priv, &dev_priv->mm.flushing_list, list) { |
| 2196 | obj = obj_priv->obj; |
| 2197 | if (obj->size >= min_size) |
| 2198 | break; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2199 | |
Chris Wilson | 9a1e258 | 2009-09-20 20:16:50 +0100 | [diff] [blame] | 2200 | obj = NULL; |
| 2201 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2202 | |
Chris Wilson | 9a1e258 | 2009-09-20 20:16:50 +0100 | [diff] [blame] | 2203 | if (obj != NULL) { |
| 2204 | uint32_t seqno; |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2205 | |
Chris Wilson | 9a1e258 | 2009-09-20 20:16:50 +0100 | [diff] [blame] | 2206 | i915_gem_flush(dev, |
| 2207 | obj->write_domain, |
| 2208 | obj->write_domain); |
| 2209 | seqno = i915_add_request(dev, NULL, obj->write_domain); |
| 2210 | if (seqno == 0) |
| 2211 | return -ENOMEM; |
| 2212 | |
| 2213 | ret = i915_wait_request(dev, seqno); |
| 2214 | if (ret) |
| 2215 | return ret; |
| 2216 | |
| 2217 | continue; |
| 2218 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2219 | } |
| 2220 | |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2221 | /* If we didn't do any of the above, there's no single buffer |
| 2222 | * large enough to swap out for the new one, so just evict |
| 2223 | * everything and start again. (This should be rare.) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2224 | */ |
Chris Wilson | 9731129 | 2009-09-21 00:22:34 +0100 | [diff] [blame] | 2225 | if (!list_empty (&dev_priv->mm.inactive_list)) |
Chris Wilson | ab5ee57 | 2009-09-20 19:25:47 +0100 | [diff] [blame] | 2226 | return i915_gem_evict_from_inactive_list(dev); |
Chris Wilson | 9731129 | 2009-09-21 00:22:34 +0100 | [diff] [blame] | 2227 | else |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2228 | return i915_gem_evict_everything(dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2229 | } |
Keith Packard | ac94a96 | 2008-11-20 23:30:27 -0800 | [diff] [blame] | 2230 | } |
| 2231 | |
Ben Gamari | 6911a9b | 2009-04-02 11:24:54 -0700 | [diff] [blame] | 2232 | int |
Chris Wilson | 4bdadb9 | 2010-01-27 13:36:32 +0000 | [diff] [blame] | 2233 | i915_gem_object_get_pages(struct drm_gem_object *obj, |
| 2234 | gfp_t gfpmask) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2235 | { |
| 2236 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 2237 | int page_count, i; |
| 2238 | struct address_space *mapping; |
| 2239 | struct inode *inode; |
| 2240 | struct page *page; |
| 2241 | int ret; |
| 2242 | |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2243 | if (obj_priv->pages_refcount++ != 0) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2244 | return 0; |
| 2245 | |
| 2246 | /* Get the list of pages out of our struct file. They'll be pinned |
| 2247 | * at this point until we release them. |
| 2248 | */ |
| 2249 | page_count = obj->size / PAGE_SIZE; |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2250 | BUG_ON(obj_priv->pages != NULL); |
Jesse Barnes | 8e7d2b2 | 2009-05-08 16:13:25 -0700 | [diff] [blame] | 2251 | obj_priv->pages = drm_calloc_large(page_count, sizeof(struct page *)); |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2252 | if (obj_priv->pages == NULL) { |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2253 | obj_priv->pages_refcount--; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2254 | return -ENOMEM; |
| 2255 | } |
| 2256 | |
| 2257 | inode = obj->filp->f_path.dentry->d_inode; |
| 2258 | mapping = inode->i_mapping; |
| 2259 | for (i = 0; i < page_count; i++) { |
Chris Wilson | 4bdadb9 | 2010-01-27 13:36:32 +0000 | [diff] [blame] | 2260 | page = read_cache_page_gfp(mapping, i, |
| 2261 | mapping_gfp_mask (mapping) | |
| 2262 | __GFP_COLD | |
| 2263 | gfpmask); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2264 | if (IS_ERR(page)) { |
| 2265 | ret = PTR_ERR(page); |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2266 | i915_gem_object_put_pages(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2267 | return ret; |
| 2268 | } |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2269 | obj_priv->pages[i] = page; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2270 | } |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 2271 | |
| 2272 | if (obj_priv->tiling_mode != I915_TILING_NONE) |
| 2273 | i915_gem_object_do_bit_17_swizzle(obj); |
| 2274 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2275 | return 0; |
| 2276 | } |
| 2277 | |
Eric Anholt | 4e901fd | 2009-10-26 16:44:17 -0700 | [diff] [blame] | 2278 | static void sandybridge_write_fence_reg(struct drm_i915_fence_reg *reg) |
| 2279 | { |
| 2280 | struct drm_gem_object *obj = reg->obj; |
| 2281 | struct drm_device *dev = obj->dev; |
| 2282 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 2283 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 2284 | int regnum = obj_priv->fence_reg; |
| 2285 | uint64_t val; |
| 2286 | |
| 2287 | val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) & |
| 2288 | 0xfffff000) << 32; |
| 2289 | val |= obj_priv->gtt_offset & 0xfffff000; |
| 2290 | val |= (uint64_t)((obj_priv->stride / 128) - 1) << |
| 2291 | SANDYBRIDGE_FENCE_PITCH_SHIFT; |
| 2292 | |
| 2293 | if (obj_priv->tiling_mode == I915_TILING_Y) |
| 2294 | val |= 1 << I965_FENCE_TILING_Y_SHIFT; |
| 2295 | val |= I965_FENCE_REG_VALID; |
| 2296 | |
| 2297 | I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (regnum * 8), val); |
| 2298 | } |
| 2299 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2300 | static void i965_write_fence_reg(struct drm_i915_fence_reg *reg) |
| 2301 | { |
| 2302 | struct drm_gem_object *obj = reg->obj; |
| 2303 | struct drm_device *dev = obj->dev; |
| 2304 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 2305 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 2306 | int regnum = obj_priv->fence_reg; |
| 2307 | uint64_t val; |
| 2308 | |
| 2309 | val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) & |
| 2310 | 0xfffff000) << 32; |
| 2311 | val |= obj_priv->gtt_offset & 0xfffff000; |
| 2312 | val |= ((obj_priv->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT; |
| 2313 | if (obj_priv->tiling_mode == I915_TILING_Y) |
| 2314 | val |= 1 << I965_FENCE_TILING_Y_SHIFT; |
| 2315 | val |= I965_FENCE_REG_VALID; |
| 2316 | |
| 2317 | I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val); |
| 2318 | } |
| 2319 | |
| 2320 | static void i915_write_fence_reg(struct drm_i915_fence_reg *reg) |
| 2321 | { |
| 2322 | struct drm_gem_object *obj = reg->obj; |
| 2323 | struct drm_device *dev = obj->dev; |
| 2324 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 2325 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 2326 | int regnum = obj_priv->fence_reg; |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 2327 | int tile_width; |
Eric Anholt | dc529a4 | 2009-03-10 22:34:49 -0700 | [diff] [blame] | 2328 | uint32_t fence_reg, val; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2329 | uint32_t pitch_val; |
| 2330 | |
| 2331 | if ((obj_priv->gtt_offset & ~I915_FENCE_START_MASK) || |
| 2332 | (obj_priv->gtt_offset & (obj->size - 1))) { |
Linus Torvalds | f06da26 | 2009-02-09 08:57:29 -0800 | [diff] [blame] | 2333 | WARN(1, "%s: object 0x%08x not 1M or size (0x%zx) aligned\n", |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 2334 | __func__, obj_priv->gtt_offset, obj->size); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2335 | return; |
| 2336 | } |
| 2337 | |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 2338 | if (obj_priv->tiling_mode == I915_TILING_Y && |
| 2339 | HAS_128_BYTE_Y_TILING(dev)) |
| 2340 | tile_width = 128; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2341 | else |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 2342 | tile_width = 512; |
| 2343 | |
| 2344 | /* Note: pitch better be a power of two tile widths */ |
| 2345 | pitch_val = obj_priv->stride / tile_width; |
| 2346 | pitch_val = ffs(pitch_val) - 1; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2347 | |
| 2348 | val = obj_priv->gtt_offset; |
| 2349 | if (obj_priv->tiling_mode == I915_TILING_Y) |
| 2350 | val |= 1 << I830_FENCE_TILING_Y_SHIFT; |
| 2351 | val |= I915_FENCE_SIZE_BITS(obj->size); |
| 2352 | val |= pitch_val << I830_FENCE_PITCH_SHIFT; |
| 2353 | val |= I830_FENCE_REG_VALID; |
| 2354 | |
Eric Anholt | dc529a4 | 2009-03-10 22:34:49 -0700 | [diff] [blame] | 2355 | if (regnum < 8) |
| 2356 | fence_reg = FENCE_REG_830_0 + (regnum * 4); |
| 2357 | else |
| 2358 | fence_reg = FENCE_REG_945_8 + ((regnum - 8) * 4); |
| 2359 | I915_WRITE(fence_reg, val); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2360 | } |
| 2361 | |
| 2362 | static void i830_write_fence_reg(struct drm_i915_fence_reg *reg) |
| 2363 | { |
| 2364 | struct drm_gem_object *obj = reg->obj; |
| 2365 | struct drm_device *dev = obj->dev; |
| 2366 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 2367 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 2368 | int regnum = obj_priv->fence_reg; |
| 2369 | uint32_t val; |
| 2370 | uint32_t pitch_val; |
Daniel Vetter | 8d7773a | 2009-03-29 14:09:41 +0200 | [diff] [blame] | 2371 | uint32_t fence_size_bits; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2372 | |
Daniel Vetter | 8d7773a | 2009-03-29 14:09:41 +0200 | [diff] [blame] | 2373 | if ((obj_priv->gtt_offset & ~I830_FENCE_START_MASK) || |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2374 | (obj_priv->gtt_offset & (obj->size - 1))) { |
Daniel Vetter | 8d7773a | 2009-03-29 14:09:41 +0200 | [diff] [blame] | 2375 | WARN(1, "%s: object 0x%08x not 512K or size aligned\n", |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 2376 | __func__, obj_priv->gtt_offset); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2377 | return; |
| 2378 | } |
| 2379 | |
Eric Anholt | e76a16d | 2009-05-26 17:44:56 -0700 | [diff] [blame] | 2380 | pitch_val = obj_priv->stride / 128; |
| 2381 | pitch_val = ffs(pitch_val) - 1; |
| 2382 | WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL); |
| 2383 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2384 | val = obj_priv->gtt_offset; |
| 2385 | if (obj_priv->tiling_mode == I915_TILING_Y) |
| 2386 | val |= 1 << I830_FENCE_TILING_Y_SHIFT; |
Daniel Vetter | 8d7773a | 2009-03-29 14:09:41 +0200 | [diff] [blame] | 2387 | fence_size_bits = I830_FENCE_SIZE_BITS(obj->size); |
| 2388 | WARN_ON(fence_size_bits & ~0x00000f00); |
| 2389 | val |= fence_size_bits; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2390 | val |= pitch_val << I830_FENCE_PITCH_SHIFT; |
| 2391 | val |= I830_FENCE_REG_VALID; |
| 2392 | |
| 2393 | I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2394 | } |
| 2395 | |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 2396 | static int i915_find_fence_reg(struct drm_device *dev) |
| 2397 | { |
| 2398 | struct drm_i915_fence_reg *reg = NULL; |
| 2399 | struct drm_i915_gem_object *obj_priv = NULL; |
| 2400 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2401 | struct drm_gem_object *obj = NULL; |
| 2402 | int i, avail, ret; |
| 2403 | |
| 2404 | /* First try to find a free reg */ |
| 2405 | avail = 0; |
| 2406 | for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) { |
| 2407 | reg = &dev_priv->fence_regs[i]; |
| 2408 | if (!reg->obj) |
| 2409 | return i; |
| 2410 | |
| 2411 | obj_priv = reg->obj->driver_private; |
| 2412 | if (!obj_priv->pin_count) |
| 2413 | avail++; |
| 2414 | } |
| 2415 | |
| 2416 | if (avail == 0) |
| 2417 | return -ENOSPC; |
| 2418 | |
| 2419 | /* None available, try to steal one or wait for a user to finish */ |
| 2420 | i = I915_FENCE_REG_NONE; |
| 2421 | list_for_each_entry(obj_priv, &dev_priv->mm.fence_list, |
| 2422 | fence_list) { |
| 2423 | obj = obj_priv->obj; |
| 2424 | |
| 2425 | if (obj_priv->pin_count) |
| 2426 | continue; |
| 2427 | |
| 2428 | /* found one! */ |
| 2429 | i = obj_priv->fence_reg; |
| 2430 | break; |
| 2431 | } |
| 2432 | |
| 2433 | BUG_ON(i == I915_FENCE_REG_NONE); |
| 2434 | |
| 2435 | /* We only have a reference on obj from the active list. put_fence_reg |
| 2436 | * might drop that one, causing a use-after-free in it. So hold a |
| 2437 | * private reference to obj like the other callers of put_fence_reg |
| 2438 | * (set_tiling ioctl) do. */ |
| 2439 | drm_gem_object_reference(obj); |
| 2440 | ret = i915_gem_object_put_fence_reg(obj); |
| 2441 | drm_gem_object_unreference(obj); |
| 2442 | if (ret != 0) |
| 2443 | return ret; |
| 2444 | |
| 2445 | return i; |
| 2446 | } |
| 2447 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2448 | /** |
| 2449 | * i915_gem_object_get_fence_reg - set up a fence reg for an object |
| 2450 | * @obj: object to map through a fence reg |
| 2451 | * |
| 2452 | * When mapping objects through the GTT, userspace wants to be able to write |
| 2453 | * to them without having to worry about swizzling if the object is tiled. |
| 2454 | * |
| 2455 | * This function walks the fence regs looking for a free one for @obj, |
| 2456 | * stealing one if it can't find any. |
| 2457 | * |
| 2458 | * It then sets up the reg based on the object's properties: address, pitch |
| 2459 | * and tiling format. |
| 2460 | */ |
Chris Wilson | 8c4b8c3 | 2009-06-17 22:08:52 +0100 | [diff] [blame] | 2461 | int |
| 2462 | i915_gem_object_get_fence_reg(struct drm_gem_object *obj) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2463 | { |
| 2464 | struct drm_device *dev = obj->dev; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2465 | struct drm_i915_private *dev_priv = dev->dev_private; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2466 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 2467 | struct drm_i915_fence_reg *reg = NULL; |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 2468 | int ret; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2469 | |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 2470 | /* Just update our place in the LRU if our fence is getting used. */ |
| 2471 | if (obj_priv->fence_reg != I915_FENCE_REG_NONE) { |
| 2472 | list_move_tail(&obj_priv->fence_list, &dev_priv->mm.fence_list); |
| 2473 | return 0; |
| 2474 | } |
| 2475 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2476 | switch (obj_priv->tiling_mode) { |
| 2477 | case I915_TILING_NONE: |
| 2478 | WARN(1, "allocating a fence for non-tiled object?\n"); |
| 2479 | break; |
| 2480 | case I915_TILING_X: |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 2481 | if (!obj_priv->stride) |
| 2482 | return -EINVAL; |
| 2483 | WARN((obj_priv->stride & (512 - 1)), |
| 2484 | "object 0x%08x is X tiled but has non-512B pitch\n", |
| 2485 | obj_priv->gtt_offset); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2486 | break; |
| 2487 | case I915_TILING_Y: |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 2488 | if (!obj_priv->stride) |
| 2489 | return -EINVAL; |
| 2490 | WARN((obj_priv->stride & (128 - 1)), |
| 2491 | "object 0x%08x is Y tiled but has non-128B pitch\n", |
| 2492 | obj_priv->gtt_offset); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2493 | break; |
| 2494 | } |
| 2495 | |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 2496 | ret = i915_find_fence_reg(dev); |
| 2497 | if (ret < 0) |
| 2498 | return ret; |
Chris Wilson | fc7170b | 2009-02-11 14:26:46 +0000 | [diff] [blame] | 2499 | |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 2500 | obj_priv->fence_reg = ret; |
| 2501 | reg = &dev_priv->fence_regs[obj_priv->fence_reg]; |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 2502 | list_add_tail(&obj_priv->fence_list, &dev_priv->mm.fence_list); |
| 2503 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2504 | reg->obj = obj; |
| 2505 | |
Eric Anholt | 4e901fd | 2009-10-26 16:44:17 -0700 | [diff] [blame] | 2506 | if (IS_GEN6(dev)) |
| 2507 | sandybridge_write_fence_reg(reg); |
| 2508 | else if (IS_I965G(dev)) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2509 | i965_write_fence_reg(reg); |
| 2510 | else if (IS_I9XX(dev)) |
| 2511 | i915_write_fence_reg(reg); |
| 2512 | else |
| 2513 | i830_write_fence_reg(reg); |
Eric Anholt | d9ddcb9 | 2009-01-27 10:33:49 -0800 | [diff] [blame] | 2514 | |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 2515 | trace_i915_gem_object_get_fence(obj, obj_priv->fence_reg, |
| 2516 | obj_priv->tiling_mode); |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2517 | |
Eric Anholt | d9ddcb9 | 2009-01-27 10:33:49 -0800 | [diff] [blame] | 2518 | return 0; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2519 | } |
| 2520 | |
| 2521 | /** |
| 2522 | * i915_gem_clear_fence_reg - clear out fence register info |
| 2523 | * @obj: object to clear |
| 2524 | * |
| 2525 | * Zeroes out the fence register itself and clears out the associated |
| 2526 | * data structures in dev_priv and obj_priv. |
| 2527 | */ |
| 2528 | static void |
| 2529 | i915_gem_clear_fence_reg(struct drm_gem_object *obj) |
| 2530 | { |
| 2531 | struct drm_device *dev = obj->dev; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2532 | drm_i915_private_t *dev_priv = dev->dev_private; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2533 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 2534 | |
Eric Anholt | 4e901fd | 2009-10-26 16:44:17 -0700 | [diff] [blame] | 2535 | if (IS_GEN6(dev)) { |
| 2536 | I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + |
| 2537 | (obj_priv->fence_reg * 8), 0); |
| 2538 | } else if (IS_I965G(dev)) { |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2539 | I915_WRITE64(FENCE_REG_965_0 + (obj_priv->fence_reg * 8), 0); |
Eric Anholt | 4e901fd | 2009-10-26 16:44:17 -0700 | [diff] [blame] | 2540 | } else { |
Eric Anholt | dc529a4 | 2009-03-10 22:34:49 -0700 | [diff] [blame] | 2541 | uint32_t fence_reg; |
| 2542 | |
| 2543 | if (obj_priv->fence_reg < 8) |
| 2544 | fence_reg = FENCE_REG_830_0 + obj_priv->fence_reg * 4; |
| 2545 | else |
| 2546 | fence_reg = FENCE_REG_945_8 + (obj_priv->fence_reg - |
| 2547 | 8) * 4; |
| 2548 | |
| 2549 | I915_WRITE(fence_reg, 0); |
| 2550 | } |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2551 | |
| 2552 | dev_priv->fence_regs[obj_priv->fence_reg].obj = NULL; |
| 2553 | obj_priv->fence_reg = I915_FENCE_REG_NONE; |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 2554 | list_del_init(&obj_priv->fence_list); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2555 | } |
| 2556 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2557 | /** |
Chris Wilson | 52dc7d3 | 2009-06-06 09:46:01 +0100 | [diff] [blame] | 2558 | * i915_gem_object_put_fence_reg - waits on outstanding fenced access |
| 2559 | * to the buffer to finish, and then resets the fence register. |
| 2560 | * @obj: tiled object holding a fence register. |
| 2561 | * |
| 2562 | * Zeroes out the fence register itself and clears out the associated |
| 2563 | * data structures in dev_priv and obj_priv. |
| 2564 | */ |
| 2565 | int |
| 2566 | i915_gem_object_put_fence_reg(struct drm_gem_object *obj) |
| 2567 | { |
| 2568 | struct drm_device *dev = obj->dev; |
| 2569 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 2570 | |
| 2571 | if (obj_priv->fence_reg == I915_FENCE_REG_NONE) |
| 2572 | return 0; |
| 2573 | |
Daniel Vetter | 10ae9bd | 2010-02-01 13:59:17 +0100 | [diff] [blame] | 2574 | /* If we've changed tiling, GTT-mappings of the object |
| 2575 | * need to re-fault to ensure that the correct fence register |
| 2576 | * setup is in place. |
| 2577 | */ |
| 2578 | i915_gem_release_mmap(obj); |
| 2579 | |
Chris Wilson | 52dc7d3 | 2009-06-06 09:46:01 +0100 | [diff] [blame] | 2580 | /* On the i915, GPU access to tiled buffers is via a fence, |
| 2581 | * therefore we must wait for any outstanding access to complete |
| 2582 | * before clearing the fence. |
| 2583 | */ |
| 2584 | if (!IS_I965G(dev)) { |
| 2585 | int ret; |
| 2586 | |
| 2587 | i915_gem_object_flush_gpu_write_domain(obj); |
Chris Wilson | 52dc7d3 | 2009-06-06 09:46:01 +0100 | [diff] [blame] | 2588 | ret = i915_gem_object_wait_rendering(obj); |
| 2589 | if (ret != 0) |
| 2590 | return ret; |
| 2591 | } |
| 2592 | |
Daniel Vetter | 4a72661 | 2010-02-01 13:59:16 +0100 | [diff] [blame] | 2593 | i915_gem_object_flush_gtt_write_domain(obj); |
Chris Wilson | 52dc7d3 | 2009-06-06 09:46:01 +0100 | [diff] [blame] | 2594 | i915_gem_clear_fence_reg (obj); |
| 2595 | |
| 2596 | return 0; |
| 2597 | } |
| 2598 | |
| 2599 | /** |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2600 | * Finds free space in the GTT aperture and binds the object there. |
| 2601 | */ |
| 2602 | static int |
| 2603 | i915_gem_object_bind_to_gtt(struct drm_gem_object *obj, unsigned alignment) |
| 2604 | { |
| 2605 | struct drm_device *dev = obj->dev; |
| 2606 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 2607 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 2608 | struct drm_mm_node *free_space; |
Chris Wilson | 4bdadb9 | 2010-01-27 13:36:32 +0000 | [diff] [blame] | 2609 | gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN; |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2610 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2611 | |
Chris Wilson | bb6baf7 | 2009-09-22 14:24:13 +0100 | [diff] [blame] | 2612 | if (obj_priv->madv != I915_MADV_WILLNEED) { |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2613 | DRM_ERROR("Attempting to bind a purgeable object\n"); |
| 2614 | return -EINVAL; |
| 2615 | } |
| 2616 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2617 | if (alignment == 0) |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 2618 | alignment = i915_gem_get_gtt_alignment(obj); |
Daniel Vetter | 8d7773a | 2009-03-29 14:09:41 +0200 | [diff] [blame] | 2619 | if (alignment & (i915_gem_get_gtt_alignment(obj) - 1)) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2620 | DRM_ERROR("Invalid object alignment requested %u\n", alignment); |
| 2621 | return -EINVAL; |
| 2622 | } |
| 2623 | |
| 2624 | search_free: |
| 2625 | free_space = drm_mm_search_free(&dev_priv->mm.gtt_space, |
| 2626 | obj->size, alignment, 0); |
| 2627 | if (free_space != NULL) { |
| 2628 | obj_priv->gtt_space = drm_mm_get_block(free_space, obj->size, |
| 2629 | alignment); |
| 2630 | if (obj_priv->gtt_space != NULL) { |
| 2631 | obj_priv->gtt_space->private = obj; |
| 2632 | obj_priv->gtt_offset = obj_priv->gtt_space->start; |
| 2633 | } |
| 2634 | } |
| 2635 | if (obj_priv->gtt_space == NULL) { |
| 2636 | /* If the gtt is empty and we're still having trouble |
| 2637 | * fitting our object in, we're out of memory. |
| 2638 | */ |
| 2639 | #if WATCH_LRU |
| 2640 | DRM_INFO("%s: GTT full, evicting something\n", __func__); |
| 2641 | #endif |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2642 | ret = i915_gem_evict_something(dev, obj->size); |
Chris Wilson | 9731129 | 2009-09-21 00:22:34 +0100 | [diff] [blame] | 2643 | if (ret) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2644 | return ret; |
Chris Wilson | 9731129 | 2009-09-21 00:22:34 +0100 | [diff] [blame] | 2645 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2646 | goto search_free; |
| 2647 | } |
| 2648 | |
| 2649 | #if WATCH_BUF |
Krzysztof Halasa | cfd43c0 | 2009-06-20 00:31:28 +0200 | [diff] [blame] | 2650 | DRM_INFO("Binding object of size %zd at 0x%08x\n", |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2651 | obj->size, obj_priv->gtt_offset); |
| 2652 | #endif |
Chris Wilson | 4bdadb9 | 2010-01-27 13:36:32 +0000 | [diff] [blame] | 2653 | ret = i915_gem_object_get_pages(obj, gfpmask); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2654 | if (ret) { |
| 2655 | drm_mm_put_block(obj_priv->gtt_space); |
| 2656 | obj_priv->gtt_space = NULL; |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2657 | |
| 2658 | if (ret == -ENOMEM) { |
| 2659 | /* first try to clear up some space from the GTT */ |
| 2660 | ret = i915_gem_evict_something(dev, obj->size); |
| 2661 | if (ret) { |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2662 | /* now try to shrink everyone else */ |
Chris Wilson | 4bdadb9 | 2010-01-27 13:36:32 +0000 | [diff] [blame] | 2663 | if (gfpmask) { |
| 2664 | gfpmask = 0; |
| 2665 | goto search_free; |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2666 | } |
| 2667 | |
| 2668 | return ret; |
| 2669 | } |
| 2670 | |
| 2671 | goto search_free; |
| 2672 | } |
| 2673 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2674 | return ret; |
| 2675 | } |
| 2676 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2677 | /* Create an AGP memory structure pointing at our pages, and bind it |
| 2678 | * into the GTT. |
| 2679 | */ |
| 2680 | obj_priv->agp_mem = drm_agp_bind_pages(dev, |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2681 | obj_priv->pages, |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2682 | obj->size >> PAGE_SHIFT, |
Keith Packard | ba1eb1d | 2008-10-14 19:55:10 -0700 | [diff] [blame] | 2683 | obj_priv->gtt_offset, |
| 2684 | obj_priv->agp_type); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2685 | if (obj_priv->agp_mem == NULL) { |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2686 | i915_gem_object_put_pages(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2687 | drm_mm_put_block(obj_priv->gtt_space); |
| 2688 | obj_priv->gtt_space = NULL; |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2689 | |
| 2690 | ret = i915_gem_evict_something(dev, obj->size); |
Chris Wilson | 9731129 | 2009-09-21 00:22:34 +0100 | [diff] [blame] | 2691 | if (ret) |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2692 | return ret; |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2693 | |
| 2694 | goto search_free; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2695 | } |
| 2696 | atomic_inc(&dev->gtt_count); |
| 2697 | atomic_add(obj->size, &dev->gtt_memory); |
| 2698 | |
| 2699 | /* Assert that the object is not currently in any GPU domain. As it |
| 2700 | * wasn't in the GTT, there shouldn't be any way it could have been in |
| 2701 | * a GPU cache |
| 2702 | */ |
Chris Wilson | 21d509e | 2009-06-06 09:46:02 +0100 | [diff] [blame] | 2703 | BUG_ON(obj->read_domains & I915_GEM_GPU_DOMAINS); |
| 2704 | BUG_ON(obj->write_domain & I915_GEM_GPU_DOMAINS); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2705 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2706 | trace_i915_gem_object_bind(obj, obj_priv->gtt_offset); |
| 2707 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2708 | return 0; |
| 2709 | } |
| 2710 | |
| 2711 | void |
| 2712 | i915_gem_clflush_object(struct drm_gem_object *obj) |
| 2713 | { |
| 2714 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 2715 | |
| 2716 | /* If we don't have a page list set up, then we're not pinned |
| 2717 | * to GPU, and we can ignore the cache flush because it'll happen |
| 2718 | * again at bind time. |
| 2719 | */ |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2720 | if (obj_priv->pages == NULL) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2721 | return; |
| 2722 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2723 | trace_i915_gem_object_clflush(obj); |
Eric Anholt | cfa16a0 | 2009-05-26 18:46:16 -0700 | [diff] [blame] | 2724 | |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2725 | drm_clflush_pages(obj_priv->pages, obj->size / PAGE_SIZE); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2726 | } |
| 2727 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2728 | /** Flushes any GPU write domain for the object if it's dirty. */ |
| 2729 | static void |
| 2730 | i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj) |
| 2731 | { |
| 2732 | struct drm_device *dev = obj->dev; |
| 2733 | uint32_t seqno; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2734 | uint32_t old_write_domain; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2735 | |
| 2736 | if ((obj->write_domain & I915_GEM_GPU_DOMAINS) == 0) |
| 2737 | return; |
| 2738 | |
| 2739 | /* Queue the GPU write cache flushing we need. */ |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2740 | old_write_domain = obj->write_domain; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2741 | i915_gem_flush(dev, 0, obj->write_domain); |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 2742 | seqno = i915_add_request(dev, NULL, obj->write_domain); |
Daniel Vetter | 99fcb76 | 2010-02-07 16:20:18 +0100 | [diff] [blame] | 2743 | BUG_ON(obj->write_domain); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2744 | i915_gem_object_move_to_active(obj, seqno); |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2745 | |
| 2746 | trace_i915_gem_object_change_domain(obj, |
| 2747 | obj->read_domains, |
| 2748 | old_write_domain); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2749 | } |
| 2750 | |
| 2751 | /** Flushes the GTT write domain for the object if it's dirty. */ |
| 2752 | static void |
| 2753 | i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj) |
| 2754 | { |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2755 | uint32_t old_write_domain; |
| 2756 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2757 | if (obj->write_domain != I915_GEM_DOMAIN_GTT) |
| 2758 | return; |
| 2759 | |
| 2760 | /* No actual flushing is required for the GTT write domain. Writes |
| 2761 | * to it immediately go to main memory as far as we know, so there's |
| 2762 | * no chipset flush. It also doesn't land in render cache. |
| 2763 | */ |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2764 | old_write_domain = obj->write_domain; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2765 | obj->write_domain = 0; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2766 | |
| 2767 | trace_i915_gem_object_change_domain(obj, |
| 2768 | obj->read_domains, |
| 2769 | old_write_domain); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2770 | } |
| 2771 | |
| 2772 | /** Flushes the CPU write domain for the object if it's dirty. */ |
| 2773 | static void |
| 2774 | i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj) |
| 2775 | { |
| 2776 | struct drm_device *dev = obj->dev; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2777 | uint32_t old_write_domain; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2778 | |
| 2779 | if (obj->write_domain != I915_GEM_DOMAIN_CPU) |
| 2780 | return; |
| 2781 | |
| 2782 | i915_gem_clflush_object(obj); |
| 2783 | drm_agp_chipset_flush(dev); |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2784 | old_write_domain = obj->write_domain; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2785 | obj->write_domain = 0; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2786 | |
| 2787 | trace_i915_gem_object_change_domain(obj, |
| 2788 | obj->read_domains, |
| 2789 | old_write_domain); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2790 | } |
| 2791 | |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 2792 | void |
| 2793 | i915_gem_object_flush_write_domain(struct drm_gem_object *obj) |
| 2794 | { |
| 2795 | switch (obj->write_domain) { |
| 2796 | case I915_GEM_DOMAIN_GTT: |
| 2797 | i915_gem_object_flush_gtt_write_domain(obj); |
| 2798 | break; |
| 2799 | case I915_GEM_DOMAIN_CPU: |
| 2800 | i915_gem_object_flush_cpu_write_domain(obj); |
| 2801 | break; |
| 2802 | default: |
| 2803 | i915_gem_object_flush_gpu_write_domain(obj); |
| 2804 | break; |
| 2805 | } |
| 2806 | } |
| 2807 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 2808 | /** |
| 2809 | * Moves a single object to the GTT read, and possibly write domain. |
| 2810 | * |
| 2811 | * This function returns when the move is complete, including waiting on |
| 2812 | * flushes to occur. |
| 2813 | */ |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2814 | int |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 2815 | i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj, int write) |
| 2816 | { |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 2817 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2818 | uint32_t old_write_domain, old_read_domains; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2819 | int ret; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 2820 | |
Eric Anholt | 0235439 | 2008-11-26 13:58:13 -0800 | [diff] [blame] | 2821 | /* Not valid to be called on unbound objects. */ |
| 2822 | if (obj_priv->gtt_space == NULL) |
| 2823 | return -EINVAL; |
| 2824 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2825 | i915_gem_object_flush_gpu_write_domain(obj); |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 2826 | /* Wait on any GPU rendering and flushing to occur. */ |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2827 | ret = i915_gem_object_wait_rendering(obj); |
| 2828 | if (ret != 0) |
| 2829 | return ret; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 2830 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2831 | old_write_domain = obj->write_domain; |
| 2832 | old_read_domains = obj->read_domains; |
| 2833 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 2834 | /* If we're writing through the GTT domain, then CPU and GPU caches |
| 2835 | * will need to be invalidated at next use. |
| 2836 | */ |
| 2837 | if (write) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2838 | obj->read_domains &= I915_GEM_DOMAIN_GTT; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 2839 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2840 | i915_gem_object_flush_cpu_write_domain(obj); |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 2841 | |
| 2842 | /* It should now be out of any other write domains, and we can update |
| 2843 | * the domain values for our changes. |
| 2844 | */ |
| 2845 | BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0); |
| 2846 | obj->read_domains |= I915_GEM_DOMAIN_GTT; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2847 | if (write) { |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 2848 | obj->write_domain = I915_GEM_DOMAIN_GTT; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2849 | obj_priv->dirty = 1; |
| 2850 | } |
| 2851 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2852 | trace_i915_gem_object_change_domain(obj, |
| 2853 | old_read_domains, |
| 2854 | old_write_domain); |
| 2855 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2856 | return 0; |
| 2857 | } |
| 2858 | |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 2859 | /* |
| 2860 | * Prepare buffer for display plane. Use uninterruptible for possible flush |
| 2861 | * wait, as in modesetting process we're not supposed to be interrupted. |
| 2862 | */ |
| 2863 | int |
| 2864 | i915_gem_object_set_to_display_plane(struct drm_gem_object *obj) |
| 2865 | { |
| 2866 | struct drm_device *dev = obj->dev; |
| 2867 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 2868 | uint32_t old_write_domain, old_read_domains; |
| 2869 | int ret; |
| 2870 | |
| 2871 | /* Not valid to be called on unbound objects. */ |
| 2872 | if (obj_priv->gtt_space == NULL) |
| 2873 | return -EINVAL; |
| 2874 | |
| 2875 | i915_gem_object_flush_gpu_write_domain(obj); |
| 2876 | |
| 2877 | /* Wait on any GPU rendering and flushing to occur. */ |
| 2878 | if (obj_priv->active) { |
| 2879 | #if WATCH_BUF |
| 2880 | DRM_INFO("%s: object %p wait for seqno %08x\n", |
| 2881 | __func__, obj, obj_priv->last_rendering_seqno); |
| 2882 | #endif |
| 2883 | ret = i915_do_wait_request(dev, obj_priv->last_rendering_seqno, 0); |
| 2884 | if (ret != 0) |
| 2885 | return ret; |
| 2886 | } |
| 2887 | |
| 2888 | old_write_domain = obj->write_domain; |
| 2889 | old_read_domains = obj->read_domains; |
| 2890 | |
| 2891 | obj->read_domains &= I915_GEM_DOMAIN_GTT; |
| 2892 | |
| 2893 | i915_gem_object_flush_cpu_write_domain(obj); |
| 2894 | |
| 2895 | /* It should now be out of any other write domains, and we can update |
| 2896 | * the domain values for our changes. |
| 2897 | */ |
| 2898 | BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0); |
| 2899 | obj->read_domains |= I915_GEM_DOMAIN_GTT; |
| 2900 | obj->write_domain = I915_GEM_DOMAIN_GTT; |
| 2901 | obj_priv->dirty = 1; |
| 2902 | |
| 2903 | trace_i915_gem_object_change_domain(obj, |
| 2904 | old_read_domains, |
| 2905 | old_write_domain); |
| 2906 | |
| 2907 | return 0; |
| 2908 | } |
| 2909 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2910 | /** |
| 2911 | * Moves a single object to the CPU read, and possibly write domain. |
| 2912 | * |
| 2913 | * This function returns when the move is complete, including waiting on |
| 2914 | * flushes to occur. |
| 2915 | */ |
| 2916 | static int |
| 2917 | i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, int write) |
| 2918 | { |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2919 | uint32_t old_write_domain, old_read_domains; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2920 | int ret; |
| 2921 | |
| 2922 | i915_gem_object_flush_gpu_write_domain(obj); |
| 2923 | /* Wait on any GPU rendering and flushing to occur. */ |
| 2924 | ret = i915_gem_object_wait_rendering(obj); |
| 2925 | if (ret != 0) |
| 2926 | return ret; |
| 2927 | |
| 2928 | i915_gem_object_flush_gtt_write_domain(obj); |
| 2929 | |
| 2930 | /* If we have a partially-valid cache of the object in the CPU, |
| 2931 | * finish invalidating it and free the per-page flags. |
| 2932 | */ |
| 2933 | i915_gem_object_set_to_full_cpu_read_domain(obj); |
| 2934 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2935 | old_write_domain = obj->write_domain; |
| 2936 | old_read_domains = obj->read_domains; |
| 2937 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2938 | /* Flush the CPU cache if it's still invalid. */ |
| 2939 | if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) { |
| 2940 | i915_gem_clflush_object(obj); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2941 | |
| 2942 | obj->read_domains |= I915_GEM_DOMAIN_CPU; |
| 2943 | } |
| 2944 | |
| 2945 | /* It should now be out of any other write domains, and we can update |
| 2946 | * the domain values for our changes. |
| 2947 | */ |
| 2948 | BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0); |
| 2949 | |
| 2950 | /* If we're writing through the CPU, then the GPU read domains will |
| 2951 | * need to be invalidated at next use. |
| 2952 | */ |
| 2953 | if (write) { |
| 2954 | obj->read_domains &= I915_GEM_DOMAIN_CPU; |
| 2955 | obj->write_domain = I915_GEM_DOMAIN_CPU; |
| 2956 | } |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 2957 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2958 | trace_i915_gem_object_change_domain(obj, |
| 2959 | old_read_domains, |
| 2960 | old_write_domain); |
| 2961 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 2962 | return 0; |
| 2963 | } |
| 2964 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2965 | /* |
| 2966 | * Set the next domain for the specified object. This |
| 2967 | * may not actually perform the necessary flushing/invaliding though, |
| 2968 | * as that may want to be batched with other set_domain operations |
| 2969 | * |
| 2970 | * This is (we hope) the only really tricky part of gem. The goal |
| 2971 | * is fairly simple -- track which caches hold bits of the object |
| 2972 | * and make sure they remain coherent. A few concrete examples may |
| 2973 | * help to explain how it works. For shorthand, we use the notation |
| 2974 | * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the |
| 2975 | * a pair of read and write domain masks. |
| 2976 | * |
| 2977 | * Case 1: the batch buffer |
| 2978 | * |
| 2979 | * 1. Allocated |
| 2980 | * 2. Written by CPU |
| 2981 | * 3. Mapped to GTT |
| 2982 | * 4. Read by GPU |
| 2983 | * 5. Unmapped from GTT |
| 2984 | * 6. Freed |
| 2985 | * |
| 2986 | * Let's take these a step at a time |
| 2987 | * |
| 2988 | * 1. Allocated |
| 2989 | * Pages allocated from the kernel may still have |
| 2990 | * cache contents, so we set them to (CPU, CPU) always. |
| 2991 | * 2. Written by CPU (using pwrite) |
| 2992 | * The pwrite function calls set_domain (CPU, CPU) and |
| 2993 | * this function does nothing (as nothing changes) |
| 2994 | * 3. Mapped by GTT |
| 2995 | * This function asserts that the object is not |
| 2996 | * currently in any GPU-based read or write domains |
| 2997 | * 4. Read by GPU |
| 2998 | * i915_gem_execbuffer calls set_domain (COMMAND, 0). |
| 2999 | * As write_domain is zero, this function adds in the |
| 3000 | * current read domains (CPU+COMMAND, 0). |
| 3001 | * flush_domains is set to CPU. |
| 3002 | * invalidate_domains is set to COMMAND |
| 3003 | * clflush is run to get data out of the CPU caches |
| 3004 | * then i915_dev_set_domain calls i915_gem_flush to |
| 3005 | * emit an MI_FLUSH and drm_agp_chipset_flush |
| 3006 | * 5. Unmapped from GTT |
| 3007 | * i915_gem_object_unbind calls set_domain (CPU, CPU) |
| 3008 | * flush_domains and invalidate_domains end up both zero |
| 3009 | * so no flushing/invalidating happens |
| 3010 | * 6. Freed |
| 3011 | * yay, done |
| 3012 | * |
| 3013 | * Case 2: The shared render buffer |
| 3014 | * |
| 3015 | * 1. Allocated |
| 3016 | * 2. Mapped to GTT |
| 3017 | * 3. Read/written by GPU |
| 3018 | * 4. set_domain to (CPU,CPU) |
| 3019 | * 5. Read/written by CPU |
| 3020 | * 6. Read/written by GPU |
| 3021 | * |
| 3022 | * 1. Allocated |
| 3023 | * Same as last example, (CPU, CPU) |
| 3024 | * 2. Mapped to GTT |
| 3025 | * Nothing changes (assertions find that it is not in the GPU) |
| 3026 | * 3. Read/written by GPU |
| 3027 | * execbuffer calls set_domain (RENDER, RENDER) |
| 3028 | * flush_domains gets CPU |
| 3029 | * invalidate_domains gets GPU |
| 3030 | * clflush (obj) |
| 3031 | * MI_FLUSH and drm_agp_chipset_flush |
| 3032 | * 4. set_domain (CPU, CPU) |
| 3033 | * flush_domains gets GPU |
| 3034 | * invalidate_domains gets CPU |
| 3035 | * wait_rendering (obj) to make sure all drawing is complete. |
| 3036 | * This will include an MI_FLUSH to get the data from GPU |
| 3037 | * to memory |
| 3038 | * clflush (obj) to invalidate the CPU cache |
| 3039 | * Another MI_FLUSH in i915_gem_flush (eliminate this somehow?) |
| 3040 | * 5. Read/written by CPU |
| 3041 | * cache lines are loaded and dirtied |
| 3042 | * 6. Read written by GPU |
| 3043 | * Same as last GPU access |
| 3044 | * |
| 3045 | * Case 3: The constant buffer |
| 3046 | * |
| 3047 | * 1. Allocated |
| 3048 | * 2. Written by CPU |
| 3049 | * 3. Read by GPU |
| 3050 | * 4. Updated (written) by CPU again |
| 3051 | * 5. Read by GPU |
| 3052 | * |
| 3053 | * 1. Allocated |
| 3054 | * (CPU, CPU) |
| 3055 | * 2. Written by CPU |
| 3056 | * (CPU, CPU) |
| 3057 | * 3. Read by GPU |
| 3058 | * (CPU+RENDER, 0) |
| 3059 | * flush_domains = CPU |
| 3060 | * invalidate_domains = RENDER |
| 3061 | * clflush (obj) |
| 3062 | * MI_FLUSH |
| 3063 | * drm_agp_chipset_flush |
| 3064 | * 4. Updated (written) by CPU again |
| 3065 | * (CPU, CPU) |
| 3066 | * flush_domains = 0 (no previous write domain) |
| 3067 | * invalidate_domains = 0 (no new read domains) |
| 3068 | * 5. Read by GPU |
| 3069 | * (CPU+RENDER, 0) |
| 3070 | * flush_domains = CPU |
| 3071 | * invalidate_domains = RENDER |
| 3072 | * clflush (obj) |
| 3073 | * MI_FLUSH |
| 3074 | * drm_agp_chipset_flush |
| 3075 | */ |
Keith Packard | c0d9082 | 2008-11-20 23:11:08 -0800 | [diff] [blame] | 3076 | static void |
Eric Anholt | 8b0e378 | 2009-02-19 14:40:50 -0800 | [diff] [blame] | 3077 | i915_gem_object_set_to_gpu_domain(struct drm_gem_object *obj) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3078 | { |
| 3079 | struct drm_device *dev = obj->dev; |
| 3080 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 3081 | uint32_t invalidate_domains = 0; |
| 3082 | uint32_t flush_domains = 0; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3083 | uint32_t old_read_domains; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3084 | |
Eric Anholt | 8b0e378 | 2009-02-19 14:40:50 -0800 | [diff] [blame] | 3085 | BUG_ON(obj->pending_read_domains & I915_GEM_DOMAIN_CPU); |
| 3086 | BUG_ON(obj->pending_write_domain == I915_GEM_DOMAIN_CPU); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3087 | |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 3088 | intel_mark_busy(dev, obj); |
| 3089 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3090 | #if WATCH_BUF |
| 3091 | DRM_INFO("%s: object %p read %08x -> %08x write %08x -> %08x\n", |
| 3092 | __func__, obj, |
Eric Anholt | 8b0e378 | 2009-02-19 14:40:50 -0800 | [diff] [blame] | 3093 | obj->read_domains, obj->pending_read_domains, |
| 3094 | obj->write_domain, obj->pending_write_domain); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3095 | #endif |
| 3096 | /* |
| 3097 | * If the object isn't moving to a new write domain, |
| 3098 | * let the object stay in multiple read domains |
| 3099 | */ |
Eric Anholt | 8b0e378 | 2009-02-19 14:40:50 -0800 | [diff] [blame] | 3100 | if (obj->pending_write_domain == 0) |
| 3101 | obj->pending_read_domains |= obj->read_domains; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3102 | else |
| 3103 | obj_priv->dirty = 1; |
| 3104 | |
| 3105 | /* |
| 3106 | * Flush the current write domain if |
| 3107 | * the new read domains don't match. Invalidate |
| 3108 | * any read domains which differ from the old |
| 3109 | * write domain |
| 3110 | */ |
Eric Anholt | 8b0e378 | 2009-02-19 14:40:50 -0800 | [diff] [blame] | 3111 | if (obj->write_domain && |
| 3112 | obj->write_domain != obj->pending_read_domains) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3113 | flush_domains |= obj->write_domain; |
Eric Anholt | 8b0e378 | 2009-02-19 14:40:50 -0800 | [diff] [blame] | 3114 | invalidate_domains |= |
| 3115 | obj->pending_read_domains & ~obj->write_domain; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3116 | } |
| 3117 | /* |
| 3118 | * Invalidate any read caches which may have |
| 3119 | * stale data. That is, any new read domains. |
| 3120 | */ |
Eric Anholt | 8b0e378 | 2009-02-19 14:40:50 -0800 | [diff] [blame] | 3121 | invalidate_domains |= obj->pending_read_domains & ~obj->read_domains; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3122 | if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU) { |
| 3123 | #if WATCH_BUF |
| 3124 | DRM_INFO("%s: CPU domain flush %08x invalidate %08x\n", |
| 3125 | __func__, flush_domains, invalidate_domains); |
| 3126 | #endif |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3127 | i915_gem_clflush_object(obj); |
| 3128 | } |
| 3129 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3130 | old_read_domains = obj->read_domains; |
| 3131 | |
Eric Anholt | efbeed9 | 2009-02-19 14:54:51 -0800 | [diff] [blame] | 3132 | /* The actual obj->write_domain will be updated with |
| 3133 | * pending_write_domain after we emit the accumulated flush for all |
| 3134 | * of our domain changes in execbuffers (which clears objects' |
| 3135 | * write_domains). So if we have a current write domain that we |
| 3136 | * aren't changing, set pending_write_domain to that. |
| 3137 | */ |
| 3138 | if (flush_domains == 0 && obj->pending_write_domain == 0) |
| 3139 | obj->pending_write_domain = obj->write_domain; |
Eric Anholt | 8b0e378 | 2009-02-19 14:40:50 -0800 | [diff] [blame] | 3140 | obj->read_domains = obj->pending_read_domains; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3141 | |
| 3142 | dev->invalidate_domains |= invalidate_domains; |
| 3143 | dev->flush_domains |= flush_domains; |
| 3144 | #if WATCH_BUF |
| 3145 | DRM_INFO("%s: read %08x write %08x invalidate %08x flush %08x\n", |
| 3146 | __func__, |
| 3147 | obj->read_domains, obj->write_domain, |
| 3148 | dev->invalidate_domains, dev->flush_domains); |
| 3149 | #endif |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3150 | |
| 3151 | trace_i915_gem_object_change_domain(obj, |
| 3152 | old_read_domains, |
| 3153 | obj->write_domain); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3154 | } |
| 3155 | |
| 3156 | /** |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3157 | * Moves the object from a partially CPU read to a full one. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3158 | * |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3159 | * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(), |
| 3160 | * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU). |
| 3161 | */ |
| 3162 | static void |
| 3163 | i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj) |
| 3164 | { |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3165 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 3166 | |
| 3167 | if (!obj_priv->page_cpu_valid) |
| 3168 | return; |
| 3169 | |
| 3170 | /* If we're partially in the CPU read domain, finish moving it in. |
| 3171 | */ |
| 3172 | if (obj->read_domains & I915_GEM_DOMAIN_CPU) { |
| 3173 | int i; |
| 3174 | |
| 3175 | for (i = 0; i <= (obj->size - 1) / PAGE_SIZE; i++) { |
| 3176 | if (obj_priv->page_cpu_valid[i]) |
| 3177 | continue; |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 3178 | drm_clflush_pages(obj_priv->pages + i, 1); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3179 | } |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3180 | } |
| 3181 | |
| 3182 | /* Free the page_cpu_valid mappings which are now stale, whether |
| 3183 | * or not we've got I915_GEM_DOMAIN_CPU. |
| 3184 | */ |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 3185 | kfree(obj_priv->page_cpu_valid); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3186 | obj_priv->page_cpu_valid = NULL; |
| 3187 | } |
| 3188 | |
| 3189 | /** |
| 3190 | * Set the CPU read domain on a range of the object. |
| 3191 | * |
| 3192 | * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's |
| 3193 | * not entirely valid. The page_cpu_valid member of the object flags which |
| 3194 | * pages have been flushed, and will be respected by |
| 3195 | * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping |
| 3196 | * of the whole object. |
| 3197 | * |
| 3198 | * This function returns when the move is complete, including waiting on |
| 3199 | * flushes to occur. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3200 | */ |
| 3201 | static int |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3202 | i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj, |
| 3203 | uint64_t offset, uint64_t size) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3204 | { |
| 3205 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3206 | uint32_t old_read_domains; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3207 | int i, ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3208 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3209 | if (offset == 0 && size == obj->size) |
| 3210 | return i915_gem_object_set_to_cpu_domain(obj, 0); |
| 3211 | |
| 3212 | i915_gem_object_flush_gpu_write_domain(obj); |
| 3213 | /* Wait on any GPU rendering and flushing to occur. */ |
| 3214 | ret = i915_gem_object_wait_rendering(obj); |
| 3215 | if (ret != 0) |
| 3216 | return ret; |
| 3217 | i915_gem_object_flush_gtt_write_domain(obj); |
| 3218 | |
| 3219 | /* If we're already fully in the CPU read domain, we're done. */ |
| 3220 | if (obj_priv->page_cpu_valid == NULL && |
| 3221 | (obj->read_domains & I915_GEM_DOMAIN_CPU) != 0) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3222 | return 0; |
| 3223 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3224 | /* Otherwise, create/clear the per-page CPU read domain flag if we're |
| 3225 | * newly adding I915_GEM_DOMAIN_CPU |
| 3226 | */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3227 | if (obj_priv->page_cpu_valid == NULL) { |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 3228 | obj_priv->page_cpu_valid = kzalloc(obj->size / PAGE_SIZE, |
| 3229 | GFP_KERNEL); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3230 | if (obj_priv->page_cpu_valid == NULL) |
| 3231 | return -ENOMEM; |
| 3232 | } else if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) |
| 3233 | memset(obj_priv->page_cpu_valid, 0, obj->size / PAGE_SIZE); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3234 | |
| 3235 | /* Flush the cache on any pages that are still invalid from the CPU's |
| 3236 | * perspective. |
| 3237 | */ |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3238 | for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE; |
| 3239 | i++) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3240 | if (obj_priv->page_cpu_valid[i]) |
| 3241 | continue; |
| 3242 | |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 3243 | drm_clflush_pages(obj_priv->pages + i, 1); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3244 | |
| 3245 | obj_priv->page_cpu_valid[i] = 1; |
| 3246 | } |
| 3247 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3248 | /* It should now be out of any other write domains, and we can update |
| 3249 | * the domain values for our changes. |
| 3250 | */ |
| 3251 | BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0); |
| 3252 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3253 | old_read_domains = obj->read_domains; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3254 | obj->read_domains |= I915_GEM_DOMAIN_CPU; |
| 3255 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3256 | trace_i915_gem_object_change_domain(obj, |
| 3257 | old_read_domains, |
| 3258 | obj->write_domain); |
| 3259 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3260 | return 0; |
| 3261 | } |
| 3262 | |
| 3263 | /** |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3264 | * Pin an object to the GTT and evaluate the relocations landing in it. |
| 3265 | */ |
| 3266 | static int |
| 3267 | i915_gem_object_pin_and_relocate(struct drm_gem_object *obj, |
| 3268 | struct drm_file *file_priv, |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 3269 | struct drm_i915_gem_exec_object2 *entry, |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3270 | struct drm_i915_gem_relocation_entry *relocs) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3271 | { |
| 3272 | struct drm_device *dev = obj->dev; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 3273 | drm_i915_private_t *dev_priv = dev->dev_private; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3274 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 3275 | int i, ret; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 3276 | void __iomem *reloc_page; |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 3277 | bool need_fence; |
| 3278 | |
| 3279 | need_fence = entry->flags & EXEC_OBJECT_NEEDS_FENCE && |
| 3280 | obj_priv->tiling_mode != I915_TILING_NONE; |
| 3281 | |
| 3282 | /* Check fence reg constraints and rebind if necessary */ |
Owain Ainsworth | f590d27 | 2010-02-18 15:33:00 +0000 | [diff] [blame] | 3283 | if (need_fence && !i915_gem_object_fence_offset_ok(obj, |
| 3284 | obj_priv->tiling_mode)) |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 3285 | i915_gem_object_unbind(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3286 | |
| 3287 | /* Choose the GTT offset for our buffer and put it there. */ |
| 3288 | ret = i915_gem_object_pin(obj, (uint32_t) entry->alignment); |
| 3289 | if (ret) |
| 3290 | return ret; |
| 3291 | |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 3292 | /* |
| 3293 | * Pre-965 chips need a fence register set up in order to |
| 3294 | * properly handle blits to/from tiled surfaces. |
| 3295 | */ |
| 3296 | if (need_fence) { |
| 3297 | ret = i915_gem_object_get_fence_reg(obj); |
| 3298 | if (ret != 0) { |
| 3299 | if (ret != -EBUSY && ret != -ERESTARTSYS) |
| 3300 | DRM_ERROR("Failure to install fence: %d\n", |
| 3301 | ret); |
| 3302 | i915_gem_object_unpin(obj); |
| 3303 | return ret; |
| 3304 | } |
| 3305 | } |
| 3306 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3307 | entry->offset = obj_priv->gtt_offset; |
| 3308 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3309 | /* Apply the relocations, using the GTT aperture to avoid cache |
| 3310 | * flushing requirements. |
| 3311 | */ |
| 3312 | for (i = 0; i < entry->relocation_count; i++) { |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3313 | struct drm_i915_gem_relocation_entry *reloc= &relocs[i]; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3314 | struct drm_gem_object *target_obj; |
| 3315 | struct drm_i915_gem_object *target_obj_priv; |
Eric Anholt | 3043c60 | 2008-10-02 12:24:47 -0700 | [diff] [blame] | 3316 | uint32_t reloc_val, reloc_offset; |
| 3317 | uint32_t __iomem *reloc_entry; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3318 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3319 | target_obj = drm_gem_object_lookup(obj->dev, file_priv, |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3320 | reloc->target_handle); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3321 | if (target_obj == NULL) { |
| 3322 | i915_gem_object_unpin(obj); |
| 3323 | return -EBADF; |
| 3324 | } |
| 3325 | target_obj_priv = target_obj->driver_private; |
| 3326 | |
Chris Wilson | 8542a0b | 2009-09-09 21:15:15 +0100 | [diff] [blame] | 3327 | #if WATCH_RELOC |
| 3328 | DRM_INFO("%s: obj %p offset %08x target %d " |
| 3329 | "read %08x write %08x gtt %08x " |
| 3330 | "presumed %08x delta %08x\n", |
| 3331 | __func__, |
| 3332 | obj, |
| 3333 | (int) reloc->offset, |
| 3334 | (int) reloc->target_handle, |
| 3335 | (int) reloc->read_domains, |
| 3336 | (int) reloc->write_domain, |
| 3337 | (int) target_obj_priv->gtt_offset, |
| 3338 | (int) reloc->presumed_offset, |
| 3339 | reloc->delta); |
| 3340 | #endif |
| 3341 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3342 | /* The target buffer should have appeared before us in the |
| 3343 | * exec_object list, so it should have a GTT space bound by now. |
| 3344 | */ |
| 3345 | if (target_obj_priv->gtt_space == NULL) { |
| 3346 | DRM_ERROR("No GTT space found for object %d\n", |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3347 | reloc->target_handle); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3348 | drm_gem_object_unreference(target_obj); |
| 3349 | i915_gem_object_unpin(obj); |
| 3350 | return -EINVAL; |
| 3351 | } |
| 3352 | |
Chris Wilson | 8542a0b | 2009-09-09 21:15:15 +0100 | [diff] [blame] | 3353 | /* Validate that the target is in a valid r/w GPU domain */ |
| 3354 | if (reloc->write_domain & I915_GEM_DOMAIN_CPU || |
| 3355 | reloc->read_domains & I915_GEM_DOMAIN_CPU) { |
| 3356 | DRM_ERROR("reloc with read/write CPU domains: " |
| 3357 | "obj %p target %d offset %d " |
| 3358 | "read %08x write %08x", |
| 3359 | obj, reloc->target_handle, |
| 3360 | (int) reloc->offset, |
| 3361 | reloc->read_domains, |
| 3362 | reloc->write_domain); |
| 3363 | drm_gem_object_unreference(target_obj); |
| 3364 | i915_gem_object_unpin(obj); |
| 3365 | return -EINVAL; |
| 3366 | } |
| 3367 | if (reloc->write_domain && target_obj->pending_write_domain && |
| 3368 | reloc->write_domain != target_obj->pending_write_domain) { |
| 3369 | DRM_ERROR("Write domain conflict: " |
| 3370 | "obj %p target %d offset %d " |
| 3371 | "new %08x old %08x\n", |
| 3372 | obj, reloc->target_handle, |
| 3373 | (int) reloc->offset, |
| 3374 | reloc->write_domain, |
| 3375 | target_obj->pending_write_domain); |
| 3376 | drm_gem_object_unreference(target_obj); |
| 3377 | i915_gem_object_unpin(obj); |
| 3378 | return -EINVAL; |
| 3379 | } |
| 3380 | |
| 3381 | target_obj->pending_read_domains |= reloc->read_domains; |
| 3382 | target_obj->pending_write_domain |= reloc->write_domain; |
| 3383 | |
| 3384 | /* If the relocation already has the right value in it, no |
| 3385 | * more work needs to be done. |
| 3386 | */ |
| 3387 | if (target_obj_priv->gtt_offset == reloc->presumed_offset) { |
| 3388 | drm_gem_object_unreference(target_obj); |
| 3389 | continue; |
| 3390 | } |
| 3391 | |
| 3392 | /* Check that the relocation address is valid... */ |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3393 | if (reloc->offset > obj->size - 4) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3394 | DRM_ERROR("Relocation beyond object bounds: " |
| 3395 | "obj %p target %d offset %d size %d.\n", |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3396 | obj, reloc->target_handle, |
| 3397 | (int) reloc->offset, (int) obj->size); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3398 | drm_gem_object_unreference(target_obj); |
| 3399 | i915_gem_object_unpin(obj); |
| 3400 | return -EINVAL; |
| 3401 | } |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3402 | if (reloc->offset & 3) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3403 | DRM_ERROR("Relocation not 4-byte aligned: " |
| 3404 | "obj %p target %d offset %d.\n", |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3405 | obj, reloc->target_handle, |
| 3406 | (int) reloc->offset); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3407 | drm_gem_object_unreference(target_obj); |
| 3408 | i915_gem_object_unpin(obj); |
| 3409 | return -EINVAL; |
| 3410 | } |
| 3411 | |
Chris Wilson | 8542a0b | 2009-09-09 21:15:15 +0100 | [diff] [blame] | 3412 | /* and points to somewhere within the target object. */ |
Chris Wilson | cd0b9fb | 2009-09-15 23:23:18 +0100 | [diff] [blame] | 3413 | if (reloc->delta >= target_obj->size) { |
| 3414 | DRM_ERROR("Relocation beyond target object bounds: " |
| 3415 | "obj %p target %d delta %d size %d.\n", |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3416 | obj, reloc->target_handle, |
Chris Wilson | cd0b9fb | 2009-09-15 23:23:18 +0100 | [diff] [blame] | 3417 | (int) reloc->delta, (int) target_obj->size); |
Chris Wilson | 491152b | 2009-02-11 14:26:32 +0000 | [diff] [blame] | 3418 | drm_gem_object_unreference(target_obj); |
| 3419 | i915_gem_object_unpin(obj); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3420 | return -EINVAL; |
| 3421 | } |
| 3422 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3423 | ret = i915_gem_object_set_to_gtt_domain(obj, 1); |
| 3424 | if (ret != 0) { |
| 3425 | drm_gem_object_unreference(target_obj); |
| 3426 | i915_gem_object_unpin(obj); |
| 3427 | return -EINVAL; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3428 | } |
| 3429 | |
| 3430 | /* Map the page containing the relocation we're going to |
| 3431 | * perform. |
| 3432 | */ |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3433 | reloc_offset = obj_priv->gtt_offset + reloc->offset; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 3434 | reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping, |
| 3435 | (reloc_offset & |
| 3436 | ~(PAGE_SIZE - 1))); |
Eric Anholt | 3043c60 | 2008-10-02 12:24:47 -0700 | [diff] [blame] | 3437 | reloc_entry = (uint32_t __iomem *)(reloc_page + |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 3438 | (reloc_offset & (PAGE_SIZE - 1))); |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3439 | reloc_val = target_obj_priv->gtt_offset + reloc->delta; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3440 | |
| 3441 | #if WATCH_BUF |
| 3442 | DRM_INFO("Applied relocation: %p@0x%08x %08x -> %08x\n", |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3443 | obj, (unsigned int) reloc->offset, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3444 | readl(reloc_entry), reloc_val); |
| 3445 | #endif |
| 3446 | writel(reloc_val, reloc_entry); |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 3447 | io_mapping_unmap_atomic(reloc_page); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3448 | |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3449 | /* The updated presumed offset for this entry will be |
| 3450 | * copied back out to the user. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3451 | */ |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3452 | reloc->presumed_offset = target_obj_priv->gtt_offset; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3453 | |
| 3454 | drm_gem_object_unreference(target_obj); |
| 3455 | } |
| 3456 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3457 | #if WATCH_BUF |
| 3458 | if (0) |
| 3459 | i915_gem_dump_object(obj, 128, __func__, ~0); |
| 3460 | #endif |
| 3461 | return 0; |
| 3462 | } |
| 3463 | |
| 3464 | /** Dispatch a batchbuffer to the ring |
| 3465 | */ |
| 3466 | static int |
| 3467 | i915_dispatch_gem_execbuffer(struct drm_device *dev, |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 3468 | struct drm_i915_gem_execbuffer2 *exec, |
Eric Anholt | 201361a | 2009-03-11 12:30:04 -0700 | [diff] [blame] | 3469 | struct drm_clip_rect *cliprects, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3470 | uint64_t exec_offset) |
| 3471 | { |
| 3472 | drm_i915_private_t *dev_priv = dev->dev_private; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3473 | int nbox = exec->num_cliprects; |
| 3474 | int i = 0, count; |
Chris Wilson | 83d6079 | 2009-06-06 09:45:57 +0100 | [diff] [blame] | 3475 | uint32_t exec_start, exec_len; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3476 | RING_LOCALS; |
| 3477 | |
| 3478 | exec_start = (uint32_t) exec_offset + exec->batch_start_offset; |
| 3479 | exec_len = (uint32_t) exec->batch_len; |
| 3480 | |
Chris Wilson | 8f0dc5b | 2009-09-24 00:43:17 +0100 | [diff] [blame] | 3481 | trace_i915_gem_request_submit(dev, dev_priv->mm.next_gem_seqno + 1); |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3482 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3483 | count = nbox ? nbox : 1; |
| 3484 | |
| 3485 | for (i = 0; i < count; i++) { |
| 3486 | if (i < nbox) { |
Eric Anholt | 201361a | 2009-03-11 12:30:04 -0700 | [diff] [blame] | 3487 | int ret = i915_emit_box(dev, cliprects, i, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3488 | exec->DR1, exec->DR4); |
| 3489 | if (ret) |
| 3490 | return ret; |
| 3491 | } |
| 3492 | |
| 3493 | if (IS_I830(dev) || IS_845G(dev)) { |
| 3494 | BEGIN_LP_RING(4); |
| 3495 | OUT_RING(MI_BATCH_BUFFER); |
| 3496 | OUT_RING(exec_start | MI_BATCH_NON_SECURE); |
| 3497 | OUT_RING(exec_start + exec_len - 4); |
| 3498 | OUT_RING(0); |
| 3499 | ADVANCE_LP_RING(); |
| 3500 | } else { |
| 3501 | BEGIN_LP_RING(2); |
| 3502 | if (IS_I965G(dev)) { |
| 3503 | OUT_RING(MI_BATCH_BUFFER_START | |
| 3504 | (2 << 6) | |
| 3505 | MI_BATCH_NON_SECURE_I965); |
| 3506 | OUT_RING(exec_start); |
| 3507 | } else { |
| 3508 | OUT_RING(MI_BATCH_BUFFER_START | |
| 3509 | (2 << 6)); |
| 3510 | OUT_RING(exec_start | MI_BATCH_NON_SECURE); |
| 3511 | } |
| 3512 | ADVANCE_LP_RING(); |
| 3513 | } |
| 3514 | } |
| 3515 | |
| 3516 | /* XXX breadcrumb */ |
| 3517 | return 0; |
| 3518 | } |
| 3519 | |
| 3520 | /* Throttle our rendering by waiting until the ring has completed our requests |
| 3521 | * emitted over 20 msec ago. |
| 3522 | * |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3523 | * Note that if we were to use the current jiffies each time around the loop, |
| 3524 | * we wouldn't escape the function with any frames outstanding if the time to |
| 3525 | * render a frame was over 20ms. |
| 3526 | * |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3527 | * This should get us reasonable parallelism between CPU and GPU but also |
| 3528 | * relatively low latency when blocking on a particular request to finish. |
| 3529 | */ |
| 3530 | static int |
| 3531 | i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file_priv) |
| 3532 | { |
| 3533 | struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv; |
| 3534 | int ret = 0; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3535 | unsigned long recent_enough = jiffies - msecs_to_jiffies(20); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3536 | |
| 3537 | mutex_lock(&dev->struct_mutex); |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3538 | while (!list_empty(&i915_file_priv->mm.request_list)) { |
| 3539 | struct drm_i915_gem_request *request; |
| 3540 | |
| 3541 | request = list_first_entry(&i915_file_priv->mm.request_list, |
| 3542 | struct drm_i915_gem_request, |
| 3543 | client_list); |
| 3544 | |
| 3545 | if (time_after_eq(request->emitted_jiffies, recent_enough)) |
| 3546 | break; |
| 3547 | |
| 3548 | ret = i915_wait_request(dev, request->seqno); |
| 3549 | if (ret != 0) |
| 3550 | break; |
| 3551 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3552 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3553 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3554 | return ret; |
| 3555 | } |
| 3556 | |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3557 | static int |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 3558 | i915_gem_get_relocs_from_user(struct drm_i915_gem_exec_object2 *exec_list, |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3559 | uint32_t buffer_count, |
| 3560 | struct drm_i915_gem_relocation_entry **relocs) |
| 3561 | { |
| 3562 | uint32_t reloc_count = 0, reloc_index = 0, i; |
| 3563 | int ret; |
| 3564 | |
| 3565 | *relocs = NULL; |
| 3566 | for (i = 0; i < buffer_count; i++) { |
| 3567 | if (reloc_count + exec_list[i].relocation_count < reloc_count) |
| 3568 | return -EINVAL; |
| 3569 | reloc_count += exec_list[i].relocation_count; |
| 3570 | } |
| 3571 | |
Jesse Barnes | 8e7d2b2 | 2009-05-08 16:13:25 -0700 | [diff] [blame] | 3572 | *relocs = drm_calloc_large(reloc_count, sizeof(**relocs)); |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 3573 | if (*relocs == NULL) { |
| 3574 | DRM_ERROR("failed to alloc relocs, count %d\n", reloc_count); |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3575 | return -ENOMEM; |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 3576 | } |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3577 | |
| 3578 | for (i = 0; i < buffer_count; i++) { |
| 3579 | struct drm_i915_gem_relocation_entry __user *user_relocs; |
| 3580 | |
| 3581 | user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr; |
| 3582 | |
| 3583 | ret = copy_from_user(&(*relocs)[reloc_index], |
| 3584 | user_relocs, |
| 3585 | exec_list[i].relocation_count * |
| 3586 | sizeof(**relocs)); |
| 3587 | if (ret != 0) { |
Jesse Barnes | 8e7d2b2 | 2009-05-08 16:13:25 -0700 | [diff] [blame] | 3588 | drm_free_large(*relocs); |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3589 | *relocs = NULL; |
Florian Mickler | 2bc43b5 | 2009-04-06 22:55:41 +0200 | [diff] [blame] | 3590 | return -EFAULT; |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3591 | } |
| 3592 | |
| 3593 | reloc_index += exec_list[i].relocation_count; |
| 3594 | } |
| 3595 | |
Florian Mickler | 2bc43b5 | 2009-04-06 22:55:41 +0200 | [diff] [blame] | 3596 | return 0; |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3597 | } |
| 3598 | |
| 3599 | static int |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 3600 | i915_gem_put_relocs_to_user(struct drm_i915_gem_exec_object2 *exec_list, |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3601 | uint32_t buffer_count, |
| 3602 | struct drm_i915_gem_relocation_entry *relocs) |
| 3603 | { |
| 3604 | uint32_t reloc_count = 0, i; |
Florian Mickler | 2bc43b5 | 2009-04-06 22:55:41 +0200 | [diff] [blame] | 3605 | int ret = 0; |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3606 | |
Chris Wilson | 93533c2 | 2010-01-31 10:40:48 +0000 | [diff] [blame] | 3607 | if (relocs == NULL) |
| 3608 | return 0; |
| 3609 | |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3610 | for (i = 0; i < buffer_count; i++) { |
| 3611 | struct drm_i915_gem_relocation_entry __user *user_relocs; |
Florian Mickler | 2bc43b5 | 2009-04-06 22:55:41 +0200 | [diff] [blame] | 3612 | int unwritten; |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3613 | |
| 3614 | user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr; |
| 3615 | |
Florian Mickler | 2bc43b5 | 2009-04-06 22:55:41 +0200 | [diff] [blame] | 3616 | unwritten = copy_to_user(user_relocs, |
| 3617 | &relocs[reloc_count], |
| 3618 | exec_list[i].relocation_count * |
| 3619 | sizeof(*relocs)); |
| 3620 | |
| 3621 | if (unwritten) { |
| 3622 | ret = -EFAULT; |
| 3623 | goto err; |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3624 | } |
| 3625 | |
| 3626 | reloc_count += exec_list[i].relocation_count; |
| 3627 | } |
| 3628 | |
Florian Mickler | 2bc43b5 | 2009-04-06 22:55:41 +0200 | [diff] [blame] | 3629 | err: |
Jesse Barnes | 8e7d2b2 | 2009-05-08 16:13:25 -0700 | [diff] [blame] | 3630 | drm_free_large(relocs); |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3631 | |
| 3632 | return ret; |
| 3633 | } |
| 3634 | |
Chris Wilson | 83d6079 | 2009-06-06 09:45:57 +0100 | [diff] [blame] | 3635 | static int |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 3636 | i915_gem_check_execbuffer (struct drm_i915_gem_execbuffer2 *exec, |
Chris Wilson | 83d6079 | 2009-06-06 09:45:57 +0100 | [diff] [blame] | 3637 | uint64_t exec_offset) |
| 3638 | { |
| 3639 | uint32_t exec_start, exec_len; |
| 3640 | |
| 3641 | exec_start = (uint32_t) exec_offset + exec->batch_start_offset; |
| 3642 | exec_len = (uint32_t) exec->batch_len; |
| 3643 | |
| 3644 | if ((exec_start | exec_len) & 0x7) |
| 3645 | return -EINVAL; |
| 3646 | |
| 3647 | if (!exec_start) |
| 3648 | return -EINVAL; |
| 3649 | |
| 3650 | return 0; |
| 3651 | } |
| 3652 | |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 3653 | static int |
| 3654 | i915_gem_wait_for_pending_flip(struct drm_device *dev, |
| 3655 | struct drm_gem_object **object_list, |
| 3656 | int count) |
| 3657 | { |
| 3658 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 3659 | struct drm_i915_gem_object *obj_priv; |
| 3660 | DEFINE_WAIT(wait); |
| 3661 | int i, ret = 0; |
| 3662 | |
| 3663 | for (;;) { |
| 3664 | prepare_to_wait(&dev_priv->pending_flip_queue, |
| 3665 | &wait, TASK_INTERRUPTIBLE); |
| 3666 | for (i = 0; i < count; i++) { |
| 3667 | obj_priv = object_list[i]->driver_private; |
| 3668 | if (atomic_read(&obj_priv->pending_flip) > 0) |
| 3669 | break; |
| 3670 | } |
| 3671 | if (i == count) |
| 3672 | break; |
| 3673 | |
| 3674 | if (!signal_pending(current)) { |
| 3675 | mutex_unlock(&dev->struct_mutex); |
| 3676 | schedule(); |
| 3677 | mutex_lock(&dev->struct_mutex); |
| 3678 | continue; |
| 3679 | } |
| 3680 | ret = -ERESTARTSYS; |
| 3681 | break; |
| 3682 | } |
| 3683 | finish_wait(&dev_priv->pending_flip_queue, &wait); |
| 3684 | |
| 3685 | return ret; |
| 3686 | } |
| 3687 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3688 | int |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 3689 | i915_gem_do_execbuffer(struct drm_device *dev, void *data, |
| 3690 | struct drm_file *file_priv, |
| 3691 | struct drm_i915_gem_execbuffer2 *args, |
| 3692 | struct drm_i915_gem_exec_object2 *exec_list) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3693 | { |
| 3694 | drm_i915_private_t *dev_priv = dev->dev_private; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3695 | struct drm_gem_object **object_list = NULL; |
| 3696 | struct drm_gem_object *batch_obj; |
Kristian Høgsberg | b70d11d | 2009-03-03 14:45:57 -0500 | [diff] [blame] | 3697 | struct drm_i915_gem_object *obj_priv; |
Eric Anholt | 201361a | 2009-03-11 12:30:04 -0700 | [diff] [blame] | 3698 | struct drm_clip_rect *cliprects = NULL; |
Chris Wilson | 93533c2 | 2010-01-31 10:40:48 +0000 | [diff] [blame] | 3699 | struct drm_i915_gem_relocation_entry *relocs = NULL; |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 3700 | int ret = 0, ret2, i, pinned = 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3701 | uint64_t exec_offset; |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3702 | uint32_t seqno, flush_domains, reloc_index; |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 3703 | int pin_tries, flips; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3704 | |
| 3705 | #if WATCH_EXEC |
| 3706 | DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n", |
| 3707 | (int) args->buffers_ptr, args->buffer_count, args->batch_len); |
| 3708 | #endif |
| 3709 | |
Eric Anholt | 4f481ed | 2008-09-10 14:22:49 -0700 | [diff] [blame] | 3710 | if (args->buffer_count < 1) { |
| 3711 | DRM_ERROR("execbuf with %d buffers\n", args->buffer_count); |
| 3712 | return -EINVAL; |
| 3713 | } |
Eric Anholt | c8e0f93 | 2009-11-22 03:49:37 +0100 | [diff] [blame] | 3714 | object_list = drm_malloc_ab(sizeof(*object_list), args->buffer_count); |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 3715 | if (object_list == NULL) { |
| 3716 | DRM_ERROR("Failed to allocate object list for %d buffers\n", |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3717 | args->buffer_count); |
| 3718 | ret = -ENOMEM; |
| 3719 | goto pre_mutex_err; |
| 3720 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3721 | |
Eric Anholt | 201361a | 2009-03-11 12:30:04 -0700 | [diff] [blame] | 3722 | if (args->num_cliprects != 0) { |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 3723 | cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects), |
| 3724 | GFP_KERNEL); |
Owain Ainsworth | a40e8d3 | 2010-02-09 14:25:55 +0000 | [diff] [blame] | 3725 | if (cliprects == NULL) { |
| 3726 | ret = -ENOMEM; |
Eric Anholt | 201361a | 2009-03-11 12:30:04 -0700 | [diff] [blame] | 3727 | goto pre_mutex_err; |
Owain Ainsworth | a40e8d3 | 2010-02-09 14:25:55 +0000 | [diff] [blame] | 3728 | } |
Eric Anholt | 201361a | 2009-03-11 12:30:04 -0700 | [diff] [blame] | 3729 | |
| 3730 | ret = copy_from_user(cliprects, |
| 3731 | (struct drm_clip_rect __user *) |
| 3732 | (uintptr_t) args->cliprects_ptr, |
| 3733 | sizeof(*cliprects) * args->num_cliprects); |
| 3734 | if (ret != 0) { |
| 3735 | DRM_ERROR("copy %d cliprects failed: %d\n", |
| 3736 | args->num_cliprects, ret); |
| 3737 | goto pre_mutex_err; |
| 3738 | } |
| 3739 | } |
| 3740 | |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3741 | ret = i915_gem_get_relocs_from_user(exec_list, args->buffer_count, |
| 3742 | &relocs); |
| 3743 | if (ret != 0) |
| 3744 | goto pre_mutex_err; |
| 3745 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3746 | mutex_lock(&dev->struct_mutex); |
| 3747 | |
| 3748 | i915_verify_inactive(dev, __FILE__, __LINE__); |
| 3749 | |
Ben Gamari | ba1234d | 2009-09-14 17:48:47 -0400 | [diff] [blame] | 3750 | if (atomic_read(&dev_priv->mm.wedged)) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3751 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | a198bc8 | 2009-02-06 16:55:20 +0000 | [diff] [blame] | 3752 | ret = -EIO; |
| 3753 | goto pre_mutex_err; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3754 | } |
| 3755 | |
| 3756 | if (dev_priv->mm.suspended) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3757 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | a198bc8 | 2009-02-06 16:55:20 +0000 | [diff] [blame] | 3758 | ret = -EBUSY; |
| 3759 | goto pre_mutex_err; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3760 | } |
| 3761 | |
Keith Packard | ac94a96 | 2008-11-20 23:30:27 -0800 | [diff] [blame] | 3762 | /* Look up object handles */ |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 3763 | flips = 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3764 | for (i = 0; i < args->buffer_count; i++) { |
| 3765 | object_list[i] = drm_gem_object_lookup(dev, file_priv, |
| 3766 | exec_list[i].handle); |
| 3767 | if (object_list[i] == NULL) { |
| 3768 | DRM_ERROR("Invalid object handle %d at index %d\n", |
| 3769 | exec_list[i].handle, i); |
Chris Wilson | 0ce907f | 2010-01-23 20:26:35 +0000 | [diff] [blame] | 3770 | /* prevent error path from reading uninitialized data */ |
| 3771 | args->buffer_count = i + 1; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3772 | ret = -EBADF; |
| 3773 | goto err; |
| 3774 | } |
Kristian Høgsberg | b70d11d | 2009-03-03 14:45:57 -0500 | [diff] [blame] | 3775 | |
| 3776 | obj_priv = object_list[i]->driver_private; |
| 3777 | if (obj_priv->in_execbuffer) { |
| 3778 | DRM_ERROR("Object %p appears more than once in object list\n", |
| 3779 | object_list[i]); |
Chris Wilson | 0ce907f | 2010-01-23 20:26:35 +0000 | [diff] [blame] | 3780 | /* prevent error path from reading uninitialized data */ |
| 3781 | args->buffer_count = i + 1; |
Kristian Høgsberg | b70d11d | 2009-03-03 14:45:57 -0500 | [diff] [blame] | 3782 | ret = -EBADF; |
| 3783 | goto err; |
| 3784 | } |
| 3785 | obj_priv->in_execbuffer = true; |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 3786 | flips += atomic_read(&obj_priv->pending_flip); |
| 3787 | } |
| 3788 | |
| 3789 | if (flips > 0) { |
| 3790 | ret = i915_gem_wait_for_pending_flip(dev, object_list, |
| 3791 | args->buffer_count); |
| 3792 | if (ret) |
| 3793 | goto err; |
Keith Packard | ac94a96 | 2008-11-20 23:30:27 -0800 | [diff] [blame] | 3794 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3795 | |
Keith Packard | ac94a96 | 2008-11-20 23:30:27 -0800 | [diff] [blame] | 3796 | /* Pin and relocate */ |
| 3797 | for (pin_tries = 0; ; pin_tries++) { |
| 3798 | ret = 0; |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3799 | reloc_index = 0; |
| 3800 | |
Keith Packard | ac94a96 | 2008-11-20 23:30:27 -0800 | [diff] [blame] | 3801 | for (i = 0; i < args->buffer_count; i++) { |
| 3802 | object_list[i]->pending_read_domains = 0; |
| 3803 | object_list[i]->pending_write_domain = 0; |
| 3804 | ret = i915_gem_object_pin_and_relocate(object_list[i], |
| 3805 | file_priv, |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3806 | &exec_list[i], |
| 3807 | &relocs[reloc_index]); |
Keith Packard | ac94a96 | 2008-11-20 23:30:27 -0800 | [diff] [blame] | 3808 | if (ret) |
| 3809 | break; |
| 3810 | pinned = i + 1; |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3811 | reloc_index += exec_list[i].relocation_count; |
Keith Packard | ac94a96 | 2008-11-20 23:30:27 -0800 | [diff] [blame] | 3812 | } |
| 3813 | /* success */ |
| 3814 | if (ret == 0) |
| 3815 | break; |
| 3816 | |
| 3817 | /* error other than GTT full, or we've already tried again */ |
Chris Wilson | 2939e1f | 2009-06-06 09:46:03 +0100 | [diff] [blame] | 3818 | if (ret != -ENOSPC || pin_tries >= 1) { |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 3819 | if (ret != -ERESTARTSYS) { |
| 3820 | unsigned long long total_size = 0; |
| 3821 | for (i = 0; i < args->buffer_count; i++) |
| 3822 | total_size += object_list[i]->size; |
| 3823 | DRM_ERROR("Failed to pin buffer %d of %d, total %llu bytes: %d\n", |
| 3824 | pinned+1, args->buffer_count, |
| 3825 | total_size, ret); |
| 3826 | DRM_ERROR("%d objects [%d pinned], " |
| 3827 | "%d object bytes [%d pinned], " |
| 3828 | "%d/%d gtt bytes\n", |
| 3829 | atomic_read(&dev->object_count), |
| 3830 | atomic_read(&dev->pin_count), |
| 3831 | atomic_read(&dev->object_memory), |
| 3832 | atomic_read(&dev->pin_memory), |
| 3833 | atomic_read(&dev->gtt_memory), |
| 3834 | dev->gtt_total); |
| 3835 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3836 | goto err; |
| 3837 | } |
Keith Packard | ac94a96 | 2008-11-20 23:30:27 -0800 | [diff] [blame] | 3838 | |
| 3839 | /* unpin all of our buffers */ |
| 3840 | for (i = 0; i < pinned; i++) |
| 3841 | i915_gem_object_unpin(object_list[i]); |
Eric Anholt | b117763 | 2008-12-10 10:09:41 -0800 | [diff] [blame] | 3842 | pinned = 0; |
Keith Packard | ac94a96 | 2008-11-20 23:30:27 -0800 | [diff] [blame] | 3843 | |
| 3844 | /* evict everyone we can from the aperture */ |
| 3845 | ret = i915_gem_evict_everything(dev); |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 3846 | if (ret && ret != -ENOSPC) |
Keith Packard | ac94a96 | 2008-11-20 23:30:27 -0800 | [diff] [blame] | 3847 | goto err; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3848 | } |
| 3849 | |
| 3850 | /* Set the pending read domains for the batch buffer to COMMAND */ |
| 3851 | batch_obj = object_list[args->buffer_count-1]; |
Chris Wilson | 5f26a2c | 2009-06-06 09:45:58 +0100 | [diff] [blame] | 3852 | if (batch_obj->pending_write_domain) { |
| 3853 | DRM_ERROR("Attempting to use self-modifying batch buffer\n"); |
| 3854 | ret = -EINVAL; |
| 3855 | goto err; |
| 3856 | } |
| 3857 | batch_obj->pending_read_domains |= I915_GEM_DOMAIN_COMMAND; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3858 | |
Chris Wilson | 83d6079 | 2009-06-06 09:45:57 +0100 | [diff] [blame] | 3859 | /* Sanity check the batch buffer, prior to moving objects */ |
| 3860 | exec_offset = exec_list[args->buffer_count - 1].offset; |
| 3861 | ret = i915_gem_check_execbuffer (args, exec_offset); |
| 3862 | if (ret != 0) { |
| 3863 | DRM_ERROR("execbuf with invalid offset/length\n"); |
| 3864 | goto err; |
| 3865 | } |
| 3866 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3867 | i915_verify_inactive(dev, __FILE__, __LINE__); |
| 3868 | |
Keith Packard | 646f0f6 | 2008-11-20 23:23:03 -0800 | [diff] [blame] | 3869 | /* Zero the global flush/invalidate flags. These |
| 3870 | * will be modified as new domains are computed |
| 3871 | * for each object |
| 3872 | */ |
| 3873 | dev->invalidate_domains = 0; |
| 3874 | dev->flush_domains = 0; |
| 3875 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3876 | for (i = 0; i < args->buffer_count; i++) { |
| 3877 | struct drm_gem_object *obj = object_list[i]; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3878 | |
Keith Packard | 646f0f6 | 2008-11-20 23:23:03 -0800 | [diff] [blame] | 3879 | /* Compute new gpu domains and update invalidate/flush */ |
Eric Anholt | 8b0e378 | 2009-02-19 14:40:50 -0800 | [diff] [blame] | 3880 | i915_gem_object_set_to_gpu_domain(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3881 | } |
| 3882 | |
| 3883 | i915_verify_inactive(dev, __FILE__, __LINE__); |
| 3884 | |
Keith Packard | 646f0f6 | 2008-11-20 23:23:03 -0800 | [diff] [blame] | 3885 | if (dev->invalidate_domains | dev->flush_domains) { |
| 3886 | #if WATCH_EXEC |
| 3887 | DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n", |
| 3888 | __func__, |
| 3889 | dev->invalidate_domains, |
| 3890 | dev->flush_domains); |
| 3891 | #endif |
| 3892 | i915_gem_flush(dev, |
| 3893 | dev->invalidate_domains, |
| 3894 | dev->flush_domains); |
Daniel Vetter | 99fcb76 | 2010-02-07 16:20:18 +0100 | [diff] [blame] | 3895 | if (dev->flush_domains & I915_GEM_GPU_DOMAINS) |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3896 | (void)i915_add_request(dev, file_priv, |
| 3897 | dev->flush_domains); |
Keith Packard | 646f0f6 | 2008-11-20 23:23:03 -0800 | [diff] [blame] | 3898 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3899 | |
Eric Anholt | efbeed9 | 2009-02-19 14:54:51 -0800 | [diff] [blame] | 3900 | for (i = 0; i < args->buffer_count; i++) { |
| 3901 | struct drm_gem_object *obj = object_list[i]; |
Daniel Vetter | 99fcb76 | 2010-02-07 16:20:18 +0100 | [diff] [blame] | 3902 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3903 | uint32_t old_write_domain = obj->write_domain; |
Eric Anholt | efbeed9 | 2009-02-19 14:54:51 -0800 | [diff] [blame] | 3904 | |
| 3905 | obj->write_domain = obj->pending_write_domain; |
Daniel Vetter | 99fcb76 | 2010-02-07 16:20:18 +0100 | [diff] [blame] | 3906 | if (obj->write_domain) |
| 3907 | list_move_tail(&obj_priv->gpu_write_list, |
| 3908 | &dev_priv->mm.gpu_write_list); |
| 3909 | else |
| 3910 | list_del_init(&obj_priv->gpu_write_list); |
| 3911 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3912 | trace_i915_gem_object_change_domain(obj, |
| 3913 | obj->read_domains, |
| 3914 | old_write_domain); |
Eric Anholt | efbeed9 | 2009-02-19 14:54:51 -0800 | [diff] [blame] | 3915 | } |
| 3916 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3917 | i915_verify_inactive(dev, __FILE__, __LINE__); |
| 3918 | |
| 3919 | #if WATCH_COHERENCY |
| 3920 | for (i = 0; i < args->buffer_count; i++) { |
| 3921 | i915_gem_object_check_coherency(object_list[i], |
| 3922 | exec_list[i].handle); |
| 3923 | } |
| 3924 | #endif |
| 3925 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3926 | #if WATCH_EXEC |
Ben Gamari | 6911a9b | 2009-04-02 11:24:54 -0700 | [diff] [blame] | 3927 | i915_gem_dump_object(batch_obj, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3928 | args->batch_len, |
| 3929 | __func__, |
| 3930 | ~0); |
| 3931 | #endif |
| 3932 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3933 | /* Exec the batchbuffer */ |
Eric Anholt | 201361a | 2009-03-11 12:30:04 -0700 | [diff] [blame] | 3934 | ret = i915_dispatch_gem_execbuffer(dev, args, cliprects, exec_offset); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3935 | if (ret) { |
| 3936 | DRM_ERROR("dispatch failed %d\n", ret); |
| 3937 | goto err; |
| 3938 | } |
| 3939 | |
| 3940 | /* |
| 3941 | * Ensure that the commands in the batch buffer are |
| 3942 | * finished before the interrupt fires |
| 3943 | */ |
| 3944 | flush_domains = i915_retire_commands(dev); |
| 3945 | |
| 3946 | i915_verify_inactive(dev, __FILE__, __LINE__); |
| 3947 | |
| 3948 | /* |
| 3949 | * Get a seqno representing the execution of the current buffer, |
| 3950 | * which we can wait on. We would like to mitigate these interrupts, |
| 3951 | * likely by only creating seqnos occasionally (so that we have |
| 3952 | * *some* interrupts representing completion of buffers that we can |
| 3953 | * wait on when trying to clear up gtt space). |
| 3954 | */ |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3955 | seqno = i915_add_request(dev, file_priv, flush_domains); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3956 | BUG_ON(seqno == 0); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3957 | for (i = 0; i < args->buffer_count; i++) { |
| 3958 | struct drm_gem_object *obj = object_list[i]; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3959 | |
Eric Anholt | ce44b0e | 2008-11-06 16:00:31 -0800 | [diff] [blame] | 3960 | i915_gem_object_move_to_active(obj, seqno); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3961 | #if WATCH_LRU |
| 3962 | DRM_INFO("%s: move to exec list %p\n", __func__, obj); |
| 3963 | #endif |
| 3964 | } |
| 3965 | #if WATCH_LRU |
| 3966 | i915_dump_lru(dev, __func__); |
| 3967 | #endif |
| 3968 | |
| 3969 | i915_verify_inactive(dev, __FILE__, __LINE__); |
| 3970 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3971 | err: |
Julia Lawall | aad87df | 2008-12-21 16:28:47 +0100 | [diff] [blame] | 3972 | for (i = 0; i < pinned; i++) |
| 3973 | i915_gem_object_unpin(object_list[i]); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3974 | |
Kristian Høgsberg | b70d11d | 2009-03-03 14:45:57 -0500 | [diff] [blame] | 3975 | for (i = 0; i < args->buffer_count; i++) { |
| 3976 | if (object_list[i]) { |
| 3977 | obj_priv = object_list[i]->driver_private; |
| 3978 | obj_priv->in_execbuffer = false; |
| 3979 | } |
Julia Lawall | aad87df | 2008-12-21 16:28:47 +0100 | [diff] [blame] | 3980 | drm_gem_object_unreference(object_list[i]); |
Kristian Høgsberg | b70d11d | 2009-03-03 14:45:57 -0500 | [diff] [blame] | 3981 | } |
Julia Lawall | aad87df | 2008-12-21 16:28:47 +0100 | [diff] [blame] | 3982 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3983 | mutex_unlock(&dev->struct_mutex); |
| 3984 | |
Chris Wilson | 93533c2 | 2010-01-31 10:40:48 +0000 | [diff] [blame] | 3985 | pre_mutex_err: |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3986 | /* Copy the updated relocations out regardless of current error |
| 3987 | * state. Failure to update the relocs would mean that the next |
| 3988 | * time userland calls execbuf, it would do so with presumed offset |
| 3989 | * state that didn't match the actual object state. |
| 3990 | */ |
| 3991 | ret2 = i915_gem_put_relocs_to_user(exec_list, args->buffer_count, |
| 3992 | relocs); |
| 3993 | if (ret2 != 0) { |
| 3994 | DRM_ERROR("Failed to copy relocations back out: %d\n", ret2); |
| 3995 | |
| 3996 | if (ret == 0) |
| 3997 | ret = ret2; |
| 3998 | } |
| 3999 | |
Jesse Barnes | 8e7d2b2 | 2009-05-08 16:13:25 -0700 | [diff] [blame] | 4000 | drm_free_large(object_list); |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 4001 | kfree(cliprects); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4002 | |
| 4003 | return ret; |
| 4004 | } |
| 4005 | |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 4006 | /* |
| 4007 | * Legacy execbuffer just creates an exec2 list from the original exec object |
| 4008 | * list array and passes it to the real function. |
| 4009 | */ |
| 4010 | int |
| 4011 | i915_gem_execbuffer(struct drm_device *dev, void *data, |
| 4012 | struct drm_file *file_priv) |
| 4013 | { |
| 4014 | struct drm_i915_gem_execbuffer *args = data; |
| 4015 | struct drm_i915_gem_execbuffer2 exec2; |
| 4016 | struct drm_i915_gem_exec_object *exec_list = NULL; |
| 4017 | struct drm_i915_gem_exec_object2 *exec2_list = NULL; |
| 4018 | int ret, i; |
| 4019 | |
| 4020 | #if WATCH_EXEC |
| 4021 | DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n", |
| 4022 | (int) args->buffers_ptr, args->buffer_count, args->batch_len); |
| 4023 | #endif |
| 4024 | |
| 4025 | if (args->buffer_count < 1) { |
| 4026 | DRM_ERROR("execbuf with %d buffers\n", args->buffer_count); |
| 4027 | return -EINVAL; |
| 4028 | } |
| 4029 | |
| 4030 | /* Copy in the exec list from userland */ |
| 4031 | exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count); |
| 4032 | exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count); |
| 4033 | if (exec_list == NULL || exec2_list == NULL) { |
| 4034 | DRM_ERROR("Failed to allocate exec list for %d buffers\n", |
| 4035 | args->buffer_count); |
| 4036 | drm_free_large(exec_list); |
| 4037 | drm_free_large(exec2_list); |
| 4038 | return -ENOMEM; |
| 4039 | } |
| 4040 | ret = copy_from_user(exec_list, |
| 4041 | (struct drm_i915_relocation_entry __user *) |
| 4042 | (uintptr_t) args->buffers_ptr, |
| 4043 | sizeof(*exec_list) * args->buffer_count); |
| 4044 | if (ret != 0) { |
| 4045 | DRM_ERROR("copy %d exec entries failed %d\n", |
| 4046 | args->buffer_count, ret); |
| 4047 | drm_free_large(exec_list); |
| 4048 | drm_free_large(exec2_list); |
| 4049 | return -EFAULT; |
| 4050 | } |
| 4051 | |
| 4052 | for (i = 0; i < args->buffer_count; i++) { |
| 4053 | exec2_list[i].handle = exec_list[i].handle; |
| 4054 | exec2_list[i].relocation_count = exec_list[i].relocation_count; |
| 4055 | exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr; |
| 4056 | exec2_list[i].alignment = exec_list[i].alignment; |
| 4057 | exec2_list[i].offset = exec_list[i].offset; |
| 4058 | if (!IS_I965G(dev)) |
| 4059 | exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE; |
| 4060 | else |
| 4061 | exec2_list[i].flags = 0; |
| 4062 | } |
| 4063 | |
| 4064 | exec2.buffers_ptr = args->buffers_ptr; |
| 4065 | exec2.buffer_count = args->buffer_count; |
| 4066 | exec2.batch_start_offset = args->batch_start_offset; |
| 4067 | exec2.batch_len = args->batch_len; |
| 4068 | exec2.DR1 = args->DR1; |
| 4069 | exec2.DR4 = args->DR4; |
| 4070 | exec2.num_cliprects = args->num_cliprects; |
| 4071 | exec2.cliprects_ptr = args->cliprects_ptr; |
| 4072 | exec2.flags = 0; |
| 4073 | |
| 4074 | ret = i915_gem_do_execbuffer(dev, data, file_priv, &exec2, exec2_list); |
| 4075 | if (!ret) { |
| 4076 | /* Copy the new buffer offsets back to the user's exec list. */ |
| 4077 | for (i = 0; i < args->buffer_count; i++) |
| 4078 | exec_list[i].offset = exec2_list[i].offset; |
| 4079 | /* ... and back out to userspace */ |
| 4080 | ret = copy_to_user((struct drm_i915_relocation_entry __user *) |
| 4081 | (uintptr_t) args->buffers_ptr, |
| 4082 | exec_list, |
| 4083 | sizeof(*exec_list) * args->buffer_count); |
| 4084 | if (ret) { |
| 4085 | ret = -EFAULT; |
| 4086 | DRM_ERROR("failed to copy %d exec entries " |
| 4087 | "back to user (%d)\n", |
| 4088 | args->buffer_count, ret); |
| 4089 | } |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 4090 | } |
| 4091 | |
| 4092 | drm_free_large(exec_list); |
| 4093 | drm_free_large(exec2_list); |
| 4094 | return ret; |
| 4095 | } |
| 4096 | |
| 4097 | int |
| 4098 | i915_gem_execbuffer2(struct drm_device *dev, void *data, |
| 4099 | struct drm_file *file_priv) |
| 4100 | { |
| 4101 | struct drm_i915_gem_execbuffer2 *args = data; |
| 4102 | struct drm_i915_gem_exec_object2 *exec2_list = NULL; |
| 4103 | int ret; |
| 4104 | |
| 4105 | #if WATCH_EXEC |
| 4106 | DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n", |
| 4107 | (int) args->buffers_ptr, args->buffer_count, args->batch_len); |
| 4108 | #endif |
| 4109 | |
| 4110 | if (args->buffer_count < 1) { |
| 4111 | DRM_ERROR("execbuf2 with %d buffers\n", args->buffer_count); |
| 4112 | return -EINVAL; |
| 4113 | } |
| 4114 | |
| 4115 | exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count); |
| 4116 | if (exec2_list == NULL) { |
| 4117 | DRM_ERROR("Failed to allocate exec list for %d buffers\n", |
| 4118 | args->buffer_count); |
| 4119 | return -ENOMEM; |
| 4120 | } |
| 4121 | ret = copy_from_user(exec2_list, |
| 4122 | (struct drm_i915_relocation_entry __user *) |
| 4123 | (uintptr_t) args->buffers_ptr, |
| 4124 | sizeof(*exec2_list) * args->buffer_count); |
| 4125 | if (ret != 0) { |
| 4126 | DRM_ERROR("copy %d exec entries failed %d\n", |
| 4127 | args->buffer_count, ret); |
| 4128 | drm_free_large(exec2_list); |
| 4129 | return -EFAULT; |
| 4130 | } |
| 4131 | |
| 4132 | ret = i915_gem_do_execbuffer(dev, data, file_priv, args, exec2_list); |
| 4133 | if (!ret) { |
| 4134 | /* Copy the new buffer offsets back to the user's exec list. */ |
| 4135 | ret = copy_to_user((struct drm_i915_relocation_entry __user *) |
| 4136 | (uintptr_t) args->buffers_ptr, |
| 4137 | exec2_list, |
| 4138 | sizeof(*exec2_list) * args->buffer_count); |
| 4139 | if (ret) { |
| 4140 | ret = -EFAULT; |
| 4141 | DRM_ERROR("failed to copy %d exec entries " |
| 4142 | "back to user (%d)\n", |
| 4143 | args->buffer_count, ret); |
| 4144 | } |
| 4145 | } |
| 4146 | |
| 4147 | drm_free_large(exec2_list); |
| 4148 | return ret; |
| 4149 | } |
| 4150 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4151 | int |
| 4152 | i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment) |
| 4153 | { |
| 4154 | struct drm_device *dev = obj->dev; |
| 4155 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 4156 | int ret; |
| 4157 | |
| 4158 | i915_verify_inactive(dev, __FILE__, __LINE__); |
| 4159 | if (obj_priv->gtt_space == NULL) { |
| 4160 | ret = i915_gem_object_bind_to_gtt(obj, alignment); |
Chris Wilson | 9731129 | 2009-09-21 00:22:34 +0100 | [diff] [blame] | 4161 | if (ret) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4162 | return ret; |
Chris Wilson | 22c344e | 2009-02-11 14:26:45 +0000 | [diff] [blame] | 4163 | } |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 4164 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4165 | obj_priv->pin_count++; |
| 4166 | |
| 4167 | /* If the object is not active and not pending a flush, |
| 4168 | * remove it from the inactive list |
| 4169 | */ |
| 4170 | if (obj_priv->pin_count == 1) { |
| 4171 | atomic_inc(&dev->pin_count); |
| 4172 | atomic_add(obj->size, &dev->pin_memory); |
| 4173 | if (!obj_priv->active && |
Chris Wilson | 21d509e | 2009-06-06 09:46:02 +0100 | [diff] [blame] | 4174 | (obj->write_domain & I915_GEM_GPU_DOMAINS) == 0 && |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4175 | !list_empty(&obj_priv->list)) |
| 4176 | list_del_init(&obj_priv->list); |
| 4177 | } |
| 4178 | i915_verify_inactive(dev, __FILE__, __LINE__); |
| 4179 | |
| 4180 | return 0; |
| 4181 | } |
| 4182 | |
| 4183 | void |
| 4184 | i915_gem_object_unpin(struct drm_gem_object *obj) |
| 4185 | { |
| 4186 | struct drm_device *dev = obj->dev; |
| 4187 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 4188 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 4189 | |
| 4190 | i915_verify_inactive(dev, __FILE__, __LINE__); |
| 4191 | obj_priv->pin_count--; |
| 4192 | BUG_ON(obj_priv->pin_count < 0); |
| 4193 | BUG_ON(obj_priv->gtt_space == NULL); |
| 4194 | |
| 4195 | /* If the object is no longer pinned, and is |
| 4196 | * neither active nor being flushed, then stick it on |
| 4197 | * the inactive list |
| 4198 | */ |
| 4199 | if (obj_priv->pin_count == 0) { |
| 4200 | if (!obj_priv->active && |
Chris Wilson | 21d509e | 2009-06-06 09:46:02 +0100 | [diff] [blame] | 4201 | (obj->write_domain & I915_GEM_GPU_DOMAINS) == 0) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4202 | list_move_tail(&obj_priv->list, |
| 4203 | &dev_priv->mm.inactive_list); |
| 4204 | atomic_dec(&dev->pin_count); |
| 4205 | atomic_sub(obj->size, &dev->pin_memory); |
| 4206 | } |
| 4207 | i915_verify_inactive(dev, __FILE__, __LINE__); |
| 4208 | } |
| 4209 | |
| 4210 | int |
| 4211 | i915_gem_pin_ioctl(struct drm_device *dev, void *data, |
| 4212 | struct drm_file *file_priv) |
| 4213 | { |
| 4214 | struct drm_i915_gem_pin *args = data; |
| 4215 | struct drm_gem_object *obj; |
| 4216 | struct drm_i915_gem_object *obj_priv; |
| 4217 | int ret; |
| 4218 | |
| 4219 | mutex_lock(&dev->struct_mutex); |
| 4220 | |
| 4221 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
| 4222 | if (obj == NULL) { |
| 4223 | DRM_ERROR("Bad handle in i915_gem_pin_ioctl(): %d\n", |
| 4224 | args->handle); |
| 4225 | mutex_unlock(&dev->struct_mutex); |
| 4226 | return -EBADF; |
| 4227 | } |
| 4228 | obj_priv = obj->driver_private; |
| 4229 | |
Chris Wilson | bb6baf7 | 2009-09-22 14:24:13 +0100 | [diff] [blame] | 4230 | if (obj_priv->madv != I915_MADV_WILLNEED) { |
| 4231 | DRM_ERROR("Attempting to pin a purgeable buffer\n"); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4232 | drm_gem_object_unreference(obj); |
| 4233 | mutex_unlock(&dev->struct_mutex); |
| 4234 | return -EINVAL; |
| 4235 | } |
| 4236 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4237 | if (obj_priv->pin_filp != NULL && obj_priv->pin_filp != file_priv) { |
| 4238 | DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n", |
| 4239 | args->handle); |
Chris Wilson | 96dec61 | 2009-02-08 19:08:04 +0000 | [diff] [blame] | 4240 | drm_gem_object_unreference(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4241 | mutex_unlock(&dev->struct_mutex); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4242 | return -EINVAL; |
| 4243 | } |
| 4244 | |
| 4245 | obj_priv->user_pin_count++; |
| 4246 | obj_priv->pin_filp = file_priv; |
| 4247 | if (obj_priv->user_pin_count == 1) { |
| 4248 | ret = i915_gem_object_pin(obj, args->alignment); |
| 4249 | if (ret != 0) { |
| 4250 | drm_gem_object_unreference(obj); |
| 4251 | mutex_unlock(&dev->struct_mutex); |
| 4252 | return ret; |
| 4253 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4254 | } |
| 4255 | |
| 4256 | /* XXX - flush the CPU caches for pinned objects |
| 4257 | * as the X server doesn't manage domains yet |
| 4258 | */ |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4259 | i915_gem_object_flush_cpu_write_domain(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4260 | args->offset = obj_priv->gtt_offset; |
| 4261 | drm_gem_object_unreference(obj); |
| 4262 | mutex_unlock(&dev->struct_mutex); |
| 4263 | |
| 4264 | return 0; |
| 4265 | } |
| 4266 | |
| 4267 | int |
| 4268 | i915_gem_unpin_ioctl(struct drm_device *dev, void *data, |
| 4269 | struct drm_file *file_priv) |
| 4270 | { |
| 4271 | struct drm_i915_gem_pin *args = data; |
| 4272 | struct drm_gem_object *obj; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4273 | struct drm_i915_gem_object *obj_priv; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4274 | |
| 4275 | mutex_lock(&dev->struct_mutex); |
| 4276 | |
| 4277 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
| 4278 | if (obj == NULL) { |
| 4279 | DRM_ERROR("Bad handle in i915_gem_unpin_ioctl(): %d\n", |
| 4280 | args->handle); |
| 4281 | mutex_unlock(&dev->struct_mutex); |
| 4282 | return -EBADF; |
| 4283 | } |
| 4284 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4285 | obj_priv = obj->driver_private; |
| 4286 | if (obj_priv->pin_filp != file_priv) { |
| 4287 | DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n", |
| 4288 | args->handle); |
| 4289 | drm_gem_object_unreference(obj); |
| 4290 | mutex_unlock(&dev->struct_mutex); |
| 4291 | return -EINVAL; |
| 4292 | } |
| 4293 | obj_priv->user_pin_count--; |
| 4294 | if (obj_priv->user_pin_count == 0) { |
| 4295 | obj_priv->pin_filp = NULL; |
| 4296 | i915_gem_object_unpin(obj); |
| 4297 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4298 | |
| 4299 | drm_gem_object_unreference(obj); |
| 4300 | mutex_unlock(&dev->struct_mutex); |
| 4301 | return 0; |
| 4302 | } |
| 4303 | |
| 4304 | int |
| 4305 | i915_gem_busy_ioctl(struct drm_device *dev, void *data, |
| 4306 | struct drm_file *file_priv) |
| 4307 | { |
| 4308 | struct drm_i915_gem_busy *args = data; |
| 4309 | struct drm_gem_object *obj; |
| 4310 | struct drm_i915_gem_object *obj_priv; |
| 4311 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4312 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
| 4313 | if (obj == NULL) { |
| 4314 | DRM_ERROR("Bad handle in i915_gem_busy_ioctl(): %d\n", |
| 4315 | args->handle); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4316 | return -EBADF; |
| 4317 | } |
| 4318 | |
Chris Wilson | b1ce786 | 2009-06-06 09:46:00 +0100 | [diff] [blame] | 4319 | mutex_lock(&dev->struct_mutex); |
Eric Anholt | f21289b | 2009-02-18 09:44:56 -0800 | [diff] [blame] | 4320 | /* Update the active list for the hardware's current position. |
| 4321 | * Otherwise this only updates on a delayed timer or when irqs are |
| 4322 | * actually unmasked, and our working set ends up being larger than |
| 4323 | * required. |
| 4324 | */ |
| 4325 | i915_gem_retire_requests(dev); |
| 4326 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4327 | obj_priv = obj->driver_private; |
Eric Anholt | c4de0a5 | 2008-12-14 19:05:04 -0800 | [diff] [blame] | 4328 | /* Don't count being on the flushing list against the object being |
| 4329 | * done. Otherwise, a buffer left on the flushing list but not getting |
| 4330 | * flushed (because nobody's flushing that domain) won't ever return |
| 4331 | * unbusy and get reused by libdrm's bo cache. The other expected |
| 4332 | * consumer of this interface, OpenGL's occlusion queries, also specs |
| 4333 | * that the objects get unbusy "eventually" without any interference. |
| 4334 | */ |
| 4335 | args->busy = obj_priv->active && obj_priv->last_rendering_seqno != 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4336 | |
| 4337 | drm_gem_object_unreference(obj); |
| 4338 | mutex_unlock(&dev->struct_mutex); |
| 4339 | return 0; |
| 4340 | } |
| 4341 | |
| 4342 | int |
| 4343 | i915_gem_throttle_ioctl(struct drm_device *dev, void *data, |
| 4344 | struct drm_file *file_priv) |
| 4345 | { |
| 4346 | return i915_gem_ring_throttle(dev, file_priv); |
| 4347 | } |
| 4348 | |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4349 | int |
| 4350 | i915_gem_madvise_ioctl(struct drm_device *dev, void *data, |
| 4351 | struct drm_file *file_priv) |
| 4352 | { |
| 4353 | struct drm_i915_gem_madvise *args = data; |
| 4354 | struct drm_gem_object *obj; |
| 4355 | struct drm_i915_gem_object *obj_priv; |
| 4356 | |
| 4357 | switch (args->madv) { |
| 4358 | case I915_MADV_DONTNEED: |
| 4359 | case I915_MADV_WILLNEED: |
| 4360 | break; |
| 4361 | default: |
| 4362 | return -EINVAL; |
| 4363 | } |
| 4364 | |
| 4365 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
| 4366 | if (obj == NULL) { |
| 4367 | DRM_ERROR("Bad handle in i915_gem_madvise_ioctl(): %d\n", |
| 4368 | args->handle); |
| 4369 | return -EBADF; |
| 4370 | } |
| 4371 | |
| 4372 | mutex_lock(&dev->struct_mutex); |
| 4373 | obj_priv = obj->driver_private; |
| 4374 | |
| 4375 | if (obj_priv->pin_count) { |
| 4376 | drm_gem_object_unreference(obj); |
| 4377 | mutex_unlock(&dev->struct_mutex); |
| 4378 | |
| 4379 | DRM_ERROR("Attempted i915_gem_madvise_ioctl() on a pinned object\n"); |
| 4380 | return -EINVAL; |
| 4381 | } |
| 4382 | |
Chris Wilson | bb6baf7 | 2009-09-22 14:24:13 +0100 | [diff] [blame] | 4383 | if (obj_priv->madv != __I915_MADV_PURGED) |
| 4384 | obj_priv->madv = args->madv; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4385 | |
Chris Wilson | 2d7ef39 | 2009-09-20 23:13:10 +0100 | [diff] [blame] | 4386 | /* if the object is no longer bound, discard its backing storage */ |
| 4387 | if (i915_gem_object_is_purgeable(obj_priv) && |
| 4388 | obj_priv->gtt_space == NULL) |
| 4389 | i915_gem_object_truncate(obj); |
| 4390 | |
Chris Wilson | bb6baf7 | 2009-09-22 14:24:13 +0100 | [diff] [blame] | 4391 | args->retained = obj_priv->madv != __I915_MADV_PURGED; |
| 4392 | |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4393 | drm_gem_object_unreference(obj); |
| 4394 | mutex_unlock(&dev->struct_mutex); |
| 4395 | |
| 4396 | return 0; |
| 4397 | } |
| 4398 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4399 | int i915_gem_init_object(struct drm_gem_object *obj) |
| 4400 | { |
| 4401 | struct drm_i915_gem_object *obj_priv; |
| 4402 | |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 4403 | obj_priv = kzalloc(sizeof(*obj_priv), GFP_KERNEL); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4404 | if (obj_priv == NULL) |
| 4405 | return -ENOMEM; |
| 4406 | |
| 4407 | /* |
| 4408 | * We've just allocated pages from the kernel, |
| 4409 | * so they've just been written by the CPU with |
| 4410 | * zeros. They'll need to be clflushed before we |
| 4411 | * use them with the GPU. |
| 4412 | */ |
| 4413 | obj->write_domain = I915_GEM_DOMAIN_CPU; |
| 4414 | obj->read_domains = I915_GEM_DOMAIN_CPU; |
| 4415 | |
Keith Packard | ba1eb1d | 2008-10-14 19:55:10 -0700 | [diff] [blame] | 4416 | obj_priv->agp_type = AGP_USER_MEMORY; |
| 4417 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4418 | obj->driver_private = obj_priv; |
| 4419 | obj_priv->obj = obj; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 4420 | obj_priv->fence_reg = I915_FENCE_REG_NONE; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4421 | INIT_LIST_HEAD(&obj_priv->list); |
Daniel Vetter | 99fcb76 | 2010-02-07 16:20:18 +0100 | [diff] [blame] | 4422 | INIT_LIST_HEAD(&obj_priv->gpu_write_list); |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 4423 | INIT_LIST_HEAD(&obj_priv->fence_list); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4424 | obj_priv->madv = I915_MADV_WILLNEED; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 4425 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 4426 | trace_i915_gem_object_create(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4427 | |
| 4428 | return 0; |
| 4429 | } |
| 4430 | |
| 4431 | void i915_gem_free_object(struct drm_gem_object *obj) |
| 4432 | { |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 4433 | struct drm_device *dev = obj->dev; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4434 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 4435 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 4436 | trace_i915_gem_object_destroy(obj); |
| 4437 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4438 | while (obj_priv->pin_count > 0) |
| 4439 | i915_gem_object_unpin(obj); |
| 4440 | |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4441 | if (obj_priv->phys_obj) |
| 4442 | i915_gem_detach_phys_object(dev, obj); |
| 4443 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4444 | i915_gem_object_unbind(obj); |
| 4445 | |
Chris Wilson | 7e61615 | 2009-09-10 08:53:04 +0100 | [diff] [blame] | 4446 | if (obj_priv->mmap_offset) |
| 4447 | i915_gem_free_mmap_offset(obj); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 4448 | |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 4449 | kfree(obj_priv->page_cpu_valid); |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 4450 | kfree(obj_priv->bit_17); |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 4451 | kfree(obj->driver_private); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4452 | } |
| 4453 | |
Chris Wilson | ab5ee57 | 2009-09-20 19:25:47 +0100 | [diff] [blame] | 4454 | /** Unbinds all inactive objects. */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4455 | static int |
Chris Wilson | ab5ee57 | 2009-09-20 19:25:47 +0100 | [diff] [blame] | 4456 | i915_gem_evict_from_inactive_list(struct drm_device *dev) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4457 | { |
Chris Wilson | ab5ee57 | 2009-09-20 19:25:47 +0100 | [diff] [blame] | 4458 | drm_i915_private_t *dev_priv = dev->dev_private; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4459 | |
Chris Wilson | ab5ee57 | 2009-09-20 19:25:47 +0100 | [diff] [blame] | 4460 | while (!list_empty(&dev_priv->mm.inactive_list)) { |
| 4461 | struct drm_gem_object *obj; |
| 4462 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4463 | |
Chris Wilson | ab5ee57 | 2009-09-20 19:25:47 +0100 | [diff] [blame] | 4464 | obj = list_first_entry(&dev_priv->mm.inactive_list, |
| 4465 | struct drm_i915_gem_object, |
| 4466 | list)->obj; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4467 | |
| 4468 | ret = i915_gem_object_unbind(obj); |
| 4469 | if (ret != 0) { |
Chris Wilson | ab5ee57 | 2009-09-20 19:25:47 +0100 | [diff] [blame] | 4470 | DRM_ERROR("Error unbinding object: %d\n", ret); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4471 | return ret; |
| 4472 | } |
| 4473 | } |
| 4474 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4475 | return 0; |
| 4476 | } |
| 4477 | |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 4478 | static int |
| 4479 | i915_gpu_idle(struct drm_device *dev) |
| 4480 | { |
| 4481 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 4482 | bool lists_empty; |
| 4483 | uint32_t seqno; |
| 4484 | |
| 4485 | spin_lock(&dev_priv->mm.active_list_lock); |
| 4486 | lists_empty = list_empty(&dev_priv->mm.flushing_list) && |
| 4487 | list_empty(&dev_priv->mm.active_list); |
| 4488 | spin_unlock(&dev_priv->mm.active_list_lock); |
| 4489 | |
| 4490 | if (lists_empty) |
| 4491 | return 0; |
| 4492 | |
| 4493 | /* Flush everything onto the inactive list. */ |
| 4494 | i915_gem_flush(dev, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS); |
| 4495 | seqno = i915_add_request(dev, NULL, I915_GEM_GPU_DOMAINS); |
| 4496 | if (seqno == 0) |
| 4497 | return -ENOMEM; |
| 4498 | |
| 4499 | return i915_wait_request(dev, seqno); |
| 4500 | } |
| 4501 | |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 4502 | int |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4503 | i915_gem_idle(struct drm_device *dev) |
| 4504 | { |
| 4505 | drm_i915_private_t *dev_priv = dev->dev_private; |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 4506 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4507 | |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 4508 | mutex_lock(&dev->struct_mutex); |
| 4509 | |
| 4510 | if (dev_priv->mm.suspended || dev_priv->ring.ring_obj == NULL) { |
| 4511 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4512 | return 0; |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 4513 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4514 | |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 4515 | ret = i915_gpu_idle(dev); |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 4516 | if (ret) { |
| 4517 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4518 | return ret; |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 4519 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4520 | |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 4521 | /* Under UMS, be paranoid and evict. */ |
| 4522 | if (!drm_core_check_feature(dev, DRIVER_MODESET)) { |
| 4523 | ret = i915_gem_evict_from_inactive_list(dev); |
| 4524 | if (ret) { |
| 4525 | mutex_unlock(&dev->struct_mutex); |
| 4526 | return ret; |
| 4527 | } |
| 4528 | } |
| 4529 | |
| 4530 | /* Hack! Don't let anybody do execbuf while we don't control the chip. |
| 4531 | * We need to replace this with a semaphore, or something. |
| 4532 | * And not confound mm.suspended! |
| 4533 | */ |
| 4534 | dev_priv->mm.suspended = 1; |
| 4535 | del_timer(&dev_priv->hangcheck_timer); |
| 4536 | |
| 4537 | i915_kernel_lost_context(dev); |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 4538 | i915_gem_cleanup_ringbuffer(dev); |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 4539 | |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 4540 | mutex_unlock(&dev->struct_mutex); |
| 4541 | |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 4542 | /* Cancel the retire work handler, which should be idle now. */ |
| 4543 | cancel_delayed_work_sync(&dev_priv->mm.retire_work); |
| 4544 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4545 | return 0; |
| 4546 | } |
| 4547 | |
| 4548 | static int |
| 4549 | i915_gem_init_hws(struct drm_device *dev) |
| 4550 | { |
| 4551 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 4552 | struct drm_gem_object *obj; |
| 4553 | struct drm_i915_gem_object *obj_priv; |
| 4554 | int ret; |
| 4555 | |
| 4556 | /* If we need a physical address for the status page, it's already |
| 4557 | * initialized at driver load time. |
| 4558 | */ |
| 4559 | if (!I915_NEED_GFX_HWS(dev)) |
| 4560 | return 0; |
| 4561 | |
| 4562 | obj = drm_gem_object_alloc(dev, 4096); |
| 4563 | if (obj == NULL) { |
| 4564 | DRM_ERROR("Failed to allocate status page\n"); |
| 4565 | return -ENOMEM; |
| 4566 | } |
| 4567 | obj_priv = obj->driver_private; |
Keith Packard | ba1eb1d | 2008-10-14 19:55:10 -0700 | [diff] [blame] | 4568 | obj_priv->agp_type = AGP_USER_CACHED_MEMORY; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4569 | |
| 4570 | ret = i915_gem_object_pin(obj, 4096); |
| 4571 | if (ret != 0) { |
| 4572 | drm_gem_object_unreference(obj); |
| 4573 | return ret; |
| 4574 | } |
| 4575 | |
| 4576 | dev_priv->status_gfx_addr = obj_priv->gtt_offset; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4577 | |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 4578 | dev_priv->hw_status_page = kmap(obj_priv->pages[0]); |
Keith Packard | ba1eb1d | 2008-10-14 19:55:10 -0700 | [diff] [blame] | 4579 | if (dev_priv->hw_status_page == NULL) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4580 | DRM_ERROR("Failed to map status page.\n"); |
| 4581 | memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map)); |
Chris Wilson | 3eb2ee7 | 2009-02-11 14:26:34 +0000 | [diff] [blame] | 4582 | i915_gem_object_unpin(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4583 | drm_gem_object_unreference(obj); |
| 4584 | return -EINVAL; |
| 4585 | } |
| 4586 | dev_priv->hws_obj = obj; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4587 | memset(dev_priv->hw_status_page, 0, PAGE_SIZE); |
Eric Anholt | f6e450a | 2009-11-02 12:08:22 -0800 | [diff] [blame] | 4588 | if (IS_GEN6(dev)) { |
| 4589 | I915_WRITE(HWS_PGA_GEN6, dev_priv->status_gfx_addr); |
| 4590 | I915_READ(HWS_PGA_GEN6); /* posting read */ |
| 4591 | } else { |
| 4592 | I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr); |
| 4593 | I915_READ(HWS_PGA); /* posting read */ |
| 4594 | } |
Zhao Yakui | 44d98a6 | 2009-10-09 11:39:40 +0800 | [diff] [blame] | 4595 | DRM_DEBUG_DRIVER("hws offset: 0x%08x\n", dev_priv->status_gfx_addr); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4596 | |
| 4597 | return 0; |
| 4598 | } |
| 4599 | |
Chris Wilson | 85a7bb9 | 2009-02-11 14:52:44 +0000 | [diff] [blame] | 4600 | static void |
| 4601 | i915_gem_cleanup_hws(struct drm_device *dev) |
| 4602 | { |
| 4603 | drm_i915_private_t *dev_priv = dev->dev_private; |
Chris Wilson | bab2d1f | 2009-02-20 17:52:20 +0000 | [diff] [blame] | 4604 | struct drm_gem_object *obj; |
| 4605 | struct drm_i915_gem_object *obj_priv; |
Chris Wilson | 85a7bb9 | 2009-02-11 14:52:44 +0000 | [diff] [blame] | 4606 | |
| 4607 | if (dev_priv->hws_obj == NULL) |
| 4608 | return; |
| 4609 | |
Chris Wilson | bab2d1f | 2009-02-20 17:52:20 +0000 | [diff] [blame] | 4610 | obj = dev_priv->hws_obj; |
| 4611 | obj_priv = obj->driver_private; |
| 4612 | |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 4613 | kunmap(obj_priv->pages[0]); |
Chris Wilson | 85a7bb9 | 2009-02-11 14:52:44 +0000 | [diff] [blame] | 4614 | i915_gem_object_unpin(obj); |
| 4615 | drm_gem_object_unreference(obj); |
| 4616 | dev_priv->hws_obj = NULL; |
Chris Wilson | bab2d1f | 2009-02-20 17:52:20 +0000 | [diff] [blame] | 4617 | |
Chris Wilson | 85a7bb9 | 2009-02-11 14:52:44 +0000 | [diff] [blame] | 4618 | memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map)); |
| 4619 | dev_priv->hw_status_page = NULL; |
| 4620 | |
| 4621 | /* Write high address into HWS_PGA when disabling. */ |
| 4622 | I915_WRITE(HWS_PGA, 0x1ffff000); |
| 4623 | } |
| 4624 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4625 | int |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4626 | i915_gem_init_ringbuffer(struct drm_device *dev) |
| 4627 | { |
| 4628 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 4629 | struct drm_gem_object *obj; |
| 4630 | struct drm_i915_gem_object *obj_priv; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4631 | drm_i915_ring_buffer_t *ring = &dev_priv->ring; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4632 | int ret; |
Keith Packard | 50aa253 | 2008-10-14 17:20:35 -0700 | [diff] [blame] | 4633 | u32 head; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4634 | |
| 4635 | ret = i915_gem_init_hws(dev); |
| 4636 | if (ret != 0) |
| 4637 | return ret; |
| 4638 | |
| 4639 | obj = drm_gem_object_alloc(dev, 128 * 1024); |
| 4640 | if (obj == NULL) { |
| 4641 | DRM_ERROR("Failed to allocate ringbuffer\n"); |
Chris Wilson | 85a7bb9 | 2009-02-11 14:52:44 +0000 | [diff] [blame] | 4642 | i915_gem_cleanup_hws(dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4643 | return -ENOMEM; |
| 4644 | } |
| 4645 | obj_priv = obj->driver_private; |
| 4646 | |
| 4647 | ret = i915_gem_object_pin(obj, 4096); |
| 4648 | if (ret != 0) { |
| 4649 | drm_gem_object_unreference(obj); |
Chris Wilson | 85a7bb9 | 2009-02-11 14:52:44 +0000 | [diff] [blame] | 4650 | i915_gem_cleanup_hws(dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4651 | return ret; |
| 4652 | } |
| 4653 | |
| 4654 | /* Set up the kernel mapping for the ring. */ |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4655 | ring->Size = obj->size; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4656 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4657 | ring->map.offset = dev->agp->base + obj_priv->gtt_offset; |
| 4658 | ring->map.size = obj->size; |
| 4659 | ring->map.type = 0; |
| 4660 | ring->map.flags = 0; |
| 4661 | ring->map.mtrr = 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4662 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4663 | drm_core_ioremap_wc(&ring->map, dev); |
| 4664 | if (ring->map.handle == NULL) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4665 | DRM_ERROR("Failed to map ringbuffer.\n"); |
| 4666 | memset(&dev_priv->ring, 0, sizeof(dev_priv->ring)); |
Chris Wilson | 47ed185 | 2009-02-11 14:26:33 +0000 | [diff] [blame] | 4667 | i915_gem_object_unpin(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4668 | drm_gem_object_unreference(obj); |
Chris Wilson | 85a7bb9 | 2009-02-11 14:52:44 +0000 | [diff] [blame] | 4669 | i915_gem_cleanup_hws(dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4670 | return -EINVAL; |
| 4671 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4672 | ring->ring_obj = obj; |
| 4673 | ring->virtual_start = ring->map.handle; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4674 | |
| 4675 | /* Stop the ring if it's running. */ |
| 4676 | I915_WRITE(PRB0_CTL, 0); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4677 | I915_WRITE(PRB0_TAIL, 0); |
Keith Packard | 50aa253 | 2008-10-14 17:20:35 -0700 | [diff] [blame] | 4678 | I915_WRITE(PRB0_HEAD, 0); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4679 | |
| 4680 | /* Initialize the ring. */ |
| 4681 | I915_WRITE(PRB0_START, obj_priv->gtt_offset); |
Keith Packard | 50aa253 | 2008-10-14 17:20:35 -0700 | [diff] [blame] | 4682 | head = I915_READ(PRB0_HEAD) & HEAD_ADDR; |
| 4683 | |
| 4684 | /* G45 ring initialization fails to reset head to zero */ |
| 4685 | if (head != 0) { |
| 4686 | DRM_ERROR("Ring head not reset to zero " |
| 4687 | "ctl %08x head %08x tail %08x start %08x\n", |
| 4688 | I915_READ(PRB0_CTL), |
| 4689 | I915_READ(PRB0_HEAD), |
| 4690 | I915_READ(PRB0_TAIL), |
| 4691 | I915_READ(PRB0_START)); |
| 4692 | I915_WRITE(PRB0_HEAD, 0); |
| 4693 | |
| 4694 | DRM_ERROR("Ring head forced to zero " |
| 4695 | "ctl %08x head %08x tail %08x start %08x\n", |
| 4696 | I915_READ(PRB0_CTL), |
| 4697 | I915_READ(PRB0_HEAD), |
| 4698 | I915_READ(PRB0_TAIL), |
| 4699 | I915_READ(PRB0_START)); |
| 4700 | } |
| 4701 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4702 | I915_WRITE(PRB0_CTL, |
| 4703 | ((obj->size - 4096) & RING_NR_PAGES) | |
| 4704 | RING_NO_REPORT | |
| 4705 | RING_VALID); |
| 4706 | |
Keith Packard | 50aa253 | 2008-10-14 17:20:35 -0700 | [diff] [blame] | 4707 | head = I915_READ(PRB0_HEAD) & HEAD_ADDR; |
| 4708 | |
| 4709 | /* If the head is still not zero, the ring is dead */ |
| 4710 | if (head != 0) { |
| 4711 | DRM_ERROR("Ring initialization failed " |
| 4712 | "ctl %08x head %08x tail %08x start %08x\n", |
| 4713 | I915_READ(PRB0_CTL), |
| 4714 | I915_READ(PRB0_HEAD), |
| 4715 | I915_READ(PRB0_TAIL), |
| 4716 | I915_READ(PRB0_START)); |
| 4717 | return -EIO; |
| 4718 | } |
| 4719 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4720 | /* Update our cache of the ring state */ |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4721 | if (!drm_core_check_feature(dev, DRIVER_MODESET)) |
| 4722 | i915_kernel_lost_context(dev); |
| 4723 | else { |
| 4724 | ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR; |
| 4725 | ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR; |
| 4726 | ring->space = ring->head - (ring->tail + 8); |
| 4727 | if (ring->space < 0) |
| 4728 | ring->space += ring->Size; |
| 4729 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4730 | |
| 4731 | return 0; |
| 4732 | } |
| 4733 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4734 | void |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4735 | i915_gem_cleanup_ringbuffer(struct drm_device *dev) |
| 4736 | { |
| 4737 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 4738 | |
| 4739 | if (dev_priv->ring.ring_obj == NULL) |
| 4740 | return; |
| 4741 | |
| 4742 | drm_core_ioremapfree(&dev_priv->ring.map, dev); |
| 4743 | |
| 4744 | i915_gem_object_unpin(dev_priv->ring.ring_obj); |
| 4745 | drm_gem_object_unreference(dev_priv->ring.ring_obj); |
| 4746 | dev_priv->ring.ring_obj = NULL; |
| 4747 | memset(&dev_priv->ring, 0, sizeof(dev_priv->ring)); |
| 4748 | |
Chris Wilson | 85a7bb9 | 2009-02-11 14:52:44 +0000 | [diff] [blame] | 4749 | i915_gem_cleanup_hws(dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4750 | } |
| 4751 | |
| 4752 | int |
| 4753 | i915_gem_entervt_ioctl(struct drm_device *dev, void *data, |
| 4754 | struct drm_file *file_priv) |
| 4755 | { |
| 4756 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 4757 | int ret; |
| 4758 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4759 | if (drm_core_check_feature(dev, DRIVER_MODESET)) |
| 4760 | return 0; |
| 4761 | |
Ben Gamari | ba1234d | 2009-09-14 17:48:47 -0400 | [diff] [blame] | 4762 | if (atomic_read(&dev_priv->mm.wedged)) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4763 | DRM_ERROR("Reenabling wedged hardware, good luck\n"); |
Ben Gamari | ba1234d | 2009-09-14 17:48:47 -0400 | [diff] [blame] | 4764 | atomic_set(&dev_priv->mm.wedged, 0); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4765 | } |
| 4766 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4767 | mutex_lock(&dev->struct_mutex); |
Eric Anholt | 9bb2d6f | 2008-12-23 18:42:32 -0800 | [diff] [blame] | 4768 | dev_priv->mm.suspended = 0; |
| 4769 | |
| 4770 | ret = i915_gem_init_ringbuffer(dev); |
Wu Fengguang | d816f6a | 2009-04-18 10:43:32 +0800 | [diff] [blame] | 4771 | if (ret != 0) { |
| 4772 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 9bb2d6f | 2008-12-23 18:42:32 -0800 | [diff] [blame] | 4773 | return ret; |
Wu Fengguang | d816f6a | 2009-04-18 10:43:32 +0800 | [diff] [blame] | 4774 | } |
Eric Anholt | 9bb2d6f | 2008-12-23 18:42:32 -0800 | [diff] [blame] | 4775 | |
Carl Worth | 5e118f4 | 2009-03-20 11:54:25 -0700 | [diff] [blame] | 4776 | spin_lock(&dev_priv->mm.active_list_lock); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4777 | BUG_ON(!list_empty(&dev_priv->mm.active_list)); |
Carl Worth | 5e118f4 | 2009-03-20 11:54:25 -0700 | [diff] [blame] | 4778 | spin_unlock(&dev_priv->mm.active_list_lock); |
| 4779 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4780 | BUG_ON(!list_empty(&dev_priv->mm.flushing_list)); |
| 4781 | BUG_ON(!list_empty(&dev_priv->mm.inactive_list)); |
| 4782 | BUG_ON(!list_empty(&dev_priv->mm.request_list)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4783 | mutex_unlock(&dev->struct_mutex); |
Kristian Høgsberg | dbb19d3 | 2008-08-20 11:04:27 -0400 | [diff] [blame] | 4784 | |
| 4785 | drm_irq_install(dev); |
| 4786 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4787 | return 0; |
| 4788 | } |
| 4789 | |
| 4790 | int |
| 4791 | i915_gem_leavevt_ioctl(struct drm_device *dev, void *data, |
| 4792 | struct drm_file *file_priv) |
| 4793 | { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4794 | if (drm_core_check_feature(dev, DRIVER_MODESET)) |
| 4795 | return 0; |
| 4796 | |
Kristian Høgsberg | dbb19d3 | 2008-08-20 11:04:27 -0400 | [diff] [blame] | 4797 | drm_irq_uninstall(dev); |
Linus Torvalds | e6890f6 | 2009-09-08 17:09:24 -0700 | [diff] [blame] | 4798 | return i915_gem_idle(dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4799 | } |
| 4800 | |
| 4801 | void |
| 4802 | i915_gem_lastclose(struct drm_device *dev) |
| 4803 | { |
| 4804 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4805 | |
Eric Anholt | e806b49 | 2009-01-22 09:56:58 -0800 | [diff] [blame] | 4806 | if (drm_core_check_feature(dev, DRIVER_MODESET)) |
| 4807 | return; |
| 4808 | |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 4809 | ret = i915_gem_idle(dev); |
| 4810 | if (ret) |
| 4811 | DRM_ERROR("failed to idle hardware: %d\n", ret); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4812 | } |
| 4813 | |
| 4814 | void |
| 4815 | i915_gem_load(struct drm_device *dev) |
| 4816 | { |
Grégoire Henry | b5aa8a0 | 2009-06-23 15:41:02 +0200 | [diff] [blame] | 4817 | int i; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4818 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 4819 | |
Carl Worth | 5e118f4 | 2009-03-20 11:54:25 -0700 | [diff] [blame] | 4820 | spin_lock_init(&dev_priv->mm.active_list_lock); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4821 | INIT_LIST_HEAD(&dev_priv->mm.active_list); |
| 4822 | INIT_LIST_HEAD(&dev_priv->mm.flushing_list); |
Daniel Vetter | 99fcb76 | 2010-02-07 16:20:18 +0100 | [diff] [blame] | 4823 | INIT_LIST_HEAD(&dev_priv->mm.gpu_write_list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4824 | INIT_LIST_HEAD(&dev_priv->mm.inactive_list); |
| 4825 | INIT_LIST_HEAD(&dev_priv->mm.request_list); |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 4826 | INIT_LIST_HEAD(&dev_priv->mm.fence_list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4827 | INIT_DELAYED_WORK(&dev_priv->mm.retire_work, |
| 4828 | i915_gem_retire_work_handler); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4829 | dev_priv->mm.next_gem_seqno = 1; |
| 4830 | |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4831 | spin_lock(&shrink_list_lock); |
| 4832 | list_add(&dev_priv->mm.shrink_list, &shrink_list); |
| 4833 | spin_unlock(&shrink_list_lock); |
| 4834 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 4835 | /* Old X drivers will take 0-2 for front, back, depth buffers */ |
Eric Anholt | b397c83 | 2010-01-26 09:43:10 -0800 | [diff] [blame] | 4836 | if (!drm_core_check_feature(dev, DRIVER_MODESET)) |
| 4837 | dev_priv->fence_reg_start = 3; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 4838 | |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 4839 | if (IS_I965G(dev) || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 4840 | dev_priv->num_fence_regs = 16; |
| 4841 | else |
| 4842 | dev_priv->num_fence_regs = 8; |
| 4843 | |
Grégoire Henry | b5aa8a0 | 2009-06-23 15:41:02 +0200 | [diff] [blame] | 4844 | /* Initialize fence registers to zero */ |
| 4845 | if (IS_I965G(dev)) { |
| 4846 | for (i = 0; i < 16; i++) |
| 4847 | I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0); |
| 4848 | } else { |
| 4849 | for (i = 0; i < 8; i++) |
| 4850 | I915_WRITE(FENCE_REG_830_0 + (i * 4), 0); |
| 4851 | if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) |
| 4852 | for (i = 0; i < 8; i++) |
| 4853 | I915_WRITE(FENCE_REG_945_8 + (i * 4), 0); |
| 4854 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4855 | i915_gem_detect_bit_6_swizzle(dev); |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 4856 | init_waitqueue_head(&dev_priv->pending_flip_queue); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4857 | } |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4858 | |
| 4859 | /* |
| 4860 | * Create a physically contiguous memory object for this object |
| 4861 | * e.g. for cursor + overlay regs |
| 4862 | */ |
| 4863 | int i915_gem_init_phys_object(struct drm_device *dev, |
| 4864 | int id, int size) |
| 4865 | { |
| 4866 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 4867 | struct drm_i915_gem_phys_object *phys_obj; |
| 4868 | int ret; |
| 4869 | |
| 4870 | if (dev_priv->mm.phys_objs[id - 1] || !size) |
| 4871 | return 0; |
| 4872 | |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 4873 | phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4874 | if (!phys_obj) |
| 4875 | return -ENOMEM; |
| 4876 | |
| 4877 | phys_obj->id = id; |
| 4878 | |
Zhenyu Wang | e6be8d9 | 2010-01-05 11:25:05 +0800 | [diff] [blame] | 4879 | phys_obj->handle = drm_pci_alloc(dev, size, 0); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4880 | if (!phys_obj->handle) { |
| 4881 | ret = -ENOMEM; |
| 4882 | goto kfree_obj; |
| 4883 | } |
| 4884 | #ifdef CONFIG_X86 |
| 4885 | set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE); |
| 4886 | #endif |
| 4887 | |
| 4888 | dev_priv->mm.phys_objs[id - 1] = phys_obj; |
| 4889 | |
| 4890 | return 0; |
| 4891 | kfree_obj: |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 4892 | kfree(phys_obj); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4893 | return ret; |
| 4894 | } |
| 4895 | |
| 4896 | void i915_gem_free_phys_object(struct drm_device *dev, int id) |
| 4897 | { |
| 4898 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 4899 | struct drm_i915_gem_phys_object *phys_obj; |
| 4900 | |
| 4901 | if (!dev_priv->mm.phys_objs[id - 1]) |
| 4902 | return; |
| 4903 | |
| 4904 | phys_obj = dev_priv->mm.phys_objs[id - 1]; |
| 4905 | if (phys_obj->cur_obj) { |
| 4906 | i915_gem_detach_phys_object(dev, phys_obj->cur_obj); |
| 4907 | } |
| 4908 | |
| 4909 | #ifdef CONFIG_X86 |
| 4910 | set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE); |
| 4911 | #endif |
| 4912 | drm_pci_free(dev, phys_obj->handle); |
| 4913 | kfree(phys_obj); |
| 4914 | dev_priv->mm.phys_objs[id - 1] = NULL; |
| 4915 | } |
| 4916 | |
| 4917 | void i915_gem_free_all_phys_object(struct drm_device *dev) |
| 4918 | { |
| 4919 | int i; |
| 4920 | |
Dave Airlie | 260883c | 2009-01-22 17:58:49 +1000 | [diff] [blame] | 4921 | for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++) |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4922 | i915_gem_free_phys_object(dev, i); |
| 4923 | } |
| 4924 | |
| 4925 | void i915_gem_detach_phys_object(struct drm_device *dev, |
| 4926 | struct drm_gem_object *obj) |
| 4927 | { |
| 4928 | struct drm_i915_gem_object *obj_priv; |
| 4929 | int i; |
| 4930 | int ret; |
| 4931 | int page_count; |
| 4932 | |
| 4933 | obj_priv = obj->driver_private; |
| 4934 | if (!obj_priv->phys_obj) |
| 4935 | return; |
| 4936 | |
Chris Wilson | 4bdadb9 | 2010-01-27 13:36:32 +0000 | [diff] [blame] | 4937 | ret = i915_gem_object_get_pages(obj, 0); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4938 | if (ret) |
| 4939 | goto out; |
| 4940 | |
| 4941 | page_count = obj->size / PAGE_SIZE; |
| 4942 | |
| 4943 | for (i = 0; i < page_count; i++) { |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 4944 | char *dst = kmap_atomic(obj_priv->pages[i], KM_USER0); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4945 | char *src = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE); |
| 4946 | |
| 4947 | memcpy(dst, src, PAGE_SIZE); |
| 4948 | kunmap_atomic(dst, KM_USER0); |
| 4949 | } |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 4950 | drm_clflush_pages(obj_priv->pages, page_count); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4951 | drm_agp_chipset_flush(dev); |
Chris Wilson | d78b47b | 2009-06-17 21:52:49 +0100 | [diff] [blame] | 4952 | |
| 4953 | i915_gem_object_put_pages(obj); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4954 | out: |
| 4955 | obj_priv->phys_obj->cur_obj = NULL; |
| 4956 | obj_priv->phys_obj = NULL; |
| 4957 | } |
| 4958 | |
| 4959 | int |
| 4960 | i915_gem_attach_phys_object(struct drm_device *dev, |
| 4961 | struct drm_gem_object *obj, int id) |
| 4962 | { |
| 4963 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 4964 | struct drm_i915_gem_object *obj_priv; |
| 4965 | int ret = 0; |
| 4966 | int page_count; |
| 4967 | int i; |
| 4968 | |
| 4969 | if (id > I915_MAX_PHYS_OBJECT) |
| 4970 | return -EINVAL; |
| 4971 | |
| 4972 | obj_priv = obj->driver_private; |
| 4973 | |
| 4974 | if (obj_priv->phys_obj) { |
| 4975 | if (obj_priv->phys_obj->id == id) |
| 4976 | return 0; |
| 4977 | i915_gem_detach_phys_object(dev, obj); |
| 4978 | } |
| 4979 | |
| 4980 | |
| 4981 | /* create a new object */ |
| 4982 | if (!dev_priv->mm.phys_objs[id - 1]) { |
| 4983 | ret = i915_gem_init_phys_object(dev, id, |
| 4984 | obj->size); |
| 4985 | if (ret) { |
Linus Torvalds | aeb565d | 2009-01-26 10:01:53 -0800 | [diff] [blame] | 4986 | DRM_ERROR("failed to init phys object %d size: %zu\n", id, obj->size); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4987 | goto out; |
| 4988 | } |
| 4989 | } |
| 4990 | |
| 4991 | /* bind to the object */ |
| 4992 | obj_priv->phys_obj = dev_priv->mm.phys_objs[id - 1]; |
| 4993 | obj_priv->phys_obj->cur_obj = obj; |
| 4994 | |
Chris Wilson | 4bdadb9 | 2010-01-27 13:36:32 +0000 | [diff] [blame] | 4995 | ret = i915_gem_object_get_pages(obj, 0); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4996 | if (ret) { |
| 4997 | DRM_ERROR("failed to get page list\n"); |
| 4998 | goto out; |
| 4999 | } |
| 5000 | |
| 5001 | page_count = obj->size / PAGE_SIZE; |
| 5002 | |
| 5003 | for (i = 0; i < page_count; i++) { |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 5004 | char *src = kmap_atomic(obj_priv->pages[i], KM_USER0); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 5005 | char *dst = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE); |
| 5006 | |
| 5007 | memcpy(dst, src, PAGE_SIZE); |
| 5008 | kunmap_atomic(src, KM_USER0); |
| 5009 | } |
| 5010 | |
Chris Wilson | d78b47b | 2009-06-17 21:52:49 +0100 | [diff] [blame] | 5011 | i915_gem_object_put_pages(obj); |
| 5012 | |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 5013 | return 0; |
| 5014 | out: |
| 5015 | return ret; |
| 5016 | } |
| 5017 | |
| 5018 | static int |
| 5019 | i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj, |
| 5020 | struct drm_i915_gem_pwrite *args, |
| 5021 | struct drm_file *file_priv) |
| 5022 | { |
| 5023 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
| 5024 | void *obj_addr; |
| 5025 | int ret; |
| 5026 | char __user *user_data; |
| 5027 | |
| 5028 | user_data = (char __user *) (uintptr_t) args->data_ptr; |
| 5029 | obj_addr = obj_priv->phys_obj->handle->vaddr + args->offset; |
| 5030 | |
Zhao Yakui | 44d98a6 | 2009-10-09 11:39:40 +0800 | [diff] [blame] | 5031 | DRM_DEBUG_DRIVER("obj_addr %p, %lld\n", obj_addr, args->size); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 5032 | ret = copy_from_user(obj_addr, user_data, args->size); |
| 5033 | if (ret) |
| 5034 | return -EFAULT; |
| 5035 | |
| 5036 | drm_agp_chipset_flush(dev); |
| 5037 | return 0; |
| 5038 | } |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 5039 | |
| 5040 | void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv) |
| 5041 | { |
| 5042 | struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv; |
| 5043 | |
| 5044 | /* Clean up our request list when the client is going away, so that |
| 5045 | * later retire_requests won't dereference our soon-to-be-gone |
| 5046 | * file_priv. |
| 5047 | */ |
| 5048 | mutex_lock(&dev->struct_mutex); |
| 5049 | while (!list_empty(&i915_file_priv->mm.request_list)) |
| 5050 | list_del_init(i915_file_priv->mm.request_list.next); |
| 5051 | mutex_unlock(&dev->struct_mutex); |
| 5052 | } |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 5053 | |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 5054 | static int |
| 5055 | i915_gem_shrink(int nr_to_scan, gfp_t gfp_mask) |
| 5056 | { |
| 5057 | drm_i915_private_t *dev_priv, *next_dev; |
| 5058 | struct drm_i915_gem_object *obj_priv, *next_obj; |
| 5059 | int cnt = 0; |
| 5060 | int would_deadlock = 1; |
| 5061 | |
| 5062 | /* "fast-path" to count number of available objects */ |
| 5063 | if (nr_to_scan == 0) { |
| 5064 | spin_lock(&shrink_list_lock); |
| 5065 | list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) { |
| 5066 | struct drm_device *dev = dev_priv->dev; |
| 5067 | |
| 5068 | if (mutex_trylock(&dev->struct_mutex)) { |
| 5069 | list_for_each_entry(obj_priv, |
| 5070 | &dev_priv->mm.inactive_list, |
| 5071 | list) |
| 5072 | cnt++; |
| 5073 | mutex_unlock(&dev->struct_mutex); |
| 5074 | } |
| 5075 | } |
| 5076 | spin_unlock(&shrink_list_lock); |
| 5077 | |
| 5078 | return (cnt / 100) * sysctl_vfs_cache_pressure; |
| 5079 | } |
| 5080 | |
| 5081 | spin_lock(&shrink_list_lock); |
| 5082 | |
| 5083 | /* first scan for clean buffers */ |
| 5084 | list_for_each_entry_safe(dev_priv, next_dev, |
| 5085 | &shrink_list, mm.shrink_list) { |
| 5086 | struct drm_device *dev = dev_priv->dev; |
| 5087 | |
| 5088 | if (! mutex_trylock(&dev->struct_mutex)) |
| 5089 | continue; |
| 5090 | |
| 5091 | spin_unlock(&shrink_list_lock); |
| 5092 | |
| 5093 | i915_gem_retire_requests(dev); |
| 5094 | |
| 5095 | list_for_each_entry_safe(obj_priv, next_obj, |
| 5096 | &dev_priv->mm.inactive_list, |
| 5097 | list) { |
| 5098 | if (i915_gem_object_is_purgeable(obj_priv)) { |
Chris Wilson | 963b483 | 2009-09-20 23:03:54 +0100 | [diff] [blame] | 5099 | i915_gem_object_unbind(obj_priv->obj); |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 5100 | if (--nr_to_scan <= 0) |
| 5101 | break; |
| 5102 | } |
| 5103 | } |
| 5104 | |
| 5105 | spin_lock(&shrink_list_lock); |
| 5106 | mutex_unlock(&dev->struct_mutex); |
| 5107 | |
Chris Wilson | 963b483 | 2009-09-20 23:03:54 +0100 | [diff] [blame] | 5108 | would_deadlock = 0; |
| 5109 | |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 5110 | if (nr_to_scan <= 0) |
| 5111 | break; |
| 5112 | } |
| 5113 | |
| 5114 | /* second pass, evict/count anything still on the inactive list */ |
| 5115 | list_for_each_entry_safe(dev_priv, next_dev, |
| 5116 | &shrink_list, mm.shrink_list) { |
| 5117 | struct drm_device *dev = dev_priv->dev; |
| 5118 | |
| 5119 | if (! mutex_trylock(&dev->struct_mutex)) |
| 5120 | continue; |
| 5121 | |
| 5122 | spin_unlock(&shrink_list_lock); |
| 5123 | |
| 5124 | list_for_each_entry_safe(obj_priv, next_obj, |
| 5125 | &dev_priv->mm.inactive_list, |
| 5126 | list) { |
| 5127 | if (nr_to_scan > 0) { |
Chris Wilson | 963b483 | 2009-09-20 23:03:54 +0100 | [diff] [blame] | 5128 | i915_gem_object_unbind(obj_priv->obj); |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 5129 | nr_to_scan--; |
| 5130 | } else |
| 5131 | cnt++; |
| 5132 | } |
| 5133 | |
| 5134 | spin_lock(&shrink_list_lock); |
| 5135 | mutex_unlock(&dev->struct_mutex); |
| 5136 | |
| 5137 | would_deadlock = 0; |
| 5138 | } |
| 5139 | |
| 5140 | spin_unlock(&shrink_list_lock); |
| 5141 | |
| 5142 | if (would_deadlock) |
| 5143 | return -1; |
| 5144 | else if (cnt > 0) |
| 5145 | return (cnt / 100) * sysctl_vfs_cache_pressure; |
| 5146 | else |
| 5147 | return 0; |
| 5148 | } |
| 5149 | |
| 5150 | static struct shrinker shrinker = { |
| 5151 | .shrink = i915_gem_shrink, |
| 5152 | .seeks = DEFAULT_SEEKS, |
| 5153 | }; |
| 5154 | |
| 5155 | __init void |
| 5156 | i915_gem_shrinker_init(void) |
| 5157 | { |
| 5158 | register_shrinker(&shrinker); |
| 5159 | } |
| 5160 | |
| 5161 | __exit void |
| 5162 | i915_gem_shrinker_exit(void) |
| 5163 | { |
| 5164 | unregister_shrinker(&shrinker); |
| 5165 | } |