blob: 11f351c110dd85b12a2c5f1915ec3ffe8bcee7d9 [file] [log] [blame]
Xiaozhe Shi767fdb62013-01-10 15:09:08 -08001/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#define pr_fmt(fmt) "%s: " fmt, __func__
14
15#include <linux/kernel.h>
16#include <linux/of.h>
17#include <linux/err.h>
18#include <linux/init.h>
19#include <linux/slab.h>
20#include <linux/delay.h>
21#include <linux/mutex.h>
22#include <linux/types.h>
23#include <linux/hwmon.h>
24#include <linux/module.h>
25#include <linux/debugfs.h>
26#include <linux/spmi.h>
27#include <linux/of_irq.h>
28#include <linux/wakelock.h>
29#include <linux/interrupt.h>
30#include <linux/completion.h>
31#include <linux/hwmon-sysfs.h>
32#include <linux/qpnp/qpnp-adc.h>
33#include <linux/platform_device.h>
34
35/* QPNP IADC register definition */
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -070036#define QPNP_IADC_REVISION1 0x0
37#define QPNP_IADC_REVISION2 0x1
38#define QPNP_IADC_REVISION3 0x2
39#define QPNP_IADC_REVISION4 0x3
40#define QPNP_IADC_PERPH_TYPE 0x4
41#define QPNP_IADC_PERH_SUBTYPE 0x5
42
43#define QPNP_IADC_SUPPORTED_REVISION2 1
44
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -070045#define QPNP_STATUS1 0x8
46#define QPNP_STATUS1_OP_MODE 4
47#define QPNP_STATUS1_MULTI_MEAS_EN BIT(3)
48#define QPNP_STATUS1_MEAS_INTERVAL_EN_STS BIT(2)
49#define QPNP_STATUS1_REQ_STS BIT(1)
50#define QPNP_STATUS1_EOC BIT(0)
51#define QPNP_STATUS2 0x9
52#define QPNP_STATUS2_CONV_SEQ_STATE_SHIFT 4
53#define QPNP_STATUS2_FIFO_NOT_EMPTY_FLAG BIT(1)
54#define QPNP_STATUS2_CONV_SEQ_TIMEOUT_STS BIT(0)
55#define QPNP_CONV_TIMEOUT_ERR 2
56
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -070057#define QPNP_IADC_MODE_CTL 0x40
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -070058#define QPNP_OP_MODE_SHIFT 4
59#define QPNP_USE_BMS_DATA BIT(4)
60#define QPNP_VADC_SYNCH_EN BIT(2)
61#define QPNP_OFFSET_RMV_EN BIT(1)
62#define QPNP_ADC_TRIM_EN BIT(0)
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -070063#define QPNP_IADC_EN_CTL1 0x46
64#define QPNP_IADC_ADC_EN BIT(7)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -070065#define QPNP_ADC_CH_SEL_CTL 0x48
66#define QPNP_ADC_DIG_PARAM 0x50
67#define QPNP_ADC_CLK_SEL_MASK 0x3
68#define QPNP_ADC_DEC_RATIO_SEL_MASK 0xc
69#define QPNP_ADC_DIG_DEC_RATIO_SEL_SHIFT 2
70
71#define QPNP_HW_SETTLE_DELAY 0x51
72#define QPNP_CONV_REQ 0x52
73#define QPNP_CONV_REQ_SET BIT(7)
74#define QPNP_CONV_SEQ_CTL 0x54
75#define QPNP_CONV_SEQ_HOLDOFF_SHIFT 4
76#define QPNP_CONV_SEQ_TRIG_CTL 0x55
77#define QPNP_FAST_AVG_CTL 0x5a
78
79#define QPNP_M0_LOW_THR_LSB 0x5c
80#define QPNP_M0_LOW_THR_MSB 0x5d
81#define QPNP_M0_HIGH_THR_LSB 0x5e
82#define QPNP_M0_HIGH_THR_MSB 0x5f
83#define QPNP_M1_LOW_THR_LSB 0x69
84#define QPNP_M1_LOW_THR_MSB 0x6a
85#define QPNP_M1_HIGH_THR_LSB 0x6b
86#define QPNP_M1_HIGH_THR_MSB 0x6c
87
88#define QPNP_DATA0 0x60
89#define QPNP_DATA1 0x61
90#define QPNP_CONV_TIMEOUT_ERR 2
91
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -070092#define QPNP_IADC_SEC_ACCESS 0xD0
93#define QPNP_IADC_SEC_ACCESS_DATA 0xA5
94#define QPNP_IADC_MSB_OFFSET 0xF2
95#define QPNP_IADC_LSB_OFFSET 0xF3
96#define QPNP_IADC_NOMINAL_RSENSE 0xF4
97#define QPNP_IADC_ATE_GAIN_CALIB_OFFSET 0xF5
98
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -070099#define QPNP_IADC_ADC_CH_SEL_CTL 0x48
100#define QPNP_IADC_ADC_CHX_SEL_SHIFT 3
101
102#define QPNP_IADC_ADC_DIG_PARAM 0x50
103#define QPNP_IADC_CLK_SEL_SHIFT 1
104#define QPNP_IADC_DEC_RATIO_SEL 3
105
106#define QPNP_IADC_CONV_REQUEST 0x52
107#define QPNP_IADC_CONV_REQ BIT(7)
108
109#define QPNP_IADC_DATA0 0x60
110#define QPNP_IADC_DATA1 0x61
111
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700112#define QPNP_ADC_CONV_TIME_MIN 8000
113#define QPNP_ADC_CONV_TIME_MAX 8200
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700114
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700115#define QPNP_ADC_GAIN_NV 17857
116#define QPNP_OFFSET_CALIBRATION_SHORT_CADC_LEADS_IDEAL 0
117#define QPNP_IADC_INTERNAL_RSENSE_N_OHMS_FACTOR 10000000
118#define QPNP_IADC_NANO_VOLTS_FACTOR 1000000000
119#define QPNP_IADC_CALIB_SECONDS 300000
120#define QPNP_IADC_RSENSE_LSB_N_OHMS_PER_BIT 15625
121#define QPNP_IADC_DIE_TEMP_CALIB_OFFSET 5000
122
123#define QPNP_RAW_CODE_16_BIT_MSB_MASK 0xff00
124#define QPNP_RAW_CODE_16_BIT_LSB_MASK 0xff
125#define QPNP_BIT_SHIFT_8 8
126#define QPNP_RSENSE_MSB_SIGN_CHECK 0x80
Siddartha Mohanadoss1a0d2032012-11-01 11:22:29 -0700127#define QPNP_ADC_COMPLETION_TIMEOUT HZ
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700128
129struct qpnp_iadc_drv {
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700130 struct qpnp_adc_drv *adc;
131 int32_t rsense;
132 struct device *iadc_hwmon;
133 bool iadc_init_calib;
134 bool iadc_initialized;
135 int64_t die_temp_calib_offset;
136 struct delayed_work iadc_work;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700137 struct sensor_device_attribute sens_attr[0];
138};
139
140struct qpnp_iadc_drv *qpnp_iadc;
141
142static int32_t qpnp_iadc_read_reg(uint32_t reg, u8 *data)
143{
144 struct qpnp_iadc_drv *iadc = qpnp_iadc;
145 int rc;
146
147 rc = spmi_ext_register_readl(iadc->adc->spmi->ctrl, iadc->adc->slave,
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700148 (iadc->adc->offset + reg), data, 1);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700149 if (rc < 0) {
150 pr_err("qpnp iadc read reg %d failed with %d\n", reg, rc);
151 return rc;
152 }
153
154 return 0;
155}
156
157static int32_t qpnp_iadc_write_reg(uint32_t reg, u8 data)
158{
159 struct qpnp_iadc_drv *iadc = qpnp_iadc;
160 int rc;
161 u8 *buf;
162
163 buf = &data;
164 rc = spmi_ext_register_writel(iadc->adc->spmi->ctrl, iadc->adc->slave,
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700165 (iadc->adc->offset + reg), buf, 1);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700166 if (rc < 0) {
167 pr_err("qpnp iadc write reg %d failed with %d\n", reg, rc);
168 return rc;
169 }
170
171 return 0;
172}
173
Siddartha Mohanadosse2363592012-12-14 18:59:01 -0800174static void trigger_iadc_completion(struct work_struct *work)
175{
176 struct qpnp_iadc_drv *iadc = qpnp_iadc;
177
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800178 if (!iadc || !iadc->iadc_initialized)
179 return;
180
Siddartha Mohanadosse2363592012-12-14 18:59:01 -0800181 complete(&iadc->adc->adc_rslt_completion);
182
183 return;
184}
185DECLARE_WORK(trigger_iadc_completion_work, trigger_iadc_completion);
186
187static irqreturn_t qpnp_iadc_isr(int irq, void *dev_id)
188{
189 schedule_work(&trigger_iadc_completion_work);
190
191 return IRQ_HANDLED;
192}
193
194static int32_t qpnp_iadc_enable(bool state)
195{
196 int rc = 0;
197 u8 data = 0;
198
199 data = QPNP_IADC_ADC_EN;
200 if (state) {
201 rc = qpnp_iadc_write_reg(QPNP_IADC_EN_CTL1,
202 data);
203 if (rc < 0) {
204 pr_err("IADC enable failed\n");
205 return rc;
206 }
207 } else {
208 rc = qpnp_iadc_write_reg(QPNP_IADC_EN_CTL1,
209 (~data & QPNP_IADC_ADC_EN));
210 if (rc < 0) {
211 pr_err("IADC disable failed\n");
212 return rc;
213 }
214 }
215
216 return 0;
217}
218
Siddartha Mohanadossd3a3c952012-12-10 16:55:19 -0800219static int32_t qpnp_iadc_status_debug(void)
220{
221 int rc = 0;
222 u8 mode = 0, status1 = 0, chan = 0, dig = 0, en = 0;
223
224 rc = qpnp_iadc_read_reg(QPNP_IADC_MODE_CTL, &mode);
225 if (rc < 0) {
226 pr_err("mode ctl register read failed with %d\n", rc);
227 return rc;
228 }
229
230 rc = qpnp_iadc_read_reg(QPNP_ADC_DIG_PARAM, &dig);
231 if (rc < 0) {
232 pr_err("digital param read failed with %d\n", rc);
233 return rc;
234 }
235
236 rc = qpnp_iadc_read_reg(QPNP_IADC_ADC_CH_SEL_CTL, &chan);
237 if (rc < 0) {
238 pr_err("channel read failed with %d\n", rc);
239 return rc;
240 }
241
242 rc = qpnp_iadc_read_reg(QPNP_STATUS1, &status1);
243 if (rc < 0) {
244 pr_err("status1 read failed with %d\n", rc);
245 return rc;
246 }
247
248 rc = qpnp_iadc_read_reg(QPNP_IADC_EN_CTL1, &en);
249 if (rc < 0) {
250 pr_err("en read failed with %d\n", rc);
251 return rc;
252 }
253
254 pr_err("EOC not set with status:%x, dig:%x, ch:%x, mode:%x, en:%x\n",
255 status1, dig, chan, mode, en);
256
Siddartha Mohanadosse2363592012-12-14 18:59:01 -0800257 rc = qpnp_iadc_enable(false);
258 if (rc < 0) {
259 pr_err("IADC disable failed with %d\n", rc);
260 return rc;
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700261 }
262
263 return 0;
264}
265
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700266static int32_t qpnp_iadc_read_conversion_result(uint16_t *data)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700267{
268 uint8_t rslt_lsb, rslt_msb;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700269 uint16_t rslt;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700270 int32_t rc;
271
272 rc = qpnp_iadc_read_reg(QPNP_IADC_DATA0, &rslt_lsb);
273 if (rc < 0) {
274 pr_err("qpnp adc result read failed with %d\n", rc);
275 return rc;
276 }
277
278 rc = qpnp_iadc_read_reg(QPNP_IADC_DATA1, &rslt_msb);
279 if (rc < 0) {
280 pr_err("qpnp adc result read failed with %d\n", rc);
281 return rc;
282 }
283
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700284 rslt = (rslt_msb << 8) | rslt_lsb;
285 *data = rslt;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700286
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700287 rc = qpnp_iadc_enable(false);
288 if (rc)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700289 return rc;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700290
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700291 return 0;
292}
293
294static int32_t qpnp_iadc_configure(enum qpnp_iadc_channels channel,
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700295 uint16_t *raw_code)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700296{
297 struct qpnp_iadc_drv *iadc = qpnp_iadc;
298 u8 qpnp_iadc_mode_reg = 0, qpnp_iadc_ch_sel_reg = 0;
299 u8 qpnp_iadc_conv_req = 0, qpnp_iadc_dig_param_reg = 0;
300 int32_t rc = 0;
301
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700302 qpnp_iadc_ch_sel_reg = channel;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700303
304 qpnp_iadc_dig_param_reg |= iadc->adc->amux_prop->decimation <<
305 QPNP_IADC_DEC_RATIO_SEL;
Siddartha Mohanadoss429b4492012-12-11 13:29:58 -0800306 qpnp_iadc_mode_reg |= QPNP_ADC_TRIM_EN;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700307 qpnp_iadc_conv_req = QPNP_IADC_CONV_REQ;
308
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700309 rc = qpnp_iadc_write_reg(QPNP_IADC_MODE_CTL, qpnp_iadc_mode_reg);
310 if (rc) {
311 pr_err("qpnp adc read adc failed with %d\n", rc);
312 return rc;
313 }
314
315 rc = qpnp_iadc_write_reg(QPNP_IADC_ADC_CH_SEL_CTL,
316 qpnp_iadc_ch_sel_reg);
317 if (rc) {
318 pr_err("qpnp adc read adc failed with %d\n", rc);
319 return rc;
320 }
321
322 rc = qpnp_iadc_write_reg(QPNP_ADC_DIG_PARAM,
323 qpnp_iadc_dig_param_reg);
324 if (rc) {
325 pr_err("qpnp adc read adc failed with %d\n", rc);
326 return rc;
327 }
328
329 rc = qpnp_iadc_write_reg(QPNP_HW_SETTLE_DELAY,
330 iadc->adc->amux_prop->hw_settle_time);
331 if (rc < 0) {
332 pr_err("qpnp adc configure error for hw settling time setup\n");
333 return rc;
334 }
335
336 rc = qpnp_iadc_write_reg(QPNP_FAST_AVG_CTL,
337 iadc->adc->amux_prop->fast_avg_setup);
338 if (rc < 0) {
339 pr_err("qpnp adc fast averaging configure error\n");
340 return rc;
341 }
342
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700343 rc = qpnp_iadc_enable(true);
344 if (rc)
345 return rc;
346
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700347 rc = qpnp_iadc_write_reg(QPNP_CONV_REQ, qpnp_iadc_conv_req);
348 if (rc) {
349 pr_err("qpnp adc read adc failed with %d\n", rc);
350 return rc;
351 }
352
Siddartha Mohanadoss1a0d2032012-11-01 11:22:29 -0700353 rc = wait_for_completion_timeout(&iadc->adc->adc_rslt_completion,
354 QPNP_ADC_COMPLETION_TIMEOUT);
355 if (!rc) {
356 u8 status1 = 0;
357 rc = qpnp_iadc_read_reg(QPNP_STATUS1, &status1);
358 if (rc < 0)
359 return rc;
360 status1 &= (QPNP_STATUS1_REQ_STS | QPNP_STATUS1_EOC);
361 if (status1 == QPNP_STATUS1_EOC)
362 pr_debug("End of conversion status set\n");
363 else {
Siddartha Mohanadossd3a3c952012-12-10 16:55:19 -0800364 rc = qpnp_iadc_status_debug();
365 if (rc < 0) {
366 pr_err("status1 read failed with %d\n", rc);
367 return rc;
368 }
Siddartha Mohanadoss1a0d2032012-11-01 11:22:29 -0700369 return -EINVAL;
370 }
371 }
372
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700373 rc = qpnp_iadc_read_conversion_result(raw_code);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700374 if (rc) {
375 pr_err("qpnp adc read adc failed with %d\n", rc);
376 return rc;
377 }
378
379 return 0;
380}
381
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700382static int32_t qpnp_convert_raw_offset_voltage(void)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700383{
384 struct qpnp_iadc_drv *iadc = qpnp_iadc;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700385 uint32_t num = 0;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700386
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700387 num = iadc->adc->calib.offset_raw - iadc->adc->calib.offset_raw;
388
389 iadc->adc->calib.offset_uv = (num * QPNP_ADC_GAIN_NV)/
390 (iadc->adc->calib.gain_raw - iadc->adc->calib.offset_raw);
391
392 num = iadc->adc->calib.gain_raw - iadc->adc->calib.offset_raw;
393
394 iadc->adc->calib.gain_uv = (num * QPNP_ADC_GAIN_NV)/
395 (iadc->adc->calib.gain_raw - iadc->adc->calib.offset_raw);
396
397 return 0;
398}
399
400static int32_t qpnp_iadc_calibrate_for_trim(void)
401{
402 struct qpnp_iadc_drv *iadc = qpnp_iadc;
403 uint8_t rslt_lsb, rslt_msb;
404 int32_t rc = 0;
405 uint16_t raw_data;
406
407 rc = qpnp_iadc_configure(GAIN_CALIBRATION_17P857MV, &raw_data);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700408 if (rc < 0) {
409 pr_err("qpnp adc result read failed with %d\n", rc);
410 goto fail;
411 }
412
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700413 iadc->adc->calib.gain_raw = raw_data;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700414
415 rc = qpnp_iadc_configure(OFFSET_CALIBRATION_SHORT_CADC_LEADS,
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700416 &raw_data);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700417 if (rc < 0) {
418 pr_err("qpnp adc result read failed with %d\n", rc);
419 goto fail;
420 }
421
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700422 iadc->adc->calib.offset_raw = raw_data;
423 if (rc < 0) {
424 pr_err("qpnp adc offset/gain calculation failed\n");
425 goto fail;
426 }
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700427
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700428 rc = qpnp_convert_raw_offset_voltage();
429
430 rslt_msb = (raw_data & QPNP_RAW_CODE_16_BIT_MSB_MASK) >>
431 QPNP_BIT_SHIFT_8;
432 rslt_lsb = raw_data & QPNP_RAW_CODE_16_BIT_LSB_MASK;
433
434 rc = qpnp_iadc_write_reg(QPNP_IADC_SEC_ACCESS,
435 QPNP_IADC_SEC_ACCESS_DATA);
436 if (rc < 0) {
437 pr_err("qpnp iadc configure error for sec access\n");
438 goto fail;
439 }
440
441 rc = qpnp_iadc_write_reg(QPNP_IADC_MSB_OFFSET,
442 rslt_msb);
443 if (rc < 0) {
444 pr_err("qpnp iadc configure error for MSB write\n");
445 goto fail;
446 }
447
448 rc = qpnp_iadc_write_reg(QPNP_IADC_SEC_ACCESS,
449 QPNP_IADC_SEC_ACCESS_DATA);
450 if (rc < 0) {
451 pr_err("qpnp iadc configure error for sec access\n");
452 goto fail;
453 }
454
455 rc = qpnp_iadc_write_reg(QPNP_IADC_LSB_OFFSET,
456 rslt_lsb);
457 if (rc < 0) {
458 pr_err("qpnp iadc configure error for LSB write\n");
459 goto fail;
460 }
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700461fail:
462 return rc;
463}
464
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700465static void qpnp_iadc_work(struct work_struct *work)
466{
467 struct qpnp_iadc_drv *iadc = qpnp_iadc;
468 int rc = 0;
469
470 mutex_lock(&iadc->adc->adc_lock);
471
472 rc = qpnp_iadc_calibrate_for_trim();
473 if (rc)
474 pr_err("periodic IADC calibration failed\n");
475
476 mutex_unlock(&iadc->adc->adc_lock);
477
478 schedule_delayed_work(&iadc->iadc_work,
479 round_jiffies_relative(msecs_to_jiffies
480 (QPNP_IADC_CALIB_SECONDS)));
481
482 return;
483}
484
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700485static int32_t qpnp_iadc_version_check(void)
486{
487 uint8_t revision;
488 int rc;
489
490 rc = qpnp_iadc_read_reg(QPNP_IADC_REVISION2, &revision);
491 if (rc < 0) {
492 pr_err("qpnp adc result read failed with %d\n", rc);
493 return rc;
494 }
495
496 if (revision < QPNP_IADC_SUPPORTED_REVISION2) {
497 pr_err("IADC Version not supported\n");
498 return -EINVAL;
499 }
500
501 return 0;
502}
503
504int32_t qpnp_iadc_is_ready(void)
505{
506 struct qpnp_iadc_drv *iadc = qpnp_iadc;
507
508 if (!iadc || !iadc->iadc_initialized)
509 return -EPROBE_DEFER;
510 else
511 return 0;
512}
513EXPORT_SYMBOL(qpnp_iadc_is_ready);
514
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700515int32_t qpnp_iadc_get_rsense(int32_t *rsense)
516{
517 uint8_t rslt_rsense;
518 int32_t rc, sign_bit = 0;
519
520 rc = qpnp_iadc_read_reg(QPNP_IADC_NOMINAL_RSENSE, &rslt_rsense);
521 if (rc < 0) {
522 pr_err("qpnp adc rsense read failed with %d\n", rc);
523 return rc;
524 }
525
526 if (rslt_rsense & QPNP_RSENSE_MSB_SIGN_CHECK)
527 sign_bit = 1;
528
529 rslt_rsense &= ~QPNP_RSENSE_MSB_SIGN_CHECK;
530
531 if (sign_bit)
532 *rsense = QPNP_IADC_INTERNAL_RSENSE_N_OHMS_FACTOR -
533 (rslt_rsense * QPNP_IADC_RSENSE_LSB_N_OHMS_PER_BIT);
534 else
535 *rsense = QPNP_IADC_INTERNAL_RSENSE_N_OHMS_FACTOR +
536 (rslt_rsense * QPNP_IADC_RSENSE_LSB_N_OHMS_PER_BIT);
537
538 return rc;
539}
Xiaozhe Shi767fdb62013-01-10 15:09:08 -0800540EXPORT_SYMBOL(qpnp_iadc_get_rsense);
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700541
542int32_t qpnp_check_pmic_temp(void)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700543{
544 struct qpnp_iadc_drv *iadc = qpnp_iadc;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700545 struct qpnp_vadc_result result_pmic_therm;
546 int rc;
547
548 rc = qpnp_vadc_read(DIE_TEMP, &result_pmic_therm);
549 if (rc < 0)
550 return rc;
551
552 if (((uint64_t) (result_pmic_therm.physical -
553 iadc->die_temp_calib_offset))
554 > QPNP_IADC_DIE_TEMP_CALIB_OFFSET) {
555 mutex_lock(&iadc->adc->adc_lock);
556
557 rc = qpnp_iadc_calibrate_for_trim();
558 if (rc)
559 pr_err("periodic IADC calibration failed\n");
560
561 mutex_unlock(&iadc->adc->adc_lock);
562 }
563
564 return 0;
565}
566
567int32_t qpnp_iadc_read(enum qpnp_iadc_channels channel,
568 struct qpnp_iadc_result *result)
569{
570 struct qpnp_iadc_drv *iadc = qpnp_iadc;
571 int32_t rc, rsense_n_ohms, sign = 0, num;
572 int64_t result_current;
573 uint16_t raw_data;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700574
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700575 if (!iadc || !iadc->iadc_initialized)
576 return -EPROBE_DEFER;
577
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700578 rc = qpnp_check_pmic_temp();
579 if (rc) {
580 pr_err("Error checking pmic therm temp\n");
581 return rc;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700582 }
583
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700584 mutex_lock(&iadc->adc->adc_lock);
585
586 rc = qpnp_iadc_configure(channel, &raw_data);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700587 if (rc < 0) {
588 pr_err("qpnp adc result read failed with %d\n", rc);
589 goto fail;
590 }
591
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700592 rc = qpnp_iadc_get_rsense(&rsense_n_ohms);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700593
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700594 num = raw_data - iadc->adc->calib.offset_raw;
595 if (num < 0) {
596 sign = 1;
597 num = -num;
598 }
599
600 result->result_uv = (num * QPNP_ADC_GAIN_NV)/
601 (iadc->adc->calib.gain_raw - iadc->adc->calib.offset_raw);
602 result_current = result->result_uv;
603 result_current *= QPNP_IADC_NANO_VOLTS_FACTOR;
604 do_div(result_current, rsense_n_ohms);
605
606 if (sign) {
607 result->result_uv = -result->result_uv;
608 result_current = -result_current;
609 }
610
611 result->result_ua = (int32_t) result_current;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700612fail:
613 mutex_unlock(&iadc->adc->adc_lock);
614
615 return rc;
616}
617EXPORT_SYMBOL(qpnp_iadc_read);
618
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700619int32_t qpnp_iadc_get_gain_and_offset(struct qpnp_iadc_calib *result)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700620{
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700621 struct qpnp_iadc_drv *iadc = qpnp_iadc;
622 int rc;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700623
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700624 if (!iadc || !iadc->iadc_initialized)
625 return -EPROBE_DEFER;
626
627 rc = qpnp_check_pmic_temp();
628 if (rc) {
629 pr_err("Error checking pmic therm temp\n");
630 return rc;
631 }
632
633 mutex_lock(&iadc->adc->adc_lock);
634 result->gain_raw = iadc->adc->calib.gain_raw;
635 result->ideal_gain_nv = QPNP_ADC_GAIN_NV;
636 result->gain_uv = iadc->adc->calib.gain_uv;
637 result->offset_raw = iadc->adc->calib.offset_raw;
638 result->ideal_offset_uv =
639 QPNP_OFFSET_CALIBRATION_SHORT_CADC_LEADS_IDEAL;
640 result->offset_uv = iadc->adc->calib.offset_uv;
641 mutex_unlock(&iadc->adc->adc_lock);
642
643 return 0;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700644}
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700645EXPORT_SYMBOL(qpnp_iadc_get_gain_and_offset);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700646
647static ssize_t qpnp_iadc_show(struct device *dev,
648 struct device_attribute *devattr, char *buf)
649{
650 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700651 struct qpnp_iadc_result result;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700652 int rc = -1;
653
654 rc = qpnp_iadc_read(attr->index, &result);
655
656 if (rc)
657 return 0;
658
659 return snprintf(buf, QPNP_ADC_HWMON_NAME_LENGTH,
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700660 "Result:%d\n", result.result_ua);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700661}
662
663static struct sensor_device_attribute qpnp_adc_attr =
664 SENSOR_ATTR(NULL, S_IRUGO, qpnp_iadc_show, NULL, 0);
665
666static int32_t qpnp_iadc_init_hwmon(struct spmi_device *spmi)
667{
668 struct qpnp_iadc_drv *iadc = qpnp_iadc;
669 struct device_node *child;
670 struct device_node *node = spmi->dev.of_node;
671 int rc = 0, i = 0, channel;
672
673 for_each_child_of_node(node, child) {
674 channel = iadc->adc->adc_channels[i].channel_num;
675 qpnp_adc_attr.index = iadc->adc->adc_channels[i].channel_num;
676 qpnp_adc_attr.dev_attr.attr.name =
677 iadc->adc->adc_channels[i].name;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700678 memcpy(&iadc->sens_attr[i], &qpnp_adc_attr,
679 sizeof(qpnp_adc_attr));
Stephen Boyd8a5c4e42012-10-30 11:07:22 -0700680 sysfs_attr_init(&iadc->sens_attr[i].dev_attr.attr);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700681 rc = device_create_file(&spmi->dev,
682 &iadc->sens_attr[i].dev_attr);
683 if (rc) {
684 dev_err(&spmi->dev,
685 "device_create_file failed for dev %s\n",
686 iadc->adc->adc_channels[i].name);
687 goto hwmon_err_sens;
688 }
689 i++;
690 }
691
692 return 0;
693hwmon_err_sens:
694 pr_err("Init HWMON failed for qpnp_iadc with %d\n", rc);
695 return rc;
696}
697
698static int __devinit qpnp_iadc_probe(struct spmi_device *spmi)
699{
700 struct qpnp_iadc_drv *iadc;
701 struct qpnp_adc_drv *adc_qpnp;
702 struct device_node *node = spmi->dev.of_node;
703 struct device_node *child;
704 int rc, count_adc_channel_list = 0;
705
706 if (!node)
707 return -EINVAL;
708
709 if (qpnp_iadc) {
710 pr_err("IADC already in use\n");
711 return -EBUSY;
712 }
713
714 for_each_child_of_node(node, child)
715 count_adc_channel_list++;
716
717 if (!count_adc_channel_list) {
718 pr_err("No channel listing\n");
719 return -EINVAL;
720 }
721
722 iadc = devm_kzalloc(&spmi->dev, sizeof(struct qpnp_iadc_drv) +
723 (sizeof(struct sensor_device_attribute) *
724 count_adc_channel_list), GFP_KERNEL);
725 if (!iadc) {
726 dev_err(&spmi->dev, "Unable to allocate memory\n");
727 return -ENOMEM;
728 }
729
730 adc_qpnp = devm_kzalloc(&spmi->dev, sizeof(struct qpnp_adc_drv),
731 GFP_KERNEL);
732 if (!adc_qpnp) {
733 dev_err(&spmi->dev, "Unable to allocate memory\n");
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800734 rc = -ENOMEM;
735 goto fail;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700736 }
737
738 iadc->adc = adc_qpnp;
739
740 rc = qpnp_adc_get_devicetree_data(spmi, iadc->adc);
741 if (rc) {
742 dev_err(&spmi->dev, "failed to read device tree\n");
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800743 goto fail;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700744 }
745
746 rc = of_property_read_u32(node, "qcom,rsense",
747 &iadc->rsense);
748 if (rc) {
749 pr_err("Invalid rsens reference property\n");
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800750 goto fail;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700751 }
752
Siddartha Mohanadoss12109952012-11-20 14:57:51 -0800753 rc = devm_request_irq(&spmi->dev, iadc->adc->adc_irq_eoc,
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700754 qpnp_iadc_isr,
755 IRQF_TRIGGER_RISING, "qpnp_iadc_interrupt", iadc);
756 if (rc) {
757 dev_err(&spmi->dev, "failed to request adc irq\n");
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800758 goto fail;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700759 } else
Siddartha Mohanadoss12109952012-11-20 14:57:51 -0800760 enable_irq_wake(iadc->adc->adc_irq_eoc);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700761
762 iadc->iadc_init_calib = false;
763 dev_set_drvdata(&spmi->dev, iadc);
764 qpnp_iadc = iadc;
765
766 rc = qpnp_iadc_init_hwmon(spmi);
767 if (rc) {
768 dev_err(&spmi->dev, "failed to initialize qpnp hwmon adc\n");
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800769 goto fail;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700770 }
771 iadc->iadc_hwmon = hwmon_device_register(&iadc->adc->spmi->dev);
772
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700773 rc = qpnp_iadc_version_check();
774 if (rc) {
775 dev_err(&spmi->dev, "IADC version not supported\n");
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800776 goto fail;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700777 }
778
779 rc = qpnp_iadc_calibrate_for_trim();
780 if (rc) {
781 dev_err(&spmi->dev, "failed to calibrate for USR trim\n");
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800782 goto fail;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700783 }
784 iadc->iadc_init_calib = true;
785 INIT_DELAYED_WORK(&iadc->iadc_work, qpnp_iadc_work);
786 schedule_delayed_work(&iadc->iadc_work,
787 round_jiffies_relative(msecs_to_jiffies
788 (QPNP_IADC_CALIB_SECONDS)));
789 iadc->iadc_initialized = true;
790
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700791 return 0;
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800792fail:
Siddartha Mohanadoss32019b52012-12-23 17:05:45 -0800793 qpnp_iadc = NULL;
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800794 return rc;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700795}
796
797static int __devexit qpnp_iadc_remove(struct spmi_device *spmi)
798{
799 struct qpnp_iadc_drv *iadc = dev_get_drvdata(&spmi->dev);
800 struct device_node *node = spmi->dev.of_node;
801 struct device_node *child;
802 int i = 0;
803
804 for_each_child_of_node(node, child) {
805 device_remove_file(&spmi->dev,
806 &iadc->sens_attr[i].dev_attr);
807 i++;
808 }
809 dev_set_drvdata(&spmi->dev, NULL);
810
811 return 0;
812}
813
814static const struct of_device_id qpnp_iadc_match_table[] = {
815 { .compatible = "qcom,qpnp-iadc",
816 },
817 {}
818};
819
820static struct spmi_driver qpnp_iadc_driver = {
821 .driver = {
822 .name = "qcom,qpnp-iadc",
823 .of_match_table = qpnp_iadc_match_table,
824 },
825 .probe = qpnp_iadc_probe,
826 .remove = qpnp_iadc_remove,
827};
828
829static int __init qpnp_iadc_init(void)
830{
831 return spmi_driver_register(&qpnp_iadc_driver);
832}
833module_init(qpnp_iadc_init);
834
835static void __exit qpnp_iadc_exit(void)
836{
837 spmi_driver_unregister(&qpnp_iadc_driver);
838}
839module_exit(qpnp_iadc_exit);
840
841MODULE_DESCRIPTION("QPNP PMIC current ADC driver");
842MODULE_LICENSE("GPL v2");