blob: 012f80251e50370407338ee88d75b0859d6b8f7c [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
26#include "drmP.h"
27#include "drm_crtc_helper.h"
28#include "radeon_drm.h"
29#include "radeon.h"
30#include "atom.h"
31
32extern int atom_debug;
33
Alex Deucher5a9bcac2009-10-08 15:09:31 -040034/* evil but including atombios.h is much worse */
35bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
36 struct drm_display_mode *mode);
37
Dave Airlie1f3b6a42009-10-13 14:10:37 +100038static uint32_t radeon_encoder_clones(struct drm_encoder *encoder)
39{
40 struct drm_device *dev = encoder->dev;
41 struct radeon_device *rdev = dev->dev_private;
42 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
43 struct drm_encoder *clone_encoder;
44 uint32_t index_mask = 0;
45 int count;
46
47 /* DIG routing gets problematic */
48 if (rdev->family >= CHIP_R600)
49 return index_mask;
50 /* LVDS/TV are too wacky */
51 if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
52 return index_mask;
53 /* DVO requires 2x ppll clocks depending on tmds chip */
54 if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT)
55 return index_mask;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050056
Dave Airlie1f3b6a42009-10-13 14:10:37 +100057 count = -1;
58 list_for_each_entry(clone_encoder, &dev->mode_config.encoder_list, head) {
59 struct radeon_encoder *radeon_clone = to_radeon_encoder(clone_encoder);
60 count++;
61
62 if (clone_encoder == encoder)
63 continue;
64 if (radeon_clone->devices & (ATOM_DEVICE_LCD_SUPPORT))
65 continue;
66 if (radeon_clone->devices & ATOM_DEVICE_DFP2_SUPPORT)
67 continue;
68 else
69 index_mask |= (1 << count);
70 }
71 return index_mask;
72}
73
74void radeon_setup_encoder_clones(struct drm_device *dev)
75{
76 struct drm_encoder *encoder;
77
78 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
79 encoder->possible_clones = radeon_encoder_clones(encoder);
80 }
81}
82
Jerome Glisse771fe6b2009-06-05 14:42:42 +020083uint32_t
Alex Deucher5137ee92010-08-12 18:58:47 -040084radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device, uint8_t dac)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020085{
86 struct radeon_device *rdev = dev->dev_private;
87 uint32_t ret = 0;
88
89 switch (supported_device) {
90 case ATOM_DEVICE_CRT1_SUPPORT:
91 case ATOM_DEVICE_TV1_SUPPORT:
92 case ATOM_DEVICE_TV2_SUPPORT:
93 case ATOM_DEVICE_CRT2_SUPPORT:
94 case ATOM_DEVICE_CV_SUPPORT:
95 switch (dac) {
96 case 1: /* dac a */
97 if ((rdev->family == CHIP_RS300) ||
98 (rdev->family == CHIP_RS400) ||
99 (rdev->family == CHIP_RS480))
Alex Deucher5137ee92010-08-12 18:58:47 -0400100 ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200101 else if (ASIC_IS_AVIVO(rdev))
Alex Deucher5137ee92010-08-12 18:58:47 -0400102 ret = ENCODER_INTERNAL_KLDSCP_DAC1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200103 else
Alex Deucher5137ee92010-08-12 18:58:47 -0400104 ret = ENCODER_INTERNAL_DAC1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200105 break;
106 case 2: /* dac b */
107 if (ASIC_IS_AVIVO(rdev))
Alex Deucher5137ee92010-08-12 18:58:47 -0400108 ret = ENCODER_INTERNAL_KLDSCP_DAC2_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200109 else {
110 /*if (rdev->family == CHIP_R200)
Alex Deucher5137ee92010-08-12 18:58:47 -0400111 ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200112 else*/
Alex Deucher5137ee92010-08-12 18:58:47 -0400113 ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200114 }
115 break;
116 case 3: /* external dac */
117 if (ASIC_IS_AVIVO(rdev))
Alex Deucher5137ee92010-08-12 18:58:47 -0400118 ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200119 else
Alex Deucher5137ee92010-08-12 18:58:47 -0400120 ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200121 break;
122 }
123 break;
124 case ATOM_DEVICE_LCD1_SUPPORT:
125 if (ASIC_IS_AVIVO(rdev))
Alex Deucher5137ee92010-08-12 18:58:47 -0400126 ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200127 else
Alex Deucher5137ee92010-08-12 18:58:47 -0400128 ret = ENCODER_INTERNAL_LVDS_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200129 break;
130 case ATOM_DEVICE_DFP1_SUPPORT:
131 if ((rdev->family == CHIP_RS300) ||
132 (rdev->family == CHIP_RS400) ||
133 (rdev->family == CHIP_RS480))
Alex Deucher5137ee92010-08-12 18:58:47 -0400134 ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200135 else if (ASIC_IS_AVIVO(rdev))
Alex Deucher5137ee92010-08-12 18:58:47 -0400136 ret = ENCODER_INTERNAL_KLDSCP_TMDS1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200137 else
Alex Deucher5137ee92010-08-12 18:58:47 -0400138 ret = ENCODER_INTERNAL_TMDS1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200139 break;
140 case ATOM_DEVICE_LCD2_SUPPORT:
141 case ATOM_DEVICE_DFP2_SUPPORT:
142 if ((rdev->family == CHIP_RS600) ||
143 (rdev->family == CHIP_RS690) ||
144 (rdev->family == CHIP_RS740))
Alex Deucher5137ee92010-08-12 18:58:47 -0400145 ret = ENCODER_INTERNAL_DDI_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200146 else if (ASIC_IS_AVIVO(rdev))
Alex Deucher5137ee92010-08-12 18:58:47 -0400147 ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200148 else
Alex Deucher5137ee92010-08-12 18:58:47 -0400149 ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200150 break;
151 case ATOM_DEVICE_DFP3_SUPPORT:
Alex Deucher5137ee92010-08-12 18:58:47 -0400152 ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200153 break;
154 }
155
156 return ret;
157}
158
Dave Airlief28cf332010-01-28 17:15:25 +1000159static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
160{
161 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
162 switch (radeon_encoder->encoder_id) {
163 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
164 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
165 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
166 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
167 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
168 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
169 case ENCODER_OBJECT_ID_INTERNAL_DDI:
170 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
171 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
172 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
173 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
174 return true;
175 default:
176 return false;
177 }
178}
Alex Deucher99999aa2010-11-16 12:09:41 -0500179
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200180void
181radeon_link_encoder_connector(struct drm_device *dev)
182{
183 struct drm_connector *connector;
184 struct radeon_connector *radeon_connector;
185 struct drm_encoder *encoder;
186 struct radeon_encoder *radeon_encoder;
187
188 /* walk the list and link encoders to connectors */
189 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
190 radeon_connector = to_radeon_connector(connector);
191 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
192 radeon_encoder = to_radeon_encoder(encoder);
193 if (radeon_encoder->devices & radeon_connector->devices)
194 drm_mode_connector_attach_encoder(connector, encoder);
195 }
196 }
197}
198
Dave Airlie4ce001a2009-08-13 16:32:14 +1000199void radeon_encoder_set_active_device(struct drm_encoder *encoder)
200{
201 struct drm_device *dev = encoder->dev;
202 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
203 struct drm_connector *connector;
204
205 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
206 if (connector->encoder == encoder) {
207 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
208 radeon_encoder->active_device = radeon_encoder->devices & radeon_connector->devices;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000209 DRM_DEBUG_KMS("setting active device to %08x from %08x %08x for encoder %d\n",
Dave Airlief641e512009-09-08 11:17:38 +1000210 radeon_encoder->active_device, radeon_encoder->devices,
211 radeon_connector->devices, encoder->encoder_type);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000212 }
213 }
214}
215
Alex Deucher5b1714d2010-08-03 19:59:20 -0400216struct drm_connector *
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200217radeon_get_connector_for_encoder(struct drm_encoder *encoder)
218{
219 struct drm_device *dev = encoder->dev;
220 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
221 struct drm_connector *connector;
222 struct radeon_connector *radeon_connector;
223
224 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
225 radeon_connector = to_radeon_connector(connector);
Dave Airlie43c33ed2010-01-29 15:55:30 +1000226 if (radeon_encoder->active_device & radeon_connector->devices)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200227 return connector;
228 }
229 return NULL;
230}
231
Alex Deucherac89af12011-05-22 13:20:36 -0400232static struct drm_connector *
233radeon_get_connector_for_encoder_init(struct drm_encoder *encoder)
234{
235 struct drm_device *dev = encoder->dev;
236 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
237 struct drm_connector *connector;
238 struct radeon_connector *radeon_connector;
239
240 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
241 radeon_connector = to_radeon_connector(connector);
242 if (radeon_encoder->devices & radeon_connector->devices)
243 return connector;
244 }
245 return NULL;
246}
247
Alex Deucher3e4b9982010-11-16 12:09:42 -0500248struct drm_encoder *radeon_atom_get_external_encoder(struct drm_encoder *encoder)
249{
250 struct drm_device *dev = encoder->dev;
251 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
252 struct drm_encoder *other_encoder;
253 struct radeon_encoder *other_radeon_encoder;
254
255 if (radeon_encoder->is_ext_encoder)
256 return NULL;
257
258 list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
259 if (other_encoder == encoder)
260 continue;
261 other_radeon_encoder = to_radeon_encoder(other_encoder);
262 if (other_radeon_encoder->is_ext_encoder &&
263 (radeon_encoder->devices & other_radeon_encoder->devices))
264 return other_encoder;
265 }
266 return NULL;
267}
268
Alex Deucherd7fa8bb2011-05-20 04:34:21 -0400269bool radeon_encoder_is_dp_bridge(struct drm_encoder *encoder)
270{
271 struct drm_encoder *other_encoder = radeon_atom_get_external_encoder(encoder);
272
273 if (other_encoder) {
274 struct radeon_encoder *radeon_encoder = to_radeon_encoder(other_encoder);
275
276 switch (radeon_encoder->encoder_id) {
277 case ENCODER_OBJECT_ID_TRAVIS:
278 case ENCODER_OBJECT_ID_NUTMEG:
279 return true;
280 default:
281 return false;
282 }
283 }
284
285 return false;
286}
287
Alex Deucher35153872010-04-30 12:00:44 -0400288void radeon_panel_mode_fixup(struct drm_encoder *encoder,
289 struct drm_display_mode *adjusted_mode)
290{
291 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
292 struct drm_device *dev = encoder->dev;
293 struct radeon_device *rdev = dev->dev_private;
294 struct drm_display_mode *native_mode = &radeon_encoder->native_mode;
295 unsigned hblank = native_mode->htotal - native_mode->hdisplay;
296 unsigned vblank = native_mode->vtotal - native_mode->vdisplay;
297 unsigned hover = native_mode->hsync_start - native_mode->hdisplay;
298 unsigned vover = native_mode->vsync_start - native_mode->vdisplay;
299 unsigned hsync_width = native_mode->hsync_end - native_mode->hsync_start;
300 unsigned vsync_width = native_mode->vsync_end - native_mode->vsync_start;
301
302 adjusted_mode->clock = native_mode->clock;
303 adjusted_mode->flags = native_mode->flags;
304
305 if (ASIC_IS_AVIVO(rdev)) {
306 adjusted_mode->hdisplay = native_mode->hdisplay;
307 adjusted_mode->vdisplay = native_mode->vdisplay;
308 }
309
310 adjusted_mode->htotal = native_mode->hdisplay + hblank;
311 adjusted_mode->hsync_start = native_mode->hdisplay + hover;
312 adjusted_mode->hsync_end = adjusted_mode->hsync_start + hsync_width;
313
314 adjusted_mode->vtotal = native_mode->vdisplay + vblank;
315 adjusted_mode->vsync_start = native_mode->vdisplay + vover;
316 adjusted_mode->vsync_end = adjusted_mode->vsync_start + vsync_width;
317
318 drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
319
320 if (ASIC_IS_AVIVO(rdev)) {
321 adjusted_mode->crtc_hdisplay = native_mode->hdisplay;
322 adjusted_mode->crtc_vdisplay = native_mode->vdisplay;
323 }
324
325 adjusted_mode->crtc_htotal = adjusted_mode->crtc_hdisplay + hblank;
326 adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hdisplay + hover;
327 adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_start + hsync_width;
328
329 adjusted_mode->crtc_vtotal = adjusted_mode->crtc_vdisplay + vblank;
330 adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + vover;
331 adjusted_mode->crtc_vsync_end = adjusted_mode->crtc_vsync_start + vsync_width;
332
333}
334
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200335static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
336 struct drm_display_mode *mode,
337 struct drm_display_mode *adjusted_mode)
338{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200339 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400340 struct drm_device *dev = encoder->dev;
341 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200342
Alex Deucher8c2a6d72009-10-14 02:00:42 -0400343 /* set the active encoder to connector routing */
344 radeon_encoder_set_active_device(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200345 drm_mode_set_crtcinfo(adjusted_mode, 0);
346
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200347 /* hw bug */
348 if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
349 && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
350 adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
351
Alex Deucher80297e82009-11-12 14:55:14 -0500352 /* get the native mode for LVDS */
Alex Deucher35153872010-04-30 12:00:44 -0400353 if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
354 radeon_panel_mode_fixup(encoder, adjusted_mode);
Alex Deucher80297e82009-11-12 14:55:14 -0500355
356 /* get the native mode for TV */
Alex Deucherceefedd2009-10-13 23:57:47 -0400357 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400358 struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
359 if (tv_dac) {
360 if (tv_dac->tv_std == TV_STD_NTSC ||
361 tv_dac->tv_std == TV_STD_NTSC_J ||
362 tv_dac->tv_std == TV_STD_PAL_M)
363 radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
364 else
365 radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
366 }
367 }
368
Alex Deucher5801ead2009-11-24 13:32:59 -0500369 if (ASIC_IS_DCE3(rdev) &&
Alex Deucher11b0a5b2011-06-16 10:06:17 -0400370 ((radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
371 radeon_encoder_is_dp_bridge(encoder))) {
Alex Deucher5801ead2009-11-24 13:32:59 -0500372 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
373 radeon_dp_set_link_config(connector, mode);
374 }
375
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200376 return true;
377}
378
379static void
380atombios_dac_setup(struct drm_encoder *encoder, int action)
381{
382 struct drm_device *dev = encoder->dev;
383 struct radeon_device *rdev = dev->dev_private;
384 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
385 DAC_ENCODER_CONTROL_PS_ALLOCATION args;
Alex Deucheraffd8582010-04-06 01:22:41 -0400386 int index = 0;
Dave Airlie445282d2009-09-09 17:40:54 +1000387 struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
Dave Airlie445282d2009-09-09 17:40:54 +1000388
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200389 memset(&args, 0, sizeof(args));
390
391 switch (radeon_encoder->encoder_id) {
392 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
393 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
394 index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200395 break;
396 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
397 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
398 index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200399 break;
400 }
401
402 args.ucAction = action;
403
Dave Airlie4ce001a2009-08-13 16:32:14 +1000404 if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200405 args.ucDacStandard = ATOM_DAC1_PS2;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000406 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200407 args.ucDacStandard = ATOM_DAC1_CV;
408 else {
Alex Deucheraffd8582010-04-06 01:22:41 -0400409 switch (dac_info->tv_std) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200410 case TV_STD_PAL:
411 case TV_STD_PAL_M:
412 case TV_STD_SCART_PAL:
413 case TV_STD_SECAM:
414 case TV_STD_PAL_CN:
415 args.ucDacStandard = ATOM_DAC1_PAL;
416 break;
417 case TV_STD_NTSC:
418 case TV_STD_NTSC_J:
419 case TV_STD_PAL_60:
420 default:
421 args.ucDacStandard = ATOM_DAC1_NTSC;
422 break;
423 }
424 }
425 args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
426
427 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
428
429}
430
431static void
432atombios_tv_setup(struct drm_encoder *encoder, int action)
433{
434 struct drm_device *dev = encoder->dev;
435 struct radeon_device *rdev = dev->dev_private;
436 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
437 TV_ENCODER_CONTROL_PS_ALLOCATION args;
438 int index = 0;
Dave Airlie445282d2009-09-09 17:40:54 +1000439 struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
Dave Airlie445282d2009-09-09 17:40:54 +1000440
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200441 memset(&args, 0, sizeof(args));
442
443 index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
444
445 args.sTVEncoder.ucAction = action;
446
Dave Airlie4ce001a2009-08-13 16:32:14 +1000447 if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200448 args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
449 else {
Alex Deucheraffd8582010-04-06 01:22:41 -0400450 switch (dac_info->tv_std) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200451 case TV_STD_NTSC:
452 args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
453 break;
454 case TV_STD_PAL:
455 args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
456 break;
457 case TV_STD_PAL_M:
458 args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
459 break;
460 case TV_STD_PAL_60:
461 args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
462 break;
463 case TV_STD_NTSC_J:
464 args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
465 break;
466 case TV_STD_SCART_PAL:
467 args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
468 break;
469 case TV_STD_SECAM:
470 args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
471 break;
472 case TV_STD_PAL_CN:
473 args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
474 break;
475 default:
476 args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
477 break;
478 }
479 }
480
481 args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
482
483 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
484
485}
486
Alex Deucher99999aa2010-11-16 12:09:41 -0500487union dvo_encoder_control {
488 ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
489 DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
490 DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
491};
492
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200493void
Alex Deucher99999aa2010-11-16 12:09:41 -0500494atombios_dvo_setup(struct drm_encoder *encoder, int action)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200495{
496 struct drm_device *dev = encoder->dev;
497 struct radeon_device *rdev = dev->dev_private;
498 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher99999aa2010-11-16 12:09:41 -0500499 union dvo_encoder_control args;
500 int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200501
502 memset(&args, 0, sizeof(args));
503
Alex Deucher99999aa2010-11-16 12:09:41 -0500504 if (ASIC_IS_DCE3(rdev)) {
505 /* DCE3+ */
506 args.dvo_v3.ucAction = action;
507 args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
508 args.dvo_v3.ucDVOConfig = 0; /* XXX */
509 } else if (ASIC_IS_DCE2(rdev)) {
510 /* DCE2 (pre-DCE3 R6xx, RS600/690/740 */
511 args.dvo.sDVOEncoder.ucAction = action;
512 args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
513 /* DFP1, CRT1, TV1 depending on the type of port */
514 args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200515
Alex Deucher99999aa2010-11-16 12:09:41 -0500516 if (radeon_encoder->pixel_clock > 165000)
517 args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
518 } else {
519 /* R4xx, R5xx */
520 args.ext_tmds.sXTmdsEncoder.ucEnable = action;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200521
Alex Deucher99999aa2010-11-16 12:09:41 -0500522 if (radeon_encoder->pixel_clock > 165000)
523 args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200524
Alex Deucher99999aa2010-11-16 12:09:41 -0500525 /*if (pScrn->rgbBits == 8)*/
526 args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
527 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200528
529 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200530}
531
532union lvds_encoder_control {
533 LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
534 LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
535};
536
Alex Deucher32f48ff2009-11-30 01:54:16 -0500537void
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200538atombios_digital_setup(struct drm_encoder *encoder, int action)
539{
540 struct drm_device *dev = encoder->dev;
541 struct radeon_device *rdev = dev->dev_private;
542 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher9ae47862010-02-01 19:06:06 -0500543 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200544 union lvds_encoder_control args;
545 int index = 0;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200546 int hdmi_detected = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200547 uint8_t frev, crev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200548
Alex Deucher4aab97e2010-08-12 18:58:48 -0400549 if (!dig)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200550 return;
551
Alex Deucher9ae47862010-02-01 19:06:06 -0500552 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200553 hdmi_detected = 1;
554
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200555 memset(&args, 0, sizeof(args));
556
557 switch (radeon_encoder->encoder_id) {
558 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
559 index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
560 break;
561 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
562 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
563 index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
564 break;
565 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
566 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
567 index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
568 else
569 index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
570 break;
571 }
572
Alex Deuchera084e6e2010-03-18 01:04:01 -0400573 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
574 return;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200575
576 switch (frev) {
577 case 1:
578 case 2:
579 switch (crev) {
580 case 1:
581 args.v1.ucMisc = 0;
582 args.v1.ucAction = action;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200583 if (hdmi_detected)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200584 args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
585 args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
586 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
Alex Deucherba032a52010-10-04 17:13:01 -0400587 if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200588 args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
Alex Deucherba032a52010-10-04 17:13:01 -0400589 if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
Alex Deucher99999aa2010-11-16 12:09:41 -0500590 args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200591 } else {
Alex Deucher5137ee92010-08-12 18:58:47 -0400592 if (dig->linkb)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200593 args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
594 if (radeon_encoder->pixel_clock > 165000)
595 args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
596 /*if (pScrn->rgbBits == 8) */
Alex Deucher99999aa2010-11-16 12:09:41 -0500597 args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200598 }
599 break;
600 case 2:
601 case 3:
602 args.v2.ucMisc = 0;
603 args.v2.ucAction = action;
604 if (crev == 3) {
605 if (dig->coherent_mode)
606 args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
607 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200608 if (hdmi_detected)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200609 args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
610 args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
611 args.v2.ucTruncate = 0;
612 args.v2.ucSpatial = 0;
613 args.v2.ucTemporal = 0;
614 args.v2.ucFRC = 0;
615 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
Alex Deucherba032a52010-10-04 17:13:01 -0400616 if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200617 args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
Alex Deucherba032a52010-10-04 17:13:01 -0400618 if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200619 args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
Alex Deucherba032a52010-10-04 17:13:01 -0400620 if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200621 args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
622 }
Alex Deucherba032a52010-10-04 17:13:01 -0400623 if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200624 args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
Alex Deucherba032a52010-10-04 17:13:01 -0400625 if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200626 args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
Alex Deucherba032a52010-10-04 17:13:01 -0400627 if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200628 args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
629 }
630 } else {
Alex Deucher5137ee92010-08-12 18:58:47 -0400631 if (dig->linkb)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200632 args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
633 if (radeon_encoder->pixel_clock > 165000)
634 args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
635 }
636 break;
637 default:
638 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
639 break;
640 }
641 break;
642 default:
643 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
644 break;
645 }
646
647 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200648}
649
650int
651atombios_get_encoder_mode(struct drm_encoder *encoder)
652{
Alex Deucherc7a71fc2010-11-17 02:49:40 -0500653 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucherd033af82010-08-20 01:09:22 -0400654 struct drm_device *dev = encoder->dev;
655 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200656 struct drm_connector *connector;
657 struct radeon_connector *radeon_connector;
Alex Deucher9ae47862010-02-01 19:06:06 -0500658 struct radeon_connector_atom_dig *dig_connector;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200659
Alex Deucherd7fa8bb2011-05-20 04:34:21 -0400660 /* dp bridges are always DP */
661 if (radeon_encoder_is_dp_bridge(encoder))
662 return ATOM_ENCODER_MODE_DP;
663
Alex Deucherfbb87772011-06-13 17:13:31 -0400664 /* DVO is always DVO */
665 if (radeon_encoder->encoder_id == ATOM_ENCODER_MODE_DVO)
666 return ATOM_ENCODER_MODE_DVO;
667
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200668 connector = radeon_get_connector_for_encoder(encoder);
Alex Deucherfbb87772011-06-13 17:13:31 -0400669 /* if we don't have an active device yet, just use one of
670 * the connectors tied to the encoder.
671 */
672 if (!connector)
673 connector = radeon_get_connector_for_encoder_init(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200674 radeon_connector = to_radeon_connector(connector);
675
676 switch (connector->connector_type) {
677 case DRM_MODE_CONNECTOR_DVII:
Alex Deucher705af9c2009-09-10 16:31:13 -0400678 case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
Alex Deucher9453d622011-01-24 22:25:48 -0500679 if (drm_detect_monitor_audio(radeon_connector->edid) && radeon_audio) {
Alex Deucherd033af82010-08-20 01:09:22 -0400680 /* fix me */
681 if (ASIC_IS_DCE4(rdev))
682 return ATOM_ENCODER_MODE_DVI;
683 else
684 return ATOM_ENCODER_MODE_HDMI;
685 } else if (radeon_connector->use_digital)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200686 return ATOM_ENCODER_MODE_DVI;
687 else
688 return ATOM_ENCODER_MODE_CRT;
689 break;
690 case DRM_MODE_CONNECTOR_DVID:
691 case DRM_MODE_CONNECTOR_HDMIA:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200692 default:
Alex Deucher9453d622011-01-24 22:25:48 -0500693 if (drm_detect_monitor_audio(radeon_connector->edid) && radeon_audio) {
Alex Deucherd033af82010-08-20 01:09:22 -0400694 /* fix me */
695 if (ASIC_IS_DCE4(rdev))
696 return ATOM_ENCODER_MODE_DVI;
697 else
698 return ATOM_ENCODER_MODE_HDMI;
699 } else
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200700 return ATOM_ENCODER_MODE_DVI;
701 break;
702 case DRM_MODE_CONNECTOR_LVDS:
703 return ATOM_ENCODER_MODE_LVDS;
704 break;
705 case DRM_MODE_CONNECTOR_DisplayPort:
Alex Deucher9ae47862010-02-01 19:06:06 -0500706 dig_connector = radeon_connector->con_priv;
707 if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
708 (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
Alex Deucherf92a8b62009-11-23 18:40:40 -0500709 return ATOM_ENCODER_MODE_DP;
Alex Deucher9453d622011-01-24 22:25:48 -0500710 else if (drm_detect_monitor_audio(radeon_connector->edid) && radeon_audio) {
Alex Deucherd033af82010-08-20 01:09:22 -0400711 /* fix me */
712 if (ASIC_IS_DCE4(rdev))
713 return ATOM_ENCODER_MODE_DVI;
714 else
715 return ATOM_ENCODER_MODE_HDMI;
716 } else
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200717 return ATOM_ENCODER_MODE_DVI;
718 break;
Alex Deucher3a5f4a22011-05-20 04:34:18 -0400719 case DRM_MODE_CONNECTOR_eDP:
720 return ATOM_ENCODER_MODE_DP;
Alex Deuchera5899fc2010-01-07 14:19:47 -0500721 case DRM_MODE_CONNECTOR_DVIA:
722 case DRM_MODE_CONNECTOR_VGA:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200723 return ATOM_ENCODER_MODE_CRT;
724 break;
Alex Deuchera5899fc2010-01-07 14:19:47 -0500725 case DRM_MODE_CONNECTOR_Composite:
726 case DRM_MODE_CONNECTOR_SVIDEO:
727 case DRM_MODE_CONNECTOR_9PinDIN:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200728 /* fix me */
729 return ATOM_ENCODER_MODE_TV;
730 /*return ATOM_ENCODER_MODE_CV;*/
731 break;
732 }
733}
734
Alex Deucher1a66c952009-11-20 19:40:13 -0500735/*
736 * DIG Encoder/Transmitter Setup
737 *
738 * DCE 3.0/3.1
739 * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
740 * Supports up to 3 digital outputs
741 * - 2 DIG encoder blocks.
742 * DIG1 can drive UNIPHY link A or link B
743 * DIG2 can drive UNIPHY link B or LVTMA
744 *
745 * DCE 3.2
746 * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
747 * Supports up to 5 digital outputs
748 * - 2 DIG encoder blocks.
749 * DIG1/2 can drive UNIPHY0/1/2 link A or link B
750 *
Alex Deuchera0011822011-01-06 21:19:17 -0500751 * DCE 4.0/5.0
Alex Deucher4e8c65a2010-11-22 17:56:23 -0500752 * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500753 * Supports up to 6 digital outputs
754 * - 6 DIG encoder blocks.
755 * - DIG to PHY mapping is hardcoded
756 * DIG1 drives UNIPHY0 link A, A+B
757 * DIG2 drives UNIPHY0 link B
758 * DIG3 drives UNIPHY1 link A, A+B
759 * DIG4 drives UNIPHY1 link B
760 * DIG5 drives UNIPHY2 link A, A+B
761 * DIG6 drives UNIPHY2 link B
762 *
Alex Deucher4e8c65a2010-11-22 17:56:23 -0500763 * DCE 4.1
764 * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
765 * Supports up to 6 digital outputs
766 * - 2 DIG encoder blocks.
767 * DIG1/2 can drive UNIPHY0/1/2 link A or link B
768 *
Alex Deucher1a66c952009-11-20 19:40:13 -0500769 * Routing
770 * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
771 * Examples:
772 * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
773 * crtc1 -> dig1 -> UNIPHY0 link B -> DP
774 * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
775 * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
776 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500777
778union dig_encoder_control {
779 DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
780 DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
781 DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
Alex Deucherbadbb572011-01-06 21:19:18 -0500782 DIG_ENCODER_CONTROL_PARAMETERS_V4 v4;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500783};
784
785void
Alex Deucher558e27d2011-05-20 04:34:27 -0400786atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200787{
788 struct drm_device *dev = encoder->dev;
789 struct radeon_device *rdev = dev->dev_private;
790 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher9ae47862010-02-01 19:06:06 -0500791 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400792 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500793 union dig_encoder_control args;
Alex Deucherd9c9fe32010-03-29 17:39:44 -0400794 int index = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200795 uint8_t frev, crev;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400796 int dp_clock = 0;
797 int dp_lane_count = 0;
Alex Deucherbadbb572011-01-06 21:19:18 -0500798 int hpd_id = RADEON_HPD_NONE;
Alex Deucherdf271be2011-05-20 04:34:15 -0400799 int bpc = 8;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200800
Alex Deucher4aab97e2010-08-12 18:58:48 -0400801 if (connector) {
802 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
803 struct radeon_connector_atom_dig *dig_connector =
804 radeon_connector->con_priv;
805
806 dp_clock = dig_connector->dp_clock;
807 dp_lane_count = dig_connector->dp_lane_count;
Alex Deucherbadbb572011-01-06 21:19:18 -0500808 hpd_id = radeon_connector->hpd.hpd;
Alex Deucherdf271be2011-05-20 04:34:15 -0400809 bpc = connector->display_info.bpc;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400810 }
811
812 /* no dig encoder assigned */
813 if (dig->dig_encoder == -1)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200814 return;
815
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200816 memset(&args, 0, sizeof(args));
817
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500818 if (ASIC_IS_DCE4(rdev))
819 index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
820 else {
821 if (dig->dig_encoder)
822 index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
823 else
824 index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
825 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200826
Alex Deuchera084e6e2010-03-18 01:04:01 -0400827 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
828 return;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200829
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500830 args.v1.ucAction = action;
831 args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
Alex Deucher558e27d2011-05-20 04:34:27 -0400832 if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
833 args.v3.ucPanelMode = panel_mode;
834 else
835 args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200836
Alex Deucherbadbb572011-01-06 21:19:18 -0500837 if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) ||
838 (args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP_MST))
Alex Deucher4aab97e2010-08-12 18:58:48 -0400839 args.v1.ucLaneNum = dp_lane_count;
Alex Deucherbadbb572011-01-06 21:19:18 -0500840 else if (radeon_encoder->pixel_clock > 165000)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500841 args.v1.ucLaneNum = 8;
842 else
843 args.v1.ucLaneNum = 4;
844
Alex Deucherbadbb572011-01-06 21:19:18 -0500845 if (ASIC_IS_DCE5(rdev)) {
846 if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) ||
847 (args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP_MST)) {
848 if (dp_clock == 270000)
849 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ;
850 else if (dp_clock == 540000)
851 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ;
852 }
853 args.v4.acConfig.ucDigSel = dig->dig_encoder;
Alex Deucherdf271be2011-05-20 04:34:15 -0400854 switch (bpc) {
855 case 0:
856 args.v4.ucBitPerColor = PANEL_BPC_UNDEFINE;
857 break;
858 case 6:
859 args.v4.ucBitPerColor = PANEL_6BIT_PER_COLOR;
860 break;
861 case 8:
862 default:
863 args.v4.ucBitPerColor = PANEL_8BIT_PER_COLOR;
864 break;
865 case 10:
866 args.v4.ucBitPerColor = PANEL_10BIT_PER_COLOR;
867 break;
868 case 12:
869 args.v4.ucBitPerColor = PANEL_12BIT_PER_COLOR;
870 break;
871 case 16:
872 args.v4.ucBitPerColor = PANEL_16BIT_PER_COLOR;
873 break;
874 }
Alex Deucherbadbb572011-01-06 21:19:18 -0500875 if (hpd_id == RADEON_HPD_NONE)
876 args.v4.ucHPD_ID = 0;
877 else
878 args.v4.ucHPD_ID = hpd_id + 1;
879 } else if (ASIC_IS_DCE4(rdev)) {
880 if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) && (dp_clock == 270000))
881 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500882 args.v3.acConfig.ucDigSel = dig->dig_encoder;
Alex Deucherdf271be2011-05-20 04:34:15 -0400883 switch (bpc) {
884 case 0:
885 args.v3.ucBitPerColor = PANEL_BPC_UNDEFINE;
886 break;
887 case 6:
888 args.v3.ucBitPerColor = PANEL_6BIT_PER_COLOR;
889 break;
890 case 8:
891 default:
892 args.v3.ucBitPerColor = PANEL_8BIT_PER_COLOR;
893 break;
894 case 10:
895 args.v3.ucBitPerColor = PANEL_10BIT_PER_COLOR;
896 break;
897 case 12:
898 args.v3.ucBitPerColor = PANEL_12BIT_PER_COLOR;
899 break;
900 case 16:
901 args.v3.ucBitPerColor = PANEL_16BIT_PER_COLOR;
902 break;
903 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200904 } else {
Alex Deucherbadbb572011-01-06 21:19:18 -0500905 if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) && (dp_clock == 270000))
906 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200907 switch (radeon_encoder->encoder_id) {
908 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500909 args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200910 break;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500911 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200912 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500913 args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
914 break;
915 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
916 args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200917 break;
918 }
Alex Deucher5137ee92010-08-12 18:58:47 -0400919 if (dig->linkb)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500920 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
921 else
922 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200923 }
924
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200925 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
926
927}
928
929union dig_transmitter_control {
930 DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
931 DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500932 DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
Alex Deuchera0011822011-01-06 21:19:17 -0500933 DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 v4;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200934};
935
Alex Deucher5801ead2009-11-24 13:32:59 -0500936void
Alex Deucher1a66c952009-11-20 19:40:13 -0500937atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200938{
939 struct drm_device *dev = encoder->dev;
940 struct radeon_device *rdev = dev->dev_private;
941 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher9ae47862010-02-01 19:06:06 -0500942 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deucherac89af12011-05-22 13:20:36 -0400943 struct drm_connector *connector;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200944 union dig_transmitter_control args;
Alex Deucherd9c9fe32010-03-29 17:39:44 -0400945 int index = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200946 uint8_t frev, crev;
Alex Deucherf92a8b62009-11-23 18:40:40 -0500947 bool is_dp = false;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500948 int pll_id = 0;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400949 int dp_clock = 0;
950 int dp_lane_count = 0;
951 int connector_object_id = 0;
952 int igp_lane_info = 0;
Alex Deucherf3aecea2011-06-03 16:39:06 -0400953 int dig_encoder = dig->dig_encoder;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200954
Alex Deucherf3aecea2011-06-03 16:39:06 -0400955 if (action == ATOM_TRANSMITTER_ACTION_INIT) {
Alex Deucherac89af12011-05-22 13:20:36 -0400956 connector = radeon_get_connector_for_encoder_init(encoder);
Alex Deucherf3aecea2011-06-03 16:39:06 -0400957 /* just needed to avoid bailing in the encoder check. the encoder
958 * isn't used for init
959 */
960 dig_encoder = 0;
961 } else
Alex Deucherac89af12011-05-22 13:20:36 -0400962 connector = radeon_get_connector_for_encoder(encoder);
963
Alex Deucher4aab97e2010-08-12 18:58:48 -0400964 if (connector) {
965 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
966 struct radeon_connector_atom_dig *dig_connector =
967 radeon_connector->con_priv;
968
969 dp_clock = dig_connector->dp_clock;
970 dp_lane_count = dig_connector->dp_lane_count;
971 connector_object_id =
972 (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
973 igp_lane_info = dig_connector->igp_lane_info;
974 }
975
976 /* no dig encoder assigned */
Alex Deucherf3aecea2011-06-03 16:39:06 -0400977 if (dig_encoder == -1)
Alex Deucher9ae47862010-02-01 19:06:06 -0500978 return;
979
Alex Deucherf92a8b62009-11-23 18:40:40 -0500980 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP)
981 is_dp = true;
982
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200983 memset(&args, 0, sizeof(args));
984
Alex Deucher4aab97e2010-08-12 18:58:48 -0400985 switch (radeon_encoder->encoder_id) {
Alex Deucher99999aa2010-11-16 12:09:41 -0500986 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
987 index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
988 break;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400989 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
990 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
991 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200992 index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
Alex Deucher4aab97e2010-08-12 18:58:48 -0400993 break;
994 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
995 index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
996 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200997 }
998
Alex Deuchera084e6e2010-03-18 01:04:01 -0400999 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1000 return;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001001
1002 args.v1.ucAction = action;
Alex Deucherf95a9f02009-11-05 02:21:06 -05001003 if (action == ATOM_TRANSMITTER_ACTION_INIT) {
Cédric Cano45894332011-02-11 19:45:37 -05001004 args.v1.usInitInfo = cpu_to_le16(connector_object_id);
Alex Deucher1a66c952009-11-20 19:40:13 -05001005 } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
1006 args.v1.asMode.ucLaneSel = lane_num;
1007 args.v1.asMode.ucLaneSet = lane_set;
Alex Deucherf95a9f02009-11-05 02:21:06 -05001008 } else {
Alex Deucherf92a8b62009-11-23 18:40:40 -05001009 if (is_dp)
1010 args.v1.usPixelClock =
Alex Deucher4aab97e2010-08-12 18:58:48 -04001011 cpu_to_le16(dp_clock / 10);
Alex Deucherf92a8b62009-11-23 18:40:40 -05001012 else if (radeon_encoder->pixel_clock > 165000)
Alex Deucherf95a9f02009-11-05 02:21:06 -05001013 args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
1014 else
1015 args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1016 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001017 if (ASIC_IS_DCE4(rdev)) {
1018 if (is_dp)
Alex Deucher4aab97e2010-08-12 18:58:48 -04001019 args.v3.ucLaneNum = dp_lane_count;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001020 else if (radeon_encoder->pixel_clock > 165000)
1021 args.v3.ucLaneNum = 8;
1022 else
1023 args.v3.ucLaneNum = 4;
1024
Alex Deucher96b3bef2011-05-20 04:34:14 -04001025 if (dig->linkb)
Alex Deucherb61c99d2010-12-16 18:40:29 -05001026 args.v3.acConfig.ucLinkSel = 1;
Alex Deucherf3aecea2011-06-03 16:39:06 -04001027 if (dig_encoder & 1)
Alex Deucherb61c99d2010-12-16 18:40:29 -05001028 args.v3.acConfig.ucEncoderSel = 1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001029
1030 /* Select the PLL for the PHY
1031 * DP PHY should be clocked from external src if there is
1032 * one.
1033 */
1034 if (encoder->crtc) {
1035 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1036 pll_id = radeon_crtc->pll_id;
1037 }
Alex Deuchera0011822011-01-06 21:19:17 -05001038
1039 if (ASIC_IS_DCE5(rdev)) {
Alex Deucher86a94de2011-05-20 04:34:17 -04001040 /* On DCE5 DCPLL usually generates the DP ref clock */
1041 if (is_dp) {
1042 if (rdev->clock.dp_extclk)
1043 args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_EXTCLK;
1044 else
1045 args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_DCPLL;
1046 } else
Alex Deuchera0011822011-01-06 21:19:17 -05001047 args.v4.acConfig.ucRefClkSource = pll_id;
1048 } else {
Alex Deucher86a94de2011-05-20 04:34:17 -04001049 /* On DCE4, if there is an external clock, it generates the DP ref clock */
Alex Deuchera0011822011-01-06 21:19:17 -05001050 if (is_dp && rdev->clock.dp_extclk)
1051 args.v3.acConfig.ucRefClkSource = 2; /* external src */
1052 else
1053 args.v3.acConfig.ucRefClkSource = pll_id;
1054 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001055
1056 switch (radeon_encoder->encoder_id) {
1057 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1058 args.v3.acConfig.ucTransmitterSel = 0;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001059 break;
1060 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1061 args.v3.acConfig.ucTransmitterSel = 1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001062 break;
1063 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1064 args.v3.acConfig.ucTransmitterSel = 2;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001065 break;
1066 }
1067
1068 if (is_dp)
1069 args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
1070 else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
1071 if (dig->coherent_mode)
1072 args.v3.acConfig.fCoherentMode = 1;
Alex Deucherb317a9ce2010-04-15 16:54:38 -04001073 if (radeon_encoder->pixel_clock > 165000)
1074 args.v3.acConfig.fDualLinkConnector = 1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001075 }
1076 } else if (ASIC_IS_DCE32(rdev)) {
Alex Deucherf3aecea2011-06-03 16:39:06 -04001077 args.v2.acConfig.ucEncoderSel = dig_encoder;
Alex Deucher5137ee92010-08-12 18:58:47 -04001078 if (dig->linkb)
Alex Deucher1a66c952009-11-20 19:40:13 -05001079 args.v2.acConfig.ucLinkSel = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001080
1081 switch (radeon_encoder->encoder_id) {
1082 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1083 args.v2.acConfig.ucTransmitterSel = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001084 break;
1085 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1086 args.v2.acConfig.ucTransmitterSel = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001087 break;
1088 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1089 args.v2.acConfig.ucTransmitterSel = 2;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001090 break;
1091 }
1092
Alex Deucherf92a8b62009-11-23 18:40:40 -05001093 if (is_dp)
1094 args.v2.acConfig.fCoherentMode = 1;
1095 else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001096 if (dig->coherent_mode)
1097 args.v2.acConfig.fCoherentMode = 1;
Alex Deucherb317a9ce2010-04-15 16:54:38 -04001098 if (radeon_encoder->pixel_clock > 165000)
1099 args.v2.acConfig.fDualLinkConnector = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001100 }
1101 } else {
1102 args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001103
Alex Deucherf3aecea2011-06-03 16:39:06 -04001104 if (dig_encoder)
Dave Airlief28cf332010-01-28 17:15:25 +10001105 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
1106 else
1107 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
1108
Alex Deucherd9c9fe32010-03-29 17:39:44 -04001109 if ((rdev->flags & RADEON_IS_IGP) &&
1110 (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
1111 if (is_dp || (radeon_encoder->pixel_clock <= 165000)) {
Alex Deucher4aab97e2010-08-12 18:58:48 -04001112 if (igp_lane_info & 0x1)
Alex Deucherd9c9fe32010-03-29 17:39:44 -04001113 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
Alex Deucher4aab97e2010-08-12 18:58:48 -04001114 else if (igp_lane_info & 0x2)
Alex Deucherd9c9fe32010-03-29 17:39:44 -04001115 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
Alex Deucher4aab97e2010-08-12 18:58:48 -04001116 else if (igp_lane_info & 0x4)
Alex Deucherd9c9fe32010-03-29 17:39:44 -04001117 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
Alex Deucher4aab97e2010-08-12 18:58:48 -04001118 else if (igp_lane_info & 0x8)
Alex Deucherd9c9fe32010-03-29 17:39:44 -04001119 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
1120 } else {
Alex Deucher4aab97e2010-08-12 18:58:48 -04001121 if (igp_lane_info & 0x3)
Alex Deucherd9c9fe32010-03-29 17:39:44 -04001122 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
Alex Deucher4aab97e2010-08-12 18:58:48 -04001123 else if (igp_lane_info & 0xc)
Alex Deucherd9c9fe32010-03-29 17:39:44 -04001124 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001125 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001126 }
1127
Alex Deucher5137ee92010-08-12 18:58:47 -04001128 if (dig->linkb)
Alex Deucher1a66c952009-11-20 19:40:13 -05001129 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
1130 else
1131 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
1132
Alex Deucherf92a8b62009-11-23 18:40:40 -05001133 if (is_dp)
1134 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
1135 else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001136 if (dig->coherent_mode)
1137 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
Alex Deucherd9c9fe32010-03-29 17:39:44 -04001138 if (radeon_encoder->pixel_clock > 165000)
1139 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001140 }
1141 }
1142
1143 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001144}
1145
Alex Deucher2dafb742011-05-20 04:34:19 -04001146bool
Alex Deucher8b834852010-11-17 02:54:42 -05001147atombios_set_edp_panel_power(struct drm_connector *connector, int action)
1148{
1149 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1150 struct drm_device *dev = radeon_connector->base.dev;
1151 struct radeon_device *rdev = dev->dev_private;
1152 union dig_transmitter_control args;
1153 int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
1154 uint8_t frev, crev;
1155
1156 if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
Alex Deucher2dafb742011-05-20 04:34:19 -04001157 goto done;
Alex Deucher8b834852010-11-17 02:54:42 -05001158
1159 if (!ASIC_IS_DCE4(rdev))
Alex Deucher2dafb742011-05-20 04:34:19 -04001160 goto done;
Alex Deucher8b834852010-11-17 02:54:42 -05001161
Stefan Weile468e002011-01-28 23:35:18 +01001162 if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) &&
Alex Deucher8b834852010-11-17 02:54:42 -05001163 (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
Alex Deucher2dafb742011-05-20 04:34:19 -04001164 goto done;
Alex Deucher8b834852010-11-17 02:54:42 -05001165
1166 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
Alex Deucher2dafb742011-05-20 04:34:19 -04001167 goto done;
Alex Deucher8b834852010-11-17 02:54:42 -05001168
1169 memset(&args, 0, sizeof(args));
1170
1171 args.v1.ucAction = action;
1172
1173 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Alex Deucher2dafb742011-05-20 04:34:19 -04001174
1175 /* wait for the panel to power up */
1176 if (action == ATOM_TRANSMITTER_ACTION_POWER_ON) {
1177 int i;
1178
1179 for (i = 0; i < 300; i++) {
1180 if (radeon_hpd_sense(rdev, radeon_connector->hpd.hpd))
1181 return true;
1182 mdelay(1);
1183 }
1184 return false;
1185 }
1186done:
1187 return true;
Alex Deucher8b834852010-11-17 02:54:42 -05001188}
1189
Alex Deucher3e4b9982010-11-16 12:09:42 -05001190union external_encoder_control {
1191 EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
Alex Deucherbf982eb2010-11-22 17:56:24 -05001192 EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
Alex Deucher3e4b9982010-11-16 12:09:42 -05001193};
1194
1195static void
1196atombios_external_encoder_setup(struct drm_encoder *encoder,
1197 struct drm_encoder *ext_encoder,
1198 int action)
1199{
1200 struct drm_device *dev = encoder->dev;
1201 struct radeon_device *rdev = dev->dev_private;
1202 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucherbf982eb2010-11-22 17:56:24 -05001203 struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
Alex Deucher3e4b9982010-11-16 12:09:42 -05001204 union external_encoder_control args;
Alex Deucherac89af12011-05-22 13:20:36 -04001205 struct drm_connector *connector;
Alex Deucher3e4b9982010-11-16 12:09:42 -05001206 int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
1207 u8 frev, crev;
1208 int dp_clock = 0;
1209 int dp_lane_count = 0;
1210 int connector_object_id = 0;
Alex Deucherbf982eb2010-11-22 17:56:24 -05001211 u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
Alex Deucherdf271be2011-05-20 04:34:15 -04001212 int bpc = 8;
Alex Deucher3e4b9982010-11-16 12:09:42 -05001213
Alex Deucherac89af12011-05-22 13:20:36 -04001214 if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
1215 connector = radeon_get_connector_for_encoder_init(encoder);
1216 else
1217 connector = radeon_get_connector_for_encoder(encoder);
1218
Alex Deucher3e4b9982010-11-16 12:09:42 -05001219 if (connector) {
1220 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1221 struct radeon_connector_atom_dig *dig_connector =
1222 radeon_connector->con_priv;
1223
1224 dp_clock = dig_connector->dp_clock;
1225 dp_lane_count = dig_connector->dp_lane_count;
1226 connector_object_id =
1227 (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
Alex Deucherdf271be2011-05-20 04:34:15 -04001228 bpc = connector->display_info.bpc;
Alex Deucher3e4b9982010-11-16 12:09:42 -05001229 }
1230
1231 memset(&args, 0, sizeof(args));
1232
1233 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1234 return;
1235
1236 switch (frev) {
1237 case 1:
1238 /* no params on frev 1 */
1239 break;
1240 case 2:
1241 switch (crev) {
1242 case 1:
1243 case 2:
1244 args.v1.sDigEncoder.ucAction = action;
1245 args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1246 args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
1247
1248 if (args.v1.sDigEncoder.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
1249 if (dp_clock == 270000)
1250 args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
1251 args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
1252 } else if (radeon_encoder->pixel_clock > 165000)
1253 args.v1.sDigEncoder.ucLaneNum = 8;
1254 else
1255 args.v1.sDigEncoder.ucLaneNum = 4;
1256 break;
Alex Deucherbf982eb2010-11-22 17:56:24 -05001257 case 3:
1258 args.v3.sExtEncoder.ucAction = action;
1259 if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
Cédric Cano45894332011-02-11 19:45:37 -05001260 args.v3.sExtEncoder.usConnectorId = cpu_to_le16(connector_object_id);
Alex Deucherbf982eb2010-11-22 17:56:24 -05001261 else
1262 args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1263 args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
1264
1265 if (args.v3.sExtEncoder.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
1266 if (dp_clock == 270000)
1267 args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
1268 else if (dp_clock == 540000)
1269 args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
1270 args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
1271 } else if (radeon_encoder->pixel_clock > 165000)
1272 args.v3.sExtEncoder.ucLaneNum = 8;
1273 else
1274 args.v3.sExtEncoder.ucLaneNum = 4;
1275 switch (ext_enum) {
1276 case GRAPH_OBJECT_ENUM_ID1:
1277 args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
1278 break;
1279 case GRAPH_OBJECT_ENUM_ID2:
1280 args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
1281 break;
1282 case GRAPH_OBJECT_ENUM_ID3:
1283 args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
1284 break;
1285 }
Alex Deucherdf271be2011-05-20 04:34:15 -04001286 switch (bpc) {
1287 case 0:
1288 args.v3.sExtEncoder.ucBitPerColor = PANEL_BPC_UNDEFINE;
1289 break;
1290 case 6:
1291 args.v3.sExtEncoder.ucBitPerColor = PANEL_6BIT_PER_COLOR;
1292 break;
1293 case 8:
1294 default:
1295 args.v3.sExtEncoder.ucBitPerColor = PANEL_8BIT_PER_COLOR;
1296 break;
1297 case 10:
1298 args.v3.sExtEncoder.ucBitPerColor = PANEL_10BIT_PER_COLOR;
1299 break;
1300 case 12:
1301 args.v3.sExtEncoder.ucBitPerColor = PANEL_12BIT_PER_COLOR;
1302 break;
1303 case 16:
1304 args.v3.sExtEncoder.ucBitPerColor = PANEL_16BIT_PER_COLOR;
1305 break;
1306 }
Alex Deucherbf982eb2010-11-22 17:56:24 -05001307 break;
Alex Deucher3e4b9982010-11-16 12:09:42 -05001308 default:
1309 DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
1310 return;
1311 }
1312 break;
1313 default:
1314 DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
1315 return;
1316 }
1317 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1318}
1319
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001320static void
1321atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
1322{
1323 struct drm_device *dev = encoder->dev;
1324 struct radeon_device *rdev = dev->dev_private;
1325 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1326 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1327 ENABLE_YUV_PS_ALLOCATION args;
1328 int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
1329 uint32_t temp, reg;
1330
1331 memset(&args, 0, sizeof(args));
1332
1333 if (rdev->family >= CHIP_R600)
1334 reg = R600_BIOS_3_SCRATCH;
1335 else
1336 reg = RADEON_BIOS_3_SCRATCH;
1337
1338 /* XXX: fix up scratch reg handling */
1339 temp = RREG32(reg);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001340 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001341 WREG32(reg, (ATOM_S3_TV1_ACTIVE |
1342 (radeon_crtc->crtc_id << 18)));
Dave Airlie4ce001a2009-08-13 16:32:14 +10001343 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001344 WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
1345 else
1346 WREG32(reg, 0);
1347
1348 if (enable)
1349 args.ucEnable = ATOM_ENABLE;
1350 args.ucCRTC = radeon_crtc->crtc_id;
1351
1352 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1353
1354 WREG32(reg, temp);
1355}
1356
1357static void
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001358radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
1359{
1360 struct drm_device *dev = encoder->dev;
1361 struct radeon_device *rdev = dev->dev_private;
1362 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher3e4b9982010-11-16 12:09:42 -05001363 struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001364 DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
1365 int index = 0;
1366 bool is_dig = false;
Alex Deucher69c74522011-01-06 21:19:19 -05001367 bool is_dce5_dac = false;
Alex Deucherd07f4e82011-01-06 21:19:20 -05001368 bool is_dce5_dvo = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001369
1370 memset(&args, 0, sizeof(args));
1371
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001372 DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
Dave Airlief641e512009-09-08 11:17:38 +10001373 radeon_encoder->encoder_id, mode, radeon_encoder->devices,
1374 radeon_encoder->active_device);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001375 switch (radeon_encoder->encoder_id) {
1376 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1377 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1378 index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
1379 break;
1380 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1381 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1382 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1383 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1384 is_dig = true;
1385 break;
1386 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1387 case ENCODER_OBJECT_ID_INTERNAL_DDI:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001388 index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
1389 break;
Alex Deucher99999aa2010-11-16 12:09:41 -05001390 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
Alex Deucherd07f4e82011-01-06 21:19:20 -05001391 if (ASIC_IS_DCE5(rdev))
1392 is_dce5_dvo = true;
1393 else if (ASIC_IS_DCE3(rdev))
Alex Deucher99999aa2010-11-16 12:09:41 -05001394 is_dig = true;
1395 else
1396 index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
1397 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001398 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1399 index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
1400 break;
1401 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1402 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
1403 index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
1404 else
1405 index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
1406 break;
1407 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1408 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
Alex Deucher69c74522011-01-06 21:19:19 -05001409 if (ASIC_IS_DCE5(rdev))
1410 is_dce5_dac = true;
1411 else {
1412 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1413 index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
1414 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1415 index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
1416 else
1417 index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
1418 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001419 break;
1420 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1421 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
Alex Deucher8c2a6d72009-10-14 02:00:42 -04001422 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001423 index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
Alex Deucher8c2a6d72009-10-14 02:00:42 -04001424 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001425 index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
1426 else
1427 index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
1428 break;
1429 }
1430
1431 if (is_dig) {
1432 switch (mode) {
1433 case DRM_MODE_DPMS_ON:
Alex Deucher8323fa62011-06-17 13:13:52 -04001434 /* some early dce3.2 boards have a bug in their transmitter control table */
1435 if ((rdev->family == CHIP_RV710) || (rdev->family == CHIP_RV730))
1436 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
1437 else
1438 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
Alex Deucherfb668c22010-03-31 14:42:11 -04001439 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
Dave Airlie58682f12009-11-26 08:56:35 +10001440 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
Alex Deucherfb668c22010-03-31 14:42:11 -04001441
Alex Deucher8b834852010-11-17 02:54:42 -05001442 if (connector &&
1443 (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
1444 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1445 struct radeon_connector_atom_dig *radeon_dig_connector =
1446 radeon_connector->con_priv;
1447 atombios_set_edp_panel_power(connector,
1448 ATOM_TRANSMITTER_ACTION_POWER_ON);
1449 radeon_dig_connector->edp_on = true;
1450 }
Alex Deucher224d94b2011-05-20 04:34:28 -04001451 if (ASIC_IS_DCE4(rdev))
1452 atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
1453 radeon_dp_link_train(encoder, connector);
Alex Deucherfb668c22010-03-31 14:42:11 -04001454 if (ASIC_IS_DCE4(rdev))
Alex Deucher558e27d2011-05-20 04:34:27 -04001455 atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON, 0);
Dave Airlie58682f12009-11-26 08:56:35 +10001456 }
Alex Deucherba251bd2010-11-16 12:09:39 -05001457 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
1458 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001459 break;
1460 case DRM_MODE_DPMS_STANDBY:
1461 case DRM_MODE_DPMS_SUSPEND:
1462 case DRM_MODE_DPMS_OFF:
Alex Deuchere13b2ac2010-08-12 18:58:46 -04001463 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
Alex Deucherfb668c22010-03-31 14:42:11 -04001464 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
Alex Deucher8b834852010-11-17 02:54:42 -05001465 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
1466
Alex Deucherfb668c22010-03-31 14:42:11 -04001467 if (ASIC_IS_DCE4(rdev))
Alex Deucher558e27d2011-05-20 04:34:27 -04001468 atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
Alex Deucher8b834852010-11-17 02:54:42 -05001469 if (connector &&
1470 (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
1471 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1472 struct radeon_connector_atom_dig *radeon_dig_connector =
1473 radeon_connector->con_priv;
1474 atombios_set_edp_panel_power(connector,
1475 ATOM_TRANSMITTER_ACTION_POWER_OFF);
1476 radeon_dig_connector->edp_on = false;
1477 }
Alex Deucherfb668c22010-03-31 14:42:11 -04001478 }
Alex Deucherba251bd2010-11-16 12:09:39 -05001479 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
1480 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001481 break;
1482 }
Alex Deucher69c74522011-01-06 21:19:19 -05001483 } else if (is_dce5_dac) {
1484 switch (mode) {
1485 case DRM_MODE_DPMS_ON:
1486 atombios_dac_setup(encoder, ATOM_ENABLE);
1487 break;
1488 case DRM_MODE_DPMS_STANDBY:
1489 case DRM_MODE_DPMS_SUSPEND:
1490 case DRM_MODE_DPMS_OFF:
1491 atombios_dac_setup(encoder, ATOM_DISABLE);
1492 break;
1493 }
Alex Deucherd07f4e82011-01-06 21:19:20 -05001494 } else if (is_dce5_dvo) {
1495 switch (mode) {
1496 case DRM_MODE_DPMS_ON:
1497 atombios_dvo_setup(encoder, ATOM_ENABLE);
1498 break;
1499 case DRM_MODE_DPMS_STANDBY:
1500 case DRM_MODE_DPMS_SUSPEND:
1501 case DRM_MODE_DPMS_OFF:
1502 atombios_dvo_setup(encoder, ATOM_DISABLE);
1503 break;
1504 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001505 } else {
1506 switch (mode) {
1507 case DRM_MODE_DPMS_ON:
1508 args.ucAction = ATOM_ENABLE;
Alex Deucherba251bd2010-11-16 12:09:39 -05001509 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1510 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1511 args.ucAction = ATOM_LCD_BLON;
1512 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1513 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001514 break;
1515 case DRM_MODE_DPMS_STANDBY:
1516 case DRM_MODE_DPMS_SUSPEND:
1517 case DRM_MODE_DPMS_OFF:
1518 args.ucAction = ATOM_DISABLE;
Alex Deucherba251bd2010-11-16 12:09:39 -05001519 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1520 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1521 args.ucAction = ATOM_LCD_BLOFF;
1522 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1523 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001524 break;
1525 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001526 }
Alex Deucher3e4b9982010-11-16 12:09:42 -05001527
1528 if (ext_encoder) {
Alex Deucher3e4b9982010-11-16 12:09:42 -05001529 switch (mode) {
1530 case DRM_MODE_DPMS_ON:
1531 default:
Alex Deucherd6c66952011-06-13 17:13:36 -04001532 if (ASIC_IS_DCE41(rdev)) {
1533 atombios_external_encoder_setup(encoder, ext_encoder,
1534 EXTERNAL_ENCODER_ACTION_V3_ENABLE_OUTPUT);
1535 atombios_external_encoder_setup(encoder, ext_encoder,
1536 EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING_OFF);
1537 } else
1538 atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
Alex Deucher3e4b9982010-11-16 12:09:42 -05001539 break;
1540 case DRM_MODE_DPMS_STANDBY:
1541 case DRM_MODE_DPMS_SUSPEND:
1542 case DRM_MODE_DPMS_OFF:
Alex Deucherd6c66952011-06-13 17:13:36 -04001543 if (ASIC_IS_DCE41(rdev)) {
1544 atombios_external_encoder_setup(encoder, ext_encoder,
1545 EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING);
1546 atombios_external_encoder_setup(encoder, ext_encoder,
1547 EXTERNAL_ENCODER_ACTION_V3_DISABLE_OUTPUT);
1548 } else
1549 atombios_external_encoder_setup(encoder, ext_encoder, ATOM_DISABLE);
Alex Deucher3e4b9982010-11-16 12:09:42 -05001550 break;
1551 }
Alex Deucher3e4b9982010-11-16 12:09:42 -05001552 }
1553
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001554 radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001555
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001556}
1557
Alex Deucher9ae47862010-02-01 19:06:06 -05001558union crtc_source_param {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001559 SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
1560 SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
1561};
1562
1563static void
1564atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
1565{
1566 struct drm_device *dev = encoder->dev;
1567 struct radeon_device *rdev = dev->dev_private;
1568 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1569 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
Alex Deucher9ae47862010-02-01 19:06:06 -05001570 union crtc_source_param args;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001571 int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
1572 uint8_t frev, crev;
Dave Airlief28cf332010-01-28 17:15:25 +10001573 struct radeon_encoder_atom_dig *dig;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001574
1575 memset(&args, 0, sizeof(args));
1576
Alex Deuchera084e6e2010-03-18 01:04:01 -04001577 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1578 return;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001579
1580 switch (frev) {
1581 case 1:
1582 switch (crev) {
1583 case 1:
1584 default:
1585 if (ASIC_IS_AVIVO(rdev))
1586 args.v1.ucCRTC = radeon_crtc->crtc_id;
1587 else {
1588 if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
1589 args.v1.ucCRTC = radeon_crtc->crtc_id;
1590 } else {
1591 args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
1592 }
1593 }
1594 switch (radeon_encoder->encoder_id) {
1595 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1596 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1597 args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
1598 break;
1599 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1600 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1601 if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
1602 args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
1603 else
1604 args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
1605 break;
1606 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1607 case ENCODER_OBJECT_ID_INTERNAL_DDI:
1608 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1609 args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
1610 break;
1611 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1612 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
Dave Airlie4ce001a2009-08-13 16:32:14 +10001613 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001614 args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001615 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001616 args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
1617 else
1618 args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
1619 break;
1620 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1621 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
Dave Airlie4ce001a2009-08-13 16:32:14 +10001622 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001623 args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001624 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001625 args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
1626 else
1627 args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
1628 break;
1629 }
1630 break;
1631 case 2:
1632 args.v2.ucCRTC = radeon_crtc->crtc_id;
1633 args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
1634 switch (radeon_encoder->encoder_id) {
1635 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1636 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1637 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
Dave Airlief28cf332010-01-28 17:15:25 +10001638 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1639 dig = radeon_encoder->enc_priv;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001640 switch (dig->dig_encoder) {
1641 case 0:
Dave Airlief28cf332010-01-28 17:15:25 +10001642 args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001643 break;
1644 case 1:
1645 args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
1646 break;
1647 case 2:
1648 args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
1649 break;
1650 case 3:
1651 args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
1652 break;
1653 case 4:
1654 args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
1655 break;
1656 case 5:
1657 args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
1658 break;
1659 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001660 break;
1661 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1662 args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
1663 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001664 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
Dave Airlie4ce001a2009-08-13 16:32:14 +10001665 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001666 args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001667 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001668 args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1669 else
1670 args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
1671 break;
1672 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
Dave Airlie4ce001a2009-08-13 16:32:14 +10001673 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001674 args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001675 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001676 args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1677 else
1678 args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
1679 break;
1680 }
1681 break;
1682 }
1683 break;
1684 default:
1685 DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
Alex Deucher99999aa2010-11-16 12:09:41 -05001686 return;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001687 }
1688
1689 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Alex Deucher267364a2010-03-08 17:10:41 -05001690
1691 /* update scratch regs with new routing */
1692 radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001693}
1694
1695static void
1696atombios_apply_encoder_quirks(struct drm_encoder *encoder,
1697 struct drm_display_mode *mode)
1698{
1699 struct drm_device *dev = encoder->dev;
1700 struct radeon_device *rdev = dev->dev_private;
1701 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1702 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1703
1704 /* Funky macbooks */
1705 if ((dev->pdev->device == 0x71C5) &&
1706 (dev->pdev->subsystem_vendor == 0x106b) &&
1707 (dev->pdev->subsystem_device == 0x0080)) {
1708 if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
1709 uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
1710
1711 lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
1712 lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
1713
1714 WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
1715 }
1716 }
1717
1718 /* set scaler clears this on some chips */
Alex Deucherc9417bd2011-02-06 14:23:26 -05001719 if (ASIC_IS_AVIVO(rdev) &&
1720 (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)))) {
1721 if (ASIC_IS_DCE4(rdev)) {
1722 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1723 WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
1724 EVERGREEN_INTERLEAVE_EN);
1725 else
1726 WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
1727 } else {
1728 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1729 WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
1730 AVIVO_D1MODE_INTERLEAVE_EN);
1731 else
1732 WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
1733 }
Alex Deucherceefedd2009-10-13 23:57:47 -04001734 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001735}
1736
Dave Airlief28cf332010-01-28 17:15:25 +10001737static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
1738{
1739 struct drm_device *dev = encoder->dev;
1740 struct radeon_device *rdev = dev->dev_private;
1741 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1742 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1743 struct drm_encoder *test_encoder;
1744 struct radeon_encoder_atom_dig *dig;
1745 uint32_t dig_enc_in_use = 0;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001746
Alex Deucherbadbb572011-01-06 21:19:18 -05001747 /* DCE4/5 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001748 if (ASIC_IS_DCE4(rdev)) {
Alex Deucher5137ee92010-08-12 18:58:47 -04001749 dig = radeon_encoder->enc_priv;
Alex Deucher96b3bef2011-05-20 04:34:14 -04001750 if (ASIC_IS_DCE41(rdev))
1751 return radeon_crtc->crtc_id;
1752 else {
Alex Deucherb61c99d2010-12-16 18:40:29 -05001753 switch (radeon_encoder->encoder_id) {
1754 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1755 if (dig->linkb)
1756 return 1;
1757 else
1758 return 0;
1759 break;
1760 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1761 if (dig->linkb)
1762 return 3;
1763 else
1764 return 2;
1765 break;
1766 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1767 if (dig->linkb)
1768 return 5;
1769 else
1770 return 4;
1771 break;
1772 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001773 }
1774 }
1775
Dave Airlief28cf332010-01-28 17:15:25 +10001776 /* on DCE32 and encoder can driver any block so just crtc id */
1777 if (ASIC_IS_DCE32(rdev)) {
1778 return radeon_crtc->crtc_id;
1779 }
1780
1781 /* on DCE3 - LVTMA can only be driven by DIGB */
1782 list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
1783 struct radeon_encoder *radeon_test_encoder;
1784
1785 if (encoder == test_encoder)
1786 continue;
1787
1788 if (!radeon_encoder_is_digital(test_encoder))
1789 continue;
1790
1791 radeon_test_encoder = to_radeon_encoder(test_encoder);
1792 dig = radeon_test_encoder->enc_priv;
1793
1794 if (dig->dig_encoder >= 0)
1795 dig_enc_in_use |= (1 << dig->dig_encoder);
1796 }
1797
1798 if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
1799 if (dig_enc_in_use & 0x2)
1800 DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
1801 return 1;
1802 }
1803 if (!(dig_enc_in_use & 1))
1804 return 0;
1805 return 1;
1806}
1807
Alex Deucherac89af12011-05-22 13:20:36 -04001808/* This only needs to be called once at startup */
1809void
1810radeon_atom_encoder_init(struct radeon_device *rdev)
1811{
1812 struct drm_device *dev = rdev->ddev;
1813 struct drm_encoder *encoder;
1814
1815 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1816 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1817 struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
1818
1819 switch (radeon_encoder->encoder_id) {
1820 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1821 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1822 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1823 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1824 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
1825 break;
1826 default:
1827 break;
1828 }
1829
1830 if (ext_encoder && ASIC_IS_DCE41(rdev))
1831 atombios_external_encoder_setup(encoder, ext_encoder,
1832 EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
1833 }
1834}
1835
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001836static void
1837radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
1838 struct drm_display_mode *mode,
1839 struct drm_display_mode *adjusted_mode)
1840{
1841 struct drm_device *dev = encoder->dev;
1842 struct radeon_device *rdev = dev->dev_private;
1843 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher3e4b9982010-11-16 12:09:42 -05001844 struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001845
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001846 radeon_encoder->pixel_clock = adjusted_mode->clock;
1847
Alex Deucherc6f85052010-04-23 02:26:55 -04001848 if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
Dave Airlie4ce001a2009-08-13 16:32:14 +10001849 if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001850 atombios_yuv_setup(encoder, true);
1851 else
1852 atombios_yuv_setup(encoder, false);
1853 }
1854
1855 switch (radeon_encoder->encoder_id) {
1856 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1857 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1858 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1859 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1860 atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
1861 break;
1862 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1863 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1864 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1865 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001866 if (ASIC_IS_DCE4(rdev)) {
1867 /* disable the transmitter */
1868 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
1869 /* setup and enable the encoder */
Alex Deucher558e27d2011-05-20 04:34:27 -04001870 atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001871
Alex Deucherac89af12011-05-22 13:20:36 -04001872 /* enable the transmitter */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001873 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
1874 } else {
1875 /* disable the encoder and transmitter */
1876 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
Alex Deucher558e27d2011-05-20 04:34:27 -04001877 atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001878
1879 /* setup and enable the encoder and transmitter */
Alex Deucher558e27d2011-05-20 04:34:27 -04001880 atombios_dig_encoder_setup(encoder, ATOM_ENABLE, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001881 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
1882 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
1883 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001884 break;
1885 case ENCODER_OBJECT_ID_INTERNAL_DDI:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001886 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1887 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
Alex Deucher99999aa2010-11-16 12:09:41 -05001888 atombios_dvo_setup(encoder, ATOM_ENABLE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001889 break;
1890 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1891 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1892 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1893 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1894 atombios_dac_setup(encoder, ATOM_ENABLE);
Alex Deucherd3a67a42010-04-13 11:21:59 -04001895 if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
1896 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
1897 atombios_tv_setup(encoder, ATOM_ENABLE);
1898 else
1899 atombios_tv_setup(encoder, ATOM_DISABLE);
1900 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001901 break;
1902 }
Alex Deucher3e4b9982010-11-16 12:09:42 -05001903
1904 if (ext_encoder) {
Alex Deucherac89af12011-05-22 13:20:36 -04001905 if (ASIC_IS_DCE41(rdev))
Alex Deucherbf982eb2010-11-22 17:56:24 -05001906 atombios_external_encoder_setup(encoder, ext_encoder,
1907 EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
Alex Deucherac89af12011-05-22 13:20:36 -04001908 else
Alex Deucherbf982eb2010-11-22 17:56:24 -05001909 atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
Alex Deucher3e4b9982010-11-16 12:09:42 -05001910 }
1911
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001912 atombios_apply_encoder_quirks(encoder, adjusted_mode);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001913
Rafał Miłecki2cd62182010-03-08 22:14:01 +00001914 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
1915 r600_hdmi_enable(encoder);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001916 r600_hdmi_setmode(encoder, adjusted_mode);
Rafał Miłecki2cd62182010-03-08 22:14:01 +00001917 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001918}
1919
1920static bool
Dave Airlie4ce001a2009-08-13 16:32:14 +10001921atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001922{
1923 struct drm_device *dev = encoder->dev;
1924 struct radeon_device *rdev = dev->dev_private;
1925 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001926 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001927
1928 if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
1929 ATOM_DEVICE_CV_SUPPORT |
1930 ATOM_DEVICE_CRT_SUPPORT)) {
1931 DAC_LOAD_DETECTION_PS_ALLOCATION args;
1932 int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
1933 uint8_t frev, crev;
1934
1935 memset(&args, 0, sizeof(args));
1936
Alex Deuchera084e6e2010-03-18 01:04:01 -04001937 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1938 return false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001939
1940 args.sDacload.ucMisc = 0;
1941
1942 if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
1943 (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
1944 args.sDacload.ucDacType = ATOM_DAC_A;
1945 else
1946 args.sDacload.ucDacType = ATOM_DAC_B;
1947
Dave Airlie4ce001a2009-08-13 16:32:14 +10001948 if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001949 args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001950 else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001951 args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001952 else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001953 args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
1954 if (crev >= 3)
1955 args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001956 } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001957 args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
1958 if (crev >= 3)
1959 args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
1960 }
1961
1962 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1963
1964 return true;
1965 } else
1966 return false;
1967}
1968
1969static enum drm_connector_status
1970radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
1971{
1972 struct drm_device *dev = encoder->dev;
1973 struct radeon_device *rdev = dev->dev_private;
1974 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001975 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001976 uint32_t bios_0_scratch;
1977
Dave Airlie4ce001a2009-08-13 16:32:14 +10001978 if (!atombios_dac_load_detect(encoder, connector)) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001979 DRM_DEBUG_KMS("detect returned false \n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001980 return connector_status_unknown;
1981 }
1982
1983 if (rdev->family >= CHIP_R600)
1984 bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
1985 else
1986 bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
1987
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001988 DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001989 if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001990 if (bios_0_scratch & ATOM_S0_CRT1_MASK)
1991 return connector_status_connected;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001992 }
1993 if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001994 if (bios_0_scratch & ATOM_S0_CRT2_MASK)
1995 return connector_status_connected;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001996 }
1997 if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001998 if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
1999 return connector_status_connected;
Dave Airlie4ce001a2009-08-13 16:32:14 +10002000 }
2001 if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002002 if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
2003 return connector_status_connected; /* CTV */
2004 else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
2005 return connector_status_connected; /* STV */
2006 }
2007 return connector_status_disconnected;
2008}
2009
Alex Deucherd629a3c2011-06-13 17:13:33 -04002010static enum drm_connector_status
2011radeon_atom_dig_detect(struct drm_encoder *encoder, struct drm_connector *connector)
2012{
2013 struct drm_device *dev = encoder->dev;
2014 struct radeon_device *rdev = dev->dev_private;
2015 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2016 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
2017 struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
2018 u32 bios_0_scratch;
2019
2020 if (!ASIC_IS_DCE4(rdev))
2021 return connector_status_unknown;
2022
2023 if (!ext_encoder)
2024 return connector_status_unknown;
2025
2026 if ((radeon_connector->devices & ATOM_DEVICE_CRT_SUPPORT) == 0)
2027 return connector_status_unknown;
2028
2029 /* load detect on the dp bridge */
2030 atombios_external_encoder_setup(encoder, ext_encoder,
2031 EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION);
2032
2033 bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
2034
2035 DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
2036 if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
2037 if (bios_0_scratch & ATOM_S0_CRT1_MASK)
2038 return connector_status_connected;
2039 }
2040 if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
2041 if (bios_0_scratch & ATOM_S0_CRT2_MASK)
2042 return connector_status_connected;
2043 }
2044 if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
2045 if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
2046 return connector_status_connected;
2047 }
2048 if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
2049 if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
2050 return connector_status_connected; /* CTV */
2051 else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
2052 return connector_status_connected; /* STV */
2053 }
2054 return connector_status_disconnected;
2055}
2056
Alex Deucher591a10e2011-06-13 17:13:34 -04002057void
2058radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder)
2059{
2060 struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
2061
2062 if (ext_encoder)
2063 /* ddc_setup on the dp bridge */
2064 atombios_external_encoder_setup(encoder, ext_encoder,
2065 EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP);
2066
2067}
2068
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002069static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
2070{
Alex Deucher267364a2010-03-08 17:10:41 -05002071 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucherfb939df2010-11-08 16:08:29 +00002072 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
Alex Deucher267364a2010-03-08 17:10:41 -05002073
Alex Deuchereac4dff2011-05-20 04:34:22 -04002074 if ((radeon_encoder->active_device &
2075 (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
2076 radeon_encoder_is_dp_bridge(encoder)) {
Alex Deucher267364a2010-03-08 17:10:41 -05002077 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
2078 if (dig)
2079 dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
2080 }
2081
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002082 radeon_atom_output_lock(encoder, true);
2083 radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
Alex Deucher267364a2010-03-08 17:10:41 -05002084
Alex Deucherfb939df2010-11-08 16:08:29 +00002085 if (connector) {
2086 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Alex Deucher4e633932011-05-20 04:34:20 -04002087
2088 /* select the clock/data port if it uses a router */
Alex Deucherfb939df2010-11-08 16:08:29 +00002089 if (radeon_connector->router.cd_valid)
2090 radeon_router_select_cd_port(radeon_connector);
Alex Deucher4e633932011-05-20 04:34:20 -04002091
2092 /* turn eDP panel on for mode set */
2093 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
2094 atombios_set_edp_panel_power(connector,
2095 ATOM_TRANSMITTER_ACTION_POWER_ON);
Alex Deucherfb939df2010-11-08 16:08:29 +00002096 }
2097
Alex Deucher267364a2010-03-08 17:10:41 -05002098 /* this is needed for the pll/ss setup to work correctly in some cases */
2099 atombios_set_encoder_crtc_source(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002100}
2101
2102static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
2103{
2104 radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
2105 radeon_atom_output_lock(encoder, false);
2106}
2107
Dave Airlie4ce001a2009-08-13 16:32:14 +10002108static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
2109{
Alex Deucheraa961392010-05-07 17:05:22 -04002110 struct drm_device *dev = encoder->dev;
2111 struct radeon_device *rdev = dev->dev_private;
Dave Airlie4ce001a2009-08-13 16:32:14 +10002112 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Dave Airlief28cf332010-01-28 17:15:25 +10002113 struct radeon_encoder_atom_dig *dig;
Alex Deuchera0ae5862010-11-02 05:26:48 +00002114
2115 /* check for pre-DCE3 cards with shared encoders;
2116 * can't really use the links individually, so don't disable
2117 * the encoder if it's in use by another connector
2118 */
2119 if (!ASIC_IS_DCE3(rdev)) {
2120 struct drm_encoder *other_encoder;
2121 struct radeon_encoder *other_radeon_encoder;
2122
2123 list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
2124 other_radeon_encoder = to_radeon_encoder(other_encoder);
2125 if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
2126 drm_helper_encoder_in_use(other_encoder))
2127 goto disable_done;
2128 }
2129 }
2130
Dave Airlie4ce001a2009-08-13 16:32:14 +10002131 radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
Dave Airlief28cf332010-01-28 17:15:25 +10002132
Alex Deucheraa961392010-05-07 17:05:22 -04002133 switch (radeon_encoder->encoder_id) {
2134 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
2135 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
2136 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
2137 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
2138 atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
2139 break;
2140 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2141 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2142 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2143 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
2144 if (ASIC_IS_DCE4(rdev))
2145 /* disable the transmitter */
2146 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
2147 else {
2148 /* disable the encoder and transmitter */
2149 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
Alex Deucher558e27d2011-05-20 04:34:27 -04002150 atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
Alex Deucheraa961392010-05-07 17:05:22 -04002151 }
2152 break;
2153 case ENCODER_OBJECT_ID_INTERNAL_DDI:
Alex Deucheraa961392010-05-07 17:05:22 -04002154 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
2155 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
Alex Deucher99999aa2010-11-16 12:09:41 -05002156 atombios_dvo_setup(encoder, ATOM_DISABLE);
Alex Deucheraa961392010-05-07 17:05:22 -04002157 break;
2158 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
2159 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
2160 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
2161 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
2162 atombios_dac_setup(encoder, ATOM_DISABLE);
Alex Deucher8bf3aae2010-05-07 23:17:20 -04002163 if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
Alex Deucheraa961392010-05-07 17:05:22 -04002164 atombios_tv_setup(encoder, ATOM_DISABLE);
2165 break;
2166 }
2167
Alex Deuchera0ae5862010-11-02 05:26:48 +00002168disable_done:
Dave Airlief28cf332010-01-28 17:15:25 +10002169 if (radeon_encoder_is_digital(encoder)) {
Rafał Miłecki2cd62182010-03-08 22:14:01 +00002170 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
2171 r600_hdmi_disable(encoder);
Dave Airlief28cf332010-01-28 17:15:25 +10002172 dig = radeon_encoder->enc_priv;
2173 dig->dig_encoder = -1;
2174 }
Dave Airlie4ce001a2009-08-13 16:32:14 +10002175 radeon_encoder->active_device = 0;
2176}
2177
Alex Deucher3e4b9982010-11-16 12:09:42 -05002178/* these are handled by the primary encoders */
2179static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
2180{
2181
2182}
2183
2184static void radeon_atom_ext_commit(struct drm_encoder *encoder)
2185{
2186
2187}
2188
2189static void
2190radeon_atom_ext_mode_set(struct drm_encoder *encoder,
2191 struct drm_display_mode *mode,
2192 struct drm_display_mode *adjusted_mode)
2193{
2194
2195}
2196
2197static void radeon_atom_ext_disable(struct drm_encoder *encoder)
2198{
2199
2200}
2201
2202static void
2203radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
2204{
2205
2206}
2207
2208static bool radeon_atom_ext_mode_fixup(struct drm_encoder *encoder,
2209 struct drm_display_mode *mode,
2210 struct drm_display_mode *adjusted_mode)
2211{
2212 return true;
2213}
2214
2215static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
2216 .dpms = radeon_atom_ext_dpms,
2217 .mode_fixup = radeon_atom_ext_mode_fixup,
2218 .prepare = radeon_atom_ext_prepare,
2219 .mode_set = radeon_atom_ext_mode_set,
2220 .commit = radeon_atom_ext_commit,
2221 .disable = radeon_atom_ext_disable,
2222 /* no detect for TMDS/LVDS yet */
2223};
2224
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002225static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
2226 .dpms = radeon_atom_encoder_dpms,
2227 .mode_fixup = radeon_atom_mode_fixup,
2228 .prepare = radeon_atom_encoder_prepare,
2229 .mode_set = radeon_atom_encoder_mode_set,
2230 .commit = radeon_atom_encoder_commit,
Dave Airlie4ce001a2009-08-13 16:32:14 +10002231 .disable = radeon_atom_encoder_disable,
Alex Deucherd629a3c2011-06-13 17:13:33 -04002232 .detect = radeon_atom_dig_detect,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002233};
2234
2235static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
2236 .dpms = radeon_atom_encoder_dpms,
2237 .mode_fixup = radeon_atom_mode_fixup,
2238 .prepare = radeon_atom_encoder_prepare,
2239 .mode_set = radeon_atom_encoder_mode_set,
2240 .commit = radeon_atom_encoder_commit,
2241 .detect = radeon_atom_dac_detect,
2242};
2243
2244void radeon_enc_destroy(struct drm_encoder *encoder)
2245{
2246 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2247 kfree(radeon_encoder->enc_priv);
2248 drm_encoder_cleanup(encoder);
2249 kfree(radeon_encoder);
2250}
2251
2252static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
2253 .destroy = radeon_enc_destroy,
2254};
2255
Dave Airlie4ce001a2009-08-13 16:32:14 +10002256struct radeon_encoder_atom_dac *
2257radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
2258{
Alex Deucheraffd8582010-04-06 01:22:41 -04002259 struct drm_device *dev = radeon_encoder->base.dev;
2260 struct radeon_device *rdev = dev->dev_private;
Dave Airlie4ce001a2009-08-13 16:32:14 +10002261 struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
2262
2263 if (!dac)
2264 return NULL;
2265
Alex Deucheraffd8582010-04-06 01:22:41 -04002266 dac->tv_std = radeon_atombios_get_tv_info(rdev);
Dave Airlie4ce001a2009-08-13 16:32:14 +10002267 return dac;
2268}
2269
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002270struct radeon_encoder_atom_dig *
2271radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
2272{
Alex Deucher5137ee92010-08-12 18:58:47 -04002273 int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002274 struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
2275
2276 if (!dig)
2277 return NULL;
2278
2279 /* coherent mode by default */
2280 dig->coherent_mode = true;
Dave Airlief28cf332010-01-28 17:15:25 +10002281 dig->dig_encoder = -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002282
Alex Deucher5137ee92010-08-12 18:58:47 -04002283 if (encoder_enum == 2)
2284 dig->linkb = true;
2285 else
2286 dig->linkb = false;
2287
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002288 return dig;
2289}
2290
2291void
Alex Deucher36868bd2011-01-06 21:19:21 -05002292radeon_add_atom_encoder(struct drm_device *dev,
2293 uint32_t encoder_enum,
2294 uint32_t supported_device,
2295 u16 caps)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002296{
Dave Airliedfee5612009-10-02 09:19:09 +10002297 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002298 struct drm_encoder *encoder;
2299 struct radeon_encoder *radeon_encoder;
2300
2301 /* see if we already added it */
2302 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2303 radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher5137ee92010-08-12 18:58:47 -04002304 if (radeon_encoder->encoder_enum == encoder_enum) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002305 radeon_encoder->devices |= supported_device;
2306 return;
2307 }
2308
2309 }
2310
2311 /* add a new one */
2312 radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
2313 if (!radeon_encoder)
2314 return;
2315
2316 encoder = &radeon_encoder->base;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002317 switch (rdev->num_crtc) {
2318 case 1:
Dave Airliedfee5612009-10-02 09:19:09 +10002319 encoder->possible_crtcs = 0x1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002320 break;
2321 case 2:
2322 default:
Dave Airliedfee5612009-10-02 09:19:09 +10002323 encoder->possible_crtcs = 0x3;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002324 break;
2325 case 6:
2326 encoder->possible_crtcs = 0x3f;
2327 break;
2328 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002329
2330 radeon_encoder->enc_priv = NULL;
2331
Alex Deucher5137ee92010-08-12 18:58:47 -04002332 radeon_encoder->encoder_enum = encoder_enum;
2333 radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002334 radeon_encoder->devices = supported_device;
Jerome Glissec93bb852009-07-13 21:04:08 +02002335 radeon_encoder->rmx_type = RMX_OFF;
Alex Deucher5b1714d2010-08-03 19:59:20 -04002336 radeon_encoder->underscan_type = UNDERSCAN_OFF;
Alex Deucher3e4b9982010-11-16 12:09:42 -05002337 radeon_encoder->is_ext_encoder = false;
Alex Deucher36868bd2011-01-06 21:19:21 -05002338 radeon_encoder->caps = caps;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002339
2340 switch (radeon_encoder->encoder_id) {
2341 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
2342 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
2343 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
2344 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
2345 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
2346 radeon_encoder->rmx_type = RMX_FULL;
2347 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
2348 radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
2349 } else {
2350 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
2351 radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
2352 }
2353 drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
2354 break;
2355 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
2356 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
Alex Deucheraffd8582010-04-06 01:22:41 -04002357 radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002358 drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
2359 break;
2360 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
2361 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
2362 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
2363 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
Dave Airlie4ce001a2009-08-13 16:32:14 +10002364 radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002365 drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
2366 break;
2367 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
2368 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
2369 case ENCODER_OBJECT_ID_INTERNAL_DDI:
2370 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2371 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
2372 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2373 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
Alex Deucher60d15f52009-09-08 14:22:45 -04002374 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
2375 radeon_encoder->rmx_type = RMX_FULL;
2376 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
2377 radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
Alex Deucher3e4b9982010-11-16 12:09:42 -05002378 } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
2379 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
2380 radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
Alex Deucher60d15f52009-09-08 14:22:45 -04002381 } else {
2382 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
2383 radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
2384 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002385 drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
2386 break;
Alex Deucher3e4b9982010-11-16 12:09:42 -05002387 case ENCODER_OBJECT_ID_SI170B:
2388 case ENCODER_OBJECT_ID_CH7303:
2389 case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
2390 case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
2391 case ENCODER_OBJECT_ID_TITFP513:
2392 case ENCODER_OBJECT_ID_VT1623:
2393 case ENCODER_OBJECT_ID_HDMI_SI1930:
Alex Deucherbf982eb2010-11-22 17:56:24 -05002394 case ENCODER_OBJECT_ID_TRAVIS:
2395 case ENCODER_OBJECT_ID_NUTMEG:
Alex Deucher3e4b9982010-11-16 12:09:42 -05002396 /* these are handled by the primary encoders */
2397 radeon_encoder->is_ext_encoder = true;
2398 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
2399 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
2400 else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
2401 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
2402 else
2403 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
2404 drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
2405 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002406 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002407}