blob: 37765e01d7f18b67cd768d3ca364ad5640af9337 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnesc1c7af62009-09-10 15:28:03 -070027#include <linux/module.h>
28#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080030#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070032#include <linux/vgaarb.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080033#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070037#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100038#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039
40#include "drm_crtc_helper.h"
41
Zhenyu Wang32f9d652009-07-24 01:00:32 +080042#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
Jesse Barnes79e53942008-11-07 14:24:08 -080044bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080045static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020046static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010047static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080048
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080071typedef struct intel_limit intel_limit_t;
72struct intel_limit {
Jesse Barnes79e53942008-11-07 14:24:08 -080073 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080075 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
Jesse Barnes79e53942008-11-07 14:24:08 -080078
79#define I8XX_DOT_MIN 25000
80#define I8XX_DOT_MAX 350000
81#define I8XX_VCO_MIN 930000
82#define I8XX_VCO_MAX 1400000
83#define I8XX_N_MIN 3
84#define I8XX_N_MAX 16
85#define I8XX_M_MIN 96
86#define I8XX_M_MAX 140
87#define I8XX_M1_MIN 18
88#define I8XX_M1_MAX 26
89#define I8XX_M2_MIN 6
90#define I8XX_M2_MAX 16
91#define I8XX_P_MIN 4
92#define I8XX_P_MAX 128
93#define I8XX_P1_MIN 2
94#define I8XX_P1_MAX 33
95#define I8XX_P1_LVDS_MIN 1
96#define I8XX_P1_LVDS_MAX 6
97#define I8XX_P2_SLOW 4
98#define I8XX_P2_FAST 2
99#define I8XX_P2_LVDS_SLOW 14
ling.ma@intel.com0c2e39522009-07-17 11:44:30 +0800100#define I8XX_P2_LVDS_FAST 7
Jesse Barnes79e53942008-11-07 14:24:08 -0800101#define I8XX_P2_SLOW_LIMIT 165000
102
103#define I9XX_DOT_MIN 20000
104#define I9XX_DOT_MAX 400000
105#define I9XX_VCO_MIN 1400000
106#define I9XX_VCO_MAX 2800000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500107#define PINEVIEW_VCO_MIN 1700000
108#define PINEVIEW_VCO_MAX 3500000
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500109#define I9XX_N_MIN 1
110#define I9XX_N_MAX 6
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500111/* Pineview's Ncounter is a ring counter */
112#define PINEVIEW_N_MIN 3
113#define PINEVIEW_N_MAX 6
Jesse Barnes79e53942008-11-07 14:24:08 -0800114#define I9XX_M_MIN 70
115#define I9XX_M_MAX 120
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500116#define PINEVIEW_M_MIN 2
117#define PINEVIEW_M_MAX 256
Jesse Barnes79e53942008-11-07 14:24:08 -0800118#define I9XX_M1_MIN 10
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500119#define I9XX_M1_MAX 22
Jesse Barnes79e53942008-11-07 14:24:08 -0800120#define I9XX_M2_MIN 5
121#define I9XX_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500122/* Pineview M1 is reserved, and must be 0 */
123#define PINEVIEW_M1_MIN 0
124#define PINEVIEW_M1_MAX 0
125#define PINEVIEW_M2_MIN 0
126#define PINEVIEW_M2_MAX 254
Jesse Barnes79e53942008-11-07 14:24:08 -0800127#define I9XX_P_SDVO_DAC_MIN 5
128#define I9XX_P_SDVO_DAC_MAX 80
129#define I9XX_P_LVDS_MIN 7
130#define I9XX_P_LVDS_MAX 98
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500131#define PINEVIEW_P_LVDS_MIN 7
132#define PINEVIEW_P_LVDS_MAX 112
Jesse Barnes79e53942008-11-07 14:24:08 -0800133#define I9XX_P1_MIN 1
134#define I9XX_P1_MAX 8
135#define I9XX_P2_SDVO_DAC_SLOW 10
136#define I9XX_P2_SDVO_DAC_FAST 5
137#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
138#define I9XX_P2_LVDS_SLOW 14
139#define I9XX_P2_LVDS_FAST 7
140#define I9XX_P2_LVDS_SLOW_LIMIT 112000
141
Ma Ling044c7c42009-03-18 20:13:23 +0800142/*The parameter is for SDVO on G4x platform*/
143#define G4X_DOT_SDVO_MIN 25000
144#define G4X_DOT_SDVO_MAX 270000
145#define G4X_VCO_MIN 1750000
146#define G4X_VCO_MAX 3500000
147#define G4X_N_SDVO_MIN 1
148#define G4X_N_SDVO_MAX 4
149#define G4X_M_SDVO_MIN 104
150#define G4X_M_SDVO_MAX 138
151#define G4X_M1_SDVO_MIN 17
152#define G4X_M1_SDVO_MAX 23
153#define G4X_M2_SDVO_MIN 5
154#define G4X_M2_SDVO_MAX 11
155#define G4X_P_SDVO_MIN 10
156#define G4X_P_SDVO_MAX 30
157#define G4X_P1_SDVO_MIN 1
158#define G4X_P1_SDVO_MAX 3
159#define G4X_P2_SDVO_SLOW 10
160#define G4X_P2_SDVO_FAST 10
161#define G4X_P2_SDVO_LIMIT 270000
162
163/*The parameter is for HDMI_DAC on G4x platform*/
164#define G4X_DOT_HDMI_DAC_MIN 22000
165#define G4X_DOT_HDMI_DAC_MAX 400000
166#define G4X_N_HDMI_DAC_MIN 1
167#define G4X_N_HDMI_DAC_MAX 4
168#define G4X_M_HDMI_DAC_MIN 104
169#define G4X_M_HDMI_DAC_MAX 138
170#define G4X_M1_HDMI_DAC_MIN 16
171#define G4X_M1_HDMI_DAC_MAX 23
172#define G4X_M2_HDMI_DAC_MIN 5
173#define G4X_M2_HDMI_DAC_MAX 11
174#define G4X_P_HDMI_DAC_MIN 5
175#define G4X_P_HDMI_DAC_MAX 80
176#define G4X_P1_HDMI_DAC_MIN 1
177#define G4X_P1_HDMI_DAC_MAX 8
178#define G4X_P2_HDMI_DAC_SLOW 10
179#define G4X_P2_HDMI_DAC_FAST 5
180#define G4X_P2_HDMI_DAC_LIMIT 165000
181
182/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
183#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
184#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
185#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
186#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
187#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
188#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
189#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
190#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
191#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
192#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
193#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
194#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
195#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
196#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
197#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
198#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
199#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
200
201/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
202#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
203#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
204#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
205#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
206#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
207#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
208#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
209#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
210#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
211#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
212#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
213#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
214#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
215#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
216#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
217#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
218#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
219
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700220/*The parameter is for DISPLAY PORT on G4x platform*/
221#define G4X_DOT_DISPLAY_PORT_MIN 161670
222#define G4X_DOT_DISPLAY_PORT_MAX 227000
223#define G4X_N_DISPLAY_PORT_MIN 1
224#define G4X_N_DISPLAY_PORT_MAX 2
225#define G4X_M_DISPLAY_PORT_MIN 97
226#define G4X_M_DISPLAY_PORT_MAX 108
227#define G4X_M1_DISPLAY_PORT_MIN 0x10
228#define G4X_M1_DISPLAY_PORT_MAX 0x12
229#define G4X_M2_DISPLAY_PORT_MIN 0x05
230#define G4X_M2_DISPLAY_PORT_MAX 0x06
231#define G4X_P_DISPLAY_PORT_MIN 10
232#define G4X_P_DISPLAY_PORT_MAX 20
233#define G4X_P1_DISPLAY_PORT_MIN 1
234#define G4X_P1_DISPLAY_PORT_MAX 2
235#define G4X_P2_DISPLAY_PORT_SLOW 10
236#define G4X_P2_DISPLAY_PORT_FAST 10
237#define G4X_P2_DISPLAY_PORT_LIMIT 0
238
Eric Anholtbad720f2009-10-22 16:11:14 -0700239/* Ironlake / Sandybridge */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800240/* as we calculate clock using (register_value + 2) for
241 N/M1/M2, so here the range value for them is (actual_value-2).
242 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500243#define IRONLAKE_DOT_MIN 25000
244#define IRONLAKE_DOT_MAX 350000
245#define IRONLAKE_VCO_MIN 1760000
246#define IRONLAKE_VCO_MAX 3510000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500247#define IRONLAKE_M1_MIN 12
Zhao Yakuia59e3852010-01-06 22:05:57 +0800248#define IRONLAKE_M1_MAX 22
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500249#define IRONLAKE_M2_MIN 5
250#define IRONLAKE_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500251#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800252
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253/* We have parameter ranges for different type of outputs. */
254
255/* DAC & HDMI Refclk 120Mhz */
256#define IRONLAKE_DAC_N_MIN 1
257#define IRONLAKE_DAC_N_MAX 5
258#define IRONLAKE_DAC_M_MIN 79
259#define IRONLAKE_DAC_M_MAX 127
260#define IRONLAKE_DAC_P_MIN 5
261#define IRONLAKE_DAC_P_MAX 80
262#define IRONLAKE_DAC_P1_MIN 1
263#define IRONLAKE_DAC_P1_MAX 8
264#define IRONLAKE_DAC_P2_SLOW 10
265#define IRONLAKE_DAC_P2_FAST 5
266
267/* LVDS single-channel 120Mhz refclk */
268#define IRONLAKE_LVDS_S_N_MIN 1
269#define IRONLAKE_LVDS_S_N_MAX 3
270#define IRONLAKE_LVDS_S_M_MIN 79
271#define IRONLAKE_LVDS_S_M_MAX 118
272#define IRONLAKE_LVDS_S_P_MIN 28
273#define IRONLAKE_LVDS_S_P_MAX 112
274#define IRONLAKE_LVDS_S_P1_MIN 2
275#define IRONLAKE_LVDS_S_P1_MAX 8
276#define IRONLAKE_LVDS_S_P2_SLOW 14
277#define IRONLAKE_LVDS_S_P2_FAST 14
278
279/* LVDS dual-channel 120Mhz refclk */
280#define IRONLAKE_LVDS_D_N_MIN 1
281#define IRONLAKE_LVDS_D_N_MAX 3
282#define IRONLAKE_LVDS_D_M_MIN 79
283#define IRONLAKE_LVDS_D_M_MAX 127
284#define IRONLAKE_LVDS_D_P_MIN 14
285#define IRONLAKE_LVDS_D_P_MAX 56
286#define IRONLAKE_LVDS_D_P1_MIN 2
287#define IRONLAKE_LVDS_D_P1_MAX 8
288#define IRONLAKE_LVDS_D_P2_SLOW 7
289#define IRONLAKE_LVDS_D_P2_FAST 7
290
291/* LVDS single-channel 100Mhz refclk */
292#define IRONLAKE_LVDS_S_SSC_N_MIN 1
293#define IRONLAKE_LVDS_S_SSC_N_MAX 2
294#define IRONLAKE_LVDS_S_SSC_M_MIN 79
295#define IRONLAKE_LVDS_S_SSC_M_MAX 126
296#define IRONLAKE_LVDS_S_SSC_P_MIN 28
297#define IRONLAKE_LVDS_S_SSC_P_MAX 112
298#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
299#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
300#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
301#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
302
303/* LVDS dual-channel 100Mhz refclk */
304#define IRONLAKE_LVDS_D_SSC_N_MIN 1
305#define IRONLAKE_LVDS_D_SSC_N_MAX 3
306#define IRONLAKE_LVDS_D_SSC_M_MIN 79
307#define IRONLAKE_LVDS_D_SSC_M_MAX 126
308#define IRONLAKE_LVDS_D_SSC_P_MIN 14
309#define IRONLAKE_LVDS_D_SSC_P_MAX 42
310#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
311#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
312#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
313#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
314
315/* DisplayPort */
316#define IRONLAKE_DP_N_MIN 1
317#define IRONLAKE_DP_N_MAX 2
318#define IRONLAKE_DP_M_MIN 81
319#define IRONLAKE_DP_M_MAX 90
320#define IRONLAKE_DP_P_MIN 10
321#define IRONLAKE_DP_P_MAX 20
322#define IRONLAKE_DP_P2_FAST 10
323#define IRONLAKE_DP_P2_SLOW 10
324#define IRONLAKE_DP_P2_LIMIT 0
325#define IRONLAKE_DP_P1_MIN 1
326#define IRONLAKE_DP_P1_MAX 2
Zhao Yakui45476682009-12-31 16:06:04 +0800327
Jesse Barnes2377b742010-07-07 14:06:43 -0700328/* FDI */
329#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
330
Ma Lingd4906092009-03-18 20:13:27 +0800331static bool
332intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
333 int target, int refclk, intel_clock_t *best_clock);
334static bool
335intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
336 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800337
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700338static bool
339intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
340 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800341static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500342intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
343 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700344
Chris Wilson021357a2010-09-07 20:54:59 +0100345static inline u32 /* units of 100MHz */
346intel_fdi_link_freq(struct drm_device *dev)
347{
Chris Wilson8b99e682010-10-13 09:59:17 +0100348 if (IS_GEN5(dev)) {
349 struct drm_i915_private *dev_priv = dev->dev_private;
350 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
351 } else
352 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100353}
354
Keith Packarde4b36692009-06-05 19:22:17 -0700355static const intel_limit_t intel_limits_i8xx_dvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800356 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
357 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
358 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
359 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
360 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
361 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
362 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
363 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
364 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
365 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800366 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700367};
368
369static const intel_limit_t intel_limits_i8xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800370 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
371 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
372 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
373 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
374 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
375 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
376 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
377 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
378 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
379 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800380 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700381};
382
383static const intel_limit_t intel_limits_i9xx_sdvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800384 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
385 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
386 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
387 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
388 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
389 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
390 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
391 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
392 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
393 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800394 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700395};
396
397static const intel_limit_t intel_limits_i9xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800398 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
399 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
400 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
401 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
402 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
403 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
404 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
405 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
406 /* The single-channel range is 25-112Mhz, and dual-channel
407 * is 80-224Mhz. Prefer single channel as much as possible.
408 */
409 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
410 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800411 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700412};
413
Ma Ling044c7c42009-03-18 20:13:23 +0800414 /* below parameter and function is for G4X Chipset Family*/
Keith Packarde4b36692009-06-05 19:22:17 -0700415static const intel_limit_t intel_limits_g4x_sdvo = {
Ma Ling044c7c42009-03-18 20:13:23 +0800416 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
417 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
418 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
419 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
420 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
421 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
422 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
423 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
424 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
425 .p2_slow = G4X_P2_SDVO_SLOW,
426 .p2_fast = G4X_P2_SDVO_FAST
427 },
Ma Lingd4906092009-03-18 20:13:27 +0800428 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700429};
430
431static const intel_limit_t intel_limits_g4x_hdmi = {
Ma Ling044c7c42009-03-18 20:13:23 +0800432 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
433 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
434 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
435 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
436 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
437 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
438 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
439 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
440 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
441 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
442 .p2_fast = G4X_P2_HDMI_DAC_FAST
443 },
Ma Lingd4906092009-03-18 20:13:27 +0800444 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700445};
446
447static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800448 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
449 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
450 .vco = { .min = G4X_VCO_MIN,
451 .max = G4X_VCO_MAX },
452 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
453 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
454 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
455 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
456 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
457 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
458 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
459 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
460 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
461 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
462 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
463 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
464 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
465 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
466 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
467 },
Ma Lingd4906092009-03-18 20:13:27 +0800468 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700469};
470
471static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800472 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
473 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
474 .vco = { .min = G4X_VCO_MIN,
475 .max = G4X_VCO_MAX },
476 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
477 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
478 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
479 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
480 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
481 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
482 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
483 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
484 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
485 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
486 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
487 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
488 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
489 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
490 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
491 },
Ma Lingd4906092009-03-18 20:13:27 +0800492 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700493};
494
495static const intel_limit_t intel_limits_g4x_display_port = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700496 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
497 .max = G4X_DOT_DISPLAY_PORT_MAX },
498 .vco = { .min = G4X_VCO_MIN,
499 .max = G4X_VCO_MAX},
500 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
501 .max = G4X_N_DISPLAY_PORT_MAX },
502 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
503 .max = G4X_M_DISPLAY_PORT_MAX },
504 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
505 .max = G4X_M1_DISPLAY_PORT_MAX },
506 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
507 .max = G4X_M2_DISPLAY_PORT_MAX },
508 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
509 .max = G4X_P_DISPLAY_PORT_MAX },
510 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
511 .max = G4X_P1_DISPLAY_PORT_MAX},
512 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
513 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
514 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
515 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700516};
517
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500518static const intel_limit_t intel_limits_pineview_sdvo = {
Shaohua Li21778322009-02-23 15:19:16 +0800519 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500520 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
521 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
522 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
523 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
524 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800525 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
526 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
527 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
528 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Shaohua Li61157072009-04-03 15:24:43 +0800529 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700530};
531
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500532static const intel_limit_t intel_limits_pineview_lvds = {
Shaohua Li21778322009-02-23 15:19:16 +0800533 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500534 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
535 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
536 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
537 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
538 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
539 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800540 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500541 /* Pineview only supports single-channel mode. */
Shaohua Li21778322009-02-23 15:19:16 +0800542 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
543 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
Shaohua Li61157072009-04-03 15:24:43 +0800544 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700545};
546
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800547static const intel_limit_t intel_limits_ironlake_dac = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500548 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
549 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800550 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
551 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500552 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
553 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800554 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
555 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500556 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800557 .p2_slow = IRONLAKE_DAC_P2_SLOW,
558 .p2_fast = IRONLAKE_DAC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800559 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700560};
561
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562static const intel_limit_t intel_limits_ironlake_single_lvds = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500563 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
564 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800565 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
566 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500567 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
568 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800569 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
570 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500571 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800572 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
573 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
574 .find_pll = intel_g4x_find_best_PLL,
575};
576
577static const intel_limit_t intel_limits_ironlake_dual_lvds = {
578 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
579 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
580 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
581 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
582 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
583 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
584 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
585 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
586 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
587 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
588 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
589 .find_pll = intel_g4x_find_best_PLL,
590};
591
592static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
593 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
594 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
595 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
596 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
597 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
598 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
599 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
600 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
601 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
602 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
603 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
604 .find_pll = intel_g4x_find_best_PLL,
605};
606
607static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
608 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
609 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
610 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
611 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
612 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
613 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
614 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
615 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
616 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
617 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
618 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800619 .find_pll = intel_g4x_find_best_PLL,
620};
621
622static const intel_limit_t intel_limits_ironlake_display_port = {
623 .dot = { .min = IRONLAKE_DOT_MIN,
624 .max = IRONLAKE_DOT_MAX },
625 .vco = { .min = IRONLAKE_VCO_MIN,
626 .max = IRONLAKE_VCO_MAX},
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800627 .n = { .min = IRONLAKE_DP_N_MIN,
628 .max = IRONLAKE_DP_N_MAX },
629 .m = { .min = IRONLAKE_DP_M_MIN,
630 .max = IRONLAKE_DP_M_MAX },
Zhao Yakui45476682009-12-31 16:06:04 +0800631 .m1 = { .min = IRONLAKE_M1_MIN,
632 .max = IRONLAKE_M1_MAX },
633 .m2 = { .min = IRONLAKE_M2_MIN,
634 .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800635 .p = { .min = IRONLAKE_DP_P_MIN,
636 .max = IRONLAKE_DP_P_MAX },
637 .p1 = { .min = IRONLAKE_DP_P1_MIN,
638 .max = IRONLAKE_DP_P1_MAX},
639 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
640 .p2_slow = IRONLAKE_DP_P2_SLOW,
641 .p2_fast = IRONLAKE_DP_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800642 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800643};
644
Chris Wilson1b894b52010-12-14 20:04:54 +0000645static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
646 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800647{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800648 struct drm_device *dev = crtc->dev;
649 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800650 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800651
652 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800653 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
654 LVDS_CLKB_POWER_UP) {
655 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000656 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800657 limit = &intel_limits_ironlake_dual_lvds_100m;
658 else
659 limit = &intel_limits_ironlake_dual_lvds;
660 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000661 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800662 limit = &intel_limits_ironlake_single_lvds_100m;
663 else
664 limit = &intel_limits_ironlake_single_lvds;
665 }
666 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800667 HAS_eDP)
668 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800669 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800670 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800671
672 return limit;
673}
674
Ma Ling044c7c42009-03-18 20:13:23 +0800675static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
676{
677 struct drm_device *dev = crtc->dev;
678 struct drm_i915_private *dev_priv = dev->dev_private;
679 const intel_limit_t *limit;
680
681 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
682 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
683 LVDS_CLKB_POWER_UP)
684 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700685 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800686 else
687 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700688 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800689 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
690 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700691 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800692 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700693 limit = &intel_limits_g4x_sdvo;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700694 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700695 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800696 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700697 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800698
699 return limit;
700}
701
Chris Wilson1b894b52010-12-14 20:04:54 +0000702static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800703{
704 struct drm_device *dev = crtc->dev;
705 const intel_limit_t *limit;
706
Eric Anholtbad720f2009-10-22 16:11:14 -0700707 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000708 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800709 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800710 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500711 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800712 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500713 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800714 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500715 limit = &intel_limits_pineview_sdvo;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100716 } else if (!IS_GEN2(dev)) {
717 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
718 limit = &intel_limits_i9xx_lvds;
719 else
720 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800721 } else {
722 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700723 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800724 else
Keith Packarde4b36692009-06-05 19:22:17 -0700725 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800726 }
727 return limit;
728}
729
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500730/* m1 is reserved as 0 in Pineview, n is a ring counter */
731static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800732{
Shaohua Li21778322009-02-23 15:19:16 +0800733 clock->m = clock->m2 + 2;
734 clock->p = clock->p1 * clock->p2;
735 clock->vco = refclk * clock->m / clock->n;
736 clock->dot = clock->vco / clock->p;
737}
738
739static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
740{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500741 if (IS_PINEVIEW(dev)) {
742 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800743 return;
744 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800745 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
746 clock->p = clock->p1 * clock->p2;
747 clock->vco = refclk * clock->m / (clock->n + 2);
748 clock->dot = clock->vco / clock->p;
749}
750
Jesse Barnes79e53942008-11-07 14:24:08 -0800751/**
752 * Returns whether any output on the specified pipe is of the specified type
753 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100754bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800755{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100756 struct drm_device *dev = crtc->dev;
757 struct drm_mode_config *mode_config = &dev->mode_config;
758 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800759
Chris Wilson4ef69c72010-09-09 15:14:28 +0100760 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
761 if (encoder->base.crtc == crtc && encoder->type == type)
762 return true;
763
764 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800765}
766
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800767#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800768/**
769 * Returns whether the given set of divisors are valid for a given refclk with
770 * the given connectors.
771 */
772
Chris Wilson1b894b52010-12-14 20:04:54 +0000773static bool intel_PLL_is_valid(struct drm_device *dev,
774 const intel_limit_t *limit,
775 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800776{
Jesse Barnes79e53942008-11-07 14:24:08 -0800777 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
778 INTELPllInvalid ("p1 out of range\n");
779 if (clock->p < limit->p.min || limit->p.max < clock->p)
780 INTELPllInvalid ("p out of range\n");
781 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
782 INTELPllInvalid ("m2 out of range\n");
783 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
784 INTELPllInvalid ("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500785 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800786 INTELPllInvalid ("m1 <= m2\n");
787 if (clock->m < limit->m.min || limit->m.max < clock->m)
788 INTELPllInvalid ("m out of range\n");
789 if (clock->n < limit->n.min || limit->n.max < clock->n)
790 INTELPllInvalid ("n out of range\n");
791 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
792 INTELPllInvalid ("vco out of range\n");
793 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
794 * connector, etc., rather than just a single range.
795 */
796 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
797 INTELPllInvalid ("dot out of range\n");
798
799 return true;
800}
801
Ma Lingd4906092009-03-18 20:13:27 +0800802static bool
803intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
804 int target, int refclk, intel_clock_t *best_clock)
805
Jesse Barnes79e53942008-11-07 14:24:08 -0800806{
807 struct drm_device *dev = crtc->dev;
808 struct drm_i915_private *dev_priv = dev->dev_private;
809 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800810 int err = target;
811
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200812 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800813 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800814 /*
815 * For LVDS, if the panel is on, just rely on its current
816 * settings for dual-channel. We haven't figured out how to
817 * reliably set up different single/dual channel state, if we
818 * even can.
819 */
820 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
821 LVDS_CLKB_POWER_UP)
822 clock.p2 = limit->p2.p2_fast;
823 else
824 clock.p2 = limit->p2.p2_slow;
825 } else {
826 if (target < limit->p2.dot_limit)
827 clock.p2 = limit->p2.p2_slow;
828 else
829 clock.p2 = limit->p2.p2_fast;
830 }
831
832 memset (best_clock, 0, sizeof (*best_clock));
833
Zhao Yakui42158662009-11-20 11:24:18 +0800834 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
835 clock.m1++) {
836 for (clock.m2 = limit->m2.min;
837 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500838 /* m1 is always 0 in Pineview */
839 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800840 break;
841 for (clock.n = limit->n.min;
842 clock.n <= limit->n.max; clock.n++) {
843 for (clock.p1 = limit->p1.min;
844 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800845 int this_err;
846
Shaohua Li21778322009-02-23 15:19:16 +0800847 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000848 if (!intel_PLL_is_valid(dev, limit,
849 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800850 continue;
851
852 this_err = abs(clock.dot - target);
853 if (this_err < err) {
854 *best_clock = clock;
855 err = this_err;
856 }
857 }
858 }
859 }
860 }
861
862 return (err != target);
863}
864
Ma Lingd4906092009-03-18 20:13:27 +0800865static bool
866intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
867 int target, int refclk, intel_clock_t *best_clock)
868{
869 struct drm_device *dev = crtc->dev;
870 struct drm_i915_private *dev_priv = dev->dev_private;
871 intel_clock_t clock;
872 int max_n;
873 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400874 /* approximately equals target * 0.00585 */
875 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800876 found = false;
877
878 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800879 int lvds_reg;
880
Eric Anholtc619eed2010-01-28 16:45:52 -0800881 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800882 lvds_reg = PCH_LVDS;
883 else
884 lvds_reg = LVDS;
885 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800886 LVDS_CLKB_POWER_UP)
887 clock.p2 = limit->p2.p2_fast;
888 else
889 clock.p2 = limit->p2.p2_slow;
890 } else {
891 if (target < limit->p2.dot_limit)
892 clock.p2 = limit->p2.p2_slow;
893 else
894 clock.p2 = limit->p2.p2_fast;
895 }
896
897 memset(best_clock, 0, sizeof(*best_clock));
898 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200899 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800900 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200901 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800902 for (clock.m1 = limit->m1.max;
903 clock.m1 >= limit->m1.min; clock.m1--) {
904 for (clock.m2 = limit->m2.max;
905 clock.m2 >= limit->m2.min; clock.m2--) {
906 for (clock.p1 = limit->p1.max;
907 clock.p1 >= limit->p1.min; clock.p1--) {
908 int this_err;
909
Shaohua Li21778322009-02-23 15:19:16 +0800910 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000911 if (!intel_PLL_is_valid(dev, limit,
912 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800913 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000914
915 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800916 if (this_err < err_most) {
917 *best_clock = clock;
918 err_most = this_err;
919 max_n = clock.n;
920 found = true;
921 }
922 }
923 }
924 }
925 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800926 return found;
927}
Ma Lingd4906092009-03-18 20:13:27 +0800928
Zhenyu Wang2c072452009-06-05 15:38:42 +0800929static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500930intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
931 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800932{
933 struct drm_device *dev = crtc->dev;
934 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800935
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800936 if (target < 200000) {
937 clock.n = 1;
938 clock.p1 = 2;
939 clock.p2 = 10;
940 clock.m1 = 12;
941 clock.m2 = 9;
942 } else {
943 clock.n = 2;
944 clock.p1 = 1;
945 clock.p2 = 10;
946 clock.m1 = 14;
947 clock.m2 = 8;
948 }
949 intel_clock(dev, refclk, &clock);
950 memcpy(best_clock, &clock, sizeof(intel_clock_t));
951 return true;
952}
953
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700954/* DisplayPort has only two frequencies, 162MHz and 270MHz */
955static bool
956intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
957 int target, int refclk, intel_clock_t *best_clock)
958{
Chris Wilson5eddb702010-09-11 13:48:45 +0100959 intel_clock_t clock;
960 if (target < 200000) {
961 clock.p1 = 2;
962 clock.p2 = 10;
963 clock.n = 2;
964 clock.m1 = 23;
965 clock.m2 = 8;
966 } else {
967 clock.p1 = 1;
968 clock.p2 = 10;
969 clock.n = 1;
970 clock.m1 = 14;
971 clock.m2 = 2;
972 }
973 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
974 clock.p = (clock.p1 * clock.p2);
975 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
976 clock.vco = 0;
977 memcpy(best_clock, &clock, sizeof(intel_clock_t));
978 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700979}
980
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700981/**
982 * intel_wait_for_vblank - wait for vblank on a given pipe
983 * @dev: drm device
984 * @pipe: pipe to wait for
985 *
986 * Wait for vblank to occur on a given pipe. Needed for various bits of
987 * mode setting code.
988 */
989void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800990{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700991 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800992 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700993
Chris Wilson300387c2010-09-05 20:25:43 +0100994 /* Clear existing vblank status. Note this will clear any other
995 * sticky status fields as well.
996 *
997 * This races with i915_driver_irq_handler() with the result
998 * that either function could miss a vblank event. Here it is not
999 * fatal, as we will either wait upon the next vblank interrupt or
1000 * timeout. Generally speaking intel_wait_for_vblank() is only
1001 * called during modeset at which time the GPU should be idle and
1002 * should *not* be performing page flips and thus not waiting on
1003 * vblanks...
1004 * Currently, the result of us stealing a vblank from the irq
1005 * handler is that a single frame will be skipped during swapbuffers.
1006 */
1007 I915_WRITE(pipestat_reg,
1008 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
1009
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001010 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +01001011 if (wait_for(I915_READ(pipestat_reg) &
1012 PIPE_VBLANK_INTERRUPT_STATUS,
1013 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001014 DRM_DEBUG_KMS("vblank wait timed out\n");
1015}
1016
Keith Packardab7ad7f2010-10-03 00:33:06 -07001017/*
1018 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001019 * @dev: drm device
1020 * @pipe: pipe to wait for
1021 *
1022 * After disabling a pipe, we can't wait for vblank in the usual way,
1023 * spinning on the vblank interrupt status bit, since we won't actually
1024 * see an interrupt when the pipe is disabled.
1025 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001026 * On Gen4 and above:
1027 * wait for the pipe register state bit to turn off
1028 *
1029 * Otherwise:
1030 * wait for the display line value to settle (it usually
1031 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001032 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001033 */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001034void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001035{
1036 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001037
Keith Packardab7ad7f2010-10-03 00:33:06 -07001038 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +01001039 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001040
Keith Packardab7ad7f2010-10-03 00:33:06 -07001041 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001042 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1043 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -07001044 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1045 } else {
1046 u32 last_line;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001047 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001048 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1049
1050 /* Wait for the display line to settle */
1051 do {
Chris Wilson58e10eb2010-10-03 10:56:11 +01001052 last_line = I915_READ(reg) & DSL_LINEMASK;
Keith Packardab7ad7f2010-10-03 00:33:06 -07001053 mdelay(5);
Chris Wilson58e10eb2010-10-03 10:56:11 +01001054 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -07001055 time_after(timeout, jiffies));
1056 if (time_after(jiffies, timeout))
1057 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1058 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001059}
1060
Jesse Barnesb24e7172011-01-04 15:09:30 -08001061static const char *state_string(bool enabled)
1062{
1063 return enabled ? "on" : "off";
1064}
1065
1066/* Only for pre-ILK configs */
1067static void assert_pll(struct drm_i915_private *dev_priv,
1068 enum pipe pipe, bool state)
1069{
1070 int reg;
1071 u32 val;
1072 bool cur_state;
1073
1074 reg = DPLL(pipe);
1075 val = I915_READ(reg);
1076 cur_state = !!(val & DPLL_VCO_ENABLE);
1077 WARN(cur_state != state,
1078 "PLL state assertion failure (expected %s, current %s)\n",
1079 state_string(state), state_string(cur_state));
1080}
1081#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1082#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1083
Jesse Barnes040484a2011-01-03 12:14:26 -08001084/* For ILK+ */
1085static void assert_pch_pll(struct drm_i915_private *dev_priv,
1086 enum pipe pipe, bool state)
1087{
1088 int reg;
1089 u32 val;
1090 bool cur_state;
1091
1092 reg = PCH_DPLL(pipe);
1093 val = I915_READ(reg);
1094 cur_state = !!(val & DPLL_VCO_ENABLE);
1095 WARN(cur_state != state,
1096 "PCH PLL state assertion failure (expected %s, current %s)\n",
1097 state_string(state), state_string(cur_state));
1098}
1099#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
1100#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)
1101
1102static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1103 enum pipe pipe, bool state)
1104{
1105 int reg;
1106 u32 val;
1107 bool cur_state;
1108
1109 reg = FDI_TX_CTL(pipe);
1110 val = I915_READ(reg);
1111 cur_state = !!(val & FDI_TX_ENABLE);
1112 WARN(cur_state != state,
1113 "FDI TX state assertion failure (expected %s, current %s)\n",
1114 state_string(state), state_string(cur_state));
1115}
1116#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1117#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1118
1119static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1120 enum pipe pipe, bool state)
1121{
1122 int reg;
1123 u32 val;
1124 bool cur_state;
1125
1126 reg = FDI_RX_CTL(pipe);
1127 val = I915_READ(reg);
1128 cur_state = !!(val & FDI_RX_ENABLE);
1129 WARN(cur_state != state,
1130 "FDI RX state assertion failure (expected %s, current %s)\n",
1131 state_string(state), state_string(cur_state));
1132}
1133#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1134#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1135
1136static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1137 enum pipe pipe)
1138{
1139 int reg;
1140 u32 val;
1141
1142 /* ILK FDI PLL is always enabled */
1143 if (dev_priv->info->gen == 5)
1144 return;
1145
1146 reg = FDI_TX_CTL(pipe);
1147 val = I915_READ(reg);
1148 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1149}
1150
1151static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1152 enum pipe pipe)
1153{
1154 int reg;
1155 u32 val;
1156
1157 reg = FDI_RX_CTL(pipe);
1158 val = I915_READ(reg);
1159 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1160}
1161
Jesse Barnesea0760c2011-01-04 15:09:32 -08001162static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1163 enum pipe pipe)
1164{
1165 int pp_reg, lvds_reg;
1166 u32 val;
1167 enum pipe panel_pipe = PIPE_A;
1168 bool locked = locked;
1169
1170 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1171 pp_reg = PCH_PP_CONTROL;
1172 lvds_reg = PCH_LVDS;
1173 } else {
1174 pp_reg = PP_CONTROL;
1175 lvds_reg = LVDS;
1176 }
1177
1178 val = I915_READ(pp_reg);
1179 if (!(val & PANEL_POWER_ON) ||
1180 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1181 locked = false;
1182
1183 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1184 panel_pipe = PIPE_B;
1185
1186 WARN(panel_pipe == pipe && locked,
1187 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001188 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001189}
1190
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001191static void assert_pipe(struct drm_i915_private *dev_priv,
1192 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001193{
1194 int reg;
1195 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001196 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001197
1198 reg = PIPECONF(pipe);
1199 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001200 cur_state = !!(val & PIPECONF_ENABLE);
1201 WARN(cur_state != state,
1202 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001203 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001204}
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001205#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1206#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001207
1208static void assert_plane_enabled(struct drm_i915_private *dev_priv,
1209 enum plane plane)
1210{
1211 int reg;
1212 u32 val;
1213
1214 reg = DSPCNTR(plane);
1215 val = I915_READ(reg);
1216 WARN(!(val & DISPLAY_PLANE_ENABLE),
1217 "plane %c assertion failure, should be active but is disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001218 plane_name(plane));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001219}
1220
1221static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1222 enum pipe pipe)
1223{
1224 int reg, i;
1225 u32 val;
1226 int cur_pipe;
1227
Jesse Barnes19ec1352011-02-02 12:28:02 -08001228 /* Planes are fixed to pipes on ILK+ */
1229 if (HAS_PCH_SPLIT(dev_priv->dev))
1230 return;
1231
Jesse Barnesb24e7172011-01-04 15:09:30 -08001232 /* Need to check both planes against the pipe */
1233 for (i = 0; i < 2; i++) {
1234 reg = DSPCNTR(i);
1235 val = I915_READ(reg);
1236 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1237 DISPPLANE_SEL_PIPE_SHIFT;
1238 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001239 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1240 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001241 }
1242}
1243
Jesse Barnes92f25842011-01-04 15:09:34 -08001244static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1245{
1246 u32 val;
1247 bool enabled;
1248
1249 val = I915_READ(PCH_DREF_CONTROL);
1250 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1251 DREF_SUPERSPREAD_SOURCE_MASK));
1252 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1253}
1254
1255static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1256 enum pipe pipe)
1257{
1258 int reg;
1259 u32 val;
1260 bool enabled;
1261
1262 reg = TRANSCONF(pipe);
1263 val = I915_READ(reg);
1264 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001265 WARN(enabled,
1266 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1267 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001268}
1269
Jesse Barnes291906f2011-02-02 12:28:03 -08001270static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
1271 enum pipe pipe, int reg)
1272{
1273 u32 val;
1274 u32 sel_pipe;
1275
1276 val = I915_READ(reg);
1277 sel_pipe = (val & DP_PIPEB_SELECT) >> 30;
1278 WARN((val & DP_PORT_EN) && sel_pipe == pipe,
1279 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001280 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001281}
1282
1283static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1284 enum pipe pipe, int reg)
1285{
1286 u32 val;
1287 u32 sel_pipe;
1288
1289 val = I915_READ(reg);
1290 sel_pipe = (val & TRANSCODER_B) >> 30;
1291 WARN((val & PORT_ENABLE) && sel_pipe == pipe,
1292 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001293 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001294}
1295
1296static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1297 enum pipe pipe)
1298{
1299 int reg;
1300 u32 val;
1301 u32 sel_pipe;
1302
1303 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B);
1304 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C);
1305 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D);
1306
1307 reg = PCH_ADPA;
1308 val = I915_READ(reg);
1309 sel_pipe = (val & ADPA_TRANS_B_SELECT) >> 30;
1310 WARN(sel_pipe == pipe && (val & ADPA_DAC_ENABLE),
1311 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001312 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001313
1314 reg = PCH_LVDS;
1315 val = I915_READ(reg);
1316 sel_pipe = (val & LVDS_PIPEB_SELECT) >> 30;
1317 WARN(sel_pipe == pipe && (val & LVDS_PORT_EN),
1318 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001319 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001320
1321 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1322 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1323 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1324}
1325
Jesse Barnesb24e7172011-01-04 15:09:30 -08001326/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001327 * intel_enable_pll - enable a PLL
1328 * @dev_priv: i915 private structure
1329 * @pipe: pipe PLL to enable
1330 *
1331 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1332 * make sure the PLL reg is writable first though, since the panel write
1333 * protect mechanism may be enabled.
1334 *
1335 * Note! This is for pre-ILK only.
1336 */
1337static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1338{
1339 int reg;
1340 u32 val;
1341
1342 /* No really, not for ILK+ */
1343 BUG_ON(dev_priv->info->gen >= 5);
1344
1345 /* PLL is protected by panel, make sure we can write it */
1346 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1347 assert_panel_unlocked(dev_priv, pipe);
1348
1349 reg = DPLL(pipe);
1350 val = I915_READ(reg);
1351 val |= DPLL_VCO_ENABLE;
1352
1353 /* We do this three times for luck */
1354 I915_WRITE(reg, val);
1355 POSTING_READ(reg);
1356 udelay(150); /* wait for warmup */
1357 I915_WRITE(reg, val);
1358 POSTING_READ(reg);
1359 udelay(150); /* wait for warmup */
1360 I915_WRITE(reg, val);
1361 POSTING_READ(reg);
1362 udelay(150); /* wait for warmup */
1363}
1364
1365/**
1366 * intel_disable_pll - disable a PLL
1367 * @dev_priv: i915 private structure
1368 * @pipe: pipe PLL to disable
1369 *
1370 * Disable the PLL for @pipe, making sure the pipe is off first.
1371 *
1372 * Note! This is for pre-ILK only.
1373 */
1374static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1375{
1376 int reg;
1377 u32 val;
1378
1379 /* Don't disable pipe A or pipe A PLLs if needed */
1380 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1381 return;
1382
1383 /* Make sure the pipe isn't still relying on us */
1384 assert_pipe_disabled(dev_priv, pipe);
1385
1386 reg = DPLL(pipe);
1387 val = I915_READ(reg);
1388 val &= ~DPLL_VCO_ENABLE;
1389 I915_WRITE(reg, val);
1390 POSTING_READ(reg);
1391}
1392
1393/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001394 * intel_enable_pch_pll - enable PCH PLL
1395 * @dev_priv: i915 private structure
1396 * @pipe: pipe PLL to enable
1397 *
1398 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1399 * drives the transcoder clock.
1400 */
1401static void intel_enable_pch_pll(struct drm_i915_private *dev_priv,
1402 enum pipe pipe)
1403{
1404 int reg;
1405 u32 val;
1406
1407 /* PCH only available on ILK+ */
1408 BUG_ON(dev_priv->info->gen < 5);
1409
1410 /* PCH refclock must be enabled first */
1411 assert_pch_refclk_enabled(dev_priv);
1412
1413 reg = PCH_DPLL(pipe);
1414 val = I915_READ(reg);
1415 val |= DPLL_VCO_ENABLE;
1416 I915_WRITE(reg, val);
1417 POSTING_READ(reg);
1418 udelay(200);
1419}
1420
1421static void intel_disable_pch_pll(struct drm_i915_private *dev_priv,
1422 enum pipe pipe)
1423{
1424 int reg;
1425 u32 val;
1426
1427 /* PCH only available on ILK+ */
1428 BUG_ON(dev_priv->info->gen < 5);
1429
1430 /* Make sure transcoder isn't still depending on us */
1431 assert_transcoder_disabled(dev_priv, pipe);
1432
1433 reg = PCH_DPLL(pipe);
1434 val = I915_READ(reg);
1435 val &= ~DPLL_VCO_ENABLE;
1436 I915_WRITE(reg, val);
1437 POSTING_READ(reg);
1438 udelay(200);
1439}
1440
Jesse Barnes040484a2011-01-03 12:14:26 -08001441static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1442 enum pipe pipe)
1443{
1444 int reg;
1445 u32 val;
1446
1447 /* PCH only available on ILK+ */
1448 BUG_ON(dev_priv->info->gen < 5);
1449
1450 /* Make sure PCH DPLL is enabled */
1451 assert_pch_pll_enabled(dev_priv, pipe);
1452
1453 /* FDI must be feeding us bits for PCH ports */
1454 assert_fdi_tx_enabled(dev_priv, pipe);
1455 assert_fdi_rx_enabled(dev_priv, pipe);
1456
1457 reg = TRANSCONF(pipe);
1458 val = I915_READ(reg);
1459 /*
1460 * make the BPC in transcoder be consistent with
1461 * that in pipeconf reg.
1462 */
1463 val &= ~PIPE_BPC_MASK;
1464 val |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
1465 I915_WRITE(reg, val | TRANS_ENABLE);
1466 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1467 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1468}
1469
1470static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1471 enum pipe pipe)
1472{
1473 int reg;
1474 u32 val;
1475
1476 /* FDI relies on the transcoder */
1477 assert_fdi_tx_disabled(dev_priv, pipe);
1478 assert_fdi_rx_disabled(dev_priv, pipe);
1479
Jesse Barnes291906f2011-02-02 12:28:03 -08001480 /* Ports must be off as well */
1481 assert_pch_ports_disabled(dev_priv, pipe);
1482
Jesse Barnes040484a2011-01-03 12:14:26 -08001483 reg = TRANSCONF(pipe);
1484 val = I915_READ(reg);
1485 val &= ~TRANS_ENABLE;
1486 I915_WRITE(reg, val);
1487 /* wait for PCH transcoder off, transcoder state */
1488 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1489 DRM_ERROR("failed to disable transcoder\n");
1490}
1491
Jesse Barnes92f25842011-01-04 15:09:34 -08001492/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001493 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001494 * @dev_priv: i915 private structure
1495 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001496 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001497 *
1498 * Enable @pipe, making sure that various hardware specific requirements
1499 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1500 *
1501 * @pipe should be %PIPE_A or %PIPE_B.
1502 *
1503 * Will wait until the pipe is actually running (i.e. first vblank) before
1504 * returning.
1505 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001506static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1507 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001508{
1509 int reg;
1510 u32 val;
1511
1512 /*
1513 * A pipe without a PLL won't actually be able to drive bits from
1514 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1515 * need the check.
1516 */
1517 if (!HAS_PCH_SPLIT(dev_priv->dev))
1518 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001519 else {
1520 if (pch_port) {
1521 /* if driving the PCH, we need FDI enabled */
1522 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1523 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1524 }
1525 /* FIXME: assert CPU port conditions for SNB+ */
1526 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001527
1528 reg = PIPECONF(pipe);
1529 val = I915_READ(reg);
1530 val |= PIPECONF_ENABLE;
1531 I915_WRITE(reg, val);
1532 POSTING_READ(reg);
1533 intel_wait_for_vblank(dev_priv->dev, pipe);
1534}
1535
1536/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001537 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001538 * @dev_priv: i915 private structure
1539 * @pipe: pipe to disable
1540 *
1541 * Disable @pipe, making sure that various hardware specific requirements
1542 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1543 *
1544 * @pipe should be %PIPE_A or %PIPE_B.
1545 *
1546 * Will wait until the pipe has shut down before returning.
1547 */
1548static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1549 enum pipe pipe)
1550{
1551 int reg;
1552 u32 val;
1553
1554 /*
1555 * Make sure planes won't keep trying to pump pixels to us,
1556 * or we might hang the display.
1557 */
1558 assert_planes_disabled(dev_priv, pipe);
1559
1560 /* Don't disable pipe A or pipe A PLLs if needed */
1561 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1562 return;
1563
1564 reg = PIPECONF(pipe);
1565 val = I915_READ(reg);
1566 val &= ~PIPECONF_ENABLE;
1567 I915_WRITE(reg, val);
1568 POSTING_READ(reg);
1569 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1570}
1571
1572/**
1573 * intel_enable_plane - enable a display plane on a given pipe
1574 * @dev_priv: i915 private structure
1575 * @plane: plane to enable
1576 * @pipe: pipe being fed
1577 *
1578 * Enable @plane on @pipe, making sure that @pipe is running first.
1579 */
1580static void intel_enable_plane(struct drm_i915_private *dev_priv,
1581 enum plane plane, enum pipe pipe)
1582{
1583 int reg;
1584 u32 val;
1585
1586 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1587 assert_pipe_enabled(dev_priv, pipe);
1588
1589 reg = DSPCNTR(plane);
1590 val = I915_READ(reg);
1591 val |= DISPLAY_PLANE_ENABLE;
1592 I915_WRITE(reg, val);
1593 POSTING_READ(reg);
1594 intel_wait_for_vblank(dev_priv->dev, pipe);
1595}
1596
1597/*
1598 * Plane regs are double buffered, going from enabled->disabled needs a
1599 * trigger in order to latch. The display address reg provides this.
1600 */
1601static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1602 enum plane plane)
1603{
1604 u32 reg = DSPADDR(plane);
1605 I915_WRITE(reg, I915_READ(reg));
1606}
1607
1608/**
1609 * intel_disable_plane - disable a display plane
1610 * @dev_priv: i915 private structure
1611 * @plane: plane to disable
1612 * @pipe: pipe consuming the data
1613 *
1614 * Disable @plane; should be an independent operation.
1615 */
1616static void intel_disable_plane(struct drm_i915_private *dev_priv,
1617 enum plane plane, enum pipe pipe)
1618{
1619 int reg;
1620 u32 val;
1621
1622 reg = DSPCNTR(plane);
1623 val = I915_READ(reg);
1624 val &= ~DISPLAY_PLANE_ENABLE;
1625 I915_WRITE(reg, val);
1626 POSTING_READ(reg);
1627 intel_flush_display_plane(dev_priv, plane);
1628 intel_wait_for_vblank(dev_priv->dev, pipe);
1629}
1630
Jesse Barnes80824002009-09-10 15:28:06 -07001631static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1632{
1633 struct drm_device *dev = crtc->dev;
1634 struct drm_i915_private *dev_priv = dev->dev_private;
1635 struct drm_framebuffer *fb = crtc->fb;
1636 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001637 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes80824002009-09-10 15:28:06 -07001638 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1639 int plane, i;
1640 u32 fbc_ctl, fbc_ctl2;
1641
Chris Wilsonbed4a672010-09-11 10:47:47 +01001642 if (fb->pitch == dev_priv->cfb_pitch &&
Chris Wilson05394f32010-11-08 19:18:58 +00001643 obj->fence_reg == dev_priv->cfb_fence &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001644 intel_crtc->plane == dev_priv->cfb_plane &&
1645 I915_READ(FBC_CONTROL) & FBC_CTL_EN)
1646 return;
1647
1648 i8xx_disable_fbc(dev);
1649
Jesse Barnes80824002009-09-10 15:28:06 -07001650 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1651
1652 if (fb->pitch < dev_priv->cfb_pitch)
1653 dev_priv->cfb_pitch = fb->pitch;
1654
1655 /* FBC_CTL wants 64B units */
1656 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
Chris Wilson05394f32010-11-08 19:18:58 +00001657 dev_priv->cfb_fence = obj->fence_reg;
Jesse Barnes80824002009-09-10 15:28:06 -07001658 dev_priv->cfb_plane = intel_crtc->plane;
1659 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1660
1661 /* Clear old tags */
1662 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1663 I915_WRITE(FBC_TAG + (i * 4), 0);
1664
1665 /* Set it up... */
1666 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
Chris Wilson05394f32010-11-08 19:18:58 +00001667 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes80824002009-09-10 15:28:06 -07001668 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1669 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1670 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1671
1672 /* enable it... */
1673 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001674 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001675 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Jesse Barnes80824002009-09-10 15:28:06 -07001676 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1677 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
Chris Wilson05394f32010-11-08 19:18:58 +00001678 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes80824002009-09-10 15:28:06 -07001679 fbc_ctl |= dev_priv->cfb_fence;
1680 I915_WRITE(FBC_CONTROL, fbc_ctl);
1681
Zhao Yakui28c97732009-10-09 11:39:41 +08001682 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
Chris Wilson5eddb702010-09-11 13:48:45 +01001683 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
Jesse Barnes80824002009-09-10 15:28:06 -07001684}
1685
1686void i8xx_disable_fbc(struct drm_device *dev)
1687{
1688 struct drm_i915_private *dev_priv = dev->dev_private;
1689 u32 fbc_ctl;
1690
1691 /* Disable compression */
1692 fbc_ctl = I915_READ(FBC_CONTROL);
Chris Wilsona5cad622010-09-22 13:15:10 +01001693 if ((fbc_ctl & FBC_CTL_EN) == 0)
1694 return;
1695
Jesse Barnes80824002009-09-10 15:28:06 -07001696 fbc_ctl &= ~FBC_CTL_EN;
1697 I915_WRITE(FBC_CONTROL, fbc_ctl);
1698
1699 /* Wait for compressing bit to clear */
Chris Wilson481b6af2010-08-23 17:43:35 +01001700 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
Chris Wilson913d8d12010-08-07 11:01:35 +01001701 DRM_DEBUG_KMS("FBC idle timed out\n");
1702 return;
Jesse Barnes9517a922010-05-21 09:40:45 -07001703 }
Jesse Barnes80824002009-09-10 15:28:06 -07001704
Zhao Yakui28c97732009-10-09 11:39:41 +08001705 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001706}
1707
Adam Jacksonee5382a2010-04-23 11:17:39 -04001708static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001709{
Jesse Barnes80824002009-09-10 15:28:06 -07001710 struct drm_i915_private *dev_priv = dev->dev_private;
1711
1712 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1713}
1714
Jesse Barnes74dff282009-09-14 15:39:40 -07001715static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1716{
1717 struct drm_device *dev = crtc->dev;
1718 struct drm_i915_private *dev_priv = dev->dev_private;
1719 struct drm_framebuffer *fb = crtc->fb;
1720 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001721 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes74dff282009-09-14 15:39:40 -07001722 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001723 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Jesse Barnes74dff282009-09-14 15:39:40 -07001724 unsigned long stall_watermark = 200;
1725 u32 dpfc_ctl;
1726
Chris Wilsonbed4a672010-09-11 10:47:47 +01001727 dpfc_ctl = I915_READ(DPFC_CONTROL);
1728 if (dpfc_ctl & DPFC_CTL_EN) {
1729 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
Chris Wilson05394f32010-11-08 19:18:58 +00001730 dev_priv->cfb_fence == obj->fence_reg &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001731 dev_priv->cfb_plane == intel_crtc->plane &&
1732 dev_priv->cfb_y == crtc->y)
1733 return;
1734
1735 I915_WRITE(DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1736 POSTING_READ(DPFC_CONTROL);
1737 intel_wait_for_vblank(dev, intel_crtc->pipe);
1738 }
1739
Jesse Barnes74dff282009-09-14 15:39:40 -07001740 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
Chris Wilson05394f32010-11-08 19:18:58 +00001741 dev_priv->cfb_fence = obj->fence_reg;
Jesse Barnes74dff282009-09-14 15:39:40 -07001742 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001743 dev_priv->cfb_y = crtc->y;
Jesse Barnes74dff282009-09-14 15:39:40 -07001744
1745 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
Chris Wilson05394f32010-11-08 19:18:58 +00001746 if (obj->tiling_mode != I915_TILING_NONE) {
Jesse Barnes74dff282009-09-14 15:39:40 -07001747 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1748 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1749 } else {
1750 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1751 }
1752
Jesse Barnes74dff282009-09-14 15:39:40 -07001753 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1754 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1755 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1756 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1757
1758 /* enable it... */
1759 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1760
Zhao Yakui28c97732009-10-09 11:39:41 +08001761 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001762}
1763
1764void g4x_disable_fbc(struct drm_device *dev)
1765{
1766 struct drm_i915_private *dev_priv = dev->dev_private;
1767 u32 dpfc_ctl;
1768
1769 /* Disable compression */
1770 dpfc_ctl = I915_READ(DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001771 if (dpfc_ctl & DPFC_CTL_EN) {
1772 dpfc_ctl &= ~DPFC_CTL_EN;
1773 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001774
Chris Wilsonbed4a672010-09-11 10:47:47 +01001775 DRM_DEBUG_KMS("disabled FBC\n");
1776 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001777}
1778
Adam Jacksonee5382a2010-04-23 11:17:39 -04001779static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001780{
Jesse Barnes74dff282009-09-14 15:39:40 -07001781 struct drm_i915_private *dev_priv = dev->dev_private;
1782
1783 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1784}
1785
Jesse Barnes4efe0702011-01-18 11:25:41 -08001786static void sandybridge_blit_fbc_update(struct drm_device *dev)
1787{
1788 struct drm_i915_private *dev_priv = dev->dev_private;
1789 u32 blt_ecoskpd;
1790
1791 /* Make sure blitter notifies FBC of writes */
1792 __gen6_force_wake_get(dev_priv);
1793 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
1794 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
1795 GEN6_BLITTER_LOCK_SHIFT;
1796 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1797 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
1798 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1799 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
1800 GEN6_BLITTER_LOCK_SHIFT);
1801 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1802 POSTING_READ(GEN6_BLITTER_ECOSKPD);
1803 __gen6_force_wake_put(dev_priv);
1804}
1805
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001806static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1807{
1808 struct drm_device *dev = crtc->dev;
1809 struct drm_i915_private *dev_priv = dev->dev_private;
1810 struct drm_framebuffer *fb = crtc->fb;
1811 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001812 struct drm_i915_gem_object *obj = intel_fb->obj;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001813 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001814 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001815 unsigned long stall_watermark = 200;
1816 u32 dpfc_ctl;
1817
Chris Wilsonbed4a672010-09-11 10:47:47 +01001818 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1819 if (dpfc_ctl & DPFC_CTL_EN) {
1820 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
Chris Wilson05394f32010-11-08 19:18:58 +00001821 dev_priv->cfb_fence == obj->fence_reg &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001822 dev_priv->cfb_plane == intel_crtc->plane &&
Chris Wilson05394f32010-11-08 19:18:58 +00001823 dev_priv->cfb_offset == obj->gtt_offset &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001824 dev_priv->cfb_y == crtc->y)
1825 return;
1826
1827 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1828 POSTING_READ(ILK_DPFC_CONTROL);
1829 intel_wait_for_vblank(dev, intel_crtc->pipe);
1830 }
1831
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001832 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
Chris Wilson05394f32010-11-08 19:18:58 +00001833 dev_priv->cfb_fence = obj->fence_reg;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001834 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilson05394f32010-11-08 19:18:58 +00001835 dev_priv->cfb_offset = obj->gtt_offset;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001836 dev_priv->cfb_y = crtc->y;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001837
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001838 dpfc_ctl &= DPFC_RESERVED;
1839 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
Chris Wilson05394f32010-11-08 19:18:58 +00001840 if (obj->tiling_mode != I915_TILING_NONE) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001841 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1842 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1843 } else {
1844 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1845 }
1846
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001847 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1848 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1849 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1850 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Chris Wilson05394f32010-11-08 19:18:58 +00001851 I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001852 /* enable it... */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001853 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001854
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001855 if (IS_GEN6(dev)) {
1856 I915_WRITE(SNB_DPFC_CTL_SA,
1857 SNB_CPU_FENCE_ENABLE | dev_priv->cfb_fence);
1858 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001859 sandybridge_blit_fbc_update(dev);
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001860 }
1861
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001862 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1863}
1864
1865void ironlake_disable_fbc(struct drm_device *dev)
1866{
1867 struct drm_i915_private *dev_priv = dev->dev_private;
1868 u32 dpfc_ctl;
1869
1870 /* Disable compression */
1871 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001872 if (dpfc_ctl & DPFC_CTL_EN) {
1873 dpfc_ctl &= ~DPFC_CTL_EN;
1874 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001875
Chris Wilsonbed4a672010-09-11 10:47:47 +01001876 DRM_DEBUG_KMS("disabled FBC\n");
1877 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001878}
1879
1880static bool ironlake_fbc_enabled(struct drm_device *dev)
1881{
1882 struct drm_i915_private *dev_priv = dev->dev_private;
1883
1884 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1885}
1886
Adam Jacksonee5382a2010-04-23 11:17:39 -04001887bool intel_fbc_enabled(struct drm_device *dev)
1888{
1889 struct drm_i915_private *dev_priv = dev->dev_private;
1890
1891 if (!dev_priv->display.fbc_enabled)
1892 return false;
1893
1894 return dev_priv->display.fbc_enabled(dev);
1895}
1896
1897void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1898{
1899 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1900
1901 if (!dev_priv->display.enable_fbc)
1902 return;
1903
1904 dev_priv->display.enable_fbc(crtc, interval);
1905}
1906
1907void intel_disable_fbc(struct drm_device *dev)
1908{
1909 struct drm_i915_private *dev_priv = dev->dev_private;
1910
1911 if (!dev_priv->display.disable_fbc)
1912 return;
1913
1914 dev_priv->display.disable_fbc(dev);
1915}
1916
Jesse Barnes80824002009-09-10 15:28:06 -07001917/**
1918 * intel_update_fbc - enable/disable FBC as needed
Chris Wilsonbed4a672010-09-11 10:47:47 +01001919 * @dev: the drm_device
Jesse Barnes80824002009-09-10 15:28:06 -07001920 *
1921 * Set up the framebuffer compression hardware at mode set time. We
1922 * enable it if possible:
1923 * - plane A only (on pre-965)
1924 * - no pixel mulitply/line duplication
1925 * - no alpha buffer discard
1926 * - no dual wide
1927 * - framebuffer <= 2048 in width, 1536 in height
1928 *
1929 * We can't assume that any compression will take place (worst case),
1930 * so the compressed buffer has to be the same size as the uncompressed
1931 * one. It also must reside (along with the line length buffer) in
1932 * stolen memory.
1933 *
1934 * We need to enable/disable FBC on a global basis.
1935 */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001936static void intel_update_fbc(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001937{
Jesse Barnes80824002009-09-10 15:28:06 -07001938 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001939 struct drm_crtc *crtc = NULL, *tmp_crtc;
1940 struct intel_crtc *intel_crtc;
1941 struct drm_framebuffer *fb;
Jesse Barnes80824002009-09-10 15:28:06 -07001942 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001943 struct drm_i915_gem_object *obj;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001944
1945 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001946
1947 if (!i915_powersave)
1948 return;
1949
Adam Jacksonee5382a2010-04-23 11:17:39 -04001950 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001951 return;
1952
Jesse Barnes80824002009-09-10 15:28:06 -07001953 /*
1954 * If FBC is already on, we just have to verify that we can
1955 * keep it that way...
1956 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001957 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001958 * - changing FBC params (stride, fence, mode)
1959 * - new fb is too large to fit in compressed buffer
1960 * - going to an unsupported config (interlace, pixel multiply, etc.)
1961 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001962 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsond2102462011-01-24 17:43:27 +00001963 if (tmp_crtc->enabled && tmp_crtc->fb) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01001964 if (crtc) {
1965 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1966 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1967 goto out_disable;
1968 }
1969 crtc = tmp_crtc;
1970 }
Jesse Barnes9c928d12010-07-23 15:20:00 -07001971 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001972
1973 if (!crtc || crtc->fb == NULL) {
1974 DRM_DEBUG_KMS("no output, disabling\n");
1975 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001976 goto out_disable;
1977 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001978
1979 intel_crtc = to_intel_crtc(crtc);
1980 fb = crtc->fb;
1981 intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001982 obj = intel_fb->obj;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001983
Chris Wilson05394f32010-11-08 19:18:58 +00001984 if (intel_fb->obj->base.size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001985 DRM_DEBUG_KMS("framebuffer too large, disabling "
Chris Wilson5eddb702010-09-11 13:48:45 +01001986 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001987 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001988 goto out_disable;
1989 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001990 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
1991 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001992 DRM_DEBUG_KMS("mode incompatible with compression, "
Chris Wilson5eddb702010-09-11 13:48:45 +01001993 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001994 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001995 goto out_disable;
1996 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001997 if ((crtc->mode.hdisplay > 2048) ||
1998 (crtc->mode.vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001999 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002000 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07002001 goto out_disable;
2002 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01002003 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08002004 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002005 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07002006 goto out_disable;
2007 }
Chris Wilson05394f32010-11-08 19:18:58 +00002008 if (obj->tiling_mode != I915_TILING_X) {
Zhao Yakui28c97732009-10-09 11:39:41 +08002009 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002010 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07002011 goto out_disable;
2012 }
2013
Jason Wesselc924b932010-08-05 09:22:32 -05002014 /* If the kernel debugger is active, always disable compression */
2015 if (in_dbg_master())
2016 goto out_disable;
2017
Chris Wilsonbed4a672010-09-11 10:47:47 +01002018 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07002019 return;
2020
2021out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07002022 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01002023 if (intel_fbc_enabled(dev)) {
2024 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04002025 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01002026 }
Jesse Barnes80824002009-09-10 15:28:06 -07002027}
2028
Chris Wilson127bd2a2010-07-23 23:32:05 +01002029int
Chris Wilson48b956c2010-09-14 12:50:34 +01002030intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002031 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002032 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002033{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002034 u32 alignment;
2035 int ret;
2036
Chris Wilson05394f32010-11-08 19:18:58 +00002037 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002038 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002039 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2040 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002041 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002042 alignment = 4 * 1024;
2043 else
2044 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002045 break;
2046 case I915_TILING_X:
2047 /* pin() will align the object as required by fence */
2048 alignment = 0;
2049 break;
2050 case I915_TILING_Y:
2051 /* FIXME: Is this true? */
2052 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
2053 return -EINVAL;
2054 default:
2055 BUG();
2056 }
2057
Daniel Vetter75e9e912010-11-04 17:11:09 +01002058 ret = i915_gem_object_pin(obj, alignment, true);
Chris Wilson48b956c2010-09-14 12:50:34 +01002059 if (ret)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002060 return ret;
2061
Chris Wilson48b956c2010-09-14 12:50:34 +01002062 ret = i915_gem_object_set_to_display_plane(obj, pipelined);
2063 if (ret)
2064 goto err_unpin;
Chris Wilson72133422010-09-13 23:56:38 +01002065
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002066 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2067 * fence, whereas 965+ only requires a fence if using
2068 * framebuffer compression. For simplicity, we always install
2069 * a fence as the cost is not that onerous.
2070 */
Chris Wilson05394f32010-11-08 19:18:58 +00002071 if (obj->tiling_mode != I915_TILING_NONE) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00002072 ret = i915_gem_object_get_fence(obj, pipelined, false);
Chris Wilson48b956c2010-09-14 12:50:34 +01002073 if (ret)
2074 goto err_unpin;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002075 }
2076
2077 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002078
2079err_unpin:
2080 i915_gem_object_unpin(obj);
2081 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002082}
2083
Jesse Barnes81255562010-08-02 12:07:50 -07002084/* Assume fb object is pinned & idle & fenced and just update base pointers */
2085static int
2086intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
Jason Wessel21c74a82010-10-13 14:09:44 -05002087 int x, int y, enum mode_set_atomic state)
Jesse Barnes81255562010-08-02 12:07:50 -07002088{
2089 struct drm_device *dev = crtc->dev;
2090 struct drm_i915_private *dev_priv = dev->dev_private;
2091 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2092 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002093 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002094 int plane = intel_crtc->plane;
2095 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002096 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002097 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002098
2099 switch (plane) {
2100 case 0:
2101 case 1:
2102 break;
2103 default:
2104 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2105 return -EINVAL;
2106 }
2107
2108 intel_fb = to_intel_framebuffer(fb);
2109 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002110
Chris Wilson5eddb702010-09-11 13:48:45 +01002111 reg = DSPCNTR(plane);
2112 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002113 /* Mask out pixel format bits in case we change it */
2114 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2115 switch (fb->bits_per_pixel) {
2116 case 8:
2117 dspcntr |= DISPPLANE_8BPP;
2118 break;
2119 case 16:
2120 if (fb->depth == 15)
2121 dspcntr |= DISPPLANE_15_16BPP;
2122 else
2123 dspcntr |= DISPPLANE_16BPP;
2124 break;
2125 case 24:
2126 case 32:
2127 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2128 break;
2129 default:
2130 DRM_ERROR("Unknown color depth\n");
2131 return -EINVAL;
2132 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002133 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002134 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002135 dspcntr |= DISPPLANE_TILED;
2136 else
2137 dspcntr &= ~DISPPLANE_TILED;
2138 }
2139
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002140 if (HAS_PCH_SPLIT(dev))
Jesse Barnes81255562010-08-02 12:07:50 -07002141 /* must disable */
2142 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2143
Chris Wilson5eddb702010-09-11 13:48:45 +01002144 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002145
Chris Wilson05394f32010-11-08 19:18:58 +00002146 Start = obj->gtt_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002147 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
2148
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002149 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2150 Start, Offset, x, y, fb->pitch);
Chris Wilson5eddb702010-09-11 13:48:45 +01002151 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002152 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002153 I915_WRITE(DSPSURF(plane), Start);
2154 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2155 I915_WRITE(DSPADDR(plane), Offset);
2156 } else
2157 I915_WRITE(DSPADDR(plane), Start + Offset);
2158 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002159
Chris Wilsonbed4a672010-09-11 10:47:47 +01002160 intel_update_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002161 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002162
2163 return 0;
2164}
2165
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002166static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002167intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2168 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002169{
2170 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002171 struct drm_i915_master_private *master_priv;
2172 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002173 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002174
2175 /* no fb bound */
2176 if (!crtc->fb) {
Zhao Yakui28c97732009-10-09 11:39:41 +08002177 DRM_DEBUG_KMS("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002178 return 0;
2179 }
2180
Chris Wilson265db952010-09-20 15:41:01 +01002181 switch (intel_crtc->plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002182 case 0:
2183 case 1:
2184 break;
2185 default:
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002186 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002187 }
2188
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002189 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002190 ret = intel_pin_and_fence_fb_obj(dev,
2191 to_intel_framebuffer(crtc->fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002192 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002193 if (ret != 0) {
2194 mutex_unlock(&dev->struct_mutex);
2195 return ret;
2196 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002197
Chris Wilson265db952010-09-20 15:41:01 +01002198 if (old_fb) {
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002199 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002200 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
Chris Wilson265db952010-09-20 15:41:01 +01002201
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002202 wait_event(dev_priv->pending_flip_queue,
Chris Wilson05394f32010-11-08 19:18:58 +00002203 atomic_read(&obj->pending_flip) == 0);
Chris Wilson85345512010-11-13 09:49:11 +00002204
2205 /* Big Hammer, we also need to ensure that any pending
2206 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2207 * current scanout is retired before unpinning the old
2208 * framebuffer.
2209 */
Chris Wilson05394f32010-11-08 19:18:58 +00002210 ret = i915_gem_object_flush_gpu(obj, false);
Chris Wilson85345512010-11-13 09:49:11 +00002211 if (ret) {
2212 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
2213 mutex_unlock(&dev->struct_mutex);
2214 return ret;
2215 }
Chris Wilson265db952010-09-20 15:41:01 +01002216 }
2217
Jason Wessel21c74a82010-10-13 14:09:44 -05002218 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
2219 LEAVE_ATOMIC_MODE_SET);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002220 if (ret) {
Chris Wilson265db952010-09-20 15:41:01 +01002221 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002222 mutex_unlock(&dev->struct_mutex);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002223 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002224 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002225
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002226 if (old_fb) {
2227 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson265db952010-09-20 15:41:01 +01002228 i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002229 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002230
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002231 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002232
2233 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002234 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002235
2236 master_priv = dev->primary->master->driver_priv;
2237 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002238 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002239
Chris Wilson265db952010-09-20 15:41:01 +01002240 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08002241 master_priv->sarea_priv->pipeB_x = x;
2242 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002243 } else {
2244 master_priv->sarea_priv->pipeA_x = x;
2245 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08002246 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002247
2248 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002249}
2250
Chris Wilson5eddb702010-09-11 13:48:45 +01002251static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002252{
2253 struct drm_device *dev = crtc->dev;
2254 struct drm_i915_private *dev_priv = dev->dev_private;
2255 u32 dpa_ctl;
2256
Zhao Yakui28c97732009-10-09 11:39:41 +08002257 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002258 dpa_ctl = I915_READ(DP_A);
2259 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2260
2261 if (clock < 200000) {
2262 u32 temp;
2263 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2264 /* workaround for 160Mhz:
2265 1) program 0x4600c bits 15:0 = 0x8124
2266 2) program 0x46010 bit 0 = 1
2267 3) program 0x46034 bit 24 = 1
2268 4) program 0x64000 bit 14 = 1
2269 */
2270 temp = I915_READ(0x4600c);
2271 temp &= 0xffff0000;
2272 I915_WRITE(0x4600c, temp | 0x8124);
2273
2274 temp = I915_READ(0x46010);
2275 I915_WRITE(0x46010, temp | 1);
2276
2277 temp = I915_READ(0x46034);
2278 I915_WRITE(0x46034, temp | (1 << 24));
2279 } else {
2280 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2281 }
2282 I915_WRITE(DP_A, dpa_ctl);
2283
Chris Wilson5eddb702010-09-11 13:48:45 +01002284 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002285 udelay(500);
2286}
2287
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002288static void intel_fdi_normal_train(struct drm_crtc *crtc)
2289{
2290 struct drm_device *dev = crtc->dev;
2291 struct drm_i915_private *dev_priv = dev->dev_private;
2292 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2293 int pipe = intel_crtc->pipe;
2294 u32 reg, temp;
2295
2296 /* enable normal train */
2297 reg = FDI_TX_CTL(pipe);
2298 temp = I915_READ(reg);
2299 temp &= ~FDI_LINK_TRAIN_NONE;
2300 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2301 I915_WRITE(reg, temp);
2302
2303 reg = FDI_RX_CTL(pipe);
2304 temp = I915_READ(reg);
2305 if (HAS_PCH_CPT(dev)) {
2306 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2307 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2308 } else {
2309 temp &= ~FDI_LINK_TRAIN_NONE;
2310 temp |= FDI_LINK_TRAIN_NONE;
2311 }
2312 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2313
2314 /* wait one idle pattern time */
2315 POSTING_READ(reg);
2316 udelay(1000);
2317}
2318
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002319/* The FDI link training functions for ILK/Ibexpeak. */
2320static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2321{
2322 struct drm_device *dev = crtc->dev;
2323 struct drm_i915_private *dev_priv = dev->dev_private;
2324 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2325 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002326 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002327 u32 reg, temp, tries;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002328
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002329 /* FDI needs bits from pipe & plane first */
2330 assert_pipe_enabled(dev_priv, pipe);
2331 assert_plane_enabled(dev_priv, plane);
2332
Adam Jacksone1a44742010-06-25 15:32:14 -04002333 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2334 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002335 reg = FDI_RX_IMR(pipe);
2336 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002337 temp &= ~FDI_RX_SYMBOL_LOCK;
2338 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002339 I915_WRITE(reg, temp);
2340 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002341 udelay(150);
2342
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002343 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002344 reg = FDI_TX_CTL(pipe);
2345 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002346 temp &= ~(7 << 19);
2347 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002348 temp &= ~FDI_LINK_TRAIN_NONE;
2349 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002350 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002351
Chris Wilson5eddb702010-09-11 13:48:45 +01002352 reg = FDI_RX_CTL(pipe);
2353 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002354 temp &= ~FDI_LINK_TRAIN_NONE;
2355 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002356 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2357
2358 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002359 udelay(150);
2360
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002361 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002362 if (HAS_PCH_IBX(dev)) {
2363 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2364 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2365 FDI_RX_PHASE_SYNC_POINTER_EN);
2366 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002367
Chris Wilson5eddb702010-09-11 13:48:45 +01002368 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002369 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002370 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002371 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2372
2373 if ((temp & FDI_RX_BIT_LOCK)) {
2374 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002375 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002376 break;
2377 }
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002378 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002379 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002380 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002381
2382 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002383 reg = FDI_TX_CTL(pipe);
2384 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002385 temp &= ~FDI_LINK_TRAIN_NONE;
2386 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002387 I915_WRITE(reg, temp);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002388
Chris Wilson5eddb702010-09-11 13:48:45 +01002389 reg = FDI_RX_CTL(pipe);
2390 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002391 temp &= ~FDI_LINK_TRAIN_NONE;
2392 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002393 I915_WRITE(reg, temp);
2394
2395 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002396 udelay(150);
2397
Chris Wilson5eddb702010-09-11 13:48:45 +01002398 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002399 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002400 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002401 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2402
2403 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002404 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002405 DRM_DEBUG_KMS("FDI train 2 done.\n");
2406 break;
2407 }
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002408 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002409 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002410 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002411
2412 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002413
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002414}
2415
Chris Wilson311bd682011-01-13 19:06:50 +00002416static const int snb_b_fdi_train_param [] = {
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002417 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2418 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2419 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2420 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2421};
2422
2423/* The FDI link training functions for SNB/Cougarpoint. */
2424static void gen6_fdi_link_train(struct drm_crtc *crtc)
2425{
2426 struct drm_device *dev = crtc->dev;
2427 struct drm_i915_private *dev_priv = dev->dev_private;
2428 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2429 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002430 u32 reg, temp, i;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002431
Adam Jacksone1a44742010-06-25 15:32:14 -04002432 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2433 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002434 reg = FDI_RX_IMR(pipe);
2435 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002436 temp &= ~FDI_RX_SYMBOL_LOCK;
2437 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002438 I915_WRITE(reg, temp);
2439
2440 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002441 udelay(150);
2442
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002443 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002444 reg = FDI_TX_CTL(pipe);
2445 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002446 temp &= ~(7 << 19);
2447 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002448 temp &= ~FDI_LINK_TRAIN_NONE;
2449 temp |= FDI_LINK_TRAIN_PATTERN_1;
2450 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2451 /* SNB-B */
2452 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002453 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002454
Chris Wilson5eddb702010-09-11 13:48:45 +01002455 reg = FDI_RX_CTL(pipe);
2456 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002457 if (HAS_PCH_CPT(dev)) {
2458 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2459 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2460 } else {
2461 temp &= ~FDI_LINK_TRAIN_NONE;
2462 temp |= FDI_LINK_TRAIN_PATTERN_1;
2463 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002464 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2465
2466 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002467 udelay(150);
2468
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002469 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002470 reg = FDI_TX_CTL(pipe);
2471 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002472 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2473 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002474 I915_WRITE(reg, temp);
2475
2476 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002477 udelay(500);
2478
Chris Wilson5eddb702010-09-11 13:48:45 +01002479 reg = FDI_RX_IIR(pipe);
2480 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002481 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2482
2483 if (temp & FDI_RX_BIT_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002484 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002485 DRM_DEBUG_KMS("FDI train 1 done.\n");
2486 break;
2487 }
2488 }
2489 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002490 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002491
2492 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002493 reg = FDI_TX_CTL(pipe);
2494 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002495 temp &= ~FDI_LINK_TRAIN_NONE;
2496 temp |= FDI_LINK_TRAIN_PATTERN_2;
2497 if (IS_GEN6(dev)) {
2498 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2499 /* SNB-B */
2500 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2501 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002502 I915_WRITE(reg, temp);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002503
Chris Wilson5eddb702010-09-11 13:48:45 +01002504 reg = FDI_RX_CTL(pipe);
2505 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002506 if (HAS_PCH_CPT(dev)) {
2507 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2508 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2509 } else {
2510 temp &= ~FDI_LINK_TRAIN_NONE;
2511 temp |= FDI_LINK_TRAIN_PATTERN_2;
2512 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002513 I915_WRITE(reg, temp);
2514
2515 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002516 udelay(150);
2517
2518 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002519 reg = FDI_TX_CTL(pipe);
2520 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002521 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2522 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002523 I915_WRITE(reg, temp);
2524
2525 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002526 udelay(500);
2527
Chris Wilson5eddb702010-09-11 13:48:45 +01002528 reg = FDI_RX_IIR(pipe);
2529 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002530 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2531
2532 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002533 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002534 DRM_DEBUG_KMS("FDI train 2 done.\n");
2535 break;
2536 }
2537 }
2538 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002539 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002540
2541 DRM_DEBUG_KMS("FDI train done.\n");
2542}
2543
Jesse Barnes0e23b992010-09-10 11:10:00 -07002544static void ironlake_fdi_enable(struct drm_crtc *crtc)
2545{
2546 struct drm_device *dev = crtc->dev;
2547 struct drm_i915_private *dev_priv = dev->dev_private;
2548 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2549 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002550 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002551
Jesse Barnesc64e3112010-09-10 11:27:03 -07002552 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01002553 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2554 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07002555
Jesse Barnes0e23b992010-09-10 11:10:00 -07002556 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002557 reg = FDI_RX_CTL(pipe);
2558 temp = I915_READ(reg);
2559 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002560 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002561 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2562 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2563
2564 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002565 udelay(200);
2566
2567 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002568 temp = I915_READ(reg);
2569 I915_WRITE(reg, temp | FDI_PCDCLK);
2570
2571 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002572 udelay(200);
2573
2574 /* Enable CPU FDI TX PLL, always on for Ironlake */
Chris Wilson5eddb702010-09-11 13:48:45 +01002575 reg = FDI_TX_CTL(pipe);
2576 temp = I915_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002577 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002578 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2579
2580 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002581 udelay(100);
2582 }
2583}
2584
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002585static void ironlake_fdi_disable(struct drm_crtc *crtc)
2586{
2587 struct drm_device *dev = crtc->dev;
2588 struct drm_i915_private *dev_priv = dev->dev_private;
2589 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2590 int pipe = intel_crtc->pipe;
2591 u32 reg, temp;
2592
2593 /* disable CPU FDI tx and PCH FDI rx */
2594 reg = FDI_TX_CTL(pipe);
2595 temp = I915_READ(reg);
2596 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2597 POSTING_READ(reg);
2598
2599 reg = FDI_RX_CTL(pipe);
2600 temp = I915_READ(reg);
2601 temp &= ~(0x7 << 16);
2602 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2603 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2604
2605 POSTING_READ(reg);
2606 udelay(100);
2607
2608 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002609 if (HAS_PCH_IBX(dev)) {
2610 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002611 I915_WRITE(FDI_RX_CHICKEN(pipe),
2612 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002613 ~FDI_RX_PHASE_SYNC_POINTER_EN));
2614 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002615
2616 /* still set train pattern 1 */
2617 reg = FDI_TX_CTL(pipe);
2618 temp = I915_READ(reg);
2619 temp &= ~FDI_LINK_TRAIN_NONE;
2620 temp |= FDI_LINK_TRAIN_PATTERN_1;
2621 I915_WRITE(reg, temp);
2622
2623 reg = FDI_RX_CTL(pipe);
2624 temp = I915_READ(reg);
2625 if (HAS_PCH_CPT(dev)) {
2626 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2627 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2628 } else {
2629 temp &= ~FDI_LINK_TRAIN_NONE;
2630 temp |= FDI_LINK_TRAIN_PATTERN_1;
2631 }
2632 /* BPC in FDI rx is consistent with that in PIPECONF */
2633 temp &= ~(0x07 << 16);
2634 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2635 I915_WRITE(reg, temp);
2636
2637 POSTING_READ(reg);
2638 udelay(100);
2639}
2640
Chris Wilson6b383a72010-09-13 13:54:26 +01002641/*
2642 * When we disable a pipe, we need to clear any pending scanline wait events
2643 * to avoid hanging the ring, which we assume we are waiting on.
2644 */
2645static void intel_clear_scanline_wait(struct drm_device *dev)
2646{
2647 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8168bd42010-11-11 17:54:52 +00002648 struct intel_ring_buffer *ring;
Chris Wilson6b383a72010-09-13 13:54:26 +01002649 u32 tmp;
2650
2651 if (IS_GEN2(dev))
2652 /* Can't break the hang on i8xx */
2653 return;
2654
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002655 ring = LP_RING(dev_priv);
Chris Wilson8168bd42010-11-11 17:54:52 +00002656 tmp = I915_READ_CTL(ring);
2657 if (tmp & RING_WAIT)
2658 I915_WRITE_CTL(ring, tmp);
Chris Wilson6b383a72010-09-13 13:54:26 +01002659}
2660
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002661static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2662{
Chris Wilson05394f32010-11-08 19:18:58 +00002663 struct drm_i915_gem_object *obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002664 struct drm_i915_private *dev_priv;
2665
2666 if (crtc->fb == NULL)
2667 return;
2668
Chris Wilson05394f32010-11-08 19:18:58 +00002669 obj = to_intel_framebuffer(crtc->fb)->obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002670 dev_priv = crtc->dev->dev_private;
2671 wait_event(dev_priv->pending_flip_queue,
Chris Wilson05394f32010-11-08 19:18:58 +00002672 atomic_read(&obj->pending_flip) == 0);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002673}
2674
Jesse Barnes040484a2011-01-03 12:14:26 -08002675static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2676{
2677 struct drm_device *dev = crtc->dev;
2678 struct drm_mode_config *mode_config = &dev->mode_config;
2679 struct intel_encoder *encoder;
2680
2681 /*
2682 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2683 * must be driven by its own crtc; no sharing is possible.
2684 */
2685 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
2686 if (encoder->base.crtc != crtc)
2687 continue;
2688
2689 switch (encoder->type) {
2690 case INTEL_OUTPUT_EDP:
2691 if (!intel_encoder_is_pch_edp(&encoder->base))
2692 return false;
2693 continue;
2694 }
2695 }
2696
2697 return true;
2698}
2699
Jesse Barnesf67a5592011-01-05 10:31:48 -08002700/*
2701 * Enable PCH resources required for PCH ports:
2702 * - PCH PLLs
2703 * - FDI training & RX/TX
2704 * - update transcoder timings
2705 * - DP transcoding bits
2706 * - transcoder
2707 */
2708static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002709{
2710 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002711 struct drm_i915_private *dev_priv = dev->dev_private;
2712 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2713 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002714 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002715
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002716 /* For PCH output, training FDI link */
2717 if (IS_GEN6(dev))
2718 gen6_fdi_link_train(crtc);
2719 else
2720 ironlake_fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002721
Jesse Barnes92f25842011-01-04 15:09:34 -08002722 intel_enable_pch_pll(dev_priv, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002723
2724 if (HAS_PCH_CPT(dev)) {
2725 /* Be sure PCH DPLL SEL is set */
2726 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002727 if (pipe == 0 && (temp & TRANSA_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002728 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002729 else if (pipe == 1 && (temp & TRANSB_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002730 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2731 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002732 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002733
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002734 /* set transcoder timing, panel must allow it */
2735 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01002736 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2737 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2738 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
2739
2740 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2741 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2742 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002743
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002744 intel_fdi_normal_train(crtc);
2745
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002746 /* For PCH DP, enable TRANS_DP_CTL */
2747 if (HAS_PCH_CPT(dev) &&
2748 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002749 reg = TRANS_DP_CTL(pipe);
2750 temp = I915_READ(reg);
2751 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08002752 TRANS_DP_SYNC_MASK |
2753 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01002754 temp |= (TRANS_DP_OUTPUT_ENABLE |
2755 TRANS_DP_ENH_FRAMING);
Eric Anholt220cad32010-11-18 09:32:58 +08002756 temp |= TRANS_DP_8BPC;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002757
2758 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002759 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002760 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002761 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002762
2763 switch (intel_trans_dp_port_sel(crtc)) {
2764 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01002765 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002766 break;
2767 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01002768 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002769 break;
2770 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01002771 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002772 break;
2773 default:
2774 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002775 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002776 break;
2777 }
2778
Chris Wilson5eddb702010-09-11 13:48:45 +01002779 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002780 }
2781
Jesse Barnes040484a2011-01-03 12:14:26 -08002782 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002783}
2784
2785static void ironlake_crtc_enable(struct drm_crtc *crtc)
2786{
2787 struct drm_device *dev = crtc->dev;
2788 struct drm_i915_private *dev_priv = dev->dev_private;
2789 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2790 int pipe = intel_crtc->pipe;
2791 int plane = intel_crtc->plane;
2792 u32 temp;
2793 bool is_pch_port;
2794
2795 if (intel_crtc->active)
2796 return;
2797
2798 intel_crtc->active = true;
2799 intel_update_watermarks(dev);
2800
2801 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2802 temp = I915_READ(PCH_LVDS);
2803 if ((temp & LVDS_PORT_EN) == 0)
2804 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
2805 }
2806
2807 is_pch_port = intel_crtc_driving_pch(crtc);
2808
2809 if (is_pch_port)
2810 ironlake_fdi_enable(crtc);
2811 else
2812 ironlake_fdi_disable(crtc);
2813
2814 /* Enable panel fitting for LVDS */
2815 if (dev_priv->pch_pf_size &&
2816 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
2817 /* Force use of hard-coded filter coefficients
2818 * as some pre-programmed values are broken,
2819 * e.g. x201.
2820 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002821 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
2822 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
2823 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002824 }
2825
2826 intel_enable_pipe(dev_priv, pipe, is_pch_port);
2827 intel_enable_plane(dev_priv, plane, pipe);
2828
2829 if (is_pch_port)
2830 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002831
2832 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002833 intel_update_fbc(dev);
Chris Wilson6b383a72010-09-13 13:54:26 +01002834 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002835}
2836
2837static void ironlake_crtc_disable(struct drm_crtc *crtc)
2838{
2839 struct drm_device *dev = crtc->dev;
2840 struct drm_i915_private *dev_priv = dev->dev_private;
2841 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2842 int pipe = intel_crtc->pipe;
2843 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002844 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002845
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002846 if (!intel_crtc->active)
2847 return;
2848
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002849 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002850 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01002851 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01002852
Jesse Barnesb24e7172011-01-04 15:09:30 -08002853 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002854
2855 if (dev_priv->cfb_plane == plane &&
2856 dev_priv->display.disable_fbc)
2857 dev_priv->display.disable_fbc(dev);
2858
Jesse Barnesb24e7172011-01-04 15:09:30 -08002859 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002860
Jesse Barnes6be4a602010-09-10 10:26:01 -07002861 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002862 I915_WRITE(PF_CTL(pipe), 0);
2863 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002864
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002865 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002866
2867 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2868 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01002869 if (temp & LVDS_PORT_EN) {
2870 I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
2871 POSTING_READ(PCH_LVDS);
2872 udelay(100);
2873 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07002874 }
2875
Jesse Barnes040484a2011-01-03 12:14:26 -08002876 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002877
Jesse Barnes6be4a602010-09-10 10:26:01 -07002878 if (HAS_PCH_CPT(dev)) {
2879 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002880 reg = TRANS_DP_CTL(pipe);
2881 temp = I915_READ(reg);
2882 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08002883 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01002884 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002885
2886 /* disable DPLL_SEL */
2887 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002888 switch (pipe) {
2889 case 0:
2890 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
2891 break;
2892 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07002893 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002894 break;
2895 case 2:
2896 /* FIXME: manage transcoder PLLs? */
2897 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
2898 break;
2899 default:
2900 BUG(); /* wtf */
2901 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07002902 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002903 }
2904
2905 /* disable PCH DPLL */
Jesse Barnes92f25842011-01-04 15:09:34 -08002906 intel_disable_pch_pll(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002907
2908 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002909 reg = FDI_RX_CTL(pipe);
2910 temp = I915_READ(reg);
2911 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002912
2913 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002914 reg = FDI_TX_CTL(pipe);
2915 temp = I915_READ(reg);
2916 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2917
2918 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002919 udelay(100);
2920
Chris Wilson5eddb702010-09-11 13:48:45 +01002921 reg = FDI_RX_CTL(pipe);
2922 temp = I915_READ(reg);
2923 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002924
2925 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002926 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002927 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01002928
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002929 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01002930 intel_update_watermarks(dev);
2931 intel_update_fbc(dev);
2932 intel_clear_scanline_wait(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002933}
2934
2935static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2936{
2937 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2938 int pipe = intel_crtc->pipe;
2939 int plane = intel_crtc->plane;
2940
Zhenyu Wang2c072452009-06-05 15:38:42 +08002941 /* XXX: When our outputs are all unaware of DPMS modes other than off
2942 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2943 */
2944 switch (mode) {
2945 case DRM_MODE_DPMS_ON:
2946 case DRM_MODE_DPMS_STANDBY:
2947 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01002948 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002949 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01002950 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002951
Zhenyu Wang2c072452009-06-05 15:38:42 +08002952 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01002953 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002954 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002955 break;
2956 }
2957}
2958
Daniel Vetter02e792f2009-09-15 22:57:34 +02002959static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2960{
Daniel Vetter02e792f2009-09-15 22:57:34 +02002961 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01002962 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02002963
Chris Wilson23f09ce2010-08-12 13:53:37 +01002964 mutex_lock(&dev->struct_mutex);
2965 (void) intel_overlay_switch_off(intel_crtc->overlay, false);
2966 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02002967 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02002968
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01002969 /* Let userspace switch the overlay on again. In most cases userspace
2970 * has to recompute where to put it anyway.
2971 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002972}
2973
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002974static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002975{
2976 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002977 struct drm_i915_private *dev_priv = dev->dev_private;
2978 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2979 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07002980 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08002981
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002982 if (intel_crtc->active)
2983 return;
2984
2985 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01002986 intel_update_watermarks(dev);
2987
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08002988 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002989 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002990 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002991
2992 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002993 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002994
2995 /* Give the overlay scaler a chance to enable if it's on this pipe */
2996 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01002997 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002998}
2999
3000static void i9xx_crtc_disable(struct drm_crtc *crtc)
3001{
3002 struct drm_device *dev = crtc->dev;
3003 struct drm_i915_private *dev_priv = dev->dev_private;
3004 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3005 int pipe = intel_crtc->pipe;
3006 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003007
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003008 if (!intel_crtc->active)
3009 return;
3010
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003011 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003012 intel_crtc_wait_for_pending_flips(crtc);
3013 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003014 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003015 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003016
3017 if (dev_priv->cfb_plane == plane &&
3018 dev_priv->display.disable_fbc)
3019 dev_priv->display.disable_fbc(dev);
3020
Jesse Barnesb24e7172011-01-04 15:09:30 -08003021 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003022 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003023 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003024
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003025 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003026 intel_update_fbc(dev);
3027 intel_update_watermarks(dev);
3028 intel_clear_scanline_wait(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003029}
3030
3031static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
3032{
Jesse Barnes79e53942008-11-07 14:24:08 -08003033 /* XXX: When our outputs are all unaware of DPMS modes other than off
3034 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3035 */
3036 switch (mode) {
3037 case DRM_MODE_DPMS_ON:
3038 case DRM_MODE_DPMS_STANDBY:
3039 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003040 i9xx_crtc_enable(crtc);
3041 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003042 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003043 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003044 break;
3045 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003046}
3047
3048/**
3049 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08003050 */
3051static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
3052{
3053 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07003054 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003055 struct drm_i915_master_private *master_priv;
3056 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3057 int pipe = intel_crtc->pipe;
3058 bool enabled;
3059
Chris Wilson032d2a02010-09-06 16:17:22 +01003060 if (intel_crtc->dpms_mode == mode)
3061 return;
3062
Chris Wilsondebcadd2010-08-07 11:01:33 +01003063 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01003064
Jesse Barnese70236a2009-09-21 10:42:27 -07003065 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08003066
3067 if (!dev->primary->master)
3068 return;
3069
3070 master_priv = dev->primary->master->driver_priv;
3071 if (!master_priv->sarea_priv)
3072 return;
3073
3074 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
3075
3076 switch (pipe) {
3077 case 0:
3078 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3079 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3080 break;
3081 case 1:
3082 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3083 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3084 break;
3085 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003086 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003087 break;
3088 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003089}
3090
Chris Wilsoncdd59982010-09-08 16:30:16 +01003091static void intel_crtc_disable(struct drm_crtc *crtc)
3092{
3093 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
3094 struct drm_device *dev = crtc->dev;
3095
3096 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
3097
3098 if (crtc->fb) {
3099 mutex_lock(&dev->struct_mutex);
3100 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
3101 mutex_unlock(&dev->struct_mutex);
3102 }
3103}
3104
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003105/* Prepare for a mode set.
3106 *
3107 * Note we could be a lot smarter here. We need to figure out which outputs
3108 * will be enabled, which disabled (in short, how the config will changes)
3109 * and perform the minimum necessary steps to accomplish that, e.g. updating
3110 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
3111 * panel fitting is in the proper state, etc.
3112 */
3113static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003114{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003115 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003116}
3117
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003118static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003119{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003120 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003121}
3122
3123static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3124{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003125 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003126}
3127
3128static void ironlake_crtc_commit(struct drm_crtc *crtc)
3129{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003130 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003131}
3132
3133void intel_encoder_prepare (struct drm_encoder *encoder)
3134{
3135 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3136 /* lvds has its own version of prepare see intel_lvds_prepare */
3137 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3138}
3139
3140void intel_encoder_commit (struct drm_encoder *encoder)
3141{
3142 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3143 /* lvds has its own version of commit see intel_lvds_commit */
3144 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
3145}
3146
Chris Wilsonea5b2132010-08-04 13:50:23 +01003147void intel_encoder_destroy(struct drm_encoder *encoder)
3148{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003149 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003150
Chris Wilsonea5b2132010-08-04 13:50:23 +01003151 drm_encoder_cleanup(encoder);
3152 kfree(intel_encoder);
3153}
3154
Jesse Barnes79e53942008-11-07 14:24:08 -08003155static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3156 struct drm_display_mode *mode,
3157 struct drm_display_mode *adjusted_mode)
3158{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003159 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003160
Eric Anholtbad720f2009-10-22 16:11:14 -07003161 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003162 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003163 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3164 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003165 }
Chris Wilson89749352010-09-12 18:25:19 +01003166
3167 /* XXX some encoders set the crtcinfo, others don't.
3168 * Obviously we need some form of conflict resolution here...
3169 */
3170 if (adjusted_mode->crtc_htotal == 0)
3171 drm_mode_set_crtcinfo(adjusted_mode, 0);
3172
Jesse Barnes79e53942008-11-07 14:24:08 -08003173 return true;
3174}
3175
Jesse Barnese70236a2009-09-21 10:42:27 -07003176static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003177{
Jesse Barnese70236a2009-09-21 10:42:27 -07003178 return 400000;
3179}
Jesse Barnes79e53942008-11-07 14:24:08 -08003180
Jesse Barnese70236a2009-09-21 10:42:27 -07003181static int i915_get_display_clock_speed(struct drm_device *dev)
3182{
3183 return 333000;
3184}
Jesse Barnes79e53942008-11-07 14:24:08 -08003185
Jesse Barnese70236a2009-09-21 10:42:27 -07003186static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3187{
3188 return 200000;
3189}
Jesse Barnes79e53942008-11-07 14:24:08 -08003190
Jesse Barnese70236a2009-09-21 10:42:27 -07003191static int i915gm_get_display_clock_speed(struct drm_device *dev)
3192{
3193 u16 gcfgc = 0;
3194
3195 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3196
3197 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003198 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003199 else {
3200 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3201 case GC_DISPLAY_CLOCK_333_MHZ:
3202 return 333000;
3203 default:
3204 case GC_DISPLAY_CLOCK_190_200_MHZ:
3205 return 190000;
3206 }
3207 }
3208}
Jesse Barnes79e53942008-11-07 14:24:08 -08003209
Jesse Barnese70236a2009-09-21 10:42:27 -07003210static int i865_get_display_clock_speed(struct drm_device *dev)
3211{
3212 return 266000;
3213}
3214
3215static int i855_get_display_clock_speed(struct drm_device *dev)
3216{
3217 u16 hpllcc = 0;
3218 /* Assume that the hardware is in the high speed state. This
3219 * should be the default.
3220 */
3221 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3222 case GC_CLOCK_133_200:
3223 case GC_CLOCK_100_200:
3224 return 200000;
3225 case GC_CLOCK_166_250:
3226 return 250000;
3227 case GC_CLOCK_100_133:
3228 return 133000;
3229 }
3230
3231 /* Shouldn't happen */
3232 return 0;
3233}
3234
3235static int i830_get_display_clock_speed(struct drm_device *dev)
3236{
3237 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003238}
3239
Zhenyu Wang2c072452009-06-05 15:38:42 +08003240struct fdi_m_n {
3241 u32 tu;
3242 u32 gmch_m;
3243 u32 gmch_n;
3244 u32 link_m;
3245 u32 link_n;
3246};
3247
3248static void
3249fdi_reduce_ratio(u32 *num, u32 *den)
3250{
3251 while (*num > 0xffffff || *den > 0xffffff) {
3252 *num >>= 1;
3253 *den >>= 1;
3254 }
3255}
3256
Zhenyu Wang2c072452009-06-05 15:38:42 +08003257static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003258ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3259 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003260{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003261 m_n->tu = 64; /* default size */
3262
Chris Wilson22ed1112010-12-04 01:01:29 +00003263 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3264 m_n->gmch_m = bits_per_pixel * pixel_clock;
3265 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003266 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3267
Chris Wilson22ed1112010-12-04 01:01:29 +00003268 m_n->link_m = pixel_clock;
3269 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003270 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3271}
3272
3273
Shaohua Li7662c8b2009-06-26 11:23:55 +08003274struct intel_watermark_params {
3275 unsigned long fifo_size;
3276 unsigned long max_wm;
3277 unsigned long default_wm;
3278 unsigned long guard_size;
3279 unsigned long cacheline_size;
3280};
3281
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003282/* Pineview has different values for various configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003283static const struct intel_watermark_params pineview_display_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003284 PINEVIEW_DISPLAY_FIFO,
3285 PINEVIEW_MAX_WM,
3286 PINEVIEW_DFT_WM,
3287 PINEVIEW_GUARD_WM,
3288 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003289};
Chris Wilsond2102462011-01-24 17:43:27 +00003290static const struct intel_watermark_params pineview_display_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003291 PINEVIEW_DISPLAY_FIFO,
3292 PINEVIEW_MAX_WM,
3293 PINEVIEW_DFT_HPLLOFF_WM,
3294 PINEVIEW_GUARD_WM,
3295 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003296};
Chris Wilsond2102462011-01-24 17:43:27 +00003297static const struct intel_watermark_params pineview_cursor_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003298 PINEVIEW_CURSOR_FIFO,
3299 PINEVIEW_CURSOR_MAX_WM,
3300 PINEVIEW_CURSOR_DFT_WM,
3301 PINEVIEW_CURSOR_GUARD_WM,
3302 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003303};
Chris Wilsond2102462011-01-24 17:43:27 +00003304static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003305 PINEVIEW_CURSOR_FIFO,
3306 PINEVIEW_CURSOR_MAX_WM,
3307 PINEVIEW_CURSOR_DFT_WM,
3308 PINEVIEW_CURSOR_GUARD_WM,
3309 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003310};
Chris Wilsond2102462011-01-24 17:43:27 +00003311static const struct intel_watermark_params g4x_wm_info = {
Jesse Barnes0e442c62009-10-19 10:09:33 +09003312 G4X_FIFO_SIZE,
3313 G4X_MAX_WM,
3314 G4X_MAX_WM,
3315 2,
3316 G4X_FIFO_LINE_SIZE,
3317};
Chris Wilsond2102462011-01-24 17:43:27 +00003318static const struct intel_watermark_params g4x_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003319 I965_CURSOR_FIFO,
3320 I965_CURSOR_MAX_WM,
3321 I965_CURSOR_DFT_WM,
3322 2,
3323 G4X_FIFO_LINE_SIZE,
3324};
Chris Wilsond2102462011-01-24 17:43:27 +00003325static const struct intel_watermark_params i965_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003326 I965_CURSOR_FIFO,
3327 I965_CURSOR_MAX_WM,
3328 I965_CURSOR_DFT_WM,
3329 2,
3330 I915_FIFO_LINE_SIZE,
3331};
Chris Wilsond2102462011-01-24 17:43:27 +00003332static const struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003333 I945_FIFO_SIZE,
3334 I915_MAX_WM,
3335 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003336 2,
3337 I915_FIFO_LINE_SIZE
3338};
Chris Wilsond2102462011-01-24 17:43:27 +00003339static const struct intel_watermark_params i915_wm_info = {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003340 I915_FIFO_SIZE,
3341 I915_MAX_WM,
3342 1,
3343 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003344 I915_FIFO_LINE_SIZE
3345};
Chris Wilsond2102462011-01-24 17:43:27 +00003346static const struct intel_watermark_params i855_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003347 I855GM_FIFO_SIZE,
3348 I915_MAX_WM,
3349 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003350 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003351 I830_FIFO_LINE_SIZE
3352};
Chris Wilsond2102462011-01-24 17:43:27 +00003353static const struct intel_watermark_params i830_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003354 I830_FIFO_SIZE,
3355 I915_MAX_WM,
3356 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003357 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003358 I830_FIFO_LINE_SIZE
3359};
3360
Chris Wilsond2102462011-01-24 17:43:27 +00003361static const struct intel_watermark_params ironlake_display_wm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003362 ILK_DISPLAY_FIFO,
3363 ILK_DISPLAY_MAXWM,
3364 ILK_DISPLAY_DFTWM,
3365 2,
3366 ILK_FIFO_LINE_SIZE
3367};
Chris Wilsond2102462011-01-24 17:43:27 +00003368static const struct intel_watermark_params ironlake_cursor_wm_info = {
Zhao Yakuic936f442010-06-12 14:32:26 +08003369 ILK_CURSOR_FIFO,
3370 ILK_CURSOR_MAXWM,
3371 ILK_CURSOR_DFTWM,
3372 2,
3373 ILK_FIFO_LINE_SIZE
3374};
Chris Wilsond2102462011-01-24 17:43:27 +00003375static const struct intel_watermark_params ironlake_display_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003376 ILK_DISPLAY_SR_FIFO,
3377 ILK_DISPLAY_MAX_SRWM,
3378 ILK_DISPLAY_DFT_SRWM,
3379 2,
3380 ILK_FIFO_LINE_SIZE
3381};
Chris Wilsond2102462011-01-24 17:43:27 +00003382static const struct intel_watermark_params ironlake_cursor_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003383 ILK_CURSOR_SR_FIFO,
3384 ILK_CURSOR_MAX_SRWM,
3385 ILK_CURSOR_DFT_SRWM,
3386 2,
3387 ILK_FIFO_LINE_SIZE
3388};
3389
Chris Wilsond2102462011-01-24 17:43:27 +00003390static const struct intel_watermark_params sandybridge_display_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003391 SNB_DISPLAY_FIFO,
3392 SNB_DISPLAY_MAXWM,
3393 SNB_DISPLAY_DFTWM,
3394 2,
3395 SNB_FIFO_LINE_SIZE
3396};
Chris Wilsond2102462011-01-24 17:43:27 +00003397static const struct intel_watermark_params sandybridge_cursor_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003398 SNB_CURSOR_FIFO,
3399 SNB_CURSOR_MAXWM,
3400 SNB_CURSOR_DFTWM,
3401 2,
3402 SNB_FIFO_LINE_SIZE
3403};
Chris Wilsond2102462011-01-24 17:43:27 +00003404static const struct intel_watermark_params sandybridge_display_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003405 SNB_DISPLAY_SR_FIFO,
3406 SNB_DISPLAY_MAX_SRWM,
3407 SNB_DISPLAY_DFT_SRWM,
3408 2,
3409 SNB_FIFO_LINE_SIZE
3410};
Chris Wilsond2102462011-01-24 17:43:27 +00003411static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003412 SNB_CURSOR_SR_FIFO,
3413 SNB_CURSOR_MAX_SRWM,
3414 SNB_CURSOR_DFT_SRWM,
3415 2,
3416 SNB_FIFO_LINE_SIZE
3417};
3418
3419
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003420/**
3421 * intel_calculate_wm - calculate watermark level
3422 * @clock_in_khz: pixel clock
3423 * @wm: chip FIFO params
3424 * @pixel_size: display pixel size
3425 * @latency_ns: memory latency for the platform
3426 *
3427 * Calculate the watermark level (the level at which the display plane will
3428 * start fetching from memory again). Each chip has a different display
3429 * FIFO size and allocation, so the caller needs to figure that out and pass
3430 * in the correct intel_watermark_params structure.
3431 *
3432 * As the pixel clock runs, the FIFO will be drained at a rate that depends
3433 * on the pixel size. When it reaches the watermark level, it'll start
3434 * fetching FIFO line sized based chunks from memory until the FIFO fills
3435 * past the watermark point. If the FIFO drains completely, a FIFO underrun
3436 * will occur, and a display engine hang could result.
3437 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003438static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
Chris Wilsond2102462011-01-24 17:43:27 +00003439 const struct intel_watermark_params *wm,
3440 int fifo_size,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003441 int pixel_size,
3442 unsigned long latency_ns)
3443{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003444 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003445
Jesse Barnesd6604672009-09-11 12:25:56 -07003446 /*
3447 * Note: we need to make sure we don't overflow for various clock &
3448 * latency values.
3449 * clocks go from a few thousand to several hundred thousand.
3450 * latency is usually a few thousand
3451 */
3452 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
3453 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003454 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003455
Zhao Yakui28c97732009-10-09 11:39:41 +08003456 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003457
Chris Wilsond2102462011-01-24 17:43:27 +00003458 wm_size = fifo_size - (entries_required + wm->guard_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003459
Zhao Yakui28c97732009-10-09 11:39:41 +08003460 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003461
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003462 /* Don't promote wm_size to unsigned... */
3463 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003464 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01003465 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003466 wm_size = wm->default_wm;
3467 return wm_size;
3468}
3469
3470struct cxsr_latency {
3471 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08003472 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003473 unsigned long fsb_freq;
3474 unsigned long mem_freq;
3475 unsigned long display_sr;
3476 unsigned long display_hpll_disable;
3477 unsigned long cursor_sr;
3478 unsigned long cursor_hpll_disable;
3479};
3480
Chris Wilson403c89f2010-08-04 15:25:31 +01003481static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08003482 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
3483 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
3484 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
3485 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
3486 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003487
Li Peng95534262010-05-18 18:58:44 +08003488 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
3489 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
3490 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
3491 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
3492 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003493
Li Peng95534262010-05-18 18:58:44 +08003494 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
3495 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
3496 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
3497 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
3498 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003499
Li Peng95534262010-05-18 18:58:44 +08003500 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
3501 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
3502 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
3503 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
3504 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003505
Li Peng95534262010-05-18 18:58:44 +08003506 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
3507 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
3508 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
3509 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
3510 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003511
Li Peng95534262010-05-18 18:58:44 +08003512 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
3513 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
3514 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
3515 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
3516 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003517};
3518
Chris Wilson403c89f2010-08-04 15:25:31 +01003519static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
3520 int is_ddr3,
3521 int fsb,
3522 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003523{
Chris Wilson403c89f2010-08-04 15:25:31 +01003524 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003525 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003526
3527 if (fsb == 0 || mem == 0)
3528 return NULL;
3529
3530 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
3531 latency = &cxsr_latency_table[i];
3532 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08003533 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303534 fsb == latency->fsb_freq && mem == latency->mem_freq)
3535 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003536 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303537
Zhao Yakui28c97732009-10-09 11:39:41 +08003538 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303539
3540 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003541}
3542
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003543static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003544{
3545 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003546
3547 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003548 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003549}
3550
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07003551/*
3552 * Latency for FIFO fetches is dependent on several factors:
3553 * - memory configuration (speed, channels)
3554 * - chipset
3555 * - current MCH state
3556 * It can be fairly high in some situations, so here we assume a fairly
3557 * pessimal value. It's a tradeoff between extra memory fetches (if we
3558 * set this value too high, the FIFO will fetch frequently to stay full)
3559 * and power consumption (set it too low to save power and we might see
3560 * FIFO underruns and display "flicker").
3561 *
3562 * A value of 5us seems to be a good balance; safe for very low end
3563 * platforms but not overly aggressive on lower latency configs.
3564 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003565static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003566
Jesse Barnese70236a2009-09-21 10:42:27 -07003567static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003568{
3569 struct drm_i915_private *dev_priv = dev->dev_private;
3570 uint32_t dsparb = I915_READ(DSPARB);
3571 int size;
3572
Chris Wilson8de9b312010-07-19 19:59:52 +01003573 size = dsparb & 0x7f;
3574 if (plane)
3575 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003576
Zhao Yakui28c97732009-10-09 11:39:41 +08003577 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003578 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003579
3580 return size;
3581}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003582
Jesse Barnese70236a2009-09-21 10:42:27 -07003583static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3584{
3585 struct drm_i915_private *dev_priv = dev->dev_private;
3586 uint32_t dsparb = I915_READ(DSPARB);
3587 int size;
3588
Chris Wilson8de9b312010-07-19 19:59:52 +01003589 size = dsparb & 0x1ff;
3590 if (plane)
3591 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07003592 size >>= 1; /* Convert to cachelines */
3593
Zhao Yakui28c97732009-10-09 11:39:41 +08003594 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003595 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003596
3597 return size;
3598}
3599
3600static int i845_get_fifo_size(struct drm_device *dev, int plane)
3601{
3602 struct drm_i915_private *dev_priv = dev->dev_private;
3603 uint32_t dsparb = I915_READ(DSPARB);
3604 int size;
3605
3606 size = dsparb & 0x7f;
3607 size >>= 2; /* Convert to cachelines */
3608
Zhao Yakui28c97732009-10-09 11:39:41 +08003609 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003610 plane ? "B" : "A",
3611 size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003612
3613 return size;
3614}
3615
3616static int i830_get_fifo_size(struct drm_device *dev, int plane)
3617{
3618 struct drm_i915_private *dev_priv = dev->dev_private;
3619 uint32_t dsparb = I915_READ(DSPARB);
3620 int size;
3621
3622 size = dsparb & 0x7f;
3623 size >>= 1; /* Convert to cachelines */
3624
Zhao Yakui28c97732009-10-09 11:39:41 +08003625 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003626 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003627
3628 return size;
3629}
3630
Chris Wilsond2102462011-01-24 17:43:27 +00003631static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
3632{
3633 struct drm_crtc *crtc, *enabled = NULL;
3634
3635 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3636 if (crtc->enabled && crtc->fb) {
3637 if (enabled)
3638 return NULL;
3639 enabled = crtc;
3640 }
3641 }
3642
3643 return enabled;
3644}
3645
3646static void pineview_update_wm(struct drm_device *dev)
Zhao Yakuid4294342010-03-22 22:45:36 +08003647{
3648 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003649 struct drm_crtc *crtc;
Chris Wilson403c89f2010-08-04 15:25:31 +01003650 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003651 u32 reg;
3652 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003653
Chris Wilson403c89f2010-08-04 15:25:31 +01003654 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003655 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003656 if (!latency) {
3657 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3658 pineview_disable_cxsr(dev);
3659 return;
3660 }
3661
Chris Wilsond2102462011-01-24 17:43:27 +00003662 crtc = single_enabled_crtc(dev);
3663 if (crtc) {
3664 int clock = crtc->mode.clock;
3665 int pixel_size = crtc->fb->bits_per_pixel / 8;
Zhao Yakuid4294342010-03-22 22:45:36 +08003666
3667 /* Display SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003668 wm = intel_calculate_wm(clock, &pineview_display_wm,
3669 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003670 pixel_size, latency->display_sr);
3671 reg = I915_READ(DSPFW1);
3672 reg &= ~DSPFW_SR_MASK;
3673 reg |= wm << DSPFW_SR_SHIFT;
3674 I915_WRITE(DSPFW1, reg);
3675 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3676
3677 /* cursor SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003678 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
3679 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003680 pixel_size, latency->cursor_sr);
3681 reg = I915_READ(DSPFW3);
3682 reg &= ~DSPFW_CURSOR_SR_MASK;
3683 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3684 I915_WRITE(DSPFW3, reg);
3685
3686 /* Display HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003687 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
3688 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003689 pixel_size, latency->display_hpll_disable);
3690 reg = I915_READ(DSPFW3);
3691 reg &= ~DSPFW_HPLL_SR_MASK;
3692 reg |= wm & DSPFW_HPLL_SR_MASK;
3693 I915_WRITE(DSPFW3, reg);
3694
3695 /* cursor HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003696 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
3697 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003698 pixel_size, latency->cursor_hpll_disable);
3699 reg = I915_READ(DSPFW3);
3700 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3701 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3702 I915_WRITE(DSPFW3, reg);
3703 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3704
3705 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003706 I915_WRITE(DSPFW3,
3707 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003708 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3709 } else {
3710 pineview_disable_cxsr(dev);
3711 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3712 }
3713}
3714
Chris Wilson417ae142011-01-19 15:04:42 +00003715static bool g4x_compute_wm0(struct drm_device *dev,
3716 int plane,
3717 const struct intel_watermark_params *display,
3718 int display_latency_ns,
3719 const struct intel_watermark_params *cursor,
3720 int cursor_latency_ns,
3721 int *plane_wm,
3722 int *cursor_wm)
Jesse Barnes652c3932009-08-17 13:31:43 -07003723{
Chris Wilson417ae142011-01-19 15:04:42 +00003724 struct drm_crtc *crtc;
3725 int htotal, hdisplay, clock, pixel_size;
3726 int line_time_us, line_count;
3727 int entries, tlb_miss;
Jesse Barnes652c3932009-08-17 13:31:43 -07003728
Chris Wilson417ae142011-01-19 15:04:42 +00003729 crtc = intel_get_crtc_for_plane(dev, plane);
3730 if (crtc->fb == NULL || !crtc->enabled)
3731 return false;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003732
Chris Wilson417ae142011-01-19 15:04:42 +00003733 htotal = crtc->mode.htotal;
3734 hdisplay = crtc->mode.hdisplay;
3735 clock = crtc->mode.clock;
3736 pixel_size = crtc->fb->bits_per_pixel / 8;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003737
Chris Wilson417ae142011-01-19 15:04:42 +00003738 /* Use the small buffer method to calculate plane watermark */
3739 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
3740 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
3741 if (tlb_miss > 0)
3742 entries += tlb_miss;
3743 entries = DIV_ROUND_UP(entries, display->cacheline_size);
3744 *plane_wm = entries + display->guard_size;
3745 if (*plane_wm > (int)display->max_wm)
3746 *plane_wm = display->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003747
Chris Wilson417ae142011-01-19 15:04:42 +00003748 /* Use the large buffer method to calculate cursor watermark */
3749 line_time_us = ((htotal * 1000) / clock);
3750 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
3751 entries = line_count * 64 * pixel_size;
3752 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
3753 if (tlb_miss > 0)
3754 entries += tlb_miss;
3755 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3756 *cursor_wm = entries + cursor->guard_size;
3757 if (*cursor_wm > (int)cursor->max_wm)
3758 *cursor_wm = (int)cursor->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003759
Chris Wilson417ae142011-01-19 15:04:42 +00003760 return true;
3761}
Jesse Barnes0e442c62009-10-19 10:09:33 +09003762
Chris Wilson417ae142011-01-19 15:04:42 +00003763/*
3764 * Check the wm result.
3765 *
3766 * If any calculated watermark values is larger than the maximum value that
3767 * can be programmed into the associated watermark register, that watermark
3768 * must be disabled.
3769 */
3770static bool g4x_check_srwm(struct drm_device *dev,
3771 int display_wm, int cursor_wm,
3772 const struct intel_watermark_params *display,
3773 const struct intel_watermark_params *cursor)
3774{
3775 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
3776 display_wm, cursor_wm);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003777
Chris Wilson417ae142011-01-19 15:04:42 +00003778 if (display_wm > display->max_wm) {
3779 DRM_DEBUG_KMS("display watermark is too large(%d), disabling\n",
3780 display_wm, display->max_wm);
3781 return false;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003782 }
3783
Chris Wilson417ae142011-01-19 15:04:42 +00003784 if (cursor_wm > cursor->max_wm) {
3785 DRM_DEBUG_KMS("cursor watermark is too large(%d), disabling\n",
3786 cursor_wm, cursor->max_wm);
3787 return false;
3788 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003789
Chris Wilson417ae142011-01-19 15:04:42 +00003790 if (!(display_wm || cursor_wm)) {
3791 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
3792 return false;
3793 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003794
Chris Wilson417ae142011-01-19 15:04:42 +00003795 return true;
3796}
3797
3798static bool g4x_compute_srwm(struct drm_device *dev,
Chris Wilsond2102462011-01-24 17:43:27 +00003799 int plane,
3800 int latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00003801 const struct intel_watermark_params *display,
3802 const struct intel_watermark_params *cursor,
3803 int *display_wm, int *cursor_wm)
3804{
Chris Wilsond2102462011-01-24 17:43:27 +00003805 struct drm_crtc *crtc;
3806 int hdisplay, htotal, pixel_size, clock;
Chris Wilson417ae142011-01-19 15:04:42 +00003807 unsigned long line_time_us;
3808 int line_count, line_size;
3809 int small, large;
3810 int entries;
3811
3812 if (!latency_ns) {
3813 *display_wm = *cursor_wm = 0;
3814 return false;
3815 }
3816
Chris Wilsond2102462011-01-24 17:43:27 +00003817 crtc = intel_get_crtc_for_plane(dev, plane);
3818 hdisplay = crtc->mode.hdisplay;
3819 htotal = crtc->mode.htotal;
3820 clock = crtc->mode.clock;
3821 pixel_size = crtc->fb->bits_per_pixel / 8;
3822
Chris Wilson417ae142011-01-19 15:04:42 +00003823 line_time_us = (htotal * 1000) / clock;
3824 line_count = (latency_ns / line_time_us + 1000) / 1000;
3825 line_size = hdisplay * pixel_size;
3826
3827 /* Use the minimum of the small and large buffer method for primary */
3828 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
3829 large = line_count * line_size;
3830
3831 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
3832 *display_wm = entries + display->guard_size;
3833
3834 /* calculate the self-refresh watermark for display cursor */
3835 entries = line_count * pixel_size * 64;
3836 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3837 *cursor_wm = entries + cursor->guard_size;
3838
3839 return g4x_check_srwm(dev,
3840 *display_wm, *cursor_wm,
3841 display, cursor);
3842}
3843
Chris Wilsond2102462011-01-24 17:43:27 +00003844static inline bool single_plane_enabled(unsigned int mask)
3845{
3846 return mask && (mask & -mask) == 0;
3847}
3848
3849static void g4x_update_wm(struct drm_device *dev)
Chris Wilson417ae142011-01-19 15:04:42 +00003850{
3851 static const int sr_latency_ns = 12000;
3852 struct drm_i915_private *dev_priv = dev->dev_private;
3853 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00003854 int plane_sr, cursor_sr;
3855 unsigned int enabled = 0;
Chris Wilson417ae142011-01-19 15:04:42 +00003856
3857 if (g4x_compute_wm0(dev, 0,
3858 &g4x_wm_info, latency_ns,
3859 &g4x_cursor_wm_info, latency_ns,
3860 &planea_wm, &cursora_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00003861 enabled |= 1;
Chris Wilson417ae142011-01-19 15:04:42 +00003862
3863 if (g4x_compute_wm0(dev, 1,
3864 &g4x_wm_info, latency_ns,
3865 &g4x_cursor_wm_info, latency_ns,
3866 &planeb_wm, &cursorb_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00003867 enabled |= 2;
Chris Wilson417ae142011-01-19 15:04:42 +00003868
3869 plane_sr = cursor_sr = 0;
Chris Wilsond2102462011-01-24 17:43:27 +00003870 if (single_plane_enabled(enabled) &&
3871 g4x_compute_srwm(dev, ffs(enabled) - 1,
3872 sr_latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00003873 &g4x_wm_info,
3874 &g4x_cursor_wm_info,
3875 &plane_sr, &cursor_sr))
3876 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
3877 else
3878 I915_WRITE(FW_BLC_SELF,
3879 I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
3880
Chris Wilson308977a2011-02-02 10:41:20 +00003881 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
3882 planea_wm, cursora_wm,
3883 planeb_wm, cursorb_wm,
3884 plane_sr, cursor_sr);
Chris Wilson417ae142011-01-19 15:04:42 +00003885
3886 I915_WRITE(DSPFW1,
3887 (plane_sr << DSPFW_SR_SHIFT) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09003888 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
Chris Wilson417ae142011-01-19 15:04:42 +00003889 (planeb_wm << DSPFW_PLANEB_SHIFT) |
3890 planea_wm);
3891 I915_WRITE(DSPFW2,
3892 (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09003893 (cursora_wm << DSPFW_CURSORA_SHIFT));
3894 /* HPLL off in SR has some issues on G4x... disable it */
Chris Wilson417ae142011-01-19 15:04:42 +00003895 I915_WRITE(DSPFW3,
3896 (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09003897 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07003898}
3899
Chris Wilsond2102462011-01-24 17:43:27 +00003900static void i965_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003901{
3902 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003903 struct drm_crtc *crtc;
3904 int srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003905 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003906
Jesse Barnes1dc75462009-10-19 10:08:17 +09003907 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003908 crtc = single_enabled_crtc(dev);
3909 if (crtc) {
Jesse Barnes1dc75462009-10-19 10:08:17 +09003910 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003911 static const int sr_latency_ns = 12000;
Chris Wilsond2102462011-01-24 17:43:27 +00003912 int clock = crtc->mode.clock;
3913 int htotal = crtc->mode.htotal;
3914 int hdisplay = crtc->mode.hdisplay;
3915 int pixel_size = crtc->fb->bits_per_pixel / 8;
3916 unsigned long line_time_us;
3917 int entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003918
Chris Wilsond2102462011-01-24 17:43:27 +00003919 line_time_us = ((htotal * 1000) / clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003920
3921 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00003922 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3923 pixel_size * hdisplay;
3924 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
Chris Wilsond2102462011-01-24 17:43:27 +00003925 srwm = I965_FIFO_SIZE - entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003926 if (srwm < 0)
3927 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08003928 srwm &= 0x1ff;
Chris Wilson308977a2011-02-02 10:41:20 +00003929 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
3930 entries, srwm);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003931
Chris Wilsond2102462011-01-24 17:43:27 +00003932 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003933 pixel_size * 64;
Chris Wilsond2102462011-01-24 17:43:27 +00003934 entries = DIV_ROUND_UP(entries,
Chris Wilson8de9b312010-07-19 19:59:52 +01003935 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003936 cursor_sr = i965_cursor_wm_info.fifo_size -
Chris Wilsond2102462011-01-24 17:43:27 +00003937 (entries + i965_cursor_wm_info.guard_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003938
3939 if (cursor_sr > i965_cursor_wm_info.max_wm)
3940 cursor_sr = i965_cursor_wm_info.max_wm;
3941
3942 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3943 "cursor %d\n", srwm, cursor_sr);
3944
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003945 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003946 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303947 } else {
3948 /* Turn off self refresh if both pipes are enabled */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003949 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003950 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3951 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003952 }
3953
3954 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3955 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003956
3957 /* 965 has limitations... */
Chris Wilson417ae142011-01-19 15:04:42 +00003958 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
3959 (8 << 16) | (8 << 8) | (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003960 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003961 /* update cursor SR watermark */
3962 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003963}
3964
Chris Wilsond2102462011-01-24 17:43:27 +00003965static void i9xx_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003966{
3967 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003968 const struct intel_watermark_params *wm_info;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003969 uint32_t fwater_lo;
3970 uint32_t fwater_hi;
Chris Wilsond2102462011-01-24 17:43:27 +00003971 int cwm, srwm = 1;
3972 int fifo_size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003973 int planea_wm, planeb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00003974 struct drm_crtc *crtc, *enabled = NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003975
Chris Wilson72557b42011-01-31 10:29:55 +00003976 if (IS_I945GM(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00003977 wm_info = &i945_wm_info;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003978 else if (!IS_GEN2(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00003979 wm_info = &i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003980 else
Chris Wilsond2102462011-01-24 17:43:27 +00003981 wm_info = &i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003982
Chris Wilsond2102462011-01-24 17:43:27 +00003983 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3984 crtc = intel_get_crtc_for_plane(dev, 0);
3985 if (crtc->enabled && crtc->fb) {
3986 planea_wm = intel_calculate_wm(crtc->mode.clock,
3987 wm_info, fifo_size,
3988 crtc->fb->bits_per_pixel / 8,
3989 latency_ns);
3990 enabled = crtc;
3991 } else
3992 planea_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003993
Chris Wilsond2102462011-01-24 17:43:27 +00003994 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
3995 crtc = intel_get_crtc_for_plane(dev, 1);
3996 if (crtc->enabled && crtc->fb) {
3997 planeb_wm = intel_calculate_wm(crtc->mode.clock,
3998 wm_info, fifo_size,
3999 crtc->fb->bits_per_pixel / 8,
4000 latency_ns);
4001 if (enabled == NULL)
4002 enabled = crtc;
4003 else
4004 enabled = NULL;
4005 } else
4006 planeb_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004007
Zhao Yakui28c97732009-10-09 11:39:41 +08004008 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004009
4010 /*
4011 * Overlay gets an aggressive default since video jitter is bad.
4012 */
4013 cwm = 2;
4014
Alexander Lam18b21902011-01-03 13:28:56 -05004015 /* Play safe and disable self-refresh before adjusting watermarks. */
4016 if (IS_I945G(dev) || IS_I945GM(dev))
4017 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
4018 else if (IS_I915GM(dev))
4019 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
4020
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004021 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00004022 if (HAS_FW_BLC(dev) && enabled) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004023 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01004024 static const int sr_latency_ns = 6000;
Chris Wilsond2102462011-01-24 17:43:27 +00004025 int clock = enabled->mode.clock;
4026 int htotal = enabled->mode.htotal;
4027 int hdisplay = enabled->mode.hdisplay;
4028 int pixel_size = enabled->fb->bits_per_pixel / 8;
4029 unsigned long line_time_us;
4030 int entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004031
Chris Wilsond2102462011-01-24 17:43:27 +00004032 line_time_us = (htotal * 1000) / clock;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004033
4034 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00004035 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
4036 pixel_size * hdisplay;
4037 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
4038 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
4039 srwm = wm_info->fifo_size - entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004040 if (srwm < 0)
4041 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08004042
4043 if (IS_I945G(dev) || IS_I945GM(dev))
Alexander Lam18b21902011-01-03 13:28:56 -05004044 I915_WRITE(FW_BLC_SELF,
4045 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
4046 else if (IS_I915GM(dev))
Li Pengee980b82010-01-27 19:01:11 +08004047 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004048 }
4049
Zhao Yakui28c97732009-10-09 11:39:41 +08004050 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004051 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004052
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004053 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
4054 fwater_hi = (cwm & 0x1f);
4055
4056 /* Set request length to 8 cachelines per fetch */
4057 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
4058 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004059
4060 I915_WRITE(FW_BLC, fwater_lo);
4061 I915_WRITE(FW_BLC2, fwater_hi);
Alexander Lam18b21902011-01-03 13:28:56 -05004062
Chris Wilsond2102462011-01-24 17:43:27 +00004063 if (HAS_FW_BLC(dev)) {
4064 if (enabled) {
4065 if (IS_I945G(dev) || IS_I945GM(dev))
4066 I915_WRITE(FW_BLC_SELF,
4067 FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4068 else if (IS_I915GM(dev))
4069 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
4070 DRM_DEBUG_KMS("memory self refresh enabled\n");
4071 } else
4072 DRM_DEBUG_KMS("memory self refresh disabled\n");
4073 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08004074}
4075
Chris Wilsond2102462011-01-24 17:43:27 +00004076static void i830_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004077{
4078 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004079 struct drm_crtc *crtc;
4080 uint32_t fwater_lo;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004081 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004082
Chris Wilsond2102462011-01-24 17:43:27 +00004083 crtc = single_enabled_crtc(dev);
4084 if (crtc == NULL)
4085 return;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004086
Chris Wilsond2102462011-01-24 17:43:27 +00004087 planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
4088 dev_priv->display.get_fifo_size(dev, 0),
4089 crtc->fb->bits_per_pixel / 8,
4090 latency_ns);
4091 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesf3601322009-07-22 12:54:59 -07004092 fwater_lo |= (3<<8) | planea_wm;
4093
Zhao Yakui28c97732009-10-09 11:39:41 +08004094 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004095
4096 I915_WRITE(FW_BLC, fwater_lo);
4097}
4098
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004099#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08004100#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004101
Chris Wilson4ed765f2010-09-11 10:46:47 +01004102static bool ironlake_compute_wm0(struct drm_device *dev,
4103 int pipe,
Yuanhan Liu13982612010-12-15 15:42:31 +08004104 const struct intel_watermark_params *display,
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004105 int display_latency_ns,
Yuanhan Liu13982612010-12-15 15:42:31 +08004106 const struct intel_watermark_params *cursor,
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004107 int cursor_latency_ns,
Chris Wilson4ed765f2010-09-11 10:46:47 +01004108 int *plane_wm,
4109 int *cursor_wm)
4110{
4111 struct drm_crtc *crtc;
Chris Wilsondb66e372011-01-08 09:02:21 +00004112 int htotal, hdisplay, clock, pixel_size;
4113 int line_time_us, line_count;
4114 int entries, tlb_miss;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004115
4116 crtc = intel_get_crtc_for_pipe(dev, pipe);
4117 if (crtc->fb == NULL || !crtc->enabled)
4118 return false;
4119
4120 htotal = crtc->mode.htotal;
4121 hdisplay = crtc->mode.hdisplay;
4122 clock = crtc->mode.clock;
4123 pixel_size = crtc->fb->bits_per_pixel / 8;
4124
4125 /* Use the small buffer method to calculate plane watermark */
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004126 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
Chris Wilsondb66e372011-01-08 09:02:21 +00004127 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
4128 if (tlb_miss > 0)
4129 entries += tlb_miss;
Yuanhan Liu13982612010-12-15 15:42:31 +08004130 entries = DIV_ROUND_UP(entries, display->cacheline_size);
4131 *plane_wm = entries + display->guard_size;
4132 if (*plane_wm > (int)display->max_wm)
4133 *plane_wm = display->max_wm;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004134
4135 /* Use the large buffer method to calculate cursor watermark */
4136 line_time_us = ((htotal * 1000) / clock);
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004137 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004138 entries = line_count * 64 * pixel_size;
Chris Wilsondb66e372011-01-08 09:02:21 +00004139 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
4140 if (tlb_miss > 0)
4141 entries += tlb_miss;
Yuanhan Liu13982612010-12-15 15:42:31 +08004142 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4143 *cursor_wm = entries + cursor->guard_size;
4144 if (*cursor_wm > (int)cursor->max_wm)
4145 *cursor_wm = (int)cursor->max_wm;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004146
4147 return true;
4148}
4149
Jesse Barnesb79d4992010-12-21 13:10:23 -08004150/*
4151 * Check the wm result.
4152 *
4153 * If any calculated watermark values is larger than the maximum value that
4154 * can be programmed into the associated watermark register, that watermark
4155 * must be disabled.
4156 */
4157static bool ironlake_check_srwm(struct drm_device *dev, int level,
4158 int fbc_wm, int display_wm, int cursor_wm,
4159 const struct intel_watermark_params *display,
4160 const struct intel_watermark_params *cursor)
4161{
4162 struct drm_i915_private *dev_priv = dev->dev_private;
4163
4164 DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
4165 " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
4166
4167 if (fbc_wm > SNB_FBC_MAX_SRWM) {
4168 DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
4169 fbc_wm, SNB_FBC_MAX_SRWM, level);
4170
4171 /* fbc has it's own way to disable FBC WM */
4172 I915_WRITE(DISP_ARB_CTL,
4173 I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
4174 return false;
4175 }
4176
4177 if (display_wm > display->max_wm) {
4178 DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
4179 display_wm, SNB_DISPLAY_MAX_SRWM, level);
4180 return false;
4181 }
4182
4183 if (cursor_wm > cursor->max_wm) {
4184 DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
4185 cursor_wm, SNB_CURSOR_MAX_SRWM, level);
4186 return false;
4187 }
4188
4189 if (!(fbc_wm || display_wm || cursor_wm)) {
4190 DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
4191 return false;
4192 }
4193
4194 return true;
4195}
4196
4197/*
4198 * Compute watermark values of WM[1-3],
4199 */
Chris Wilsond2102462011-01-24 17:43:27 +00004200static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
4201 int latency_ns,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004202 const struct intel_watermark_params *display,
4203 const struct intel_watermark_params *cursor,
4204 int *fbc_wm, int *display_wm, int *cursor_wm)
4205{
Chris Wilsond2102462011-01-24 17:43:27 +00004206 struct drm_crtc *crtc;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004207 unsigned long line_time_us;
Chris Wilsond2102462011-01-24 17:43:27 +00004208 int hdisplay, htotal, pixel_size, clock;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004209 int line_count, line_size;
4210 int small, large;
4211 int entries;
4212
4213 if (!latency_ns) {
4214 *fbc_wm = *display_wm = *cursor_wm = 0;
4215 return false;
4216 }
4217
Chris Wilsond2102462011-01-24 17:43:27 +00004218 crtc = intel_get_crtc_for_plane(dev, plane);
4219 hdisplay = crtc->mode.hdisplay;
4220 htotal = crtc->mode.htotal;
4221 clock = crtc->mode.clock;
4222 pixel_size = crtc->fb->bits_per_pixel / 8;
4223
Jesse Barnesb79d4992010-12-21 13:10:23 -08004224 line_time_us = (htotal * 1000) / clock;
4225 line_count = (latency_ns / line_time_us + 1000) / 1000;
4226 line_size = hdisplay * pixel_size;
4227
4228 /* Use the minimum of the small and large buffer method for primary */
4229 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4230 large = line_count * line_size;
4231
4232 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4233 *display_wm = entries + display->guard_size;
4234
4235 /*
4236 * Spec says:
4237 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
4238 */
4239 *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
4240
4241 /* calculate the self-refresh watermark for display cursor */
4242 entries = line_count * pixel_size * 64;
4243 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4244 *cursor_wm = entries + cursor->guard_size;
4245
4246 return ironlake_check_srwm(dev, level,
4247 *fbc_wm, *display_wm, *cursor_wm,
4248 display, cursor);
4249}
4250
Chris Wilsond2102462011-01-24 17:43:27 +00004251static void ironlake_update_wm(struct drm_device *dev)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004252{
4253 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004254 int fbc_wm, plane_wm, cursor_wm;
4255 unsigned int enabled;
Zhao Yakuic936f442010-06-12 14:32:26 +08004256
Chris Wilson4ed765f2010-09-11 10:46:47 +01004257 enabled = 0;
Yuanhan Liu13982612010-12-15 15:42:31 +08004258 if (ironlake_compute_wm0(dev, 0,
4259 &ironlake_display_wm_info,
4260 ILK_LP0_PLANE_LATENCY,
4261 &ironlake_cursor_wm_info,
4262 ILK_LP0_CURSOR_LATENCY,
4263 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004264 I915_WRITE(WM0_PIPEA_ILK,
4265 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4266 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4267 " plane %d, " "cursor: %d\n",
4268 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004269 enabled |= 1;
Zhao Yakuic936f442010-06-12 14:32:26 +08004270 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004271
Yuanhan Liu13982612010-12-15 15:42:31 +08004272 if (ironlake_compute_wm0(dev, 1,
4273 &ironlake_display_wm_info,
4274 ILK_LP0_PLANE_LATENCY,
4275 &ironlake_cursor_wm_info,
4276 ILK_LP0_CURSOR_LATENCY,
4277 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004278 I915_WRITE(WM0_PIPEB_ILK,
4279 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4280 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4281 " plane %d, cursor: %d\n",
4282 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004283 enabled |= 2;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004284 }
4285
4286 /*
4287 * Calculate and update the self-refresh watermark only when one
4288 * display plane is used.
4289 */
Jesse Barnesb79d4992010-12-21 13:10:23 -08004290 I915_WRITE(WM3_LP_ILK, 0);
4291 I915_WRITE(WM2_LP_ILK, 0);
4292 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004293
Chris Wilsond2102462011-01-24 17:43:27 +00004294 if (!single_plane_enabled(enabled))
Jesse Barnesb79d4992010-12-21 13:10:23 -08004295 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004296 enabled = ffs(enabled) - 1;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004297
Jesse Barnesb79d4992010-12-21 13:10:23 -08004298 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004299 if (!ironlake_compute_srwm(dev, 1, enabled,
4300 ILK_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004301 &ironlake_display_srwm_info,
4302 &ironlake_cursor_srwm_info,
4303 &fbc_wm, &plane_wm, &cursor_wm))
4304 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004305
Jesse Barnesb79d4992010-12-21 13:10:23 -08004306 I915_WRITE(WM1_LP_ILK,
4307 WM1_LP_SR_EN |
4308 (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4309 (fbc_wm << WM1_LP_FBC_SHIFT) |
4310 (plane_wm << WM1_LP_SR_SHIFT) |
4311 cursor_wm);
Chris Wilson4ed765f2010-09-11 10:46:47 +01004312
Jesse Barnesb79d4992010-12-21 13:10:23 -08004313 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004314 if (!ironlake_compute_srwm(dev, 2, enabled,
4315 ILK_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004316 &ironlake_display_srwm_info,
4317 &ironlake_cursor_srwm_info,
4318 &fbc_wm, &plane_wm, &cursor_wm))
4319 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004320
Jesse Barnesb79d4992010-12-21 13:10:23 -08004321 I915_WRITE(WM2_LP_ILK,
4322 WM2_LP_EN |
4323 (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4324 (fbc_wm << WM1_LP_FBC_SHIFT) |
4325 (plane_wm << WM1_LP_SR_SHIFT) |
4326 cursor_wm);
Yuanhan Liu13982612010-12-15 15:42:31 +08004327
4328 /*
Jesse Barnesb79d4992010-12-21 13:10:23 -08004329 * WM3 is unsupported on ILK, probably because we don't have latency
4330 * data for that power state
Yuanhan Liu13982612010-12-15 15:42:31 +08004331 */
Yuanhan Liu13982612010-12-15 15:42:31 +08004332}
4333
Chris Wilsond2102462011-01-24 17:43:27 +00004334static void sandybridge_update_wm(struct drm_device *dev)
Yuanhan Liu13982612010-12-15 15:42:31 +08004335{
4336 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004337 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
Chris Wilsond2102462011-01-24 17:43:27 +00004338 int fbc_wm, plane_wm, cursor_wm;
4339 unsigned int enabled;
Yuanhan Liu13982612010-12-15 15:42:31 +08004340
4341 enabled = 0;
4342 if (ironlake_compute_wm0(dev, 0,
4343 &sandybridge_display_wm_info, latency,
4344 &sandybridge_cursor_wm_info, latency,
4345 &plane_wm, &cursor_wm)) {
4346 I915_WRITE(WM0_PIPEA_ILK,
4347 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4348 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4349 " plane %d, " "cursor: %d\n",
4350 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004351 enabled |= 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004352 }
4353
4354 if (ironlake_compute_wm0(dev, 1,
4355 &sandybridge_display_wm_info, latency,
4356 &sandybridge_cursor_wm_info, latency,
4357 &plane_wm, &cursor_wm)) {
4358 I915_WRITE(WM0_PIPEB_ILK,
4359 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4360 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4361 " plane %d, cursor: %d\n",
4362 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004363 enabled |= 2;
Yuanhan Liu13982612010-12-15 15:42:31 +08004364 }
4365
4366 /*
4367 * Calculate and update the self-refresh watermark only when one
4368 * display plane is used.
4369 *
4370 * SNB support 3 levels of watermark.
4371 *
4372 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
4373 * and disabled in the descending order
4374 *
4375 */
4376 I915_WRITE(WM3_LP_ILK, 0);
4377 I915_WRITE(WM2_LP_ILK, 0);
4378 I915_WRITE(WM1_LP_ILK, 0);
4379
Chris Wilsond2102462011-01-24 17:43:27 +00004380 if (!single_plane_enabled(enabled))
Yuanhan Liu13982612010-12-15 15:42:31 +08004381 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004382 enabled = ffs(enabled) - 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004383
4384 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004385 if (!ironlake_compute_srwm(dev, 1, enabled,
4386 SNB_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004387 &sandybridge_display_srwm_info,
4388 &sandybridge_cursor_srwm_info,
4389 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004390 return;
4391
4392 I915_WRITE(WM1_LP_ILK,
4393 WM1_LP_SR_EN |
4394 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4395 (fbc_wm << WM1_LP_FBC_SHIFT) |
4396 (plane_wm << WM1_LP_SR_SHIFT) |
4397 cursor_wm);
4398
4399 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004400 if (!ironlake_compute_srwm(dev, 2, enabled,
4401 SNB_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004402 &sandybridge_display_srwm_info,
4403 &sandybridge_cursor_srwm_info,
4404 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004405 return;
4406
4407 I915_WRITE(WM2_LP_ILK,
4408 WM2_LP_EN |
4409 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4410 (fbc_wm << WM1_LP_FBC_SHIFT) |
4411 (plane_wm << WM1_LP_SR_SHIFT) |
4412 cursor_wm);
4413
4414 /* WM3 */
Chris Wilsond2102462011-01-24 17:43:27 +00004415 if (!ironlake_compute_srwm(dev, 3, enabled,
4416 SNB_READ_WM3_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004417 &sandybridge_display_srwm_info,
4418 &sandybridge_cursor_srwm_info,
4419 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004420 return;
4421
4422 I915_WRITE(WM3_LP_ILK,
4423 WM3_LP_EN |
4424 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4425 (fbc_wm << WM1_LP_FBC_SHIFT) |
4426 (plane_wm << WM1_LP_SR_SHIFT) |
4427 cursor_wm);
4428}
4429
Shaohua Li7662c8b2009-06-26 11:23:55 +08004430/**
4431 * intel_update_watermarks - update FIFO watermark values based on current modes
4432 *
4433 * Calculate watermark values for the various WM regs based on current mode
4434 * and plane configuration.
4435 *
4436 * There are several cases to deal with here:
4437 * - normal (i.e. non-self-refresh)
4438 * - self-refresh (SR) mode
4439 * - lines are large relative to FIFO size (buffer can hold up to 2)
4440 * - lines are small relative to FIFO size (buffer can hold more than 2
4441 * lines), so need to account for TLB latency
4442 *
4443 * The normal calculation is:
4444 * watermark = dotclock * bytes per pixel * latency
4445 * where latency is platform & configuration dependent (we assume pessimal
4446 * values here).
4447 *
4448 * The SR calculation is:
4449 * watermark = (trunc(latency/line time)+1) * surface width *
4450 * bytes per pixel
4451 * where
4452 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08004453 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08004454 * and latency is assumed to be high, as above.
4455 *
4456 * The final value programmed to the register should always be rounded up,
4457 * and include an extra 2 entries to account for clock crossings.
4458 *
4459 * We don't use the sprite, so we can ignore that. And on Crestline we have
4460 * to set the non-SR watermarks to 8.
Chris Wilson5eddb702010-09-11 13:48:45 +01004461 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004462static void intel_update_watermarks(struct drm_device *dev)
4463{
Jesse Barnese70236a2009-09-21 10:42:27 -07004464 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004465
Chris Wilsond2102462011-01-24 17:43:27 +00004466 if (dev_priv->display.update_wm)
4467 dev_priv->display.update_wm(dev);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004468}
4469
Chris Wilsona7615032011-01-12 17:04:08 +00004470static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4471{
4472 return dev_priv->lvds_use_ssc && i915_panel_use_ssc;
4473}
4474
Jesse Barnesdcbe6f22011-02-04 13:57:30 -08004475static void intel_update_dref(struct drm_i915_private *dev_priv)
4476{
4477 struct drm_device *dev = dev_priv->dev;
4478 struct drm_mode_config *mode_config = &dev->mode_config;
4479 struct intel_encoder *encoder;
4480 struct drm_crtc *crtc;
4481 u32 temp;
4482 bool lvds_on = false, edp_on = false, pch_edp_on = false, other_on = false;
4483
4484 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4485 crtc = encoder->base.crtc;
4486
4487 if (!crtc || !crtc->enabled)
4488 continue;
4489
4490 switch (encoder->type) {
4491 case INTEL_OUTPUT_LVDS:
4492 lvds_on = true;
4493 break;
4494 case INTEL_OUTPUT_EDP:
4495 edp_on = true;
4496 if (!pch_edp_on)
4497 pch_edp_on = intel_encoder_is_pch_edp(&encoder->base);
4498 break;
4499 default:
4500 other_on = true;
4501 break;
4502 }
4503 }
4504
4505 /*XXX BIOS treats 16:31 as a mask for 0:15 */
4506
4507 temp = I915_READ(PCH_DREF_CONTROL);
4508
4509 /* First clear the current state for output switching */
4510 temp &= ~DREF_SSC1_ENABLE;
4511 temp &= ~DREF_SSC4_ENABLE;
4512 temp &= ~DREF_SUPERSPREAD_SOURCE_MASK;
4513 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
4514 temp &= ~DREF_SSC_SOURCE_MASK;
4515 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4516 I915_WRITE(PCH_DREF_CONTROL, temp);
4517
4518 POSTING_READ(PCH_DREF_CONTROL);
4519 udelay(200);
4520
4521 if ((lvds_on || edp_on) && intel_panel_use_ssc(dev_priv)) {
4522 temp |= DREF_SSC_SOURCE_ENABLE;
4523 if (edp_on) {
4524 if (!pch_edp_on) {
4525 /* Enable CPU source on CPU attached eDP */
4526 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
4527 } else {
4528 /* Enable SSC on PCH eDP if needed */
4529 temp |= DREF_SUPERSPREAD_SOURCE_ENABLE;
4530 }
4531 I915_WRITE(PCH_DREF_CONTROL, temp);
4532 }
4533 if (!dev_priv->display_clock_mode)
4534 temp |= DREF_SSC1_ENABLE;
4535 }
4536
4537 if (other_on && dev_priv->display_clock_mode)
4538 temp |= DREF_NONSPREAD_CK505_ENABLE;
4539 else if (other_on) {
4540 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
4541 if (edp_on && !pch_edp_on)
4542 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
4543 }
4544
4545 I915_WRITE(PCH_DREF_CONTROL, temp);
4546 POSTING_READ(PCH_DREF_CONTROL);
4547 udelay(200);
4548}
4549
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004550static int intel_crtc_mode_set(struct drm_crtc *crtc,
4551 struct drm_display_mode *mode,
4552 struct drm_display_mode *adjusted_mode,
4553 int x, int y,
4554 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004555{
4556 struct drm_device *dev = crtc->dev;
4557 struct drm_i915_private *dev_priv = dev->dev_private;
4558 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4559 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004560 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01004561 u32 fp_reg, dpll_reg;
Eric Anholtc751ce42010-03-25 11:48:48 -07004562 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004563 intel_clock_t clock, reduced_clock;
Chris Wilson5eddb702010-09-11 13:48:45 +01004564 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Jesse Barnes652c3932009-08-17 13:31:43 -07004565 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004566 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson8e647a22010-08-22 10:54:23 +01004567 struct intel_encoder *has_edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08004568 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01004569 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004570 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004571 int ret;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004572 struct fdi_m_n m_n = {0};
Chris Wilson5eddb702010-09-11 13:48:45 +01004573 u32 reg, temp;
Bryan Freedaa9b5002011-01-12 13:43:19 -08004574 u32 lvds_sync = 0;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004575 int target_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08004576
4577 drm_vblank_pre_modeset(dev, pipe);
4578
Chris Wilson5eddb702010-09-11 13:48:45 +01004579 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4580 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004581 continue;
4582
Chris Wilson5eddb702010-09-11 13:48:45 +01004583 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004584 case INTEL_OUTPUT_LVDS:
4585 is_lvds = true;
4586 break;
4587 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004588 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004589 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004590 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004591 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004592 break;
4593 case INTEL_OUTPUT_DVO:
4594 is_dvo = true;
4595 break;
4596 case INTEL_OUTPUT_TVOUT:
4597 is_tv = true;
4598 break;
4599 case INTEL_OUTPUT_ANALOG:
4600 is_crt = true;
4601 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004602 case INTEL_OUTPUT_DISPLAYPORT:
4603 is_dp = true;
4604 break;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004605 case INTEL_OUTPUT_EDP:
Chris Wilson5eddb702010-09-11 13:48:45 +01004606 has_edp_encoder = encoder;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004607 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004608 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004609
Eric Anholtc751ce42010-03-25 11:48:48 -07004610 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004611 }
4612
Chris Wilsona7615032011-01-12 17:04:08 +00004613 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004614 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08004615 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004616 refclk / 1000);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004617 } else if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004618 refclk = 96000;
Jesse Barnes1cb1b752010-10-07 16:01:17 -07004619 if (HAS_PCH_SPLIT(dev) &&
4620 (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004621 refclk = 120000; /* 120Mhz refclk */
Jesse Barnes79e53942008-11-07 14:24:08 -08004622 } else {
4623 refclk = 48000;
4624 }
4625
Ma Lingd4906092009-03-18 20:13:27 +08004626 /*
4627 * Returns a set of divisors for the desired target clock with the given
4628 * refclk, or FALSE. The returned values represent the clock equation:
4629 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4630 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004631 limit = intel_limit(crtc, refclk);
Ma Lingd4906092009-03-18 20:13:27 +08004632 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004633 if (!ok) {
4634 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Chris Wilson1f803ee2009-06-06 09:45:59 +01004635 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004636 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08004637 }
4638
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004639 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01004640 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004641
Zhao Yakuiddc90032010-01-06 22:05:56 +08004642 if (is_lvds && dev_priv->lvds_downclock_avail) {
4643 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01004644 dev_priv->lvds_downclock,
4645 refclk,
4646 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00004647 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
4648 /*
4649 * If the different P is found, it means that we can't
4650 * switch the display clock by using the FP0/FP1.
4651 * In such case we will disable the LVDS downclock
4652 * feature.
4653 */
4654 DRM_DEBUG_KMS("Different P is found for "
Chris Wilson5eddb702010-09-11 13:48:45 +01004655 "LVDS clock/downclock\n");
Zhao Yakui18f9ed12009-11-20 03:24:16 +00004656 has_reduced_clock = 0;
4657 }
Jesse Barnes652c3932009-08-17 13:31:43 -07004658 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004659 /* SDVO TV has fixed PLL values depend on its clock range,
4660 this mirrors vbios setting. */
4661 if (is_sdvo && is_tv) {
4662 if (adjusted_mode->clock >= 100000
Chris Wilson5eddb702010-09-11 13:48:45 +01004663 && adjusted_mode->clock < 140500) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004664 clock.p1 = 2;
4665 clock.p2 = 10;
4666 clock.n = 3;
4667 clock.m1 = 16;
4668 clock.m2 = 8;
4669 } else if (adjusted_mode->clock >= 140500
Chris Wilson5eddb702010-09-11 13:48:45 +01004670 && adjusted_mode->clock <= 200000) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004671 clock.p1 = 1;
4672 clock.p2 = 10;
4673 clock.n = 6;
4674 clock.m1 = 12;
4675 clock.m2 = 8;
4676 }
4677 }
4678
Zhenyu Wang2c072452009-06-05 15:38:42 +08004679 /* FDI link */
Eric Anholtbad720f2009-10-22 16:11:14 -07004680 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson49078f72010-12-04 07:45:57 +00004681 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
Adam Jackson77ffb592010-04-12 11:38:44 -04004682 int lane = 0, link_bw, bpp;
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004683 /* CPU eDP doesn't require FDI link, so just set DP M/N
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004684 according to current link config */
Jesse Barnes858bc212011-01-04 10:46:49 -08004685 if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004686 target_clock = mode->clock;
Chris Wilson8e647a22010-08-22 10:54:23 +01004687 intel_edp_link_config(has_edp_encoder,
4688 &lane, &link_bw);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004689 } else {
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004690 /* [e]DP over FDI requires target mode clock
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004691 instead of link clock */
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004692 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004693 target_clock = mode->clock;
4694 else
4695 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01004696
4697 /* FDI is a binary signal running at ~2.7GHz, encoding
4698 * each output octet as 10 bits. The actual frequency
4699 * is stored as a divider into a 100MHz clock, and the
4700 * mode pixel clock is stored in units of 1KHz.
4701 * Hence the bw of each lane in terms of the mode signal
4702 * is:
4703 */
4704 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004705 }
Zhenyu Wang58a27472009-09-25 08:01:28 +00004706
4707 /* determine panel color depth */
Chris Wilson5eddb702010-09-11 13:48:45 +01004708 temp = I915_READ(PIPECONF(pipe));
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08004709 temp &= ~PIPE_BPC_MASK;
4710 if (is_lvds) {
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08004711 /* the BPC will be 6 if it is 18-bit LVDS panel */
Chris Wilson5eddb702010-09-11 13:48:45 +01004712 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08004713 temp |= PIPE_8BPC;
4714 else
4715 temp |= PIPE_6BPC;
Jesse Barnes1d850362010-10-07 16:01:10 -07004716 } else if (has_edp_encoder) {
Chris Wilson5ceb0f92010-09-24 10:24:28 +01004717 switch (dev_priv->edp.bpp/3) {
Zhenyu Wang885a5fb2010-01-12 05:38:31 +08004718 case 8:
4719 temp |= PIPE_8BPC;
4720 break;
4721 case 10:
4722 temp |= PIPE_10BPC;
4723 break;
4724 case 6:
4725 temp |= PIPE_6BPC;
4726 break;
4727 case 12:
4728 temp |= PIPE_12BPC;
4729 break;
4730 }
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08004731 } else
4732 temp |= PIPE_8BPC;
Chris Wilson5eddb702010-09-11 13:48:45 +01004733 I915_WRITE(PIPECONF(pipe), temp);
Zhenyu Wang58a27472009-09-25 08:01:28 +00004734
4735 switch (temp & PIPE_BPC_MASK) {
4736 case PIPE_8BPC:
4737 bpp = 24;
4738 break;
4739 case PIPE_10BPC:
4740 bpp = 30;
4741 break;
4742 case PIPE_6BPC:
4743 bpp = 18;
4744 break;
4745 case PIPE_12BPC:
4746 bpp = 36;
4747 break;
4748 default:
4749 DRM_ERROR("unknown pipe bpc value\n");
4750 bpp = 24;
4751 }
4752
Adam Jackson77ffb592010-04-12 11:38:44 -04004753 if (!lane) {
4754 /*
4755 * Account for spread spectrum to avoid
4756 * oversubscribing the link. Max center spread
4757 * is 2.5%; use 5% for safety's sake.
4758 */
4759 u32 bps = target_clock * bpp * 21 / 20;
4760 lane = bps / (link_bw * 8) + 1;
4761 }
4762
4763 intel_crtc->fdi_lanes = lane;
4764
Chris Wilson49078f72010-12-04 07:45:57 +00004765 if (pixel_multiplier > 1)
4766 link_bw *= pixel_multiplier;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004767 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004768 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004769
Zhenyu Wangc038e512009-10-19 15:43:48 +08004770 /* Ironlake: try to setup display ref clock before DPLL
4771 * enabling. This is only under driver's control after
4772 * PCH B stepping, previous chipset stepping should be
4773 * ignoring this setting.
4774 */
Jesse Barnesdcbe6f22011-02-04 13:57:30 -08004775 if (HAS_PCH_SPLIT(dev))
4776 intel_update_dref(dev_priv);
Zhenyu Wangc038e512009-10-19 15:43:48 +08004777
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004778 if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +08004779 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07004780 if (has_reduced_clock)
4781 fp2 = (1 << reduced_clock.n) << 16 |
4782 reduced_clock.m1 << 8 | reduced_clock.m2;
4783 } else {
Shaohua Li21778322009-02-23 15:19:16 +08004784 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07004785 if (has_reduced_clock)
4786 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4787 reduced_clock.m2;
4788 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004789
Chris Wilsonc1858122010-12-03 21:35:48 +00004790 /* Enable autotuning of the PLL clock (if permissible) */
4791 if (HAS_PCH_SPLIT(dev)) {
4792 int factor = 21;
4793
4794 if (is_lvds) {
Chris Wilsona7615032011-01-12 17:04:08 +00004795 if ((intel_panel_use_ssc(dev_priv) &&
Chris Wilsonc1858122010-12-03 21:35:48 +00004796 dev_priv->lvds_ssc_freq == 100) ||
4797 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
4798 factor = 25;
4799 } else if (is_sdvo && is_tv)
4800 factor = 20;
4801
4802 if (clock.m1 < factor * clock.n)
4803 fp |= FP_CB_TUNE;
4804 }
4805
Chris Wilson5eddb702010-09-11 13:48:45 +01004806 dpll = 0;
Eric Anholtbad720f2009-10-22 16:11:14 -07004807 if (!HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004808 dpll = DPLL_VGA_MODE_DIS;
4809
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004810 if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004811 if (is_lvds)
4812 dpll |= DPLLB_MODE_LVDS;
4813 else
4814 dpll |= DPLLB_MODE_DAC_SERIAL;
4815 if (is_sdvo) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01004816 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4817 if (pixel_multiplier > 1) {
4818 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4819 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4820 else if (HAS_PCH_SPLIT(dev))
4821 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
4822 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004823 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08004824 }
Jesse Barnes83240122010-10-07 16:01:18 -07004825 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004826 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08004827
4828 /* compute bitmask from p1 value */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004829 if (IS_PINEVIEW(dev))
4830 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004831 else {
Shaohua Li21778322009-02-23 15:19:16 +08004832 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004833 /* also FPA1 */
Eric Anholtbad720f2009-10-22 16:11:14 -07004834 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004835 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Jesse Barnes652c3932009-08-17 13:31:43 -07004836 if (IS_G4X(dev) && has_reduced_clock)
4837 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004838 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004839 switch (clock.p2) {
4840 case 5:
4841 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4842 break;
4843 case 7:
4844 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4845 break;
4846 case 10:
4847 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4848 break;
4849 case 14:
4850 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4851 break;
4852 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004853 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08004854 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4855 } else {
4856 if (is_lvds) {
4857 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4858 } else {
4859 if (clock.p1 == 2)
4860 dpll |= PLL_P1_DIVIDE_BY_TWO;
4861 else
4862 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4863 if (clock.p2 == 4)
4864 dpll |= PLL_P2_DIVIDE_BY_4;
4865 }
4866 }
4867
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004868 if (is_sdvo && is_tv)
4869 dpll |= PLL_REF_INPUT_TVCLKINBC;
4870 else if (is_tv)
Jesse Barnes79e53942008-11-07 14:24:08 -08004871 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004872 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08004873 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00004874 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004875 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08004876 else
4877 dpll |= PLL_REF_INPUT_DREFCLK;
4878
4879 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01004880 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004881
4882 /* Set up the display plane register */
4883 dspcntr = DISPPLANE_GAMMA_ENABLE;
4884
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004885 /* Ironlake's plane is forced to pipe, bit 24 is to
Zhenyu Wang2c072452009-06-05 15:38:42 +08004886 enable color space conversion */
Eric Anholtbad720f2009-10-22 16:11:14 -07004887 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004888 if (pipe == 0)
Jesse Barnes80824002009-09-10 15:28:06 -07004889 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004890 else
4891 dspcntr |= DISPPLANE_SEL_PIPE_B;
4892 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004893
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004894 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004895 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4896 * core speed.
4897 *
4898 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4899 * pipe == 0 check?
4900 */
Jesse Barnese70236a2009-09-21 10:42:27 -07004901 if (mode->clock >
4902 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
Chris Wilson5eddb702010-09-11 13:48:45 +01004903 pipeconf |= PIPECONF_DOUBLE_WIDE;
Jesse Barnes79e53942008-11-07 14:24:08 -08004904 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004905 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
Jesse Barnes79e53942008-11-07 14:24:08 -08004906 }
4907
Jesse Barnesb24e7172011-01-04 15:09:30 -08004908 if (!HAS_PCH_SPLIT(dev))
Jesse Barnes65993d62011-01-04 15:09:29 -08004909 dpll |= DPLL_VCO_ENABLE;
Linus Torvalds8d86dc62010-06-08 20:16:28 -07004910
Zhao Yakui28c97732009-10-09 11:39:41 +08004911 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
Jesse Barnes79e53942008-11-07 14:24:08 -08004912 drm_mode_debug_printmodeline(mode);
4913
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004914 /* assign to Ironlake registers */
Eric Anholtbad720f2009-10-22 16:11:14 -07004915 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004916 fp_reg = PCH_FP0(pipe);
4917 dpll_reg = PCH_DPLL(pipe);
4918 } else {
4919 fp_reg = FP0(pipe);
4920 dpll_reg = DPLL(pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004921 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004922
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004923 /* PCH eDP needs FDI, but CPU eDP does not */
4924 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004925 I915_WRITE(fp_reg, fp);
4926 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004927
4928 POSTING_READ(dpll_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08004929 udelay(150);
4930 }
4931
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08004932 /* enable transcoder DPLL */
4933 if (HAS_PCH_CPT(dev)) {
4934 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004935 switch (pipe) {
4936 case 0:
Chris Wilson5eddb702010-09-11 13:48:45 +01004937 temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004938 break;
4939 case 1:
Chris Wilson5eddb702010-09-11 13:48:45 +01004940 temp |= TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004941 break;
4942 case 2:
4943 /* FIXME: manage transcoder PLLs? */
4944 temp |= TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL;
4945 break;
4946 default:
4947 BUG();
4948 }
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08004949 I915_WRITE(PCH_DPLL_SEL, temp);
Chris Wilson5eddb702010-09-11 13:48:45 +01004950
4951 POSTING_READ(PCH_DPLL_SEL);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08004952 udelay(150);
4953 }
4954
Jesse Barnes79e53942008-11-07 14:24:08 -08004955 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4956 * This is an exception to the general rule that mode_set doesn't turn
4957 * things on.
4958 */
4959 if (is_lvds) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004960 reg = LVDS;
Eric Anholtbad720f2009-10-22 16:11:14 -07004961 if (HAS_PCH_SPLIT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01004962 reg = PCH_LVDS;
Zhenyu Wang541998a2009-06-05 15:38:44 +08004963
Chris Wilson5eddb702010-09-11 13:48:45 +01004964 temp = I915_READ(reg);
4965 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004966 if (pipe == 1) {
4967 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01004968 temp |= PORT_TRANS_B_SEL_CPT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004969 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004970 temp |= LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004971 } else {
4972 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01004973 temp &= ~PORT_TRANS_SEL_MASK;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004974 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004975 temp &= ~LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004976 }
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004977 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01004978 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08004979 /* Set the B0-B3 data pairs corresponding to whether we're going to
4980 * set the DPLLs for dual-channel mode or not.
4981 */
4982 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01004983 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08004984 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004985 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08004986
4987 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4988 * appropriately here, but we need to look more thoroughly into how
4989 * panels behave in the two modes.
4990 */
Jesse Barnes434ed092010-09-07 14:48:06 -07004991 /* set the dithering flag on non-PCH LVDS as needed */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004992 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
Jesse Barnes434ed092010-09-07 14:48:06 -07004993 if (dev_priv->lvds_dither)
Chris Wilson5eddb702010-09-11 13:48:45 +01004994 temp |= LVDS_ENABLE_DITHER;
Jesse Barnes434ed092010-09-07 14:48:06 -07004995 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004996 temp &= ~LVDS_ENABLE_DITHER;
Zhao Yakui898822c2010-01-04 16:29:30 +08004997 }
Bryan Freedaa9b5002011-01-12 13:43:19 -08004998 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
4999 lvds_sync |= LVDS_HSYNC_POLARITY;
5000 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5001 lvds_sync |= LVDS_VSYNC_POLARITY;
5002 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
5003 != lvds_sync) {
5004 char flags[2] = "-+";
5005 DRM_INFO("Changing LVDS panel from "
5006 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
5007 flags[!(temp & LVDS_HSYNC_POLARITY)],
5008 flags[!(temp & LVDS_VSYNC_POLARITY)],
5009 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
5010 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
5011 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5012 temp |= lvds_sync;
5013 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005014 I915_WRITE(reg, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005015 }
Jesse Barnes434ed092010-09-07 14:48:06 -07005016
5017 /* set the dithering flag and clear for anything other than a panel. */
5018 if (HAS_PCH_SPLIT(dev)) {
5019 pipeconf &= ~PIPECONF_DITHER_EN;
5020 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
5021 if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
5022 pipeconf |= PIPECONF_DITHER_EN;
5023 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
5024 }
5025 }
5026
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005027 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005028 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005029 } else if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08005030 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005031 I915_WRITE(TRANSDATA_M1(pipe), 0);
5032 I915_WRITE(TRANSDATA_N1(pipe), 0);
5033 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5034 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08005035 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005036
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005037 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005038 I915_WRITE(dpll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005039
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005040 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01005041 POSTING_READ(dpll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005042 udelay(150);
5043
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005044 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005045 temp = 0;
Zhao Yakuibb66c512009-09-10 15:45:49 +08005046 if (is_sdvo) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005047 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
5048 if (temp > 1)
5049 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Chris Wilson6c9547f2010-08-25 10:05:17 +01005050 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005051 temp = 0;
5052 }
5053 I915_WRITE(DPLL_MD(pipe), temp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005054 } else {
Chris Wilsona589b9f2010-12-03 21:13:16 +00005055 /* The pixel multiplier can only be updated once the
5056 * DPLL is enabled and the clocks are stable.
5057 *
5058 * So write it again.
5059 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005060 I915_WRITE(dpll_reg, dpll);
5061 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005062 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005063
Chris Wilson5eddb702010-09-11 13:48:45 +01005064 intel_crtc->lowfreq_avail = false;
Jesse Barnes652c3932009-08-17 13:31:43 -07005065 if (is_lvds && has_reduced_clock && i915_powersave) {
5066 I915_WRITE(fp_reg + 4, fp2);
5067 intel_crtc->lowfreq_avail = true;
5068 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005069 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005070 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5071 }
5072 } else {
5073 I915_WRITE(fp_reg + 4, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005074 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005075 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005076 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
5077 }
5078 }
5079
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005080 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5081 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5082 /* the chip adds 2 halflines automatically */
5083 adjusted_mode->crtc_vdisplay -= 1;
5084 adjusted_mode->crtc_vtotal -= 1;
5085 adjusted_mode->crtc_vblank_start -= 1;
5086 adjusted_mode->crtc_vblank_end -= 1;
5087 adjusted_mode->crtc_vsync_end -= 1;
5088 adjusted_mode->crtc_vsync_start -= 1;
5089 } else
5090 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
5091
Chris Wilson5eddb702010-09-11 13:48:45 +01005092 I915_WRITE(HTOTAL(pipe),
5093 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005094 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005095 I915_WRITE(HBLANK(pipe),
5096 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005097 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005098 I915_WRITE(HSYNC(pipe),
5099 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005100 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005101
5102 I915_WRITE(VTOTAL(pipe),
5103 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005104 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005105 I915_WRITE(VBLANK(pipe),
5106 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005107 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005108 I915_WRITE(VSYNC(pipe),
5109 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005110 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005111
5112 /* pipesrc and dspsize control the size that is scaled from,
5113 * which should always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08005114 */
Eric Anholtbad720f2009-10-22 16:11:14 -07005115 if (!HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005116 I915_WRITE(DSPSIZE(plane),
5117 ((mode->vdisplay - 1) << 16) |
5118 (mode->hdisplay - 1));
5119 I915_WRITE(DSPPOS(plane), 0);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005120 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005121 I915_WRITE(PIPESRC(pipe),
5122 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08005123
Eric Anholtbad720f2009-10-22 16:11:14 -07005124 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005125 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
5126 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
5127 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
5128 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005129
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005130 if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005131 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005132 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08005133 }
5134
Chris Wilson5eddb702010-09-11 13:48:45 +01005135 I915_WRITE(PIPECONF(pipe), pipeconf);
5136 POSTING_READ(PIPECONF(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08005137 if (!HAS_PCH_SPLIT(dev))
Jesse Barnes040484a2011-01-03 12:14:26 -08005138 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08005139
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005140 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005141
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01005142 if (IS_GEN5(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08005143 /* enable address swizzle for tiling buffer */
5144 temp = I915_READ(DISP_ARB_CTL);
5145 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
5146 }
5147
Chris Wilson5eddb702010-09-11 13:48:45 +01005148 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005149 POSTING_READ(DSPCNTR(plane));
5150 if (!HAS_PCH_SPLIT(dev))
5151 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005152
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005153 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005154
5155 intel_update_watermarks(dev);
5156
Jesse Barnes79e53942008-11-07 14:24:08 -08005157 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005158
Chris Wilson1f803ee2009-06-06 09:45:59 +01005159 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005160}
5161
5162/** Loads the palette/gamma unit for the CRTC with the prepared values */
5163void intel_crtc_load_lut(struct drm_crtc *crtc)
5164{
5165 struct drm_device *dev = crtc->dev;
5166 struct drm_i915_private *dev_priv = dev->dev_private;
5167 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005168 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005169 int i;
5170
5171 /* The clocks have to be on to load the palette. */
5172 if (!crtc->enabled)
5173 return;
5174
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005175 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07005176 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005177 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005178
Jesse Barnes79e53942008-11-07 14:24:08 -08005179 for (i = 0; i < 256; i++) {
5180 I915_WRITE(palreg + 4 * i,
5181 (intel_crtc->lut_r[i] << 16) |
5182 (intel_crtc->lut_g[i] << 8) |
5183 intel_crtc->lut_b[i]);
5184 }
5185}
5186
Chris Wilson560b85b2010-08-07 11:01:38 +01005187static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
5188{
5189 struct drm_device *dev = crtc->dev;
5190 struct drm_i915_private *dev_priv = dev->dev_private;
5191 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5192 bool visible = base != 0;
5193 u32 cntl;
5194
5195 if (intel_crtc->cursor_visible == visible)
5196 return;
5197
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005198 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01005199 if (visible) {
5200 /* On these chipsets we can only modify the base whilst
5201 * the cursor is disabled.
5202 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005203 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005204
5205 cntl &= ~(CURSOR_FORMAT_MASK);
5206 /* XXX width must be 64, stride 256 => 0x00 << 28 */
5207 cntl |= CURSOR_ENABLE |
5208 CURSOR_GAMMA_ENABLE |
5209 CURSOR_FORMAT_ARGB;
5210 } else
5211 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005212 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005213
5214 intel_crtc->cursor_visible = visible;
5215}
5216
5217static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
5218{
5219 struct drm_device *dev = crtc->dev;
5220 struct drm_i915_private *dev_priv = dev->dev_private;
5221 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5222 int pipe = intel_crtc->pipe;
5223 bool visible = base != 0;
5224
5225 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005226 uint32_t cntl = CURCNTR(pipe);
Chris Wilson560b85b2010-08-07 11:01:38 +01005227 if (base) {
5228 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
5229 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5230 cntl |= pipe << 28; /* Connect to correct pipe */
5231 } else {
5232 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5233 cntl |= CURSOR_MODE_DISABLE;
5234 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005235 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005236
5237 intel_crtc->cursor_visible = visible;
5238 }
5239 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005240 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005241}
5242
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005243/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005244static void intel_crtc_update_cursor(struct drm_crtc *crtc,
5245 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005246{
5247 struct drm_device *dev = crtc->dev;
5248 struct drm_i915_private *dev_priv = dev->dev_private;
5249 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5250 int pipe = intel_crtc->pipe;
5251 int x = intel_crtc->cursor_x;
5252 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01005253 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005254 bool visible;
5255
5256 pos = 0;
5257
Chris Wilson6b383a72010-09-13 13:54:26 +01005258 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005259 base = intel_crtc->cursor_addr;
5260 if (x > (int) crtc->fb->width)
5261 base = 0;
5262
5263 if (y > (int) crtc->fb->height)
5264 base = 0;
5265 } else
5266 base = 0;
5267
5268 if (x < 0) {
5269 if (x + intel_crtc->cursor_width < 0)
5270 base = 0;
5271
5272 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
5273 x = -x;
5274 }
5275 pos |= x << CURSOR_X_SHIFT;
5276
5277 if (y < 0) {
5278 if (y + intel_crtc->cursor_height < 0)
5279 base = 0;
5280
5281 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
5282 y = -y;
5283 }
5284 pos |= y << CURSOR_Y_SHIFT;
5285
5286 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01005287 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005288 return;
5289
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005290 I915_WRITE(CURPOS(pipe), pos);
Chris Wilson560b85b2010-08-07 11:01:38 +01005291 if (IS_845G(dev) || IS_I865G(dev))
5292 i845_update_cursor(crtc, base);
5293 else
5294 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005295
5296 if (visible)
5297 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
5298}
5299
Jesse Barnes79e53942008-11-07 14:24:08 -08005300static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00005301 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08005302 uint32_t handle,
5303 uint32_t width, uint32_t height)
5304{
5305 struct drm_device *dev = crtc->dev;
5306 struct drm_i915_private *dev_priv = dev->dev_private;
5307 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00005308 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005309 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005310 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005311
Zhao Yakui28c97732009-10-09 11:39:41 +08005312 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08005313
5314 /* if we want to turn off the cursor ignore width and height */
5315 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005316 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005317 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00005318 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10005319 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005320 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08005321 }
5322
5323 /* Currently we only support 64x64 cursors */
5324 if (width != 64 || height != 64) {
5325 DRM_ERROR("we currently only support 64x64 cursors\n");
5326 return -EINVAL;
5327 }
5328
Chris Wilson05394f32010-11-08 19:18:58 +00005329 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
5330 if (!obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08005331 return -ENOENT;
5332
Chris Wilson05394f32010-11-08 19:18:58 +00005333 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005334 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10005335 ret = -ENOMEM;
5336 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08005337 }
5338
Dave Airlie71acb5e2008-12-30 20:31:46 +10005339 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005340 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005341 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00005342 if (obj->tiling_mode) {
5343 DRM_ERROR("cursor cannot be tiled\n");
5344 ret = -EINVAL;
5345 goto fail_locked;
5346 }
5347
Chris Wilson05394f32010-11-08 19:18:58 +00005348 ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
Dave Airlie71acb5e2008-12-30 20:31:46 +10005349 if (ret) {
5350 DRM_ERROR("failed to pin cursor bo\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005351 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005352 }
Chris Wilsone7b526b2010-06-02 08:30:48 +01005353
Chris Wilson05394f32010-11-08 19:18:58 +00005354 ret = i915_gem_object_set_to_gtt_domain(obj, 0);
Chris Wilsone7b526b2010-06-02 08:30:48 +01005355 if (ret) {
5356 DRM_ERROR("failed to move cursor bo into the GTT\n");
5357 goto fail_unpin;
5358 }
5359
Chris Wilsond9e86c02010-11-10 16:40:20 +00005360 ret = i915_gem_object_put_fence(obj);
5361 if (ret) {
5362 DRM_ERROR("failed to move cursor bo into the GTT\n");
5363 goto fail_unpin;
5364 }
5365
Chris Wilson05394f32010-11-08 19:18:58 +00005366 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005367 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005368 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00005369 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005370 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
5371 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10005372 if (ret) {
5373 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005374 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005375 }
Chris Wilson05394f32010-11-08 19:18:58 +00005376 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005377 }
5378
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005379 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04005380 I915_WRITE(CURSIZE, (height << 12) | width);
5381
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005382 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005383 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005384 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00005385 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10005386 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
5387 } else
5388 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00005389 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005390 }
Jesse Barnes80824002009-09-10 15:28:06 -07005391
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005392 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005393
5394 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00005395 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005396 intel_crtc->cursor_width = width;
5397 intel_crtc->cursor_height = height;
5398
Chris Wilson6b383a72010-09-13 13:54:26 +01005399 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005400
Jesse Barnes79e53942008-11-07 14:24:08 -08005401 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01005402fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00005403 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005404fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10005405 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005406fail:
Chris Wilson05394f32010-11-08 19:18:58 +00005407 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10005408 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005409}
5410
5411static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
5412{
Jesse Barnes79e53942008-11-07 14:24:08 -08005413 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005414
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005415 intel_crtc->cursor_x = x;
5416 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07005417
Chris Wilson6b383a72010-09-13 13:54:26 +01005418 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08005419
5420 return 0;
5421}
5422
5423/** Sets the color ramps on behalf of RandR */
5424void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
5425 u16 blue, int regno)
5426{
5427 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5428
5429 intel_crtc->lut_r[regno] = red >> 8;
5430 intel_crtc->lut_g[regno] = green >> 8;
5431 intel_crtc->lut_b[regno] = blue >> 8;
5432}
5433
Dave Airlieb8c00ac2009-10-06 13:54:01 +10005434void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
5435 u16 *blue, int regno)
5436{
5437 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5438
5439 *red = intel_crtc->lut_r[regno] << 8;
5440 *green = intel_crtc->lut_g[regno] << 8;
5441 *blue = intel_crtc->lut_b[regno] << 8;
5442}
5443
Jesse Barnes79e53942008-11-07 14:24:08 -08005444static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01005445 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08005446{
James Simmons72034252010-08-03 01:33:19 +01005447 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08005448 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005449
James Simmons72034252010-08-03 01:33:19 +01005450 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005451 intel_crtc->lut_r[i] = red[i] >> 8;
5452 intel_crtc->lut_g[i] = green[i] >> 8;
5453 intel_crtc->lut_b[i] = blue[i] >> 8;
5454 }
5455
5456 intel_crtc_load_lut(crtc);
5457}
5458
5459/**
5460 * Get a pipe with a simple mode set on it for doing load-based monitor
5461 * detection.
5462 *
5463 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07005464 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08005465 *
Eric Anholtc751ce42010-03-25 11:48:48 -07005466 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08005467 * configured for it. In the future, it could choose to temporarily disable
5468 * some outputs to free up a pipe for its use.
5469 *
5470 * \return crtc, or NULL if no pipes are available.
5471 */
5472
5473/* VESA 640x480x72Hz mode to set on the pipe */
5474static struct drm_display_mode load_detect_mode = {
5475 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
5476 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
5477};
5478
Eric Anholt21d40d32010-03-25 11:11:14 -07005479struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005480 struct drm_connector *connector,
Jesse Barnes79e53942008-11-07 14:24:08 -08005481 struct drm_display_mode *mode,
5482 int *dpms_mode)
5483{
5484 struct intel_crtc *intel_crtc;
5485 struct drm_crtc *possible_crtc;
5486 struct drm_crtc *supported_crtc =NULL;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005487 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005488 struct drm_crtc *crtc = NULL;
5489 struct drm_device *dev = encoder->dev;
5490 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5491 struct drm_crtc_helper_funcs *crtc_funcs;
5492 int i = -1;
5493
5494 /*
5495 * Algorithm gets a little messy:
5496 * - if the connector already has an assigned crtc, use it (but make
5497 * sure it's on first)
5498 * - try to find the first unused crtc that can drive this connector,
5499 * and use that if we find one
5500 * - if there are no unused crtcs available, try to use the first
5501 * one we found that supports the connector
5502 */
5503
5504 /* See if we already have a CRTC for this connector */
5505 if (encoder->crtc) {
5506 crtc = encoder->crtc;
5507 /* Make sure the crtc and connector are running */
5508 intel_crtc = to_intel_crtc(crtc);
5509 *dpms_mode = intel_crtc->dpms_mode;
5510 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
5511 crtc_funcs = crtc->helper_private;
5512 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
5513 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
5514 }
5515 return crtc;
5516 }
5517
5518 /* Find an unused one (if possible) */
5519 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
5520 i++;
5521 if (!(encoder->possible_crtcs & (1 << i)))
5522 continue;
5523 if (!possible_crtc->enabled) {
5524 crtc = possible_crtc;
5525 break;
5526 }
5527 if (!supported_crtc)
5528 supported_crtc = possible_crtc;
5529 }
5530
5531 /*
5532 * If we didn't find an unused CRTC, don't use any.
5533 */
5534 if (!crtc) {
5535 return NULL;
5536 }
5537
5538 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005539 connector->encoder = encoder;
Eric Anholt21d40d32010-03-25 11:11:14 -07005540 intel_encoder->load_detect_temp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005541
5542 intel_crtc = to_intel_crtc(crtc);
5543 *dpms_mode = intel_crtc->dpms_mode;
5544
5545 if (!crtc->enabled) {
5546 if (!mode)
5547 mode = &load_detect_mode;
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05005548 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005549 } else {
5550 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
5551 crtc_funcs = crtc->helper_private;
5552 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
5553 }
5554
5555 /* Add this connector to the crtc */
5556 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
5557 encoder_funcs->commit(encoder);
5558 }
5559 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005560 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005561
5562 return crtc;
5563}
5564
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005565void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
5566 struct drm_connector *connector, int dpms_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08005567{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005568 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005569 struct drm_device *dev = encoder->dev;
5570 struct drm_crtc *crtc = encoder->crtc;
5571 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5572 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
5573
Eric Anholt21d40d32010-03-25 11:11:14 -07005574 if (intel_encoder->load_detect_temp) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005575 encoder->crtc = NULL;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005576 connector->encoder = NULL;
Eric Anholt21d40d32010-03-25 11:11:14 -07005577 intel_encoder->load_detect_temp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005578 crtc->enabled = drm_helper_crtc_in_use(crtc);
5579 drm_helper_disable_unused_functions(dev);
5580 }
5581
Eric Anholtc751ce42010-03-25 11:48:48 -07005582 /* Switch crtc and encoder back off if necessary */
Jesse Barnes79e53942008-11-07 14:24:08 -08005583 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
5584 if (encoder->crtc == crtc)
5585 encoder_funcs->dpms(encoder, dpms_mode);
5586 crtc_funcs->dpms(crtc, dpms_mode);
5587 }
5588}
5589
5590/* Returns the clock of the currently programmed mode of the given pipe. */
5591static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
5592{
5593 struct drm_i915_private *dev_priv = dev->dev_private;
5594 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5595 int pipe = intel_crtc->pipe;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005596 u32 dpll = DPLL(pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005597 u32 fp;
5598 intel_clock_t clock;
5599
5600 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005601 fp = FP0(pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005602 else
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005603 fp = FP1(pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005604
5605 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005606 if (IS_PINEVIEW(dev)) {
5607 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
5608 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08005609 } else {
5610 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
5611 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
5612 }
5613
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005614 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005615 if (IS_PINEVIEW(dev))
5616 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
5617 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08005618 else
5619 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08005620 DPLL_FPA01_P1_POST_DIV_SHIFT);
5621
5622 switch (dpll & DPLL_MODE_MASK) {
5623 case DPLLB_MODE_DAC_SERIAL:
5624 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
5625 5 : 10;
5626 break;
5627 case DPLLB_MODE_LVDS:
5628 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
5629 7 : 14;
5630 break;
5631 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08005632 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08005633 "mode\n", (int)(dpll & DPLL_MODE_MASK));
5634 return 0;
5635 }
5636
5637 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08005638 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005639 } else {
5640 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
5641
5642 if (is_lvds) {
5643 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
5644 DPLL_FPA01_P1_POST_DIV_SHIFT);
5645 clock.p2 = 14;
5646
5647 if ((dpll & PLL_REF_INPUT_MASK) ==
5648 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
5649 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08005650 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005651 } else
Shaohua Li21778322009-02-23 15:19:16 +08005652 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005653 } else {
5654 if (dpll & PLL_P1_DIVIDE_BY_TWO)
5655 clock.p1 = 2;
5656 else {
5657 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
5658 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
5659 }
5660 if (dpll & PLL_P2_DIVIDE_BY_4)
5661 clock.p2 = 4;
5662 else
5663 clock.p2 = 2;
5664
Shaohua Li21778322009-02-23 15:19:16 +08005665 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005666 }
5667 }
5668
5669 /* XXX: It would be nice to validate the clocks, but we can't reuse
5670 * i830PllIsValid() because it relies on the xf86_config connector
5671 * configuration being accurate, which it isn't necessarily.
5672 */
5673
5674 return clock.dot;
5675}
5676
5677/** Returns the currently programmed mode of the given pipe. */
5678struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
5679 struct drm_crtc *crtc)
5680{
Jesse Barnes79e53942008-11-07 14:24:08 -08005681 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5682 int pipe = intel_crtc->pipe;
5683 struct drm_display_mode *mode;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005684 int htot = HTOTAL(pipe);
5685 int hsync = HSYNC(pipe);
5686 int vtot = VTOTAL(pipe);
5687 int vsync = VSYNC(pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005688
5689 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
5690 if (!mode)
5691 return NULL;
5692
5693 mode->clock = intel_crtc_clock_get(dev, crtc);
5694 mode->hdisplay = (htot & 0xffff) + 1;
5695 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
5696 mode->hsync_start = (hsync & 0xffff) + 1;
5697 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
5698 mode->vdisplay = (vtot & 0xffff) + 1;
5699 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
5700 mode->vsync_start = (vsync & 0xffff) + 1;
5701 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
5702
5703 drm_mode_set_name(mode);
5704 drm_mode_set_crtcinfo(mode, 0);
5705
5706 return mode;
5707}
5708
Jesse Barnes652c3932009-08-17 13:31:43 -07005709#define GPU_IDLE_TIMEOUT 500 /* ms */
5710
5711/* When this timer fires, we've been idle for awhile */
5712static void intel_gpu_idle_timer(unsigned long arg)
5713{
5714 struct drm_device *dev = (struct drm_device *)arg;
5715 drm_i915_private_t *dev_priv = dev->dev_private;
5716
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005717 if (!list_empty(&dev_priv->mm.active_list)) {
5718 /* Still processing requests, so just re-arm the timer. */
5719 mod_timer(&dev_priv->idle_timer, jiffies +
5720 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
5721 return;
5722 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005723
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005724 dev_priv->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07005725 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07005726}
5727
Jesse Barnes652c3932009-08-17 13:31:43 -07005728#define CRTC_IDLE_TIMEOUT 1000 /* ms */
5729
5730static void intel_crtc_idle_timer(unsigned long arg)
5731{
5732 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
5733 struct drm_crtc *crtc = &intel_crtc->base;
5734 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005735 struct intel_framebuffer *intel_fb;
5736
5737 intel_fb = to_intel_framebuffer(crtc->fb);
5738 if (intel_fb && intel_fb->obj->active) {
5739 /* The framebuffer is still being accessed by the GPU. */
5740 mod_timer(&intel_crtc->idle_timer, jiffies +
5741 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5742 return;
5743 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005744
Jesse Barnes652c3932009-08-17 13:31:43 -07005745 intel_crtc->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07005746 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07005747}
5748
Daniel Vetter3dec0092010-08-20 21:40:52 +02005749static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07005750{
5751 struct drm_device *dev = crtc->dev;
5752 drm_i915_private_t *dev_priv = dev->dev_private;
5753 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5754 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005755 int dpll_reg = DPLL(pipe);
5756 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07005757
Eric Anholtbad720f2009-10-22 16:11:14 -07005758 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07005759 return;
5760
5761 if (!dev_priv->lvds_downclock_avail)
5762 return;
5763
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005764 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07005765 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08005766 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005767
5768 /* Unlock panel regs */
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005769 I915_WRITE(PP_CONTROL,
5770 I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07005771
5772 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
5773 I915_WRITE(dpll_reg, dpll);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005774 POSTING_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005775 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005776
Jesse Barnes652c3932009-08-17 13:31:43 -07005777 dpll = I915_READ(dpll_reg);
5778 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08005779 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005780
5781 /* ...and lock them again */
5782 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
5783 }
5784
5785 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02005786 mod_timer(&intel_crtc->idle_timer, jiffies +
5787 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07005788}
5789
5790static void intel_decrease_pllclock(struct drm_crtc *crtc)
5791{
5792 struct drm_device *dev = crtc->dev;
5793 drm_i915_private_t *dev_priv = dev->dev_private;
5794 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5795 int pipe = intel_crtc->pipe;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005796 int dpll_reg = DPLL(pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005797 int dpll = I915_READ(dpll_reg);
5798
Eric Anholtbad720f2009-10-22 16:11:14 -07005799 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07005800 return;
5801
5802 if (!dev_priv->lvds_downclock_avail)
5803 return;
5804
5805 /*
5806 * Since this is called by a timer, we should never get here in
5807 * the manual case.
5808 */
5809 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08005810 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005811
5812 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07005813 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
5814 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07005815
5816 dpll |= DISPLAY_RATE_SELECT_FPA1;
5817 I915_WRITE(dpll_reg, dpll);
5818 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005819 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005820 dpll = I915_READ(dpll_reg);
5821 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08005822 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005823
5824 /* ...and lock them again */
5825 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
5826 }
5827
5828}
5829
5830/**
5831 * intel_idle_update - adjust clocks for idleness
5832 * @work: work struct
5833 *
5834 * Either the GPU or display (or both) went idle. Check the busy status
5835 * here and adjust the CRTC and GPU clocks as necessary.
5836 */
5837static void intel_idle_update(struct work_struct *work)
5838{
5839 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
5840 idle_work);
5841 struct drm_device *dev = dev_priv->dev;
5842 struct drm_crtc *crtc;
5843 struct intel_crtc *intel_crtc;
5844
5845 if (!i915_powersave)
5846 return;
5847
5848 mutex_lock(&dev->struct_mutex);
5849
Jesse Barnes7648fa92010-05-20 14:28:11 -07005850 i915_update_gfx_val(dev_priv);
5851
Jesse Barnes652c3932009-08-17 13:31:43 -07005852 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5853 /* Skip inactive CRTCs */
5854 if (!crtc->fb)
5855 continue;
5856
5857 intel_crtc = to_intel_crtc(crtc);
5858 if (!intel_crtc->busy)
5859 intel_decrease_pllclock(crtc);
5860 }
5861
Li Peng45ac22c2010-06-12 23:38:35 +08005862
Jesse Barnes652c3932009-08-17 13:31:43 -07005863 mutex_unlock(&dev->struct_mutex);
5864}
5865
5866/**
5867 * intel_mark_busy - mark the GPU and possibly the display busy
5868 * @dev: drm device
5869 * @obj: object we're operating on
5870 *
5871 * Callers can use this function to indicate that the GPU is busy processing
5872 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
5873 * buffer), we'll also mark the display as busy, so we know to increase its
5874 * clock frequency.
5875 */
Chris Wilson05394f32010-11-08 19:18:58 +00005876void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07005877{
5878 drm_i915_private_t *dev_priv = dev->dev_private;
5879 struct drm_crtc *crtc = NULL;
5880 struct intel_framebuffer *intel_fb;
5881 struct intel_crtc *intel_crtc;
5882
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08005883 if (!drm_core_check_feature(dev, DRIVER_MODESET))
5884 return;
5885
Alexander Lam18b21902011-01-03 13:28:56 -05005886 if (!dev_priv->busy)
Chris Wilson28cf7982009-11-30 01:08:56 +00005887 dev_priv->busy = true;
Alexander Lam18b21902011-01-03 13:28:56 -05005888 else
Chris Wilson28cf7982009-11-30 01:08:56 +00005889 mod_timer(&dev_priv->idle_timer, jiffies +
5890 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07005891
5892 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5893 if (!crtc->fb)
5894 continue;
5895
5896 intel_crtc = to_intel_crtc(crtc);
5897 intel_fb = to_intel_framebuffer(crtc->fb);
5898 if (intel_fb->obj == obj) {
5899 if (!intel_crtc->busy) {
5900 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02005901 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07005902 intel_crtc->busy = true;
5903 } else {
5904 /* Busy -> busy, put off timer */
5905 mod_timer(&intel_crtc->idle_timer, jiffies +
5906 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5907 }
5908 }
5909 }
5910}
5911
Jesse Barnes79e53942008-11-07 14:24:08 -08005912static void intel_crtc_destroy(struct drm_crtc *crtc)
5913{
5914 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02005915 struct drm_device *dev = crtc->dev;
5916 struct intel_unpin_work *work;
5917 unsigned long flags;
5918
5919 spin_lock_irqsave(&dev->event_lock, flags);
5920 work = intel_crtc->unpin_work;
5921 intel_crtc->unpin_work = NULL;
5922 spin_unlock_irqrestore(&dev->event_lock, flags);
5923
5924 if (work) {
5925 cancel_work_sync(&work->work);
5926 kfree(work);
5927 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005928
5929 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02005930
Jesse Barnes79e53942008-11-07 14:24:08 -08005931 kfree(intel_crtc);
5932}
5933
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005934static void intel_unpin_work_fn(struct work_struct *__work)
5935{
5936 struct intel_unpin_work *work =
5937 container_of(__work, struct intel_unpin_work, work);
5938
5939 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005940 i915_gem_object_unpin(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00005941 drm_gem_object_unreference(&work->pending_flip_obj->base);
5942 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00005943
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005944 mutex_unlock(&work->dev->struct_mutex);
5945 kfree(work);
5946}
5947
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005948static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01005949 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005950{
5951 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005952 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5953 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00005954 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005955 struct drm_pending_vblank_event *e;
Mario Kleiner49b14a52010-12-09 07:00:07 +01005956 struct timeval tnow, tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005957 unsigned long flags;
5958
5959 /* Ignore early vblank irqs */
5960 if (intel_crtc == NULL)
5961 return;
5962
Mario Kleiner49b14a52010-12-09 07:00:07 +01005963 do_gettimeofday(&tnow);
5964
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005965 spin_lock_irqsave(&dev->event_lock, flags);
5966 work = intel_crtc->unpin_work;
5967 if (work == NULL || !work->pending) {
5968 spin_unlock_irqrestore(&dev->event_lock, flags);
5969 return;
5970 }
5971
5972 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005973
5974 if (work->event) {
5975 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01005976 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005977
5978 /* Called before vblank count and timestamps have
5979 * been updated for the vblank interval of flip
5980 * completion? Need to increment vblank count and
5981 * add one videorefresh duration to returned timestamp
Mario Kleiner49b14a52010-12-09 07:00:07 +01005982 * to account for this. We assume this happened if we
5983 * get called over 0.9 frame durations after the last
5984 * timestamped vblank.
5985 *
5986 * This calculation can not be used with vrefresh rates
5987 * below 5Hz (10Hz to be on the safe side) without
5988 * promoting to 64 integers.
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005989 */
Mario Kleiner49b14a52010-12-09 07:00:07 +01005990 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
5991 9 * crtc->framedur_ns) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005992 e->event.sequence++;
Mario Kleiner49b14a52010-12-09 07:00:07 +01005993 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
5994 crtc->framedur_ns);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005995 }
5996
Mario Kleiner49b14a52010-12-09 07:00:07 +01005997 e->event.tv_sec = tvbl.tv_sec;
5998 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005999
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006000 list_add_tail(&e->base.link,
6001 &e->base.file_priv->event_list);
6002 wake_up_interruptible(&e->base.file_priv->event_wait);
6003 }
6004
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006005 drm_vblank_put(dev, intel_crtc->pipe);
6006
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006007 spin_unlock_irqrestore(&dev->event_lock, flags);
6008
Chris Wilson05394f32010-11-08 19:18:58 +00006009 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00006010
Chris Wilsone59f2ba2010-10-07 17:28:15 +01006011 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00006012 &obj->pending_flip.counter);
6013 if (atomic_read(&obj->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01006014 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006015
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006016 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07006017
6018 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006019}
6020
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006021void intel_finish_page_flip(struct drm_device *dev, int pipe)
6022{
6023 drm_i915_private_t *dev_priv = dev->dev_private;
6024 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
6025
Mario Kleiner49b14a52010-12-09 07:00:07 +01006026 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006027}
6028
6029void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
6030{
6031 drm_i915_private_t *dev_priv = dev->dev_private;
6032 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
6033
Mario Kleiner49b14a52010-12-09 07:00:07 +01006034 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006035}
6036
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006037void intel_prepare_page_flip(struct drm_device *dev, int plane)
6038{
6039 drm_i915_private_t *dev_priv = dev->dev_private;
6040 struct intel_crtc *intel_crtc =
6041 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
6042 unsigned long flags;
6043
6044 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08006045 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006046 if ((++intel_crtc->unpin_work->pending) > 1)
6047 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08006048 } else {
6049 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
6050 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006051 spin_unlock_irqrestore(&dev->event_lock, flags);
6052}
6053
6054static int intel_crtc_page_flip(struct drm_crtc *crtc,
6055 struct drm_framebuffer *fb,
6056 struct drm_pending_vblank_event *event)
6057{
6058 struct drm_device *dev = crtc->dev;
6059 struct drm_i915_private *dev_priv = dev->dev_private;
6060 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00006061 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006062 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6063 struct intel_unpin_work *work;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07006064 unsigned long flags, offset;
Chris Wilson52e68632010-08-08 10:15:59 +01006065 int pipe = intel_crtc->pipe;
Chris Wilson20f0cd52010-09-23 11:00:38 +01006066 u32 pf, pipesrc;
Chris Wilson52e68632010-08-08 10:15:59 +01006067 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006068
6069 work = kzalloc(sizeof *work, GFP_KERNEL);
6070 if (work == NULL)
6071 return -ENOMEM;
6072
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006073 work->event = event;
6074 work->dev = crtc->dev;
6075 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08006076 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006077 INIT_WORK(&work->work, intel_unpin_work_fn);
6078
6079 /* We borrow the event spin lock for protecting unpin_work */
6080 spin_lock_irqsave(&dev->event_lock, flags);
6081 if (intel_crtc->unpin_work) {
6082 spin_unlock_irqrestore(&dev->event_lock, flags);
6083 kfree(work);
Chris Wilson468f0b42010-05-27 13:18:13 +01006084
6085 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006086 return -EBUSY;
6087 }
6088 intel_crtc->unpin_work = work;
6089 spin_unlock_irqrestore(&dev->event_lock, flags);
6090
6091 intel_fb = to_intel_framebuffer(fb);
6092 obj = intel_fb->obj;
6093
Chris Wilson468f0b42010-05-27 13:18:13 +01006094 mutex_lock(&dev->struct_mutex);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00006095 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
Chris Wilson96b099f2010-06-07 14:03:04 +01006096 if (ret)
6097 goto cleanup_work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006098
Jesse Barnes75dfca80a2010-02-10 15:09:44 -08006099 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00006100 drm_gem_object_reference(&work->old_fb_obj->base);
6101 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006102
6103 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01006104
6105 ret = drm_vblank_get(dev, intel_crtc->pipe);
6106 if (ret)
6107 goto cleanup_objs;
6108
Chris Wilsonc7f9f9a2010-09-19 15:05:13 +01006109 if (IS_GEN3(dev) || IS_GEN2(dev)) {
6110 u32 flip_mask;
6111
6112 /* Can't queue multiple flips, so wait for the previous
6113 * one to finish before executing the next.
6114 */
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006115 ret = BEGIN_LP_RING(2);
6116 if (ret)
6117 goto cleanup_objs;
6118
Chris Wilsonc7f9f9a2010-09-19 15:05:13 +01006119 if (intel_crtc->plane)
6120 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6121 else
6122 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6123 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
6124 OUT_RING(MI_NOOP);
Daniel Vetter6146b3d2010-08-04 21:22:10 +02006125 ADVANCE_LP_RING();
6126 }
Jesse Barnes83f7fd02010-04-05 14:03:51 -07006127
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006128 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006129
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006130 work->enable_stall_check = true;
6131
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07006132 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Chris Wilson52e68632010-08-08 10:15:59 +01006133 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07006134
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006135 ret = BEGIN_LP_RING(4);
6136 if (ret)
6137 goto cleanup_objs;
6138
6139 /* Block clients from rendering to the new back buffer until
6140 * the flip occurs and the object is no longer visible.
6141 */
Chris Wilson05394f32010-11-08 19:18:58 +00006142 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006143
6144 switch (INTEL_INFO(dev)->gen) {
Chris Wilson52e68632010-08-08 10:15:59 +01006145 case 2:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006146 OUT_RING(MI_DISPLAY_FLIP |
6147 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6148 OUT_RING(fb->pitch);
Chris Wilson05394f32010-11-08 19:18:58 +00006149 OUT_RING(obj->gtt_offset + offset);
Chris Wilson52e68632010-08-08 10:15:59 +01006150 OUT_RING(MI_NOOP);
6151 break;
6152
6153 case 3:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006154 OUT_RING(MI_DISPLAY_FLIP_I915 |
6155 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6156 OUT_RING(fb->pitch);
Chris Wilson05394f32010-11-08 19:18:58 +00006157 OUT_RING(obj->gtt_offset + offset);
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006158 OUT_RING(MI_NOOP);
Chris Wilson52e68632010-08-08 10:15:59 +01006159 break;
6160
6161 case 4:
6162 case 5:
6163 /* i965+ uses the linear or tiled offsets from the
6164 * Display Registers (which do not change across a page-flip)
6165 * so we need only reprogram the base address.
6166 */
Daniel Vetter69d0b962010-08-04 21:22:09 +02006167 OUT_RING(MI_DISPLAY_FLIP |
6168 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6169 OUT_RING(fb->pitch);
Chris Wilson05394f32010-11-08 19:18:58 +00006170 OUT_RING(obj->gtt_offset | obj->tiling_mode);
Chris Wilson52e68632010-08-08 10:15:59 +01006171
6172 /* XXX Enabling the panel-fitter across page-flip is so far
6173 * untested on non-native modes, so ignore it for now.
6174 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
6175 */
6176 pf = 0;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006177 pipesrc = I915_READ(PIPESRC(pipe)) & 0x0fff0fff;
Chris Wilson52e68632010-08-08 10:15:59 +01006178 OUT_RING(pf | pipesrc);
6179 break;
6180
6181 case 6:
6182 OUT_RING(MI_DISPLAY_FLIP |
6183 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilson05394f32010-11-08 19:18:58 +00006184 OUT_RING(fb->pitch | obj->tiling_mode);
6185 OUT_RING(obj->gtt_offset);
Chris Wilson52e68632010-08-08 10:15:59 +01006186
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006187 pf = I915_READ(PF_CTL(pipe)) & PF_ENABLE;
6188 pipesrc = I915_READ(PIPESRC(pipe)) & 0x0fff0fff;
Chris Wilson52e68632010-08-08 10:15:59 +01006189 OUT_RING(pf | pipesrc);
6190 break;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006191 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006192 ADVANCE_LP_RING();
6193
6194 mutex_unlock(&dev->struct_mutex);
6195
Jesse Barnese5510fa2010-07-01 16:48:37 -07006196 trace_i915_flip_request(intel_crtc->plane, obj);
6197
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006198 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01006199
6200cleanup_objs:
Chris Wilson05394f32010-11-08 19:18:58 +00006201 drm_gem_object_unreference(&work->old_fb_obj->base);
6202 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01006203cleanup_work:
6204 mutex_unlock(&dev->struct_mutex);
6205
6206 spin_lock_irqsave(&dev->event_lock, flags);
6207 intel_crtc->unpin_work = NULL;
6208 spin_unlock_irqrestore(&dev->event_lock, flags);
6209
6210 kfree(work);
6211
6212 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006213}
6214
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00006215static void intel_crtc_reset(struct drm_crtc *crtc)
6216{
6217 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6218
6219 /* Reset flags back to the 'unknown' status so that they
6220 * will be correctly set on the initial modeset.
6221 */
6222 intel_crtc->cursor_addr = 0;
6223 intel_crtc->dpms_mode = -1;
6224 intel_crtc->active = true; /* force the pipe off on setup_init_config */
6225}
6226
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07006227static struct drm_crtc_helper_funcs intel_helper_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08006228 .dpms = intel_crtc_dpms,
6229 .mode_fixup = intel_crtc_mode_fixup,
6230 .mode_set = intel_crtc_mode_set,
6231 .mode_set_base = intel_pipe_set_base,
Jesse Barnes81255562010-08-02 12:07:50 -07006232 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Dave Airlie068143d2009-10-05 09:58:02 +10006233 .load_lut = intel_crtc_load_lut,
Chris Wilsoncdd59982010-09-08 16:30:16 +01006234 .disable = intel_crtc_disable,
Jesse Barnes79e53942008-11-07 14:24:08 -08006235};
6236
6237static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00006238 .reset = intel_crtc_reset,
Jesse Barnes79e53942008-11-07 14:24:08 -08006239 .cursor_set = intel_crtc_cursor_set,
6240 .cursor_move = intel_crtc_cursor_move,
6241 .gamma_set = intel_crtc_gamma_set,
6242 .set_config = drm_crtc_helper_set_config,
6243 .destroy = intel_crtc_destroy,
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006244 .page_flip = intel_crtc_page_flip,
Jesse Barnes79e53942008-11-07 14:24:08 -08006245};
6246
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006247static void intel_sanitize_modesetting(struct drm_device *dev,
6248 int pipe, int plane)
6249{
6250 struct drm_i915_private *dev_priv = dev->dev_private;
6251 u32 reg, val;
6252
6253 if (HAS_PCH_SPLIT(dev))
6254 return;
6255
6256 /* Who knows what state these registers were left in by the BIOS or
6257 * grub?
6258 *
6259 * If we leave the registers in a conflicting state (e.g. with the
6260 * display plane reading from the other pipe than the one we intend
6261 * to use) then when we attempt to teardown the active mode, we will
6262 * not disable the pipes and planes in the correct order -- leaving
6263 * a plane reading from a disabled pipe and possibly leading to
6264 * undefined behaviour.
6265 */
6266
6267 reg = DSPCNTR(plane);
6268 val = I915_READ(reg);
6269
6270 if ((val & DISPLAY_PLANE_ENABLE) == 0)
6271 return;
6272 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
6273 return;
6274
6275 /* This display plane is active and attached to the other CPU pipe. */
6276 pipe = !pipe;
6277
6278 /* Disable the plane and wait for it to stop reading from the pipe. */
Jesse Barnesb24e7172011-01-04 15:09:30 -08006279 intel_disable_plane(dev_priv, plane, pipe);
6280 intel_disable_pipe(dev_priv, pipe);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006281}
Jesse Barnes79e53942008-11-07 14:24:08 -08006282
Hannes Ederb358d0a2008-12-18 21:18:47 +01006283static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08006284{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006285 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006286 struct intel_crtc *intel_crtc;
6287 int i;
6288
6289 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
6290 if (intel_crtc == NULL)
6291 return;
6292
6293 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
6294
6295 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08006296 for (i = 0; i < 256; i++) {
6297 intel_crtc->lut_r[i] = i;
6298 intel_crtc->lut_g[i] = i;
6299 intel_crtc->lut_b[i] = i;
6300 }
6301
Jesse Barnes80824002009-09-10 15:28:06 -07006302 /* Swap pipes & planes for FBC on pre-965 */
6303 intel_crtc->pipe = pipe;
6304 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01006305 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006306 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01006307 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07006308 }
6309
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006310 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
6311 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
6312 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
6313 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
6314
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00006315 intel_crtc_reset(&intel_crtc->base);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07006316
6317 if (HAS_PCH_SPLIT(dev)) {
6318 intel_helper_funcs.prepare = ironlake_crtc_prepare;
6319 intel_helper_funcs.commit = ironlake_crtc_commit;
6320 } else {
6321 intel_helper_funcs.prepare = i9xx_crtc_prepare;
6322 intel_helper_funcs.commit = i9xx_crtc_commit;
6323 }
6324
Jesse Barnes79e53942008-11-07 14:24:08 -08006325 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
6326
Jesse Barnes652c3932009-08-17 13:31:43 -07006327 intel_crtc->busy = false;
6328
6329 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
6330 (unsigned long)intel_crtc);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006331
6332 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
Jesse Barnes79e53942008-11-07 14:24:08 -08006333}
6334
Carl Worth08d7b3d2009-04-29 14:43:54 -07006335int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00006336 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07006337{
6338 drm_i915_private_t *dev_priv = dev->dev_private;
6339 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02006340 struct drm_mode_object *drmmode_obj;
6341 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006342
6343 if (!dev_priv) {
6344 DRM_ERROR("called with no initialization\n");
6345 return -EINVAL;
6346 }
6347
Daniel Vetterc05422d2009-08-11 16:05:30 +02006348 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
6349 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07006350
Daniel Vetterc05422d2009-08-11 16:05:30 +02006351 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07006352 DRM_ERROR("no such CRTC id\n");
6353 return -EINVAL;
6354 }
6355
Daniel Vetterc05422d2009-08-11 16:05:30 +02006356 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
6357 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006358
Daniel Vetterc05422d2009-08-11 16:05:30 +02006359 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006360}
6361
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08006362static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006363{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006364 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006365 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006366 int entry = 0;
6367
Chris Wilson4ef69c72010-09-09 15:14:28 +01006368 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6369 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006370 index_mask |= (1 << entry);
6371 entry++;
6372 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01006373
Jesse Barnes79e53942008-11-07 14:24:08 -08006374 return index_mask;
6375}
6376
Chris Wilson4d302442010-12-14 19:21:29 +00006377static bool has_edp_a(struct drm_device *dev)
6378{
6379 struct drm_i915_private *dev_priv = dev->dev_private;
6380
6381 if (!IS_MOBILE(dev))
6382 return false;
6383
6384 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
6385 return false;
6386
6387 if (IS_GEN5(dev) &&
6388 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
6389 return false;
6390
6391 return true;
6392}
6393
Jesse Barnes79e53942008-11-07 14:24:08 -08006394static void intel_setup_outputs(struct drm_device *dev)
6395{
Eric Anholt725e30a2009-01-22 13:01:02 -08006396 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006397 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006398 bool dpd_is_edp = false;
Chris Wilsonc5d1b512010-11-29 18:00:23 +00006399 bool has_lvds = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006400
Zhenyu Wang541998a2009-06-05 15:38:44 +08006401 if (IS_MOBILE(dev) && !IS_I830(dev))
Chris Wilsonc5d1b512010-11-29 18:00:23 +00006402 has_lvds = intel_lvds_init(dev);
6403 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
6404 /* disable the panel fitter on everything but LVDS */
6405 I915_WRITE(PFIT_CONTROL, 0);
6406 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006407
Eric Anholtbad720f2009-10-22 16:11:14 -07006408 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006409 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006410
Chris Wilson4d302442010-12-14 19:21:29 +00006411 if (has_edp_a(dev))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006412 intel_dp_init(dev, DP_A);
6413
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006414 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
6415 intel_dp_init(dev, PCH_DP_D);
6416 }
6417
6418 intel_crt_init(dev);
6419
6420 if (HAS_PCH_SPLIT(dev)) {
6421 int found;
6422
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006423 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08006424 /* PCH SDVOB multiplex with HDMIB */
6425 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006426 if (!found)
6427 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006428 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
6429 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006430 }
6431
6432 if (I915_READ(HDMIC) & PORT_DETECTED)
6433 intel_hdmi_init(dev, HDMIC);
6434
6435 if (I915_READ(HDMID) & PORT_DETECTED)
6436 intel_hdmi_init(dev, HDMID);
6437
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006438 if (I915_READ(PCH_DP_C) & DP_DETECTED)
6439 intel_dp_init(dev, PCH_DP_C);
6440
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006441 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006442 intel_dp_init(dev, PCH_DP_D);
6443
Zhenyu Wang103a1962009-11-27 11:44:36 +08006444 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08006445 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08006446
Eric Anholt725e30a2009-01-22 13:01:02 -08006447 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006448 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006449 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006450 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
6451 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006452 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006453 }
Ma Ling27185ae2009-08-24 13:50:23 +08006454
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006455 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
6456 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006457 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006458 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006459 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006460
6461 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006462
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006463 if (I915_READ(SDVOB) & SDVO_DETECTED) {
6464 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006465 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006466 }
Ma Ling27185ae2009-08-24 13:50:23 +08006467
6468 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
6469
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006470 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
6471 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006472 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006473 }
6474 if (SUPPORTS_INTEGRATED_DP(dev)) {
6475 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006476 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006477 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006478 }
Ma Ling27185ae2009-08-24 13:50:23 +08006479
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006480 if (SUPPORTS_INTEGRATED_DP(dev) &&
6481 (I915_READ(DP_D) & DP_DETECTED)) {
6482 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006483 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006484 }
Eric Anholtbad720f2009-10-22 16:11:14 -07006485 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006486 intel_dvo_init(dev);
6487
Zhenyu Wang103a1962009-11-27 11:44:36 +08006488 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006489 intel_tv_init(dev);
6490
Chris Wilson4ef69c72010-09-09 15:14:28 +01006491 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6492 encoder->base.possible_crtcs = encoder->crtc_mask;
6493 encoder->base.possible_clones =
6494 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08006495 }
Chris Wilson47356eb2011-01-11 17:06:04 +00006496
6497 intel_panel_setup_backlight(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006498}
6499
6500static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
6501{
6502 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08006503
6504 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006505 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006506
6507 kfree(intel_fb);
6508}
6509
6510static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00006511 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006512 unsigned int *handle)
6513{
6514 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006515 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006516
Chris Wilson05394f32010-11-08 19:18:58 +00006517 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08006518}
6519
6520static const struct drm_framebuffer_funcs intel_fb_funcs = {
6521 .destroy = intel_user_framebuffer_destroy,
6522 .create_handle = intel_user_framebuffer_create_handle,
6523};
6524
Dave Airlie38651672010-03-30 05:34:13 +00006525int intel_framebuffer_init(struct drm_device *dev,
6526 struct intel_framebuffer *intel_fb,
6527 struct drm_mode_fb_cmd *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00006528 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08006529{
Jesse Barnes79e53942008-11-07 14:24:08 -08006530 int ret;
6531
Chris Wilson05394f32010-11-08 19:18:58 +00006532 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01006533 return -EINVAL;
6534
6535 if (mode_cmd->pitch & 63)
6536 return -EINVAL;
6537
6538 switch (mode_cmd->bpp) {
6539 case 8:
6540 case 16:
6541 case 24:
6542 case 32:
6543 break;
6544 default:
6545 return -EINVAL;
6546 }
6547
Jesse Barnes79e53942008-11-07 14:24:08 -08006548 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
6549 if (ret) {
6550 DRM_ERROR("framebuffer init failed %d\n", ret);
6551 return ret;
6552 }
6553
6554 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08006555 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006556 return 0;
6557}
6558
Jesse Barnes79e53942008-11-07 14:24:08 -08006559static struct drm_framebuffer *
6560intel_user_framebuffer_create(struct drm_device *dev,
6561 struct drm_file *filp,
6562 struct drm_mode_fb_cmd *mode_cmd)
6563{
Chris Wilson05394f32010-11-08 19:18:58 +00006564 struct drm_i915_gem_object *obj;
Dave Airlie38651672010-03-30 05:34:13 +00006565 struct intel_framebuffer *intel_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006566 int ret;
6567
Chris Wilson05394f32010-11-08 19:18:58 +00006568 obj = to_intel_bo(drm_gem_object_lookup(dev, filp, mode_cmd->handle));
Jesse Barnes79e53942008-11-07 14:24:08 -08006569 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01006570 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08006571
Dave Airlie38651672010-03-30 05:34:13 +00006572 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6573 if (!intel_fb)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01006574 return ERR_PTR(-ENOMEM);
Dave Airlie38651672010-03-30 05:34:13 +00006575
Chris Wilson05394f32010-11-08 19:18:58 +00006576 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08006577 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00006578 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie38651672010-03-30 05:34:13 +00006579 kfree(intel_fb);
Chris Wilsoncce13ff2010-08-08 13:36:38 +01006580 return ERR_PTR(ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08006581 }
6582
Dave Airlie38651672010-03-30 05:34:13 +00006583 return &intel_fb->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006584}
6585
Jesse Barnes79e53942008-11-07 14:24:08 -08006586static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08006587 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00006588 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08006589};
6590
Chris Wilson05394f32010-11-08 19:18:58 +00006591static struct drm_i915_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006592intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00006593{
Chris Wilson05394f32010-11-08 19:18:58 +00006594 struct drm_i915_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00006595 int ret;
6596
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006597 ctx = i915_gem_alloc_object(dev, 4096);
6598 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00006599 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
6600 return NULL;
6601 }
6602
6603 mutex_lock(&dev->struct_mutex);
Daniel Vetter75e9e912010-11-04 17:11:09 +01006604 ret = i915_gem_object_pin(ctx, 4096, true);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006605 if (ret) {
6606 DRM_ERROR("failed to pin power context: %d\n", ret);
6607 goto err_unref;
6608 }
6609
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006610 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006611 if (ret) {
6612 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
6613 goto err_unpin;
6614 }
6615 mutex_unlock(&dev->struct_mutex);
6616
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006617 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00006618
6619err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006620 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006621err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00006622 drm_gem_object_unreference(&ctx->base);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006623 mutex_unlock(&dev->struct_mutex);
6624 return NULL;
6625}
6626
Jesse Barnes7648fa92010-05-20 14:28:11 -07006627bool ironlake_set_drps(struct drm_device *dev, u8 val)
6628{
6629 struct drm_i915_private *dev_priv = dev->dev_private;
6630 u16 rgvswctl;
6631
6632 rgvswctl = I915_READ16(MEMSWCTL);
6633 if (rgvswctl & MEMCTL_CMD_STS) {
6634 DRM_DEBUG("gpu busy, RCS change rejected\n");
6635 return false; /* still busy with another command */
6636 }
6637
6638 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
6639 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
6640 I915_WRITE16(MEMSWCTL, rgvswctl);
6641 POSTING_READ16(MEMSWCTL);
6642
6643 rgvswctl |= MEMCTL_CMD_STS;
6644 I915_WRITE16(MEMSWCTL, rgvswctl);
6645
6646 return true;
6647}
6648
Jesse Barnesf97108d2010-01-29 11:27:07 -08006649void ironlake_enable_drps(struct drm_device *dev)
6650{
6651 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07006652 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006653 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08006654
Jesse Barnesea056c12010-09-10 10:02:13 -07006655 /* Enable temp reporting */
6656 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
6657 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
6658
Jesse Barnesf97108d2010-01-29 11:27:07 -08006659 /* 100ms RC evaluation intervals */
6660 I915_WRITE(RCUPEI, 100000);
6661 I915_WRITE(RCDNEI, 100000);
6662
6663 /* Set max/min thresholds to 90ms and 80ms respectively */
6664 I915_WRITE(RCBMAXAVG, 90000);
6665 I915_WRITE(RCBMINAVG, 80000);
6666
6667 I915_WRITE(MEMIHYST, 1);
6668
6669 /* Set up min, max, and cur for interrupt handling */
6670 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
6671 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
6672 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
6673 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07006674
Jesse Barnesf97108d2010-01-29 11:27:07 -08006675 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
6676 PXVFREQ_PX_SHIFT;
6677
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07006678 dev_priv->fmax = fmax; /* IPS callback will increase this */
Jesse Barnes7648fa92010-05-20 14:28:11 -07006679 dev_priv->fstart = fstart;
6680
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07006681 dev_priv->max_delay = fstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08006682 dev_priv->min_delay = fmin;
6683 dev_priv->cur_delay = fstart;
6684
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07006685 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
6686 fmax, fmin, fstart);
Jesse Barnes7648fa92010-05-20 14:28:11 -07006687
Jesse Barnesf97108d2010-01-29 11:27:07 -08006688 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
6689
6690 /*
6691 * Interrupts will be enabled in ironlake_irq_postinstall
6692 */
6693
6694 I915_WRITE(VIDSTART, vstart);
6695 POSTING_READ(VIDSTART);
6696
6697 rgvmodectl |= MEMMODE_SWMODE_EN;
6698 I915_WRITE(MEMMODECTL, rgvmodectl);
6699
Chris Wilson481b6af2010-08-23 17:43:35 +01006700 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01006701 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08006702 msleep(1);
6703
Jesse Barnes7648fa92010-05-20 14:28:11 -07006704 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006705
Jesse Barnes7648fa92010-05-20 14:28:11 -07006706 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
6707 I915_READ(0x112e0);
6708 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
6709 dev_priv->last_count2 = I915_READ(0x112f4);
6710 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006711}
6712
6713void ironlake_disable_drps(struct drm_device *dev)
6714{
6715 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07006716 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006717
6718 /* Ack interrupts, disable EFC interrupt */
6719 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
6720 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
6721 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
6722 I915_WRITE(DEIIR, DE_PCU_EVENT);
6723 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
6724
6725 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07006726 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006727 msleep(1);
6728 rgvswctl |= MEMCTL_CMD_STS;
6729 I915_WRITE(MEMSWCTL, rgvswctl);
6730 msleep(1);
6731
6732}
6733
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006734void gen6_set_rps(struct drm_device *dev, u8 val)
6735{
6736 struct drm_i915_private *dev_priv = dev->dev_private;
6737 u32 swreq;
6738
6739 swreq = (val & 0x3ff) << 25;
6740 I915_WRITE(GEN6_RPNSWREQ, swreq);
6741}
6742
6743void gen6_disable_rps(struct drm_device *dev)
6744{
6745 struct drm_i915_private *dev_priv = dev->dev_private;
6746
6747 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
6748 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
6749 I915_WRITE(GEN6_PMIER, 0);
6750 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
6751}
6752
Jesse Barnes7648fa92010-05-20 14:28:11 -07006753static unsigned long intel_pxfreq(u32 vidfreq)
6754{
6755 unsigned long freq;
6756 int div = (vidfreq & 0x3f0000) >> 16;
6757 int post = (vidfreq & 0x3000) >> 12;
6758 int pre = (vidfreq & 0x7);
6759
6760 if (!pre)
6761 return 0;
6762
6763 freq = ((div * 133333) / ((1<<post) * pre));
6764
6765 return freq;
6766}
6767
6768void intel_init_emon(struct drm_device *dev)
6769{
6770 struct drm_i915_private *dev_priv = dev->dev_private;
6771 u32 lcfuse;
6772 u8 pxw[16];
6773 int i;
6774
6775 /* Disable to program */
6776 I915_WRITE(ECR, 0);
6777 POSTING_READ(ECR);
6778
6779 /* Program energy weights for various events */
6780 I915_WRITE(SDEW, 0x15040d00);
6781 I915_WRITE(CSIEW0, 0x007f0000);
6782 I915_WRITE(CSIEW1, 0x1e220004);
6783 I915_WRITE(CSIEW2, 0x04000004);
6784
6785 for (i = 0; i < 5; i++)
6786 I915_WRITE(PEW + (i * 4), 0);
6787 for (i = 0; i < 3; i++)
6788 I915_WRITE(DEW + (i * 4), 0);
6789
6790 /* Program P-state weights to account for frequency power adjustment */
6791 for (i = 0; i < 16; i++) {
6792 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
6793 unsigned long freq = intel_pxfreq(pxvidfreq);
6794 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6795 PXVFREQ_PX_SHIFT;
6796 unsigned long val;
6797
6798 val = vid * vid;
6799 val *= (freq / 1000);
6800 val *= 255;
6801 val /= (127*127*900);
6802 if (val > 0xff)
6803 DRM_ERROR("bad pxval: %ld\n", val);
6804 pxw[i] = val;
6805 }
6806 /* Render standby states get 0 weight */
6807 pxw[14] = 0;
6808 pxw[15] = 0;
6809
6810 for (i = 0; i < 4; i++) {
6811 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6812 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
6813 I915_WRITE(PXW + (i * 4), val);
6814 }
6815
6816 /* Adjust magic regs to magic values (more experimental results) */
6817 I915_WRITE(OGW0, 0);
6818 I915_WRITE(OGW1, 0);
6819 I915_WRITE(EG0, 0x00007f00);
6820 I915_WRITE(EG1, 0x0000000e);
6821 I915_WRITE(EG2, 0x000e0000);
6822 I915_WRITE(EG3, 0x68000300);
6823 I915_WRITE(EG4, 0x42000000);
6824 I915_WRITE(EG5, 0x00140031);
6825 I915_WRITE(EG6, 0);
6826 I915_WRITE(EG7, 0);
6827
6828 for (i = 0; i < 8; i++)
6829 I915_WRITE(PXWL + (i * 4), 0);
6830
6831 /* Enable PMON + select events */
6832 I915_WRITE(ECR, 0x80000019);
6833
6834 lcfuse = I915_READ(LCFUSE02);
6835
6836 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
6837}
6838
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006839void gen6_enable_rps(struct drm_i915_private *dev_priv)
Chris Wilson8fd26852010-12-08 18:40:43 +00006840{
Jesse Barnesa6044e22010-12-20 11:34:20 -08006841 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
6842 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
6843 u32 pcu_mbox;
6844 int cur_freq, min_freq, max_freq;
Chris Wilson8fd26852010-12-08 18:40:43 +00006845 int i;
6846
6847 /* Here begins a magic sequence of register writes to enable
6848 * auto-downclocking.
6849 *
6850 * Perhaps there might be some value in exposing these to
6851 * userspace...
6852 */
6853 I915_WRITE(GEN6_RC_STATE, 0);
6854 __gen6_force_wake_get(dev_priv);
6855
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006856 /* disable the counters and set deterministic thresholds */
Chris Wilson8fd26852010-12-08 18:40:43 +00006857 I915_WRITE(GEN6_RC_CONTROL, 0);
6858
6859 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
6860 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
6861 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
6862 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6863 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6864
6865 for (i = 0; i < I915_NUM_RINGS; i++)
6866 I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);
6867
6868 I915_WRITE(GEN6_RC_SLEEP, 0);
6869 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
6870 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
6871 I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
6872 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
6873
6874 I915_WRITE(GEN6_RC_CONTROL,
6875 GEN6_RC_CTL_RC6p_ENABLE |
6876 GEN6_RC_CTL_RC6_ENABLE |
Chris Wilson9c3d2f72010-12-17 10:54:26 +00006877 GEN6_RC_CTL_EI_MODE(1) |
Chris Wilson8fd26852010-12-08 18:40:43 +00006878 GEN6_RC_CTL_HW_ENABLE);
6879
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006880 I915_WRITE(GEN6_RPNSWREQ,
Chris Wilson8fd26852010-12-08 18:40:43 +00006881 GEN6_FREQUENCY(10) |
6882 GEN6_OFFSET(0) |
6883 GEN6_AGGRESSIVE_TURBO);
6884 I915_WRITE(GEN6_RC_VIDEO_FREQ,
6885 GEN6_FREQUENCY(12));
6886
6887 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
6888 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
6889 18 << 24 |
6890 6 << 16);
Jesse Barnesccab5c82011-01-18 15:49:25 -08006891 I915_WRITE(GEN6_RP_UP_THRESHOLD, 10000);
6892 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 1000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00006893 I915_WRITE(GEN6_RP_UP_EI, 100000);
Jesse Barnesccab5c82011-01-18 15:49:25 -08006894 I915_WRITE(GEN6_RP_DOWN_EI, 5000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00006895 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6896 I915_WRITE(GEN6_RP_CONTROL,
6897 GEN6_RP_MEDIA_TURBO |
6898 GEN6_RP_USE_NORMAL_FREQ |
6899 GEN6_RP_MEDIA_IS_GFX |
6900 GEN6_RP_ENABLE |
Jesse Barnesccab5c82011-01-18 15:49:25 -08006901 GEN6_RP_UP_BUSY_AVG |
6902 GEN6_RP_DOWN_IDLE_CONT);
Chris Wilson8fd26852010-12-08 18:40:43 +00006903
6904 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6905 500))
6906 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
6907
6908 I915_WRITE(GEN6_PCODE_DATA, 0);
6909 I915_WRITE(GEN6_PCODE_MAILBOX,
6910 GEN6_PCODE_READY |
6911 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
6912 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6913 500))
6914 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
6915
Jesse Barnesa6044e22010-12-20 11:34:20 -08006916 min_freq = (rp_state_cap & 0xff0000) >> 16;
6917 max_freq = rp_state_cap & 0xff;
6918 cur_freq = (gt_perf_status & 0xff00) >> 8;
6919
6920 /* Check for overclock support */
6921 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6922 500))
6923 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
6924 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
6925 pcu_mbox = I915_READ(GEN6_PCODE_DATA);
6926 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6927 500))
6928 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
6929 if (pcu_mbox & (1<<31)) { /* OC supported */
6930 max_freq = pcu_mbox & 0xff;
6931 DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 100);
6932 }
6933
6934 /* In units of 100MHz */
6935 dev_priv->max_delay = max_freq;
6936 dev_priv->min_delay = min_freq;
6937 dev_priv->cur_delay = cur_freq;
6938
Chris Wilson8fd26852010-12-08 18:40:43 +00006939 /* requires MSI enabled */
6940 I915_WRITE(GEN6_PMIER,
6941 GEN6_PM_MBOX_EVENT |
6942 GEN6_PM_THERMAL_EVENT |
6943 GEN6_PM_RP_DOWN_TIMEOUT |
6944 GEN6_PM_RP_UP_THRESHOLD |
6945 GEN6_PM_RP_DOWN_THRESHOLD |
6946 GEN6_PM_RP_UP_EI_EXPIRED |
6947 GEN6_PM_RP_DOWN_EI_EXPIRED);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006948 I915_WRITE(GEN6_PMIMR, 0);
6949 /* enable all PM interrupts */
6950 I915_WRITE(GEN6_PMINTRMSK, 0);
Chris Wilson8fd26852010-12-08 18:40:43 +00006951
6952 __gen6_force_wake_put(dev_priv);
6953}
6954
Chris Wilson0cdab212010-12-05 17:27:06 +00006955void intel_enable_clock_gating(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07006956{
6957 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006958 int pipe;
Jesse Barnes652c3932009-08-17 13:31:43 -07006959
6960 /*
6961 * Disable clock gating reported to work incorrectly according to the
6962 * specs, but enable as much else as we can.
6963 */
Eric Anholtbad720f2009-10-22 16:11:14 -07006964 if (HAS_PCH_SPLIT(dev)) {
Eric Anholt8956c8b2010-03-18 13:21:14 -07006965 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
6966
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01006967 if (IS_GEN5(dev)) {
Eric Anholt8956c8b2010-03-18 13:21:14 -07006968 /* Required for FBC */
Jesse Barnes1ffa3252011-01-17 13:35:57 -08006969 dspclk_gate |= DPFCUNIT_CLOCK_GATE_DISABLE |
6970 DPFCRUNIT_CLOCK_GATE_DISABLE |
6971 DPFDUNIT_CLOCK_GATE_DISABLE;
Eric Anholt8956c8b2010-03-18 13:21:14 -07006972 /* Required for CxSR */
6973 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
6974
6975 I915_WRITE(PCH_3DCGDIS0,
6976 MARIUNIT_CLOCK_GATE_DISABLE |
6977 SVSMUNIT_CLOCK_GATE_DISABLE);
Eric Anholt06f37752010-12-14 10:06:46 -08006978 I915_WRITE(PCH_3DCGDIS1,
6979 VFMUNIT_CLOCK_GATE_DISABLE);
Eric Anholt8956c8b2010-03-18 13:21:14 -07006980 }
6981
6982 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006983
6984 /*
Jesse Barnes382b0932010-10-07 16:01:25 -07006985 * On Ibex Peak and Cougar Point, we need to disable clock
6986 * gating for the panel power sequencer or it will fail to
6987 * start up when no ports are active.
6988 */
6989 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6990
6991 /*
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006992 * According to the spec the following bits should be set in
6993 * order to enable memory self-refresh
6994 * The bit 22/21 of 0x42004
6995 * The bit 5 of 0x42020
6996 * The bit 15 of 0x45000
6997 */
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01006998 if (IS_GEN5(dev)) {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006999 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7000 (I915_READ(ILK_DISPLAY_CHICKEN2) |
7001 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
7002 I915_WRITE(ILK_DSPCLK_GATE,
7003 (I915_READ(ILK_DSPCLK_GATE) |
7004 ILK_DPARB_CLK_GATE));
7005 I915_WRITE(DISP_ARB_CTL,
7006 (I915_READ(DISP_ARB_CTL) |
7007 DISP_FBC_WM_DIS));
Yuanhan Liu13982612010-12-15 15:42:31 +08007008 I915_WRITE(WM3_LP_ILK, 0);
7009 I915_WRITE(WM2_LP_ILK, 0);
7010 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007011 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08007012 /*
7013 * Based on the document from hardware guys the following bits
7014 * should be set unconditionally in order to enable FBC.
7015 * The bit 22 of 0x42000
7016 * The bit 22 of 0x42004
7017 * The bit 7,8,9 of 0x42020.
7018 */
7019 if (IS_IRONLAKE_M(dev)) {
7020 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7021 I915_READ(ILK_DISPLAY_CHICKEN1) |
7022 ILK_FBCQ_DIS);
7023 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7024 I915_READ(ILK_DISPLAY_CHICKEN2) |
7025 ILK_DPARB_GATE);
7026 I915_WRITE(ILK_DSPCLK_GATE,
7027 I915_READ(ILK_DSPCLK_GATE) |
7028 ILK_DPFC_DIS1 |
7029 ILK_DPFC_DIS2 |
7030 ILK_CLK_FBC);
7031 }
Eric Anholtde6e2ea2010-11-06 14:53:32 -07007032
Eric Anholt67e92af2010-11-06 14:53:33 -07007033 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7034 I915_READ(ILK_DISPLAY_CHICKEN2) |
7035 ILK_ELPIN_409_SELECT);
7036
Eric Anholtde6e2ea2010-11-06 14:53:32 -07007037 if (IS_GEN5(dev)) {
7038 I915_WRITE(_3D_CHICKEN2,
7039 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
7040 _3D_CHICKEN2_WM_READ_PIPELINED);
7041 }
Chris Wilson8fd26852010-12-08 18:40:43 +00007042
Yuanhan Liu13982612010-12-15 15:42:31 +08007043 if (IS_GEN6(dev)) {
7044 I915_WRITE(WM3_LP_ILK, 0);
7045 I915_WRITE(WM2_LP_ILK, 0);
7046 I915_WRITE(WM1_LP_ILK, 0);
7047
7048 /*
7049 * According to the spec the following bits should be
7050 * set in order to enable memory self-refresh and fbc:
7051 * The bit21 and bit22 of 0x42000
7052 * The bit21 and bit22 of 0x42004
7053 * The bit5 and bit7 of 0x42020
7054 * The bit14 of 0x70180
7055 * The bit14 of 0x71180
7056 */
7057 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7058 I915_READ(ILK_DISPLAY_CHICKEN1) |
7059 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7060 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7061 I915_READ(ILK_DISPLAY_CHICKEN2) |
7062 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
7063 I915_WRITE(ILK_DSPCLK_GATE,
7064 I915_READ(ILK_DSPCLK_GATE) |
7065 ILK_DPARB_CLK_GATE |
7066 ILK_DPFD_CLK_GATE);
7067
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007068 for_each_pipe(pipe)
7069 I915_WRITE(DSPCNTR(pipe),
7070 I915_READ(DSPCNTR(pipe)) |
7071 DISPPLANE_TRICKLE_FEED_DISABLE);
Yuanhan Liu13982612010-12-15 15:42:31 +08007072 }
Zhenyu Wangc03342f2009-09-29 11:01:23 +08007073 } else if (IS_G4X(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007074 uint32_t dspclk_gate;
7075 I915_WRITE(RENCLK_GATE_D1, 0);
7076 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7077 GS_UNIT_CLOCK_GATE_DISABLE |
7078 CL_UNIT_CLOCK_GATE_DISABLE);
7079 I915_WRITE(RAMCLK_GATE_D, 0);
7080 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7081 OVRUNIT_CLOCK_GATE_DISABLE |
7082 OVCUNIT_CLOCK_GATE_DISABLE;
7083 if (IS_GM45(dev))
7084 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7085 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007086 } else if (IS_CRESTLINE(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007087 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7088 I915_WRITE(RENCLK_GATE_D2, 0);
7089 I915_WRITE(DSPCLK_GATE_D, 0);
7090 I915_WRITE(RAMCLK_GATE_D, 0);
7091 I915_WRITE16(DEUC, 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007092 } else if (IS_BROADWATER(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007093 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7094 I965_RCC_CLOCK_GATE_DISABLE |
7095 I965_RCPB_CLOCK_GATE_DISABLE |
7096 I965_ISC_CLOCK_GATE_DISABLE |
7097 I965_FBC_CLOCK_GATE_DISABLE);
7098 I915_WRITE(RENCLK_GATE_D2, 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007099 } else if (IS_GEN3(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007100 u32 dstate = I915_READ(D_STATE);
7101
7102 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7103 DSTATE_DOT_CLOCK_GATING;
7104 I915_WRITE(D_STATE, dstate);
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02007105 } else if (IS_I85X(dev) || IS_I865G(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007106 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
7107 } else if (IS_I830(dev)) {
7108 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
7109 }
7110}
7111
Chris Wilson0cdab212010-12-05 17:27:06 +00007112void intel_disable_clock_gating(struct drm_device *dev)
7113{
7114 struct drm_i915_private *dev_priv = dev->dev_private;
7115
7116 if (dev_priv->renderctx) {
7117 struct drm_i915_gem_object *obj = dev_priv->renderctx;
7118
7119 I915_WRITE(CCID, 0);
7120 POSTING_READ(CCID);
7121
7122 i915_gem_object_unpin(obj);
7123 drm_gem_object_unreference(&obj->base);
7124 dev_priv->renderctx = NULL;
7125 }
7126
7127 if (dev_priv->pwrctx) {
7128 struct drm_i915_gem_object *obj = dev_priv->pwrctx;
7129
7130 I915_WRITE(PWRCTXA, 0);
7131 POSTING_READ(PWRCTXA);
7132
7133 i915_gem_object_unpin(obj);
7134 drm_gem_object_unreference(&obj->base);
7135 dev_priv->pwrctx = NULL;
7136 }
7137}
7138
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007139static void ironlake_disable_rc6(struct drm_device *dev)
7140{
7141 struct drm_i915_private *dev_priv = dev->dev_private;
7142
7143 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
7144 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
7145 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
7146 10);
7147 POSTING_READ(CCID);
7148 I915_WRITE(PWRCTXA, 0);
7149 POSTING_READ(PWRCTXA);
7150 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
7151 POSTING_READ(RSTDBYCTL);
7152 i915_gem_object_unpin(dev_priv->renderctx);
7153 drm_gem_object_unreference(&dev_priv->renderctx->base);
7154 dev_priv->renderctx = NULL;
7155 i915_gem_object_unpin(dev_priv->pwrctx);
7156 drm_gem_object_unreference(&dev_priv->pwrctx->base);
7157 dev_priv->pwrctx = NULL;
7158}
7159
7160void ironlake_enable_rc6(struct drm_device *dev)
7161{
7162 struct drm_i915_private *dev_priv = dev->dev_private;
7163 int ret;
7164
7165 /*
7166 * GPU can automatically power down the render unit if given a page
7167 * to save state.
7168 */
7169 ret = BEGIN_LP_RING(6);
7170 if (ret) {
7171 ironlake_disable_rc6(dev);
7172 return;
7173 }
7174 OUT_RING(MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
7175 OUT_RING(MI_SET_CONTEXT);
7176 OUT_RING(dev_priv->renderctx->gtt_offset |
7177 MI_MM_SPACE_GTT |
7178 MI_SAVE_EXT_STATE_EN |
7179 MI_RESTORE_EXT_STATE_EN |
7180 MI_RESTORE_INHIBIT);
7181 OUT_RING(MI_SUSPEND_FLUSH);
7182 OUT_RING(MI_NOOP);
7183 OUT_RING(MI_FLUSH);
7184 ADVANCE_LP_RING();
7185
7186 I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
7187 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
7188}
7189
Jesse Barnese70236a2009-09-21 10:42:27 -07007190/* Set up chip specific display functions */
7191static void intel_init_display(struct drm_device *dev)
7192{
7193 struct drm_i915_private *dev_priv = dev->dev_private;
7194
7195 /* We always want a DPMS function */
Eric Anholtbad720f2009-10-22 16:11:14 -07007196 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007197 dev_priv->display.dpms = ironlake_crtc_dpms;
Jesse Barnese70236a2009-09-21 10:42:27 -07007198 else
7199 dev_priv->display.dpms = i9xx_crtc_dpms;
7200
Adam Jacksonee5382a2010-04-23 11:17:39 -04007201 if (I915_HAS_FBC(dev)) {
Yuanhan Liu9c04f012010-12-15 15:42:32 +08007202 if (HAS_PCH_SPLIT(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08007203 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
7204 dev_priv->display.enable_fbc = ironlake_enable_fbc;
7205 dev_priv->display.disable_fbc = ironlake_disable_fbc;
7206 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07007207 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
7208 dev_priv->display.enable_fbc = g4x_enable_fbc;
7209 dev_priv->display.disable_fbc = g4x_disable_fbc;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007210 } else if (IS_CRESTLINE(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07007211 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
7212 dev_priv->display.enable_fbc = i8xx_enable_fbc;
7213 dev_priv->display.disable_fbc = i8xx_disable_fbc;
7214 }
Jesse Barnes74dff282009-09-14 15:39:40 -07007215 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07007216 }
7217
7218 /* Returns the core display clock speed */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007219 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07007220 dev_priv->display.get_display_clock_speed =
7221 i945_get_display_clock_speed;
7222 else if (IS_I915G(dev))
7223 dev_priv->display.get_display_clock_speed =
7224 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007225 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007226 dev_priv->display.get_display_clock_speed =
7227 i9xx_misc_get_display_clock_speed;
7228 else if (IS_I915GM(dev))
7229 dev_priv->display.get_display_clock_speed =
7230 i915gm_get_display_clock_speed;
7231 else if (IS_I865G(dev))
7232 dev_priv->display.get_display_clock_speed =
7233 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02007234 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007235 dev_priv->display.get_display_clock_speed =
7236 i855_get_display_clock_speed;
7237 else /* 852, 830 */
7238 dev_priv->display.get_display_clock_speed =
7239 i830_get_display_clock_speed;
7240
7241 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007242 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01007243 if (IS_GEN5(dev)) {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007244 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
7245 dev_priv->display.update_wm = ironlake_update_wm;
7246 else {
7247 DRM_DEBUG_KMS("Failed to get proper latency. "
7248 "Disable CxSR\n");
7249 dev_priv->display.update_wm = NULL;
7250 }
Yuanhan Liu13982612010-12-15 15:42:31 +08007251 } else if (IS_GEN6(dev)) {
7252 if (SNB_READ_WM0_LATENCY()) {
7253 dev_priv->display.update_wm = sandybridge_update_wm;
7254 } else {
7255 DRM_DEBUG_KMS("Failed to read display plane latency. "
7256 "Disable CxSR\n");
7257 dev_priv->display.update_wm = NULL;
7258 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007259 } else
7260 dev_priv->display.update_wm = NULL;
7261 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08007262 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08007263 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08007264 dev_priv->fsb_freq,
7265 dev_priv->mem_freq)) {
7266 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08007267 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08007268 "disabling CxSR\n",
Li Peng95534262010-05-18 18:58:44 +08007269 (dev_priv->is_ddr3 == 1) ? "3": "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08007270 dev_priv->fsb_freq, dev_priv->mem_freq);
7271 /* Disable CxSR and never update its watermark again */
7272 pineview_disable_cxsr(dev);
7273 dev_priv->display.update_wm = NULL;
7274 } else
7275 dev_priv->display.update_wm = pineview_update_wm;
7276 } else if (IS_G4X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007277 dev_priv->display.update_wm = g4x_update_wm;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007278 else if (IS_GEN4(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007279 dev_priv->display.update_wm = i965_update_wm;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007280 else if (IS_GEN3(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07007281 dev_priv->display.update_wm = i9xx_update_wm;
7282 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04007283 } else if (IS_I85X(dev)) {
7284 dev_priv->display.update_wm = i9xx_update_wm;
7285 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07007286 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04007287 dev_priv->display.update_wm = i830_update_wm;
7288 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007289 dev_priv->display.get_fifo_size = i845_get_fifo_size;
7290 else
7291 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07007292 }
7293}
7294
Jesse Barnesb690e962010-07-19 13:53:12 -07007295/*
7296 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
7297 * resume, or other times. This quirk makes sure that's the case for
7298 * affected systems.
7299 */
7300static void quirk_pipea_force (struct drm_device *dev)
7301{
7302 struct drm_i915_private *dev_priv = dev->dev_private;
7303
7304 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
7305 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
7306}
7307
7308struct intel_quirk {
7309 int device;
7310 int subsystem_vendor;
7311 int subsystem_device;
7312 void (*hook)(struct drm_device *dev);
7313};
7314
7315struct intel_quirk intel_quirks[] = {
7316 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
7317 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
7318 /* HP Mini needs pipe A force quirk (LP: #322104) */
7319 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
7320
7321 /* Thinkpad R31 needs pipe A force quirk */
7322 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
7323 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
7324 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
7325
7326 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
7327 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
7328 /* ThinkPad X40 needs pipe A force quirk */
7329
7330 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
7331 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
7332
7333 /* 855 & before need to leave pipe A & dpll A up */
7334 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7335 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7336};
7337
7338static void intel_init_quirks(struct drm_device *dev)
7339{
7340 struct pci_dev *d = dev->pdev;
7341 int i;
7342
7343 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
7344 struct intel_quirk *q = &intel_quirks[i];
7345
7346 if (d->device == q->device &&
7347 (d->subsystem_vendor == q->subsystem_vendor ||
7348 q->subsystem_vendor == PCI_ANY_ID) &&
7349 (d->subsystem_device == q->subsystem_device ||
7350 q->subsystem_device == PCI_ANY_ID))
7351 q->hook(dev);
7352 }
7353}
7354
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007355/* Disable the VGA plane that we never use */
7356static void i915_disable_vga(struct drm_device *dev)
7357{
7358 struct drm_i915_private *dev_priv = dev->dev_private;
7359 u8 sr1;
7360 u32 vga_reg;
7361
7362 if (HAS_PCH_SPLIT(dev))
7363 vga_reg = CPU_VGACNTRL;
7364 else
7365 vga_reg = VGACNTRL;
7366
7367 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
7368 outb(1, VGA_SR_INDEX);
7369 sr1 = inb(VGA_SR_DATA);
7370 outb(sr1 | 1<<5, VGA_SR_DATA);
7371 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
7372 udelay(300);
7373
7374 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
7375 POSTING_READ(vga_reg);
7376}
7377
Jesse Barnes79e53942008-11-07 14:24:08 -08007378void intel_modeset_init(struct drm_device *dev)
7379{
Jesse Barnes652c3932009-08-17 13:31:43 -07007380 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007381 int i;
7382
7383 drm_mode_config_init(dev);
7384
7385 dev->mode_config.min_width = 0;
7386 dev->mode_config.min_height = 0;
7387
7388 dev->mode_config.funcs = (void *)&intel_mode_funcs;
7389
Jesse Barnesb690e962010-07-19 13:53:12 -07007390 intel_init_quirks(dev);
7391
Jesse Barnese70236a2009-09-21 10:42:27 -07007392 intel_init_display(dev);
7393
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007394 if (IS_GEN2(dev)) {
7395 dev->mode_config.max_width = 2048;
7396 dev->mode_config.max_height = 2048;
7397 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07007398 dev->mode_config.max_width = 4096;
7399 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08007400 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007401 dev->mode_config.max_width = 8192;
7402 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08007403 }
Chris Wilson35c30472010-12-22 14:07:12 +00007404 dev->mode_config.fb_base = dev->agp->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007405
Zhao Yakui28c97732009-10-09 11:39:41 +08007406 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10007407 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08007408
Dave Airliea3524f12010-06-06 18:59:41 +10007409 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007410 intel_crtc_init(dev, i);
7411 }
7412
7413 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07007414
Chris Wilson0cdab212010-12-05 17:27:06 +00007415 intel_enable_clock_gating(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07007416
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007417 /* Just disable it once at startup */
7418 i915_disable_vga(dev);
7419
Jesse Barnes7648fa92010-05-20 14:28:11 -07007420 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08007421 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07007422 intel_init_emon(dev);
7423 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08007424
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007425 if (IS_GEN6(dev))
7426 gen6_enable_rps(dev_priv);
7427
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007428 if (IS_IRONLAKE_M(dev)) {
7429 dev_priv->renderctx = intel_alloc_context_page(dev);
7430 if (!dev_priv->renderctx)
7431 goto skip_rc6;
7432 dev_priv->pwrctx = intel_alloc_context_page(dev);
7433 if (!dev_priv->pwrctx) {
7434 i915_gem_object_unpin(dev_priv->renderctx);
7435 drm_gem_object_unreference(&dev_priv->renderctx->base);
7436 dev_priv->renderctx = NULL;
7437 goto skip_rc6;
7438 }
7439 ironlake_enable_rc6(dev);
7440 }
7441
7442skip_rc6:
Jesse Barnes652c3932009-08-17 13:31:43 -07007443 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
7444 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
7445 (unsigned long)dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02007446
7447 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08007448}
7449
7450void intel_modeset_cleanup(struct drm_device *dev)
7451{
Jesse Barnes652c3932009-08-17 13:31:43 -07007452 struct drm_i915_private *dev_priv = dev->dev_private;
7453 struct drm_crtc *crtc;
7454 struct intel_crtc *intel_crtc;
7455
Keith Packardf87ea762010-10-03 19:36:26 -07007456 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07007457 mutex_lock(&dev->struct_mutex);
7458
Jesse Barnes723bfd72010-10-07 16:01:13 -07007459 intel_unregister_dsm_handler();
7460
7461
Jesse Barnes652c3932009-08-17 13:31:43 -07007462 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7463 /* Skip inactive CRTCs */
7464 if (!crtc->fb)
7465 continue;
7466
7467 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02007468 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007469 }
7470
Jesse Barnese70236a2009-09-21 10:42:27 -07007471 if (dev_priv->display.disable_fbc)
7472 dev_priv->display.disable_fbc(dev);
7473
Jesse Barnesf97108d2010-01-29 11:27:07 -08007474 if (IS_IRONLAKE_M(dev))
7475 ironlake_disable_drps(dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007476 if (IS_GEN6(dev))
7477 gen6_disable_rps(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007478
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007479 if (IS_IRONLAKE_M(dev))
7480 ironlake_disable_rc6(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00007481
Kristian Høgsberg69341a52009-11-11 12:19:17 -05007482 mutex_unlock(&dev->struct_mutex);
7483
Daniel Vetter6c0d93502010-08-20 18:26:46 +02007484 /* Disable the irq before mode object teardown, for the irq might
7485 * enqueue unpin/hotplug work. */
7486 drm_irq_uninstall(dev);
7487 cancel_work_sync(&dev_priv->hotplug_work);
7488
Daniel Vetter3dec0092010-08-20 21:40:52 +02007489 /* Shut off idle work before the crtcs get freed. */
7490 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7491 intel_crtc = to_intel_crtc(crtc);
7492 del_timer_sync(&intel_crtc->idle_timer);
7493 }
7494 del_timer_sync(&dev_priv->idle_timer);
7495 cancel_work_sync(&dev_priv->idle_work);
7496
Jesse Barnes79e53942008-11-07 14:24:08 -08007497 drm_mode_config_cleanup(dev);
7498}
7499
Dave Airlie28d52042009-09-21 14:33:58 +10007500/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08007501 * Return which encoder is currently attached for connector.
7502 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01007503struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08007504{
Chris Wilsondf0e9242010-09-09 16:20:55 +01007505 return &intel_attached_encoder(connector)->base;
7506}
Jesse Barnes79e53942008-11-07 14:24:08 -08007507
Chris Wilsondf0e9242010-09-09 16:20:55 +01007508void intel_connector_attach_encoder(struct intel_connector *connector,
7509 struct intel_encoder *encoder)
7510{
7511 connector->encoder = encoder;
7512 drm_mode_connector_attach_encoder(&connector->base,
7513 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007514}
Dave Airlie28d52042009-09-21 14:33:58 +10007515
7516/*
7517 * set vga decode state - true == enable VGA decode
7518 */
7519int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
7520{
7521 struct drm_i915_private *dev_priv = dev->dev_private;
7522 u16 gmch_ctrl;
7523
7524 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
7525 if (state)
7526 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
7527 else
7528 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
7529 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
7530 return 0;
7531}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00007532
7533#ifdef CONFIG_DEBUG_FS
7534#include <linux/seq_file.h>
7535
7536struct intel_display_error_state {
7537 struct intel_cursor_error_state {
7538 u32 control;
7539 u32 position;
7540 u32 base;
7541 u32 size;
7542 } cursor[2];
7543
7544 struct intel_pipe_error_state {
7545 u32 conf;
7546 u32 source;
7547
7548 u32 htotal;
7549 u32 hblank;
7550 u32 hsync;
7551 u32 vtotal;
7552 u32 vblank;
7553 u32 vsync;
7554 } pipe[2];
7555
7556 struct intel_plane_error_state {
7557 u32 control;
7558 u32 stride;
7559 u32 size;
7560 u32 pos;
7561 u32 addr;
7562 u32 surface;
7563 u32 tile_offset;
7564 } plane[2];
7565};
7566
7567struct intel_display_error_state *
7568intel_display_capture_error_state(struct drm_device *dev)
7569{
7570 drm_i915_private_t *dev_priv = dev->dev_private;
7571 struct intel_display_error_state *error;
7572 int i;
7573
7574 error = kmalloc(sizeof(*error), GFP_ATOMIC);
7575 if (error == NULL)
7576 return NULL;
7577
7578 for (i = 0; i < 2; i++) {
7579 error->cursor[i].control = I915_READ(CURCNTR(i));
7580 error->cursor[i].position = I915_READ(CURPOS(i));
7581 error->cursor[i].base = I915_READ(CURBASE(i));
7582
7583 error->plane[i].control = I915_READ(DSPCNTR(i));
7584 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
7585 error->plane[i].size = I915_READ(DSPSIZE(i));
7586 error->plane[i].pos= I915_READ(DSPPOS(i));
7587 error->plane[i].addr = I915_READ(DSPADDR(i));
7588 if (INTEL_INFO(dev)->gen >= 4) {
7589 error->plane[i].surface = I915_READ(DSPSURF(i));
7590 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
7591 }
7592
7593 error->pipe[i].conf = I915_READ(PIPECONF(i));
7594 error->pipe[i].source = I915_READ(PIPESRC(i));
7595 error->pipe[i].htotal = I915_READ(HTOTAL(i));
7596 error->pipe[i].hblank = I915_READ(HBLANK(i));
7597 error->pipe[i].hsync = I915_READ(HSYNC(i));
7598 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
7599 error->pipe[i].vblank = I915_READ(VBLANK(i));
7600 error->pipe[i].vsync = I915_READ(VSYNC(i));
7601 }
7602
7603 return error;
7604}
7605
7606void
7607intel_display_print_error_state(struct seq_file *m,
7608 struct drm_device *dev,
7609 struct intel_display_error_state *error)
7610{
7611 int i;
7612
7613 for (i = 0; i < 2; i++) {
7614 seq_printf(m, "Pipe [%d]:\n", i);
7615 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
7616 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
7617 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
7618 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
7619 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
7620 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
7621 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
7622 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
7623
7624 seq_printf(m, "Plane [%d]:\n", i);
7625 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
7626 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
7627 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
7628 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
7629 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
7630 if (INTEL_INFO(dev)->gen >= 4) {
7631 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
7632 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
7633 }
7634
7635 seq_printf(m, "Cursor [%d]:\n", i);
7636 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
7637 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
7638 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
7639 }
7640}
7641#endif