blob: 5cd593f826efb64679fdb910db5bafbfb726da4f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080035#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038/* General customization:
39 */
40
41#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
42
43#define DRIVER_NAME "i915"
44#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070045#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070046
Jesse Barnes317c35d2008-08-25 15:11:06 -070047enum pipe {
48 PIPE_A = 0,
49 PIPE_B,
50};
51
Jesse Barnes80824002009-09-10 15:28:06 -070052enum plane {
53 PLANE_A = 0,
54 PLANE_B,
55};
56
Keith Packard52440212008-11-18 09:30:25 -080057#define I915_NUM_PIPE 2
58
Eric Anholt62fdfea2010-05-21 13:26:39 -070059#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
60
Linus Torvalds1da177e2005-04-16 15:20:36 -070061/* Interface history:
62 *
63 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110064 * 1.2: Add Power Management
65 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +110066 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +100067 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100068 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
69 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -070070 */
71#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100072#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070073#define DRIVER_PATCHLEVEL 0
74
Eric Anholt673a3942008-07-30 12:06:12 -070075#define WATCH_COHERENCY 0
76#define WATCH_BUF 0
77#define WATCH_EXEC 0
78#define WATCH_LRU 0
79#define WATCH_RELOC 0
80#define WATCH_INACTIVE 0
81#define WATCH_PWRITE 0
82
Dave Airlie71acb5e2008-12-30 20:31:46 +100083#define I915_GEM_PHYS_CURSOR_0 1
84#define I915_GEM_PHYS_CURSOR_1 2
85#define I915_GEM_PHYS_OVERLAY_REGS 3
86#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
87
88struct drm_i915_gem_phys_object {
89 int id;
90 struct page **page_list;
91 drm_dma_handle_t *handle;
92 struct drm_gem_object *cur_obj;
93};
94
Linus Torvalds1da177e2005-04-16 15:20:36 -070095struct mem_block {
96 struct mem_block *next;
97 struct mem_block *prev;
98 int start;
99 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000100 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101};
102
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700103struct opregion_header;
104struct opregion_acpi;
105struct opregion_swsci;
106struct opregion_asle;
107
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100108struct intel_opregion {
109 struct opregion_header *header;
110 struct opregion_acpi *acpi;
111 struct opregion_swsci *swsci;
112 struct opregion_asle *asle;
113 int enabled;
114};
115
Dave Airlie7c1c2872008-11-28 14:22:24 +1000116struct drm_i915_master_private {
117 drm_local_map_t *sarea;
118 struct _drm_i915_sarea *sarea_priv;
119};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800120#define I915_FENCE_REG_NONE -1
121
122struct drm_i915_fence_reg {
123 struct drm_gem_object *obj;
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200124 struct list_head lru_list;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800125};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000126
yakui_zhao9b9d1722009-05-31 17:17:17 +0800127struct sdvo_device_mapping {
128 u8 dvo_port;
129 u8 slave_addr;
130 u8 dvo_wiring;
131 u8 initialized;
Adam Jacksonb1083332010-04-23 16:07:40 -0400132 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800133};
134
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700135struct drm_i915_error_state {
136 u32 eir;
137 u32 pgtbl_er;
138 u32 pipeastat;
139 u32 pipebstat;
140 u32 ipeir;
141 u32 ipehr;
142 u32 instdone;
143 u32 acthd;
144 u32 instpm;
145 u32 instps;
146 u32 instdone1;
147 u32 seqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000148 u64 bbaddr;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700149 struct timeval time;
Chris Wilson9df30792010-02-18 10:24:56 +0000150 struct drm_i915_error_object {
151 int page_count;
152 u32 gtt_offset;
153 u32 *pages[0];
154 } *ringbuffer, *batchbuffer[2];
155 struct drm_i915_error_buffer {
156 size_t size;
157 u32 name;
158 u32 seqno;
159 u32 gtt_offset;
160 u32 read_domains;
161 u32 write_domain;
162 u32 fence_reg;
163 s32 pinned:2;
164 u32 tiling:2;
165 u32 dirty:1;
166 u32 purgeable:1;
167 } *active_bo;
168 u32 active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700169};
170
Jesse Barnese70236a2009-09-21 10:42:27 -0700171struct drm_i915_display_funcs {
172 void (*dpms)(struct drm_crtc *crtc, int mode);
Adam Jacksonee5382a2010-04-23 11:17:39 -0400173 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700174 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
175 void (*disable_fbc)(struct drm_device *dev);
176 int (*get_display_clock_speed)(struct drm_device *dev);
177 int (*get_fifo_size)(struct drm_device *dev, int plane);
178 void (*update_wm)(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +0800179 int planeb_clock, int sr_hdisplay, int sr_htotal,
180 int pixel_size);
Jesse Barnese70236a2009-09-21 10:42:27 -0700181 /* clock updates for mode set */
182 /* cursor updates */
183 /* render clock increase/decrease */
184 /* display clock increase/decrease */
185 /* pll clock increase/decrease */
186 /* clock gating init */
187};
188
Daniel Vetter02e792f2009-09-15 22:57:34 +0200189struct intel_overlay;
190
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500191struct intel_device_info {
192 u8 is_mobile : 1;
193 u8 is_i8xx : 1;
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400194 u8 is_i85x : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500195 u8 is_i915g : 1;
196 u8 is_i9xx : 1;
197 u8 is_i945gm : 1;
198 u8 is_i965g : 1;
199 u8 is_i965gm : 1;
200 u8 is_g33 : 1;
201 u8 need_gfx_hws : 1;
202 u8 is_g4x : 1;
203 u8 is_pineview : 1;
Chris Wilson534843d2010-07-05 18:01:46 +0100204 u8 is_broadwater : 1;
205 u8 is_crestline : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500206 u8 is_ironlake : 1;
Zhenyu Wang59f2d0f2010-03-09 23:37:07 +0800207 u8 is_gen6 : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500208 u8 has_fbc : 1;
209 u8 has_rc6 : 1;
210 u8 has_pipe_cxsr : 1;
211 u8 has_hotplug : 1;
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500212 u8 cursor_needs_physical : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500213};
214
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800215enum no_fbc_reason {
216 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
217 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
218 FBC_MODE_TOO_LARGE, /* mode too large for compression */
219 FBC_BAD_PLANE, /* fbc not supported on plane */
220 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700221 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800222};
223
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800224enum intel_pch {
225 PCH_IBX, /* Ibexpeak PCH */
226 PCH_CPT, /* Cougarpoint PCH */
227};
228
Jesse Barnesb690e962010-07-19 13:53:12 -0700229#define QUIRK_PIPEA_FORCE (1<<0)
230
Dave Airlie8be48d92010-03-30 05:34:14 +0000231struct intel_fbdev;
Dave Airlie38651672010-03-30 05:34:13 +0000232
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233typedef struct drm_i915_private {
Eric Anholt673a3942008-07-30 12:06:12 -0700234 struct drm_device *dev;
235
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500236 const struct intel_device_info *info;
237
Dave Airlieac5c4e72008-12-19 15:38:34 +1000238 int has_gem;
239
Eric Anholt3043c602008-10-02 12:24:47 -0700240 void __iomem *regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241
Dave Airlieec2a4c32009-08-04 11:43:41 +1000242 struct pci_dev *bridge_dev;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800243 struct intel_ring_buffer render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800244 struct intel_ring_buffer bsd_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245
Dave Airlie9c8da5e2005-07-10 15:38:56 +1000246 drm_dma_handle_t *status_page_dmah;
Jesse Barnese552eb72010-04-21 11:39:23 -0700247 void *seqno_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 dma_addr_t dma_status_page;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700249 uint32_t counter;
Jesse Barnese552eb72010-04-21 11:39:23 -0700250 unsigned int seqno_gfx_addr;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000251 drm_local_map_t hws_map;
Jesse Barnese552eb72010-04-21 11:39:23 -0700252 struct drm_gem_object *seqno_obj;
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700253 struct drm_gem_object *pwrctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254
Jesse Barnesd7658982009-06-05 14:41:29 +0000255 struct resource mch_res;
256
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000257 unsigned int cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 int back_offset;
259 int front_offset;
260 int current_page;
261 int page_flipping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262
263 wait_queue_head_t irq_queue;
264 atomic_t irq_received;
Eric Anholted4cb412008-07-29 12:10:39 -0700265 /** Protects user_irq_refcount and irq_mask_reg */
266 spinlock_t user_irq_lock;
Chris Wilson9d34e5d2009-09-24 05:26:06 +0100267 u32 trace_irq_seqno;
Eric Anholted4cb412008-07-29 12:10:39 -0700268 /** Cached value of IMR to avoid reads in updating the bitfield */
269 u32 irq_mask_reg;
Keith Packard7c463582008-11-04 02:03:27 -0800270 u32 pipestat[2];
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500271 /** splitted irq regs for graphics and display engine on Ironlake,
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800272 irq_mask_reg is still used for display irq. */
273 u32 gt_irq_mask_reg;
274 u32 gt_irq_enable_reg;
275 u32 de_irq_enable_reg;
Zhenyu Wangc6501562009-11-03 18:57:21 +0000276 u32 pch_irq_mask_reg;
277 u32 pch_irq_enable_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278
Jesse Barnes5ca58282009-03-31 14:11:15 -0700279 u32 hotplug_supported_mask;
280 struct work_struct hotplug_work;
281
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 int tex_lru_log_granularity;
283 int allow_batchbuffer;
284 struct mem_block *agp_heap;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100285 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
Dave Airlie702880f2006-06-24 17:07:34 +1000286 int vblank_pipe;
Dave Airliea3524f12010-06-06 18:59:41 +1000287 int num_pipe;
Chris Wilson88f356b2010-08-04 13:55:32 +0100288 u32 flush_rings;
289#define FLUSH_RENDER_RING 0x1
290#define FLUSH_BSD_RING 0x2
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000291
Ben Gamarif65d9422009-09-14 17:48:44 -0400292 /* For hangcheck timer */
293#define DRM_I915_HANGCHECK_PERIOD 75 /* in jiffies */
294 struct timer_list hangcheck_timer;
295 int hangcheck_count;
296 uint32_t last_acthd;
Chris Wilsoncbb465e2010-06-06 12:16:24 +0100297 uint32_t last_instdone;
298 uint32_t last_instdone1;
Ben Gamarif65d9422009-09-14 17:48:44 -0400299
Jesse Barnes79e53942008-11-07 14:24:08 -0800300 struct drm_mm vram;
301
Jesse Barnes80824002009-09-10 15:28:06 -0700302 unsigned long cfb_size;
303 unsigned long cfb_pitch;
304 int cfb_fence;
305 int cfb_plane;
306
Jesse Barnes79e53942008-11-07 14:24:08 -0800307 int irq_enabled;
308
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100309 struct intel_opregion opregion;
310
Daniel Vetter02e792f2009-09-15 22:57:34 +0200311 /* overlay */
312 struct intel_overlay *overlay;
313
Jesse Barnes79e53942008-11-07 14:24:08 -0800314 /* LVDS info */
315 int backlight_duty_cycle; /* restore backlight to this value */
316 bool panel_wants_dither;
317 struct drm_display_mode *panel_fixed_mode;
Ma Ling88631702009-05-13 11:19:55 +0800318 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
319 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Jesse Barnes79e53942008-11-07 14:24:08 -0800320
321 /* Feature bits from the VBIOS */
Hannes Eder95281e32008-12-18 15:09:00 +0100322 unsigned int int_tv_support:1;
323 unsigned int lvds_dither:1;
324 unsigned int lvds_vbt:1;
325 unsigned int int_crt_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500326 unsigned int lvds_use_ssc:1;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800327 unsigned int edp_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500328 int lvds_ssc_freq;
Zhenyu Wang500a8cc2010-01-13 11:19:52 +0800329 int edp_bpp;
Jesse Barnes79e53942008-11-07 14:24:08 -0800330
Jesse Barnesc1c7af62009-09-10 15:28:03 -0700331 struct notifier_block lid_notifier;
332
Shaohua Li29874f42009-11-18 15:15:02 +0800333 int crt_ddc_bus; /* 0 = unknown, else GPIO to use for CRT DDC */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800334 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
335 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
336 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
337
Li Peng95534262010-05-18 18:58:44 +0800338 unsigned int fsb_freq, mem_freq, is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +0800339
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700340 spinlock_t error_lock;
341 struct drm_i915_error_state *first_error;
Jesse Barnes8a905232009-07-11 16:48:03 -0400342 struct work_struct error_work;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700343 struct workqueue_struct *wq;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700344
Jesse Barnese70236a2009-09-21 10:42:27 -0700345 /* Display functions */
346 struct drm_i915_display_funcs display;
347
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800348 /* PCH chipset type */
349 enum intel_pch pch_type;
350
Jesse Barnesb690e962010-07-19 13:53:12 -0700351 unsigned long quirks;
352
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000353 /* Register state */
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800354 bool modeset_on_lid;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000355 u8 saveLBB;
356 u32 saveDSPACNTR;
357 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000358 u32 saveDSPARB;
Peng Li461cba22008-11-18 12:39:02 +0800359 u32 saveHWS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000360 u32 savePIPEACONF;
361 u32 savePIPEBCONF;
362 u32 savePIPEASRC;
363 u32 savePIPEBSRC;
364 u32 saveFPA0;
365 u32 saveFPA1;
366 u32 saveDPLL_A;
367 u32 saveDPLL_A_MD;
368 u32 saveHTOTAL_A;
369 u32 saveHBLANK_A;
370 u32 saveHSYNC_A;
371 u32 saveVTOTAL_A;
372 u32 saveVBLANK_A;
373 u32 saveVSYNC_A;
374 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000375 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800376 u32 saveTRANS_HTOTAL_A;
377 u32 saveTRANS_HBLANK_A;
378 u32 saveTRANS_HSYNC_A;
379 u32 saveTRANS_VTOTAL_A;
380 u32 saveTRANS_VBLANK_A;
381 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000382 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000383 u32 saveDSPASTRIDE;
384 u32 saveDSPASIZE;
385 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700386 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000387 u32 saveDSPASURF;
388 u32 saveDSPATILEOFF;
389 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700390 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000391 u32 saveBLC_PWM_CTL;
392 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800393 u32 saveBLC_CPU_PWM_CTL;
394 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000395 u32 saveFPB0;
396 u32 saveFPB1;
397 u32 saveDPLL_B;
398 u32 saveDPLL_B_MD;
399 u32 saveHTOTAL_B;
400 u32 saveHBLANK_B;
401 u32 saveHSYNC_B;
402 u32 saveVTOTAL_B;
403 u32 saveVBLANK_B;
404 u32 saveVSYNC_B;
405 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000406 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800407 u32 saveTRANS_HTOTAL_B;
408 u32 saveTRANS_HBLANK_B;
409 u32 saveTRANS_HSYNC_B;
410 u32 saveTRANS_VTOTAL_B;
411 u32 saveTRANS_VBLANK_B;
412 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000413 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000414 u32 saveDSPBSTRIDE;
415 u32 saveDSPBSIZE;
416 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700417 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000418 u32 saveDSPBSURF;
419 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700420 u32 saveVGA0;
421 u32 saveVGA1;
422 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000423 u32 saveVGACNTRL;
424 u32 saveADPA;
425 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700426 u32 savePP_ON_DELAYS;
427 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000428 u32 saveDVOA;
429 u32 saveDVOB;
430 u32 saveDVOC;
431 u32 savePP_ON;
432 u32 savePP_OFF;
433 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700434 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000435 u32 savePFIT_CONTROL;
436 u32 save_palette_a[256];
437 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700438 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000439 u32 saveFBC_CFB_BASE;
440 u32 saveFBC_LL_BASE;
441 u32 saveFBC_CONTROL;
442 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000443 u32 saveIER;
444 u32 saveIIR;
445 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800446 u32 saveDEIER;
447 u32 saveDEIMR;
448 u32 saveGTIER;
449 u32 saveGTIMR;
450 u32 saveFDI_RXA_IMR;
451 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800452 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800453 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000454 u32 saveSWF0[16];
455 u32 saveSWF1[16];
456 u32 saveSWF2[3];
457 u8 saveMSR;
458 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800459 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000460 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000461 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000462 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000463 u8 saveCR[37];
Keith Packard79f11c12009-04-30 14:43:44 -0700464 uint64_t saveFENCE[16];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000465 u32 saveCURACNTR;
466 u32 saveCURAPOS;
467 u32 saveCURABASE;
468 u32 saveCURBCNTR;
469 u32 saveCURBPOS;
470 u32 saveCURBBASE;
471 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700472 u32 saveDP_B;
473 u32 saveDP_C;
474 u32 saveDP_D;
475 u32 savePIPEA_GMCH_DATA_M;
476 u32 savePIPEB_GMCH_DATA_M;
477 u32 savePIPEA_GMCH_DATA_N;
478 u32 savePIPEB_GMCH_DATA_N;
479 u32 savePIPEA_DP_LINK_M;
480 u32 savePIPEB_DP_LINK_M;
481 u32 savePIPEA_DP_LINK_N;
482 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800483 u32 saveFDI_RXA_CTL;
484 u32 saveFDI_TXA_CTL;
485 u32 saveFDI_RXB_CTL;
486 u32 saveFDI_TXB_CTL;
487 u32 savePFA_CTL_1;
488 u32 savePFB_CTL_1;
489 u32 savePFA_WIN_SZ;
490 u32 savePFB_WIN_SZ;
491 u32 savePFA_WIN_POS;
492 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000493 u32 savePCH_DREF_CONTROL;
494 u32 saveDISP_ARB_CTL;
495 u32 savePIPEA_DATA_M1;
496 u32 savePIPEA_DATA_N1;
497 u32 savePIPEA_LINK_M1;
498 u32 savePIPEA_LINK_N1;
499 u32 savePIPEB_DATA_M1;
500 u32 savePIPEB_DATA_N1;
501 u32 savePIPEB_LINK_M1;
502 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000503 u32 saveMCHBAR_RENDER_STANDBY;
Eric Anholt673a3942008-07-30 12:06:12 -0700504
505 struct {
506 struct drm_mm gtt_space;
507
Keith Packard0839ccb2008-10-30 19:38:48 -0700508 struct io_mapping *gtt_mapping;
Eric Anholtab657db12009-01-23 12:57:47 -0800509 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700510
Eric Anholt673a3942008-07-30 12:06:12 -0700511 /**
Chris Wilson31169712009-09-14 16:50:28 +0100512 * Membership on list of all loaded devices, used to evict
513 * inactive buffers under memory pressure.
514 *
515 * Modifications should only be done whilst holding the
516 * shrink_list_lock spinlock.
517 */
518 struct list_head shrink_list;
519
Carl Worth5e118f42009-03-20 11:54:25 -0700520 spinlock_t active_list_lock;
Eric Anholt673a3942008-07-30 12:06:12 -0700521
522 /**
523 * List of objects which are not in the ringbuffer but which
524 * still have a write_domain which needs to be flushed before
525 * unbinding.
526 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800527 * last_rendering_seqno is 0 while an object is in this list.
528 *
Eric Anholt673a3942008-07-30 12:06:12 -0700529 * A reference is held on the buffer while on this list.
530 */
531 struct list_head flushing_list;
532
533 /**
Daniel Vetter99fcb762010-02-07 16:20:18 +0100534 * List of objects currently pending a GPU write flush.
535 *
536 * All elements on this list will belong to either the
537 * active_list or flushing_list, last_rendering_seqno can
538 * be used to differentiate between the two elements.
539 */
540 struct list_head gpu_write_list;
541
542 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700543 * LRU list of objects which are not in the ringbuffer and
544 * are ready to unbind, but are still in the GTT.
545 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800546 * last_rendering_seqno is 0 while an object is in this list.
547 *
Eric Anholt673a3942008-07-30 12:06:12 -0700548 * A reference is not held on the buffer while on this list,
549 * as merely being GTT-bound shouldn't prevent its being
550 * freed, and we'll pull it off the list in the free path.
551 */
552 struct list_head inactive_list;
553
Eric Anholta09ba7f2009-08-29 12:49:51 -0700554 /** LRU list of objects with fence regs on them. */
555 struct list_head fence_list;
556
Eric Anholt673a3942008-07-30 12:06:12 -0700557 /**
Chris Wilsonbe726152010-07-23 23:18:50 +0100558 * List of objects currently pending being freed.
559 *
560 * These objects are no longer in use, but due to a signal
561 * we were prevented from freeing them at the appointed time.
562 */
563 struct list_head deferred_free_list;
564
565 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700566 * We leave the user IRQ off as much as possible,
567 * but this means that requests will finish and never
568 * be retired once the system goes idle. Set a timer to
569 * fire periodically while the ring is running. When it
570 * fires, go retire requests.
571 */
572 struct delayed_work retire_work;
573
574 uint32_t next_gem_seqno;
575
576 /**
577 * Waiting sequence number, if any
578 */
579 uint32_t waiting_gem_seqno;
580
581 /**
582 * Last seq seen at irq time
583 */
584 uint32_t irq_gem_seqno;
585
586 /**
587 * Flag if the X Server, and thus DRM, is not currently in
588 * control of the device.
589 *
590 * This is set between LeaveVT and EnterVT. It needs to be
591 * replaced with a semaphore. It also needs to be
592 * transitioned away from for kernel modesetting.
593 */
594 int suspended;
595
596 /**
597 * Flag if the hardware appears to be wedged.
598 *
599 * This is set when attempts to idle the device timeout.
600 * It prevents command submission from occuring and makes
601 * every pending request fail
602 */
Ben Gamariba1234d2009-09-14 17:48:47 -0400603 atomic_t wedged;
Eric Anholt673a3942008-07-30 12:06:12 -0700604
605 /** Bit 6 swizzling required for X tiling */
606 uint32_t bit_6_swizzle_x;
607 /** Bit 6 swizzling required for Y tiling */
608 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000609
610 /* storage for physical objects */
611 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Eric Anholt673a3942008-07-30 12:06:12 -0700612 } mm;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800613 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800614 /* indicate whether the LVDS_BORDER should be enabled or not */
615 unsigned int lvds_border_bits;
Jesse Barnes652c3932009-08-17 13:31:43 -0700616
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500617 struct drm_crtc *plane_to_crtc_mapping[2];
618 struct drm_crtc *pipe_to_crtc_mapping[2];
619 wait_queue_head_t pending_flip_queue;
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700620 bool flip_pending_is_done;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500621
Jesse Barnes652c3932009-08-17 13:31:43 -0700622 /* Reclocking support */
623 bool render_reclock_avail;
624 bool lvds_downclock_avail;
Zhao Yakuibfac4d62010-04-07 17:11:22 +0800625 /* indicate whether the LVDS EDID is OK */
626 bool lvds_edid_good;
Zhao Yakui18f9ed12009-11-20 03:24:16 +0000627 /* indicates the reduced downclock for LVDS*/
628 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -0700629 struct work_struct idle_work;
630 struct timer_list idle_timer;
631 bool busy;
632 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800633 int child_dev_num;
634 struct child_device_config *child_dev;
Zhao Yakuia2565372009-12-11 09:26:11 +0800635 struct drm_connector *int_lvds_connector;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800636
Zhenyu Wangc4804412009-12-17 14:48:43 +0800637 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800638
639 u8 cur_delay;
640 u8 min_delay;
641 u8 max_delay;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700642 u8 fmax;
643 u8 fstart;
644
645 u64 last_count1;
646 unsigned long last_time1;
647 u64 last_count2;
648 struct timespec last_time2;
649 unsigned long gfx_power;
650 int c_m;
651 int r_t;
652 u8 corr;
653 spinlock_t *mchdev_lock;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800654
655 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +0000656
Jesse Barnes20bf3772010-04-21 11:39:22 -0700657 struct drm_mm_node *compressed_fb;
658 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -0700659
Dave Airlie8be48d92010-03-30 05:34:14 +0000660 /* list of fbdev register on this device */
661 struct intel_fbdev *fbdev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662} drm_i915_private_t;
663
Eric Anholt673a3942008-07-30 12:06:12 -0700664/** driver private structure attached to each drm_gem_object */
665struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +0000666 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -0700667
668 /** Current space allocated to this object in the GTT, if any. */
669 struct drm_mm_node *gtt_space;
670
671 /** This object's place on the active/flushing/inactive lists */
672 struct list_head list;
Daniel Vetter99fcb762010-02-07 16:20:18 +0100673 /** This object's place on GPU write list */
674 struct list_head gpu_write_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700675
676 /**
677 * This is set if the object is on the active or flushing lists
678 * (has pending rendering), and is not set if it's on inactive (ready
679 * to be unbound).
680 */
Daniel Vetter778c3542010-05-13 11:49:44 +0200681 unsigned int active : 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700682
683 /**
684 * This is set if the object has been written to since last bound
685 * to the GTT
686 */
Daniel Vetter778c3542010-05-13 11:49:44 +0200687 unsigned int dirty : 1;
688
689 /**
690 * Fence register bits (if any) for this object. Will be set
691 * as needed when mapped into the GTT.
692 * Protected by dev->struct_mutex.
693 *
694 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
695 */
Chris Wilson11824e82010-06-06 15:40:18 +0100696 signed int fence_reg : 5;
Daniel Vetter778c3542010-05-13 11:49:44 +0200697
698 /**
699 * Used for checking the object doesn't appear more than once
700 * in an execbuffer object list.
701 */
702 unsigned int in_execbuffer : 1;
703
704 /**
705 * Advice: are the backing pages purgeable?
706 */
707 unsigned int madv : 2;
708
709 /**
710 * Refcount for the pages array. With the current locking scheme, there
711 * are at most two concurrent users: Binding a bo to the gtt and
712 * pwrite/pread using physical addresses. So two bits for a maximum
713 * of two users are enough.
714 */
715 unsigned int pages_refcount : 2;
716#define DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT 0x3
717
718 /**
719 * Current tiling mode for the object.
720 */
721 unsigned int tiling_mode : 2;
722
723 /** How many users have pinned this object in GTT space. The following
724 * users can each hold at most one reference: pwrite/pread, pin_ioctl
725 * (via user_pin_count), execbuffer (objects are not allowed multiple
726 * times for the same batchbuffer), and the framebuffer code. When
727 * switching/pageflipping, the framebuffer code has at most two buffers
728 * pinned per crtc.
729 *
730 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
731 * bits with absolutely no headroom. So use 4 bits. */
Chris Wilson11824e82010-06-06 15:40:18 +0100732 unsigned int pin_count : 4;
Daniel Vetter778c3542010-05-13 11:49:44 +0200733#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -0700734
735 /** AGP memory structure for our GTT binding. */
736 DRM_AGP_MEM *agp_mem;
737
Eric Anholt856fa192009-03-19 14:10:50 -0700738 struct page **pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700739
740 /**
741 * Current offset of the object in GTT space.
742 *
743 * This is the same as gtt_space->start
744 */
745 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +0100746
Zou Nan hai852835f2010-05-21 09:08:56 +0800747 /* Which ring is refering to is this object */
748 struct intel_ring_buffer *ring;
749
Jesse Barnesde151cf2008-11-12 10:03:55 -0800750 /**
751 * Fake offset for use by mmap(2)
752 */
753 uint64_t mmap_offset;
754
Eric Anholt673a3942008-07-30 12:06:12 -0700755 /** Breadcrumb of last rendering to the buffer. */
756 uint32_t last_rendering_seqno;
757
Daniel Vetter778c3542010-05-13 11:49:44 +0200758 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800759 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700760
Eric Anholt280b7132009-03-12 16:56:27 -0700761 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +0100762 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -0700763
Keith Packardba1eb1d2008-10-14 19:55:10 -0700764 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
765 uint32_t agp_type;
766
Eric Anholt673a3942008-07-30 12:06:12 -0700767 /**
Eric Anholte47c68e2008-11-14 13:35:19 -0800768 * If present, while GEM_DOMAIN_CPU is in the read domain this array
769 * flags which individual pages are valid.
Eric Anholt673a3942008-07-30 12:06:12 -0700770 */
771 uint8_t *page_cpu_valid;
Jesse Barnes79e53942008-11-07 14:24:08 -0800772
773 /** User space pin count and filp owning the pin */
774 uint32_t user_pin_count;
775 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000776
777 /** for phy allocated objects */
778 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -0500779
780 /**
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500781 * Number of crtcs where this object is currently the fb, but
782 * will be page flipped away on the next vblank. When it
783 * reaches 0, dev_priv->pending_flip_queue will be woken up.
784 */
785 atomic_t pending_flip;
Eric Anholt673a3942008-07-30 12:06:12 -0700786};
787
Daniel Vetter62b8b212010-04-09 19:05:08 +0000788#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +0100789
Eric Anholt673a3942008-07-30 12:06:12 -0700790/**
791 * Request queue structure.
792 *
793 * The request queue allows us to note sequence numbers that have been emitted
794 * and may be associated with active buffers to be retired.
795 *
796 * By keeping this list, we can avoid having to do questionable
797 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
798 * an emission time with seqnos for tracking how far ahead of the GPU we are.
799 */
800struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +0800801 /** On Which ring this request was generated */
802 struct intel_ring_buffer *ring;
803
Eric Anholt673a3942008-07-30 12:06:12 -0700804 /** GEM sequence number associated with this request. */
805 uint32_t seqno;
806
807 /** Time at which this request was emitted, in jiffies. */
808 unsigned long emitted_jiffies;
809
Eric Anholtb9624422009-06-03 07:27:35 +0000810 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -0700811 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +0000812
813 /** file_priv list entry for this request */
814 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700815};
816
817struct drm_i915_file_private {
818 struct {
Eric Anholtb9624422009-06-03 07:27:35 +0000819 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700820 } mm;
821};
822
Jesse Barnes79e53942008-11-07 14:24:08 -0800823enum intel_chip_family {
824 CHIP_I8XX = 0x01,
825 CHIP_I9XX = 0x02,
826 CHIP_I915 = 0x04,
827 CHIP_I965 = 0x08,
828};
829
Eric Anholtc153f452007-09-03 12:06:45 +1000830extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +1000831extern int i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800832extern unsigned int i915_fbpercrtc;
Jesse Barnes652c3932009-08-17 13:31:43 -0700833extern unsigned int i915_powersave;
Jesse Barnes33814342010-01-14 20:48:02 +0000834extern unsigned int i915_lvds_downclock;
Dave Airlieb3a83632005-09-30 18:37:36 +1000835
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000836extern int i915_suspend(struct drm_device *dev, pm_message_t state);
837extern int i915_resume(struct drm_device *dev);
Ben Gamari1341d652009-09-14 17:48:42 -0400838extern void i915_save_display(struct drm_device *dev);
839extern void i915_restore_display(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +1000840extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
841extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
842
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843 /* i915_dma.c */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000844extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +1100845extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000846extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -0700847extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000848extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +1000849extern void i915_driver_preclose(struct drm_device *dev,
850 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700851extern void i915_driver_postclose(struct drm_device *dev,
852 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000853extern int i915_driver_device_is_agp(struct drm_device * dev);
Dave Airlie0d6aa602006-01-02 20:14:23 +1100854extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
855 unsigned long arg);
Eric Anholt673a3942008-07-30 12:06:12 -0700856extern int i915_emit_box(struct drm_device *dev,
Eric Anholt201361a2009-03-11 12:30:04 -0700857 struct drm_clip_rect *boxes,
Eric Anholt673a3942008-07-30 12:06:12 -0700858 int i, int DR1, int DR4);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400859extern int i965_reset(struct drm_device *dev, u8 flags);
Jesse Barnes7648fa92010-05-20 14:28:11 -0700860extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
861extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
862extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
863extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
864
Dave Airlieaf6061a2008-05-07 12:15:39 +1000865
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -0400867void i915_hangcheck_elapsed(unsigned long data);
Chris Wilson9df30792010-02-18 10:24:56 +0000868void i915_destroy_error_state(struct drm_device *dev);
Eric Anholtc153f452007-09-03 12:06:45 +1000869extern int i915_irq_emit(struct drm_device *dev, void *data,
870 struct drm_file *file_priv);
871extern int i915_irq_wait(struct drm_device *dev, void *data,
872 struct drm_file *file_priv);
Chris Wilson9d34e5d2009-09-24 05:26:06 +0100873void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
Jesse Barnes79e53942008-11-07 14:24:08 -0800874extern void i915_enable_interrupt (struct drm_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875
876extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000877extern void i915_driver_irq_preinstall(struct drm_device * dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700878extern int i915_driver_irq_postinstall(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000879extern void i915_driver_irq_uninstall(struct drm_device * dev);
Eric Anholtc153f452007-09-03 12:06:45 +1000880extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
881 struct drm_file *file_priv);
882extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
883 struct drm_file *file_priv);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700884extern int i915_enable_vblank(struct drm_device *dev, int crtc);
885extern void i915_disable_vblank(struct drm_device *dev, int crtc);
886extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800887extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
Eric Anholtc153f452007-09-03 12:06:45 +1000888extern int i915_vblank_swap(struct drm_device *dev, void *data,
889 struct drm_file *file_priv);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100890extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700891extern void i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800892extern void ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv,
893 u32 mask);
894extern void ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv,
895 u32 mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896
Keith Packard7c463582008-11-04 02:03:27 -0800897void
898i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
899
900void
901i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
902
Zhao Yakui01c66882009-10-28 05:10:00 +0000903void intel_enable_asle (struct drm_device *dev);
904
Keith Packard7c463582008-11-04 02:03:27 -0800905
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906/* i915_mem.c */
Eric Anholtc153f452007-09-03 12:06:45 +1000907extern int i915_mem_alloc(struct drm_device *dev, void *data,
908 struct drm_file *file_priv);
909extern int i915_mem_free(struct drm_device *dev, void *data,
910 struct drm_file *file_priv);
911extern int i915_mem_init_heap(struct drm_device *dev, void *data,
912 struct drm_file *file_priv);
913extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
914 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915extern void i915_mem_takedown(struct mem_block **heap);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000916extern void i915_mem_release(struct drm_device * dev,
Eric Anholt6c340ea2007-08-25 20:23:09 +1000917 struct drm_file *file_priv, struct mem_block *heap);
Eric Anholt673a3942008-07-30 12:06:12 -0700918/* i915_gem.c */
919int i915_gem_init_ioctl(struct drm_device *dev, void *data,
920 struct drm_file *file_priv);
921int i915_gem_create_ioctl(struct drm_device *dev, void *data,
922 struct drm_file *file_priv);
923int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
924 struct drm_file *file_priv);
925int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
926 struct drm_file *file_priv);
927int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
928 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -0800929int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
930 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700931int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
932 struct drm_file *file_priv);
933int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
934 struct drm_file *file_priv);
935int i915_gem_execbuffer(struct drm_device *dev, void *data,
936 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -0500937int i915_gem_execbuffer2(struct drm_device *dev, void *data,
938 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700939int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
940 struct drm_file *file_priv);
941int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
942 struct drm_file *file_priv);
943int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
944 struct drm_file *file_priv);
945int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
946 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +0100947int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
948 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700949int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
950 struct drm_file *file_priv);
951int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
952 struct drm_file *file_priv);
953int i915_gem_set_tiling(struct drm_device *dev, void *data,
954 struct drm_file *file_priv);
955int i915_gem_get_tiling(struct drm_device *dev, void *data,
956 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -0700957int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
958 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700959void i915_gem_load(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -0700960int i915_gem_init_object(struct drm_gem_object *obj);
Daniel Vetterac52bc52010-04-09 19:05:06 +0000961struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
962 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -0700963void i915_gem_free_object(struct drm_gem_object *obj);
964int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
965void i915_gem_object_unpin(struct drm_gem_object *obj);
Jesse Barnes0f973f22009-01-26 17:10:45 -0800966int i915_gem_object_unbind(struct drm_gem_object *obj);
Eric Anholtd05ca302009-07-10 13:02:26 -0700967void i915_gem_release_mmap(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700968void i915_gem_lastclose(struct drm_device *dev);
Zou Nan hai852835f2010-05-21 09:08:56 +0800969uint32_t i915_get_gem_seqno(struct drm_device *dev,
970 struct intel_ring_buffer *ring);
Ben Gamari22be1722009-09-14 17:48:43 -0400971bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
Chris Wilson8c4b8c32009-06-17 22:08:52 +0100972int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +0100973int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +0100974void i915_gem_retire_requests(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -0700975void i915_gem_retire_work_handler(struct work_struct *work);
976void i915_gem_clflush_object(struct drm_gem_object *obj);
Jesse Barnes79e53942008-11-07 14:24:08 -0800977int i915_gem_object_set_domain(struct drm_gem_object *obj,
978 uint32_t read_domains,
979 uint32_t write_domain);
980int i915_gem_init_ringbuffer(struct drm_device *dev);
981void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
982int i915_gem_do_init(struct drm_device *dev, unsigned long start,
983 unsigned long end);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800984int i915_gem_idle(struct drm_device *dev);
Zou Nan hai852835f2010-05-21 09:08:56 +0800985uint32_t i915_add_request(struct drm_device *dev,
986 struct drm_file *file_priv,
987 uint32_t flush_domains,
988 struct intel_ring_buffer *ring);
989int i915_do_wait_request(struct drm_device *dev,
990 uint32_t seqno, int interruptible,
991 struct intel_ring_buffer *ring);
Jesse Barnesde151cf2008-11-12 10:03:55 -0800992int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Jesse Barnes79e53942008-11-07 14:24:08 -0800993int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
994 int write);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +0800995int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +1000996int i915_gem_attach_phys_object(struct drm_device *dev,
997 struct drm_gem_object *obj, int id);
998void i915_gem_detach_phys_object(struct drm_device *dev,
999 struct drm_gem_object *obj);
1000void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson4bdadb92010-01-27 13:36:32 +00001001int i915_gem_object_get_pages(struct drm_gem_object *obj, gfp_t gfpmask);
Ben Gamari6911a9b2009-04-02 11:24:54 -07001002void i915_gem_object_put_pages(struct drm_gem_object *obj);
Eric Anholt1fd1c622009-06-03 07:26:58 +00001003void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
Chris Wilson2dafb1e2010-06-07 14:03:05 +01001004int i915_gem_object_flush_write_domain(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001005
Chris Wilson31169712009-09-14 16:50:28 +01001006void i915_gem_shrinker_init(void);
1007void i915_gem_shrinker_exit(void);
1008
Eric Anholt673a3942008-07-30 12:06:12 -07001009/* i915_gem_tiling.c */
1010void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07001011void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
1012void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001013bool i915_tiling_ok(struct drm_device *dev, int stride, int size,
1014 int tiling_mode);
Owain Ainsworthf590d272010-02-18 15:33:00 +00001015bool i915_gem_object_fence_offset_ok(struct drm_gem_object *obj,
1016 int tiling_mode);
Eric Anholt673a3942008-07-30 12:06:12 -07001017
1018/* i915_gem_debug.c */
1019void i915_gem_dump_object(struct drm_gem_object *obj, int len,
1020 const char *where, uint32_t mark);
1021#if WATCH_INACTIVE
1022void i915_verify_inactive(struct drm_device *dev, char *file, int line);
1023#else
1024#define i915_verify_inactive(dev, file, line)
1025#endif
1026void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
1027void i915_gem_dump_object(struct drm_gem_object *obj, int len,
1028 const char *where, uint32_t mark);
1029void i915_dump_lru(struct drm_device *dev, const char *where);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030
Ben Gamari20172632009-02-17 20:08:50 -05001031/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001032int i915_debugfs_init(struct drm_minor *minor);
1033void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -05001034
Jesse Barnes317c35d2008-08-25 15:11:06 -07001035/* i915_suspend.c */
1036extern int i915_save_state(struct drm_device *dev);
1037extern int i915_restore_state(struct drm_device *dev);
1038
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001039/* i915_suspend.c */
1040extern int i915_save_state(struct drm_device *dev);
1041extern int i915_restore_state(struct drm_device *dev);
1042
Len Brown65e082c2008-10-24 17:18:10 -04001043#ifdef CONFIG_ACPI
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001044/* i915_opregion.c */
Matthew Garrett74a365b2009-03-19 21:35:39 +00001045extern int intel_opregion_init(struct drm_device *dev, int resume);
Matthew Garrett3b1c1c12009-04-01 19:52:29 +01001046extern void intel_opregion_free(struct drm_device *dev, int suspend);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001047extern void opregion_asle_intr(struct drm_device *dev);
Zhao Yakui01c66882009-10-28 05:10:00 +00001048extern void ironlake_opregion_gse_intr(struct drm_device *dev);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001049extern void opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001050#else
Len Brown03ae61d2009-03-28 01:41:14 -04001051static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
Matthew Garrett3b1c1c12009-04-01 19:52:29 +01001052static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001053static inline void opregion_asle_intr(struct drm_device *dev) { return; }
Zhao Yakui01c66882009-10-28 05:10:00 +00001054static inline void ironlake_opregion_gse_intr(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001055static inline void opregion_enable_asle(struct drm_device *dev) { return; }
1056#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001057
Jesse Barnes79e53942008-11-07 14:24:08 -08001058/* modesetting */
1059extern void intel_modeset_init(struct drm_device *dev);
1060extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001061extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Jesse Barnes80824002009-09-10 15:28:06 -07001062extern void i8xx_disable_fbc(struct drm_device *dev);
Jesse Barnes74dff282009-09-14 15:39:40 -07001063extern void g4x_disable_fbc(struct drm_device *dev);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001064extern void ironlake_disable_fbc(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001065extern void intel_disable_fbc(struct drm_device *dev);
1066extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
1067extern bool intel_fbc_enabled(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001068extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001069extern void intel_detect_pch (struct drm_device *dev);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001070extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001071
Eric Anholt546b0972008-09-01 16:45:29 -07001072/**
1073 * Lock test for when it's just for synchronization of ring access.
1074 *
1075 * In that case, we don't need to do it when GEM is initialized as nobody else
1076 * has access to the ring.
1077 */
1078#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001079 if (((drm_i915_private_t *)dev->dev_private)->render_ring.gem_object \
1080 == NULL) \
Eric Anholt546b0972008-09-01 16:45:29 -07001081 LOCK_TEST_WITH_RETURN(dev, file_priv); \
1082} while (0)
1083
Eric Anholt3043c602008-10-02 12:24:47 -07001084#define I915_READ(reg) readl(dev_priv->regs + (reg))
1085#define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
1086#define I915_READ16(reg) readw(dev_priv->regs + (reg))
1087#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
1088#define I915_READ8(reg) readb(dev_priv->regs + (reg))
1089#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
Jesse Barnesde151cf2008-11-12 10:03:55 -08001090#define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
Keith Packard049ef7e2009-04-30 14:43:43 -07001091#define I915_READ64(reg) readq(dev_priv->regs + (reg))
Eric Anholt7d573822009-01-02 13:33:00 -08001092#define POSTING_READ(reg) (void)I915_READ(reg)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001093#define POSTING_READ16(reg) (void)I915_READ16(reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094
1095#define I915_VERBOSE 0
1096
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001097#define BEGIN_LP_RING(n) do { \
Chris Wilsondbd7ac92010-08-04 15:18:15 +01001098 drm_i915_private_t *dev_priv__ = dev->dev_private; \
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001099 if (I915_VERBOSE) \
1100 DRM_DEBUG(" BEGIN_LP_RING %x\n", (int)(n)); \
Chris Wilsondbd7ac92010-08-04 15:18:15 +01001101 intel_ring_begin(dev, &dev_priv__->render_ring, (n)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102} while (0)
1103
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001104
1105#define OUT_RING(x) do { \
Chris Wilsondbd7ac92010-08-04 15:18:15 +01001106 drm_i915_private_t *dev_priv__ = dev->dev_private; \
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001107 if (I915_VERBOSE) \
1108 DRM_DEBUG(" OUT_RING %x\n", (int)(x)); \
Chris Wilsondbd7ac92010-08-04 15:18:15 +01001109 intel_ring_emit(dev, &dev_priv__->render_ring, x); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110} while (0)
1111
1112#define ADVANCE_LP_RING() do { \
Chris Wilsondbd7ac92010-08-04 15:18:15 +01001113 drm_i915_private_t *dev_priv__ = dev->dev_private; \
Chris Wilson0ef82af2009-09-05 18:07:06 +01001114 if (I915_VERBOSE) \
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001115 DRM_DEBUG("ADVANCE_LP_RING %x\n", \
Chris Wilsondbd7ac92010-08-04 15:18:15 +01001116 dev_priv__->render_ring.tail); \
1117 intel_ring_advance(dev, &dev_priv__->render_ring); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118} while(0)
1119
Jesse Barnes585fb112008-07-29 11:54:06 -07001120/**
1121 * Reads a dword out of the status page, which is written to from the command
1122 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
1123 * MI_STORE_DATA_IMM.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001124 *
Jesse Barnes585fb112008-07-29 11:54:06 -07001125 * The following dwords have a reserved meaning:
Keith Packard0cdad7e2008-10-14 17:19:38 -07001126 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
1127 * 0x04: ring 0 head pointer
1128 * 0x05: ring 1 head pointer (915-class)
1129 * 0x06: ring 2 head pointer (915-class)
1130 * 0x10-0x1b: Context status DWords (GM45)
1131 * 0x1f: Last written status offset. (GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07001132 *
Keith Packard0cdad7e2008-10-14 17:19:38 -07001133 * The area from dword 0x20 to 0x3ff is available for driver usage.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001134 */
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001135#define READ_HWSP(dev_priv, reg) (((volatile u32 *)\
1136 (dev_priv->render_ring.status_page.page_addr))[reg])
Keith Packard0baf8232008-11-08 11:44:14 +10001137#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
Keith Packard0cdad7e2008-10-14 17:19:38 -07001138#define I915_GEM_HWS_INDEX 0x20
Keith Packard0baf8232008-11-08 11:44:14 +10001139#define I915_BREADCRUMB_INDEX 0x21
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001140
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001141#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001142
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001143#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1144#define IS_845G(dev) ((dev)->pci_device == 0x2562)
Adam Jackson5ce8ba72010-04-15 14:03:30 -04001145#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001146#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
Eric Anholtbad720f2009-10-22 16:11:14 -07001147#define IS_GEN2(dev) (INTEL_INFO(dev)->is_i8xx)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001148#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1149#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1150#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1151#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1152#define IS_I965G(dev) (INTEL_INFO(dev)->is_i965g)
1153#define IS_I965GM(dev) (INTEL_INFO(dev)->is_i965gm)
Chris Wilson534843d2010-07-05 18:01:46 +01001154#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1155#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001156#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1157#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1158#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1159#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1160#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1161#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001162#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1163#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001164#define IS_IRONLAKE(dev) (INTEL_INFO(dev)->is_ironlake)
1165#define IS_I9XX(dev) (INTEL_INFO(dev)->is_i9xx)
Zhenyu Wang59f2d0f2010-03-09 23:37:07 +08001166#define IS_GEN6(dev) (INTEL_INFO(dev)->is_gen6)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001167#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Zhenyu Wang280da222009-06-05 15:38:37 +08001168
Eric Anholtbad720f2009-10-22 16:11:14 -07001169#define IS_GEN3(dev) (IS_I915G(dev) || \
1170 IS_I915GM(dev) || \
1171 IS_I945G(dev) || \
1172 IS_I945GM(dev) || \
1173 IS_G33(dev) || \
1174 IS_PINEVIEW(dev))
1175#define IS_GEN4(dev) ((dev)->pci_device == 0x2972 || \
1176 (dev)->pci_device == 0x2982 || \
1177 (dev)->pci_device == 0x2992 || \
1178 (dev)->pci_device == 0x29A2 || \
1179 (dev)->pci_device == 0x2A02 || \
1180 (dev)->pci_device == 0x2A12 || \
1181 (dev)->pci_device == 0x2E02 || \
1182 (dev)->pci_device == 0x2E12 || \
1183 (dev)->pci_device == 0x2E22 || \
1184 (dev)->pci_device == 0x2E32 || \
1185 (dev)->pci_device == 0x2A42 || \
1186 (dev)->pci_device == 0x2E42)
1187
Zou Nan haid1b851f2010-05-21 09:08:57 +08001188#define HAS_BSD(dev) (IS_IRONLAKE(dev) || IS_G4X(dev))
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001189#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001190
Jesse Barnes0f973f22009-01-26 17:10:45 -08001191/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1192 * rows, which changed the alignment requirements and fence programming.
1193 */
1194#define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
1195 IS_I915GM(dev)))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001196#define SUPPORTS_DIGITAL_OUTPUTS(dev) (IS_I9XX(dev) && !IS_PINEVIEW(dev))
1197#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1198#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1199#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
Zhenyu Wang103a1962009-11-27 11:44:36 +08001200#define SUPPORTS_TV(dev) (IS_I9XX(dev) && IS_MOBILE(dev) && \
Zhenyu Wang7da9f6c2010-04-07 16:15:52 +08001201 !IS_IRONLAKE(dev) && !IS_PINEVIEW(dev) && \
1202 !IS_GEN6(dev))
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001203#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001204/* dsparb controlled by hw only */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001205#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
Zhenyu Wangb39d50e2008-02-19 20:59:09 +10001206
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001207#define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IRONLAKE(dev))
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001208#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1209#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1210#define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001211
Eric Anholtbad720f2009-10-22 16:11:14 -07001212#define HAS_PCH_SPLIT(dev) (IS_IRONLAKE(dev) || \
1213 IS_GEN6(dev))
Jesse Barnese552eb72010-04-21 11:39:23 -07001214#define HAS_PIPE_CONTROL(dev) (IS_IRONLAKE(dev) || IS_GEN6(dev))
Eric Anholtbad720f2009-10-22 16:11:14 -07001215
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001216#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1217#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1218
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001219#define PRIMARY_RINGBUFFER_SIZE (128*1024)
Dave Airlie0d6aa602006-01-02 20:14:23 +11001220
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221#endif