blob: a667f97a4e854f6764316616e54f26c570e7f8fc [file] [log] [blame]
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001//===-- RegAllocLinearScan.cpp - Linear Scan register allocator -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements a linear scan register allocator.
11//
12//===----------------------------------------------------------------------===//
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000013
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000014#define DEBUG_TYPE "regalloc"
Chris Lattnerb9805782005-08-23 22:27:31 +000015#include "VirtRegMap.h"
Lang Hames87e3bca2009-05-06 02:36:21 +000016#include "VirtRegRewriter.h"
Lang Hamese2b201b2009-05-18 19:03:16 +000017#include "Spiller.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000018#include "llvm/Function.h"
Lang Hamesa937f222009-12-14 06:49:42 +000019#include "llvm/CodeGen/CalcSpillWeights.h"
Evan Cheng3f32d652008-06-04 09:18:41 +000020#include "llvm/CodeGen/LiveIntervalAnalysis.h"
21#include "llvm/CodeGen/LiveStackAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000022#include "llvm/CodeGen/MachineFunctionPass.h"
23#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000024#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000026#include "llvm/CodeGen/Passes.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000027#include "llvm/CodeGen/RegAllocRegistry.h"
David Greene2c17c4d2007-09-06 16:18:45 +000028#include "llvm/CodeGen/RegisterCoalescer.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000029#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000030#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000031#include "llvm/Target/TargetOptions.h"
Evan Chengc92da382007-11-03 07:20:12 +000032#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerb9805782005-08-23 22:27:31 +000033#include "llvm/ADT/EquivalenceClasses.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000034#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000035#include "llvm/ADT/Statistic.h"
36#include "llvm/ADT/STLExtras.h"
Bill Wendlingc3115a02009-08-22 20:30:53 +000037#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000038#include "llvm/Support/ErrorHandling.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000039#include "llvm/Support/raw_ostream.h"
Alkis Evlogimenos843b1602004-02-15 10:24:21 +000040#include <algorithm>
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +000041#include <set>
Alkis Evlogimenos53eb3732004-07-22 08:14:44 +000042#include <queue>
Duraid Madina30059612005-12-28 04:55:42 +000043#include <memory>
Jeff Cohen97af7512006-12-02 02:22:01 +000044#include <cmath>
Lang Hamesf41538d2009-06-02 16:53:25 +000045
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000046using namespace llvm;
47
Chris Lattnercd3245a2006-12-19 22:41:21 +000048STATISTIC(NumIters , "Number of iterations performed");
49STATISTIC(NumBacktracks, "Number of times we had to backtrack");
Evan Chengc92da382007-11-03 07:20:12 +000050STATISTIC(NumCoalesce, "Number of copies coalesced");
Evan Cheng206d1852009-04-20 08:01:12 +000051STATISTIC(NumDowngrade, "Number of registers downgraded");
Chris Lattnercd3245a2006-12-19 22:41:21 +000052
Evan Cheng3e172252008-06-20 21:45:16 +000053static cl::opt<bool>
54NewHeuristic("new-spilling-heuristic",
55 cl::desc("Use new spilling heuristic"),
56 cl::init(false), cl::Hidden);
57
Evan Chengf5cd4f02008-10-23 20:43:13 +000058static cl::opt<bool>
59PreSplitIntervals("pre-alloc-split",
60 cl::desc("Pre-register allocation live interval splitting"),
61 cl::init(false), cl::Hidden);
62
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +000063static cl::opt<bool>
64TrivCoalesceEnds("trivial-coalesce-ends",
65 cl::desc("Attempt trivial coalescing of interval ends"),
66 cl::init(false), cl::Hidden);
67
Chris Lattnercd3245a2006-12-19 22:41:21 +000068static RegisterRegAlloc
Dan Gohmanb8cab922008-10-14 20:25:08 +000069linearscanRegAlloc("linearscan", "linear scan register allocator",
Chris Lattnercd3245a2006-12-19 22:41:21 +000070 createLinearScanRegisterAllocator);
71
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000072namespace {
David Greene7cfd3362009-11-19 15:55:49 +000073 // When we allocate a register, add it to a fixed-size queue of
74 // registers to skip in subsequent allocations. This trades a small
75 // amount of register pressure and increased spills for flexibility in
76 // the post-pass scheduler.
77 //
78 // Note that in a the number of registers used for reloading spills
79 // will be one greater than the value of this option.
80 //
81 // One big limitation of this is that it doesn't differentiate between
82 // different register classes. So on x86-64, if there is xmm register
83 // pressure, it can caused fewer GPRs to be held in the queue.
84 static cl::opt<unsigned>
85 NumRecentlyUsedRegs("linearscan-skip-count",
Eric Christophercd075a42010-07-02 23:17:38 +000086 cl::desc("Number of registers for linearscan to remember"
87 "to skip."),
David Greene7cfd3362009-11-19 15:55:49 +000088 cl::init(0),
89 cl::Hidden);
90
Nick Lewycky6726b6d2009-10-25 06:33:48 +000091 struct RALinScan : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000092 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000093 RALinScan() : MachineFunctionPass(ID) {
David Greene7cfd3362009-11-19 15:55:49 +000094 // Initialize the queue to record recently-used registers.
95 if (NumRecentlyUsedRegs > 0)
96 RecentRegs.resize(NumRecentlyUsedRegs, 0);
David Greenea96fc2f2009-11-20 21:13:27 +000097 RecentNext = RecentRegs.begin();
David Greene7cfd3362009-11-19 15:55:49 +000098 }
Devang Patel794fd752007-05-01 21:15:47 +000099
Chris Lattnercbb56252004-11-18 02:42:27 +0000100 typedef std::pair<LiveInterval*, LiveInterval::iterator> IntervalPtr;
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000101 typedef SmallVector<IntervalPtr, 32> IntervalPtrs;
Chris Lattnercbb56252004-11-18 02:42:27 +0000102 private:
Chris Lattnerb9805782005-08-23 22:27:31 +0000103 /// RelatedRegClasses - This structure is built the first time a function is
104 /// compiled, and keeps track of which register classes have registers that
105 /// belong to multiple classes or have aliases that are in other classes.
106 EquivalenceClasses<const TargetRegisterClass*> RelatedRegClasses;
Owen Anderson97382162008-08-13 23:36:23 +0000107 DenseMap<unsigned, const TargetRegisterClass*> OneClassForEachPhysReg;
Chris Lattnerb9805782005-08-23 22:27:31 +0000108
Evan Cheng206d1852009-04-20 08:01:12 +0000109 // NextReloadMap - For each register in the map, it maps to the another
110 // register which is defined by a reload from the same stack slot and
111 // both reloads are in the same basic block.
112 DenseMap<unsigned, unsigned> NextReloadMap;
113
114 // DowngradedRegs - A set of registers which are being "downgraded", i.e.
115 // un-favored for allocation.
116 SmallSet<unsigned, 8> DowngradedRegs;
117
118 // DowngradeMap - A map from virtual registers to physical registers being
119 // downgraded for the virtual registers.
120 DenseMap<unsigned, unsigned> DowngradeMap;
121
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000122 MachineFunction* mf_;
Evan Cheng3e172252008-06-20 21:45:16 +0000123 MachineRegisterInfo* mri_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000124 const TargetMachine* tm_;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000125 const TargetRegisterInfo* tri_;
Evan Chengc92da382007-11-03 07:20:12 +0000126 const TargetInstrInfo* tii_;
Evan Chengc92da382007-11-03 07:20:12 +0000127 BitVector allocatableRegs_;
Jim Grosbach067a6482010-09-01 21:04:27 +0000128 BitVector reservedRegs_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000129 LiveIntervals* li_;
Evan Cheng3f32d652008-06-04 09:18:41 +0000130 LiveStacks* ls_;
Jakob Stoklund Olesen9529a1c2010-07-19 18:41:20 +0000131 MachineLoopInfo *loopInfo;
Chris Lattnercbb56252004-11-18 02:42:27 +0000132
133 /// handled_ - Intervals are added to the handled_ set in the order of their
134 /// start value. This is uses for backtracking.
135 std::vector<LiveInterval*> handled_;
136
137 /// fixed_ - Intervals that correspond to machine registers.
138 ///
139 IntervalPtrs fixed_;
140
141 /// active_ - Intervals that are currently being processed, and which have a
142 /// live range active for the current point.
143 IntervalPtrs active_;
144
145 /// inactive_ - Intervals that are currently being processed, but which have
146 /// a hold at the current point.
147 IntervalPtrs inactive_;
148
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000149 typedef std::priority_queue<LiveInterval*,
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000150 SmallVector<LiveInterval*, 64>,
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000151 greater_ptr<LiveInterval> > IntervalHeap;
152 IntervalHeap unhandled_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000153
154 /// regUse_ - Tracks register usage.
155 SmallVector<unsigned, 32> regUse_;
156 SmallVector<unsigned, 32> regUseBackUp_;
157
158 /// vrm_ - Tracks register assignments.
Owen Anderson49c8aa02009-03-13 05:55:11 +0000159 VirtRegMap* vrm_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000160
Lang Hames87e3bca2009-05-06 02:36:21 +0000161 std::auto_ptr<VirtRegRewriter> rewriter_;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000162
Lang Hamese2b201b2009-05-18 19:03:16 +0000163 std::auto_ptr<Spiller> spiller_;
164
David Greene7cfd3362009-11-19 15:55:49 +0000165 // The queue of recently-used registers.
David Greenea96fc2f2009-11-20 21:13:27 +0000166 SmallVector<unsigned, 4> RecentRegs;
167 SmallVector<unsigned, 4>::iterator RecentNext;
David Greene7cfd3362009-11-19 15:55:49 +0000168
169 // Record that we just picked this register.
170 void recordRecentlyUsed(unsigned reg) {
171 assert(reg != 0 && "Recently used register is NOREG!");
172 if (!RecentRegs.empty()) {
David Greenea96fc2f2009-11-20 21:13:27 +0000173 *RecentNext++ = reg;
174 if (RecentNext == RecentRegs.end())
175 RecentNext = RecentRegs.begin();
David Greene7cfd3362009-11-19 15:55:49 +0000176 }
177 }
178
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000179 public:
180 virtual const char* getPassName() const {
181 return "Linear Scan Register Allocator";
182 }
183
184 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +0000185 AU.setPreservesCFG();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000186 AU.addRequired<LiveIntervals>();
Lang Hames233a60e2009-11-03 23:52:08 +0000187 AU.addPreserved<SlotIndexes>();
Owen Anderson95dad832008-10-07 20:22:28 +0000188 if (StrongPHIElim)
189 AU.addRequiredID(StrongPHIEliminationID);
David Greene2c17c4d2007-09-06 16:18:45 +0000190 // Make sure PassManager knows which analyses to make available
191 // to coalescing and which analyses coalescing invalidates.
192 AU.addRequiredTransitive<RegisterCoalescer>();
Lang Hamesa937f222009-12-14 06:49:42 +0000193 AU.addRequired<CalculateSpillWeights>();
Evan Chengf5cd4f02008-10-23 20:43:13 +0000194 if (PreSplitIntervals)
195 AU.addRequiredID(PreAllocSplittingID);
Evan Cheng3f32d652008-06-04 09:18:41 +0000196 AU.addRequired<LiveStacks>();
197 AU.addPreserved<LiveStacks>();
Evan Cheng22f07ff2007-12-11 02:09:15 +0000198 AU.addRequired<MachineLoopInfo>();
Bill Wendling67d65bb2008-01-04 20:54:55 +0000199 AU.addPreserved<MachineLoopInfo>();
Owen Anderson49c8aa02009-03-13 05:55:11 +0000200 AU.addRequired<VirtRegMap>();
201 AU.addPreserved<VirtRegMap>();
Bill Wendling67d65bb2008-01-04 20:54:55 +0000202 AU.addPreservedID(MachineDominatorsID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000203 MachineFunctionPass::getAnalysisUsage(AU);
204 }
205
206 /// runOnMachineFunction - register allocate the whole function
207 bool runOnMachineFunction(MachineFunction&);
208
David Greene7cfd3362009-11-19 15:55:49 +0000209 // Determine if we skip this register due to its being recently used.
210 bool isRecentlyUsed(unsigned reg) const {
211 return std::find(RecentRegs.begin(), RecentRegs.end(), reg) !=
212 RecentRegs.end();
213 }
214
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000215 private:
216 /// linearScan - the linear scan algorithm
217 void linearScan();
218
Chris Lattnercbb56252004-11-18 02:42:27 +0000219 /// initIntervalSets - initialize the interval sets.
220 ///
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000221 void initIntervalSets();
222
Chris Lattnercbb56252004-11-18 02:42:27 +0000223 /// processActiveIntervals - expire old intervals and move non-overlapping
224 /// ones to the inactive list.
Lang Hames233a60e2009-11-03 23:52:08 +0000225 void processActiveIntervals(SlotIndex CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000226
Chris Lattnercbb56252004-11-18 02:42:27 +0000227 /// processInactiveIntervals - expire old intervals and move overlapping
228 /// ones to the active list.
Lang Hames233a60e2009-11-03 23:52:08 +0000229 void processInactiveIntervals(SlotIndex CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000230
Evan Cheng206d1852009-04-20 08:01:12 +0000231 /// hasNextReloadInterval - Return the next liveinterval that's being
232 /// defined by a reload from the same SS as the specified one.
233 LiveInterval *hasNextReloadInterval(LiveInterval *cur);
234
235 /// DowngradeRegister - Downgrade a register for allocation.
236 void DowngradeRegister(LiveInterval *li, unsigned Reg);
237
238 /// UpgradeRegister - Upgrade a register for allocation.
239 void UpgradeRegister(unsigned Reg);
240
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000241 /// assignRegOrStackSlotAtInterval - assign a register if one
242 /// is available, or spill.
243 void assignRegOrStackSlotAtInterval(LiveInterval* cur);
244
Evan Cheng5d088fe2009-03-23 22:57:19 +0000245 void updateSpillWeights(std::vector<float> &Weights,
246 unsigned reg, float weight,
247 const TargetRegisterClass *RC);
248
Evan Cheng3e172252008-06-20 21:45:16 +0000249 /// findIntervalsToSpill - Determine the intervals to spill for the
250 /// specified interval. It's passed the physical registers whose spill
251 /// weight is the lowest among all the registers whose live intervals
252 /// conflict with the interval.
253 void findIntervalsToSpill(LiveInterval *cur,
254 std::vector<std::pair<unsigned,float> > &Candidates,
255 unsigned NumCands,
256 SmallVector<LiveInterval*, 8> &SpillIntervals);
257
Evan Chengc92da382007-11-03 07:20:12 +0000258 /// attemptTrivialCoalescing - If a simple interval is defined by a copy,
Jim Grosbach977fa342010-07-27 18:36:27 +0000259 /// try to allocate the definition to the same register as the source,
260 /// if the register is not defined during the life time of the interval.
261 /// This eliminates a copy, and is used to coalesce copies which were not
Evan Chengc92da382007-11-03 07:20:12 +0000262 /// coalesced away before allocation either due to dest and src being in
263 /// different register classes or because the coalescer was overly
264 /// conservative.
265 unsigned attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg);
266
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000267 ///
Evan Cheng5b16cd22009-05-01 01:03:49 +0000268 /// Register usage / availability tracking helpers.
269 ///
270
271 void initRegUses() {
272 regUse_.resize(tri_->getNumRegs(), 0);
273 regUseBackUp_.resize(tri_->getNumRegs(), 0);
274 }
275
276 void finalizeRegUses() {
Evan Chengc781a242009-05-03 18:32:42 +0000277#ifndef NDEBUG
278 // Verify all the registers are "freed".
279 bool Error = false;
280 for (unsigned i = 0, e = tri_->getNumRegs(); i != e; ++i) {
281 if (regUse_[i] != 0) {
David Greene37277762010-01-05 01:25:20 +0000282 dbgs() << tri_->getName(i) << " is still in use!\n";
Evan Chengc781a242009-05-03 18:32:42 +0000283 Error = true;
284 }
285 }
286 if (Error)
Torok Edwinc23197a2009-07-14 16:55:14 +0000287 llvm_unreachable(0);
Evan Chengc781a242009-05-03 18:32:42 +0000288#endif
Evan Cheng5b16cd22009-05-01 01:03:49 +0000289 regUse_.clear();
290 regUseBackUp_.clear();
291 }
292
293 void addRegUse(unsigned physReg) {
294 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
295 "should be physical register!");
296 ++regUse_[physReg];
297 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as)
298 ++regUse_[*as];
299 }
300
301 void delRegUse(unsigned physReg) {
302 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
303 "should be physical register!");
304 assert(regUse_[physReg] != 0);
305 --regUse_[physReg];
306 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as) {
307 assert(regUse_[*as] != 0);
308 --regUse_[*as];
309 }
310 }
311
312 bool isRegAvail(unsigned physReg) const {
313 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
314 "should be physical register!");
315 return regUse_[physReg] == 0;
316 }
317
318 void backUpRegUses() {
319 regUseBackUp_ = regUse_;
320 }
321
322 void restoreRegUses() {
323 regUse_ = regUseBackUp_;
324 }
325
326 ///
327 /// Register handling helpers.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000328 ///
329
Chris Lattnercbb56252004-11-18 02:42:27 +0000330 /// getFreePhysReg - return a free physical register for this virtual
331 /// register interval if we have one, otherwise return 0.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000332 unsigned getFreePhysReg(LiveInterval* cur);
Evan Cheng358dec52009-06-15 08:28:29 +0000333 unsigned getFreePhysReg(LiveInterval* cur,
334 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +0000335 unsigned MaxInactiveCount,
336 SmallVector<unsigned, 256> &inactiveCounts,
337 bool SkipDGRegs);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000338
Chris Lattnerb9805782005-08-23 22:27:31 +0000339 void ComputeRelatedRegClasses();
340
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000341 template <typename ItTy>
342 void printIntervals(const char* const str, ItTy i, ItTy e) const {
Bill Wendlingc3115a02009-08-22 20:30:53 +0000343 DEBUG({
344 if (str)
David Greene37277762010-01-05 01:25:20 +0000345 dbgs() << str << " intervals:\n";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000346
347 for (; i != e; ++i) {
David Greene37277762010-01-05 01:25:20 +0000348 dbgs() << "\t" << *i->first << " -> ";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000349
350 unsigned reg = i->first->reg;
351 if (TargetRegisterInfo::isVirtualRegister(reg))
352 reg = vrm_->getPhys(reg);
353
David Greene37277762010-01-05 01:25:20 +0000354 dbgs() << tri_->getName(reg) << '\n';
Bill Wendlingc3115a02009-08-22 20:30:53 +0000355 }
356 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000357 }
358 };
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000359 char RALinScan::ID = 0;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000360}
361
Owen Andersond13db2c2010-07-21 22:09:45 +0000362INITIALIZE_PASS(RALinScan, "linearscan-regalloc",
363 "Linear Scan Register Allocator", false, false);
Evan Cheng3f32d652008-06-04 09:18:41 +0000364
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000365void RALinScan::ComputeRelatedRegClasses() {
Chris Lattnerb9805782005-08-23 22:27:31 +0000366 // First pass, add all reg classes to the union, and determine at least one
367 // reg class that each register is in.
368 bool HasAliases = false;
Evan Cheng206d1852009-04-20 08:01:12 +0000369 for (TargetRegisterInfo::regclass_iterator RCI = tri_->regclass_begin(),
370 E = tri_->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerb9805782005-08-23 22:27:31 +0000371 RelatedRegClasses.insert(*RCI);
372 for (TargetRegisterClass::iterator I = (*RCI)->begin(), E = (*RCI)->end();
373 I != E; ++I) {
Evan Cheng206d1852009-04-20 08:01:12 +0000374 HasAliases = HasAliases || *tri_->getAliasSet(*I) != 0;
Chris Lattnerb9805782005-08-23 22:27:31 +0000375
376 const TargetRegisterClass *&PRC = OneClassForEachPhysReg[*I];
377 if (PRC) {
378 // Already processed this register. Just make sure we know that
379 // multiple register classes share a register.
380 RelatedRegClasses.unionSets(PRC, *RCI);
381 } else {
382 PRC = *RCI;
383 }
384 }
385 }
386
387 // Second pass, now that we know conservatively what register classes each reg
388 // belongs to, add info about aliases. We don't need to do this for targets
389 // without register aliases.
390 if (HasAliases)
Owen Anderson97382162008-08-13 23:36:23 +0000391 for (DenseMap<unsigned, const TargetRegisterClass*>::iterator
Chris Lattnerb9805782005-08-23 22:27:31 +0000392 I = OneClassForEachPhysReg.begin(), E = OneClassForEachPhysReg.end();
393 I != E; ++I)
Evan Cheng206d1852009-04-20 08:01:12 +0000394 for (const unsigned *AS = tri_->getAliasSet(I->first); *AS; ++AS)
Chris Lattnerb9805782005-08-23 22:27:31 +0000395 RelatedRegClasses.unionSets(I->second, OneClassForEachPhysReg[*AS]);
396}
397
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000398/// attemptTrivialCoalescing - If a simple interval is defined by a copy, try
399/// allocate the definition the same register as the source register if the
400/// register is not defined during live time of the interval. If the interval is
401/// killed by a copy, try to use the destination register. This eliminates a
402/// copy. This is used to coalesce copies which were not coalesced away before
403/// allocation either due to dest and src being in different register classes or
404/// because the coalescer was overly conservative.
Evan Chengc92da382007-11-03 07:20:12 +0000405unsigned RALinScan::attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000406 unsigned Preference = vrm_->getRegAllocPref(cur.reg);
407 if ((Preference && Preference == Reg) || !cur.containsOneValue())
Evan Chengc92da382007-11-03 07:20:12 +0000408 return Reg;
409
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000410 // We cannot handle complicated live ranges. Simple linear stuff only.
411 if (cur.ranges.size() != 1)
Evan Chengc92da382007-11-03 07:20:12 +0000412 return Reg;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000413
414 const LiveRange &range = cur.ranges.front();
415
416 VNInfo *vni = range.valno;
417 if (vni->isUnused())
Bill Wendlingdc492e02009-12-05 07:30:23 +0000418 return Reg;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000419
420 unsigned CandReg;
421 {
422 MachineInstr *CopyMI;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000423 if (vni->def != SlotIndex() && vni->isDefAccurate() &&
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000424 (CopyMI = li_->getInstructionFromIndex(vni->def)) && CopyMI->isCopy())
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000425 // Defined by a copy, try to extend SrcReg forward
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000426 CandReg = CopyMI->getOperand(1).getReg();
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000427 else if (TrivCoalesceEnds &&
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000428 (CopyMI = li_->getInstructionFromIndex(range.end.getBaseIndex())) &&
429 CopyMI->isCopy() && cur.reg == CopyMI->getOperand(1).getReg())
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000430 // Only used by a copy, try to extend DstReg backwards
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000431 CandReg = CopyMI->getOperand(0).getReg();
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000432 else
Evan Chengc92da382007-11-03 07:20:12 +0000433 return Reg;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +0000434 }
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000435
436 if (TargetRegisterInfo::isVirtualRegister(CandReg)) {
437 if (!vrm_->isAssignedReg(CandReg))
438 return Reg;
439 CandReg = vrm_->getPhys(CandReg);
440 }
441 if (Reg == CandReg)
Evan Chengc92da382007-11-03 07:20:12 +0000442 return Reg;
443
Evan Cheng841ee1a2008-09-18 22:38:47 +0000444 const TargetRegisterClass *RC = mri_->getRegClass(cur.reg);
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000445 if (!RC->contains(CandReg))
446 return Reg;
447
448 if (li_->conflictsWithPhysReg(cur, *vrm_, CandReg))
Evan Chengc92da382007-11-03 07:20:12 +0000449 return Reg;
450
Bill Wendlingdc492e02009-12-05 07:30:23 +0000451 // Try to coalesce.
David Greene37277762010-01-05 01:25:20 +0000452 DEBUG(dbgs() << "Coalescing: " << cur << " -> " << tri_->getName(CandReg)
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000453 << '\n');
454 vrm_->clearVirt(cur.reg);
455 vrm_->assignVirt2Phys(cur.reg, CandReg);
Bill Wendlingdc492e02009-12-05 07:30:23 +0000456
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000457 ++NumCoalesce;
458 return CandReg;
Evan Chengc92da382007-11-03 07:20:12 +0000459}
460
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000461bool RALinScan::runOnMachineFunction(MachineFunction &fn) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000462 mf_ = &fn;
Evan Cheng3e172252008-06-20 21:45:16 +0000463 mri_ = &fn.getRegInfo();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000464 tm_ = &fn.getTarget();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000465 tri_ = tm_->getRegisterInfo();
Evan Chengc92da382007-11-03 07:20:12 +0000466 tii_ = tm_->getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000467 allocatableRegs_ = tri_->getAllocatableSet(fn);
Jim Grosbach067a6482010-09-01 21:04:27 +0000468 reservedRegs_ = tri_->getReservedRegs(fn);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000469 li_ = &getAnalysis<LiveIntervals>();
Evan Cheng3f32d652008-06-04 09:18:41 +0000470 ls_ = &getAnalysis<LiveStacks>();
Evan Cheng22f07ff2007-12-11 02:09:15 +0000471 loopInfo = &getAnalysis<MachineLoopInfo>();
Chris Lattnerf348e3a2004-11-18 04:33:31 +0000472
David Greene2c17c4d2007-09-06 16:18:45 +0000473 // We don't run the coalescer here because we have no reason to
474 // interact with it. If the coalescer requires interaction, it
475 // won't do anything. If it doesn't require interaction, we assume
476 // it was run as a separate pass.
477
Chris Lattnerb9805782005-08-23 22:27:31 +0000478 // If this is the first function compiled, compute the related reg classes.
479 if (RelatedRegClasses.empty())
480 ComputeRelatedRegClasses();
Evan Cheng5b16cd22009-05-01 01:03:49 +0000481
482 // Also resize register usage trackers.
483 initRegUses();
484
Owen Anderson49c8aa02009-03-13 05:55:11 +0000485 vrm_ = &getAnalysis<VirtRegMap>();
Lang Hames87e3bca2009-05-06 02:36:21 +0000486 if (!rewriter_.get()) rewriter_.reset(createVirtRegRewriter());
Lang Hamese2b201b2009-05-18 19:03:16 +0000487
Jakob Stoklund Olesenf2c6e362010-07-20 23:50:15 +0000488 spiller_.reset(createSpiller(*this, *mf_, *vrm_));
Lang Hamesf41538d2009-06-02 16:53:25 +0000489
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000490 initIntervalSets();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000491
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000492 linearScan();
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000493
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000494 // Rewrite spill code and update the PhysRegsUsed set.
Lang Hames87e3bca2009-05-06 02:36:21 +0000495 rewriter_->runOnMachineFunction(*mf_, *vrm_, li_);
Chris Lattnercbb56252004-11-18 02:42:27 +0000496
Dan Gohman51cd9d62008-06-23 23:51:16 +0000497 assert(unhandled_.empty() && "Unhandled live intervals remain!");
Evan Cheng5b16cd22009-05-01 01:03:49 +0000498
499 finalizeRegUses();
500
Chris Lattnercbb56252004-11-18 02:42:27 +0000501 fixed_.clear();
502 active_.clear();
503 inactive_.clear();
504 handled_.clear();
Evan Cheng206d1852009-04-20 08:01:12 +0000505 NextReloadMap.clear();
506 DowngradedRegs.clear();
507 DowngradeMap.clear();
Lang Hamesf41538d2009-06-02 16:53:25 +0000508 spiller_.reset(0);
Chris Lattnercbb56252004-11-18 02:42:27 +0000509
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000510 return true;
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000511}
512
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000513/// initIntervalSets - initialize the interval sets.
514///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000515void RALinScan::initIntervalSets()
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000516{
517 assert(unhandled_.empty() && fixed_.empty() &&
518 active_.empty() && inactive_.empty() &&
519 "interval sets should be empty on initialization");
520
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000521 handled_.reserve(li_->getNumIntervals());
522
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000523 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000524 if (TargetRegisterInfo::isPhysicalRegister(i->second->reg)) {
Lang Hames233a60e2009-11-03 23:52:08 +0000525 if (!i->second->empty()) {
526 mri_->setPhysRegUsed(i->second->reg);
527 fixed_.push_back(std::make_pair(i->second, i->second->begin()));
528 }
529 } else {
530 if (i->second->empty()) {
531 assignRegOrStackSlotAtInterval(i->second);
532 }
533 else
534 unhandled_.push(i->second);
535 }
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000536 }
537}
538
Bill Wendlingc3115a02009-08-22 20:30:53 +0000539void RALinScan::linearScan() {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000540 // linear scan algorithm
Bill Wendlingc3115a02009-08-22 20:30:53 +0000541 DEBUG({
David Greene37277762010-01-05 01:25:20 +0000542 dbgs() << "********** LINEAR SCAN **********\n"
Bill Wendlingc3115a02009-08-22 20:30:53 +0000543 << "********** Function: "
544 << mf_->getFunction()->getName() << '\n';
545 printIntervals("fixed", fixed_.begin(), fixed_.end());
546 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000547
548 while (!unhandled_.empty()) {
549 // pick the interval with the earliest start point
550 LiveInterval* cur = unhandled_.top();
551 unhandled_.pop();
Evan Cheng11923cc2007-10-16 21:09:14 +0000552 ++NumIters;
David Greene37277762010-01-05 01:25:20 +0000553 DEBUG(dbgs() << "\n*** CURRENT ***: " << *cur << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000554
Lang Hames233a60e2009-11-03 23:52:08 +0000555 assert(!cur->empty() && "Empty interval in unhandled set.");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000556
Lang Hames233a60e2009-11-03 23:52:08 +0000557 processActiveIntervals(cur->beginIndex());
558 processInactiveIntervals(cur->beginIndex());
559
560 assert(TargetRegisterInfo::isVirtualRegister(cur->reg) &&
561 "Can only allocate virtual registers!");
Misha Brukmanedf128a2005-04-21 22:36:52 +0000562
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000563 // Allocating a virtual register. try to find a free
564 // physical register or spill an interval (possibly this one) in order to
565 // assign it one.
566 assignRegOrStackSlotAtInterval(cur);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000567
Bill Wendlingc3115a02009-08-22 20:30:53 +0000568 DEBUG({
569 printIntervals("active", active_.begin(), active_.end());
570 printIntervals("inactive", inactive_.begin(), inactive_.end());
571 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000572 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000573
Evan Cheng5b16cd22009-05-01 01:03:49 +0000574 // Expire any remaining active intervals
Evan Cheng11923cc2007-10-16 21:09:14 +0000575 while (!active_.empty()) {
576 IntervalPtr &IP = active_.back();
577 unsigned reg = IP.first->reg;
David Greene37277762010-01-05 01:25:20 +0000578 DEBUG(dbgs() << "\tinterval " << *IP.first << " expired\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000579 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000580 "Can only allocate virtual registers!");
581 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000582 delRegUse(reg);
Evan Cheng11923cc2007-10-16 21:09:14 +0000583 active_.pop_back();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000584 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000585
Evan Cheng5b16cd22009-05-01 01:03:49 +0000586 // Expire any remaining inactive intervals
Bill Wendlingc3115a02009-08-22 20:30:53 +0000587 DEBUG({
588 for (IntervalPtrs::reverse_iterator
589 i = inactive_.rbegin(); i != inactive_.rend(); ++i)
David Greene37277762010-01-05 01:25:20 +0000590 dbgs() << "\tinterval " << *i->first << " expired\n";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000591 });
Evan Cheng11923cc2007-10-16 21:09:14 +0000592 inactive_.clear();
Alkis Evlogimenosb7be1152004-01-13 20:42:08 +0000593
Evan Cheng81a03822007-11-17 00:40:40 +0000594 // Add live-ins to every BB except for entry. Also perform trivial coalescing.
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000595 MachineFunction::iterator EntryMBB = mf_->begin();
Evan Chenga5bfc972007-10-17 06:53:44 +0000596 SmallVector<MachineBasicBlock*, 8> LiveInMBBs;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000597 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000598 LiveInterval &cur = *i->second;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000599 unsigned Reg = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000600 bool isPhys = TargetRegisterInfo::isPhysicalRegister(cur.reg);
Evan Cheng81a03822007-11-17 00:40:40 +0000601 if (isPhys)
Owen Anderson03857b22008-08-13 21:49:13 +0000602 Reg = cur.reg;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000603 else if (vrm_->isAssignedReg(cur.reg))
Evan Chengc92da382007-11-03 07:20:12 +0000604 Reg = attemptTrivialCoalescing(cur, vrm_->getPhys(cur.reg));
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000605 if (!Reg)
606 continue;
Evan Cheng81a03822007-11-17 00:40:40 +0000607 // Ignore splited live intervals.
608 if (!isPhys && vrm_->getPreSplitReg(cur.reg))
609 continue;
Evan Cheng550aacb2009-06-04 20:28:22 +0000610
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000611 for (LiveInterval::Ranges::const_iterator I = cur.begin(), E = cur.end();
612 I != E; ++I) {
613 const LiveRange &LR = *I;
Evan Chengd0e32c52008-10-29 05:06:14 +0000614 if (li_->findLiveInMBBs(LR.start, LR.end, LiveInMBBs)) {
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000615 for (unsigned i = 0, e = LiveInMBBs.size(); i != e; ++i)
Evan Cheng073e7e52009-06-04 20:53:36 +0000616 if (LiveInMBBs[i] != EntryMBB) {
617 assert(TargetRegisterInfo::isPhysicalRegister(Reg) &&
618 "Adding a virtual register to livein set?");
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000619 LiveInMBBs[i]->addLiveIn(Reg);
Evan Cheng073e7e52009-06-04 20:53:36 +0000620 }
Evan Chenga5bfc972007-10-17 06:53:44 +0000621 LiveInMBBs.clear();
Evan Cheng9fc508f2007-02-16 09:05:02 +0000622 }
623 }
624 }
625
David Greene37277762010-01-05 01:25:20 +0000626 DEBUG(dbgs() << *vrm_);
Evan Chengc781a242009-05-03 18:32:42 +0000627
628 // Look for physical registers that end up not being allocated even though
629 // register allocator had to spill other registers in its register class.
630 if (ls_->getNumIntervals() == 0)
631 return;
Evan Cheng90f95f82009-06-14 20:22:55 +0000632 if (!vrm_->FindUnusedRegisters(li_))
Evan Chengc781a242009-05-03 18:32:42 +0000633 return;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000634}
635
Chris Lattnercbb56252004-11-18 02:42:27 +0000636/// processActiveIntervals - expire old intervals and move non-overlapping ones
637/// to the inactive list.
Lang Hames233a60e2009-11-03 23:52:08 +0000638void RALinScan::processActiveIntervals(SlotIndex CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000639{
David Greene37277762010-01-05 01:25:20 +0000640 DEBUG(dbgs() << "\tprocessing active intervals:\n");
Chris Lattner23b71c12004-11-18 01:29:39 +0000641
Chris Lattnercbb56252004-11-18 02:42:27 +0000642 for (unsigned i = 0, e = active_.size(); i != e; ++i) {
643 LiveInterval *Interval = active_[i].first;
644 LiveInterval::iterator IntervalPos = active_[i].second;
645 unsigned reg = Interval->reg;
Alkis Evlogimenosed543732004-09-01 22:52:29 +0000646
Chris Lattnercbb56252004-11-18 02:42:27 +0000647 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
648
649 if (IntervalPos == Interval->end()) { // Remove expired intervals.
David Greene37277762010-01-05 01:25:20 +0000650 DEBUG(dbgs() << "\t\tinterval " << *Interval << " expired\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000651 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000652 "Can only allocate virtual registers!");
653 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000654 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000655
656 // Pop off the end of the list.
657 active_[i] = active_.back();
658 active_.pop_back();
659 --i; --e;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000660
Chris Lattnercbb56252004-11-18 02:42:27 +0000661 } else if (IntervalPos->start > CurPoint) {
662 // Move inactive intervals to inactive list.
David Greene37277762010-01-05 01:25:20 +0000663 DEBUG(dbgs() << "\t\tinterval " << *Interval << " inactive\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000664 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000665 "Can only allocate virtual registers!");
666 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000667 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000668 // add to inactive.
669 inactive_.push_back(std::make_pair(Interval, IntervalPos));
670
671 // Pop off the end of the list.
672 active_[i] = active_.back();
673 active_.pop_back();
674 --i; --e;
675 } else {
676 // Otherwise, just update the iterator position.
677 active_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000678 }
679 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000680}
681
Chris Lattnercbb56252004-11-18 02:42:27 +0000682/// processInactiveIntervals - expire old intervals and move overlapping
683/// ones to the active list.
Lang Hames233a60e2009-11-03 23:52:08 +0000684void RALinScan::processInactiveIntervals(SlotIndex CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000685{
David Greene37277762010-01-05 01:25:20 +0000686 DEBUG(dbgs() << "\tprocessing inactive intervals:\n");
Chris Lattner365b95f2004-11-18 04:13:02 +0000687
Chris Lattnercbb56252004-11-18 02:42:27 +0000688 for (unsigned i = 0, e = inactive_.size(); i != e; ++i) {
689 LiveInterval *Interval = inactive_[i].first;
690 LiveInterval::iterator IntervalPos = inactive_[i].second;
691 unsigned reg = Interval->reg;
Chris Lattner23b71c12004-11-18 01:29:39 +0000692
Chris Lattnercbb56252004-11-18 02:42:27 +0000693 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000694
Chris Lattnercbb56252004-11-18 02:42:27 +0000695 if (IntervalPos == Interval->end()) { // remove expired intervals.
David Greene37277762010-01-05 01:25:20 +0000696 DEBUG(dbgs() << "\t\tinterval " << *Interval << " expired\n");
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000697
Chris Lattnercbb56252004-11-18 02:42:27 +0000698 // Pop off the end of the list.
699 inactive_[i] = inactive_.back();
700 inactive_.pop_back();
701 --i; --e;
702 } else if (IntervalPos->start <= CurPoint) {
703 // move re-activated intervals in active list
David Greene37277762010-01-05 01:25:20 +0000704 DEBUG(dbgs() << "\t\tinterval " << *Interval << " active\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000705 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000706 "Can only allocate virtual registers!");
707 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000708 addRegUse(reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000709 // add to active
Chris Lattnercbb56252004-11-18 02:42:27 +0000710 active_.push_back(std::make_pair(Interval, IntervalPos));
711
712 // Pop off the end of the list.
713 inactive_[i] = inactive_.back();
714 inactive_.pop_back();
715 --i; --e;
716 } else {
717 // Otherwise, just update the iterator position.
718 inactive_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000719 }
720 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000721}
722
Chris Lattnercbb56252004-11-18 02:42:27 +0000723/// updateSpillWeights - updates the spill weights of the specifed physical
724/// register and its weight.
Evan Cheng5d088fe2009-03-23 22:57:19 +0000725void RALinScan::updateSpillWeights(std::vector<float> &Weights,
726 unsigned reg, float weight,
727 const TargetRegisterClass *RC) {
728 SmallSet<unsigned, 4> Processed;
729 SmallSet<unsigned, 4> SuperAdded;
730 SmallVector<unsigned, 4> Supers;
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000731 Weights[reg] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000732 Processed.insert(reg);
733 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as) {
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000734 Weights[*as] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000735 Processed.insert(*as);
736 if (tri_->isSubRegister(*as, reg) &&
737 SuperAdded.insert(*as) &&
738 RC->contains(*as)) {
739 Supers.push_back(*as);
740 }
741 }
742
743 // If the alias is a super-register, and the super-register is in the
744 // register class we are trying to allocate. Then add the weight to all
745 // sub-registers of the super-register even if they are not aliases.
746 // e.g. allocating for GR32, bh is not used, updating bl spill weight.
747 // bl should get the same spill weight otherwise it will be choosen
748 // as a spill candidate since spilling bh doesn't make ebx available.
749 for (unsigned i = 0, e = Supers.size(); i != e; ++i) {
Evan Chengc781a242009-05-03 18:32:42 +0000750 for (const unsigned *sr = tri_->getSubRegisters(Supers[i]); *sr; ++sr)
751 if (!Processed.count(*sr))
752 Weights[*sr] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000753 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000754}
755
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000756static
757RALinScan::IntervalPtrs::iterator
758FindIntervalInVector(RALinScan::IntervalPtrs &IP, LiveInterval *LI) {
759 for (RALinScan::IntervalPtrs::iterator I = IP.begin(), E = IP.end();
760 I != E; ++I)
Chris Lattnercbb56252004-11-18 02:42:27 +0000761 if (I->first == LI) return I;
762 return IP.end();
763}
764
Lang Hames233a60e2009-11-03 23:52:08 +0000765static void RevertVectorIteratorsTo(RALinScan::IntervalPtrs &V, SlotIndex Point){
Chris Lattner19828d42004-11-18 03:49:30 +0000766 for (unsigned i = 0, e = V.size(); i != e; ++i) {
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000767 RALinScan::IntervalPtr &IP = V[i];
Chris Lattner19828d42004-11-18 03:49:30 +0000768 LiveInterval::iterator I = std::upper_bound(IP.first->begin(),
769 IP.second, Point);
770 if (I != IP.first->begin()) --I;
771 IP.second = I;
772 }
773}
Chris Lattnercbb56252004-11-18 02:42:27 +0000774
Evan Cheng3f32d652008-06-04 09:18:41 +0000775/// addStackInterval - Create a LiveInterval for stack if the specified live
776/// interval has been spilled.
777static void addStackInterval(LiveInterval *cur, LiveStacks *ls_,
Evan Chengc781a242009-05-03 18:32:42 +0000778 LiveIntervals *li_,
779 MachineRegisterInfo* mri_, VirtRegMap &vrm_) {
Evan Cheng3f32d652008-06-04 09:18:41 +0000780 int SS = vrm_.getStackSlot(cur->reg);
781 if (SS == VirtRegMap::NO_STACK_SLOT)
782 return;
Evan Chengc781a242009-05-03 18:32:42 +0000783
784 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
785 LiveInterval &SI = ls_->getOrCreateInterval(SS, RC);
Evan Cheng9c3c2212008-06-06 07:54:39 +0000786
Evan Cheng3f32d652008-06-04 09:18:41 +0000787 VNInfo *VNI;
Evan Cheng54898932008-10-29 08:39:34 +0000788 if (SI.hasAtLeastOneValue())
Evan Cheng3f32d652008-06-04 09:18:41 +0000789 VNI = SI.getValNumInfo(0);
790 else
Lang Hames233a60e2009-11-03 23:52:08 +0000791 VNI = SI.getNextValue(SlotIndex(), 0, false,
Lang Hames86511252009-09-04 20:41:11 +0000792 ls_->getVNInfoAllocator());
Evan Cheng3f32d652008-06-04 09:18:41 +0000793
794 LiveInterval &RI = li_->getInterval(cur->reg);
795 // FIXME: This may be overly conservative.
796 SI.MergeRangesInAsValue(RI, VNI);
Evan Cheng3f32d652008-06-04 09:18:41 +0000797}
798
Evan Cheng3e172252008-06-20 21:45:16 +0000799/// getConflictWeight - Return the number of conflicts between cur
800/// live interval and defs and uses of Reg weighted by loop depthes.
Evan Chengc781a242009-05-03 18:32:42 +0000801static
802float getConflictWeight(LiveInterval *cur, unsigned Reg, LiveIntervals *li_,
803 MachineRegisterInfo *mri_,
Jakob Stoklund Olesen9529a1c2010-07-19 18:41:20 +0000804 MachineLoopInfo *loopInfo) {
Evan Cheng3e172252008-06-20 21:45:16 +0000805 float Conflicts = 0;
806 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(Reg),
807 E = mri_->reg_end(); I != E; ++I) {
808 MachineInstr *MI = &*I;
809 if (cur->liveAt(li_->getInstructionIndex(MI))) {
810 unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent());
Chris Lattner87565c12010-05-15 17:10:24 +0000811 Conflicts += std::pow(10.0f, (float)loopDepth);
Evan Cheng3e172252008-06-20 21:45:16 +0000812 }
813 }
814 return Conflicts;
815}
816
817/// findIntervalsToSpill - Determine the intervals to spill for the
818/// specified interval. It's passed the physical registers whose spill
819/// weight is the lowest among all the registers whose live intervals
820/// conflict with the interval.
821void RALinScan::findIntervalsToSpill(LiveInterval *cur,
822 std::vector<std::pair<unsigned,float> > &Candidates,
823 unsigned NumCands,
824 SmallVector<LiveInterval*, 8> &SpillIntervals) {
825 // We have figured out the *best* register to spill. But there are other
826 // registers that are pretty good as well (spill weight within 3%). Spill
827 // the one that has fewest defs and uses that conflict with cur.
828 float Conflicts[3] = { 0.0f, 0.0f, 0.0f };
829 SmallVector<LiveInterval*, 8> SLIs[3];
830
Bill Wendlingc3115a02009-08-22 20:30:53 +0000831 DEBUG({
David Greene37277762010-01-05 01:25:20 +0000832 dbgs() << "\tConsidering " << NumCands << " candidates: ";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000833 for (unsigned i = 0; i != NumCands; ++i)
David Greene37277762010-01-05 01:25:20 +0000834 dbgs() << tri_->getName(Candidates[i].first) << " ";
835 dbgs() << "\n";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000836 });
Evan Cheng3e172252008-06-20 21:45:16 +0000837
838 // Calculate the number of conflicts of each candidate.
839 for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) {
840 unsigned Reg = i->first->reg;
841 unsigned PhysReg = vrm_->getPhys(Reg);
842 if (!cur->overlapsFrom(*i->first, i->second))
843 continue;
844 for (unsigned j = 0; j < NumCands; ++j) {
845 unsigned Candidate = Candidates[j].first;
846 if (tri_->regsOverlap(PhysReg, Candidate)) {
847 if (NumCands > 1)
848 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
849 SLIs[j].push_back(i->first);
850 }
851 }
852 }
853
854 for (IntervalPtrs::iterator i = inactive_.begin(); i != inactive_.end(); ++i){
855 unsigned Reg = i->first->reg;
856 unsigned PhysReg = vrm_->getPhys(Reg);
857 if (!cur->overlapsFrom(*i->first, i->second-1))
858 continue;
859 for (unsigned j = 0; j < NumCands; ++j) {
860 unsigned Candidate = Candidates[j].first;
861 if (tri_->regsOverlap(PhysReg, Candidate)) {
862 if (NumCands > 1)
863 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
864 SLIs[j].push_back(i->first);
865 }
866 }
867 }
868
869 // Which is the best candidate?
870 unsigned BestCandidate = 0;
871 float MinConflicts = Conflicts[0];
872 for (unsigned i = 1; i != NumCands; ++i) {
873 if (Conflicts[i] < MinConflicts) {
874 BestCandidate = i;
875 MinConflicts = Conflicts[i];
876 }
877 }
878
879 std::copy(SLIs[BestCandidate].begin(), SLIs[BestCandidate].end(),
880 std::back_inserter(SpillIntervals));
881}
882
883namespace {
884 struct WeightCompare {
David Greene7cfd3362009-11-19 15:55:49 +0000885 private:
886 const RALinScan &Allocator;
887
888 public:
Douglas Gregorcabdd742009-12-19 07:05:23 +0000889 WeightCompare(const RALinScan &Alloc) : Allocator(Alloc) {}
David Greene7cfd3362009-11-19 15:55:49 +0000890
Evan Cheng3e172252008-06-20 21:45:16 +0000891 typedef std::pair<unsigned, float> RegWeightPair;
892 bool operator()(const RegWeightPair &LHS, const RegWeightPair &RHS) const {
David Greene7cfd3362009-11-19 15:55:49 +0000893 return LHS.second < RHS.second && !Allocator.isRecentlyUsed(LHS.first);
Evan Cheng3e172252008-06-20 21:45:16 +0000894 }
895 };
896}
897
898static bool weightsAreClose(float w1, float w2) {
899 if (!NewHeuristic)
900 return false;
901
902 float diff = w1 - w2;
903 if (diff <= 0.02f) // Within 0.02f
904 return true;
905 return (diff / w2) <= 0.05f; // Within 5%.
906}
907
Evan Cheng206d1852009-04-20 08:01:12 +0000908LiveInterval *RALinScan::hasNextReloadInterval(LiveInterval *cur) {
909 DenseMap<unsigned, unsigned>::iterator I = NextReloadMap.find(cur->reg);
910 if (I == NextReloadMap.end())
911 return 0;
912 return &li_->getInterval(I->second);
913}
914
915void RALinScan::DowngradeRegister(LiveInterval *li, unsigned Reg) {
916 bool isNew = DowngradedRegs.insert(Reg);
917 isNew = isNew; // Silence compiler warning.
918 assert(isNew && "Multiple reloads holding the same register?");
919 DowngradeMap.insert(std::make_pair(li->reg, Reg));
920 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS) {
921 isNew = DowngradedRegs.insert(*AS);
922 isNew = isNew; // Silence compiler warning.
923 assert(isNew && "Multiple reloads holding the same register?");
924 DowngradeMap.insert(std::make_pair(li->reg, *AS));
925 }
926 ++NumDowngrade;
927}
928
929void RALinScan::UpgradeRegister(unsigned Reg) {
930 if (Reg) {
931 DowngradedRegs.erase(Reg);
932 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS)
933 DowngradedRegs.erase(*AS);
934 }
935}
936
937namespace {
938 struct LISorter {
939 bool operator()(LiveInterval* A, LiveInterval* B) {
Lang Hames86511252009-09-04 20:41:11 +0000940 return A->beginIndex() < B->beginIndex();
Evan Cheng206d1852009-04-20 08:01:12 +0000941 }
942 };
943}
944
Chris Lattnercbb56252004-11-18 02:42:27 +0000945/// assignRegOrStackSlotAtInterval - assign a register if one is available, or
946/// spill.
Bill Wendlingc3115a02009-08-22 20:30:53 +0000947void RALinScan::assignRegOrStackSlotAtInterval(LiveInterval* cur) {
David Greene37277762010-01-05 01:25:20 +0000948 DEBUG(dbgs() << "\tallocating current interval: ");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000949
Evan Chengf30a49d2008-04-03 16:40:27 +0000950 // This is an implicitly defined live interval, just assign any register.
Evan Cheng841ee1a2008-09-18 22:38:47 +0000951 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000952 if (cur->empty()) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000953 unsigned physReg = vrm_->getRegAllocPref(cur->reg);
Jim Grosbach067a6482010-09-01 21:04:27 +0000954 if (!physReg) {
955 TargetRegisterClass::iterator aoe = RC->allocation_order_end(*mf_);
956 TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_);
957 while (reservedRegs_.test(*i) && i != aoe)
958 ++i;
959 assert(i != aoe && "All registers reserved?!");
960 physReg = *i;
961 }
David Greene37277762010-01-05 01:25:20 +0000962 DEBUG(dbgs() << tri_->getName(physReg) << '\n');
Evan Chengf30a49d2008-04-03 16:40:27 +0000963 // Note the register is not really in use.
964 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000965 return;
966 }
967
Evan Cheng5b16cd22009-05-01 01:03:49 +0000968 backUpRegUses();
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000969
Chris Lattnera6c17502005-08-22 20:20:42 +0000970 std::vector<std::pair<unsigned, float> > SpillWeightsToAdd;
Lang Hames233a60e2009-11-03 23:52:08 +0000971 SlotIndex StartPosition = cur->beginIndex();
Chris Lattnerb9805782005-08-23 22:27:31 +0000972 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Evan Chengc92da382007-11-03 07:20:12 +0000973
Evan Chengd0deec22009-01-20 00:16:18 +0000974 // If start of this live interval is defined by a move instruction and its
975 // source is assigned a physical register that is compatible with the target
976 // register class, then we should try to assign it the same register.
Evan Chengc92da382007-11-03 07:20:12 +0000977 // This can happen when the move is from a larger register class to a smaller
978 // one, e.g. X86::mov32to32_. These move instructions are not coalescable.
Evan Cheng90f95f82009-06-14 20:22:55 +0000979 if (!vrm_->getRegAllocPref(cur->reg) && cur->hasAtLeastOneValue()) {
Evan Chengd0deec22009-01-20 00:16:18 +0000980 VNInfo *vni = cur->begin()->valno;
Lang Hames233a60e2009-11-03 23:52:08 +0000981 if ((vni->def != SlotIndex()) && !vni->isUnused() &&
Lang Hames86511252009-09-04 20:41:11 +0000982 vni->isDefAccurate()) {
Evan Chengc92da382007-11-03 07:20:12 +0000983 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000984 if (CopyMI && CopyMI->isCopy()) {
985 unsigned DstSubReg = CopyMI->getOperand(0).getSubReg();
986 unsigned SrcReg = CopyMI->getOperand(1).getReg();
987 unsigned SrcSubReg = CopyMI->getOperand(1).getSubReg();
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000988 unsigned Reg = 0;
989 if (TargetRegisterInfo::isPhysicalRegister(SrcReg))
990 Reg = SrcReg;
991 else if (vrm_->isAssignedReg(SrcReg))
992 Reg = vrm_->getPhys(SrcReg);
993 if (Reg) {
994 if (SrcSubReg)
995 Reg = tri_->getSubReg(Reg, SrcSubReg);
996 if (DstSubReg)
997 Reg = tri_->getMatchingSuperReg(Reg, DstSubReg, RC);
998 if (Reg && allocatableRegs_[Reg] && RC->contains(Reg))
999 mri_->setRegAllocationHint(cur->reg, 0, Reg);
1000 }
Evan Chengc92da382007-11-03 07:20:12 +00001001 }
1002 }
1003 }
1004
Evan Cheng5b16cd22009-05-01 01:03:49 +00001005 // For every interval in inactive we overlap with, mark the
Chris Lattnera6c17502005-08-22 20:20:42 +00001006 // register as not free and update spill weights.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001007 for (IntervalPtrs::const_iterator i = inactive_.begin(),
1008 e = inactive_.end(); i != e; ++i) {
Chris Lattnerb9805782005-08-23 22:27:31 +00001009 unsigned Reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001010 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
Chris Lattnerb9805782005-08-23 22:27:31 +00001011 "Can only allocate virtual registers!");
Evan Cheng841ee1a2008-09-18 22:38:47 +00001012 const TargetRegisterClass *RegRC = mri_->getRegClass(Reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001013 // If this is not in a related reg class to the register we're allocating,
1014 // don't check it.
1015 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
1016 cur->overlapsFrom(*i->first, i->second-1)) {
1017 Reg = vrm_->getPhys(Reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001018 addRegUse(Reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001019 SpillWeightsToAdd.push_back(std::make_pair(Reg, i->first->weight));
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001020 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001021 }
Chris Lattnera411cbc2005-08-22 20:59:30 +00001022
1023 // Speculatively check to see if we can get a register right now. If not,
1024 // we know we won't be able to by adding more constraints. If so, we can
1025 // check to see if it is valid. Doing an exhaustive search of the fixed_ list
1026 // is very bad (it contains all callee clobbered registers for any functions
1027 // with a call), so we want to avoid doing that if possible.
1028 unsigned physReg = getFreePhysReg(cur);
Evan Cheng676dd7c2008-03-11 07:19:34 +00001029 unsigned BestPhysReg = physReg;
Chris Lattnera411cbc2005-08-22 20:59:30 +00001030 if (physReg) {
1031 // We got a register. However, if it's in the fixed_ list, we might
Chris Lattnere836ad62005-08-30 21:03:36 +00001032 // conflict with it. Check to see if we conflict with it or any of its
1033 // aliases.
Evan Chengc92da382007-11-03 07:20:12 +00001034 SmallSet<unsigned, 8> RegAliases;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001035 for (const unsigned *AS = tri_->getAliasSet(physReg); *AS; ++AS)
Chris Lattnere836ad62005-08-30 21:03:36 +00001036 RegAliases.insert(*AS);
1037
Chris Lattnera411cbc2005-08-22 20:59:30 +00001038 bool ConflictsWithFixed = false;
1039 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
Jim Laskeye719d9f2006-10-24 14:35:25 +00001040 IntervalPtr &IP = fixed_[i];
1041 if (physReg == IP.first->reg || RegAliases.count(IP.first->reg)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001042 // Okay, this reg is on the fixed list. Check to see if we actually
1043 // conflict.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001044 LiveInterval *I = IP.first;
Lang Hames86511252009-09-04 20:41:11 +00001045 if (I->endIndex() > StartPosition) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001046 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
1047 IP.second = II;
1048 if (II != I->begin() && II->start > StartPosition)
1049 --II;
Chris Lattnere836ad62005-08-30 21:03:36 +00001050 if (cur->overlapsFrom(*I, II)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001051 ConflictsWithFixed = true;
Chris Lattnere836ad62005-08-30 21:03:36 +00001052 break;
1053 }
Chris Lattnera411cbc2005-08-22 20:59:30 +00001054 }
Chris Lattnerf348e3a2004-11-18 04:33:31 +00001055 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +00001056 }
Chris Lattnera411cbc2005-08-22 20:59:30 +00001057
1058 // Okay, the register picked by our speculative getFreePhysReg call turned
1059 // out to be in use. Actually add all of the conflicting fixed registers to
Evan Cheng5b16cd22009-05-01 01:03:49 +00001060 // regUse_ so we can do an accurate query.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001061 if (ConflictsWithFixed) {
Chris Lattnerb9805782005-08-23 22:27:31 +00001062 // For every interval in fixed we overlap with, mark the register as not
1063 // free and update spill weights.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001064 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1065 IntervalPtr &IP = fixed_[i];
1066 LiveInterval *I = IP.first;
Chris Lattnerb9805782005-08-23 22:27:31 +00001067
1068 const TargetRegisterClass *RegRC = OneClassForEachPhysReg[I->reg];
1069 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
Lang Hames86511252009-09-04 20:41:11 +00001070 I->endIndex() > StartPosition) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001071 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
1072 IP.second = II;
1073 if (II != I->begin() && II->start > StartPosition)
1074 --II;
1075 if (cur->overlapsFrom(*I, II)) {
1076 unsigned reg = I->reg;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001077 addRegUse(reg);
Chris Lattnera411cbc2005-08-22 20:59:30 +00001078 SpillWeightsToAdd.push_back(std::make_pair(reg, I->weight));
1079 }
1080 }
1081 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +00001082
Evan Cheng5b16cd22009-05-01 01:03:49 +00001083 // Using the newly updated regUse_ object, which includes conflicts in the
Chris Lattnera411cbc2005-08-22 20:59:30 +00001084 // future, see if there are any registers available.
1085 physReg = getFreePhysReg(cur);
1086 }
1087 }
1088
Chris Lattnera6c17502005-08-22 20:20:42 +00001089 // Restore the physical register tracker, removing information about the
1090 // future.
Evan Cheng5b16cd22009-05-01 01:03:49 +00001091 restoreRegUses();
Chris Lattnera6c17502005-08-22 20:20:42 +00001092
Evan Cheng5b16cd22009-05-01 01:03:49 +00001093 // If we find a free register, we are done: assign this virtual to
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001094 // the free physical register and add this interval to the active
1095 // list.
1096 if (physReg) {
David Greene37277762010-01-05 01:25:20 +00001097 DEBUG(dbgs() << tri_->getName(physReg) << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001098 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001099 addRegUse(physReg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001100 active_.push_back(std::make_pair(cur, cur->begin()));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001101 handled_.push_back(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001102
1103 // "Upgrade" the physical register since it has been allocated.
1104 UpgradeRegister(physReg);
1105 if (LiveInterval *NextReloadLI = hasNextReloadInterval(cur)) {
1106 // "Downgrade" physReg to try to keep physReg from being allocated until
1107 // the next reload from the same SS is allocated.
Evan Cheng358dec52009-06-15 08:28:29 +00001108 mri_->setRegAllocationHint(NextReloadLI->reg, 0, physReg);
Evan Cheng206d1852009-04-20 08:01:12 +00001109 DowngradeRegister(cur, physReg);
1110 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001111 return;
1112 }
David Greene37277762010-01-05 01:25:20 +00001113 DEBUG(dbgs() << "no free registers\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001114
Chris Lattnera6c17502005-08-22 20:20:42 +00001115 // Compile the spill weights into an array that is better for scanning.
Evan Cheng3e172252008-06-20 21:45:16 +00001116 std::vector<float> SpillWeights(tri_->getNumRegs(), 0.0f);
Chris Lattnera6c17502005-08-22 20:20:42 +00001117 for (std::vector<std::pair<unsigned, float> >::iterator
1118 I = SpillWeightsToAdd.begin(), E = SpillWeightsToAdd.end(); I != E; ++I)
Evan Cheng5d088fe2009-03-23 22:57:19 +00001119 updateSpillWeights(SpillWeights, I->first, I->second, RC);
Chris Lattnera6c17502005-08-22 20:20:42 +00001120
1121 // for each interval in active, update spill weights.
1122 for (IntervalPtrs::const_iterator i = active_.begin(), e = active_.end();
1123 i != e; ++i) {
1124 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001125 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnera6c17502005-08-22 20:20:42 +00001126 "Can only allocate virtual registers!");
1127 reg = vrm_->getPhys(reg);
Evan Cheng5d088fe2009-03-23 22:57:19 +00001128 updateSpillWeights(SpillWeights, reg, i->first->weight, RC);
Chris Lattnera6c17502005-08-22 20:20:42 +00001129 }
1130
David Greene37277762010-01-05 01:25:20 +00001131 DEBUG(dbgs() << "\tassigning stack slot at interval "<< *cur << ":\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001132
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001133 // Find a register to spill.
Jim Laskey7902c752006-11-07 12:25:45 +00001134 float minWeight = HUGE_VALF;
Evan Cheng90f95f82009-06-14 20:22:55 +00001135 unsigned minReg = 0;
Evan Cheng3e172252008-06-20 21:45:16 +00001136
1137 bool Found = false;
1138 std::vector<std::pair<unsigned,float> > RegsWeights;
Evan Cheng20b0abc2007-04-17 20:32:26 +00001139 if (!minReg || SpillWeights[minReg] == HUGE_VALF)
1140 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1141 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1142 unsigned reg = *i;
Evan Cheng3e172252008-06-20 21:45:16 +00001143 float regWeight = SpillWeights[reg];
Jim Grosbach067a6482010-09-01 21:04:27 +00001144 // Skip recently allocated registers and reserved registers.
1145 if (minWeight > regWeight && !isRecentlyUsed(reg) &&
1146 !reservedRegs_.test(reg))
Evan Cheng3e172252008-06-20 21:45:16 +00001147 Found = true;
1148 RegsWeights.push_back(std::make_pair(reg, regWeight));
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001149 }
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001150
1151 // If we didn't find a register that is spillable, try aliases?
Evan Cheng3e172252008-06-20 21:45:16 +00001152 if (!Found) {
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001153 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1154 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1155 unsigned reg = *i;
Jim Grosbach067a6482010-09-01 21:04:27 +00001156 if (reservedRegs_.test(reg))
1157 continue;
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001158 // No need to worry about if the alias register size < regsize of RC.
1159 // We are going to spill all registers that alias it anyway.
Evan Cheng3e172252008-06-20 21:45:16 +00001160 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as)
1161 RegsWeights.push_back(std::make_pair(*as, SpillWeights[*as]));
Evan Cheng676dd7c2008-03-11 07:19:34 +00001162 }
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001163 }
Evan Cheng3e172252008-06-20 21:45:16 +00001164
1165 // Sort all potential spill candidates by weight.
David Greene7cfd3362009-11-19 15:55:49 +00001166 std::sort(RegsWeights.begin(), RegsWeights.end(), WeightCompare(*this));
Evan Cheng3e172252008-06-20 21:45:16 +00001167 minReg = RegsWeights[0].first;
1168 minWeight = RegsWeights[0].second;
1169 if (minWeight == HUGE_VALF) {
1170 // All registers must have inf weight. Just grab one!
Jim Grosbach067a6482010-09-01 21:04:27 +00001171 if (BestPhysReg == 0) {
1172 TargetRegisterClass::iterator aoe = RC->allocation_order_end(*mf_);
1173 TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_);
1174 while (reservedRegs_.test(*i) && i != aoe)
1175 ++i;
1176 assert(i != aoe && "All registers reserved?!");
1177 minReg = *i;
1178 } else
1179 minReg = BestPhysReg;
Owen Andersona1566f22008-07-22 22:46:49 +00001180 if (cur->weight == HUGE_VALF ||
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001181 li_->getApproximateInstructionCount(*cur) == 0) {
Evan Cheng3e172252008-06-20 21:45:16 +00001182 // Spill a physical register around defs and uses.
Evan Cheng206d1852009-04-20 08:01:12 +00001183 if (li_->spillPhysRegAroundRegDefsUses(*cur, minReg, *vrm_)) {
Evan Cheng96f3fd92009-04-29 07:16:34 +00001184 // spillPhysRegAroundRegDefsUses may have invalidated iterator stored
1185 // in fixed_. Reset them.
1186 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1187 IntervalPtr &IP = fixed_[i];
1188 LiveInterval *I = IP.first;
1189 if (I->reg == minReg || tri_->isSubRegister(minReg, I->reg))
1190 IP.second = I->advanceTo(I->begin(), StartPosition);
1191 }
1192
Evan Cheng206d1852009-04-20 08:01:12 +00001193 DowngradedRegs.clear();
Evan Cheng2824a652009-03-23 18:24:37 +00001194 assignRegOrStackSlotAtInterval(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001195 } else {
Lang Hames233a60e2009-11-03 23:52:08 +00001196 assert(false && "Ran out of registers during register allocation!");
Chris Lattner75361b62010-04-07 22:58:41 +00001197 report_fatal_error("Ran out of registers during register allocation!");
Evan Cheng2824a652009-03-23 18:24:37 +00001198 }
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001199 return;
1200 }
Evan Cheng3e172252008-06-20 21:45:16 +00001201 }
1202
1203 // Find up to 3 registers to consider as spill candidates.
1204 unsigned LastCandidate = RegsWeights.size() >= 3 ? 3 : 1;
1205 while (LastCandidate > 1) {
1206 if (weightsAreClose(RegsWeights[LastCandidate-1].second, minWeight))
1207 break;
1208 --LastCandidate;
1209 }
1210
Bill Wendlingc3115a02009-08-22 20:30:53 +00001211 DEBUG({
David Greene37277762010-01-05 01:25:20 +00001212 dbgs() << "\t\tregister(s) with min weight(s): ";
Bill Wendlingc3115a02009-08-22 20:30:53 +00001213
1214 for (unsigned i = 0; i != LastCandidate; ++i)
David Greene37277762010-01-05 01:25:20 +00001215 dbgs() << tri_->getName(RegsWeights[i].first)
Bill Wendlingc3115a02009-08-22 20:30:53 +00001216 << " (" << RegsWeights[i].second << ")\n";
1217 });
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001218
Evan Cheng206d1852009-04-20 08:01:12 +00001219 // If the current has the minimum weight, we need to spill it and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001220 // add any added intervals back to unhandled, and restart
1221 // linearscan.
Jim Laskey7902c752006-11-07 12:25:45 +00001222 if (cur->weight != HUGE_VALF && cur->weight <= minWeight) {
David Greene37277762010-01-05 01:25:20 +00001223 DEBUG(dbgs() << "\t\t\tspilling(c): " << *cur << '\n');
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001224 SmallVector<LiveInterval*, 8> spillIs, added;
Jakob Stoklund Olesen67674e22010-06-24 20:54:29 +00001225 spiller_->spill(cur, added, spillIs);
Lang Hamese2b201b2009-05-18 19:03:16 +00001226
Evan Cheng206d1852009-04-20 08:01:12 +00001227 std::sort(added.begin(), added.end(), LISorter());
Evan Chengc781a242009-05-03 18:32:42 +00001228 addStackInterval(cur, ls_, li_, mri_, *vrm_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001229 if (added.empty())
1230 return; // Early exit if all spills were folded.
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001231
Evan Cheng206d1852009-04-20 08:01:12 +00001232 // Merge added with unhandled. Note that we have already sorted
1233 // intervals returned by addIntervalsForSpills by their starting
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001234 // point.
Evan Chengc4f718a2009-04-20 17:23:48 +00001235 // This also update the NextReloadMap. That is, it adds mapping from a
1236 // register defined by a reload from SS to the next reload from SS in the
1237 // same basic block.
1238 MachineBasicBlock *LastReloadMBB = 0;
1239 LiveInterval *LastReload = 0;
1240 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1241 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1242 LiveInterval *ReloadLi = added[i];
1243 if (ReloadLi->weight == HUGE_VALF &&
1244 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
Lang Hames233a60e2009-11-03 23:52:08 +00001245 SlotIndex ReloadIdx = ReloadLi->beginIndex();
Evan Chengc4f718a2009-04-20 17:23:48 +00001246 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1247 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1248 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1249 // Last reload of same SS is in the same MBB. We want to try to
1250 // allocate both reloads the same register and make sure the reg
1251 // isn't clobbered in between if at all possible.
Lang Hames86511252009-09-04 20:41:11 +00001252 assert(LastReload->beginIndex() < ReloadIdx);
Evan Chengc4f718a2009-04-20 17:23:48 +00001253 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1254 }
1255 LastReloadMBB = ReloadMBB;
1256 LastReload = ReloadLi;
1257 LastReloadSS = ReloadSS;
1258 }
1259 unhandled_.push(ReloadLi);
1260 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001261 return;
1262 }
1263
Chris Lattner19828d42004-11-18 03:49:30 +00001264 ++NumBacktracks;
1265
Evan Cheng206d1852009-04-20 08:01:12 +00001266 // Push the current interval back to unhandled since we are going
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001267 // to re-run at least this iteration. Since we didn't modify it it
1268 // should go back right in the front of the list
1269 unhandled_.push(cur);
1270
Dan Gohman6f0d0242008-02-10 18:45:23 +00001271 assert(TargetRegisterInfo::isPhysicalRegister(minReg) &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001272 "did not choose a register to spill?");
Chris Lattner19828d42004-11-18 03:49:30 +00001273
Evan Cheng3e172252008-06-20 21:45:16 +00001274 // We spill all intervals aliasing the register with
1275 // minimum weight, rollback to the interval with the earliest
1276 // start point and let the linear scan algorithm run again
1277 SmallVector<LiveInterval*, 8> spillIs;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001278
Evan Cheng3e172252008-06-20 21:45:16 +00001279 // Determine which intervals have to be spilled.
1280 findIntervalsToSpill(cur, RegsWeights, LastCandidate, spillIs);
1281
1282 // Set of spilled vregs (used later to rollback properly)
1283 SmallSet<unsigned, 8> spilled;
1284
1285 // The earliest start of a Spilled interval indicates up to where
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001286 // in handled we need to roll back
Lang Hames61945692009-12-09 05:39:12 +00001287 assert(!spillIs.empty() && "No spill intervals?");
1288 SlotIndex earliestStart = spillIs[0]->beginIndex();
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001289
Evan Cheng3e172252008-06-20 21:45:16 +00001290 // Spill live intervals of virtual regs mapped to the physical register we
Chris Lattner19828d42004-11-18 03:49:30 +00001291 // want to clear (and its aliases). We only spill those that overlap with the
1292 // current interval as the rest do not affect its allocation. we also keep
1293 // track of the earliest start of all spilled live intervals since this will
1294 // mark our rollback point.
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001295 SmallVector<LiveInterval*, 8> added;
Evan Cheng3e172252008-06-20 21:45:16 +00001296 while (!spillIs.empty()) {
1297 LiveInterval *sli = spillIs.back();
1298 spillIs.pop_back();
David Greene37277762010-01-05 01:25:20 +00001299 DEBUG(dbgs() << "\t\t\tspilling(a): " << *sli << '\n');
Lang Hames61945692009-12-09 05:39:12 +00001300 if (sli->beginIndex() < earliestStart)
1301 earliestStart = sli->beginIndex();
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001302 spiller_->spill(sli, added, spillIs);
Evan Chengc781a242009-05-03 18:32:42 +00001303 addStackInterval(sli, ls_, li_, mri_, *vrm_);
Evan Cheng3e172252008-06-20 21:45:16 +00001304 spilled.insert(sli->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001305 }
1306
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001307 // Include any added intervals in earliestStart.
1308 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1309 SlotIndex SI = added[i]->beginIndex();
1310 if (SI < earliestStart)
1311 earliestStart = SI;
1312 }
1313
David Greene37277762010-01-05 01:25:20 +00001314 DEBUG(dbgs() << "\t\trolling back to: " << earliestStart << '\n');
Chris Lattnercbb56252004-11-18 02:42:27 +00001315
1316 // Scan handled in reverse order up to the earliest start of a
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001317 // spilled live interval and undo each one, restoring the state of
Chris Lattnercbb56252004-11-18 02:42:27 +00001318 // unhandled.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001319 while (!handled_.empty()) {
1320 LiveInterval* i = handled_.back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001321 // If this interval starts before t we are done.
Lang Hames61945692009-12-09 05:39:12 +00001322 if (!i->empty() && i->beginIndex() < earliestStart)
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001323 break;
David Greene37277762010-01-05 01:25:20 +00001324 DEBUG(dbgs() << "\t\t\tundo changes for: " << *i << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001325 handled_.pop_back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001326
1327 // When undoing a live interval allocation we must know if it is active or
Evan Cheng5b16cd22009-05-01 01:03:49 +00001328 // inactive to properly update regUse_ and the VirtRegMap.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001329 IntervalPtrs::iterator it;
Chris Lattnercbb56252004-11-18 02:42:27 +00001330 if ((it = FindIntervalInVector(active_, i)) != active_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001331 active_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001332 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001333 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001334 unhandled_.push(i);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001335 delRegUse(vrm_->getPhys(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001336 vrm_->clearVirt(i->reg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001337 } else if ((it = FindIntervalInVector(inactive_, i)) != inactive_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001338 inactive_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001339 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001340 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001341 unhandled_.push(i);
Chris Lattnerffab4222006-02-23 06:44:17 +00001342 vrm_->clearVirt(i->reg);
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001343 } else {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001344 assert(TargetRegisterInfo::isVirtualRegister(i->reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001345 "Can only allocate virtual registers!");
1346 vrm_->clearVirt(i->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001347 unhandled_.push(i);
1348 }
Evan Cheng9aeaf752007-11-04 08:32:21 +00001349
Evan Cheng206d1852009-04-20 08:01:12 +00001350 DenseMap<unsigned, unsigned>::iterator ii = DowngradeMap.find(i->reg);
1351 if (ii == DowngradeMap.end())
1352 // It interval has a preference, it must be defined by a copy. Clear the
1353 // preference now since the source interval allocation may have been
1354 // undone as well.
Evan Cheng358dec52009-06-15 08:28:29 +00001355 mri_->setRegAllocationHint(i->reg, 0, 0);
Evan Cheng206d1852009-04-20 08:01:12 +00001356 else {
1357 UpgradeRegister(ii->second);
1358 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001359 }
1360
Chris Lattner19828d42004-11-18 03:49:30 +00001361 // Rewind the iterators in the active, inactive, and fixed lists back to the
1362 // point we reverted to.
1363 RevertVectorIteratorsTo(active_, earliestStart);
1364 RevertVectorIteratorsTo(inactive_, earliestStart);
1365 RevertVectorIteratorsTo(fixed_, earliestStart);
1366
Evan Cheng206d1852009-04-20 08:01:12 +00001367 // Scan the rest and undo each interval that expired after t and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001368 // insert it in active (the next iteration of the algorithm will
1369 // put it in inactive if required)
Chris Lattnercbb56252004-11-18 02:42:27 +00001370 for (unsigned i = 0, e = handled_.size(); i != e; ++i) {
1371 LiveInterval *HI = handled_[i];
1372 if (!HI->expiredAt(earliestStart) &&
Lang Hames86511252009-09-04 20:41:11 +00001373 HI->expiredAt(cur->beginIndex())) {
David Greene37277762010-01-05 01:25:20 +00001374 DEBUG(dbgs() << "\t\t\tundo changes for: " << *HI << '\n');
Chris Lattnercbb56252004-11-18 02:42:27 +00001375 active_.push_back(std::make_pair(HI, HI->begin()));
Dan Gohman6f0d0242008-02-10 18:45:23 +00001376 assert(!TargetRegisterInfo::isPhysicalRegister(HI->reg));
Evan Cheng5b16cd22009-05-01 01:03:49 +00001377 addRegUse(vrm_->getPhys(HI->reg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001378 }
1379 }
1380
Evan Cheng206d1852009-04-20 08:01:12 +00001381 // Merge added with unhandled.
1382 // This also update the NextReloadMap. That is, it adds mapping from a
1383 // register defined by a reload from SS to the next reload from SS in the
1384 // same basic block.
1385 MachineBasicBlock *LastReloadMBB = 0;
1386 LiveInterval *LastReload = 0;
1387 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1388 std::sort(added.begin(), added.end(), LISorter());
1389 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1390 LiveInterval *ReloadLi = added[i];
1391 if (ReloadLi->weight == HUGE_VALF &&
1392 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
Lang Hames233a60e2009-11-03 23:52:08 +00001393 SlotIndex ReloadIdx = ReloadLi->beginIndex();
Evan Cheng206d1852009-04-20 08:01:12 +00001394 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1395 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1396 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1397 // Last reload of same SS is in the same MBB. We want to try to
1398 // allocate both reloads the same register and make sure the reg
1399 // isn't clobbered in between if at all possible.
Lang Hames86511252009-09-04 20:41:11 +00001400 assert(LastReload->beginIndex() < ReloadIdx);
Evan Cheng206d1852009-04-20 08:01:12 +00001401 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1402 }
1403 LastReloadMBB = ReloadMBB;
1404 LastReload = ReloadLi;
1405 LastReloadSS = ReloadSS;
1406 }
1407 unhandled_.push(ReloadLi);
1408 }
1409}
1410
Evan Cheng358dec52009-06-15 08:28:29 +00001411unsigned RALinScan::getFreePhysReg(LiveInterval* cur,
1412 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +00001413 unsigned MaxInactiveCount,
1414 SmallVector<unsigned, 256> &inactiveCounts,
1415 bool SkipDGRegs) {
1416 unsigned FreeReg = 0;
1417 unsigned FreeRegInactiveCount = 0;
1418
Evan Chengf9f1da12009-06-18 02:04:01 +00001419 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(cur->reg);
1420 // Resolve second part of the hint (if possible) given the current allocation.
1421 unsigned physReg = Hint.second;
1422 if (physReg &&
1423 TargetRegisterInfo::isVirtualRegister(physReg) && vrm_->hasPhys(physReg))
1424 physReg = vrm_->getPhys(physReg);
1425
Evan Cheng358dec52009-06-15 08:28:29 +00001426 TargetRegisterClass::iterator I, E;
Evan Chengf9f1da12009-06-18 02:04:01 +00001427 tie(I, E) = tri_->getAllocationOrder(RC, Hint.first, physReg, *mf_);
Evan Cheng206d1852009-04-20 08:01:12 +00001428 assert(I != E && "No allocatable register in this register class!");
1429
1430 // Scan for the first available register.
1431 for (; I != E; ++I) {
1432 unsigned Reg = *I;
1433 // Ignore "downgraded" registers.
1434 if (SkipDGRegs && DowngradedRegs.count(Reg))
1435 continue;
Jim Grosbach067a6482010-09-01 21:04:27 +00001436 // Skip reserved registers.
1437 if (reservedRegs_.test(Reg))
1438 continue;
David Greene7cfd3362009-11-19 15:55:49 +00001439 // Skip recently allocated registers.
1440 if (isRegAvail(Reg) && !isRecentlyUsed(Reg)) {
Evan Cheng206d1852009-04-20 08:01:12 +00001441 FreeReg = Reg;
1442 if (FreeReg < inactiveCounts.size())
1443 FreeRegInactiveCount = inactiveCounts[FreeReg];
1444 else
1445 FreeRegInactiveCount = 0;
1446 break;
1447 }
1448 }
1449
1450 // If there are no free regs, or if this reg has the max inactive count,
1451 // return this register.
David Greene7cfd3362009-11-19 15:55:49 +00001452 if (FreeReg == 0 || FreeRegInactiveCount == MaxInactiveCount) {
1453 // Remember what register we picked so we can skip it next time.
1454 if (FreeReg != 0) recordRecentlyUsed(FreeReg);
Evan Cheng206d1852009-04-20 08:01:12 +00001455 return FreeReg;
David Greene7cfd3362009-11-19 15:55:49 +00001456 }
1457
Evan Cheng206d1852009-04-20 08:01:12 +00001458 // Continue scanning the registers, looking for the one with the highest
1459 // inactive count. Alkis found that this reduced register pressure very
1460 // slightly on X86 (in rev 1.94 of this file), though this should probably be
1461 // reevaluated now.
1462 for (; I != E; ++I) {
1463 unsigned Reg = *I;
1464 // Ignore "downgraded" registers.
1465 if (SkipDGRegs && DowngradedRegs.count(Reg))
1466 continue;
Jim Grosbach067a6482010-09-01 21:04:27 +00001467 // Skip reserved registers.
1468 if (reservedRegs_.test(Reg))
1469 continue;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001470 if (isRegAvail(Reg) && Reg < inactiveCounts.size() &&
David Greenefeb5bfb2009-11-19 19:09:39 +00001471 FreeRegInactiveCount < inactiveCounts[Reg] && !isRecentlyUsed(Reg)) {
Evan Cheng206d1852009-04-20 08:01:12 +00001472 FreeReg = Reg;
1473 FreeRegInactiveCount = inactiveCounts[Reg];
1474 if (FreeRegInactiveCount == MaxInactiveCount)
1475 break; // We found the one with the max inactive count.
1476 }
1477 }
1478
David Greene7cfd3362009-11-19 15:55:49 +00001479 // Remember what register we picked so we can skip it next time.
1480 recordRecentlyUsed(FreeReg);
1481
Evan Cheng206d1852009-04-20 08:01:12 +00001482 return FreeReg;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +00001483}
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001484
Chris Lattnercbb56252004-11-18 02:42:27 +00001485/// getFreePhysReg - return a free physical register for this virtual register
1486/// interval if we have one, otherwise return 0.
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001487unsigned RALinScan::getFreePhysReg(LiveInterval *cur) {
Chris Lattnerfe424622008-02-26 22:08:41 +00001488 SmallVector<unsigned, 256> inactiveCounts;
Chris Lattnerf8355d92005-08-22 16:55:22 +00001489 unsigned MaxInactiveCount = 0;
1490
Evan Cheng841ee1a2008-09-18 22:38:47 +00001491 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001492 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
1493
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001494 for (IntervalPtrs::iterator i = inactive_.begin(), e = inactive_.end();
1495 i != e; ++i) {
Chris Lattnercbb56252004-11-18 02:42:27 +00001496 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001497 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001498 "Can only allocate virtual registers!");
Chris Lattnerb9805782005-08-23 22:27:31 +00001499
1500 // If this is not in a related reg class to the register we're allocating,
1501 // don't check it.
Evan Cheng841ee1a2008-09-18 22:38:47 +00001502 const TargetRegisterClass *RegRC = mri_->getRegClass(reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001503 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader) {
1504 reg = vrm_->getPhys(reg);
Chris Lattnerfe424622008-02-26 22:08:41 +00001505 if (inactiveCounts.size() <= reg)
1506 inactiveCounts.resize(reg+1);
Chris Lattnerb9805782005-08-23 22:27:31 +00001507 ++inactiveCounts[reg];
1508 MaxInactiveCount = std::max(MaxInactiveCount, inactiveCounts[reg]);
1509 }
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001510 }
1511
Evan Cheng20b0abc2007-04-17 20:32:26 +00001512 // If copy coalescer has assigned a "preferred" register, check if it's
Dale Johannesen86b49f82008-09-24 01:07:17 +00001513 // available first.
Evan Cheng90f95f82009-06-14 20:22:55 +00001514 unsigned Preference = vrm_->getRegAllocPref(cur->reg);
1515 if (Preference) {
David Greene37277762010-01-05 01:25:20 +00001516 DEBUG(dbgs() << "(preferred: " << tri_->getName(Preference) << ") ");
Evan Cheng90f95f82009-06-14 20:22:55 +00001517 if (isRegAvail(Preference) &&
1518 RC->contains(Preference))
1519 return Preference;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +00001520 }
Evan Cheng20b0abc2007-04-17 20:32:26 +00001521
Evan Cheng206d1852009-04-20 08:01:12 +00001522 if (!DowngradedRegs.empty()) {
Evan Cheng358dec52009-06-15 08:28:29 +00001523 unsigned FreeReg = getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts,
Evan Cheng206d1852009-04-20 08:01:12 +00001524 true);
1525 if (FreeReg)
1526 return FreeReg;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001527 }
Evan Cheng358dec52009-06-15 08:28:29 +00001528 return getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts, false);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001529}
1530
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001531FunctionPass* llvm::createLinearScanRegisterAllocator() {
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001532 return new RALinScan();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001533}