blob: 5485ba228e0ff91a84c9d0f1db9c4ea6f85283ba [file] [log] [blame]
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001//===-- RegAllocLinearScan.cpp - Linear Scan register allocator -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements a linear scan register allocator.
11//
12//===----------------------------------------------------------------------===//
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000013
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000014#define DEBUG_TYPE "regalloc"
Chris Lattnerb9805782005-08-23 22:27:31 +000015#include "VirtRegMap.h"
Lang Hames87e3bca2009-05-06 02:36:21 +000016#include "VirtRegRewriter.h"
Lang Hamese2b201b2009-05-18 19:03:16 +000017#include "Spiller.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000018#include "llvm/Function.h"
Lang Hamesa937f222009-12-14 06:49:42 +000019#include "llvm/CodeGen/CalcSpillWeights.h"
Evan Cheng3f32d652008-06-04 09:18:41 +000020#include "llvm/CodeGen/LiveIntervalAnalysis.h"
21#include "llvm/CodeGen/LiveStackAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000022#include "llvm/CodeGen/MachineFunctionPass.h"
23#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000024#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000026#include "llvm/CodeGen/Passes.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000027#include "llvm/CodeGen/RegAllocRegistry.h"
David Greene2c17c4d2007-09-06 16:18:45 +000028#include "llvm/CodeGen/RegisterCoalescer.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000029#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000030#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000031#include "llvm/Target/TargetOptions.h"
Evan Chengc92da382007-11-03 07:20:12 +000032#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerb9805782005-08-23 22:27:31 +000033#include "llvm/ADT/EquivalenceClasses.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000034#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000035#include "llvm/ADT/Statistic.h"
36#include "llvm/ADT/STLExtras.h"
Bill Wendlingc3115a02009-08-22 20:30:53 +000037#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000038#include "llvm/Support/ErrorHandling.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000039#include "llvm/Support/raw_ostream.h"
Alkis Evlogimenos843b1602004-02-15 10:24:21 +000040#include <algorithm>
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +000041#include <set>
Alkis Evlogimenos53eb3732004-07-22 08:14:44 +000042#include <queue>
Duraid Madina30059612005-12-28 04:55:42 +000043#include <memory>
Jeff Cohen97af7512006-12-02 02:22:01 +000044#include <cmath>
Lang Hamesf41538d2009-06-02 16:53:25 +000045
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000046using namespace llvm;
47
Chris Lattnercd3245a2006-12-19 22:41:21 +000048STATISTIC(NumIters , "Number of iterations performed");
49STATISTIC(NumBacktracks, "Number of times we had to backtrack");
Evan Chengc92da382007-11-03 07:20:12 +000050STATISTIC(NumCoalesce, "Number of copies coalesced");
Evan Cheng206d1852009-04-20 08:01:12 +000051STATISTIC(NumDowngrade, "Number of registers downgraded");
Chris Lattnercd3245a2006-12-19 22:41:21 +000052
Evan Cheng3e172252008-06-20 21:45:16 +000053static cl::opt<bool>
54NewHeuristic("new-spilling-heuristic",
55 cl::desc("Use new spilling heuristic"),
56 cl::init(false), cl::Hidden);
57
Evan Chengf5cd4f02008-10-23 20:43:13 +000058static cl::opt<bool>
59PreSplitIntervals("pre-alloc-split",
60 cl::desc("Pre-register allocation live interval splitting"),
61 cl::init(false), cl::Hidden);
62
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +000063static cl::opt<bool>
64TrivCoalesceEnds("trivial-coalesce-ends",
65 cl::desc("Attempt trivial coalescing of interval ends"),
66 cl::init(false), cl::Hidden);
67
Chris Lattnercd3245a2006-12-19 22:41:21 +000068static RegisterRegAlloc
Dan Gohmanb8cab922008-10-14 20:25:08 +000069linearscanRegAlloc("linearscan", "linear scan register allocator",
Chris Lattnercd3245a2006-12-19 22:41:21 +000070 createLinearScanRegisterAllocator);
71
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000072namespace {
David Greene7cfd3362009-11-19 15:55:49 +000073 // When we allocate a register, add it to a fixed-size queue of
74 // registers to skip in subsequent allocations. This trades a small
75 // amount of register pressure and increased spills for flexibility in
76 // the post-pass scheduler.
77 //
78 // Note that in a the number of registers used for reloading spills
79 // will be one greater than the value of this option.
80 //
81 // One big limitation of this is that it doesn't differentiate between
82 // different register classes. So on x86-64, if there is xmm register
83 // pressure, it can caused fewer GPRs to be held in the queue.
84 static cl::opt<unsigned>
85 NumRecentlyUsedRegs("linearscan-skip-count",
Eric Christophercd075a42010-07-02 23:17:38 +000086 cl::desc("Number of registers for linearscan to remember"
87 "to skip."),
David Greene7cfd3362009-11-19 15:55:49 +000088 cl::init(0),
89 cl::Hidden);
Jim Grosbach662fb772010-09-01 21:48:06 +000090
Nick Lewycky6726b6d2009-10-25 06:33:48 +000091 struct RALinScan : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000092 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000093 RALinScan() : MachineFunctionPass(ID) {
David Greene7cfd3362009-11-19 15:55:49 +000094 // Initialize the queue to record recently-used registers.
95 if (NumRecentlyUsedRegs > 0)
96 RecentRegs.resize(NumRecentlyUsedRegs, 0);
David Greenea96fc2f2009-11-20 21:13:27 +000097 RecentNext = RecentRegs.begin();
David Greene7cfd3362009-11-19 15:55:49 +000098 }
Devang Patel794fd752007-05-01 21:15:47 +000099
Chris Lattnercbb56252004-11-18 02:42:27 +0000100 typedef std::pair<LiveInterval*, LiveInterval::iterator> IntervalPtr;
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000101 typedef SmallVector<IntervalPtr, 32> IntervalPtrs;
Chris Lattnercbb56252004-11-18 02:42:27 +0000102 private:
Chris Lattnerb9805782005-08-23 22:27:31 +0000103 /// RelatedRegClasses - This structure is built the first time a function is
104 /// compiled, and keeps track of which register classes have registers that
105 /// belong to multiple classes or have aliases that are in other classes.
106 EquivalenceClasses<const TargetRegisterClass*> RelatedRegClasses;
Owen Anderson97382162008-08-13 23:36:23 +0000107 DenseMap<unsigned, const TargetRegisterClass*> OneClassForEachPhysReg;
Chris Lattnerb9805782005-08-23 22:27:31 +0000108
Evan Cheng206d1852009-04-20 08:01:12 +0000109 // NextReloadMap - For each register in the map, it maps to the another
110 // register which is defined by a reload from the same stack slot and
111 // both reloads are in the same basic block.
112 DenseMap<unsigned, unsigned> NextReloadMap;
113
114 // DowngradedRegs - A set of registers which are being "downgraded", i.e.
115 // un-favored for allocation.
116 SmallSet<unsigned, 8> DowngradedRegs;
117
118 // DowngradeMap - A map from virtual registers to physical registers being
119 // downgraded for the virtual registers.
120 DenseMap<unsigned, unsigned> DowngradeMap;
121
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000122 MachineFunction* mf_;
Evan Cheng3e172252008-06-20 21:45:16 +0000123 MachineRegisterInfo* mri_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000124 const TargetMachine* tm_;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000125 const TargetRegisterInfo* tri_;
Evan Chengc92da382007-11-03 07:20:12 +0000126 const TargetInstrInfo* tii_;
Evan Chengc92da382007-11-03 07:20:12 +0000127 BitVector allocatableRegs_;
Jim Grosbach067a6482010-09-01 21:04:27 +0000128 BitVector reservedRegs_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000129 LiveIntervals* li_;
Evan Cheng3f32d652008-06-04 09:18:41 +0000130 LiveStacks* ls_;
Jakob Stoklund Olesen9529a1c2010-07-19 18:41:20 +0000131 MachineLoopInfo *loopInfo;
Chris Lattnercbb56252004-11-18 02:42:27 +0000132
133 /// handled_ - Intervals are added to the handled_ set in the order of their
134 /// start value. This is uses for backtracking.
135 std::vector<LiveInterval*> handled_;
136
137 /// fixed_ - Intervals that correspond to machine registers.
138 ///
139 IntervalPtrs fixed_;
140
141 /// active_ - Intervals that are currently being processed, and which have a
142 /// live range active for the current point.
143 IntervalPtrs active_;
144
145 /// inactive_ - Intervals that are currently being processed, but which have
146 /// a hold at the current point.
147 IntervalPtrs inactive_;
148
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000149 typedef std::priority_queue<LiveInterval*,
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000150 SmallVector<LiveInterval*, 64>,
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000151 greater_ptr<LiveInterval> > IntervalHeap;
152 IntervalHeap unhandled_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000153
154 /// regUse_ - Tracks register usage.
155 SmallVector<unsigned, 32> regUse_;
156 SmallVector<unsigned, 32> regUseBackUp_;
157
158 /// vrm_ - Tracks register assignments.
Owen Anderson49c8aa02009-03-13 05:55:11 +0000159 VirtRegMap* vrm_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000160
Lang Hames87e3bca2009-05-06 02:36:21 +0000161 std::auto_ptr<VirtRegRewriter> rewriter_;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000162
Lang Hamese2b201b2009-05-18 19:03:16 +0000163 std::auto_ptr<Spiller> spiller_;
164
David Greene7cfd3362009-11-19 15:55:49 +0000165 // The queue of recently-used registers.
David Greenea96fc2f2009-11-20 21:13:27 +0000166 SmallVector<unsigned, 4> RecentRegs;
167 SmallVector<unsigned, 4>::iterator RecentNext;
David Greene7cfd3362009-11-19 15:55:49 +0000168
169 // Record that we just picked this register.
170 void recordRecentlyUsed(unsigned reg) {
171 assert(reg != 0 && "Recently used register is NOREG!");
172 if (!RecentRegs.empty()) {
David Greenea96fc2f2009-11-20 21:13:27 +0000173 *RecentNext++ = reg;
174 if (RecentNext == RecentRegs.end())
175 RecentNext = RecentRegs.begin();
David Greene7cfd3362009-11-19 15:55:49 +0000176 }
177 }
178
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000179 public:
180 virtual const char* getPassName() const {
181 return "Linear Scan Register Allocator";
182 }
183
184 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +0000185 AU.setPreservesCFG();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000186 AU.addRequired<LiveIntervals>();
Lang Hames233a60e2009-11-03 23:52:08 +0000187 AU.addPreserved<SlotIndexes>();
Owen Anderson95dad832008-10-07 20:22:28 +0000188 if (StrongPHIElim)
189 AU.addRequiredID(StrongPHIEliminationID);
David Greene2c17c4d2007-09-06 16:18:45 +0000190 // Make sure PassManager knows which analyses to make available
191 // to coalescing and which analyses coalescing invalidates.
192 AU.addRequiredTransitive<RegisterCoalescer>();
Lang Hamesa937f222009-12-14 06:49:42 +0000193 AU.addRequired<CalculateSpillWeights>();
Evan Chengf5cd4f02008-10-23 20:43:13 +0000194 if (PreSplitIntervals)
195 AU.addRequiredID(PreAllocSplittingID);
Evan Cheng3f32d652008-06-04 09:18:41 +0000196 AU.addRequired<LiveStacks>();
197 AU.addPreserved<LiveStacks>();
Evan Cheng22f07ff2007-12-11 02:09:15 +0000198 AU.addRequired<MachineLoopInfo>();
Bill Wendling67d65bb2008-01-04 20:54:55 +0000199 AU.addPreserved<MachineLoopInfo>();
Owen Anderson49c8aa02009-03-13 05:55:11 +0000200 AU.addRequired<VirtRegMap>();
201 AU.addPreserved<VirtRegMap>();
Bill Wendling67d65bb2008-01-04 20:54:55 +0000202 AU.addPreservedID(MachineDominatorsID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000203 MachineFunctionPass::getAnalysisUsage(AU);
204 }
205
206 /// runOnMachineFunction - register allocate the whole function
207 bool runOnMachineFunction(MachineFunction&);
208
David Greene7cfd3362009-11-19 15:55:49 +0000209 // Determine if we skip this register due to its being recently used.
210 bool isRecentlyUsed(unsigned reg) const {
211 return std::find(RecentRegs.begin(), RecentRegs.end(), reg) !=
212 RecentRegs.end();
213 }
214
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000215 private:
216 /// linearScan - the linear scan algorithm
217 void linearScan();
218
Chris Lattnercbb56252004-11-18 02:42:27 +0000219 /// initIntervalSets - initialize the interval sets.
220 ///
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000221 void initIntervalSets();
222
Chris Lattnercbb56252004-11-18 02:42:27 +0000223 /// processActiveIntervals - expire old intervals and move non-overlapping
224 /// ones to the inactive list.
Lang Hames233a60e2009-11-03 23:52:08 +0000225 void processActiveIntervals(SlotIndex CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000226
Chris Lattnercbb56252004-11-18 02:42:27 +0000227 /// processInactiveIntervals - expire old intervals and move overlapping
228 /// ones to the active list.
Lang Hames233a60e2009-11-03 23:52:08 +0000229 void processInactiveIntervals(SlotIndex CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000230
Evan Cheng206d1852009-04-20 08:01:12 +0000231 /// hasNextReloadInterval - Return the next liveinterval that's being
232 /// defined by a reload from the same SS as the specified one.
233 LiveInterval *hasNextReloadInterval(LiveInterval *cur);
234
235 /// DowngradeRegister - Downgrade a register for allocation.
236 void DowngradeRegister(LiveInterval *li, unsigned Reg);
237
238 /// UpgradeRegister - Upgrade a register for allocation.
239 void UpgradeRegister(unsigned Reg);
240
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000241 /// assignRegOrStackSlotAtInterval - assign a register if one
242 /// is available, or spill.
243 void assignRegOrStackSlotAtInterval(LiveInterval* cur);
244
Evan Cheng5d088fe2009-03-23 22:57:19 +0000245 void updateSpillWeights(std::vector<float> &Weights,
246 unsigned reg, float weight,
247 const TargetRegisterClass *RC);
248
Evan Cheng3e172252008-06-20 21:45:16 +0000249 /// findIntervalsToSpill - Determine the intervals to spill for the
250 /// specified interval. It's passed the physical registers whose spill
251 /// weight is the lowest among all the registers whose live intervals
252 /// conflict with the interval.
253 void findIntervalsToSpill(LiveInterval *cur,
254 std::vector<std::pair<unsigned,float> > &Candidates,
255 unsigned NumCands,
256 SmallVector<LiveInterval*, 8> &SpillIntervals);
257
Evan Chengc92da382007-11-03 07:20:12 +0000258 /// attemptTrivialCoalescing - If a simple interval is defined by a copy,
Jim Grosbach977fa342010-07-27 18:36:27 +0000259 /// try to allocate the definition to the same register as the source,
260 /// if the register is not defined during the life time of the interval.
261 /// This eliminates a copy, and is used to coalesce copies which were not
Evan Chengc92da382007-11-03 07:20:12 +0000262 /// coalesced away before allocation either due to dest and src being in
263 /// different register classes or because the coalescer was overly
264 /// conservative.
265 unsigned attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg);
266
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000267 ///
Evan Cheng5b16cd22009-05-01 01:03:49 +0000268 /// Register usage / availability tracking helpers.
269 ///
270
271 void initRegUses() {
272 regUse_.resize(tri_->getNumRegs(), 0);
273 regUseBackUp_.resize(tri_->getNumRegs(), 0);
274 }
275
276 void finalizeRegUses() {
Evan Chengc781a242009-05-03 18:32:42 +0000277#ifndef NDEBUG
278 // Verify all the registers are "freed".
279 bool Error = false;
280 for (unsigned i = 0, e = tri_->getNumRegs(); i != e; ++i) {
281 if (regUse_[i] != 0) {
David Greene37277762010-01-05 01:25:20 +0000282 dbgs() << tri_->getName(i) << " is still in use!\n";
Evan Chengc781a242009-05-03 18:32:42 +0000283 Error = true;
284 }
285 }
286 if (Error)
Torok Edwinc23197a2009-07-14 16:55:14 +0000287 llvm_unreachable(0);
Evan Chengc781a242009-05-03 18:32:42 +0000288#endif
Evan Cheng5b16cd22009-05-01 01:03:49 +0000289 regUse_.clear();
290 regUseBackUp_.clear();
291 }
292
293 void addRegUse(unsigned physReg) {
294 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
295 "should be physical register!");
296 ++regUse_[physReg];
297 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as)
298 ++regUse_[*as];
299 }
300
301 void delRegUse(unsigned physReg) {
302 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
303 "should be physical register!");
304 assert(regUse_[physReg] != 0);
305 --regUse_[physReg];
306 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as) {
307 assert(regUse_[*as] != 0);
308 --regUse_[*as];
309 }
310 }
311
312 bool isRegAvail(unsigned physReg) const {
313 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
314 "should be physical register!");
315 return regUse_[physReg] == 0;
316 }
317
318 void backUpRegUses() {
319 regUseBackUp_ = regUse_;
320 }
321
322 void restoreRegUses() {
323 regUse_ = regUseBackUp_;
324 }
325
326 ///
327 /// Register handling helpers.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000328 ///
329
Chris Lattnercbb56252004-11-18 02:42:27 +0000330 /// getFreePhysReg - return a free physical register for this virtual
331 /// register interval if we have one, otherwise return 0.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000332 unsigned getFreePhysReg(LiveInterval* cur);
Evan Cheng358dec52009-06-15 08:28:29 +0000333 unsigned getFreePhysReg(LiveInterval* cur,
334 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +0000335 unsigned MaxInactiveCount,
336 SmallVector<unsigned, 256> &inactiveCounts,
337 bool SkipDGRegs);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000338
Jim Grosbach5a4cbea2010-09-01 21:34:41 +0000339 /// getFirstNonReservedPhysReg - return the first non-reserved physical
340 /// register in the register class.
341 unsigned getFirstNonReservedPhysReg(const TargetRegisterClass *RC) {
342 TargetRegisterClass::iterator aoe = RC->allocation_order_end(*mf_);
343 TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_);
344 while (i != aoe && reservedRegs_.test(*i))
345 ++i;
346 assert(i != aoe && "All registers reserved?!");
347 return *i;
348 }
349
Chris Lattnerb9805782005-08-23 22:27:31 +0000350 void ComputeRelatedRegClasses();
351
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000352 template <typename ItTy>
353 void printIntervals(const char* const str, ItTy i, ItTy e) const {
Bill Wendlingc3115a02009-08-22 20:30:53 +0000354 DEBUG({
355 if (str)
David Greene37277762010-01-05 01:25:20 +0000356 dbgs() << str << " intervals:\n";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000357
358 for (; i != e; ++i) {
David Greene37277762010-01-05 01:25:20 +0000359 dbgs() << "\t" << *i->first << " -> ";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000360
361 unsigned reg = i->first->reg;
362 if (TargetRegisterInfo::isVirtualRegister(reg))
363 reg = vrm_->getPhys(reg);
364
David Greene37277762010-01-05 01:25:20 +0000365 dbgs() << tri_->getName(reg) << '\n';
Bill Wendlingc3115a02009-08-22 20:30:53 +0000366 }
367 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000368 }
369 };
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000370 char RALinScan::ID = 0;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000371}
372
Owen Anderson2ab36d32010-10-12 19:48:12 +0000373INITIALIZE_PASS_BEGIN(RALinScan, "linearscan-regalloc",
374 "Linear Scan Register Allocator", false, false)
375INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
376INITIALIZE_PASS_DEPENDENCY(StrongPHIElimination)
377INITIALIZE_PASS_DEPENDENCY(CalculateSpillWeights)
378INITIALIZE_PASS_DEPENDENCY(PreAllocSplitting)
379INITIALIZE_PASS_DEPENDENCY(LiveStacks)
380INITIALIZE_PASS_DEPENDENCY(MachineLoopInfo)
381INITIALIZE_PASS_DEPENDENCY(VirtRegMap)
382INITIALIZE_AG_DEPENDENCY(RegisterCoalescer)
383INITIALIZE_PASS_END(RALinScan, "linearscan-regalloc",
Owen Andersonce665bd2010-10-07 22:25:06 +0000384 "Linear Scan Register Allocator", false, false)
Evan Cheng3f32d652008-06-04 09:18:41 +0000385
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000386void RALinScan::ComputeRelatedRegClasses() {
Chris Lattnerb9805782005-08-23 22:27:31 +0000387 // First pass, add all reg classes to the union, and determine at least one
388 // reg class that each register is in.
389 bool HasAliases = false;
Evan Cheng206d1852009-04-20 08:01:12 +0000390 for (TargetRegisterInfo::regclass_iterator RCI = tri_->regclass_begin(),
391 E = tri_->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerb9805782005-08-23 22:27:31 +0000392 RelatedRegClasses.insert(*RCI);
393 for (TargetRegisterClass::iterator I = (*RCI)->begin(), E = (*RCI)->end();
394 I != E; ++I) {
Evan Cheng206d1852009-04-20 08:01:12 +0000395 HasAliases = HasAliases || *tri_->getAliasSet(*I) != 0;
Jim Grosbach662fb772010-09-01 21:48:06 +0000396
Chris Lattnerb9805782005-08-23 22:27:31 +0000397 const TargetRegisterClass *&PRC = OneClassForEachPhysReg[*I];
398 if (PRC) {
399 // Already processed this register. Just make sure we know that
400 // multiple register classes share a register.
401 RelatedRegClasses.unionSets(PRC, *RCI);
402 } else {
403 PRC = *RCI;
404 }
405 }
406 }
Jim Grosbach662fb772010-09-01 21:48:06 +0000407
Chris Lattnerb9805782005-08-23 22:27:31 +0000408 // Second pass, now that we know conservatively what register classes each reg
409 // belongs to, add info about aliases. We don't need to do this for targets
410 // without register aliases.
411 if (HasAliases)
Owen Anderson97382162008-08-13 23:36:23 +0000412 for (DenseMap<unsigned, const TargetRegisterClass*>::iterator
Chris Lattnerb9805782005-08-23 22:27:31 +0000413 I = OneClassForEachPhysReg.begin(), E = OneClassForEachPhysReg.end();
414 I != E; ++I)
Evan Cheng206d1852009-04-20 08:01:12 +0000415 for (const unsigned *AS = tri_->getAliasSet(I->first); *AS; ++AS)
Chris Lattnerb9805782005-08-23 22:27:31 +0000416 RelatedRegClasses.unionSets(I->second, OneClassForEachPhysReg[*AS]);
417}
418
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000419/// attemptTrivialCoalescing - If a simple interval is defined by a copy, try
420/// allocate the definition the same register as the source register if the
421/// register is not defined during live time of the interval. If the interval is
422/// killed by a copy, try to use the destination register. This eliminates a
423/// copy. This is used to coalesce copies which were not coalesced away before
424/// allocation either due to dest and src being in different register classes or
425/// because the coalescer was overly conservative.
Evan Chengc92da382007-11-03 07:20:12 +0000426unsigned RALinScan::attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000427 unsigned Preference = vrm_->getRegAllocPref(cur.reg);
428 if ((Preference && Preference == Reg) || !cur.containsOneValue())
Evan Chengc92da382007-11-03 07:20:12 +0000429 return Reg;
430
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000431 // We cannot handle complicated live ranges. Simple linear stuff only.
432 if (cur.ranges.size() != 1)
Evan Chengc92da382007-11-03 07:20:12 +0000433 return Reg;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000434
435 const LiveRange &range = cur.ranges.front();
436
437 VNInfo *vni = range.valno;
438 if (vni->isUnused())
Bill Wendlingdc492e02009-12-05 07:30:23 +0000439 return Reg;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000440
441 unsigned CandReg;
442 {
443 MachineInstr *CopyMI;
Lang Hames6e2968c2010-09-25 12:04:16 +0000444 if ((CopyMI = li_->getInstructionFromIndex(vni->def)) && CopyMI->isCopy())
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000445 // Defined by a copy, try to extend SrcReg forward
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000446 CandReg = CopyMI->getOperand(1).getReg();
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000447 else if (TrivCoalesceEnds &&
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000448 (CopyMI = li_->getInstructionFromIndex(range.end.getBaseIndex())) &&
449 CopyMI->isCopy() && cur.reg == CopyMI->getOperand(1).getReg())
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000450 // Only used by a copy, try to extend DstReg backwards
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000451 CandReg = CopyMI->getOperand(0).getReg();
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000452 else
Evan Chengc92da382007-11-03 07:20:12 +0000453 return Reg;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +0000454 }
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000455
456 if (TargetRegisterInfo::isVirtualRegister(CandReg)) {
457 if (!vrm_->isAssignedReg(CandReg))
458 return Reg;
459 CandReg = vrm_->getPhys(CandReg);
460 }
461 if (Reg == CandReg)
Evan Chengc92da382007-11-03 07:20:12 +0000462 return Reg;
463
Evan Cheng841ee1a2008-09-18 22:38:47 +0000464 const TargetRegisterClass *RC = mri_->getRegClass(cur.reg);
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000465 if (!RC->contains(CandReg))
466 return Reg;
467
468 if (li_->conflictsWithPhysReg(cur, *vrm_, CandReg))
Evan Chengc92da382007-11-03 07:20:12 +0000469 return Reg;
470
Bill Wendlingdc492e02009-12-05 07:30:23 +0000471 // Try to coalesce.
David Greene37277762010-01-05 01:25:20 +0000472 DEBUG(dbgs() << "Coalescing: " << cur << " -> " << tri_->getName(CandReg)
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000473 << '\n');
474 vrm_->clearVirt(cur.reg);
475 vrm_->assignVirt2Phys(cur.reg, CandReg);
Bill Wendlingdc492e02009-12-05 07:30:23 +0000476
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000477 ++NumCoalesce;
478 return CandReg;
Evan Chengc92da382007-11-03 07:20:12 +0000479}
480
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000481bool RALinScan::runOnMachineFunction(MachineFunction &fn) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000482 mf_ = &fn;
Evan Cheng3e172252008-06-20 21:45:16 +0000483 mri_ = &fn.getRegInfo();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000484 tm_ = &fn.getTarget();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000485 tri_ = tm_->getRegisterInfo();
Evan Chengc92da382007-11-03 07:20:12 +0000486 tii_ = tm_->getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000487 allocatableRegs_ = tri_->getAllocatableSet(fn);
Jim Grosbach067a6482010-09-01 21:04:27 +0000488 reservedRegs_ = tri_->getReservedRegs(fn);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000489 li_ = &getAnalysis<LiveIntervals>();
Evan Cheng3f32d652008-06-04 09:18:41 +0000490 ls_ = &getAnalysis<LiveStacks>();
Evan Cheng22f07ff2007-12-11 02:09:15 +0000491 loopInfo = &getAnalysis<MachineLoopInfo>();
Chris Lattnerf348e3a2004-11-18 04:33:31 +0000492
David Greene2c17c4d2007-09-06 16:18:45 +0000493 // We don't run the coalescer here because we have no reason to
494 // interact with it. If the coalescer requires interaction, it
495 // won't do anything. If it doesn't require interaction, we assume
496 // it was run as a separate pass.
497
Chris Lattnerb9805782005-08-23 22:27:31 +0000498 // If this is the first function compiled, compute the related reg classes.
499 if (RelatedRegClasses.empty())
500 ComputeRelatedRegClasses();
Evan Cheng5b16cd22009-05-01 01:03:49 +0000501
502 // Also resize register usage trackers.
503 initRegUses();
504
Owen Anderson49c8aa02009-03-13 05:55:11 +0000505 vrm_ = &getAnalysis<VirtRegMap>();
Lang Hames87e3bca2009-05-06 02:36:21 +0000506 if (!rewriter_.get()) rewriter_.reset(createVirtRegRewriter());
Jim Grosbach662fb772010-09-01 21:48:06 +0000507
Jakob Stoklund Olesenf2c6e362010-07-20 23:50:15 +0000508 spiller_.reset(createSpiller(*this, *mf_, *vrm_));
Jim Grosbach662fb772010-09-01 21:48:06 +0000509
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000510 initIntervalSets();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000511
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000512 linearScan();
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000513
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000514 // Rewrite spill code and update the PhysRegsUsed set.
Lang Hames87e3bca2009-05-06 02:36:21 +0000515 rewriter_->runOnMachineFunction(*mf_, *vrm_, li_);
Chris Lattnercbb56252004-11-18 02:42:27 +0000516
Dan Gohman51cd9d62008-06-23 23:51:16 +0000517 assert(unhandled_.empty() && "Unhandled live intervals remain!");
Evan Cheng5b16cd22009-05-01 01:03:49 +0000518
519 finalizeRegUses();
520
Chris Lattnercbb56252004-11-18 02:42:27 +0000521 fixed_.clear();
522 active_.clear();
523 inactive_.clear();
524 handled_.clear();
Evan Cheng206d1852009-04-20 08:01:12 +0000525 NextReloadMap.clear();
526 DowngradedRegs.clear();
527 DowngradeMap.clear();
Lang Hamesf41538d2009-06-02 16:53:25 +0000528 spiller_.reset(0);
Chris Lattnercbb56252004-11-18 02:42:27 +0000529
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000530 return true;
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000531}
532
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000533/// initIntervalSets - initialize the interval sets.
534///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000535void RALinScan::initIntervalSets()
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000536{
537 assert(unhandled_.empty() && fixed_.empty() &&
538 active_.empty() && inactive_.empty() &&
539 "interval sets should be empty on initialization");
540
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000541 handled_.reserve(li_->getNumIntervals());
542
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000543 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000544 if (TargetRegisterInfo::isPhysicalRegister(i->second->reg)) {
Lang Hames233a60e2009-11-03 23:52:08 +0000545 if (!i->second->empty()) {
546 mri_->setPhysRegUsed(i->second->reg);
547 fixed_.push_back(std::make_pair(i->second, i->second->begin()));
548 }
549 } else {
550 if (i->second->empty()) {
551 assignRegOrStackSlotAtInterval(i->second);
552 }
553 else
554 unhandled_.push(i->second);
555 }
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000556 }
557}
558
Bill Wendlingc3115a02009-08-22 20:30:53 +0000559void RALinScan::linearScan() {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000560 // linear scan algorithm
Bill Wendlingc3115a02009-08-22 20:30:53 +0000561 DEBUG({
David Greene37277762010-01-05 01:25:20 +0000562 dbgs() << "********** LINEAR SCAN **********\n"
Jim Grosbach662fb772010-09-01 21:48:06 +0000563 << "********** Function: "
Bill Wendlingc3115a02009-08-22 20:30:53 +0000564 << mf_->getFunction()->getName() << '\n';
565 printIntervals("fixed", fixed_.begin(), fixed_.end());
566 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000567
568 while (!unhandled_.empty()) {
569 // pick the interval with the earliest start point
570 LiveInterval* cur = unhandled_.top();
571 unhandled_.pop();
Evan Cheng11923cc2007-10-16 21:09:14 +0000572 ++NumIters;
David Greene37277762010-01-05 01:25:20 +0000573 DEBUG(dbgs() << "\n*** CURRENT ***: " << *cur << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000574
Lang Hames233a60e2009-11-03 23:52:08 +0000575 assert(!cur->empty() && "Empty interval in unhandled set.");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000576
Lang Hames233a60e2009-11-03 23:52:08 +0000577 processActiveIntervals(cur->beginIndex());
578 processInactiveIntervals(cur->beginIndex());
579
580 assert(TargetRegisterInfo::isVirtualRegister(cur->reg) &&
581 "Can only allocate virtual registers!");
Misha Brukmanedf128a2005-04-21 22:36:52 +0000582
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000583 // Allocating a virtual register. try to find a free
584 // physical register or spill an interval (possibly this one) in order to
585 // assign it one.
586 assignRegOrStackSlotAtInterval(cur);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000587
Bill Wendlingc3115a02009-08-22 20:30:53 +0000588 DEBUG({
589 printIntervals("active", active_.begin(), active_.end());
590 printIntervals("inactive", inactive_.begin(), inactive_.end());
591 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000592 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000593
Evan Cheng5b16cd22009-05-01 01:03:49 +0000594 // Expire any remaining active intervals
Evan Cheng11923cc2007-10-16 21:09:14 +0000595 while (!active_.empty()) {
596 IntervalPtr &IP = active_.back();
597 unsigned reg = IP.first->reg;
David Greene37277762010-01-05 01:25:20 +0000598 DEBUG(dbgs() << "\tinterval " << *IP.first << " expired\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000599 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000600 "Can only allocate virtual registers!");
601 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000602 delRegUse(reg);
Evan Cheng11923cc2007-10-16 21:09:14 +0000603 active_.pop_back();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000604 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000605
Evan Cheng5b16cd22009-05-01 01:03:49 +0000606 // Expire any remaining inactive intervals
Bill Wendlingc3115a02009-08-22 20:30:53 +0000607 DEBUG({
608 for (IntervalPtrs::reverse_iterator
609 i = inactive_.rbegin(); i != inactive_.rend(); ++i)
David Greene37277762010-01-05 01:25:20 +0000610 dbgs() << "\tinterval " << *i->first << " expired\n";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000611 });
Evan Cheng11923cc2007-10-16 21:09:14 +0000612 inactive_.clear();
Alkis Evlogimenosb7be1152004-01-13 20:42:08 +0000613
Evan Cheng81a03822007-11-17 00:40:40 +0000614 // Add live-ins to every BB except for entry. Also perform trivial coalescing.
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000615 MachineFunction::iterator EntryMBB = mf_->begin();
Evan Chenga5bfc972007-10-17 06:53:44 +0000616 SmallVector<MachineBasicBlock*, 8> LiveInMBBs;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000617 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000618 LiveInterval &cur = *i->second;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000619 unsigned Reg = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000620 bool isPhys = TargetRegisterInfo::isPhysicalRegister(cur.reg);
Evan Cheng81a03822007-11-17 00:40:40 +0000621 if (isPhys)
Owen Anderson03857b22008-08-13 21:49:13 +0000622 Reg = cur.reg;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000623 else if (vrm_->isAssignedReg(cur.reg))
Evan Chengc92da382007-11-03 07:20:12 +0000624 Reg = attemptTrivialCoalescing(cur, vrm_->getPhys(cur.reg));
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000625 if (!Reg)
626 continue;
Evan Cheng81a03822007-11-17 00:40:40 +0000627 // Ignore splited live intervals.
628 if (!isPhys && vrm_->getPreSplitReg(cur.reg))
629 continue;
Evan Cheng550aacb2009-06-04 20:28:22 +0000630
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000631 for (LiveInterval::Ranges::const_iterator I = cur.begin(), E = cur.end();
632 I != E; ++I) {
633 const LiveRange &LR = *I;
Evan Chengd0e32c52008-10-29 05:06:14 +0000634 if (li_->findLiveInMBBs(LR.start, LR.end, LiveInMBBs)) {
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000635 for (unsigned i = 0, e = LiveInMBBs.size(); i != e; ++i)
Evan Cheng073e7e52009-06-04 20:53:36 +0000636 if (LiveInMBBs[i] != EntryMBB) {
637 assert(TargetRegisterInfo::isPhysicalRegister(Reg) &&
638 "Adding a virtual register to livein set?");
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000639 LiveInMBBs[i]->addLiveIn(Reg);
Evan Cheng073e7e52009-06-04 20:53:36 +0000640 }
Evan Chenga5bfc972007-10-17 06:53:44 +0000641 LiveInMBBs.clear();
Evan Cheng9fc508f2007-02-16 09:05:02 +0000642 }
643 }
644 }
645
David Greene37277762010-01-05 01:25:20 +0000646 DEBUG(dbgs() << *vrm_);
Evan Chengc781a242009-05-03 18:32:42 +0000647
648 // Look for physical registers that end up not being allocated even though
649 // register allocator had to spill other registers in its register class.
650 if (ls_->getNumIntervals() == 0)
651 return;
Evan Cheng90f95f82009-06-14 20:22:55 +0000652 if (!vrm_->FindUnusedRegisters(li_))
Evan Chengc781a242009-05-03 18:32:42 +0000653 return;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000654}
655
Chris Lattnercbb56252004-11-18 02:42:27 +0000656/// processActiveIntervals - expire old intervals and move non-overlapping ones
657/// to the inactive list.
Lang Hames233a60e2009-11-03 23:52:08 +0000658void RALinScan::processActiveIntervals(SlotIndex CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000659{
David Greene37277762010-01-05 01:25:20 +0000660 DEBUG(dbgs() << "\tprocessing active intervals:\n");
Chris Lattner23b71c12004-11-18 01:29:39 +0000661
Chris Lattnercbb56252004-11-18 02:42:27 +0000662 for (unsigned i = 0, e = active_.size(); i != e; ++i) {
663 LiveInterval *Interval = active_[i].first;
664 LiveInterval::iterator IntervalPos = active_[i].second;
665 unsigned reg = Interval->reg;
Alkis Evlogimenosed543732004-09-01 22:52:29 +0000666
Chris Lattnercbb56252004-11-18 02:42:27 +0000667 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
668
669 if (IntervalPos == Interval->end()) { // Remove expired intervals.
David Greene37277762010-01-05 01:25:20 +0000670 DEBUG(dbgs() << "\t\tinterval " << *Interval << " expired\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000671 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000672 "Can only allocate virtual registers!");
673 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000674 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000675
676 // Pop off the end of the list.
677 active_[i] = active_.back();
678 active_.pop_back();
679 --i; --e;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000680
Chris Lattnercbb56252004-11-18 02:42:27 +0000681 } else if (IntervalPos->start > CurPoint) {
682 // Move inactive intervals to inactive list.
David Greene37277762010-01-05 01:25:20 +0000683 DEBUG(dbgs() << "\t\tinterval " << *Interval << " inactive\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000684 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000685 "Can only allocate virtual registers!");
686 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000687 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000688 // add to inactive.
689 inactive_.push_back(std::make_pair(Interval, IntervalPos));
690
691 // Pop off the end of the list.
692 active_[i] = active_.back();
693 active_.pop_back();
694 --i; --e;
695 } else {
696 // Otherwise, just update the iterator position.
697 active_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000698 }
699 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000700}
701
Chris Lattnercbb56252004-11-18 02:42:27 +0000702/// processInactiveIntervals - expire old intervals and move overlapping
703/// ones to the active list.
Lang Hames233a60e2009-11-03 23:52:08 +0000704void RALinScan::processInactiveIntervals(SlotIndex CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000705{
David Greene37277762010-01-05 01:25:20 +0000706 DEBUG(dbgs() << "\tprocessing inactive intervals:\n");
Chris Lattner365b95f2004-11-18 04:13:02 +0000707
Chris Lattnercbb56252004-11-18 02:42:27 +0000708 for (unsigned i = 0, e = inactive_.size(); i != e; ++i) {
709 LiveInterval *Interval = inactive_[i].first;
710 LiveInterval::iterator IntervalPos = inactive_[i].second;
711 unsigned reg = Interval->reg;
Chris Lattner23b71c12004-11-18 01:29:39 +0000712
Chris Lattnercbb56252004-11-18 02:42:27 +0000713 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000714
Chris Lattnercbb56252004-11-18 02:42:27 +0000715 if (IntervalPos == Interval->end()) { // remove expired intervals.
David Greene37277762010-01-05 01:25:20 +0000716 DEBUG(dbgs() << "\t\tinterval " << *Interval << " expired\n");
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000717
Chris Lattnercbb56252004-11-18 02:42:27 +0000718 // Pop off the end of the list.
719 inactive_[i] = inactive_.back();
720 inactive_.pop_back();
721 --i; --e;
722 } else if (IntervalPos->start <= CurPoint) {
723 // move re-activated intervals in active list
David Greene37277762010-01-05 01:25:20 +0000724 DEBUG(dbgs() << "\t\tinterval " << *Interval << " active\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000725 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000726 "Can only allocate virtual registers!");
727 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000728 addRegUse(reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000729 // add to active
Chris Lattnercbb56252004-11-18 02:42:27 +0000730 active_.push_back(std::make_pair(Interval, IntervalPos));
731
732 // Pop off the end of the list.
733 inactive_[i] = inactive_.back();
734 inactive_.pop_back();
735 --i; --e;
736 } else {
737 // Otherwise, just update the iterator position.
738 inactive_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000739 }
740 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000741}
742
Chris Lattnercbb56252004-11-18 02:42:27 +0000743/// updateSpillWeights - updates the spill weights of the specifed physical
744/// register and its weight.
Evan Cheng5d088fe2009-03-23 22:57:19 +0000745void RALinScan::updateSpillWeights(std::vector<float> &Weights,
746 unsigned reg, float weight,
747 const TargetRegisterClass *RC) {
748 SmallSet<unsigned, 4> Processed;
749 SmallSet<unsigned, 4> SuperAdded;
750 SmallVector<unsigned, 4> Supers;
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000751 Weights[reg] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000752 Processed.insert(reg);
753 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as) {
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000754 Weights[*as] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000755 Processed.insert(*as);
756 if (tri_->isSubRegister(*as, reg) &&
757 SuperAdded.insert(*as) &&
758 RC->contains(*as)) {
759 Supers.push_back(*as);
760 }
761 }
762
763 // If the alias is a super-register, and the super-register is in the
764 // register class we are trying to allocate. Then add the weight to all
765 // sub-registers of the super-register even if they are not aliases.
766 // e.g. allocating for GR32, bh is not used, updating bl spill weight.
767 // bl should get the same spill weight otherwise it will be choosen
768 // as a spill candidate since spilling bh doesn't make ebx available.
769 for (unsigned i = 0, e = Supers.size(); i != e; ++i) {
Evan Chengc781a242009-05-03 18:32:42 +0000770 for (const unsigned *sr = tri_->getSubRegisters(Supers[i]); *sr; ++sr)
771 if (!Processed.count(*sr))
772 Weights[*sr] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000773 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000774}
775
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000776static
777RALinScan::IntervalPtrs::iterator
778FindIntervalInVector(RALinScan::IntervalPtrs &IP, LiveInterval *LI) {
779 for (RALinScan::IntervalPtrs::iterator I = IP.begin(), E = IP.end();
780 I != E; ++I)
Chris Lattnercbb56252004-11-18 02:42:27 +0000781 if (I->first == LI) return I;
782 return IP.end();
783}
784
Jim Grosbach662fb772010-09-01 21:48:06 +0000785static void RevertVectorIteratorsTo(RALinScan::IntervalPtrs &V,
786 SlotIndex Point){
Chris Lattner19828d42004-11-18 03:49:30 +0000787 for (unsigned i = 0, e = V.size(); i != e; ++i) {
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000788 RALinScan::IntervalPtr &IP = V[i];
Chris Lattner19828d42004-11-18 03:49:30 +0000789 LiveInterval::iterator I = std::upper_bound(IP.first->begin(),
790 IP.second, Point);
791 if (I != IP.first->begin()) --I;
792 IP.second = I;
793 }
794}
Chris Lattnercbb56252004-11-18 02:42:27 +0000795
Evan Cheng3f32d652008-06-04 09:18:41 +0000796/// addStackInterval - Create a LiveInterval for stack if the specified live
797/// interval has been spilled.
798static void addStackInterval(LiveInterval *cur, LiveStacks *ls_,
Evan Chengc781a242009-05-03 18:32:42 +0000799 LiveIntervals *li_,
800 MachineRegisterInfo* mri_, VirtRegMap &vrm_) {
Evan Cheng3f32d652008-06-04 09:18:41 +0000801 int SS = vrm_.getStackSlot(cur->reg);
802 if (SS == VirtRegMap::NO_STACK_SLOT)
803 return;
Evan Chengc781a242009-05-03 18:32:42 +0000804
805 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
806 LiveInterval &SI = ls_->getOrCreateInterval(SS, RC);
Evan Cheng9c3c2212008-06-06 07:54:39 +0000807
Evan Cheng3f32d652008-06-04 09:18:41 +0000808 VNInfo *VNI;
Evan Cheng54898932008-10-29 08:39:34 +0000809 if (SI.hasAtLeastOneValue())
Evan Cheng3f32d652008-06-04 09:18:41 +0000810 VNI = SI.getValNumInfo(0);
811 else
Lang Hames6e2968c2010-09-25 12:04:16 +0000812 VNI = SI.getNextValue(SlotIndex(), 0,
Lang Hames86511252009-09-04 20:41:11 +0000813 ls_->getVNInfoAllocator());
Evan Cheng3f32d652008-06-04 09:18:41 +0000814
815 LiveInterval &RI = li_->getInterval(cur->reg);
816 // FIXME: This may be overly conservative.
817 SI.MergeRangesInAsValue(RI, VNI);
Evan Cheng3f32d652008-06-04 09:18:41 +0000818}
819
Evan Cheng3e172252008-06-20 21:45:16 +0000820/// getConflictWeight - Return the number of conflicts between cur
821/// live interval and defs and uses of Reg weighted by loop depthes.
Evan Chengc781a242009-05-03 18:32:42 +0000822static
823float getConflictWeight(LiveInterval *cur, unsigned Reg, LiveIntervals *li_,
824 MachineRegisterInfo *mri_,
Jakob Stoklund Olesen9529a1c2010-07-19 18:41:20 +0000825 MachineLoopInfo *loopInfo) {
Evan Cheng3e172252008-06-20 21:45:16 +0000826 float Conflicts = 0;
827 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(Reg),
828 E = mri_->reg_end(); I != E; ++I) {
829 MachineInstr *MI = &*I;
830 if (cur->liveAt(li_->getInstructionIndex(MI))) {
831 unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent());
Chris Lattner87565c12010-05-15 17:10:24 +0000832 Conflicts += std::pow(10.0f, (float)loopDepth);
Evan Cheng3e172252008-06-20 21:45:16 +0000833 }
834 }
835 return Conflicts;
836}
837
838/// findIntervalsToSpill - Determine the intervals to spill for the
839/// specified interval. It's passed the physical registers whose spill
840/// weight is the lowest among all the registers whose live intervals
841/// conflict with the interval.
842void RALinScan::findIntervalsToSpill(LiveInterval *cur,
843 std::vector<std::pair<unsigned,float> > &Candidates,
844 unsigned NumCands,
845 SmallVector<LiveInterval*, 8> &SpillIntervals) {
846 // We have figured out the *best* register to spill. But there are other
847 // registers that are pretty good as well (spill weight within 3%). Spill
848 // the one that has fewest defs and uses that conflict with cur.
849 float Conflicts[3] = { 0.0f, 0.0f, 0.0f };
850 SmallVector<LiveInterval*, 8> SLIs[3];
851
Bill Wendlingc3115a02009-08-22 20:30:53 +0000852 DEBUG({
David Greene37277762010-01-05 01:25:20 +0000853 dbgs() << "\tConsidering " << NumCands << " candidates: ";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000854 for (unsigned i = 0; i != NumCands; ++i)
David Greene37277762010-01-05 01:25:20 +0000855 dbgs() << tri_->getName(Candidates[i].first) << " ";
856 dbgs() << "\n";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000857 });
Jim Grosbach662fb772010-09-01 21:48:06 +0000858
Evan Cheng3e172252008-06-20 21:45:16 +0000859 // Calculate the number of conflicts of each candidate.
860 for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) {
861 unsigned Reg = i->first->reg;
862 unsigned PhysReg = vrm_->getPhys(Reg);
863 if (!cur->overlapsFrom(*i->first, i->second))
864 continue;
865 for (unsigned j = 0; j < NumCands; ++j) {
866 unsigned Candidate = Candidates[j].first;
867 if (tri_->regsOverlap(PhysReg, Candidate)) {
868 if (NumCands > 1)
869 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
870 SLIs[j].push_back(i->first);
871 }
872 }
873 }
874
875 for (IntervalPtrs::iterator i = inactive_.begin(); i != inactive_.end(); ++i){
876 unsigned Reg = i->first->reg;
877 unsigned PhysReg = vrm_->getPhys(Reg);
878 if (!cur->overlapsFrom(*i->first, i->second-1))
879 continue;
880 for (unsigned j = 0; j < NumCands; ++j) {
881 unsigned Candidate = Candidates[j].first;
882 if (tri_->regsOverlap(PhysReg, Candidate)) {
883 if (NumCands > 1)
884 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
885 SLIs[j].push_back(i->first);
886 }
887 }
888 }
889
890 // Which is the best candidate?
891 unsigned BestCandidate = 0;
892 float MinConflicts = Conflicts[0];
893 for (unsigned i = 1; i != NumCands; ++i) {
894 if (Conflicts[i] < MinConflicts) {
895 BestCandidate = i;
896 MinConflicts = Conflicts[i];
897 }
898 }
899
900 std::copy(SLIs[BestCandidate].begin(), SLIs[BestCandidate].end(),
901 std::back_inserter(SpillIntervals));
902}
903
904namespace {
905 struct WeightCompare {
David Greene7cfd3362009-11-19 15:55:49 +0000906 private:
907 const RALinScan &Allocator;
908
909 public:
Douglas Gregorcabdd742009-12-19 07:05:23 +0000910 WeightCompare(const RALinScan &Alloc) : Allocator(Alloc) {}
David Greene7cfd3362009-11-19 15:55:49 +0000911
Evan Cheng3e172252008-06-20 21:45:16 +0000912 typedef std::pair<unsigned, float> RegWeightPair;
913 bool operator()(const RegWeightPair &LHS, const RegWeightPair &RHS) const {
David Greene7cfd3362009-11-19 15:55:49 +0000914 return LHS.second < RHS.second && !Allocator.isRecentlyUsed(LHS.first);
Evan Cheng3e172252008-06-20 21:45:16 +0000915 }
916 };
917}
918
919static bool weightsAreClose(float w1, float w2) {
920 if (!NewHeuristic)
921 return false;
922
923 float diff = w1 - w2;
924 if (diff <= 0.02f) // Within 0.02f
925 return true;
926 return (diff / w2) <= 0.05f; // Within 5%.
927}
928
Evan Cheng206d1852009-04-20 08:01:12 +0000929LiveInterval *RALinScan::hasNextReloadInterval(LiveInterval *cur) {
930 DenseMap<unsigned, unsigned>::iterator I = NextReloadMap.find(cur->reg);
931 if (I == NextReloadMap.end())
932 return 0;
933 return &li_->getInterval(I->second);
934}
935
936void RALinScan::DowngradeRegister(LiveInterval *li, unsigned Reg) {
937 bool isNew = DowngradedRegs.insert(Reg);
938 isNew = isNew; // Silence compiler warning.
939 assert(isNew && "Multiple reloads holding the same register?");
940 DowngradeMap.insert(std::make_pair(li->reg, Reg));
941 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS) {
942 isNew = DowngradedRegs.insert(*AS);
943 isNew = isNew; // Silence compiler warning.
944 assert(isNew && "Multiple reloads holding the same register?");
945 DowngradeMap.insert(std::make_pair(li->reg, *AS));
946 }
947 ++NumDowngrade;
948}
949
950void RALinScan::UpgradeRegister(unsigned Reg) {
951 if (Reg) {
952 DowngradedRegs.erase(Reg);
953 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS)
954 DowngradedRegs.erase(*AS);
955 }
956}
957
958namespace {
959 struct LISorter {
960 bool operator()(LiveInterval* A, LiveInterval* B) {
Lang Hames86511252009-09-04 20:41:11 +0000961 return A->beginIndex() < B->beginIndex();
Evan Cheng206d1852009-04-20 08:01:12 +0000962 }
963 };
964}
965
Chris Lattnercbb56252004-11-18 02:42:27 +0000966/// assignRegOrStackSlotAtInterval - assign a register if one is available, or
967/// spill.
Bill Wendlingc3115a02009-08-22 20:30:53 +0000968void RALinScan::assignRegOrStackSlotAtInterval(LiveInterval* cur) {
David Greene37277762010-01-05 01:25:20 +0000969 DEBUG(dbgs() << "\tallocating current interval: ");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000970
Evan Chengf30a49d2008-04-03 16:40:27 +0000971 // This is an implicitly defined live interval, just assign any register.
Evan Cheng841ee1a2008-09-18 22:38:47 +0000972 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000973 if (cur->empty()) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000974 unsigned physReg = vrm_->getRegAllocPref(cur->reg);
Jim Grosbach5a4cbea2010-09-01 21:34:41 +0000975 if (!physReg)
976 physReg = getFirstNonReservedPhysReg(RC);
David Greene37277762010-01-05 01:25:20 +0000977 DEBUG(dbgs() << tri_->getName(physReg) << '\n');
Evan Chengf30a49d2008-04-03 16:40:27 +0000978 // Note the register is not really in use.
979 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000980 return;
981 }
982
Evan Cheng5b16cd22009-05-01 01:03:49 +0000983 backUpRegUses();
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000984
Chris Lattnera6c17502005-08-22 20:20:42 +0000985 std::vector<std::pair<unsigned, float> > SpillWeightsToAdd;
Lang Hames233a60e2009-11-03 23:52:08 +0000986 SlotIndex StartPosition = cur->beginIndex();
Chris Lattnerb9805782005-08-23 22:27:31 +0000987 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Evan Chengc92da382007-11-03 07:20:12 +0000988
Evan Chengd0deec22009-01-20 00:16:18 +0000989 // If start of this live interval is defined by a move instruction and its
990 // source is assigned a physical register that is compatible with the target
991 // register class, then we should try to assign it the same register.
Evan Chengc92da382007-11-03 07:20:12 +0000992 // This can happen when the move is from a larger register class to a smaller
993 // one, e.g. X86::mov32to32_. These move instructions are not coalescable.
Evan Cheng90f95f82009-06-14 20:22:55 +0000994 if (!vrm_->getRegAllocPref(cur->reg) && cur->hasAtLeastOneValue()) {
Evan Chengd0deec22009-01-20 00:16:18 +0000995 VNInfo *vni = cur->begin()->valno;
Lang Hames6e2968c2010-09-25 12:04:16 +0000996 if (!vni->isUnused()) {
Evan Chengc92da382007-11-03 07:20:12 +0000997 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000998 if (CopyMI && CopyMI->isCopy()) {
999 unsigned DstSubReg = CopyMI->getOperand(0).getSubReg();
1000 unsigned SrcReg = CopyMI->getOperand(1).getReg();
1001 unsigned SrcSubReg = CopyMI->getOperand(1).getSubReg();
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001002 unsigned Reg = 0;
1003 if (TargetRegisterInfo::isPhysicalRegister(SrcReg))
1004 Reg = SrcReg;
1005 else if (vrm_->isAssignedReg(SrcReg))
1006 Reg = vrm_->getPhys(SrcReg);
1007 if (Reg) {
1008 if (SrcSubReg)
1009 Reg = tri_->getSubReg(Reg, SrcSubReg);
1010 if (DstSubReg)
1011 Reg = tri_->getMatchingSuperReg(Reg, DstSubReg, RC);
1012 if (Reg && allocatableRegs_[Reg] && RC->contains(Reg))
1013 mri_->setRegAllocationHint(cur->reg, 0, Reg);
1014 }
Evan Chengc92da382007-11-03 07:20:12 +00001015 }
1016 }
1017 }
1018
Evan Cheng5b16cd22009-05-01 01:03:49 +00001019 // For every interval in inactive we overlap with, mark the
Chris Lattnera6c17502005-08-22 20:20:42 +00001020 // register as not free and update spill weights.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001021 for (IntervalPtrs::const_iterator i = inactive_.begin(),
1022 e = inactive_.end(); i != e; ++i) {
Chris Lattnerb9805782005-08-23 22:27:31 +00001023 unsigned Reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001024 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
Chris Lattnerb9805782005-08-23 22:27:31 +00001025 "Can only allocate virtual registers!");
Evan Cheng841ee1a2008-09-18 22:38:47 +00001026 const TargetRegisterClass *RegRC = mri_->getRegClass(Reg);
Jim Grosbach662fb772010-09-01 21:48:06 +00001027 // If this is not in a related reg class to the register we're allocating,
Chris Lattnerb9805782005-08-23 22:27:31 +00001028 // don't check it.
1029 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
1030 cur->overlapsFrom(*i->first, i->second-1)) {
1031 Reg = vrm_->getPhys(Reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001032 addRegUse(Reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001033 SpillWeightsToAdd.push_back(std::make_pair(Reg, i->first->weight));
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001034 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001035 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001036
Chris Lattnera411cbc2005-08-22 20:59:30 +00001037 // Speculatively check to see if we can get a register right now. If not,
1038 // we know we won't be able to by adding more constraints. If so, we can
1039 // check to see if it is valid. Doing an exhaustive search of the fixed_ list
1040 // is very bad (it contains all callee clobbered registers for any functions
1041 // with a call), so we want to avoid doing that if possible.
1042 unsigned physReg = getFreePhysReg(cur);
Evan Cheng676dd7c2008-03-11 07:19:34 +00001043 unsigned BestPhysReg = physReg;
Chris Lattnera411cbc2005-08-22 20:59:30 +00001044 if (physReg) {
1045 // We got a register. However, if it's in the fixed_ list, we might
Chris Lattnere836ad62005-08-30 21:03:36 +00001046 // conflict with it. Check to see if we conflict with it or any of its
1047 // aliases.
Evan Chengc92da382007-11-03 07:20:12 +00001048 SmallSet<unsigned, 8> RegAliases;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001049 for (const unsigned *AS = tri_->getAliasSet(physReg); *AS; ++AS)
Chris Lattnere836ad62005-08-30 21:03:36 +00001050 RegAliases.insert(*AS);
Jim Grosbach662fb772010-09-01 21:48:06 +00001051
Chris Lattnera411cbc2005-08-22 20:59:30 +00001052 bool ConflictsWithFixed = false;
1053 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
Jim Laskeye719d9f2006-10-24 14:35:25 +00001054 IntervalPtr &IP = fixed_[i];
1055 if (physReg == IP.first->reg || RegAliases.count(IP.first->reg)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001056 // Okay, this reg is on the fixed list. Check to see if we actually
1057 // conflict.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001058 LiveInterval *I = IP.first;
Lang Hames86511252009-09-04 20:41:11 +00001059 if (I->endIndex() > StartPosition) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001060 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
1061 IP.second = II;
1062 if (II != I->begin() && II->start > StartPosition)
1063 --II;
Chris Lattnere836ad62005-08-30 21:03:36 +00001064 if (cur->overlapsFrom(*I, II)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001065 ConflictsWithFixed = true;
Chris Lattnere836ad62005-08-30 21:03:36 +00001066 break;
1067 }
Chris Lattnera411cbc2005-08-22 20:59:30 +00001068 }
Chris Lattnerf348e3a2004-11-18 04:33:31 +00001069 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +00001070 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001071
Chris Lattnera411cbc2005-08-22 20:59:30 +00001072 // Okay, the register picked by our speculative getFreePhysReg call turned
1073 // out to be in use. Actually add all of the conflicting fixed registers to
Evan Cheng5b16cd22009-05-01 01:03:49 +00001074 // regUse_ so we can do an accurate query.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001075 if (ConflictsWithFixed) {
Chris Lattnerb9805782005-08-23 22:27:31 +00001076 // For every interval in fixed we overlap with, mark the register as not
1077 // free and update spill weights.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001078 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1079 IntervalPtr &IP = fixed_[i];
1080 LiveInterval *I = IP.first;
Chris Lattnerb9805782005-08-23 22:27:31 +00001081
1082 const TargetRegisterClass *RegRC = OneClassForEachPhysReg[I->reg];
Jim Grosbach662fb772010-09-01 21:48:06 +00001083 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
Lang Hames86511252009-09-04 20:41:11 +00001084 I->endIndex() > StartPosition) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001085 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
1086 IP.second = II;
1087 if (II != I->begin() && II->start > StartPosition)
1088 --II;
1089 if (cur->overlapsFrom(*I, II)) {
1090 unsigned reg = I->reg;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001091 addRegUse(reg);
Chris Lattnera411cbc2005-08-22 20:59:30 +00001092 SpillWeightsToAdd.push_back(std::make_pair(reg, I->weight));
1093 }
1094 }
1095 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +00001096
Evan Cheng5b16cd22009-05-01 01:03:49 +00001097 // Using the newly updated regUse_ object, which includes conflicts in the
Chris Lattnera411cbc2005-08-22 20:59:30 +00001098 // future, see if there are any registers available.
1099 physReg = getFreePhysReg(cur);
1100 }
1101 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001102
Chris Lattnera6c17502005-08-22 20:20:42 +00001103 // Restore the physical register tracker, removing information about the
1104 // future.
Evan Cheng5b16cd22009-05-01 01:03:49 +00001105 restoreRegUses();
Jim Grosbach662fb772010-09-01 21:48:06 +00001106
Evan Cheng5b16cd22009-05-01 01:03:49 +00001107 // If we find a free register, we are done: assign this virtual to
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001108 // the free physical register and add this interval to the active
1109 // list.
1110 if (physReg) {
David Greene37277762010-01-05 01:25:20 +00001111 DEBUG(dbgs() << tri_->getName(physReg) << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001112 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001113 addRegUse(physReg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001114 active_.push_back(std::make_pair(cur, cur->begin()));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001115 handled_.push_back(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001116
1117 // "Upgrade" the physical register since it has been allocated.
1118 UpgradeRegister(physReg);
1119 if (LiveInterval *NextReloadLI = hasNextReloadInterval(cur)) {
1120 // "Downgrade" physReg to try to keep physReg from being allocated until
Jim Grosbach662fb772010-09-01 21:48:06 +00001121 // the next reload from the same SS is allocated.
Evan Cheng358dec52009-06-15 08:28:29 +00001122 mri_->setRegAllocationHint(NextReloadLI->reg, 0, physReg);
Evan Cheng206d1852009-04-20 08:01:12 +00001123 DowngradeRegister(cur, physReg);
1124 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001125 return;
1126 }
David Greene37277762010-01-05 01:25:20 +00001127 DEBUG(dbgs() << "no free registers\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001128
Chris Lattnera6c17502005-08-22 20:20:42 +00001129 // Compile the spill weights into an array that is better for scanning.
Evan Cheng3e172252008-06-20 21:45:16 +00001130 std::vector<float> SpillWeights(tri_->getNumRegs(), 0.0f);
Chris Lattnera6c17502005-08-22 20:20:42 +00001131 for (std::vector<std::pair<unsigned, float> >::iterator
1132 I = SpillWeightsToAdd.begin(), E = SpillWeightsToAdd.end(); I != E; ++I)
Evan Cheng5d088fe2009-03-23 22:57:19 +00001133 updateSpillWeights(SpillWeights, I->first, I->second, RC);
Jim Grosbach662fb772010-09-01 21:48:06 +00001134
Chris Lattnera6c17502005-08-22 20:20:42 +00001135 // for each interval in active, update spill weights.
1136 for (IntervalPtrs::const_iterator i = active_.begin(), e = active_.end();
1137 i != e; ++i) {
1138 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001139 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnera6c17502005-08-22 20:20:42 +00001140 "Can only allocate virtual registers!");
1141 reg = vrm_->getPhys(reg);
Evan Cheng5d088fe2009-03-23 22:57:19 +00001142 updateSpillWeights(SpillWeights, reg, i->first->weight, RC);
Chris Lattnera6c17502005-08-22 20:20:42 +00001143 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001144
David Greene37277762010-01-05 01:25:20 +00001145 DEBUG(dbgs() << "\tassigning stack slot at interval "<< *cur << ":\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001146
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001147 // Find a register to spill.
Jim Laskey7902c752006-11-07 12:25:45 +00001148 float minWeight = HUGE_VALF;
Evan Cheng90f95f82009-06-14 20:22:55 +00001149 unsigned minReg = 0;
Evan Cheng3e172252008-06-20 21:45:16 +00001150
1151 bool Found = false;
1152 std::vector<std::pair<unsigned,float> > RegsWeights;
Evan Cheng20b0abc2007-04-17 20:32:26 +00001153 if (!minReg || SpillWeights[minReg] == HUGE_VALF)
1154 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1155 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1156 unsigned reg = *i;
Evan Cheng3e172252008-06-20 21:45:16 +00001157 float regWeight = SpillWeights[reg];
Jim Grosbach188da252010-09-01 22:48:34 +00001158 // Don't even consider reserved regs.
1159 if (reservedRegs_.test(reg))
1160 continue;
Jim Grosbach067a6482010-09-01 21:04:27 +00001161 // Skip recently allocated registers and reserved registers.
Jim Grosbach188da252010-09-01 22:48:34 +00001162 if (minWeight > regWeight && !isRecentlyUsed(reg))
Evan Cheng3e172252008-06-20 21:45:16 +00001163 Found = true;
1164 RegsWeights.push_back(std::make_pair(reg, regWeight));
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001165 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001166
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001167 // If we didn't find a register that is spillable, try aliases?
Evan Cheng3e172252008-06-20 21:45:16 +00001168 if (!Found) {
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001169 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1170 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1171 unsigned reg = *i;
Jim Grosbach067a6482010-09-01 21:04:27 +00001172 if (reservedRegs_.test(reg))
1173 continue;
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001174 // No need to worry about if the alias register size < regsize of RC.
1175 // We are going to spill all registers that alias it anyway.
Evan Cheng3e172252008-06-20 21:45:16 +00001176 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as)
1177 RegsWeights.push_back(std::make_pair(*as, SpillWeights[*as]));
Evan Cheng676dd7c2008-03-11 07:19:34 +00001178 }
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001179 }
Evan Cheng3e172252008-06-20 21:45:16 +00001180
1181 // Sort all potential spill candidates by weight.
David Greene7cfd3362009-11-19 15:55:49 +00001182 std::sort(RegsWeights.begin(), RegsWeights.end(), WeightCompare(*this));
Evan Cheng3e172252008-06-20 21:45:16 +00001183 minReg = RegsWeights[0].first;
1184 minWeight = RegsWeights[0].second;
1185 if (minWeight == HUGE_VALF) {
1186 // All registers must have inf weight. Just grab one!
Jim Grosbach5a4cbea2010-09-01 21:34:41 +00001187 minReg = BestPhysReg ? BestPhysReg : getFirstNonReservedPhysReg(RC);
Owen Andersona1566f22008-07-22 22:46:49 +00001188 if (cur->weight == HUGE_VALF ||
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001189 li_->getApproximateInstructionCount(*cur) == 0) {
Evan Cheng3e172252008-06-20 21:45:16 +00001190 // Spill a physical register around defs and uses.
Evan Cheng206d1852009-04-20 08:01:12 +00001191 if (li_->spillPhysRegAroundRegDefsUses(*cur, minReg, *vrm_)) {
Evan Cheng96f3fd92009-04-29 07:16:34 +00001192 // spillPhysRegAroundRegDefsUses may have invalidated iterator stored
1193 // in fixed_. Reset them.
1194 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1195 IntervalPtr &IP = fixed_[i];
1196 LiveInterval *I = IP.first;
1197 if (I->reg == minReg || tri_->isSubRegister(minReg, I->reg))
1198 IP.second = I->advanceTo(I->begin(), StartPosition);
1199 }
1200
Evan Cheng206d1852009-04-20 08:01:12 +00001201 DowngradedRegs.clear();
Evan Cheng2824a652009-03-23 18:24:37 +00001202 assignRegOrStackSlotAtInterval(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001203 } else {
Lang Hames233a60e2009-11-03 23:52:08 +00001204 assert(false && "Ran out of registers during register allocation!");
Chris Lattner75361b62010-04-07 22:58:41 +00001205 report_fatal_error("Ran out of registers during register allocation!");
Evan Cheng2824a652009-03-23 18:24:37 +00001206 }
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001207 return;
1208 }
Evan Cheng3e172252008-06-20 21:45:16 +00001209 }
1210
1211 // Find up to 3 registers to consider as spill candidates.
1212 unsigned LastCandidate = RegsWeights.size() >= 3 ? 3 : 1;
1213 while (LastCandidate > 1) {
1214 if (weightsAreClose(RegsWeights[LastCandidate-1].second, minWeight))
1215 break;
1216 --LastCandidate;
1217 }
1218
Bill Wendlingc3115a02009-08-22 20:30:53 +00001219 DEBUG({
David Greene37277762010-01-05 01:25:20 +00001220 dbgs() << "\t\tregister(s) with min weight(s): ";
Bill Wendlingc3115a02009-08-22 20:30:53 +00001221
1222 for (unsigned i = 0; i != LastCandidate; ++i)
David Greene37277762010-01-05 01:25:20 +00001223 dbgs() << tri_->getName(RegsWeights[i].first)
Bill Wendlingc3115a02009-08-22 20:30:53 +00001224 << " (" << RegsWeights[i].second << ")\n";
1225 });
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001226
Evan Cheng206d1852009-04-20 08:01:12 +00001227 // If the current has the minimum weight, we need to spill it and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001228 // add any added intervals back to unhandled, and restart
1229 // linearscan.
Jim Laskey7902c752006-11-07 12:25:45 +00001230 if (cur->weight != HUGE_VALF && cur->weight <= minWeight) {
David Greene37277762010-01-05 01:25:20 +00001231 DEBUG(dbgs() << "\t\t\tspilling(c): " << *cur << '\n');
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001232 SmallVector<LiveInterval*, 8> spillIs, added;
Jakob Stoklund Olesen67674e22010-06-24 20:54:29 +00001233 spiller_->spill(cur, added, spillIs);
Lang Hamese2b201b2009-05-18 19:03:16 +00001234
Evan Cheng206d1852009-04-20 08:01:12 +00001235 std::sort(added.begin(), added.end(), LISorter());
Evan Chengc781a242009-05-03 18:32:42 +00001236 addStackInterval(cur, ls_, li_, mri_, *vrm_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001237 if (added.empty())
1238 return; // Early exit if all spills were folded.
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001239
Evan Cheng206d1852009-04-20 08:01:12 +00001240 // Merge added with unhandled. Note that we have already sorted
1241 // intervals returned by addIntervalsForSpills by their starting
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001242 // point.
Evan Chengc4f718a2009-04-20 17:23:48 +00001243 // This also update the NextReloadMap. That is, it adds mapping from a
1244 // register defined by a reload from SS to the next reload from SS in the
1245 // same basic block.
1246 MachineBasicBlock *LastReloadMBB = 0;
1247 LiveInterval *LastReload = 0;
1248 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1249 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1250 LiveInterval *ReloadLi = added[i];
1251 if (ReloadLi->weight == HUGE_VALF &&
1252 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
Lang Hames233a60e2009-11-03 23:52:08 +00001253 SlotIndex ReloadIdx = ReloadLi->beginIndex();
Evan Chengc4f718a2009-04-20 17:23:48 +00001254 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1255 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1256 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1257 // Last reload of same SS is in the same MBB. We want to try to
1258 // allocate both reloads the same register and make sure the reg
1259 // isn't clobbered in between if at all possible.
Lang Hames86511252009-09-04 20:41:11 +00001260 assert(LastReload->beginIndex() < ReloadIdx);
Evan Chengc4f718a2009-04-20 17:23:48 +00001261 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1262 }
1263 LastReloadMBB = ReloadMBB;
1264 LastReload = ReloadLi;
1265 LastReloadSS = ReloadSS;
1266 }
1267 unhandled_.push(ReloadLi);
1268 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001269 return;
1270 }
1271
Chris Lattner19828d42004-11-18 03:49:30 +00001272 ++NumBacktracks;
1273
Evan Cheng206d1852009-04-20 08:01:12 +00001274 // Push the current interval back to unhandled since we are going
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001275 // to re-run at least this iteration. Since we didn't modify it it
1276 // should go back right in the front of the list
1277 unhandled_.push(cur);
1278
Dan Gohman6f0d0242008-02-10 18:45:23 +00001279 assert(TargetRegisterInfo::isPhysicalRegister(minReg) &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001280 "did not choose a register to spill?");
Chris Lattner19828d42004-11-18 03:49:30 +00001281
Evan Cheng3e172252008-06-20 21:45:16 +00001282 // We spill all intervals aliasing the register with
1283 // minimum weight, rollback to the interval with the earliest
1284 // start point and let the linear scan algorithm run again
1285 SmallVector<LiveInterval*, 8> spillIs;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001286
Evan Cheng3e172252008-06-20 21:45:16 +00001287 // Determine which intervals have to be spilled.
1288 findIntervalsToSpill(cur, RegsWeights, LastCandidate, spillIs);
1289
1290 // Set of spilled vregs (used later to rollback properly)
1291 SmallSet<unsigned, 8> spilled;
1292
1293 // The earliest start of a Spilled interval indicates up to where
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001294 // in handled we need to roll back
Jim Grosbach662fb772010-09-01 21:48:06 +00001295 assert(!spillIs.empty() && "No spill intervals?");
Lang Hames61945692009-12-09 05:39:12 +00001296 SlotIndex earliestStart = spillIs[0]->beginIndex();
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001297
Evan Cheng3e172252008-06-20 21:45:16 +00001298 // Spill live intervals of virtual regs mapped to the physical register we
Chris Lattner19828d42004-11-18 03:49:30 +00001299 // want to clear (and its aliases). We only spill those that overlap with the
1300 // current interval as the rest do not affect its allocation. we also keep
1301 // track of the earliest start of all spilled live intervals since this will
1302 // mark our rollback point.
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001303 SmallVector<LiveInterval*, 8> added;
Evan Cheng3e172252008-06-20 21:45:16 +00001304 while (!spillIs.empty()) {
1305 LiveInterval *sli = spillIs.back();
1306 spillIs.pop_back();
David Greene37277762010-01-05 01:25:20 +00001307 DEBUG(dbgs() << "\t\t\tspilling(a): " << *sli << '\n');
Lang Hames61945692009-12-09 05:39:12 +00001308 if (sli->beginIndex() < earliestStart)
1309 earliestStart = sli->beginIndex();
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001310 spiller_->spill(sli, added, spillIs);
Evan Chengc781a242009-05-03 18:32:42 +00001311 addStackInterval(sli, ls_, li_, mri_, *vrm_);
Evan Cheng3e172252008-06-20 21:45:16 +00001312 spilled.insert(sli->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001313 }
1314
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001315 // Include any added intervals in earliestStart.
1316 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1317 SlotIndex SI = added[i]->beginIndex();
1318 if (SI < earliestStart)
1319 earliestStart = SI;
1320 }
1321
David Greene37277762010-01-05 01:25:20 +00001322 DEBUG(dbgs() << "\t\trolling back to: " << earliestStart << '\n');
Chris Lattnercbb56252004-11-18 02:42:27 +00001323
1324 // Scan handled in reverse order up to the earliest start of a
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001325 // spilled live interval and undo each one, restoring the state of
Chris Lattnercbb56252004-11-18 02:42:27 +00001326 // unhandled.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001327 while (!handled_.empty()) {
1328 LiveInterval* i = handled_.back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001329 // If this interval starts before t we are done.
Lang Hames61945692009-12-09 05:39:12 +00001330 if (!i->empty() && i->beginIndex() < earliestStart)
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001331 break;
David Greene37277762010-01-05 01:25:20 +00001332 DEBUG(dbgs() << "\t\t\tundo changes for: " << *i << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001333 handled_.pop_back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001334
1335 // When undoing a live interval allocation we must know if it is active or
Evan Cheng5b16cd22009-05-01 01:03:49 +00001336 // inactive to properly update regUse_ and the VirtRegMap.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001337 IntervalPtrs::iterator it;
Chris Lattnercbb56252004-11-18 02:42:27 +00001338 if ((it = FindIntervalInVector(active_, i)) != active_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001339 active_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001340 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001341 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001342 unhandled_.push(i);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001343 delRegUse(vrm_->getPhys(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001344 vrm_->clearVirt(i->reg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001345 } else if ((it = FindIntervalInVector(inactive_, i)) != inactive_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001346 inactive_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001347 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001348 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001349 unhandled_.push(i);
Chris Lattnerffab4222006-02-23 06:44:17 +00001350 vrm_->clearVirt(i->reg);
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001351 } else {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001352 assert(TargetRegisterInfo::isVirtualRegister(i->reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001353 "Can only allocate virtual registers!");
1354 vrm_->clearVirt(i->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001355 unhandled_.push(i);
1356 }
Evan Cheng9aeaf752007-11-04 08:32:21 +00001357
Evan Cheng206d1852009-04-20 08:01:12 +00001358 DenseMap<unsigned, unsigned>::iterator ii = DowngradeMap.find(i->reg);
1359 if (ii == DowngradeMap.end())
1360 // It interval has a preference, it must be defined by a copy. Clear the
1361 // preference now since the source interval allocation may have been
1362 // undone as well.
Evan Cheng358dec52009-06-15 08:28:29 +00001363 mri_->setRegAllocationHint(i->reg, 0, 0);
Evan Cheng206d1852009-04-20 08:01:12 +00001364 else {
1365 UpgradeRegister(ii->second);
1366 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001367 }
1368
Chris Lattner19828d42004-11-18 03:49:30 +00001369 // Rewind the iterators in the active, inactive, and fixed lists back to the
1370 // point we reverted to.
1371 RevertVectorIteratorsTo(active_, earliestStart);
1372 RevertVectorIteratorsTo(inactive_, earliestStart);
1373 RevertVectorIteratorsTo(fixed_, earliestStart);
1374
Evan Cheng206d1852009-04-20 08:01:12 +00001375 // Scan the rest and undo each interval that expired after t and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001376 // insert it in active (the next iteration of the algorithm will
1377 // put it in inactive if required)
Chris Lattnercbb56252004-11-18 02:42:27 +00001378 for (unsigned i = 0, e = handled_.size(); i != e; ++i) {
1379 LiveInterval *HI = handled_[i];
1380 if (!HI->expiredAt(earliestStart) &&
Lang Hames86511252009-09-04 20:41:11 +00001381 HI->expiredAt(cur->beginIndex())) {
David Greene37277762010-01-05 01:25:20 +00001382 DEBUG(dbgs() << "\t\t\tundo changes for: " << *HI << '\n');
Chris Lattnercbb56252004-11-18 02:42:27 +00001383 active_.push_back(std::make_pair(HI, HI->begin()));
Dan Gohman6f0d0242008-02-10 18:45:23 +00001384 assert(!TargetRegisterInfo::isPhysicalRegister(HI->reg));
Evan Cheng5b16cd22009-05-01 01:03:49 +00001385 addRegUse(vrm_->getPhys(HI->reg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001386 }
1387 }
1388
Evan Cheng206d1852009-04-20 08:01:12 +00001389 // Merge added with unhandled.
1390 // This also update the NextReloadMap. That is, it adds mapping from a
1391 // register defined by a reload from SS to the next reload from SS in the
1392 // same basic block.
1393 MachineBasicBlock *LastReloadMBB = 0;
1394 LiveInterval *LastReload = 0;
1395 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1396 std::sort(added.begin(), added.end(), LISorter());
1397 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1398 LiveInterval *ReloadLi = added[i];
1399 if (ReloadLi->weight == HUGE_VALF &&
1400 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
Lang Hames233a60e2009-11-03 23:52:08 +00001401 SlotIndex ReloadIdx = ReloadLi->beginIndex();
Evan Cheng206d1852009-04-20 08:01:12 +00001402 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1403 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1404 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1405 // Last reload of same SS is in the same MBB. We want to try to
1406 // allocate both reloads the same register and make sure the reg
1407 // isn't clobbered in between if at all possible.
Lang Hames86511252009-09-04 20:41:11 +00001408 assert(LastReload->beginIndex() < ReloadIdx);
Evan Cheng206d1852009-04-20 08:01:12 +00001409 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1410 }
1411 LastReloadMBB = ReloadMBB;
1412 LastReload = ReloadLi;
1413 LastReloadSS = ReloadSS;
1414 }
1415 unhandled_.push(ReloadLi);
1416 }
1417}
1418
Evan Cheng358dec52009-06-15 08:28:29 +00001419unsigned RALinScan::getFreePhysReg(LiveInterval* cur,
1420 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +00001421 unsigned MaxInactiveCount,
1422 SmallVector<unsigned, 256> &inactiveCounts,
1423 bool SkipDGRegs) {
1424 unsigned FreeReg = 0;
1425 unsigned FreeRegInactiveCount = 0;
1426
Evan Chengf9f1da12009-06-18 02:04:01 +00001427 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(cur->reg);
1428 // Resolve second part of the hint (if possible) given the current allocation.
1429 unsigned physReg = Hint.second;
1430 if (physReg &&
1431 TargetRegisterInfo::isVirtualRegister(physReg) && vrm_->hasPhys(physReg))
1432 physReg = vrm_->getPhys(physReg);
1433
Evan Cheng358dec52009-06-15 08:28:29 +00001434 TargetRegisterClass::iterator I, E;
Evan Chengf9f1da12009-06-18 02:04:01 +00001435 tie(I, E) = tri_->getAllocationOrder(RC, Hint.first, physReg, *mf_);
Evan Cheng206d1852009-04-20 08:01:12 +00001436 assert(I != E && "No allocatable register in this register class!");
1437
1438 // Scan for the first available register.
1439 for (; I != E; ++I) {
1440 unsigned Reg = *I;
1441 // Ignore "downgraded" registers.
1442 if (SkipDGRegs && DowngradedRegs.count(Reg))
1443 continue;
Jim Grosbach067a6482010-09-01 21:04:27 +00001444 // Skip reserved registers.
1445 if (reservedRegs_.test(Reg))
1446 continue;
David Greene7cfd3362009-11-19 15:55:49 +00001447 // Skip recently allocated registers.
1448 if (isRegAvail(Reg) && !isRecentlyUsed(Reg)) {
Evan Cheng206d1852009-04-20 08:01:12 +00001449 FreeReg = Reg;
1450 if (FreeReg < inactiveCounts.size())
1451 FreeRegInactiveCount = inactiveCounts[FreeReg];
1452 else
1453 FreeRegInactiveCount = 0;
1454 break;
1455 }
1456 }
1457
1458 // If there are no free regs, or if this reg has the max inactive count,
1459 // return this register.
David Greene7cfd3362009-11-19 15:55:49 +00001460 if (FreeReg == 0 || FreeRegInactiveCount == MaxInactiveCount) {
1461 // Remember what register we picked so we can skip it next time.
1462 if (FreeReg != 0) recordRecentlyUsed(FreeReg);
Evan Cheng206d1852009-04-20 08:01:12 +00001463 return FreeReg;
David Greene7cfd3362009-11-19 15:55:49 +00001464 }
1465
Evan Cheng206d1852009-04-20 08:01:12 +00001466 // Continue scanning the registers, looking for the one with the highest
1467 // inactive count. Alkis found that this reduced register pressure very
1468 // slightly on X86 (in rev 1.94 of this file), though this should probably be
1469 // reevaluated now.
1470 for (; I != E; ++I) {
1471 unsigned Reg = *I;
1472 // Ignore "downgraded" registers.
1473 if (SkipDGRegs && DowngradedRegs.count(Reg))
1474 continue;
Jim Grosbach067a6482010-09-01 21:04:27 +00001475 // Skip reserved registers.
1476 if (reservedRegs_.test(Reg))
1477 continue;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001478 if (isRegAvail(Reg) && Reg < inactiveCounts.size() &&
David Greenefeb5bfb2009-11-19 19:09:39 +00001479 FreeRegInactiveCount < inactiveCounts[Reg] && !isRecentlyUsed(Reg)) {
Evan Cheng206d1852009-04-20 08:01:12 +00001480 FreeReg = Reg;
1481 FreeRegInactiveCount = inactiveCounts[Reg];
1482 if (FreeRegInactiveCount == MaxInactiveCount)
1483 break; // We found the one with the max inactive count.
1484 }
1485 }
1486
David Greene7cfd3362009-11-19 15:55:49 +00001487 // Remember what register we picked so we can skip it next time.
1488 recordRecentlyUsed(FreeReg);
1489
Evan Cheng206d1852009-04-20 08:01:12 +00001490 return FreeReg;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +00001491}
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001492
Chris Lattnercbb56252004-11-18 02:42:27 +00001493/// getFreePhysReg - return a free physical register for this virtual register
1494/// interval if we have one, otherwise return 0.
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001495unsigned RALinScan::getFreePhysReg(LiveInterval *cur) {
Chris Lattnerfe424622008-02-26 22:08:41 +00001496 SmallVector<unsigned, 256> inactiveCounts;
Chris Lattnerf8355d92005-08-22 16:55:22 +00001497 unsigned MaxInactiveCount = 0;
Jim Grosbach662fb772010-09-01 21:48:06 +00001498
Evan Cheng841ee1a2008-09-18 22:38:47 +00001499 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001500 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Jim Grosbach662fb772010-09-01 21:48:06 +00001501
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001502 for (IntervalPtrs::iterator i = inactive_.begin(), e = inactive_.end();
1503 i != e; ++i) {
Chris Lattnercbb56252004-11-18 02:42:27 +00001504 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001505 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001506 "Can only allocate virtual registers!");
Chris Lattnerb9805782005-08-23 22:27:31 +00001507
Jim Grosbach662fb772010-09-01 21:48:06 +00001508 // If this is not in a related reg class to the register we're allocating,
Chris Lattnerb9805782005-08-23 22:27:31 +00001509 // don't check it.
Evan Cheng841ee1a2008-09-18 22:38:47 +00001510 const TargetRegisterClass *RegRC = mri_->getRegClass(reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001511 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader) {
1512 reg = vrm_->getPhys(reg);
Chris Lattnerfe424622008-02-26 22:08:41 +00001513 if (inactiveCounts.size() <= reg)
1514 inactiveCounts.resize(reg+1);
Chris Lattnerb9805782005-08-23 22:27:31 +00001515 ++inactiveCounts[reg];
1516 MaxInactiveCount = std::max(MaxInactiveCount, inactiveCounts[reg]);
1517 }
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001518 }
1519
Evan Cheng20b0abc2007-04-17 20:32:26 +00001520 // If copy coalescer has assigned a "preferred" register, check if it's
Dale Johannesen86b49f82008-09-24 01:07:17 +00001521 // available first.
Evan Cheng90f95f82009-06-14 20:22:55 +00001522 unsigned Preference = vrm_->getRegAllocPref(cur->reg);
1523 if (Preference) {
David Greene37277762010-01-05 01:25:20 +00001524 DEBUG(dbgs() << "(preferred: " << tri_->getName(Preference) << ") ");
Jim Grosbach662fb772010-09-01 21:48:06 +00001525 if (isRegAvail(Preference) &&
Evan Cheng90f95f82009-06-14 20:22:55 +00001526 RC->contains(Preference))
1527 return Preference;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +00001528 }
Evan Cheng20b0abc2007-04-17 20:32:26 +00001529
Evan Cheng206d1852009-04-20 08:01:12 +00001530 if (!DowngradedRegs.empty()) {
Evan Cheng358dec52009-06-15 08:28:29 +00001531 unsigned FreeReg = getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts,
Evan Cheng206d1852009-04-20 08:01:12 +00001532 true);
1533 if (FreeReg)
1534 return FreeReg;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001535 }
Evan Cheng358dec52009-06-15 08:28:29 +00001536 return getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts, false);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001537}
1538
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001539FunctionPass* llvm::createLinearScanRegisterAllocator() {
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001540 return new RALinScan();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001541}