blob: 9b1073be3c8e42b6d23829012f4208bca09aa690 [file] [log] [blame]
Jim Grosbach31c24bf2009-11-07 22:00:39 +00001//===- Thumb2InstrInfo.cpp - Thumb-2 Instruction Information ----*- C++ -*-===//
Anton Korobeynikovd49ea772009-06-26 21:28:53 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
David Goodwinb50ea5c2009-07-02 22:18:33 +000010// This file contains the Thumb-2 implementation of the TargetInstrInfo class.
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000011//
12//===----------------------------------------------------------------------===//
13
Evan Chengb9803a82009-11-06 23:52:48 +000014#include "Thumb2InstrInfo.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000015#include "ARM.h"
Evan Chengb9803a82009-11-06 23:52:48 +000016#include "ARMConstantPoolValue.h"
Evan Cheng6495f632009-07-28 05:48:47 +000017#include "ARMAddressingModes.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000018#include "ARMGenInstrInfo.inc"
19#include "ARMMachineFunctionInfo.h"
Evan Cheng86050dc2010-06-18 23:09:54 +000020#include "Thumb2InstrInfo.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge3ce8aa2009-11-01 22:04:35 +000023#include "llvm/CodeGen/MachineMemOperand.h"
24#include "llvm/CodeGen/PseudoSourceValue.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000025#include "llvm/ADT/SmallVector.h"
Evan Cheng13151432010-06-25 22:42:03 +000026#include "llvm/Support/CommandLine.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000027
28using namespace llvm;
29
Owen Andersonaa9f0a52010-10-01 20:28:06 +000030static cl::opt<bool>
31OldT2IfCvt("old-thumb2-ifcvt", cl::Hidden,
32 cl::desc("Use old-style Thumb2 if-conversion heuristics"),
33 cl::init(false));
34
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000035Thumb2InstrInfo::Thumb2InstrInfo(const ARMSubtarget &STI)
36 : ARMBaseInstrInfo(STI), RI(*this, STI) {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000037}
38
Evan Cheng446c4282009-07-11 06:43:01 +000039unsigned Thumb2InstrInfo::getUnindexedOpcode(unsigned Opc) const {
David Goodwin334c2642009-07-08 16:09:28 +000040 // FIXME
41 return 0;
42}
43
Evan Cheng86050dc2010-06-18 23:09:54 +000044void
45Thumb2InstrInfo::ReplaceTailWithBranchTo(MachineBasicBlock::iterator Tail,
46 MachineBasicBlock *NewDest) const {
47 MachineBasicBlock *MBB = Tail->getParent();
48 ARMFunctionInfo *AFI = MBB->getParent()->getInfo<ARMFunctionInfo>();
49 if (!AFI->hasITBlocks()) {
50 TargetInstrInfoImpl::ReplaceTailWithBranchTo(Tail, NewDest);
51 return;
52 }
53
54 // If the first instruction of Tail is predicated, we may have to update
55 // the IT instruction.
56 unsigned PredReg = 0;
57 ARMCC::CondCodes CC = llvm::getInstrPredicate(Tail, PredReg);
58 MachineBasicBlock::iterator MBBI = Tail;
59 if (CC != ARMCC::AL)
60 // Expecting at least the t2IT instruction before it.
61 --MBBI;
62
63 // Actually replace the tail.
64 TargetInstrInfoImpl::ReplaceTailWithBranchTo(Tail, NewDest);
65
66 // Fix up IT.
67 if (CC != ARMCC::AL) {
68 MachineBasicBlock::iterator E = MBB->begin();
69 unsigned Count = 4; // At most 4 instructions in an IT block.
70 while (Count && MBBI != E) {
71 if (MBBI->isDebugValue()) {
72 --MBBI;
73 continue;
74 }
75 if (MBBI->getOpcode() == ARM::t2IT) {
76 unsigned Mask = MBBI->getOperand(1).getImm();
77 if (Count == 4)
78 MBBI->eraseFromParent();
79 else {
80 unsigned MaskOn = 1 << Count;
81 unsigned MaskOff = ~(MaskOn - 1);
82 MBBI->getOperand(1).setImm((Mask & MaskOff) | MaskOn);
83 }
84 return;
85 }
86 --MBBI;
87 --Count;
88 }
89
90 // Ctrl flow can reach here if branch folding is run before IT block
91 // formation pass.
92 }
93}
94
David Goodwin334c2642009-07-08 16:09:28 +000095bool
Evan Cheng4d54e5b2010-06-22 01:18:16 +000096Thumb2InstrInfo::isLegalToSplitMBBAt(MachineBasicBlock &MBB,
97 MachineBasicBlock::iterator MBBI) const {
Evan Cheng0a921692011-02-22 07:07:59 +000098 while (MBBI->isDebugValue()) {
Evan Cheng557b2972011-02-21 23:40:47 +000099 ++MBBI;
Evan Cheng0a921692011-02-22 07:07:59 +0000100 if (MBBI == MBB.end())
101 return false;
102 }
Evan Cheng557b2972011-02-21 23:40:47 +0000103
Evan Cheng4d54e5b2010-06-22 01:18:16 +0000104 unsigned PredReg = 0;
105 return llvm::getITInstrPredicate(MBBI, PredReg) == ARMCC::AL;
106}
107
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000108void Thumb2InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
109 MachineBasicBlock::iterator I, DebugLoc DL,
110 unsigned DestReg, unsigned SrcReg,
111 bool KillSrc) const {
Evan Cheng08b93c62009-07-27 00:33:08 +0000112 // Handle SPR, DPR, and QPR copies.
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000113 if (!ARM::GPRRegClass.contains(DestReg, SrcReg))
114 return ARMBaseInstrInfo::copyPhysReg(MBB, I, DL, DestReg, SrcReg, KillSrc);
115
116 bool tDest = ARM::tGPRRegClass.contains(DestReg);
117 bool tSrc = ARM::tGPRRegClass.contains(SrcReg);
118 unsigned Opc = ARM::tMOVgpr2gpr;
119 if (tDest && tSrc)
120 Opc = ARM::tMOVr;
121 else if (tSrc)
122 Opc = ARM::tMOVtgpr2gpr;
123 else if (tDest)
124 Opc = ARM::tMOVgpr2tgpr;
125
126 BuildMI(MBB, I, DL, get(Opc), DestReg)
127 .addReg(SrcReg, getKillRegState(KillSrc));
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +0000128}
Evan Cheng5732ca02009-07-27 03:14:20 +0000129
130void Thumb2InstrInfo::
131storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
132 unsigned SrcReg, bool isKill, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000133 const TargetRegisterClass *RC,
134 const TargetRegisterInfo *TRI) const {
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000135 if (RC == ARM::GPRRegisterClass || RC == ARM::tGPRRegisterClass ||
136 RC == ARM::tcGPRRegisterClass || RC == ARM::rGPRRegisterClass) {
Evan Cheng746ad692010-05-06 19:06:44 +0000137 DebugLoc DL;
138 if (I != MBB.end()) DL = I->getDebugLoc();
139
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000140 MachineFunction &MF = *MBB.getParent();
141 MachineFrameInfo &MFI = *MF.getFrameInfo();
142 MachineMemOperand *MMO =
Chris Lattner59db5492010-09-21 04:39:43 +0000143 MF.getMachineMemOperand(
144 MachinePointerInfo(PseudoSourceValue::getFixedStack(FI)),
145 MachineMemOperand::MOStore,
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000146 MFI.getObjectSize(FI),
147 MFI.getObjectAlignment(FI));
Evan Cheng5732ca02009-07-27 03:14:20 +0000148 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2STRi12))
149 .addReg(SrcReg, getKillRegState(isKill))
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000150 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Evan Cheng5732ca02009-07-27 03:14:20 +0000151 return;
152 }
153
Evan Cheng746ad692010-05-06 19:06:44 +0000154 ARMBaseInstrInfo::storeRegToStackSlot(MBB, I, SrcReg, isKill, FI, RC, TRI);
Evan Cheng5732ca02009-07-27 03:14:20 +0000155}
156
157void Thumb2InstrInfo::
158loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
159 unsigned DestReg, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000160 const TargetRegisterClass *RC,
161 const TargetRegisterInfo *TRI) const {
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000162 if (RC == ARM::GPRRegisterClass || RC == ARM::tGPRRegisterClass ||
163 RC == ARM::tcGPRRegisterClass || RC == ARM::rGPRRegisterClass) {
Evan Cheng746ad692010-05-06 19:06:44 +0000164 DebugLoc DL;
165 if (I != MBB.end()) DL = I->getDebugLoc();
166
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000167 MachineFunction &MF = *MBB.getParent();
168 MachineFrameInfo &MFI = *MF.getFrameInfo();
169 MachineMemOperand *MMO =
Chris Lattner59db5492010-09-21 04:39:43 +0000170 MF.getMachineMemOperand(
171 MachinePointerInfo(PseudoSourceValue::getFixedStack(FI)),
172 MachineMemOperand::MOLoad,
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000173 MFI.getObjectSize(FI),
174 MFI.getObjectAlignment(FI));
Evan Cheng5732ca02009-07-27 03:14:20 +0000175 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2LDRi12), DestReg)
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000176 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Evan Cheng5732ca02009-07-27 03:14:20 +0000177 return;
178 }
179
Evan Cheng746ad692010-05-06 19:06:44 +0000180 ARMBaseInstrInfo::loadRegFromStackSlot(MBB, I, DestReg, FI, RC, TRI);
Evan Cheng5732ca02009-07-27 03:14:20 +0000181}
Evan Cheng6495f632009-07-28 05:48:47 +0000182
Evan Cheng6495f632009-07-28 05:48:47 +0000183void llvm::emitT2RegPlusImmediate(MachineBasicBlock &MBB,
184 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
185 unsigned DestReg, unsigned BaseReg, int NumBytes,
186 ARMCC::CondCodes Pred, unsigned PredReg,
187 const ARMBaseInstrInfo &TII) {
188 bool isSub = NumBytes < 0;
189 if (isSub) NumBytes = -NumBytes;
190
191 // If profitable, use a movw or movt to materialize the offset.
192 // FIXME: Use the scavenger to grab a scratch register.
193 if (DestReg != ARM::SP && DestReg != BaseReg &&
194 NumBytes >= 4096 &&
195 ARM_AM::getT2SOImmVal(NumBytes) == -1) {
196 bool Fits = false;
197 if (NumBytes < 65536) {
198 // Use a movw to materialize the 16-bit constant.
199 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVi16), DestReg)
200 .addImm(NumBytes)
Bob Wilson1ab38462010-06-29 16:25:11 +0000201 .addImm((unsigned)Pred).addReg(PredReg);
Evan Cheng6495f632009-07-28 05:48:47 +0000202 Fits = true;
203 } else if ((NumBytes & 0xffff) == 0) {
204 // Use a movt to materialize the 32-bit constant.
205 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVTi16), DestReg)
206 .addReg(DestReg)
207 .addImm(NumBytes >> 16)
Bob Wilson1ab38462010-06-29 16:25:11 +0000208 .addImm((unsigned)Pred).addReg(PredReg);
Evan Cheng6495f632009-07-28 05:48:47 +0000209 Fits = true;
210 }
211
212 if (Fits) {
213 if (isSub) {
214 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2SUBrr), DestReg)
215 .addReg(BaseReg, RegState::Kill)
216 .addReg(DestReg, RegState::Kill)
217 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
218 } else {
219 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2ADDrr), DestReg)
220 .addReg(DestReg, RegState::Kill)
221 .addReg(BaseReg, RegState::Kill)
222 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
223 }
224 return;
225 }
226 }
227
228 while (NumBytes) {
Evan Cheng6495f632009-07-28 05:48:47 +0000229 unsigned ThisVal = NumBytes;
Evan Cheng86198642009-08-07 00:34:42 +0000230 unsigned Opc = 0;
231 if (DestReg == ARM::SP && BaseReg != ARM::SP) {
232 // mov sp, rn. Note t2MOVr cannot be used.
233 BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVgpr2gpr),DestReg).addReg(BaseReg);
234 BaseReg = ARM::SP;
235 continue;
236 }
237
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000238 bool HasCCOut = true;
Evan Cheng86198642009-08-07 00:34:42 +0000239 if (BaseReg == ARM::SP) {
240 // sub sp, sp, #imm7
241 if (DestReg == ARM::SP && (ThisVal < ((1 << 7)-1) * 4)) {
242 assert((ThisVal & 3) == 0 && "Stack update is not multiple of 4?");
243 Opc = isSub ? ARM::tSUBspi : ARM::tADDspi;
244 // FIXME: Fix Thumb1 immediate encoding.
245 BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
246 .addReg(BaseReg).addImm(ThisVal/4);
247 NumBytes = 0;
248 continue;
249 }
250
251 // sub rd, sp, so_imm
252 Opc = isSub ? ARM::t2SUBrSPi : ARM::t2ADDrSPi;
253 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
254 NumBytes = 0;
255 } else {
256 // FIXME: Move this to ARMAddressingModes.h?
257 unsigned RotAmt = CountLeadingZeros_32(ThisVal);
258 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
259 NumBytes &= ~ThisVal;
260 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
261 "Bit extraction didn't work?");
262 }
Evan Cheng6495f632009-07-28 05:48:47 +0000263 } else {
Evan Cheng86198642009-08-07 00:34:42 +0000264 assert(DestReg != ARM::SP && BaseReg != ARM::SP);
265 Opc = isSub ? ARM::t2SUBri : ARM::t2ADDri;
266 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
267 NumBytes = 0;
268 } else if (ThisVal < 4096) {
269 Opc = isSub ? ARM::t2SUBri12 : ARM::t2ADDri12;
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000270 HasCCOut = false;
Evan Cheng86198642009-08-07 00:34:42 +0000271 NumBytes = 0;
272 } else {
273 // FIXME: Move this to ARMAddressingModes.h?
274 unsigned RotAmt = CountLeadingZeros_32(ThisVal);
275 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
276 NumBytes &= ~ThisVal;
277 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
278 "Bit extraction didn't work?");
279 }
Evan Cheng6495f632009-07-28 05:48:47 +0000280 }
281
282 // Build the new ADD / SUB.
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000283 MachineInstrBuilder MIB =
284 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
285 .addReg(BaseReg, RegState::Kill)
286 .addImm(ThisVal));
287 if (HasCCOut)
288 AddDefaultCC(MIB);
Evan Cheng86198642009-08-07 00:34:42 +0000289
Evan Cheng6495f632009-07-28 05:48:47 +0000290 BaseReg = DestReg;
291 }
292}
293
294static unsigned
295negativeOffsetOpcode(unsigned opcode)
296{
297 switch (opcode) {
298 case ARM::t2LDRi12: return ARM::t2LDRi8;
299 case ARM::t2LDRHi12: return ARM::t2LDRHi8;
300 case ARM::t2LDRBi12: return ARM::t2LDRBi8;
301 case ARM::t2LDRSHi12: return ARM::t2LDRSHi8;
302 case ARM::t2LDRSBi12: return ARM::t2LDRSBi8;
303 case ARM::t2STRi12: return ARM::t2STRi8;
304 case ARM::t2STRBi12: return ARM::t2STRBi8;
305 case ARM::t2STRHi12: return ARM::t2STRHi8;
306
307 case ARM::t2LDRi8:
308 case ARM::t2LDRHi8:
309 case ARM::t2LDRBi8:
310 case ARM::t2LDRSHi8:
311 case ARM::t2LDRSBi8:
312 case ARM::t2STRi8:
313 case ARM::t2STRBi8:
314 case ARM::t2STRHi8:
315 return opcode;
316
317 default:
318 break;
319 }
320
321 return 0;
322}
323
324static unsigned
325positiveOffsetOpcode(unsigned opcode)
326{
327 switch (opcode) {
328 case ARM::t2LDRi8: return ARM::t2LDRi12;
329 case ARM::t2LDRHi8: return ARM::t2LDRHi12;
330 case ARM::t2LDRBi8: return ARM::t2LDRBi12;
331 case ARM::t2LDRSHi8: return ARM::t2LDRSHi12;
332 case ARM::t2LDRSBi8: return ARM::t2LDRSBi12;
333 case ARM::t2STRi8: return ARM::t2STRi12;
334 case ARM::t2STRBi8: return ARM::t2STRBi12;
335 case ARM::t2STRHi8: return ARM::t2STRHi12;
336
337 case ARM::t2LDRi12:
338 case ARM::t2LDRHi12:
339 case ARM::t2LDRBi12:
340 case ARM::t2LDRSHi12:
341 case ARM::t2LDRSBi12:
342 case ARM::t2STRi12:
343 case ARM::t2STRBi12:
344 case ARM::t2STRHi12:
345 return opcode;
346
347 default:
348 break;
349 }
350
351 return 0;
352}
353
354static unsigned
355immediateOffsetOpcode(unsigned opcode)
356{
357 switch (opcode) {
358 case ARM::t2LDRs: return ARM::t2LDRi12;
359 case ARM::t2LDRHs: return ARM::t2LDRHi12;
360 case ARM::t2LDRBs: return ARM::t2LDRBi12;
361 case ARM::t2LDRSHs: return ARM::t2LDRSHi12;
362 case ARM::t2LDRSBs: return ARM::t2LDRSBi12;
363 case ARM::t2STRs: return ARM::t2STRi12;
364 case ARM::t2STRBs: return ARM::t2STRBi12;
365 case ARM::t2STRHs: return ARM::t2STRHi12;
366
367 case ARM::t2LDRi12:
368 case ARM::t2LDRHi12:
369 case ARM::t2LDRBi12:
370 case ARM::t2LDRSHi12:
371 case ARM::t2LDRSBi12:
372 case ARM::t2STRi12:
373 case ARM::t2STRBi12:
374 case ARM::t2STRHi12:
375 case ARM::t2LDRi8:
376 case ARM::t2LDRHi8:
377 case ARM::t2LDRBi8:
378 case ARM::t2LDRSHi8:
379 case ARM::t2LDRSBi8:
380 case ARM::t2STRi8:
381 case ARM::t2STRBi8:
382 case ARM::t2STRHi8:
383 return opcode;
384
385 default:
386 break;
387 }
388
389 return 0;
390}
391
Evan Chengcdbb3f52009-08-27 01:23:50 +0000392bool llvm::rewriteT2FrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
393 unsigned FrameReg, int &Offset,
394 const ARMBaseInstrInfo &TII) {
Evan Cheng6495f632009-07-28 05:48:47 +0000395 unsigned Opcode = MI.getOpcode();
Evan Cheng6495f632009-07-28 05:48:47 +0000396 const TargetInstrDesc &Desc = MI.getDesc();
397 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
398 bool isSub = false;
399
400 // Memory operands in inline assembly always use AddrModeT2_i12.
401 if (Opcode == ARM::INLINEASM)
402 AddrMode = ARMII::AddrModeT2_i12; // FIXME. mode for thumb2?
Jim Grosbach764ab522009-08-11 15:33:49 +0000403
Evan Cheng6495f632009-07-28 05:48:47 +0000404 if (Opcode == ARM::t2ADDri || Opcode == ARM::t2ADDri12) {
405 Offset += MI.getOperand(FrameRegIdx+1).getImm();
Evan Cheng86198642009-08-07 00:34:42 +0000406
Jakob Stoklund Olesen35f0feb2010-01-19 21:08:28 +0000407 unsigned PredReg;
408 if (Offset == 0 && getInstrPredicate(&MI, PredReg) == ARMCC::AL) {
Evan Cheng6495f632009-07-28 05:48:47 +0000409 // Turn it into a move.
Evan Cheng09d97352009-08-10 02:06:53 +0000410 MI.setDesc(TII.get(ARM::tMOVgpr2gpr));
Evan Cheng6495f632009-07-28 05:48:47 +0000411 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Jakob Stoklund Olesen35f0feb2010-01-19 21:08:28 +0000412 // Remove offset and remaining explicit predicate operands.
413 do MI.RemoveOperand(FrameRegIdx+1);
414 while (MI.getNumOperands() > FrameRegIdx+1 &&
415 (!MI.getOperand(FrameRegIdx+1).isReg() ||
416 !MI.getOperand(FrameRegIdx+1).isImm()));
Evan Chengcdbb3f52009-08-27 01:23:50 +0000417 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000418 }
419
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000420 bool isSP = FrameReg == ARM::SP;
421 bool HasCCOut = Opcode != ARM::t2ADDri12;
422
Evan Cheng6495f632009-07-28 05:48:47 +0000423 if (Offset < 0) {
424 Offset = -Offset;
425 isSub = true;
Evan Cheng86198642009-08-07 00:34:42 +0000426 MI.setDesc(TII.get(isSP ? ARM::t2SUBrSPi : ARM::t2SUBri));
427 } else {
428 MI.setDesc(TII.get(isSP ? ARM::t2ADDrSPi : ARM::t2ADDri));
Evan Cheng6495f632009-07-28 05:48:47 +0000429 }
430
431 // Common case: small offset, fits into instruction.
432 if (ARM_AM::getT2SOImmVal(Offset) != -1) {
Evan Cheng6495f632009-07-28 05:48:47 +0000433 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
434 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000435 // Add cc_out operand if the original instruction did not have one.
436 if (!HasCCOut)
437 MI.addOperand(MachineOperand::CreateReg(0, false));
Evan Chengcdbb3f52009-08-27 01:23:50 +0000438 Offset = 0;
439 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000440 }
441 // Another common case: imm12.
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000442 if (Offset < 4096 &&
443 (!HasCCOut || MI.getOperand(MI.getNumOperands()-1).getReg() == 0)) {
Evan Cheng86198642009-08-07 00:34:42 +0000444 unsigned NewOpc = isSP
445 ? (isSub ? ARM::t2SUBrSPi12 : ARM::t2ADDrSPi12)
446 : (isSub ? ARM::t2SUBri12 : ARM::t2ADDri12);
447 MI.setDesc(TII.get(NewOpc));
Evan Cheng6495f632009-07-28 05:48:47 +0000448 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
449 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000450 // Remove the cc_out operand.
451 if (HasCCOut)
452 MI.RemoveOperand(MI.getNumOperands()-1);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000453 Offset = 0;
454 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000455 }
456
457 // Otherwise, extract 8 adjacent bits from the immediate into this
458 // t2ADDri/t2SUBri.
459 unsigned RotAmt = CountLeadingZeros_32(Offset);
460 unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xff000000U, RotAmt);
461
462 // We will handle these bits from offset, clear them.
463 Offset &= ~ThisImmVal;
464
465 assert(ARM_AM::getT2SOImmVal(ThisImmVal) != -1 &&
466 "Bit extraction didn't work?");
467 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000468 // Add cc_out operand if the original instruction did not have one.
469 if (!HasCCOut)
470 MI.addOperand(MachineOperand::CreateReg(0, false));
471
Evan Cheng6495f632009-07-28 05:48:47 +0000472 } else {
Bob Wilsone4863f42009-09-15 17:56:18 +0000473
Bob Wilsone6373eb2010-02-06 00:24:38 +0000474 // AddrMode4 and AddrMode6 cannot handle any offset.
475 if (AddrMode == ARMII::AddrMode4 || AddrMode == ARMII::AddrMode6)
Bob Wilsone4863f42009-09-15 17:56:18 +0000476 return false;
477
Evan Cheng6495f632009-07-28 05:48:47 +0000478 // AddrModeT2_so cannot handle any offset. If there is no offset
479 // register then we change to an immediate version.
Evan Cheng86198642009-08-07 00:34:42 +0000480 unsigned NewOpc = Opcode;
Evan Cheng6495f632009-07-28 05:48:47 +0000481 if (AddrMode == ARMII::AddrModeT2_so) {
482 unsigned OffsetReg = MI.getOperand(FrameRegIdx+1).getReg();
483 if (OffsetReg != 0) {
484 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000485 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +0000486 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000487
Evan Cheng6495f632009-07-28 05:48:47 +0000488 MI.RemoveOperand(FrameRegIdx+1);
489 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(0);
490 NewOpc = immediateOffsetOpcode(Opcode);
491 AddrMode = ARMII::AddrModeT2_i12;
492 }
493
494 unsigned NumBits = 0;
495 unsigned Scale = 1;
496 if (AddrMode == ARMII::AddrModeT2_i8 || AddrMode == ARMII::AddrModeT2_i12) {
497 // i8 supports only negative, and i12 supports only positive, so
498 // based on Offset sign convert Opcode to the appropriate
499 // instruction
500 Offset += MI.getOperand(FrameRegIdx+1).getImm();
501 if (Offset < 0) {
502 NewOpc = negativeOffsetOpcode(Opcode);
503 NumBits = 8;
504 isSub = true;
505 Offset = -Offset;
506 } else {
507 NewOpc = positiveOffsetOpcode(Opcode);
508 NumBits = 12;
509 }
Bob Wilsone6373eb2010-02-06 00:24:38 +0000510 } else if (AddrMode == ARMII::AddrMode5) {
511 // VFP address mode.
512 const MachineOperand &OffOp = MI.getOperand(FrameRegIdx+1);
513 int InstrOffs = ARM_AM::getAM5Offset(OffOp.getImm());
514 if (ARM_AM::getAM5Op(OffOp.getImm()) == ARM_AM::sub)
515 InstrOffs *= -1;
Evan Cheng6495f632009-07-28 05:48:47 +0000516 NumBits = 8;
517 Scale = 4;
518 Offset += InstrOffs * 4;
519 assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
520 if (Offset < 0) {
521 Offset = -Offset;
522 isSub = true;
523 }
Bob Wilsone6373eb2010-02-06 00:24:38 +0000524 } else {
525 llvm_unreachable("Unsupported addressing mode!");
Evan Cheng6495f632009-07-28 05:48:47 +0000526 }
527
528 if (NewOpc != Opcode)
529 MI.setDesc(TII.get(NewOpc));
530
531 MachineOperand &ImmOp = MI.getOperand(FrameRegIdx+1);
532
533 // Attempt to fold address computation
534 // Common case: small offset, fits into instruction.
535 int ImmedOffset = Offset / Scale;
536 unsigned Mask = (1 << NumBits) - 1;
537 if ((unsigned)Offset <= Mask * Scale) {
538 // Replace the FrameIndex with fp/sp
539 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
540 if (isSub) {
541 if (AddrMode == ARMII::AddrMode5)
542 // FIXME: Not consistent.
543 ImmedOffset |= 1 << NumBits;
Jim Grosbach764ab522009-08-11 15:33:49 +0000544 else
Evan Cheng6495f632009-07-28 05:48:47 +0000545 ImmedOffset = -ImmedOffset;
546 }
547 ImmOp.ChangeToImmediate(ImmedOffset);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000548 Offset = 0;
549 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000550 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000551
Evan Cheng6495f632009-07-28 05:48:47 +0000552 // Otherwise, offset doesn't fit. Pull in what we can to simplify
David Goodwind9453782009-07-28 23:52:33 +0000553 ImmedOffset = ImmedOffset & Mask;
Evan Cheng6495f632009-07-28 05:48:47 +0000554 if (isSub) {
555 if (AddrMode == ARMII::AddrMode5)
556 // FIXME: Not consistent.
557 ImmedOffset |= 1 << NumBits;
Evan Chenga8e89842009-08-03 02:38:06 +0000558 else {
Evan Cheng6495f632009-07-28 05:48:47 +0000559 ImmedOffset = -ImmedOffset;
Evan Chenga8e89842009-08-03 02:38:06 +0000560 if (ImmedOffset == 0)
561 // Change the opcode back if the encoded offset is zero.
562 MI.setDesc(TII.get(positiveOffsetOpcode(NewOpc)));
563 }
Evan Cheng6495f632009-07-28 05:48:47 +0000564 }
565 ImmOp.ChangeToImmediate(ImmedOffset);
566 Offset &= ~(Mask*Scale);
567 }
568
Evan Chengcdbb3f52009-08-27 01:23:50 +0000569 Offset = (isSub) ? -Offset : Offset;
570 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +0000571}
Evan Cheng68fc2da2010-06-09 19:26:01 +0000572
573/// scheduleTwoAddrSource - Schedule the copy / re-mat of the source of the
574/// two-addrss instruction inserted by two-address pass.
575void
576Thumb2InstrInfo::scheduleTwoAddrSource(MachineInstr *SrcMI,
577 MachineInstr *UseMI,
578 const TargetRegisterInfo &TRI) const {
579 if (SrcMI->getOpcode() != ARM::tMOVgpr2gpr ||
580 SrcMI->getOperand(1).isKill())
581 return;
582
583 unsigned PredReg = 0;
584 ARMCC::CondCodes CC = llvm::getInstrPredicate(UseMI, PredReg);
585 if (CC == ARMCC::AL || PredReg != ARM::CPSR)
586 return;
587
588 // Schedule the copy so it doesn't come between previous instructions
589 // and UseMI which can form an IT block.
590 unsigned SrcReg = SrcMI->getOperand(1).getReg();
591 ARMCC::CondCodes OCC = ARMCC::getOppositeCondition(CC);
592 MachineBasicBlock *MBB = UseMI->getParent();
593 MachineBasicBlock::iterator MBBI = SrcMI;
594 unsigned NumInsts = 0;
595 while (--MBBI != MBB->begin()) {
596 if (MBBI->isDebugValue())
597 continue;
598
599 MachineInstr *NMI = &*MBBI;
600 ARMCC::CondCodes NCC = llvm::getInstrPredicate(NMI, PredReg);
601 if (!(NCC == CC || NCC == OCC) ||
602 NMI->modifiesRegister(SrcReg, &TRI) ||
603 NMI->definesRegister(ARM::CPSR))
604 break;
605 if (++NumInsts == 4)
606 // Too many in a row!
607 return;
608 }
609
610 if (NumInsts) {
611 MBB->remove(SrcMI);
612 MBB->insert(++MBBI, SrcMI);
613 }
614}
Evan Cheng4d54e5b2010-06-22 01:18:16 +0000615
616ARMCC::CondCodes
617llvm::getITInstrPredicate(const MachineInstr *MI, unsigned &PredReg) {
618 unsigned Opc = MI->getOpcode();
619 if (Opc == ARM::tBcc || Opc == ARM::t2Bcc)
620 return ARMCC::AL;
621 return llvm::getInstrPredicate(MI, PredReg);
622}