blob: 6f33556760790a8ae4e6b1a20b2de604ae7e85e7 [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherab695882010-07-21 22:26:11 +000019#include "ARMRegisterInfo.h"
20#include "ARMTargetMachine.h"
21#include "ARMSubtarget.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000022#include "ARMConstantPoolValue.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
Eric Christopherab695882010-07-21 22:26:11 +000024#include "llvm/CallingConv.h"
25#include "llvm/DerivedTypes.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/Instructions.h"
28#include "llvm/IntrinsicInst.h"
Eric Christopherbb3e5da2010-09-14 23:03:37 +000029#include "llvm/Module.h"
Jay Foad562b84b2011-04-11 09:35:34 +000030#include "llvm/Operator.h"
Eric Christopherab695882010-07-21 22:26:11 +000031#include "llvm/CodeGen/Analysis.h"
32#include "llvm/CodeGen/FastISel.h"
33#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000034#include "llvm/CodeGen/MachineInstrBuilder.h"
35#include "llvm/CodeGen/MachineModuleInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000036#include "llvm/CodeGen/MachineConstantPool.h"
37#include "llvm/CodeGen/MachineFrameInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000038#include "llvm/CodeGen/MachineMemOperand.h"
Eric Christopherab695882010-07-21 22:26:11 +000039#include "llvm/CodeGen/MachineRegisterInfo.h"
40#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000041#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000042#include "llvm/Support/ErrorHandling.h"
43#include "llvm/Support/GetElementPtrTypeIterator.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000044#include "llvm/Target/TargetData.h"
45#include "llvm/Target/TargetInstrInfo.h"
46#include "llvm/Target/TargetLowering.h"
47#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000048#include "llvm/Target/TargetOptions.h"
49using namespace llvm;
50
Eric Christopher038fea52010-08-17 00:46:57 +000051static cl::opt<bool>
Eric Christopher6e5367d2010-10-18 22:53:53 +000052DisableARMFastISel("disable-arm-fast-isel",
53 cl::desc("Turn off experimental ARM fast-isel support"),
Eric Christopherfeadddd2010-10-11 20:05:22 +000054 cl::init(false), cl::Hidden);
Eric Christopher038fea52010-08-17 00:46:57 +000055
Eric Christopher836c6242010-12-15 23:47:29 +000056extern cl::opt<bool> EnableARMLongCalls;
57
Eric Christopherab695882010-07-21 22:26:11 +000058namespace {
Eric Christopher827656d2010-11-20 22:38:27 +000059
Eric Christopher0d581222010-11-19 22:30:02 +000060 // All possible address modes, plus some.
61 typedef struct Address {
62 enum {
63 RegBase,
64 FrameIndexBase
65 } BaseType;
Eric Christopher827656d2010-11-20 22:38:27 +000066
Eric Christopher0d581222010-11-19 22:30:02 +000067 union {
68 unsigned Reg;
69 int FI;
70 } Base;
Eric Christopher827656d2010-11-20 22:38:27 +000071
Eric Christopher0d581222010-11-19 22:30:02 +000072 int Offset;
Eric Christopher827656d2010-11-20 22:38:27 +000073
Eric Christopher0d581222010-11-19 22:30:02 +000074 // Innocuous defaults for our address.
75 Address()
Jim Grosbach0c720762011-05-16 22:24:07 +000076 : BaseType(RegBase), Offset(0) {
Eric Christopher0d581222010-11-19 22:30:02 +000077 Base.Reg = 0;
78 }
79 } Address;
Eric Christopherab695882010-07-21 22:26:11 +000080
81class ARMFastISel : public FastISel {
82
83 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
84 /// make the right decision when generating code for different targets.
85 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000086 const TargetMachine &TM;
87 const TargetInstrInfo &TII;
88 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000089 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000090
Eric Christopher8cf6c602010-09-29 22:24:45 +000091 // Convenience variables to avoid some queries.
Chad Rosier66dc8ca2011-11-08 21:12:00 +000092 bool isThumb2;
Eric Christopher8cf6c602010-09-29 22:24:45 +000093 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000094
Eric Christopherab695882010-07-21 22:26:11 +000095 public:
Eric Christopherac1a19e2010-09-09 01:06:51 +000096 explicit ARMFastISel(FunctionLoweringInfo &funcInfo)
Eric Christopher0fe7d542010-08-17 01:25:29 +000097 : FastISel(funcInfo),
98 TM(funcInfo.MF->getTarget()),
99 TII(*TM.getInstrInfo()),
100 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +0000101 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +0000102 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000103 isThumb2 = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +0000104 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +0000105 }
106
Eric Christophercb592292010-08-20 00:20:31 +0000107 // Code from FastISel.cpp.
Eric Christopher0fe7d542010-08-17 01:25:29 +0000108 virtual unsigned FastEmitInst_(unsigned MachineInstOpcode,
109 const TargetRegisterClass *RC);
110 virtual unsigned FastEmitInst_r(unsigned MachineInstOpcode,
111 const TargetRegisterClass *RC,
112 unsigned Op0, bool Op0IsKill);
113 virtual unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
114 const TargetRegisterClass *RC,
115 unsigned Op0, bool Op0IsKill,
116 unsigned Op1, bool Op1IsKill);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000117 virtual unsigned FastEmitInst_rrr(unsigned MachineInstOpcode,
118 const TargetRegisterClass *RC,
119 unsigned Op0, bool Op0IsKill,
120 unsigned Op1, bool Op1IsKill,
121 unsigned Op2, bool Op2IsKill);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000122 virtual unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
123 const TargetRegisterClass *RC,
124 unsigned Op0, bool Op0IsKill,
125 uint64_t Imm);
126 virtual unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
127 const TargetRegisterClass *RC,
128 unsigned Op0, bool Op0IsKill,
129 const ConstantFP *FPImm);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000130 virtual unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
131 const TargetRegisterClass *RC,
132 unsigned Op0, bool Op0IsKill,
133 unsigned Op1, bool Op1IsKill,
134 uint64_t Imm);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000135 virtual unsigned FastEmitInst_i(unsigned MachineInstOpcode,
136 const TargetRegisterClass *RC,
137 uint64_t Imm);
Eric Christopherd94bc542011-04-29 22:07:50 +0000138 virtual unsigned FastEmitInst_ii(unsigned MachineInstOpcode,
139 const TargetRegisterClass *RC,
140 uint64_t Imm1, uint64_t Imm2);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000141
Eric Christopher0fe7d542010-08-17 01:25:29 +0000142 virtual unsigned FastEmitInst_extractsubreg(MVT RetVT,
143 unsigned Op0, bool Op0IsKill,
144 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000145
Eric Christophercb592292010-08-20 00:20:31 +0000146 // Backend specific FastISel code.
Eric Christopherab695882010-07-21 22:26:11 +0000147 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000148 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000149 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Chad Rosierb29b9502011-11-13 02:23:59 +0000150 virtual bool TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
151 const LoadInst *LI);
Eric Christopherab695882010-07-21 22:26:11 +0000152
153 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000154
Eric Christopher83007122010-08-23 21:44:12 +0000155 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000156 private:
Eric Christopher17787722010-10-21 21:47:51 +0000157 bool SelectLoad(const Instruction *I);
158 bool SelectStore(const Instruction *I);
159 bool SelectBranch(const Instruction *I);
Chad Rosier60c8fa62012-02-07 23:56:08 +0000160 bool SelectIndirectBr(const Instruction *I);
Eric Christopher17787722010-10-21 21:47:51 +0000161 bool SelectCmp(const Instruction *I);
162 bool SelectFPExt(const Instruction *I);
163 bool SelectFPTrunc(const Instruction *I);
Chad Rosier3901c3e2012-02-06 23:50:07 +0000164 bool SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode);
165 bool SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode);
Chad Rosierae46a332012-02-03 21:14:11 +0000166 bool SelectIToFP(const Instruction *I, bool isSigned);
167 bool SelectFPToI(const Instruction *I, bool isSigned);
Chad Rosier7ccb30b2012-02-03 21:07:27 +0000168 bool SelectDiv(const Instruction *I, bool isSigned);
Chad Rosier769422f2012-02-03 21:23:45 +0000169 bool SelectRem(const Instruction *I, bool isSigned);
Chad Rosier11add262011-11-11 23:31:03 +0000170 bool SelectCall(const Instruction *I, const char *IntrMemName);
171 bool SelectIntrinsicCall(const IntrinsicInst &I);
Eric Christopher17787722010-10-21 21:47:51 +0000172 bool SelectSelect(const Instruction *I);
Eric Christopher4f512ef2010-10-22 01:28:00 +0000173 bool SelectRet(const Instruction *I);
Chad Rosier0d7b2312011-11-02 00:18:48 +0000174 bool SelectTrunc(const Instruction *I);
175 bool SelectIntExt(const Instruction *I);
Eric Christopherab695882010-07-21 22:26:11 +0000176
Eric Christopher83007122010-08-23 21:44:12 +0000177 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000178 private:
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000179 bool isTypeLegal(Type *Ty, MVT &VT);
180 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosiere07cd5e2011-11-02 18:08:25 +0000181 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
182 bool isZExt);
Chad Rosier404ed3c2011-12-14 17:26:05 +0000183 bool ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
184 unsigned Alignment = 0, bool isZExt = true,
185 bool allocReg = true);
Chad Rosierb29b9502011-11-13 02:23:59 +0000186
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000187 bool ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
188 unsigned Alignment = 0);
Eric Christopher0d581222010-11-19 22:30:02 +0000189 bool ARMComputeAddress(const Value *Obj, Address &Addr);
Chad Rosierb29b9502011-11-13 02:23:59 +0000190 void ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3);
Chad Rosier2c42b8c2011-11-14 23:04:09 +0000191 bool ARMIsMemCpySmall(uint64_t Len);
192 bool ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len);
Chad Rosier87633022011-11-02 17:20:24 +0000193 unsigned ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT, bool isZExt);
Eric Christopher9ed58df2010-09-09 00:19:41 +0000194 unsigned ARMMaterializeFP(const ConstantFP *CFP, EVT VT);
Eric Christopher744c7c82010-09-28 22:47:54 +0000195 unsigned ARMMaterializeInt(const Constant *C, EVT VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000196 unsigned ARMMaterializeGV(const GlobalValue *GV, EVT VT);
Eric Christopheraa3ace12010-09-09 20:49:25 +0000197 unsigned ARMMoveToFPReg(EVT VT, unsigned SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000198 unsigned ARMMoveToIntReg(EVT VT, unsigned SrcReg);
Eric Christopher872f4a22011-02-22 01:37:10 +0000199 unsigned ARMSelectCallOp(const GlobalValue *GV);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000200
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000201 // Call handling routines.
202 private:
203 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC, bool Return);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000204 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000205 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000206 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000207 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
208 SmallVectorImpl<unsigned> &RegArgs,
209 CallingConv::ID CC,
210 unsigned &NumBytes);
Duncan Sands1440e8b2010-11-03 11:35:31 +0000211 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000212 const Instruction *I, CallingConv::ID CC,
213 unsigned &NumBytes);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000214 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000215
216 // OptionalDef handling routines.
217 private:
Eric Christopheraf3dce52011-03-12 01:09:29 +0000218 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher456144e2010-08-19 00:37:05 +0000219 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
220 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Eric Christopher564857f2010-12-01 01:40:24 +0000221 void AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000222 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000223 unsigned Flags, bool useAM3);
Eric Christopher456144e2010-08-19 00:37:05 +0000224};
Eric Christopherab695882010-07-21 22:26:11 +0000225
226} // end anonymous namespace
227
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000228#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000229
Eric Christopher456144e2010-08-19 00:37:05 +0000230// DefinesOptionalPredicate - This is different from DefinesPredicate in that
231// we don't care about implicit defs here, just places we'll need to add a
232// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
233bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000234 if (!MI->hasOptionalDef())
Eric Christopher456144e2010-08-19 00:37:05 +0000235 return false;
236
237 // Look to see if our OptionalDef is defining CPSR or CCR.
238 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
239 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000240 if (!MO.isReg() || !MO.isDef()) continue;
241 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000242 *CPSR = true;
243 }
244 return true;
245}
246
Eric Christopheraf3dce52011-03-12 01:09:29 +0000247bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Chenge837dea2011-06-28 19:10:37 +0000248 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher299bbb22011-04-29 00:03:10 +0000249
Eric Christopheraf3dce52011-03-12 01:09:29 +0000250 // If we're a thumb2 or not NEON function we were handled via isPredicable.
Evan Chenge837dea2011-06-28 19:10:37 +0000251 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopheraf3dce52011-03-12 01:09:29 +0000252 AFI->isThumb2Function())
253 return false;
Eric Christopher299bbb22011-04-29 00:03:10 +0000254
Evan Chenge837dea2011-06-28 19:10:37 +0000255 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
256 if (MCID.OpInfo[i].isPredicate())
Eric Christopheraf3dce52011-03-12 01:09:29 +0000257 return true;
Eric Christopher299bbb22011-04-29 00:03:10 +0000258
Eric Christopheraf3dce52011-03-12 01:09:29 +0000259 return false;
260}
261
Eric Christopher456144e2010-08-19 00:37:05 +0000262// If the machine is predicable go ahead and add the predicate operands, if
263// it needs default CC operands add those.
Eric Christopheraaa8df42010-11-02 01:21:28 +0000264// TODO: If we want to support thumb1 then we'll need to deal with optional
265// CPSR defs that need to be added before the remaining operands. See s_cc_out
266// for descriptions why.
Eric Christopher456144e2010-08-19 00:37:05 +0000267const MachineInstrBuilder &
268ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
269 MachineInstr *MI = &*MIB;
270
Eric Christopheraf3dce52011-03-12 01:09:29 +0000271 // Do we use a predicate? or...
272 // Are we NEON in ARM mode and have a predicate operand? If so, I know
273 // we're not predicable but add it anyways.
274 if (TII.isPredicable(MI) || isARMNEONPred(MI))
Eric Christopher456144e2010-08-19 00:37:05 +0000275 AddDefaultPred(MIB);
Eric Christopher299bbb22011-04-29 00:03:10 +0000276
Eric Christopher456144e2010-08-19 00:37:05 +0000277 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
278 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000279 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000280 if (DefinesOptionalPredicate(MI, &CPSR)) {
281 if (CPSR)
282 AddDefaultT1CC(MIB);
283 else
284 AddDefaultCC(MIB);
285 }
286 return MIB;
287}
288
Eric Christopher0fe7d542010-08-17 01:25:29 +0000289unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
290 const TargetRegisterClass* RC) {
291 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000292 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000293
Eric Christopher456144e2010-08-19 00:37:05 +0000294 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000295 return ResultReg;
296}
297
298unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
299 const TargetRegisterClass *RC,
300 unsigned Op0, bool Op0IsKill) {
301 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000302 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000303
Chad Rosier40d552e2012-02-15 17:36:21 +0000304 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000305 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000306 .addReg(Op0, Op0IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000307 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000308 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000309 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000310 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000311 TII.get(TargetOpcode::COPY), ResultReg)
312 .addReg(II.ImplicitDefs[0]));
313 }
314 return ResultReg;
315}
316
317unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
318 const TargetRegisterClass *RC,
319 unsigned Op0, bool Op0IsKill,
320 unsigned Op1, bool Op1IsKill) {
321 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000322 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000323
Chad Rosier40d552e2012-02-15 17:36:21 +0000324 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000325 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000326 .addReg(Op0, Op0IsKill * RegState::Kill)
327 .addReg(Op1, Op1IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000328 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000329 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000330 .addReg(Op0, Op0IsKill * RegState::Kill)
331 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000332 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000333 TII.get(TargetOpcode::COPY), ResultReg)
334 .addReg(II.ImplicitDefs[0]));
335 }
336 return ResultReg;
337}
338
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000339unsigned ARMFastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
340 const TargetRegisterClass *RC,
341 unsigned Op0, bool Op0IsKill,
342 unsigned Op1, bool Op1IsKill,
343 unsigned Op2, bool Op2IsKill) {
344 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000345 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000346
Chad Rosier40d552e2012-02-15 17:36:21 +0000347 if (II.getNumDefs() >= 1) {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000348 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
349 .addReg(Op0, Op0IsKill * RegState::Kill)
350 .addReg(Op1, Op1IsKill * RegState::Kill)
351 .addReg(Op2, Op2IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000352 } else {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000353 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
354 .addReg(Op0, Op0IsKill * RegState::Kill)
355 .addReg(Op1, Op1IsKill * RegState::Kill)
356 .addReg(Op2, Op2IsKill * RegState::Kill));
357 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
358 TII.get(TargetOpcode::COPY), ResultReg)
359 .addReg(II.ImplicitDefs[0]));
360 }
361 return ResultReg;
362}
363
Eric Christopher0fe7d542010-08-17 01:25:29 +0000364unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
365 const TargetRegisterClass *RC,
366 unsigned Op0, bool Op0IsKill,
367 uint64_t Imm) {
368 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000369 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000370
Chad Rosier40d552e2012-02-15 17:36:21 +0000371 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000372 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000373 .addReg(Op0, Op0IsKill * RegState::Kill)
374 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000375 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000376 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000377 .addReg(Op0, Op0IsKill * RegState::Kill)
378 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000379 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000380 TII.get(TargetOpcode::COPY), ResultReg)
381 .addReg(II.ImplicitDefs[0]));
382 }
383 return ResultReg;
384}
385
386unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
387 const TargetRegisterClass *RC,
388 unsigned Op0, bool Op0IsKill,
389 const ConstantFP *FPImm) {
390 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000391 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000392
Chad Rosier40d552e2012-02-15 17:36:21 +0000393 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000394 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000395 .addReg(Op0, Op0IsKill * RegState::Kill)
396 .addFPImm(FPImm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000397 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000398 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000399 .addReg(Op0, Op0IsKill * RegState::Kill)
400 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000401 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000402 TII.get(TargetOpcode::COPY), ResultReg)
403 .addReg(II.ImplicitDefs[0]));
404 }
405 return ResultReg;
406}
407
408unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
409 const TargetRegisterClass *RC,
410 unsigned Op0, bool Op0IsKill,
411 unsigned Op1, bool Op1IsKill,
412 uint64_t Imm) {
413 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000414 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000415
Chad Rosier40d552e2012-02-15 17:36:21 +0000416 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000417 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000418 .addReg(Op0, Op0IsKill * RegState::Kill)
419 .addReg(Op1, Op1IsKill * RegState::Kill)
420 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000421 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000422 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000423 .addReg(Op0, Op0IsKill * RegState::Kill)
424 .addReg(Op1, Op1IsKill * RegState::Kill)
425 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000426 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000427 TII.get(TargetOpcode::COPY), ResultReg)
428 .addReg(II.ImplicitDefs[0]));
429 }
430 return ResultReg;
431}
432
433unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
434 const TargetRegisterClass *RC,
435 uint64_t Imm) {
436 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000437 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000438
Chad Rosier40d552e2012-02-15 17:36:21 +0000439 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000440 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000441 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000442 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000443 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000444 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000445 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000446 TII.get(TargetOpcode::COPY), ResultReg)
447 .addReg(II.ImplicitDefs[0]));
448 }
449 return ResultReg;
450}
451
Eric Christopherd94bc542011-04-29 22:07:50 +0000452unsigned ARMFastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
453 const TargetRegisterClass *RC,
454 uint64_t Imm1, uint64_t Imm2) {
455 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000456 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher471e4222011-06-08 23:55:35 +0000457
Chad Rosier40d552e2012-02-15 17:36:21 +0000458 if (II.getNumDefs() >= 1) {
Eric Christopherd94bc542011-04-29 22:07:50 +0000459 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
460 .addImm(Imm1).addImm(Imm2));
Chad Rosier40d552e2012-02-15 17:36:21 +0000461 } else {
Eric Christopherd94bc542011-04-29 22:07:50 +0000462 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
463 .addImm(Imm1).addImm(Imm2));
Eric Christopher471e4222011-06-08 23:55:35 +0000464 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherd94bc542011-04-29 22:07:50 +0000465 TII.get(TargetOpcode::COPY),
466 ResultReg)
467 .addReg(II.ImplicitDefs[0]));
468 }
469 return ResultReg;
470}
471
Eric Christopher0fe7d542010-08-17 01:25:29 +0000472unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
473 unsigned Op0, bool Op0IsKill,
474 uint32_t Idx) {
475 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
476 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
477 "Cannot yet extract from physregs");
Chad Rosier40d552e2012-02-15 17:36:21 +0000478
Eric Christopher456144e2010-08-19 00:37:05 +0000479 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Chad Rosier40d552e2012-02-15 17:36:21 +0000480 DL, TII.get(TargetOpcode::COPY), ResultReg)
481 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000482 return ResultReg;
483}
484
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000485// TODO: Don't worry about 64-bit now, but when this is fixed remove the
486// checks from the various callers.
Eric Christopheraa3ace12010-09-09 20:49:25 +0000487unsigned ARMFastISel::ARMMoveToFPReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000488 if (VT == MVT::f64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000489
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000490 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
491 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000492 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000493 .addReg(SrcReg));
494 return MoveReg;
495}
496
497unsigned ARMFastISel::ARMMoveToIntReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000498 if (VT == MVT::i64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000499
Eric Christopheraa3ace12010-09-09 20:49:25 +0000500 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
501 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000502 TII.get(ARM::VMOVRS), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000503 .addReg(SrcReg));
504 return MoveReg;
505}
506
Eric Christopher9ed58df2010-09-09 00:19:41 +0000507// For double width floating point we need to materialize two constants
508// (the high and the low) into integer registers then use a move to get
509// the combined constant into an FP reg.
510unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, EVT VT) {
511 const APFloat Val = CFP->getValueAPF();
Duncan Sandscdfad362010-11-03 12:17:33 +0000512 bool is64bit = VT == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000513
Eric Christopher9ed58df2010-09-09 00:19:41 +0000514 // This checks to see if we can use VFP3 instructions to materialize
515 // a constant, otherwise we have to go through the constant pool.
516 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000517 int Imm;
518 unsigned Opc;
519 if (is64bit) {
520 Imm = ARM_AM::getFP64Imm(Val);
521 Opc = ARM::FCONSTD;
522 } else {
523 Imm = ARM_AM::getFP32Imm(Val);
524 Opc = ARM::FCONSTS;
525 }
Eric Christopher9ed58df2010-09-09 00:19:41 +0000526 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
527 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
528 DestReg)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000529 .addImm(Imm));
Eric Christopher9ed58df2010-09-09 00:19:41 +0000530 return DestReg;
531 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000532
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000533 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000534 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000535
Eric Christopher238bb162010-09-09 23:50:00 +0000536 // MachineConstantPool wants an explicit alignment.
537 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
538 if (Align == 0) {
539 // TODO: Figure out if this is correct.
540 Align = TD.getTypeAllocSize(CFP->getType());
541 }
542 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
543 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
544 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000545
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000546 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000547 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
548 DestReg)
549 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000550 .addReg(0));
551 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000552}
553
Eric Christopher744c7c82010-09-28 22:47:54 +0000554unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, EVT VT) {
Eric Christopherdccd2c32010-10-11 08:38:55 +0000555
Chad Rosier44e89572011-11-04 22:29:00 +0000556 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
557 return false;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000558
559 // If we can do this in a single instruction without a constant pool entry
560 // do so now.
561 const ConstantInt *CI = cast<ConstantInt>(C);
Chad Rosiera4e07272011-11-04 23:09:49 +0000562 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000563 unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16;
Chad Rosier4e89d972011-11-11 00:36:21 +0000564 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eric Christophere5b13cf2010-11-03 20:21:17 +0000565 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier44e89572011-11-04 22:29:00 +0000566 TII.get(Opc), ImmReg)
Chad Rosier42536af2011-11-05 20:16:15 +0000567 .addImm(CI->getZExtValue()));
Chad Rosier44e89572011-11-04 22:29:00 +0000568 return ImmReg;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000569 }
570
Chad Rosier4e89d972011-11-11 00:36:21 +0000571 // Use MVN to emit negative constants.
572 if (VT == MVT::i32 && Subtarget->hasV6T2Ops() && CI->isNegative()) {
573 unsigned Imm = (unsigned)~(CI->getSExtValue());
Chad Rosier1c47de82011-11-11 06:27:41 +0000574 bool UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
Chad Rosier4e89d972011-11-11 00:36:21 +0000575 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier1c47de82011-11-11 06:27:41 +0000576 if (UseImm) {
Chad Rosier4e89d972011-11-11 00:36:21 +0000577 unsigned Opc = isThumb2 ? ARM::t2MVNi : ARM::MVNi;
578 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
579 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
580 TII.get(Opc), ImmReg)
581 .addImm(Imm));
582 return ImmReg;
583 }
584 }
585
586 // Load from constant pool. For now 32-bit only.
Chad Rosier44e89572011-11-04 22:29:00 +0000587 if (VT != MVT::i32)
588 return false;
589
590 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
591
Eric Christopher56d2b722010-09-02 23:43:26 +0000592 // MachineConstantPool wants an explicit alignment.
593 unsigned Align = TD.getPrefTypeAlignment(C->getType());
594 if (Align == 0) {
595 // TODO: Figure out if this is correct.
596 Align = TD.getTypeAllocSize(C->getType());
597 }
598 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000599
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000600 if (isThumb2)
Eric Christopher56d2b722010-09-02 23:43:26 +0000601 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000602 TII.get(ARM::t2LDRpci), DestReg)
603 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000604 else
Eric Christopherd0c82a62010-11-12 09:48:30 +0000605 // The extra immediate is for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000606 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000607 TII.get(ARM::LDRcp), DestReg)
608 .addConstantPoolIndex(Idx)
Jim Grosbach3e556122010-10-26 22:37:02 +0000609 .addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000610
Eric Christopher56d2b722010-09-02 23:43:26 +0000611 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000612}
613
Eric Christopherc9932f62010-10-01 23:24:42 +0000614unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, EVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000615 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000616 if (VT != MVT::i32) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000617
Eric Christopher890dbbe2010-10-02 00:32:44 +0000618 Reloc::Model RelocM = TM.getRelocationModel();
Eric Christopherdccd2c32010-10-11 08:38:55 +0000619
Eric Christopher890dbbe2010-10-02 00:32:44 +0000620 // TODO: Need more magic for ARM PIC.
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000621 if (!isThumb2 && (RelocM == Reloc::PIC_)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000622
Eric Christopher890dbbe2010-10-02 00:32:44 +0000623 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000624
625 // Use movw+movt when possible, it avoids constant pool entries.
Jakob Stoklund Olesen8f37a242012-01-07 20:49:15 +0000626 // Darwin targets don't support movt with Reloc::Static, see
627 // ARMTargetLowering::LowerGlobalAddressDarwin. Other targets only support
628 // static movt relocations.
629 if (Subtarget->useMovt() &&
630 Subtarget->isTargetDarwin() == (RelocM != Reloc::Static)) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000631 unsigned Opc;
632 switch (RelocM) {
633 case Reloc::PIC_:
634 Opc = isThumb2 ? ARM::t2MOV_ga_pcrel : ARM::MOV_ga_pcrel;
635 break;
636 case Reloc::DynamicNoPIC:
637 Opc = isThumb2 ? ARM::t2MOV_ga_dyn : ARM::MOV_ga_dyn;
638 break;
639 default:
640 Opc = isThumb2 ? ARM::t2MOVi32imm : ARM::MOVi32imm;
641 break;
642 }
643 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
644 DestReg).addGlobalAddress(GV));
Eric Christopher890dbbe2010-10-02 00:32:44 +0000645 } else {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000646 // MachineConstantPool wants an explicit alignment.
647 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
648 if (Align == 0) {
649 // TODO: Figure out if this is correct.
650 Align = TD.getTypeAllocSize(GV->getType());
651 }
652
653 // Grab index.
654 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 :
655 (Subtarget->isThumb() ? 4 : 8);
656 unsigned Id = AFI->createPICLabelUId();
657 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
658 ARMCP::CPValue,
659 PCAdj);
660 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
661
662 // Load value.
663 MachineInstrBuilder MIB;
664 if (isThumb2) {
665 unsigned Opc = (RelocM!=Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
666 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
667 .addConstantPoolIndex(Idx);
668 if (RelocM == Reloc::PIC_)
669 MIB.addImm(Id);
670 } else {
671 // The extra immediate is for addrmode2.
672 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
673 DestReg)
674 .addConstantPoolIndex(Idx)
675 .addImm(0);
676 }
677 AddOptionalDefs(MIB);
Eric Christopher890dbbe2010-10-02 00:32:44 +0000678 }
Eli Friedmand6412c92011-06-03 01:13:19 +0000679
680 if (Subtarget->GVIsIndirectSymbol(GV, RelocM)) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000681 MachineInstrBuilder MIB;
Eli Friedmand6412c92011-06-03 01:13:19 +0000682 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000683 if (isThumb2)
Jim Grosbachb04546f2011-09-13 20:30:37 +0000684 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
685 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedmand6412c92011-06-03 01:13:19 +0000686 .addReg(DestReg)
687 .addImm(0);
688 else
689 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRi12),
690 NewDestReg)
691 .addReg(DestReg)
692 .addImm(0);
693 DestReg = NewDestReg;
694 AddOptionalDefs(MIB);
695 }
696
Eric Christopher890dbbe2010-10-02 00:32:44 +0000697 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000698}
699
Eric Christopher9ed58df2010-09-09 00:19:41 +0000700unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
701 EVT VT = TLI.getValueType(C->getType(), true);
702
703 // Only handle simple types.
704 if (!VT.isSimple()) return 0;
705
706 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
707 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000708 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
709 return ARMMaterializeGV(GV, VT);
710 else if (isa<ConstantInt>(C))
711 return ARMMaterializeInt(C, VT);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000712
Eric Christopherc9932f62010-10-01 23:24:42 +0000713 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000714}
715
Chad Rosier944d82b2011-11-17 21:46:13 +0000716// TODO: unsigned ARMFastISel::TargetMaterializeFloatZero(const ConstantFP *CF);
717
Eric Christopherf9764fa2010-09-30 20:49:44 +0000718unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
719 // Don't handle dynamic allocas.
720 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000721
Duncan Sands1440e8b2010-11-03 11:35:31 +0000722 MVT VT;
Eric Christopherec8bf972010-10-17 06:07:26 +0000723 if (!isLoadTypeLegal(AI->getType(), VT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000724
Eric Christopherf9764fa2010-09-30 20:49:44 +0000725 DenseMap<const AllocaInst*, int>::iterator SI =
726 FuncInfo.StaticAllocaMap.find(AI);
727
728 // This will get lowered later into the correct offsets and registers
729 // via rewriteXFrameIndex.
730 if (SI != FuncInfo.StaticAllocaMap.end()) {
Craig Topper44d23822012-02-22 05:59:10 +0000731 const TargetRegisterClass* RC = TLI.getRegClassFor(VT);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000732 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000733 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000734 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherf9764fa2010-09-30 20:49:44 +0000735 TII.get(Opc), ResultReg)
736 .addFrameIndex(SI->second)
737 .addImm(0));
738 return ResultReg;
739 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000740
Eric Christopherf9764fa2010-09-30 20:49:44 +0000741 return 0;
742}
743
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000744bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000745 EVT evt = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000746
Eric Christopherb1cc8482010-08-25 07:23:49 +0000747 // Only handle simple types.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000748 if (evt == MVT::Other || !evt.isSimple()) return false;
749 VT = evt.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +0000750
Eric Christopherdc908042010-08-31 01:28:42 +0000751 // Handle all legal types, i.e. a register that will directly hold this
752 // value.
753 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000754}
755
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000756bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000757 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000758
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000759 // If this is a type than can be sign or zero-extended to a basic operation
760 // go ahead and accept it now.
Chad Rosierb29b9502011-11-13 02:23:59 +0000761 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000762 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000763
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000764 return false;
765}
766
Eric Christopher88de86b2010-11-19 22:36:41 +0000767// Computes the address to get to an object.
Eric Christopher0d581222010-11-19 22:30:02 +0000768bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher83007122010-08-23 21:44:12 +0000769 // Some boilerplate from the X86 FastISel.
770 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000771 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000772 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher2d630d72010-11-19 22:37:58 +0000773 // Don't walk into other basic blocks unless the object is an alloca from
774 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher76dda7e2010-11-15 21:11:06 +0000775 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
776 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
777 Opcode = I->getOpcode();
778 U = I;
779 }
Eric Christophercb0b04b2010-08-24 00:07:24 +0000780 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000781 Opcode = C->getOpcode();
782 U = C;
783 }
784
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000785 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000786 if (Ty->getAddressSpace() > 255)
787 // Fast instruction selection doesn't support the special
788 // address spaces.
789 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000790
Eric Christopher83007122010-08-23 21:44:12 +0000791 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000792 default:
Eric Christopher83007122010-08-23 21:44:12 +0000793 break;
Eric Christopher55324332010-10-12 00:43:21 +0000794 case Instruction::BitCast: {
795 // Look through bitcasts.
Eric Christopher0d581222010-11-19 22:30:02 +0000796 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000797 }
798 case Instruction::IntToPtr: {
799 // Look past no-op inttoptrs.
800 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000801 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000802 break;
803 }
804 case Instruction::PtrToInt: {
805 // Look past no-op ptrtoints.
806 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000807 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000808 break;
809 }
Eric Christophereae84392010-10-14 09:29:41 +0000810 case Instruction::GetElementPtr: {
Eric Christopherb3716582010-11-19 22:39:56 +0000811 Address SavedAddr = Addr;
Eric Christopher0d581222010-11-19 22:30:02 +0000812 int TmpOffset = Addr.Offset;
Eric Christopher2896df82010-10-15 18:02:07 +0000813
Eric Christophereae84392010-10-14 09:29:41 +0000814 // Iterate through the GEP folding the constants into offsets where
815 // we can.
816 gep_type_iterator GTI = gep_type_begin(U);
817 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
818 i != e; ++i, ++GTI) {
819 const Value *Op = *i;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000820 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Eric Christophereae84392010-10-14 09:29:41 +0000821 const StructLayout *SL = TD.getStructLayout(STy);
822 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
823 TmpOffset += SL->getElementOffset(Idx);
824 } else {
Eric Christopher2896df82010-10-15 18:02:07 +0000825 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Eric Christopher7244d7c2011-03-22 19:39:17 +0000826 for (;;) {
Eric Christopher2896df82010-10-15 18:02:07 +0000827 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
828 // Constant-offset addressing.
829 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000830 break;
831 }
832 if (isa<AddOperator>(Op) &&
833 (!isa<Instruction>(Op) ||
834 FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()]
835 == FuncInfo.MBB) &&
836 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
Eric Christopher299bbb22011-04-29 00:03:10 +0000837 // An add (in the same block) with a constant operand. Fold the
Eric Christopher7244d7c2011-03-22 19:39:17 +0000838 // constant.
Eric Christopher2896df82010-10-15 18:02:07 +0000839 ConstantInt *CI =
Eric Christopher7244d7c2011-03-22 19:39:17 +0000840 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christopher2896df82010-10-15 18:02:07 +0000841 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000842 // Iterate on the other operand.
843 Op = cast<AddOperator>(Op)->getOperand(0);
844 continue;
Eric Christopher299bbb22011-04-29 00:03:10 +0000845 }
Eric Christopher7244d7c2011-03-22 19:39:17 +0000846 // Unsupported
847 goto unsupported_gep;
848 }
Eric Christophereae84392010-10-14 09:29:41 +0000849 }
850 }
Eric Christopher2896df82010-10-15 18:02:07 +0000851
852 // Try to grab the base operand now.
Eric Christopher0d581222010-11-19 22:30:02 +0000853 Addr.Offset = TmpOffset;
854 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christopher2896df82010-10-15 18:02:07 +0000855
856 // We failed, restore everything and try the other options.
Eric Christopherb3716582010-11-19 22:39:56 +0000857 Addr = SavedAddr;
Eric Christopher2896df82010-10-15 18:02:07 +0000858
Eric Christophereae84392010-10-14 09:29:41 +0000859 unsupported_gep:
Eric Christophereae84392010-10-14 09:29:41 +0000860 break;
861 }
Eric Christopher83007122010-08-23 21:44:12 +0000862 case Instruction::Alloca: {
Eric Christopher15418772010-10-12 05:39:06 +0000863 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher827656d2010-11-20 22:38:27 +0000864 DenseMap<const AllocaInst*, int>::iterator SI =
865 FuncInfo.StaticAllocaMap.find(AI);
866 if (SI != FuncInfo.StaticAllocaMap.end()) {
867 Addr.BaseType = Address::FrameIndexBase;
868 Addr.Base.FI = SI->second;
869 return true;
870 }
871 break;
Eric Christopher83007122010-08-23 21:44:12 +0000872 }
873 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000874
Eric Christophercb0b04b2010-08-24 00:07:24 +0000875 // Try to get this in a register if nothing else has worked.
Eric Christopher0d581222010-11-19 22:30:02 +0000876 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
877 return Addr.Base.Reg != 0;
Eric Christophereae84392010-10-14 09:29:41 +0000878}
879
Chad Rosierb29b9502011-11-13 02:23:59 +0000880void ARMFastISel::ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3) {
Jim Grosbach6b156392010-10-27 21:39:08 +0000881
Eric Christopher212ae932010-10-21 19:40:30 +0000882 assert(VT.isSimple() && "Non-simple types are invalid here!");
Jim Grosbach6b156392010-10-27 21:39:08 +0000883
Eric Christopher212ae932010-10-21 19:40:30 +0000884 bool needsLowering = false;
885 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperbc219812012-02-07 02:50:20 +0000886 default: llvm_unreachable("Unhandled load/store type!");
Eric Christopher212ae932010-10-21 19:40:30 +0000887 case MVT::i1:
888 case MVT::i8:
Chad Rosierb29b9502011-11-13 02:23:59 +0000889 case MVT::i16:
Eric Christopher212ae932010-10-21 19:40:30 +0000890 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +0000891 if (!useAM3) {
Chad Rosierb29b9502011-11-13 02:23:59 +0000892 // Integer loads/stores handle 12-bit offsets.
893 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Chad Rosier57b29972011-11-14 20:22:27 +0000894 // Handle negative offsets.
Chad Rosiere489af82011-11-14 22:34:48 +0000895 if (needsLowering && isThumb2)
896 needsLowering = !(Subtarget->hasV6T2Ops() && Addr.Offset < 0 &&
897 Addr.Offset > -256);
Chad Rosier57b29972011-11-14 20:22:27 +0000898 } else {
Chad Rosier5be833d2011-11-13 04:25:02 +0000899 // ARM halfword load/stores and signed byte loads use +/-imm8 offsets.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000900 needsLowering = (Addr.Offset > 255 || Addr.Offset < -255);
Chad Rosier57b29972011-11-14 20:22:27 +0000901 }
Eric Christopher212ae932010-10-21 19:40:30 +0000902 break;
903 case MVT::f32:
904 case MVT::f64:
905 // Floating point operands handle 8-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000906 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000907 break;
908 }
Jim Grosbach6b156392010-10-27 21:39:08 +0000909
Eric Christopher827656d2010-11-20 22:38:27 +0000910 // If this is a stack pointer and the offset needs to be simplified then
911 // put the alloca address into a register, set the base type back to
912 // register and continue. This should almost never happen.
913 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
Craig Topper44d23822012-02-22 05:59:10 +0000914 const TargetRegisterClass *RC = isThumb2 ? ARM::tGPRRegisterClass
915 : ARM::GPRRegisterClass;
Eric Christopher827656d2010-11-20 22:38:27 +0000916 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000917 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000918 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher827656d2010-11-20 22:38:27 +0000919 TII.get(Opc), ResultReg)
920 .addFrameIndex(Addr.Base.FI)
921 .addImm(0));
922 Addr.Base.Reg = ResultReg;
923 Addr.BaseType = Address::RegBase;
924 }
925
Eric Christopher212ae932010-10-21 19:40:30 +0000926 // Since the offset is too large for the load/store instruction
Eric Christopher318b6ee2010-09-02 00:53:56 +0000927 // get the reg+offset into a register.
Eric Christopher212ae932010-10-21 19:40:30 +0000928 if (needsLowering) {
Eli Friedman9ebf57a2011-04-29 21:22:56 +0000929 Addr.Base.Reg = FastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
930 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopher0d581222010-11-19 22:30:02 +0000931 Addr.Offset = 0;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000932 }
Eric Christopher83007122010-08-23 21:44:12 +0000933}
934
Eric Christopher564857f2010-12-01 01:40:24 +0000935void ARMFastISel::AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000936 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000937 unsigned Flags, bool useAM3) {
Eric Christopher564857f2010-12-01 01:40:24 +0000938 // addrmode5 output depends on the selection dag addressing dividing the
939 // offset by 4 that it then later multiplies. Do this here as well.
940 if (VT.getSimpleVT().SimpleTy == MVT::f32 ||
941 VT.getSimpleVT().SimpleTy == MVT::f64)
942 Addr.Offset /= 4;
Eric Christopher299bbb22011-04-29 00:03:10 +0000943
Eric Christopher564857f2010-12-01 01:40:24 +0000944 // Frame base works a bit differently. Handle it separately.
945 if (Addr.BaseType == Address::FrameIndexBase) {
946 int FI = Addr.Base.FI;
947 int Offset = Addr.Offset;
948 MachineMemOperand *MMO =
949 FuncInfo.MF->getMachineMemOperand(
950 MachinePointerInfo::getFixedStack(FI, Offset),
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000951 Flags,
Eric Christopher564857f2010-12-01 01:40:24 +0000952 MFI.getObjectSize(FI),
953 MFI.getObjectAlignment(FI));
954 // Now add the rest of the operands.
955 MIB.addFrameIndex(FI);
956
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000957 // ARM halfword load/stores and signed byte loads need an additional
958 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000959 if (useAM3) {
960 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
961 MIB.addReg(0);
962 MIB.addImm(Imm);
963 } else {
964 MIB.addImm(Addr.Offset);
965 }
Eric Christopher564857f2010-12-01 01:40:24 +0000966 MIB.addMemOperand(MMO);
967 } else {
968 // Now add the rest of the operands.
969 MIB.addReg(Addr.Base.Reg);
Eric Christopher299bbb22011-04-29 00:03:10 +0000970
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000971 // ARM halfword load/stores and signed byte loads need an additional
972 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000973 if (useAM3) {
974 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
975 MIB.addReg(0);
976 MIB.addImm(Imm);
977 } else {
978 MIB.addImm(Addr.Offset);
979 }
Eric Christopher564857f2010-12-01 01:40:24 +0000980 }
981 AddOptionalDefs(MIB);
982}
983
Chad Rosierb29b9502011-11-13 02:23:59 +0000984bool ARMFastISel::ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier8a9bce92011-12-13 19:22:14 +0000985 unsigned Alignment, bool isZExt, bool allocReg) {
Eric Christopherb1cc8482010-08-25 07:23:49 +0000986 assert(VT.isSimple() && "Non-simple types are invalid here!");
Eric Christopherdc908042010-08-31 01:28:42 +0000987 unsigned Opc;
Chad Rosierb29b9502011-11-13 02:23:59 +0000988 bool useAM3 = false;
Chad Rosier8a9bce92011-12-13 19:22:14 +0000989 bool needVMOV = false;
Craig Topper44d23822012-02-22 05:59:10 +0000990 const TargetRegisterClass *RC;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000991 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +0000992 // This is mostly going to be Neon/vector support.
993 default: return false;
Chad Rosier646abbf2011-11-11 02:38:59 +0000994 case MVT::i1:
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000995 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +0000996 if (isThumb2) {
997 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
998 Opc = isZExt ? ARM::t2LDRBi8 : ARM::t2LDRSBi8;
999 else
1000 Opc = isZExt ? ARM::t2LDRBi12 : ARM::t2LDRSBi12;
Chad Rosierb29b9502011-11-13 02:23:59 +00001001 } else {
Chad Rosier57b29972011-11-14 20:22:27 +00001002 if (isZExt) {
1003 Opc = ARM::LDRBi12;
1004 } else {
1005 Opc = ARM::LDRSB;
1006 useAM3 = true;
1007 }
Chad Rosierb29b9502011-11-13 02:23:59 +00001008 }
Eric Christopher7a56f332010-10-08 01:13:17 +00001009 RC = ARM::GPRRegisterClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +00001010 break;
Chad Rosier73463472011-11-09 21:30:12 +00001011 case MVT::i16:
Chad Rosier57b29972011-11-14 20:22:27 +00001012 if (isThumb2) {
1013 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1014 Opc = isZExt ? ARM::t2LDRHi8 : ARM::t2LDRSHi8;
1015 else
1016 Opc = isZExt ? ARM::t2LDRHi12 : ARM::t2LDRSHi12;
1017 } else {
1018 Opc = isZExt ? ARM::LDRH : ARM::LDRSH;
1019 useAM3 = true;
1020 }
Chad Rosier73463472011-11-09 21:30:12 +00001021 RC = ARM::GPRRegisterClass;
1022 break;
Eric Christopherdc908042010-08-31 01:28:42 +00001023 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +00001024 if (isThumb2) {
1025 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1026 Opc = ARM::t2LDRi8;
1027 else
1028 Opc = ARM::t2LDRi12;
1029 } else {
1030 Opc = ARM::LDRi12;
1031 }
Eric Christopher7a56f332010-10-08 01:13:17 +00001032 RC = ARM::GPRRegisterClass;
Eric Christopherdc908042010-08-31 01:28:42 +00001033 break;
Eric Christopher6dab1372010-09-18 01:59:37 +00001034 case MVT::f32:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001035 if (!Subtarget->hasVFP2()) return false;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001036 // Unaligned loads need special handling. Floats require word-alignment.
1037 if (Alignment && Alignment < 4) {
1038 needVMOV = true;
1039 VT = MVT::i32;
1040 Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
1041 RC = ARM::GPRRegisterClass;
1042 } else {
1043 Opc = ARM::VLDRS;
1044 RC = TLI.getRegClassFor(VT);
1045 }
Eric Christopher6dab1372010-09-18 01:59:37 +00001046 break;
1047 case MVT::f64:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001048 if (!Subtarget->hasVFP2()) return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001049 // FIXME: Unaligned loads need special handling. Doublewords require
1050 // word-alignment.
1051 if (Alignment && Alignment < 4)
Chad Rosier8a9bce92011-12-13 19:22:14 +00001052 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001053
Eric Christopher6dab1372010-09-18 01:59:37 +00001054 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +00001055 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +00001056 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001057 }
Eric Christopher564857f2010-12-01 01:40:24 +00001058 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001059 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001060
Eric Christopher564857f2010-12-01 01:40:24 +00001061 // Create the base instruction, then add the operands.
Chad Rosierb29b9502011-11-13 02:23:59 +00001062 if (allocReg)
1063 ResultReg = createResultReg(RC);
1064 assert (ResultReg > 255 && "Expected an allocated virtual register.");
Eric Christopher564857f2010-12-01 01:40:24 +00001065 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1066 TII.get(Opc), ResultReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001067 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad, useAM3);
Chad Rosier8a9bce92011-12-13 19:22:14 +00001068
1069 // If we had an unaligned load of a float we've converted it to an regular
1070 // load. Now we must move from the GRP to the FP register.
1071 if (needVMOV) {
1072 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::f32));
1073 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1074 TII.get(ARM::VMOVSR), MoveReg)
1075 .addReg(ResultReg));
1076 ResultReg = MoveReg;
1077 }
Eric Christopherdc908042010-08-31 01:28:42 +00001078 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001079}
1080
Eric Christopher43b62be2010-09-27 06:02:23 +00001081bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedman4136d232011-09-02 22:33:24 +00001082 // Atomic loads need special handling.
1083 if (cast<LoadInst>(I)->isAtomic())
1084 return false;
1085
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001086 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001087 MVT VT;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001088 if (!isLoadTypeLegal(I->getType(), VT))
1089 return false;
1090
Eric Christopher564857f2010-12-01 01:40:24 +00001091 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001092 Address Addr;
Eric Christopher564857f2010-12-01 01:40:24 +00001093 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001094
1095 unsigned ResultReg;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001096 if (!ARMEmitLoad(VT, ResultReg, Addr, cast<LoadInst>(I)->getAlignment()))
1097 return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001098 UpdateValueMap(I, ResultReg);
1099 return true;
1100}
1101
Bob Wilson6ce2dea2011-12-04 00:52:23 +00001102bool ARMFastISel::ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
1103 unsigned Alignment) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001104 unsigned StrOpc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001105 bool useAM3 = false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001106 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001107 // This is mostly going to be Neon/vector support.
Eric Christopher318b6ee2010-09-02 00:53:56 +00001108 default: return false;
Eric Christopher4c914122010-11-02 23:59:09 +00001109 case MVT::i1: {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001110 unsigned Res = createResultReg(isThumb2 ? ARM::tGPRRegisterClass :
Eric Christopher4c914122010-11-02 23:59:09 +00001111 ARM::GPRRegisterClass);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001112 unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eric Christopher4c914122010-11-02 23:59:09 +00001113 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1114 TII.get(Opc), Res)
1115 .addReg(SrcReg).addImm(1));
1116 SrcReg = Res;
1117 } // Fallthrough here.
Eric Christopher2896df82010-10-15 18:02:07 +00001118 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001119 if (isThumb2) {
1120 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1121 StrOpc = ARM::t2STRBi8;
1122 else
1123 StrOpc = ARM::t2STRBi12;
1124 } else {
1125 StrOpc = ARM::STRBi12;
1126 }
Eric Christopher15418772010-10-12 05:39:06 +00001127 break;
1128 case MVT::i16:
Chad Rosier57b29972011-11-14 20:22:27 +00001129 if (isThumb2) {
1130 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1131 StrOpc = ARM::t2STRHi8;
1132 else
1133 StrOpc = ARM::t2STRHi12;
1134 } else {
1135 StrOpc = ARM::STRH;
1136 useAM3 = true;
1137 }
Eric Christopher15418772010-10-12 05:39:06 +00001138 break;
Eric Christopher47650ec2010-10-16 01:10:35 +00001139 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +00001140 if (isThumb2) {
1141 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1142 StrOpc = ARM::t2STRi8;
1143 else
1144 StrOpc = ARM::t2STRi12;
1145 } else {
1146 StrOpc = ARM::STRi12;
1147 }
Eric Christopher47650ec2010-10-16 01:10:35 +00001148 break;
Eric Christopher56d2b722010-09-02 23:43:26 +00001149 case MVT::f32:
1150 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001151 // Unaligned stores need special handling. Floats require word-alignment.
Chad Rosier9eff1e32011-12-03 02:21:57 +00001152 if (Alignment && Alignment < 4) {
1153 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1154 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1155 TII.get(ARM::VMOVRS), MoveReg)
1156 .addReg(SrcReg));
1157 SrcReg = MoveReg;
1158 VT = MVT::i32;
1159 StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12;
Chad Rosier64ac91b2011-12-14 17:32:02 +00001160 } else {
1161 StrOpc = ARM::VSTRS;
Chad Rosier9eff1e32011-12-03 02:21:57 +00001162 }
Eric Christopher56d2b722010-09-02 23:43:26 +00001163 break;
1164 case MVT::f64:
1165 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001166 // FIXME: Unaligned stores need special handling. Doublewords require
1167 // word-alignment.
Chad Rosier404ed3c2011-12-14 17:26:05 +00001168 if (Alignment && Alignment < 4)
Chad Rosier9eff1e32011-12-03 02:21:57 +00001169 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001170
Eric Christopher56d2b722010-09-02 23:43:26 +00001171 StrOpc = ARM::VSTRD;
1172 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001173 }
Eric Christopher564857f2010-12-01 01:40:24 +00001174 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001175 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001176
Eric Christopher564857f2010-12-01 01:40:24 +00001177 // Create the base instruction, then add the operands.
1178 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1179 TII.get(StrOpc))
Chad Rosier3bdb3c92011-11-17 01:16:53 +00001180 .addReg(SrcReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001181 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore, useAM3);
Eric Christopher318b6ee2010-09-02 00:53:56 +00001182 return true;
1183}
1184
Eric Christopher43b62be2010-09-27 06:02:23 +00001185bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001186 Value *Op0 = I->getOperand(0);
1187 unsigned SrcReg = 0;
1188
Eli Friedman4136d232011-09-02 22:33:24 +00001189 // Atomic stores need special handling.
1190 if (cast<StoreInst>(I)->isAtomic())
1191 return false;
1192
Eric Christopher564857f2010-12-01 01:40:24 +00001193 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001194 MVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001195 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +00001196 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001197
Eric Christopher1b61ef42010-09-02 01:48:11 +00001198 // Get the value to be stored into a register.
1199 SrcReg = getRegForValue(Op0);
Eric Christopher564857f2010-12-01 01:40:24 +00001200 if (SrcReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001201
Eric Christopher564857f2010-12-01 01:40:24 +00001202 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001203 Address Addr;
Eric Christopher0d581222010-11-19 22:30:02 +00001204 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher318b6ee2010-09-02 00:53:56 +00001205 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001206
Chad Rosier9eff1e32011-12-03 02:21:57 +00001207 if (!ARMEmitStore(VT, SrcReg, Addr, cast<StoreInst>(I)->getAlignment()))
1208 return false;
Eric Christophera5b1e682010-09-17 22:28:18 +00001209 return true;
1210}
1211
1212static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1213 switch (Pred) {
1214 // Needs two compares...
1215 case CmpInst::FCMP_ONE:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001216 case CmpInst::FCMP_UEQ:
Eric Christophera5b1e682010-09-17 22:28:18 +00001217 default:
Eric Christopher4053e632010-11-02 01:24:49 +00001218 // AL is our "false" for now. The other two need more compares.
Eric Christophera5b1e682010-09-17 22:28:18 +00001219 return ARMCC::AL;
1220 case CmpInst::ICMP_EQ:
1221 case CmpInst::FCMP_OEQ:
1222 return ARMCC::EQ;
1223 case CmpInst::ICMP_SGT:
1224 case CmpInst::FCMP_OGT:
1225 return ARMCC::GT;
1226 case CmpInst::ICMP_SGE:
1227 case CmpInst::FCMP_OGE:
1228 return ARMCC::GE;
1229 case CmpInst::ICMP_UGT:
1230 case CmpInst::FCMP_UGT:
1231 return ARMCC::HI;
1232 case CmpInst::FCMP_OLT:
1233 return ARMCC::MI;
1234 case CmpInst::ICMP_ULE:
1235 case CmpInst::FCMP_OLE:
1236 return ARMCC::LS;
1237 case CmpInst::FCMP_ORD:
1238 return ARMCC::VC;
1239 case CmpInst::FCMP_UNO:
1240 return ARMCC::VS;
1241 case CmpInst::FCMP_UGE:
1242 return ARMCC::PL;
1243 case CmpInst::ICMP_SLT:
1244 case CmpInst::FCMP_ULT:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001245 return ARMCC::LT;
Eric Christophera5b1e682010-09-17 22:28:18 +00001246 case CmpInst::ICMP_SLE:
1247 case CmpInst::FCMP_ULE:
1248 return ARMCC::LE;
1249 case CmpInst::FCMP_UNE:
1250 case CmpInst::ICMP_NE:
1251 return ARMCC::NE;
1252 case CmpInst::ICMP_UGE:
1253 return ARMCC::HS;
1254 case CmpInst::ICMP_ULT:
1255 return ARMCC::LO;
1256 }
Eric Christopher543cf052010-09-01 22:16:27 +00001257}
1258
Eric Christopher43b62be2010-09-27 06:02:23 +00001259bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +00001260 const BranchInst *BI = cast<BranchInst>(I);
1261 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1262 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +00001263
Eric Christophere5734102010-09-03 00:35:47 +00001264 // Simple branch support.
Jim Grosbach16cb3762010-11-09 19:22:26 +00001265
Eric Christopher0e6233b2010-10-29 21:08:19 +00001266 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1267 // behavior.
Eric Christopher0e6233b2010-10-29 21:08:19 +00001268 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosier75698f32011-10-26 23:17:28 +00001269 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher0e6233b2010-10-29 21:08:19 +00001270
1271 // Get the compare predicate.
Eric Christopher632ae892011-04-29 21:56:31 +00001272 // Try to take advantage of fallthrough opportunities.
1273 CmpInst::Predicate Predicate = CI->getPredicate();
1274 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1275 std::swap(TBB, FBB);
1276 Predicate = CmpInst::getInversePredicate(Predicate);
1277 }
1278
1279 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher0e6233b2010-10-29 21:08:19 +00001280
1281 // We may not handle every CC for now.
1282 if (ARMPred == ARMCC::AL) return false;
1283
Chad Rosier75698f32011-10-26 23:17:28 +00001284 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001285 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier75698f32011-10-26 23:17:28 +00001286 return false;
Jim Grosbach16cb3762010-11-09 19:22:26 +00001287
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001288 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001289 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1290 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
1291 FastEmitBranch(FBB, DL);
1292 FuncInfo.MBB->addSuccessor(TBB);
1293 return true;
1294 }
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001295 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1296 MVT SourceVT;
1297 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedman76927d732011-05-25 23:49:02 +00001298 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001299 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001300 unsigned OpReg = getRegForValue(TI->getOperand(0));
1301 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1302 TII.get(TstOpc))
1303 .addReg(OpReg).addImm(1));
1304
1305 unsigned CCMode = ARMCC::NE;
1306 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1307 std::swap(TBB, FBB);
1308 CCMode = ARMCC::EQ;
1309 }
1310
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001311 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001312 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1313 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1314
1315 FastEmitBranch(FBB, DL);
1316 FuncInfo.MBB->addSuccessor(TBB);
1317 return true;
1318 }
Chad Rosier6d64b3a2011-10-27 00:21:16 +00001319 } else if (const ConstantInt *CI =
1320 dyn_cast<ConstantInt>(BI->getCondition())) {
1321 uint64_t Imm = CI->getZExtValue();
1322 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
1323 FastEmitBranch(Target, DL);
1324 return true;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001325 }
Jim Grosbach16cb3762010-11-09 19:22:26 +00001326
Eric Christopher0e6233b2010-10-29 21:08:19 +00001327 unsigned CmpReg = getRegForValue(BI->getCondition());
1328 if (CmpReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001329
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001330 // We've been divorced from our compare! Our block was split, and
1331 // now our compare lives in a predecessor block. We musn't
1332 // re-compare here, as the children of the compare aren't guaranteed
1333 // live across the block boundary (we *could* check for this).
1334 // Regardless, the compare has been done in the predecessor block,
1335 // and it left a value for us in a virtual register. Ergo, we test
1336 // the one-bit value left in the virtual register.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001337 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001338 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TstOpc))
1339 .addReg(CmpReg).addImm(1));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001340
Eric Christopher7a20a372011-04-28 16:52:09 +00001341 unsigned CCMode = ARMCC::NE;
1342 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1343 std::swap(TBB, FBB);
1344 CCMode = ARMCC::EQ;
1345 }
1346
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001347 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +00001348 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher7a20a372011-04-28 16:52:09 +00001349 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +00001350 FastEmitBranch(FBB, DL);
1351 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001352 return true;
Eric Christophere5734102010-09-03 00:35:47 +00001353}
1354
Chad Rosier60c8fa62012-02-07 23:56:08 +00001355bool ARMFastISel::SelectIndirectBr(const Instruction *I) {
1356 unsigned AddrReg = getRegForValue(I->getOperand(0));
1357 if (AddrReg == 0) return false;
1358
1359 unsigned Opc = isThumb2 ? ARM::tBRIND : ARM::BX;
1360 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc))
1361 .addReg(AddrReg));
1362 return true;
1363}
1364
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001365bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
1366 bool isZExt) {
Chad Rosierade62002011-10-26 23:25:44 +00001367 Type *Ty = Src1Value->getType();
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001368 EVT SrcVT = TLI.getValueType(Ty, true);
1369 if (!SrcVT.isSimple()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001370
Chad Rosierade62002011-10-26 23:25:44 +00001371 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
1372 if (isFloat && !Subtarget->hasVFP2())
Eric Christopherd43393a2010-09-08 23:13:45 +00001373 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001374
Chad Rosier2f2fe412011-11-09 03:22:02 +00001375 // Check to see if the 2nd operand is a constant that we can encode directly
1376 // in the compare.
Chad Rosier1c47de82011-11-11 06:27:41 +00001377 int Imm = 0;
1378 bool UseImm = false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001379 bool isNegativeImm = false;
Chad Rosierf56c60b2011-11-16 00:32:20 +00001380 // FIXME: At -O0 we don't have anything that canonicalizes operand order.
1381 // Thus, Src1Value may be a ConstantInt, but we're missing it.
Chad Rosier2f2fe412011-11-09 03:22:02 +00001382 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) {
1383 if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 ||
1384 SrcVT == MVT::i1) {
1385 const APInt &CIVal = ConstInt->getValue();
Chad Rosier1c47de82011-11-11 06:27:41 +00001386 Imm = (isZExt) ? (int)CIVal.getZExtValue() : (int)CIVal.getSExtValue();
Chad Rosier0ac754f2012-03-15 22:54:20 +00001387 // For INT_MIN/LONG_MIN (i.e., 0x80000000) we need to use a cmp, rather
1388 // then a cmn, because there is no way to represent 2147483648 as a
1389 // signed 32-bit int.
1390 if (Imm < 0 && Imm != (int)0x80000000) {
1391 isNegativeImm = true;
1392 Imm = -Imm;
Chad Rosier6cba97c2011-11-10 01:30:39 +00001393 }
Chad Rosier0ac754f2012-03-15 22:54:20 +00001394 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1395 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001396 }
1397 } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) {
1398 if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
1399 if (ConstFP->isZero() && !ConstFP->isNegative())
Chad Rosier1c47de82011-11-11 06:27:41 +00001400 UseImm = true;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001401 }
1402
Eric Christopherd43393a2010-09-08 23:13:45 +00001403 unsigned CmpOpc;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001404 bool isICmp = true;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001405 bool needsExt = false;
1406 switch (SrcVT.getSimpleVT().SimpleTy) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001407 default: return false;
1408 // TODO: Verify compares.
1409 case MVT::f32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001410 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001411 CmpOpc = UseImm ? ARM::VCMPEZS : ARM::VCMPES;
Eric Christopherd43393a2010-09-08 23:13:45 +00001412 break;
1413 case MVT::f64:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001414 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001415 CmpOpc = UseImm ? ARM::VCMPEZD : ARM::VCMPED;
Eric Christopherd43393a2010-09-08 23:13:45 +00001416 break;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001417 case MVT::i1:
1418 case MVT::i8:
1419 case MVT::i16:
1420 needsExt = true;
1421 // Intentional fall-through.
Eric Christopherd43393a2010-09-08 23:13:45 +00001422 case MVT::i32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001423 if (isThumb2) {
Chad Rosier1c47de82011-11-11 06:27:41 +00001424 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001425 CmpOpc = ARM::t2CMPrr;
1426 else
1427 CmpOpc = isNegativeImm ? ARM::t2CMNzri : ARM::t2CMPri;
1428 } else {
Chad Rosier1c47de82011-11-11 06:27:41 +00001429 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001430 CmpOpc = ARM::CMPrr;
1431 else
1432 CmpOpc = isNegativeImm ? ARM::CMNzri : ARM::CMPri;
1433 }
Eric Christopherd43393a2010-09-08 23:13:45 +00001434 break;
1435 }
1436
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001437 unsigned SrcReg1 = getRegForValue(Src1Value);
1438 if (SrcReg1 == 0) return false;
Chad Rosier530f7ce2011-10-26 22:47:55 +00001439
Duncan Sands4c0c5452011-11-28 10:31:27 +00001440 unsigned SrcReg2 = 0;
Chad Rosier1c47de82011-11-11 06:27:41 +00001441 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001442 SrcReg2 = getRegForValue(Src2Value);
1443 if (SrcReg2 == 0) return false;
1444 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001445
1446 // We have i1, i8, or i16, we need to either zero extend or sign extend.
1447 if (needsExt) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001448 SrcReg1 = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt);
1449 if (SrcReg1 == 0) return false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001450 if (!UseImm) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001451 SrcReg2 = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt);
1452 if (SrcReg2 == 0) return false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001453 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001454 }
Chad Rosier530f7ce2011-10-26 22:47:55 +00001455
Chad Rosier1c47de82011-11-11 06:27:41 +00001456 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001457 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1458 TII.get(CmpOpc))
1459 .addReg(SrcReg1).addReg(SrcReg2));
1460 } else {
1461 MachineInstrBuilder MIB;
1462 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1463 .addReg(SrcReg1);
1464
1465 // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0.
1466 if (isICmp)
Chad Rosier1c47de82011-11-11 06:27:41 +00001467 MIB.addImm(Imm);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001468 AddOptionalDefs(MIB);
1469 }
Chad Rosierade62002011-10-26 23:25:44 +00001470
1471 // For floating point we need to move the result to a comparison register
1472 // that we can then use for branches.
1473 if (Ty->isFloatTy() || Ty->isDoubleTy())
1474 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1475 TII.get(ARM::FMSTAT)));
Chad Rosier530f7ce2011-10-26 22:47:55 +00001476 return true;
1477}
1478
1479bool ARMFastISel::SelectCmp(const Instruction *I) {
1480 const CmpInst *CI = cast<CmpInst>(I);
1481
Eric Christopher229207a2010-09-29 01:14:47 +00001482 // Get the compare predicate.
1483 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopherdccd2c32010-10-11 08:38:55 +00001484
Eric Christopher229207a2010-09-29 01:14:47 +00001485 // We may not handle every CC for now.
1486 if (ARMPred == ARMCC::AL) return false;
1487
Chad Rosier530f7ce2011-10-26 22:47:55 +00001488 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001489 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier530f7ce2011-10-26 22:47:55 +00001490 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001491
Eric Christopher229207a2010-09-29 01:14:47 +00001492 // Now set a register based on the comparison. Explicitly set the predicates
1493 // here.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001494 unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Craig Topper44d23822012-02-22 05:59:10 +00001495 const TargetRegisterClass *RC = isThumb2 ? ARM::rGPRRegisterClass
1496 : ARM::GPRRegisterClass;
Eric Christopher5d18d922010-10-07 05:39:19 +00001497 unsigned DestReg = createResultReg(RC);
Chad Rosierade62002011-10-26 23:25:44 +00001498 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +00001499 unsigned ZeroReg = TargetMaterializeConstant(Zero);
Chad Rosier44c98b72012-03-07 20:59:26 +00001500 // ARMEmitCmp emits a FMSTAT when necessary, so it's always safe to use CPSR.
Eric Christopher229207a2010-09-29 01:14:47 +00001501 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
1502 .addReg(ZeroReg).addImm(1)
Chad Rosier44c98b72012-03-07 20:59:26 +00001503 .addImm(ARMPred).addReg(ARM::CPSR);
Eric Christopher229207a2010-09-29 01:14:47 +00001504
Eric Christophera5b1e682010-09-17 22:28:18 +00001505 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +00001506 return true;
1507}
1508
Eric Christopher43b62be2010-09-27 06:02:23 +00001509bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +00001510 // Make sure we have VFP and that we're extending float to double.
1511 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001512
Eric Christopher46203602010-09-09 00:26:48 +00001513 Value *V = I->getOperand(0);
1514 if (!I->getType()->isDoubleTy() ||
1515 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001516
Eric Christopher46203602010-09-09 00:26:48 +00001517 unsigned Op = getRegForValue(V);
1518 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001519
Eric Christopher46203602010-09-09 00:26:48 +00001520 unsigned Result = createResultReg(ARM::DPRRegisterClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001521 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001522 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +00001523 .addReg(Op));
1524 UpdateValueMap(I, Result);
1525 return true;
1526}
1527
Eric Christopher43b62be2010-09-27 06:02:23 +00001528bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +00001529 // Make sure we have VFP and that we're truncating double to float.
1530 if (!Subtarget->hasVFP2()) return false;
1531
1532 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +00001533 if (!(I->getType()->isFloatTy() &&
1534 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +00001535
1536 unsigned Op = getRegForValue(V);
1537 if (Op == 0) return false;
1538
1539 unsigned Result = createResultReg(ARM::SPRRegisterClass);
Eric Christopherce07b542010-09-09 20:26:31 +00001540 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001541 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001542 .addReg(Op));
1543 UpdateValueMap(I, Result);
1544 return true;
1545}
1546
Chad Rosierae46a332012-02-03 21:14:11 +00001547bool ARMFastISel::SelectIToFP(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001548 // Make sure we have VFP.
1549 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001550
Duncan Sands1440e8b2010-11-03 11:35:31 +00001551 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001552 Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001553 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001554 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001555
Chad Rosier463fe242011-11-03 02:04:59 +00001556 Value *Src = I->getOperand(0);
1557 EVT SrcVT = TLI.getValueType(Src->getType(), true);
1558 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
Eli Friedman783c6642011-05-25 19:09:45 +00001559 return false;
1560
Chad Rosier463fe242011-11-03 02:04:59 +00001561 unsigned SrcReg = getRegForValue(Src);
1562 if (SrcReg == 0) return false;
1563
1564 // Handle sign-extension.
1565 if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
1566 EVT DestVT = MVT::i32;
Chad Rosiera69feb02012-02-16 22:45:33 +00001567 SrcReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT,
Chad Rosierae46a332012-02-03 21:14:11 +00001568 /*isZExt*/!isSigned);
Chad Rosiera69feb02012-02-16 22:45:33 +00001569 if (SrcReg == 0) return false;
Chad Rosier463fe242011-11-03 02:04:59 +00001570 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001571
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001572 // The conversion routine works on fp-reg to fp-reg and the operand above
1573 // was an integer, move it to the fp registers if possible.
Chad Rosier463fe242011-11-03 02:04:59 +00001574 unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001575 if (FP == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001576
Eric Christopher9a040492010-09-09 18:54:59 +00001577 unsigned Opc;
Chad Rosierae46a332012-02-03 21:14:11 +00001578 if (Ty->isFloatTy()) Opc = isSigned ? ARM::VSITOS : ARM::VUITOS;
1579 else if (Ty->isDoubleTy()) Opc = isSigned ? ARM::VSITOD : ARM::VUITOD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001580 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001581
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001582 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001583 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1584 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001585 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001586 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001587 return true;
1588}
1589
Chad Rosierae46a332012-02-03 21:14:11 +00001590bool ARMFastISel::SelectFPToI(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001591 // Make sure we have VFP.
1592 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001593
Duncan Sands1440e8b2010-11-03 11:35:31 +00001594 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001595 Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001596 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001597 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001598
Eric Christopher9a040492010-09-09 18:54:59 +00001599 unsigned Op = getRegForValue(I->getOperand(0));
1600 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001601
Eric Christopher9a040492010-09-09 18:54:59 +00001602 unsigned Opc;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001603 Type *OpTy = I->getOperand(0)->getType();
Chad Rosierae46a332012-02-03 21:14:11 +00001604 if (OpTy->isFloatTy()) Opc = isSigned ? ARM::VTOSIZS : ARM::VTOUIZS;
1605 else if (OpTy->isDoubleTy()) Opc = isSigned ? ARM::VTOSIZD : ARM::VTOUIZD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001606 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001607
Chad Rosieree8901c2012-02-03 20:27:51 +00001608 // f64->s32/u32 or f32->s32/u32 both need an intermediate f32 reg.
Eric Christopher022b7fb2010-10-05 23:13:24 +00001609 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001610 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1611 ResultReg)
1612 .addReg(Op));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001613
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001614 // This result needs to be in an integer register, but the conversion only
1615 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001616 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001617 if (IntReg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001618
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001619 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001620 return true;
1621}
1622
Eric Christopher3bbd3962010-10-11 08:27:59 +00001623bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001624 MVT VT;
1625 if (!isTypeLegal(I->getType(), VT))
Eric Christopher3bbd3962010-10-11 08:27:59 +00001626 return false;
1627
1628 // Things need to be register sized for register moves.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001629 if (VT != MVT::i32) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001630 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
1631
1632 unsigned CondReg = getRegForValue(I->getOperand(0));
1633 if (CondReg == 0) return false;
1634 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1635 if (Op1Reg == 0) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001636
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001637 // Check to see if we can use an immediate in the conditional move.
1638 int Imm = 0;
1639 bool UseImm = false;
1640 bool isNegativeImm = false;
1641 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(I->getOperand(2))) {
1642 assert (VT == MVT::i32 && "Expecting an i32.");
1643 Imm = (int)ConstInt->getValue().getZExtValue();
1644 if (Imm < 0) {
1645 isNegativeImm = true;
1646 Imm = ~Imm;
1647 }
1648 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1649 (ARM_AM::getSOImmVal(Imm) != -1);
1650 }
1651
Duncan Sands4c0c5452011-11-28 10:31:27 +00001652 unsigned Op2Reg = 0;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001653 if (!UseImm) {
1654 Op2Reg = getRegForValue(I->getOperand(2));
1655 if (Op2Reg == 0) return false;
1656 }
1657
1658 unsigned CmpOpc = isThumb2 ? ARM::t2CMPri : ARM::CMPri;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001659 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001660 .addReg(CondReg).addImm(0));
1661
1662 unsigned MovCCOpc;
1663 if (!UseImm) {
1664 MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr;
1665 } else {
1666 if (!isNegativeImm) {
1667 MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
1668 } else {
1669 MovCCOpc = isThumb2 ? ARM::t2MVNCCi : ARM::MVNCCi;
1670 }
1671 }
Eric Christopher3bbd3962010-10-11 08:27:59 +00001672 unsigned ResultReg = createResultReg(RC);
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001673 if (!UseImm)
1674 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1675 .addReg(Op2Reg).addReg(Op1Reg).addImm(ARMCC::NE).addReg(ARM::CPSR);
1676 else
1677 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1678 .addReg(Op1Reg).addImm(Imm).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Eric Christopher3bbd3962010-10-11 08:27:59 +00001679 UpdateValueMap(I, ResultReg);
1680 return true;
1681}
1682
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001683bool ARMFastISel::SelectDiv(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001684 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001685 Type *Ty = I->getType();
Eric Christopher08637852010-09-30 22:34:19 +00001686 if (!isTypeLegal(Ty, VT))
1687 return false;
1688
1689 // If we have integer div support we should have selected this automagically.
1690 // In case we have a real miss go ahead and return false and we'll pick
1691 // it up later.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001692 if (Subtarget->hasDivide()) return false;
1693
Eric Christopher08637852010-09-30 22:34:19 +00001694 // Otherwise emit a libcall.
1695 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001696 if (VT == MVT::i8)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001697 LC = isSigned ? RTLIB::SDIV_I8 : RTLIB::UDIV_I8;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001698 else if (VT == MVT::i16)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001699 LC = isSigned ? RTLIB::SDIV_I16 : RTLIB::UDIV_I16;
Eric Christopher08637852010-09-30 22:34:19 +00001700 else if (VT == MVT::i32)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001701 LC = isSigned ? RTLIB::SDIV_I32 : RTLIB::UDIV_I32;
Eric Christopher08637852010-09-30 22:34:19 +00001702 else if (VT == MVT::i64)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001703 LC = isSigned ? RTLIB::SDIV_I64 : RTLIB::UDIV_I64;
Eric Christopher08637852010-09-30 22:34:19 +00001704 else if (VT == MVT::i128)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001705 LC = isSigned ? RTLIB::SDIV_I128 : RTLIB::UDIV_I128;
Eric Christopher08637852010-09-30 22:34:19 +00001706 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopherdccd2c32010-10-11 08:38:55 +00001707
Eric Christopher08637852010-09-30 22:34:19 +00001708 return ARMEmitLibcall(I, LC);
1709}
1710
Chad Rosier769422f2012-02-03 21:23:45 +00001711bool ARMFastISel::SelectRem(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001712 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001713 Type *Ty = I->getType();
Eric Christopher6a880d62010-10-11 08:37:26 +00001714 if (!isTypeLegal(Ty, VT))
1715 return false;
1716
1717 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1718 if (VT == MVT::i8)
Chad Rosier769422f2012-02-03 21:23:45 +00001719 LC = isSigned ? RTLIB::SREM_I8 : RTLIB::UREM_I8;
Eric Christopher6a880d62010-10-11 08:37:26 +00001720 else if (VT == MVT::i16)
Chad Rosier769422f2012-02-03 21:23:45 +00001721 LC = isSigned ? RTLIB::SREM_I16 : RTLIB::UREM_I16;
Eric Christopher6a880d62010-10-11 08:37:26 +00001722 else if (VT == MVT::i32)
Chad Rosier769422f2012-02-03 21:23:45 +00001723 LC = isSigned ? RTLIB::SREM_I32 : RTLIB::UREM_I32;
Eric Christopher6a880d62010-10-11 08:37:26 +00001724 else if (VT == MVT::i64)
Chad Rosier769422f2012-02-03 21:23:45 +00001725 LC = isSigned ? RTLIB::SREM_I64 : RTLIB::UREM_I64;
Eric Christopher6a880d62010-10-11 08:37:26 +00001726 else if (VT == MVT::i128)
Chad Rosier769422f2012-02-03 21:23:45 +00001727 LC = isSigned ? RTLIB::SREM_I128 : RTLIB::UREM_I128;
Eric Christophera1640d92010-10-11 08:40:05 +00001728 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christopher2896df82010-10-15 18:02:07 +00001729
Eric Christopher6a880d62010-10-11 08:37:26 +00001730 return ARMEmitLibcall(I, LC);
1731}
1732
Chad Rosier3901c3e2012-02-06 23:50:07 +00001733bool ARMFastISel::SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode) {
Chad Rosier3901c3e2012-02-06 23:50:07 +00001734 EVT DestVT = TLI.getValueType(I->getType(), true);
1735
1736 // We can get here in the case when we have a binary operation on a non-legal
1737 // type and the target independent selector doesn't know how to handle it.
1738 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
1739 return false;
1740
Chad Rosier6fde8752012-02-08 02:29:21 +00001741 unsigned Opc;
1742 switch (ISDOpcode) {
1743 default: return false;
1744 case ISD::ADD:
1745 Opc = isThumb2 ? ARM::t2ADDrr : ARM::ADDrr;
1746 break;
1747 case ISD::OR:
1748 Opc = isThumb2 ? ARM::t2ORRrr : ARM::ORRrr;
1749 break;
Chad Rosier743e1992012-02-08 02:45:44 +00001750 case ISD::SUB:
1751 Opc = isThumb2 ? ARM::t2SUBrr : ARM::SUBrr;
1752 break;
Chad Rosier6fde8752012-02-08 02:29:21 +00001753 }
1754
Chad Rosier3901c3e2012-02-06 23:50:07 +00001755 unsigned SrcReg1 = getRegForValue(I->getOperand(0));
1756 if (SrcReg1 == 0) return false;
1757
1758 // TODO: Often the 2nd operand is an immediate, which can be encoded directly
1759 // in the instruction, rather then materializing the value in a register.
1760 unsigned SrcReg2 = getRegForValue(I->getOperand(1));
1761 if (SrcReg2 == 0) return false;
1762
Chad Rosier3901c3e2012-02-06 23:50:07 +00001763 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1764 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1765 TII.get(Opc), ResultReg)
1766 .addReg(SrcReg1).addReg(SrcReg2));
1767 UpdateValueMap(I, ResultReg);
1768 return true;
1769}
1770
1771bool ARMFastISel::SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode) {
Eric Christopherbd6bf082010-09-09 01:02:03 +00001772 EVT VT = TLI.getValueType(I->getType(), true);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001773
Eric Christopherbc39b822010-09-09 00:53:57 +00001774 // We can get here in the case when we want to use NEON for our fp
1775 // operations, but can't figure out how to. Just use the vfp instructions
1776 // if we have them.
1777 // FIXME: It'd be nice to use NEON instructions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001778 Type *Ty = I->getType();
Eric Christopherbd6bf082010-09-09 01:02:03 +00001779 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1780 if (isFloat && !Subtarget->hasVFP2())
1781 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001782
Eric Christopherbc39b822010-09-09 00:53:57 +00001783 unsigned Opc;
Duncan Sandscdfad362010-11-03 12:17:33 +00001784 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001785 switch (ISDOpcode) {
1786 default: return false;
1787 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001788 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001789 break;
1790 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001791 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001792 break;
1793 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001794 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001795 break;
1796 }
Chad Rosier508a1f42011-11-16 18:39:44 +00001797 unsigned Op1 = getRegForValue(I->getOperand(0));
1798 if (Op1 == 0) return false;
1799
1800 unsigned Op2 = getRegForValue(I->getOperand(1));
1801 if (Op2 == 0) return false;
1802
Eric Christopherbd6bf082010-09-09 01:02:03 +00001803 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopherbc39b822010-09-09 00:53:57 +00001804 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1805 TII.get(Opc), ResultReg)
1806 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001807 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001808 return true;
1809}
1810
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001811// Call Handling Code
1812
1813// This is largely taken directly from CCAssignFnForNode - we don't support
1814// varargs in FastISel so that part has been removed.
1815// TODO: We may not support all of this.
1816CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC, bool Return) {
1817 switch (CC) {
1818 default:
1819 llvm_unreachable("Unsupported calling convention");
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001820 case CallingConv::Fast:
Evan Cheng1f8b40d2010-10-22 18:57:05 +00001821 // Ignore fastcc. Silence compiler warnings.
1822 (void)RetFastCC_ARM_APCS;
1823 (void)FastCC_ARM_APCS;
1824 // Fallthrough
1825 case CallingConv::C:
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001826 // Use target triple & subtarget features to do actual dispatch.
1827 if (Subtarget->isAAPCS_ABI()) {
1828 if (Subtarget->hasVFP2() &&
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001829 TM.Options.FloatABIType == FloatABI::Hard)
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001830 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1831 else
1832 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1833 } else
1834 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1835 case CallingConv::ARM_AAPCS_VFP:
1836 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1837 case CallingConv::ARM_AAPCS:
1838 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1839 case CallingConv::ARM_APCS:
1840 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1841 }
1842}
1843
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001844bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1845 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001846 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001847 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1848 SmallVectorImpl<unsigned> &RegArgs,
1849 CallingConv::ID CC,
1850 unsigned &NumBytes) {
1851 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001852 CCState CCInfo(CC, false, *FuncInfo.MF, TM, ArgLocs, *Context);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001853 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CCAssignFnForCall(CC, false));
1854
1855 // Get a count of how many bytes are to be pushed on the stack.
1856 NumBytes = CCInfo.getNextStackOffset();
1857
1858 // Issue CALLSEQ_START
Evan Chengd5b03f22011-06-28 21:14:33 +00001859 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001860 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1861 TII.get(AdjStackDown))
1862 .addImm(NumBytes));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001863
1864 // Process the args.
1865 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1866 CCValAssign &VA = ArgLocs[i];
1867 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sands1440e8b2010-11-03 11:35:31 +00001868 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001869
Eric Christopher4a2b3162011-01-27 05:44:56 +00001870 // We don't handle NEON/vector parameters yet.
1871 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
Eric Christophera4633f52010-10-23 09:37:17 +00001872 return false;
1873
Eric Christopherf9764fa2010-09-30 20:49:44 +00001874 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001875 switch (VA.getLocInfo()) {
1876 case CCValAssign::Full: break;
Eric Christopherfa87d662010-10-18 02:17:53 +00001877 case CCValAssign::SExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001878 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00001879 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/false);
1880 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosierb74c8652011-12-02 20:25:18 +00001881 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001882 break;
1883 }
Chad Rosier42536af2011-11-05 20:16:15 +00001884 case CCValAssign::AExt:
1885 // Intentional fall-through. Handle AExt and ZExt.
Eric Christopherfa87d662010-10-18 02:17:53 +00001886 case CCValAssign::ZExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001887 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00001888 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/true);
1889 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosierb74c8652011-12-02 20:25:18 +00001890 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001891 break;
1892 }
1893 case CCValAssign::BCvt: {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001894 unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001895 /*TODO: Kill=*/false);
Eric Christopherfa87d662010-10-18 02:17:53 +00001896 assert(BC != 0 && "Failed to emit a bitcast!");
1897 Arg = BC;
1898 ArgVT = VA.getLocVT();
1899 break;
1900 }
1901 default: llvm_unreachable("Unknown arg promotion!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001902 }
1903
1904 // Now copy/store arg to correct locations.
Eric Christopherfb0b8922010-10-11 21:20:02 +00001905 if (VA.isRegLoc() && !VA.needsCustom()) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001906 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00001907 VA.getLocReg())
Chad Rosier42536af2011-11-05 20:16:15 +00001908 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001909 RegArgs.push_back(VA.getLocReg());
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001910 } else if (VA.needsCustom()) {
1911 // TODO: We need custom lowering for vector (v2f64) args.
1912 if (VA.getLocVT() != MVT::f64) return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00001913
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001914 CCValAssign &NextVA = ArgLocs[++i];
1915
1916 // TODO: Only handle register args for now.
1917 if(!(VA.isRegLoc() && NextVA.isRegLoc())) return false;
1918
1919 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1920 TII.get(ARM::VMOVRRD), VA.getLocReg())
1921 .addReg(NextVA.getLocReg(), RegState::Define)
1922 .addReg(Arg));
1923 RegArgs.push_back(VA.getLocReg());
1924 RegArgs.push_back(NextVA.getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001925 } else {
Eric Christopher5b924802010-10-21 20:09:54 +00001926 assert(VA.isMemLoc());
1927 // Need to store on the stack.
Eric Christopher0d581222010-11-19 22:30:02 +00001928 Address Addr;
1929 Addr.BaseType = Address::RegBase;
1930 Addr.Base.Reg = ARM::SP;
1931 Addr.Offset = VA.getLocMemOffset();
Eric Christopher5b924802010-10-21 20:09:54 +00001932
Eric Christopher0d581222010-11-19 22:30:02 +00001933 if (!ARMEmitStore(ArgVT, Arg, Addr)) return false;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001934 }
1935 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001936 return true;
1937}
1938
Duncan Sands1440e8b2010-11-03 11:35:31 +00001939bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001940 const Instruction *I, CallingConv::ID CC,
1941 unsigned &NumBytes) {
1942 // Issue CALLSEQ_END
Evan Chengd5b03f22011-06-28 21:14:33 +00001943 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001944 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1945 TII.get(AdjStackUp))
1946 .addImm(NumBytes).addImm(0));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001947
1948 // Now the return value.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001949 if (RetVT != MVT::isVoid) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001950 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001951 CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001952 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true));
1953
1954 // Copy all of the result registers out of their specified physreg.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001955 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopher14df8822010-10-01 00:00:11 +00001956 // For this move we copy into two registers and then move into the
1957 // double fp reg we want.
Eric Christopher14df8822010-10-01 00:00:11 +00001958 EVT DestVT = RVLocs[0].getValVT();
Craig Topper44d23822012-02-22 05:59:10 +00001959 const TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
Eric Christopher14df8822010-10-01 00:00:11 +00001960 unsigned ResultReg = createResultReg(DstRC);
1961 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1962 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopher3659ac22010-10-20 08:02:24 +00001963 .addReg(RVLocs[0].getLocReg())
1964 .addReg(RVLocs[1].getLocReg()));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001965
Eric Christopher3659ac22010-10-20 08:02:24 +00001966 UsedRegs.push_back(RVLocs[0].getLocReg());
1967 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach6b156392010-10-27 21:39:08 +00001968
Eric Christopherdccd2c32010-10-11 08:38:55 +00001969 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00001970 UpdateValueMap(I, ResultReg);
1971 } else {
Jim Grosbach95369592010-10-13 23:34:31 +00001972 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Eric Christopher14df8822010-10-01 00:00:11 +00001973 EVT CopyVT = RVLocs[0].getValVT();
Chad Rosier0eff39f2011-11-08 00:03:32 +00001974
1975 // Special handling for extended integers.
1976 if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
1977 CopyVT = MVT::i32;
1978
Craig Topper44d23822012-02-22 05:59:10 +00001979 const TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001980
Eric Christopher14df8822010-10-01 00:00:11 +00001981 unsigned ResultReg = createResultReg(DstRC);
1982 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1983 ResultReg).addReg(RVLocs[0].getLocReg());
1984 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001985
Eric Christopherdccd2c32010-10-11 08:38:55 +00001986 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00001987 UpdateValueMap(I, ResultReg);
1988 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001989 }
1990
Eric Christopherdccd2c32010-10-11 08:38:55 +00001991 return true;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001992}
1993
Eric Christopher4f512ef2010-10-22 01:28:00 +00001994bool ARMFastISel::SelectRet(const Instruction *I) {
1995 const ReturnInst *Ret = cast<ReturnInst>(I);
1996 const Function &F = *I->getParent()->getParent();
Jim Grosbach6b156392010-10-27 21:39:08 +00001997
Eric Christopher4f512ef2010-10-22 01:28:00 +00001998 if (!FuncInfo.CanLowerReturn)
1999 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00002000
Eric Christopher4f512ef2010-10-22 01:28:00 +00002001 if (F.isVarArg())
2002 return false;
2003
2004 CallingConv::ID CC = F.getCallingConv();
2005 if (Ret->getNumOperands() > 0) {
2006 SmallVector<ISD::OutputArg, 4> Outs;
2007 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
2008 Outs, TLI);
2009
2010 // Analyze operands of the call, assigning locations to each operand.
2011 SmallVector<CCValAssign, 16> ValLocs;
Jim Grosbachb04546f2011-09-13 20:30:37 +00002012 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs,I->getContext());
Eric Christopher4f512ef2010-10-22 01:28:00 +00002013 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */));
2014
2015 const Value *RV = Ret->getOperand(0);
2016 unsigned Reg = getRegForValue(RV);
2017 if (Reg == 0)
2018 return false;
2019
2020 // Only handle a single return value for now.
2021 if (ValLocs.size() != 1)
2022 return false;
2023
2024 CCValAssign &VA = ValLocs[0];
Jim Grosbach6b156392010-10-27 21:39:08 +00002025
Eric Christopher4f512ef2010-10-22 01:28:00 +00002026 // Don't bother handling odd stuff for now.
2027 if (VA.getLocInfo() != CCValAssign::Full)
2028 return false;
2029 // Only handle register returns for now.
2030 if (!VA.isRegLoc())
2031 return false;
Chad Rosierf470cbb2011-11-04 00:50:21 +00002032
2033 unsigned SrcReg = Reg + VA.getValNo();
2034 EVT RVVT = TLI.getValueType(RV->getType());
2035 EVT DestVT = VA.getValVT();
2036 // Special handling for extended integers.
2037 if (RVVT != DestVT) {
2038 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
2039 return false;
2040
Chad Rosierf470cbb2011-11-04 00:50:21 +00002041 assert(DestVT == MVT::i32 && "ARM should always ext to i32");
2042
Chad Rosierb8703fe2012-02-17 01:21:28 +00002043 // Perform extension if flagged as either zext or sext. Otherwise, do
2044 // nothing.
2045 if (Outs[0].Flags.isZExt() || Outs[0].Flags.isSExt()) {
2046 SrcReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, Outs[0].Flags.isZExt());
2047 if (SrcReg == 0) return false;
2048 }
Chad Rosierf470cbb2011-11-04 00:50:21 +00002049 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002050
Eric Christopher4f512ef2010-10-22 01:28:00 +00002051 // Make the copy.
Eric Christopher4f512ef2010-10-22 01:28:00 +00002052 unsigned DstReg = VA.getLocReg();
2053 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
2054 // Avoid a cross-class copy. This is very unlikely.
2055 if (!SrcRC->contains(DstReg))
2056 return false;
2057 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2058 DstReg).addReg(SrcReg);
2059
2060 // Mark the register as live out of the function.
2061 MRI.addLiveOut(VA.getLocReg());
2062 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002063
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002064 unsigned RetOpc = isThumb2 ? ARM::tBX_RET : ARM::BX_RET;
Eric Christopher4f512ef2010-10-22 01:28:00 +00002065 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2066 TII.get(RetOpc)));
2067 return true;
2068}
2069
Eric Christopher872f4a22011-02-22 01:37:10 +00002070unsigned ARMFastISel::ARMSelectCallOp(const GlobalValue *GV) {
2071
Evan Chengafff9412011-12-20 18:26:50 +00002072 // iOS needs the r9 versions of the opcodes.
2073 bool isiOS = Subtarget->isTargetIOS();
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002074 if (isThumb2) {
Evan Chengafff9412011-12-20 18:26:50 +00002075 return isiOS ? ARM::tBLr9 : ARM::tBL;
Eric Christopher872f4a22011-02-22 01:37:10 +00002076 } else {
Evan Chengafff9412011-12-20 18:26:50 +00002077 return isiOS ? ARM::BLr9 : ARM::BL;
Eric Christopher872f4a22011-02-22 01:37:10 +00002078 }
2079}
2080
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002081// A quick function that will emit a call for a named libcall in F with the
2082// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopherdccd2c32010-10-11 08:38:55 +00002083// can emit a call for any libcall we can produce. This is an abridged version
2084// of the full call infrastructure since we won't need to worry about things
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002085// like computed function pointers or strange arguments at call sites.
2086// TODO: Try to unify this and the normal call bits for ARM, then try to unify
2087// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002088bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
2089 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002090
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002091 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002092 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002093 MVT RetVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002094 if (RetTy->isVoidTy())
2095 RetVT = MVT::isVoid;
2096 else if (!isTypeLegal(RetTy, RetVT))
2097 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002098
Eric Christopher836c6242010-12-15 23:47:29 +00002099 // TODO: For now if we have long calls specified we don't handle the call.
2100 if (EnableARMLongCalls) return false;
2101
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002102 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002103 SmallVector<Value*, 8> Args;
2104 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002105 SmallVector<MVT, 8> ArgVTs;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002106 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2107 Args.reserve(I->getNumOperands());
2108 ArgRegs.reserve(I->getNumOperands());
2109 ArgVTs.reserve(I->getNumOperands());
2110 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002111 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002112 Value *Op = I->getOperand(i);
2113 unsigned Arg = getRegForValue(Op);
2114 if (Arg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002115
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002116 Type *ArgTy = Op->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002117 MVT ArgVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002118 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002119
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002120 ISD::ArgFlagsTy Flags;
2121 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2122 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002123
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002124 Args.push_back(Op);
2125 ArgRegs.push_back(Arg);
2126 ArgVTs.push_back(ArgVT);
2127 ArgFlags.push_back(Flags);
2128 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002129
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002130 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002131 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002132 unsigned NumBytes;
2133 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
2134 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002135
Evan Chengafff9412011-12-20 18:26:50 +00002136 // Issue the call, BLr9 for iOS, BL otherwise.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002137 // TODO: Turn this into the table of arm call ops.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002138 MachineInstrBuilder MIB;
Eric Christopher872f4a22011-02-22 01:37:10 +00002139 unsigned CallOpc = ARMSelectCallOp(NULL);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002140 if(isThumb2)
Eric Christopherc19aadb2010-12-21 03:50:43 +00002141 // Explicitly adding the predicate here.
2142 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2143 TII.get(CallOpc)))
2144 .addExternalSymbol(TLI.getLibcallName(Call));
Eric Christopher872f4a22011-02-22 01:37:10 +00002145 else
Eric Christopherc19aadb2010-12-21 03:50:43 +00002146 // Explicitly adding the predicate here.
2147 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2148 TII.get(CallOpc))
2149 .addExternalSymbol(TLI.getLibcallName(Call)));
Eric Christopherdccd2c32010-10-11 08:38:55 +00002150
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002151 // Add implicit physical register uses to the call.
2152 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2153 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002154
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002155 // Add a register mask with the call-preserved registers.
2156 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2157 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2158
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002159 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002160 SmallVector<unsigned, 4> UsedRegs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002161 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002162
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002163 // Set all unused physreg defs as dead.
2164 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002165
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002166 return true;
2167}
2168
Chad Rosier11add262011-11-11 23:31:03 +00002169bool ARMFastISel::SelectCall(const Instruction *I,
2170 const char *IntrMemName = 0) {
Eric Christopherf9764fa2010-09-30 20:49:44 +00002171 const CallInst *CI = cast<CallInst>(I);
2172 const Value *Callee = CI->getCalledValue();
2173
Chad Rosier11add262011-11-11 23:31:03 +00002174 // Can't handle inline asm.
2175 if (isa<InlineAsm>(Callee)) return false;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002176
Eric Christopher52f6c032011-05-02 20:16:33 +00002177 // Only handle global variable Callees.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002178 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Eric Christopher52f6c032011-05-02 20:16:33 +00002179 if (!GV)
Eric Christophere6ca6772010-10-01 21:33:12 +00002180 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002181
Eric Christopherf9764fa2010-09-30 20:49:44 +00002182 // Check the calling convention.
2183 ImmutableCallSite CS(CI);
2184 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher4cf34c62010-10-18 06:49:12 +00002185
Eric Christopherf9764fa2010-09-30 20:49:44 +00002186 // TODO: Avoid some calling conventions?
Eric Christopherdccd2c32010-10-11 08:38:55 +00002187
Eric Christopherf9764fa2010-09-30 20:49:44 +00002188 // Let SDISel handle vararg functions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002189 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
2190 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Eric Christopherf9764fa2010-09-30 20:49:44 +00002191 if (FTy->isVarArg())
2192 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002193
Eric Christopherf9764fa2010-09-30 20:49:44 +00002194 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002195 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002196 MVT RetVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002197 if (RetTy->isVoidTy())
2198 RetVT = MVT::isVoid;
Chad Rosier0eff39f2011-11-08 00:03:32 +00002199 else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 &&
2200 RetVT != MVT::i8 && RetVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002201 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002202
Eric Christopher836c6242010-12-15 23:47:29 +00002203 // TODO: For now if we have long calls specified we don't handle the call.
2204 if (EnableARMLongCalls) return false;
Eric Christopher299bbb22011-04-29 00:03:10 +00002205
Eric Christopherf9764fa2010-09-30 20:49:44 +00002206 // Set up the argument vectors.
2207 SmallVector<Value*, 8> Args;
2208 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002209 SmallVector<MVT, 8> ArgVTs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002210 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
Chad Rosier92fd0172012-02-15 00:23:55 +00002211 unsigned arg_size = CS.arg_size();
2212 Args.reserve(arg_size);
2213 ArgRegs.reserve(arg_size);
2214 ArgVTs.reserve(arg_size);
2215 ArgFlags.reserve(arg_size);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002216 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
2217 i != e; ++i) {
Chad Rosier11add262011-11-11 23:31:03 +00002218 // If we're lowering a memory intrinsic instead of a regular call, skip the
2219 // last two arguments, which shouldn't be passed to the underlying function.
2220 if (IntrMemName && e-i <= 2)
2221 break;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002222
Eric Christopherf9764fa2010-09-30 20:49:44 +00002223 ISD::ArgFlagsTy Flags;
2224 unsigned AttrInd = i - CS.arg_begin() + 1;
2225 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
2226 Flags.setSExt();
2227 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
2228 Flags.setZExt();
2229
Chad Rosier8e4a2e42011-11-04 00:58:10 +00002230 // FIXME: Only handle *easy* calls for now.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002231 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
2232 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
2233 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
2234 CS.paramHasAttr(AttrInd, Attribute::ByVal))
2235 return false;
2236
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002237 Type *ArgTy = (*i)->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002238 MVT ArgVT;
Chad Rosier42536af2011-11-05 20:16:15 +00002239 if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 &&
2240 ArgVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002241 return false;
Chad Rosier424fe0e2011-11-18 01:17:34 +00002242
2243 unsigned Arg = getRegForValue(*i);
2244 if (Arg == 0)
2245 return false;
2246
Eric Christopherf9764fa2010-09-30 20:49:44 +00002247 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2248 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002249
Eric Christopherf9764fa2010-09-30 20:49:44 +00002250 Args.push_back(*i);
2251 ArgRegs.push_back(Arg);
2252 ArgVTs.push_back(ArgVT);
2253 ArgFlags.push_back(Flags);
2254 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002255
Eric Christopherf9764fa2010-09-30 20:49:44 +00002256 // Handle the arguments now that we've gotten them.
2257 SmallVector<unsigned, 4> RegArgs;
2258 unsigned NumBytes;
2259 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
2260 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002261
Evan Chengafff9412011-12-20 18:26:50 +00002262 // Issue the call, BLr9 for iOS, BL otherwise.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002263 // TODO: Turn this into the table of arm call ops.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002264 MachineInstrBuilder MIB;
Eric Christopher872f4a22011-02-22 01:37:10 +00002265 unsigned CallOpc = ARMSelectCallOp(GV);
Eric Christopher7bb59962010-11-29 21:56:23 +00002266 // Explicitly adding the predicate here.
Chad Rosier9eb67482011-11-13 09:44:21 +00002267 if(isThumb2) {
Eric Christopherc19aadb2010-12-21 03:50:43 +00002268 // Explicitly adding the predicate here.
2269 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier11add262011-11-11 23:31:03 +00002270 TII.get(CallOpc)));
Chad Rosier9eb67482011-11-13 09:44:21 +00002271 if (!IntrMemName)
2272 MIB.addGlobalAddress(GV, 0, 0);
2273 else
2274 MIB.addExternalSymbol(IntrMemName, 0);
2275 } else {
2276 if (!IntrMemName)
2277 // Explicitly adding the predicate here.
2278 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2279 TII.get(CallOpc))
2280 .addGlobalAddress(GV, 0, 0));
2281 else
2282 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2283 TII.get(CallOpc))
2284 .addExternalSymbol(IntrMemName, 0));
2285 }
Chad Rosier11add262011-11-11 23:31:03 +00002286
Eric Christopherf9764fa2010-09-30 20:49:44 +00002287 // Add implicit physical register uses to the call.
2288 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2289 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002290
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002291 // Add a register mask with the call-preserved registers.
2292 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2293 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2294
Eric Christopherf9764fa2010-09-30 20:49:44 +00002295 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002296 SmallVector<unsigned, 4> UsedRegs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002297 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002298
Eric Christopherf9764fa2010-09-30 20:49:44 +00002299 // Set all unused physreg defs as dead.
2300 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002301
Eric Christopherf9764fa2010-09-30 20:49:44 +00002302 return true;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002303}
2304
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002305bool ARMFastISel::ARMIsMemCpySmall(uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002306 return Len <= 16;
2307}
2308
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002309bool ARMFastISel::ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002310 // Make sure we don't bloat code by inlining very large memcpy's.
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002311 if (!ARMIsMemCpySmall(Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002312 return false;
2313
2314 // We don't care about alignment here since we just emit integer accesses.
2315 while (Len) {
2316 MVT VT;
2317 if (Len >= 4)
2318 VT = MVT::i32;
2319 else if (Len >= 2)
2320 VT = MVT::i16;
2321 else {
2322 assert(Len == 1);
2323 VT = MVT::i8;
2324 }
2325
2326 bool RV;
2327 unsigned ResultReg;
2328 RV = ARMEmitLoad(VT, ResultReg, Src);
Eric Christopherfae699a2012-01-11 20:55:27 +00002329 assert (RV == true && "Should be able to handle this load.");
Chad Rosier909cb4f2011-11-14 22:46:17 +00002330 RV = ARMEmitStore(VT, ResultReg, Dest);
Eric Christopherfae699a2012-01-11 20:55:27 +00002331 assert (RV == true && "Should be able to handle this store.");
Duncan Sands5b8a1db2012-02-05 14:20:11 +00002332 (void)RV;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002333
2334 unsigned Size = VT.getSizeInBits()/8;
2335 Len -= Size;
2336 Dest.Offset += Size;
2337 Src.Offset += Size;
2338 }
2339
2340 return true;
2341}
2342
Chad Rosier11add262011-11-11 23:31:03 +00002343bool ARMFastISel::SelectIntrinsicCall(const IntrinsicInst &I) {
2344 // FIXME: Handle more intrinsics.
2345 switch (I.getIntrinsicID()) {
2346 default: return false;
2347 case Intrinsic::memcpy:
2348 case Intrinsic::memmove: {
Chad Rosier11add262011-11-11 23:31:03 +00002349 const MemTransferInst &MTI = cast<MemTransferInst>(I);
2350 // Don't handle volatile.
2351 if (MTI.isVolatile())
2352 return false;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002353
2354 // Disable inlining for memmove before calls to ComputeAddress. Otherwise,
2355 // we would emit dead code because we don't currently handle memmoves.
2356 bool isMemCpy = (I.getIntrinsicID() == Intrinsic::memcpy);
2357 if (isa<ConstantInt>(MTI.getLength()) && isMemCpy) {
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002358 // Small memcpy's are common enough that we want to do them without a call
2359 // if possible.
Chad Rosier909cb4f2011-11-14 22:46:17 +00002360 uint64_t Len = cast<ConstantInt>(MTI.getLength())->getZExtValue();
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002361 if (ARMIsMemCpySmall(Len)) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002362 Address Dest, Src;
2363 if (!ARMComputeAddress(MTI.getRawDest(), Dest) ||
2364 !ARMComputeAddress(MTI.getRawSource(), Src))
2365 return false;
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002366 if (ARMTryEmitSmallMemCpy(Dest, Src, Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002367 return true;
2368 }
2369 }
Chad Rosier11add262011-11-11 23:31:03 +00002370
2371 if (!MTI.getLength()->getType()->isIntegerTy(32))
2372 return false;
2373
2374 if (MTI.getSourceAddressSpace() > 255 || MTI.getDestAddressSpace() > 255)
2375 return false;
2376
2377 const char *IntrMemName = isa<MemCpyInst>(I) ? "memcpy" : "memmove";
2378 return SelectCall(&I, IntrMemName);
2379 }
2380 case Intrinsic::memset: {
2381 const MemSetInst &MSI = cast<MemSetInst>(I);
2382 // Don't handle volatile.
2383 if (MSI.isVolatile())
2384 return false;
2385
2386 if (!MSI.getLength()->getType()->isIntegerTy(32))
2387 return false;
2388
2389 if (MSI.getDestAddressSpace() > 255)
2390 return false;
2391
2392 return SelectCall(&I, "memset");
2393 }
2394 }
Chad Rosier11add262011-11-11 23:31:03 +00002395}
2396
Chad Rosier0d7b2312011-11-02 00:18:48 +00002397bool ARMFastISel::SelectTrunc(const Instruction *I) {
2398 // The high bits for a type smaller than the register size are assumed to be
2399 // undefined.
2400 Value *Op = I->getOperand(0);
2401
2402 EVT SrcVT, DestVT;
2403 SrcVT = TLI.getValueType(Op->getType(), true);
2404 DestVT = TLI.getValueType(I->getType(), true);
2405
2406 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2407 return false;
2408 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2409 return false;
2410
2411 unsigned SrcReg = getRegForValue(Op);
2412 if (!SrcReg) return false;
2413
2414 // Because the high bits are undefined, a truncate doesn't generate
2415 // any code.
2416 UpdateValueMap(I, SrcReg);
2417 return true;
2418}
2419
Chad Rosier87633022011-11-02 17:20:24 +00002420unsigned ARMFastISel::ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT,
2421 bool isZExt) {
Eli Friedman76927d732011-05-25 23:49:02 +00002422 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
Chad Rosier87633022011-11-02 17:20:24 +00002423 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002424
2425 unsigned Opc;
Eli Friedman76927d732011-05-25 23:49:02 +00002426 bool isBoolZext = false;
Chad Rosier87633022011-11-02 17:20:24 +00002427 if (!SrcVT.isSimple()) return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002428 switch (SrcVT.getSimpleVT().SimpleTy) {
Chad Rosier87633022011-11-02 17:20:24 +00002429 default: return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002430 case MVT::i16:
Chad Rosier87633022011-11-02 17:20:24 +00002431 if (!Subtarget->hasV6Ops()) return 0;
2432 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002433 Opc = isThumb2 ? ARM::t2UXTH : ARM::UXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002434 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002435 Opc = isThumb2 ? ARM::t2SXTH : ARM::SXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002436 break;
2437 case MVT::i8:
Chad Rosier87633022011-11-02 17:20:24 +00002438 if (!Subtarget->hasV6Ops()) return 0;
2439 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002440 Opc = isThumb2 ? ARM::t2UXTB : ARM::UXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002441 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002442 Opc = isThumb2 ? ARM::t2SXTB : ARM::SXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002443 break;
2444 case MVT::i1:
Chad Rosier87633022011-11-02 17:20:24 +00002445 if (isZExt) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002446 Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eli Friedman76927d732011-05-25 23:49:02 +00002447 isBoolZext = true;
2448 break;
2449 }
Chad Rosier87633022011-11-02 17:20:24 +00002450 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002451 }
2452
Chad Rosier87633022011-11-02 17:20:24 +00002453 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eli Friedman76927d732011-05-25 23:49:02 +00002454 MachineInstrBuilder MIB;
Chad Rosier87633022011-11-02 17:20:24 +00002455 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg)
Eli Friedman76927d732011-05-25 23:49:02 +00002456 .addReg(SrcReg);
2457 if (isBoolZext)
2458 MIB.addImm(1);
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002459 else
2460 MIB.addImm(0);
Eli Friedman76927d732011-05-25 23:49:02 +00002461 AddOptionalDefs(MIB);
Chad Rosier87633022011-11-02 17:20:24 +00002462 return ResultReg;
2463}
2464
2465bool ARMFastISel::SelectIntExt(const Instruction *I) {
2466 // On ARM, in general, integer casts don't involve legal types; this code
2467 // handles promotable integers.
Chad Rosier87633022011-11-02 17:20:24 +00002468 Type *DestTy = I->getType();
2469 Value *Src = I->getOperand(0);
2470 Type *SrcTy = Src->getType();
2471
2472 EVT SrcVT, DestVT;
2473 SrcVT = TLI.getValueType(SrcTy, true);
2474 DestVT = TLI.getValueType(DestTy, true);
2475
2476 bool isZExt = isa<ZExtInst>(I);
2477 unsigned SrcReg = getRegForValue(Src);
2478 if (!SrcReg) return false;
2479
2480 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2481 if (ResultReg == 0) return false;
2482 UpdateValueMap(I, ResultReg);
Eli Friedman76927d732011-05-25 23:49:02 +00002483 return true;
2484}
2485
Eric Christopher56d2b722010-09-02 23:43:26 +00002486// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00002487bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopherac1a19e2010-09-09 01:06:51 +00002488
Eric Christopherab695882010-07-21 22:26:11 +00002489 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00002490 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00002491 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00002492 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00002493 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00002494 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00002495 return SelectBranch(I);
Chad Rosier60c8fa62012-02-07 23:56:08 +00002496 case Instruction::IndirectBr:
2497 return SelectIndirectBr(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00002498 case Instruction::ICmp:
2499 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00002500 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00002501 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00002502 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00002503 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00002504 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002505 case Instruction::SIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002506 return SelectIToFP(I, /*isSigned*/ true);
Chad Rosier36b7beb2012-02-03 19:42:52 +00002507 case Instruction::UIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002508 return SelectIToFP(I, /*isSigned*/ false);
Eric Christopher9a040492010-09-09 18:54:59 +00002509 case Instruction::FPToSI:
Chad Rosierae46a332012-02-03 21:14:11 +00002510 return SelectFPToI(I, /*isSigned*/ true);
Chad Rosieree8901c2012-02-03 20:27:51 +00002511 case Instruction::FPToUI:
Chad Rosierae46a332012-02-03 21:14:11 +00002512 return SelectFPToI(I, /*isSigned*/ false);
Chad Rosier3901c3e2012-02-06 23:50:07 +00002513 case Instruction::Add:
2514 return SelectBinaryIntOp(I, ISD::ADD);
Chad Rosier6fde8752012-02-08 02:29:21 +00002515 case Instruction::Or:
2516 return SelectBinaryIntOp(I, ISD::OR);
Chad Rosier743e1992012-02-08 02:45:44 +00002517 case Instruction::Sub:
2518 return SelectBinaryIntOp(I, ISD::SUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002519 case Instruction::FAdd:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002520 return SelectBinaryFPOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00002521 case Instruction::FSub:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002522 return SelectBinaryFPOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002523 case Instruction::FMul:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002524 return SelectBinaryFPOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002525 case Instruction::SDiv:
Chad Rosier7ccb30b2012-02-03 21:07:27 +00002526 return SelectDiv(I, /*isSigned*/ true);
2527 case Instruction::UDiv:
2528 return SelectDiv(I, /*isSigned*/ false);
Eric Christopher6a880d62010-10-11 08:37:26 +00002529 case Instruction::SRem:
Chad Rosier769422f2012-02-03 21:23:45 +00002530 return SelectRem(I, /*isSigned*/ true);
2531 case Instruction::URem:
2532 return SelectRem(I, /*isSigned*/ false);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002533 case Instruction::Call:
Chad Rosier11add262011-11-11 23:31:03 +00002534 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
2535 return SelectIntrinsicCall(*II);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002536 return SelectCall(I);
Eric Christopher3bbd3962010-10-11 08:27:59 +00002537 case Instruction::Select:
2538 return SelectSelect(I);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002539 case Instruction::Ret:
2540 return SelectRet(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002541 case Instruction::Trunc:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002542 return SelectTrunc(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002543 case Instruction::ZExt:
2544 case Instruction::SExt:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002545 return SelectIntExt(I);
Eric Christopherab695882010-07-21 22:26:11 +00002546 default: break;
2547 }
2548 return false;
2549}
2550
Chad Rosierb29b9502011-11-13 02:23:59 +00002551/// TryToFoldLoad - The specified machine instr operand is a vreg, and that
2552/// vreg is being provided by the specified load instruction. If possible,
2553/// try to fold the load as an operand to the instruction, returning true if
2554/// successful.
2555bool ARMFastISel::TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
2556 const LoadInst *LI) {
2557 // Verify we have a legal type before going any further.
2558 MVT VT;
2559 if (!isLoadTypeLegal(LI->getType(), VT))
2560 return false;
2561
2562 // Combine load followed by zero- or sign-extend.
2563 // ldrb r1, [r0] ldrb r1, [r0]
2564 // uxtb r2, r1 =>
2565 // mov r3, r2 mov r3, r1
2566 bool isZExt = true;
2567 switch(MI->getOpcode()) {
2568 default: return false;
2569 case ARM::SXTH:
2570 case ARM::t2SXTH:
2571 isZExt = false;
2572 case ARM::UXTH:
2573 case ARM::t2UXTH:
2574 if (VT != MVT::i16)
2575 return false;
2576 break;
2577 case ARM::SXTB:
2578 case ARM::t2SXTB:
2579 isZExt = false;
2580 case ARM::UXTB:
2581 case ARM::t2UXTB:
2582 if (VT != MVT::i8)
2583 return false;
2584 break;
2585 }
2586 // See if we can handle this address.
2587 Address Addr;
2588 if (!ARMComputeAddress(LI->getOperand(0), Addr)) return false;
2589
2590 unsigned ResultReg = MI->getOperand(0).getReg();
Chad Rosier8a9bce92011-12-13 19:22:14 +00002591 if (!ARMEmitLoad(VT, ResultReg, Addr, LI->getAlignment(), isZExt, false))
Chad Rosierb29b9502011-11-13 02:23:59 +00002592 return false;
2593 MI->eraseFromParent();
2594 return true;
2595}
2596
Eric Christopherab695882010-07-21 22:26:11 +00002597namespace llvm {
2598 llvm::FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo) {
Evan Chengafff9412011-12-20 18:26:50 +00002599 // Completely untested on non-iOS.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002600 const TargetMachine &TM = funcInfo.MF->getTarget();
Jim Grosbach16cb3762010-11-09 19:22:26 +00002601
Eric Christopheraaa8df42010-11-02 01:21:28 +00002602 // Darwin and thumb1 only for now.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002603 const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Chengafff9412011-12-20 18:26:50 +00002604 if (Subtarget->isTargetIOS() && !Subtarget->isThumb1Only() &&
Eric Christopheraaa8df42010-11-02 01:21:28 +00002605 !DisableARMFastISel)
Eric Christopherfeadddd2010-10-11 20:05:22 +00002606 return new ARMFastISel(funcInfo);
Evan Cheng09447952010-07-26 18:32:55 +00002607 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00002608 }
2609}