blob: 42fe5092f7ed735b01f61abceb3c4a4a4f4bf57d [file] [log] [blame]
Jim Grosbach31c24bf2009-11-07 22:00:39 +00001//===- Thumb2InstrInfo.cpp - Thumb-2 Instruction Information ----*- C++ -*-===//
Anton Korobeynikovd49ea772009-06-26 21:28:53 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
David Goodwinb50ea5c2009-07-02 22:18:33 +000010// This file contains the Thumb-2 implementation of the TargetInstrInfo class.
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000011//
12//===----------------------------------------------------------------------===//
13
Evan Chengb9803a82009-11-06 23:52:48 +000014#include "Thumb2InstrInfo.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000015#include "ARM.h"
Evan Chengb9803a82009-11-06 23:52:48 +000016#include "ARMConstantPoolValue.h"
Evan Cheng6495f632009-07-28 05:48:47 +000017#include "ARMAddressingModes.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000018#include "ARMGenInstrInfo.inc"
19#include "ARMMachineFunctionInfo.h"
Evan Cheng86050dc2010-06-18 23:09:54 +000020#include "Thumb2HazardRecognizer.h"
21#include "Thumb2InstrInfo.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge3ce8aa2009-11-01 22:04:35 +000024#include "llvm/CodeGen/MachineMemOperand.h"
25#include "llvm/CodeGen/PseudoSourceValue.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000026#include "llvm/ADT/SmallVector.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000027
28using namespace llvm;
29
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000030Thumb2InstrInfo::Thumb2InstrInfo(const ARMSubtarget &STI)
31 : ARMBaseInstrInfo(STI), RI(*this, STI) {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000032}
33
Evan Cheng446c4282009-07-11 06:43:01 +000034unsigned Thumb2InstrInfo::getUnindexedOpcode(unsigned Opc) const {
David Goodwin334c2642009-07-08 16:09:28 +000035 // FIXME
36 return 0;
37}
38
Evan Cheng86050dc2010-06-18 23:09:54 +000039void
40Thumb2InstrInfo::ReplaceTailWithBranchTo(MachineBasicBlock::iterator Tail,
41 MachineBasicBlock *NewDest) const {
42 MachineBasicBlock *MBB = Tail->getParent();
43 ARMFunctionInfo *AFI = MBB->getParent()->getInfo<ARMFunctionInfo>();
44 if (!AFI->hasITBlocks()) {
45 TargetInstrInfoImpl::ReplaceTailWithBranchTo(Tail, NewDest);
46 return;
47 }
48
49 // If the first instruction of Tail is predicated, we may have to update
50 // the IT instruction.
51 unsigned PredReg = 0;
52 ARMCC::CondCodes CC = llvm::getInstrPredicate(Tail, PredReg);
53 MachineBasicBlock::iterator MBBI = Tail;
54 if (CC != ARMCC::AL)
55 // Expecting at least the t2IT instruction before it.
56 --MBBI;
57
58 // Actually replace the tail.
59 TargetInstrInfoImpl::ReplaceTailWithBranchTo(Tail, NewDest);
60
61 // Fix up IT.
62 if (CC != ARMCC::AL) {
63 MachineBasicBlock::iterator E = MBB->begin();
64 unsigned Count = 4; // At most 4 instructions in an IT block.
65 while (Count && MBBI != E) {
66 if (MBBI->isDebugValue()) {
67 --MBBI;
68 continue;
69 }
70 if (MBBI->getOpcode() == ARM::t2IT) {
71 unsigned Mask = MBBI->getOperand(1).getImm();
72 if (Count == 4)
73 MBBI->eraseFromParent();
74 else {
75 unsigned MaskOn = 1 << Count;
76 unsigned MaskOff = ~(MaskOn - 1);
77 MBBI->getOperand(1).setImm((Mask & MaskOff) | MaskOn);
78 }
79 return;
80 }
81 --MBBI;
82 --Count;
83 }
84
85 // Ctrl flow can reach here if branch folding is run before IT block
86 // formation pass.
87 }
88}
89
David Goodwin334c2642009-07-08 16:09:28 +000090bool
Evan Cheng4d54e5b2010-06-22 01:18:16 +000091Thumb2InstrInfo::isLegalToSplitMBBAt(MachineBasicBlock &MBB,
92 MachineBasicBlock::iterator MBBI) const {
93 unsigned PredReg = 0;
94 return llvm::getITInstrPredicate(MBBI, PredReg) == ARMCC::AL;
95}
96
97
98bool
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +000099Thumb2InstrInfo::copyRegToReg(MachineBasicBlock &MBB,
100 MachineBasicBlock::iterator I,
101 unsigned DestReg, unsigned SrcReg,
102 const TargetRegisterClass *DestRC,
Dan Gohman34dcc6f2010-05-06 20:33:48 +0000103 const TargetRegisterClass *SrcRC,
104 DebugLoc DL) const {
Dale Johannesen6470a112010-06-15 22:08:33 +0000105 if (DestRC == ARM::GPRRegisterClass || DestRC == ARM::tcGPRRegisterClass) {
106 if (SrcRC == ARM::GPRRegisterClass || SrcRC == ARM::tcGPRRegisterClass) {
Bob Wilson5dfa87e2010-04-26 23:20:08 +0000107 BuildMI(MBB, I, DL, get(ARM::tMOVgpr2gpr), DestReg).addReg(SrcReg);
108 return true;
109 } else if (SrcRC == ARM::tGPRRegisterClass) {
110 BuildMI(MBB, I, DL, get(ARM::tMOVtgpr2gpr), DestReg).addReg(SrcReg);
111 return true;
112 }
113 } else if (DestRC == ARM::tGPRRegisterClass) {
Dale Johannesen6470a112010-06-15 22:08:33 +0000114 if (SrcRC == ARM::GPRRegisterClass || SrcRC == ARM::tcGPRRegisterClass) {
Bob Wilson5dfa87e2010-04-26 23:20:08 +0000115 BuildMI(MBB, I, DL, get(ARM::tMOVgpr2tgpr), DestReg).addReg(SrcReg);
116 return true;
117 } else if (SrcRC == ARM::tGPRRegisterClass) {
118 BuildMI(MBB, I, DL, get(ARM::tMOVr), DestReg).addReg(SrcReg);
119 return true;
120 }
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +0000121 }
122
Evan Cheng08b93c62009-07-27 00:33:08 +0000123 // Handle SPR, DPR, and QPR copies.
Jim Grosbach18f30e62010-06-02 21:53:11 +0000124 return ARMBaseInstrInfo::copyRegToReg(MBB, I, DestReg, SrcReg, DestRC,
125 SrcRC, DL);
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +0000126}
Evan Cheng5732ca02009-07-27 03:14:20 +0000127
128void Thumb2InstrInfo::
129storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
130 unsigned SrcReg, bool isKill, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000131 const TargetRegisterClass *RC,
132 const TargetRegisterInfo *TRI) const {
Dale Johannesen6470a112010-06-15 22:08:33 +0000133 if (RC == ARM::GPRRegisterClass || RC == ARM::tGPRRegisterClass ||
134 RC == ARM::tcGPRRegisterClass) {
Evan Cheng746ad692010-05-06 19:06:44 +0000135 DebugLoc DL;
136 if (I != MBB.end()) DL = I->getDebugLoc();
137
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000138 MachineFunction &MF = *MBB.getParent();
139 MachineFrameInfo &MFI = *MF.getFrameInfo();
140 MachineMemOperand *MMO =
141 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FI),
142 MachineMemOperand::MOStore, 0,
143 MFI.getObjectSize(FI),
144 MFI.getObjectAlignment(FI));
Evan Cheng5732ca02009-07-27 03:14:20 +0000145 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2STRi12))
146 .addReg(SrcReg, getKillRegState(isKill))
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000147 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Evan Cheng5732ca02009-07-27 03:14:20 +0000148 return;
149 }
150
Evan Cheng746ad692010-05-06 19:06:44 +0000151 ARMBaseInstrInfo::storeRegToStackSlot(MBB, I, SrcReg, isKill, FI, RC, TRI);
Evan Cheng5732ca02009-07-27 03:14:20 +0000152}
153
154void Thumb2InstrInfo::
155loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
156 unsigned DestReg, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000157 const TargetRegisterClass *RC,
158 const TargetRegisterInfo *TRI) const {
Dale Johannesen6470a112010-06-15 22:08:33 +0000159 if (RC == ARM::GPRRegisterClass || RC == ARM::tGPRRegisterClass ||
160 RC == ARM::tcGPRRegisterClass) {
Evan Cheng746ad692010-05-06 19:06:44 +0000161 DebugLoc DL;
162 if (I != MBB.end()) DL = I->getDebugLoc();
163
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000164 MachineFunction &MF = *MBB.getParent();
165 MachineFrameInfo &MFI = *MF.getFrameInfo();
166 MachineMemOperand *MMO =
167 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FI),
168 MachineMemOperand::MOLoad, 0,
169 MFI.getObjectSize(FI),
170 MFI.getObjectAlignment(FI));
Evan Cheng5732ca02009-07-27 03:14:20 +0000171 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2LDRi12), DestReg)
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000172 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Evan Cheng5732ca02009-07-27 03:14:20 +0000173 return;
174 }
175
Evan Cheng746ad692010-05-06 19:06:44 +0000176 ARMBaseInstrInfo::loadRegFromStackSlot(MBB, I, DestReg, FI, RC, TRI);
Evan Cheng5732ca02009-07-27 03:14:20 +0000177}
Evan Cheng6495f632009-07-28 05:48:47 +0000178
Evan Cheng86050dc2010-06-18 23:09:54 +0000179ScheduleHazardRecognizer *Thumb2InstrInfo::
180CreateTargetPostRAHazardRecognizer(const InstrItineraryData &II) const {
181 return (ScheduleHazardRecognizer *)new Thumb2HazardRecognizer(II);
182}
183
Evan Cheng6495f632009-07-28 05:48:47 +0000184void llvm::emitT2RegPlusImmediate(MachineBasicBlock &MBB,
185 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
186 unsigned DestReg, unsigned BaseReg, int NumBytes,
187 ARMCC::CondCodes Pred, unsigned PredReg,
188 const ARMBaseInstrInfo &TII) {
189 bool isSub = NumBytes < 0;
190 if (isSub) NumBytes = -NumBytes;
191
192 // If profitable, use a movw or movt to materialize the offset.
193 // FIXME: Use the scavenger to grab a scratch register.
194 if (DestReg != ARM::SP && DestReg != BaseReg &&
195 NumBytes >= 4096 &&
196 ARM_AM::getT2SOImmVal(NumBytes) == -1) {
197 bool Fits = false;
198 if (NumBytes < 65536) {
199 // Use a movw to materialize the 16-bit constant.
200 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVi16), DestReg)
201 .addImm(NumBytes)
202 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
203 Fits = true;
204 } else if ((NumBytes & 0xffff) == 0) {
205 // Use a movt to materialize the 32-bit constant.
206 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVTi16), DestReg)
207 .addReg(DestReg)
208 .addImm(NumBytes >> 16)
209 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
210 Fits = true;
211 }
212
213 if (Fits) {
214 if (isSub) {
215 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2SUBrr), DestReg)
216 .addReg(BaseReg, RegState::Kill)
217 .addReg(DestReg, RegState::Kill)
218 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
219 } else {
220 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2ADDrr), DestReg)
221 .addReg(DestReg, RegState::Kill)
222 .addReg(BaseReg, RegState::Kill)
223 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
224 }
225 return;
226 }
227 }
228
229 while (NumBytes) {
Evan Cheng6495f632009-07-28 05:48:47 +0000230 unsigned ThisVal = NumBytes;
Evan Cheng86198642009-08-07 00:34:42 +0000231 unsigned Opc = 0;
232 if (DestReg == ARM::SP && BaseReg != ARM::SP) {
233 // mov sp, rn. Note t2MOVr cannot be used.
234 BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVgpr2gpr),DestReg).addReg(BaseReg);
235 BaseReg = ARM::SP;
236 continue;
237 }
238
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000239 bool HasCCOut = true;
Evan Cheng86198642009-08-07 00:34:42 +0000240 if (BaseReg == ARM::SP) {
241 // sub sp, sp, #imm7
242 if (DestReg == ARM::SP && (ThisVal < ((1 << 7)-1) * 4)) {
243 assert((ThisVal & 3) == 0 && "Stack update is not multiple of 4?");
244 Opc = isSub ? ARM::tSUBspi : ARM::tADDspi;
245 // FIXME: Fix Thumb1 immediate encoding.
246 BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
247 .addReg(BaseReg).addImm(ThisVal/4);
248 NumBytes = 0;
249 continue;
250 }
251
252 // sub rd, sp, so_imm
253 Opc = isSub ? ARM::t2SUBrSPi : ARM::t2ADDrSPi;
254 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
255 NumBytes = 0;
256 } else {
257 // FIXME: Move this to ARMAddressingModes.h?
258 unsigned RotAmt = CountLeadingZeros_32(ThisVal);
259 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
260 NumBytes &= ~ThisVal;
261 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
262 "Bit extraction didn't work?");
263 }
Evan Cheng6495f632009-07-28 05:48:47 +0000264 } else {
Evan Cheng86198642009-08-07 00:34:42 +0000265 assert(DestReg != ARM::SP && BaseReg != ARM::SP);
266 Opc = isSub ? ARM::t2SUBri : ARM::t2ADDri;
267 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
268 NumBytes = 0;
269 } else if (ThisVal < 4096) {
270 Opc = isSub ? ARM::t2SUBri12 : ARM::t2ADDri12;
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000271 HasCCOut = false;
Evan Cheng86198642009-08-07 00:34:42 +0000272 NumBytes = 0;
273 } else {
274 // FIXME: Move this to ARMAddressingModes.h?
275 unsigned RotAmt = CountLeadingZeros_32(ThisVal);
276 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
277 NumBytes &= ~ThisVal;
278 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
279 "Bit extraction didn't work?");
280 }
Evan Cheng6495f632009-07-28 05:48:47 +0000281 }
282
283 // Build the new ADD / SUB.
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000284 MachineInstrBuilder MIB =
285 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
286 .addReg(BaseReg, RegState::Kill)
287 .addImm(ThisVal));
288 if (HasCCOut)
289 AddDefaultCC(MIB);
Evan Cheng86198642009-08-07 00:34:42 +0000290
Evan Cheng6495f632009-07-28 05:48:47 +0000291 BaseReg = DestReg;
292 }
293}
294
295static unsigned
296negativeOffsetOpcode(unsigned opcode)
297{
298 switch (opcode) {
299 case ARM::t2LDRi12: return ARM::t2LDRi8;
300 case ARM::t2LDRHi12: return ARM::t2LDRHi8;
301 case ARM::t2LDRBi12: return ARM::t2LDRBi8;
302 case ARM::t2LDRSHi12: return ARM::t2LDRSHi8;
303 case ARM::t2LDRSBi12: return ARM::t2LDRSBi8;
304 case ARM::t2STRi12: return ARM::t2STRi8;
305 case ARM::t2STRBi12: return ARM::t2STRBi8;
306 case ARM::t2STRHi12: return ARM::t2STRHi8;
307
308 case ARM::t2LDRi8:
309 case ARM::t2LDRHi8:
310 case ARM::t2LDRBi8:
311 case ARM::t2LDRSHi8:
312 case ARM::t2LDRSBi8:
313 case ARM::t2STRi8:
314 case ARM::t2STRBi8:
315 case ARM::t2STRHi8:
316 return opcode;
317
318 default:
319 break;
320 }
321
322 return 0;
323}
324
325static unsigned
326positiveOffsetOpcode(unsigned opcode)
327{
328 switch (opcode) {
329 case ARM::t2LDRi8: return ARM::t2LDRi12;
330 case ARM::t2LDRHi8: return ARM::t2LDRHi12;
331 case ARM::t2LDRBi8: return ARM::t2LDRBi12;
332 case ARM::t2LDRSHi8: return ARM::t2LDRSHi12;
333 case ARM::t2LDRSBi8: return ARM::t2LDRSBi12;
334 case ARM::t2STRi8: return ARM::t2STRi12;
335 case ARM::t2STRBi8: return ARM::t2STRBi12;
336 case ARM::t2STRHi8: return ARM::t2STRHi12;
337
338 case ARM::t2LDRi12:
339 case ARM::t2LDRHi12:
340 case ARM::t2LDRBi12:
341 case ARM::t2LDRSHi12:
342 case ARM::t2LDRSBi12:
343 case ARM::t2STRi12:
344 case ARM::t2STRBi12:
345 case ARM::t2STRHi12:
346 return opcode;
347
348 default:
349 break;
350 }
351
352 return 0;
353}
354
355static unsigned
356immediateOffsetOpcode(unsigned opcode)
357{
358 switch (opcode) {
359 case ARM::t2LDRs: return ARM::t2LDRi12;
360 case ARM::t2LDRHs: return ARM::t2LDRHi12;
361 case ARM::t2LDRBs: return ARM::t2LDRBi12;
362 case ARM::t2LDRSHs: return ARM::t2LDRSHi12;
363 case ARM::t2LDRSBs: return ARM::t2LDRSBi12;
364 case ARM::t2STRs: return ARM::t2STRi12;
365 case ARM::t2STRBs: return ARM::t2STRBi12;
366 case ARM::t2STRHs: return ARM::t2STRHi12;
367
368 case ARM::t2LDRi12:
369 case ARM::t2LDRHi12:
370 case ARM::t2LDRBi12:
371 case ARM::t2LDRSHi12:
372 case ARM::t2LDRSBi12:
373 case ARM::t2STRi12:
374 case ARM::t2STRBi12:
375 case ARM::t2STRHi12:
376 case ARM::t2LDRi8:
377 case ARM::t2LDRHi8:
378 case ARM::t2LDRBi8:
379 case ARM::t2LDRSHi8:
380 case ARM::t2LDRSBi8:
381 case ARM::t2STRi8:
382 case ARM::t2STRBi8:
383 case ARM::t2STRHi8:
384 return opcode;
385
386 default:
387 break;
388 }
389
390 return 0;
391}
392
Evan Chengcdbb3f52009-08-27 01:23:50 +0000393bool llvm::rewriteT2FrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
394 unsigned FrameReg, int &Offset,
395 const ARMBaseInstrInfo &TII) {
Evan Cheng6495f632009-07-28 05:48:47 +0000396 unsigned Opcode = MI.getOpcode();
Evan Cheng6495f632009-07-28 05:48:47 +0000397 const TargetInstrDesc &Desc = MI.getDesc();
398 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
399 bool isSub = false;
400
401 // Memory operands in inline assembly always use AddrModeT2_i12.
402 if (Opcode == ARM::INLINEASM)
403 AddrMode = ARMII::AddrModeT2_i12; // FIXME. mode for thumb2?
Jim Grosbach764ab522009-08-11 15:33:49 +0000404
Evan Cheng6495f632009-07-28 05:48:47 +0000405 if (Opcode == ARM::t2ADDri || Opcode == ARM::t2ADDri12) {
406 Offset += MI.getOperand(FrameRegIdx+1).getImm();
Evan Cheng86198642009-08-07 00:34:42 +0000407
Jakob Stoklund Olesen35f0feb2010-01-19 21:08:28 +0000408 unsigned PredReg;
409 if (Offset == 0 && getInstrPredicate(&MI, PredReg) == ARMCC::AL) {
Evan Cheng6495f632009-07-28 05:48:47 +0000410 // Turn it into a move.
Evan Cheng09d97352009-08-10 02:06:53 +0000411 MI.setDesc(TII.get(ARM::tMOVgpr2gpr));
Evan Cheng6495f632009-07-28 05:48:47 +0000412 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Jakob Stoklund Olesen35f0feb2010-01-19 21:08:28 +0000413 // Remove offset and remaining explicit predicate operands.
414 do MI.RemoveOperand(FrameRegIdx+1);
415 while (MI.getNumOperands() > FrameRegIdx+1 &&
416 (!MI.getOperand(FrameRegIdx+1).isReg() ||
417 !MI.getOperand(FrameRegIdx+1).isImm()));
Evan Chengcdbb3f52009-08-27 01:23:50 +0000418 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000419 }
420
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000421 bool isSP = FrameReg == ARM::SP;
422 bool HasCCOut = Opcode != ARM::t2ADDri12;
423
Evan Cheng6495f632009-07-28 05:48:47 +0000424 if (Offset < 0) {
425 Offset = -Offset;
426 isSub = true;
Evan Cheng86198642009-08-07 00:34:42 +0000427 MI.setDesc(TII.get(isSP ? ARM::t2SUBrSPi : ARM::t2SUBri));
428 } else {
429 MI.setDesc(TII.get(isSP ? ARM::t2ADDrSPi : ARM::t2ADDri));
Evan Cheng6495f632009-07-28 05:48:47 +0000430 }
431
432 // Common case: small offset, fits into instruction.
433 if (ARM_AM::getT2SOImmVal(Offset) != -1) {
Evan Cheng6495f632009-07-28 05:48:47 +0000434 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
435 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000436 // Add cc_out operand if the original instruction did not have one.
437 if (!HasCCOut)
438 MI.addOperand(MachineOperand::CreateReg(0, false));
Evan Chengcdbb3f52009-08-27 01:23:50 +0000439 Offset = 0;
440 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000441 }
442 // Another common case: imm12.
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000443 if (Offset < 4096 &&
444 (!HasCCOut || MI.getOperand(MI.getNumOperands()-1).getReg() == 0)) {
Evan Cheng86198642009-08-07 00:34:42 +0000445 unsigned NewOpc = isSP
446 ? (isSub ? ARM::t2SUBrSPi12 : ARM::t2ADDrSPi12)
447 : (isSub ? ARM::t2SUBri12 : ARM::t2ADDri12);
448 MI.setDesc(TII.get(NewOpc));
Evan Cheng6495f632009-07-28 05:48:47 +0000449 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
450 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000451 // Remove the cc_out operand.
452 if (HasCCOut)
453 MI.RemoveOperand(MI.getNumOperands()-1);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000454 Offset = 0;
455 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000456 }
457
458 // Otherwise, extract 8 adjacent bits from the immediate into this
459 // t2ADDri/t2SUBri.
460 unsigned RotAmt = CountLeadingZeros_32(Offset);
461 unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xff000000U, RotAmt);
462
463 // We will handle these bits from offset, clear them.
464 Offset &= ~ThisImmVal;
465
466 assert(ARM_AM::getT2SOImmVal(ThisImmVal) != -1 &&
467 "Bit extraction didn't work?");
468 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000469 // Add cc_out operand if the original instruction did not have one.
470 if (!HasCCOut)
471 MI.addOperand(MachineOperand::CreateReg(0, false));
472
Evan Cheng6495f632009-07-28 05:48:47 +0000473 } else {
Bob Wilsone4863f42009-09-15 17:56:18 +0000474
Bob Wilsone6373eb2010-02-06 00:24:38 +0000475 // AddrMode4 and AddrMode6 cannot handle any offset.
476 if (AddrMode == ARMII::AddrMode4 || AddrMode == ARMII::AddrMode6)
Bob Wilsone4863f42009-09-15 17:56:18 +0000477 return false;
478
Evan Cheng6495f632009-07-28 05:48:47 +0000479 // AddrModeT2_so cannot handle any offset. If there is no offset
480 // register then we change to an immediate version.
Evan Cheng86198642009-08-07 00:34:42 +0000481 unsigned NewOpc = Opcode;
Evan Cheng6495f632009-07-28 05:48:47 +0000482 if (AddrMode == ARMII::AddrModeT2_so) {
483 unsigned OffsetReg = MI.getOperand(FrameRegIdx+1).getReg();
484 if (OffsetReg != 0) {
485 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000486 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +0000487 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000488
Evan Cheng6495f632009-07-28 05:48:47 +0000489 MI.RemoveOperand(FrameRegIdx+1);
490 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(0);
491 NewOpc = immediateOffsetOpcode(Opcode);
492 AddrMode = ARMII::AddrModeT2_i12;
493 }
494
495 unsigned NumBits = 0;
496 unsigned Scale = 1;
497 if (AddrMode == ARMII::AddrModeT2_i8 || AddrMode == ARMII::AddrModeT2_i12) {
498 // i8 supports only negative, and i12 supports only positive, so
499 // based on Offset sign convert Opcode to the appropriate
500 // instruction
501 Offset += MI.getOperand(FrameRegIdx+1).getImm();
502 if (Offset < 0) {
503 NewOpc = negativeOffsetOpcode(Opcode);
504 NumBits = 8;
505 isSub = true;
506 Offset = -Offset;
507 } else {
508 NewOpc = positiveOffsetOpcode(Opcode);
509 NumBits = 12;
510 }
Bob Wilsone6373eb2010-02-06 00:24:38 +0000511 } else if (AddrMode == ARMII::AddrMode5) {
512 // VFP address mode.
513 const MachineOperand &OffOp = MI.getOperand(FrameRegIdx+1);
514 int InstrOffs = ARM_AM::getAM5Offset(OffOp.getImm());
515 if (ARM_AM::getAM5Op(OffOp.getImm()) == ARM_AM::sub)
516 InstrOffs *= -1;
Evan Cheng6495f632009-07-28 05:48:47 +0000517 NumBits = 8;
518 Scale = 4;
519 Offset += InstrOffs * 4;
520 assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
521 if (Offset < 0) {
522 Offset = -Offset;
523 isSub = true;
524 }
Bob Wilsone6373eb2010-02-06 00:24:38 +0000525 } else {
526 llvm_unreachable("Unsupported addressing mode!");
Evan Cheng6495f632009-07-28 05:48:47 +0000527 }
528
529 if (NewOpc != Opcode)
530 MI.setDesc(TII.get(NewOpc));
531
532 MachineOperand &ImmOp = MI.getOperand(FrameRegIdx+1);
533
534 // Attempt to fold address computation
535 // Common case: small offset, fits into instruction.
536 int ImmedOffset = Offset / Scale;
537 unsigned Mask = (1 << NumBits) - 1;
538 if ((unsigned)Offset <= Mask * Scale) {
539 // Replace the FrameIndex with fp/sp
540 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
541 if (isSub) {
542 if (AddrMode == ARMII::AddrMode5)
543 // FIXME: Not consistent.
544 ImmedOffset |= 1 << NumBits;
Jim Grosbach764ab522009-08-11 15:33:49 +0000545 else
Evan Cheng6495f632009-07-28 05:48:47 +0000546 ImmedOffset = -ImmedOffset;
547 }
548 ImmOp.ChangeToImmediate(ImmedOffset);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000549 Offset = 0;
550 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000551 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000552
Evan Cheng6495f632009-07-28 05:48:47 +0000553 // Otherwise, offset doesn't fit. Pull in what we can to simplify
David Goodwind9453782009-07-28 23:52:33 +0000554 ImmedOffset = ImmedOffset & Mask;
Evan Cheng6495f632009-07-28 05:48:47 +0000555 if (isSub) {
556 if (AddrMode == ARMII::AddrMode5)
557 // FIXME: Not consistent.
558 ImmedOffset |= 1 << NumBits;
Evan Chenga8e89842009-08-03 02:38:06 +0000559 else {
Evan Cheng6495f632009-07-28 05:48:47 +0000560 ImmedOffset = -ImmedOffset;
Evan Chenga8e89842009-08-03 02:38:06 +0000561 if (ImmedOffset == 0)
562 // Change the opcode back if the encoded offset is zero.
563 MI.setDesc(TII.get(positiveOffsetOpcode(NewOpc)));
564 }
Evan Cheng6495f632009-07-28 05:48:47 +0000565 }
566 ImmOp.ChangeToImmediate(ImmedOffset);
567 Offset &= ~(Mask*Scale);
568 }
569
Evan Chengcdbb3f52009-08-27 01:23:50 +0000570 Offset = (isSub) ? -Offset : Offset;
571 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +0000572}
Evan Cheng68fc2da2010-06-09 19:26:01 +0000573
574/// scheduleTwoAddrSource - Schedule the copy / re-mat of the source of the
575/// two-addrss instruction inserted by two-address pass.
576void
577Thumb2InstrInfo::scheduleTwoAddrSource(MachineInstr *SrcMI,
578 MachineInstr *UseMI,
579 const TargetRegisterInfo &TRI) const {
580 if (SrcMI->getOpcode() != ARM::tMOVgpr2gpr ||
581 SrcMI->getOperand(1).isKill())
582 return;
583
584 unsigned PredReg = 0;
585 ARMCC::CondCodes CC = llvm::getInstrPredicate(UseMI, PredReg);
586 if (CC == ARMCC::AL || PredReg != ARM::CPSR)
587 return;
588
589 // Schedule the copy so it doesn't come between previous instructions
590 // and UseMI which can form an IT block.
591 unsigned SrcReg = SrcMI->getOperand(1).getReg();
592 ARMCC::CondCodes OCC = ARMCC::getOppositeCondition(CC);
593 MachineBasicBlock *MBB = UseMI->getParent();
594 MachineBasicBlock::iterator MBBI = SrcMI;
595 unsigned NumInsts = 0;
596 while (--MBBI != MBB->begin()) {
597 if (MBBI->isDebugValue())
598 continue;
599
600 MachineInstr *NMI = &*MBBI;
601 ARMCC::CondCodes NCC = llvm::getInstrPredicate(NMI, PredReg);
602 if (!(NCC == CC || NCC == OCC) ||
603 NMI->modifiesRegister(SrcReg, &TRI) ||
604 NMI->definesRegister(ARM::CPSR))
605 break;
606 if (++NumInsts == 4)
607 // Too many in a row!
608 return;
609 }
610
611 if (NumInsts) {
612 MBB->remove(SrcMI);
613 MBB->insert(++MBBI, SrcMI);
614 }
615}
Evan Cheng4d54e5b2010-06-22 01:18:16 +0000616
617ARMCC::CondCodes
618llvm::getITInstrPredicate(const MachineInstr *MI, unsigned &PredReg) {
619 unsigned Opc = MI->getOpcode();
620 if (Opc == ARM::tBcc || Opc == ARM::t2Bcc)
621 return ARMCC::AL;
622 return llvm::getInstrPredicate(MI, PredReg);
623}