blob: e05d9d71031e27ec4ab6ed310aa5671956c76c34 [file] [log] [blame]
Evan Chenga9c20912006-01-21 02:32:06 +00001//===---- ScheduleDAG.cpp - Implement the ScheduleDAG class ---------------===//
Chris Lattnerd32b2362005-08-18 18:45:24 +00002//
3// The LLVM Compiler Infrastructure
4//
Jim Laskey5a608dd2005-10-31 12:49:09 +00005// This file was developed by James M. Laskey and is distributed under the
Chris Lattnerd32b2362005-08-18 18:45:24 +00006// University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Jim Laskeye6b90fb2005-09-26 21:57:04 +000010// This implements a simple two pass scheduler. The first pass attempts to push
11// backward any lengthy instructions and critical paths. The second pass packs
12// instructions into semi-optimal time slots.
Chris Lattnerd32b2362005-08-18 18:45:24 +000013//
14//===----------------------------------------------------------------------===//
15
Evan Chenge165a782006-05-11 23:55:42 +000016#define DEBUG_TYPE "sched"
Chris Lattnerb0d21ef2006-03-08 04:25:59 +000017#include "llvm/CodeGen/ScheduleDAG.h"
Chris Lattner5839bf22005-08-26 17:15:30 +000018#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner4ccd4062005-08-19 20:45:43 +000019#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner4ccd4062005-08-19 20:45:43 +000020#include "llvm/CodeGen/SSARegMap.h"
Chris Lattner2d973e42005-08-18 20:07:59 +000021#include "llvm/Target/TargetMachine.h"
22#include "llvm/Target/TargetInstrInfo.h"
Chris Lattner025c39b2005-08-26 20:54:47 +000023#include "llvm/Target/TargetLowering.h"
Evan Chenge165a782006-05-11 23:55:42 +000024#include "llvm/Support/Debug.h"
Chris Lattner54a30b92006-03-20 01:51:46 +000025#include "llvm/Support/MathExtras.h"
Evan Chenge165a782006-05-11 23:55:42 +000026#include <iostream>
Chris Lattnerd32b2362005-08-18 18:45:24 +000027using namespace llvm;
28
Jim Laskeye6b90fb2005-09-26 21:57:04 +000029
Evan Chenge165a782006-05-11 23:55:42 +000030/// BuildSchedUnits - Build SUnits from the selection dag that we are input.
31/// This SUnit graph is similar to the SelectionDAG, but represents flagged
32/// together nodes with a single SUnit.
33void ScheduleDAG::BuildSchedUnits() {
34 // Reserve entries in the vector for each of the SUnits we are creating. This
35 // ensure that reallocation of the vector won't happen, so SUnit*'s won't get
36 // invalidated.
37 SUnits.reserve(std::distance(DAG.allnodes_begin(), DAG.allnodes_end()));
38
39 const InstrItineraryData &InstrItins = TM.getInstrItineraryData();
40
41 for (SelectionDAG::allnodes_iterator NI = DAG.allnodes_begin(),
42 E = DAG.allnodes_end(); NI != E; ++NI) {
43 if (isPassiveNode(NI)) // Leaf node, e.g. a TargetImmediate.
44 continue;
45
46 // If this node has already been processed, stop now.
47 if (SUnitMap[NI]) continue;
48
49 SUnit *NodeSUnit = NewSUnit(NI);
50
51 // See if anything is flagged to this node, if so, add them to flagged
52 // nodes. Nodes can have at most one flag input and one flag output. Flags
53 // are required the be the last operand and result of a node.
54
55 // Scan up, adding flagged preds to FlaggedNodes.
56 SDNode *N = NI;
57 while (N->getNumOperands() &&
58 N->getOperand(N->getNumOperands()-1).getValueType() == MVT::Flag) {
59 N = N->getOperand(N->getNumOperands()-1).Val;
60 NodeSUnit->FlaggedNodes.push_back(N);
61 SUnitMap[N] = NodeSUnit;
62 }
63
64 // Scan down, adding this node and any flagged succs to FlaggedNodes if they
65 // have a user of the flag operand.
66 N = NI;
67 while (N->getValueType(N->getNumValues()-1) == MVT::Flag) {
68 SDOperand FlagVal(N, N->getNumValues()-1);
69
70 // There are either zero or one users of the Flag result.
71 bool HasFlagUse = false;
72 for (SDNode::use_iterator UI = N->use_begin(), E = N->use_end();
73 UI != E; ++UI)
74 if (FlagVal.isOperand(*UI)) {
75 HasFlagUse = true;
76 NodeSUnit->FlaggedNodes.push_back(N);
77 SUnitMap[N] = NodeSUnit;
78 N = *UI;
79 break;
80 }
81 if (!HasFlagUse) break;
82 }
83
84 // Now all flagged nodes are in FlaggedNodes and N is the bottom-most node.
85 // Update the SUnit
86 NodeSUnit->Node = N;
87 SUnitMap[N] = NodeSUnit;
88
89 // Compute the latency for the node. We use the sum of the latencies for
90 // all nodes flagged together into this SUnit.
91 if (InstrItins.isEmpty()) {
92 // No latency information.
93 NodeSUnit->Latency = 1;
94 } else {
95 NodeSUnit->Latency = 0;
96 if (N->isTargetOpcode()) {
97 unsigned SchedClass = TII->getSchedClass(N->getTargetOpcode());
98 InstrStage *S = InstrItins.begin(SchedClass);
99 InstrStage *E = InstrItins.end(SchedClass);
100 for (; S != E; ++S)
101 NodeSUnit->Latency += S->Cycles;
102 }
103 for (unsigned i = 0, e = NodeSUnit->FlaggedNodes.size(); i != e; ++i) {
104 SDNode *FNode = NodeSUnit->FlaggedNodes[i];
105 if (FNode->isTargetOpcode()) {
106 unsigned SchedClass = TII->getSchedClass(FNode->getTargetOpcode());
107 InstrStage *S = InstrItins.begin(SchedClass);
108 InstrStage *E = InstrItins.end(SchedClass);
109 for (; S != E; ++S)
110 NodeSUnit->Latency += S->Cycles;
111 }
112 }
113 }
114 }
115
116 // Pass 2: add the preds, succs, etc.
117 for (unsigned su = 0, e = SUnits.size(); su != e; ++su) {
118 SUnit *SU = &SUnits[su];
119 SDNode *MainNode = SU->Node;
120
121 if (MainNode->isTargetOpcode()) {
122 unsigned Opc = MainNode->getTargetOpcode();
Evan Cheng13d41b92006-05-12 01:58:24 +0000123 if (TII->isTwoAddrInstr(Opc))
Evan Chenge165a782006-05-11 23:55:42 +0000124 SU->isTwoAddress = true;
Evan Cheng13d41b92006-05-12 01:58:24 +0000125 if (TII->isCommutableInstr(Opc))
126 SU->isCommutable = true;
Evan Chenge165a782006-05-11 23:55:42 +0000127 }
128
129 // Find all predecessors and successors of the group.
130 // Temporarily add N to make code simpler.
131 SU->FlaggedNodes.push_back(MainNode);
132
133 for (unsigned n = 0, e = SU->FlaggedNodes.size(); n != e; ++n) {
134 SDNode *N = SU->FlaggedNodes[n];
135
136 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
137 SDNode *OpN = N->getOperand(i).Val;
138 if (isPassiveNode(OpN)) continue; // Not scheduled.
139 SUnit *OpSU = SUnitMap[OpN];
140 assert(OpSU && "Node has no SUnit!");
141 if (OpSU == SU) continue; // In the same group.
142
143 MVT::ValueType OpVT = N->getOperand(i).getValueType();
144 assert(OpVT != MVT::Flag && "Flagged nodes should be in same sunit!");
145 bool isChain = OpVT == MVT::Other;
146
147 if (SU->Preds.insert(std::make_pair(OpSU, isChain)).second) {
148 if (!isChain) {
149 SU->NumPreds++;
150 SU->NumPredsLeft++;
151 } else {
152 SU->NumChainPredsLeft++;
153 }
154 }
155 if (OpSU->Succs.insert(std::make_pair(SU, isChain)).second) {
156 if (!isChain) {
157 OpSU->NumSuccs++;
158 OpSU->NumSuccsLeft++;
159 } else {
160 OpSU->NumChainSuccsLeft++;
161 }
162 }
163 }
164 }
165
166 // Remove MainNode from FlaggedNodes again.
167 SU->FlaggedNodes.pop_back();
168 }
169
170 return;
171}
172
173static void CalculateDepths(SUnit *SU, unsigned Depth) {
174 if (Depth > SU->Depth) SU->Depth = Depth;
175 for (std::set<std::pair<SUnit*, bool> >::iterator I = SU->Succs.begin(),
176 E = SU->Succs.end(); I != E; ++I)
177 CalculateDepths(I->first, Depth+1);
178}
179
180void ScheduleDAG::CalculateDepths() {
181 SUnit *Entry = SUnitMap[DAG.getEntryNode().Val];
182 ::CalculateDepths(Entry, 0U);
183 for (unsigned i = 0, e = SUnits.size(); i != e; ++i)
184 if (SUnits[i].Preds.size() == 0 && &SUnits[i] != Entry) {
185 ::CalculateDepths(&SUnits[i], 0U);
186 }
187}
188
189static void CalculateHeights(SUnit *SU, unsigned Height) {
190 if (Height > SU->Height) SU->Height = Height;
191 for (std::set<std::pair<SUnit*, bool> >::iterator I = SU->Preds.begin(),
192 E = SU->Preds.end(); I != E; ++I)
193 CalculateHeights(I->first, Height+1);
194}
195void ScheduleDAG::CalculateHeights() {
196 SUnit *Root = SUnitMap[DAG.getRoot().Val];
197 ::CalculateHeights(Root, 0U);
198}
199
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000200/// CountResults - The results of target nodes have register or immediate
201/// operands first, then an optional chain, and optional flag operands (which do
202/// not go into the machine instrs.)
Evan Chenga9c20912006-01-21 02:32:06 +0000203static unsigned CountResults(SDNode *Node) {
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000204 unsigned N = Node->getNumValues();
205 while (N && Node->getValueType(N - 1) == MVT::Flag)
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000206 --N;
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000207 if (N && Node->getValueType(N - 1) == MVT::Other)
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000208 --N; // Skip over chain result.
209 return N;
210}
211
212/// CountOperands The inputs to target nodes have any actual inputs first,
213/// followed by an optional chain operand, then flag operands. Compute the
214/// number of actual operands that will go into the machine instr.
Evan Chenga9c20912006-01-21 02:32:06 +0000215static unsigned CountOperands(SDNode *Node) {
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000216 unsigned N = Node->getNumOperands();
217 while (N && Node->getOperand(N - 1).getValueType() == MVT::Flag)
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000218 --N;
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000219 if (N && Node->getOperand(N - 1).getValueType() == MVT::Other)
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000220 --N; // Ignore chain if it exists.
221 return N;
222}
223
Evan Cheng4ef10862006-01-23 07:01:07 +0000224static unsigned CreateVirtualRegisters(MachineInstr *MI,
225 unsigned NumResults,
226 SSARegMap *RegMap,
227 const TargetInstrDescriptor &II) {
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000228 // Create the result registers for this node and add the result regs to
229 // the machine instruction.
230 const TargetOperandInfo *OpInfo = II.OpInfo;
231 unsigned ResultReg = RegMap->createVirtualRegister(OpInfo[0].RegClass);
232 MI->addRegOperand(ResultReg, MachineOperand::Def);
233 for (unsigned i = 1; i != NumResults; ++i) {
234 assert(OpInfo[i].RegClass && "Isn't a register operand!");
Chris Lattner505277a2005-10-01 07:45:09 +0000235 MI->addRegOperand(RegMap->createVirtualRegister(OpInfo[i].RegClass),
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000236 MachineOperand::Def);
237 }
238 return ResultReg;
239}
240
Chris Lattnerdf375062006-03-10 07:25:12 +0000241/// getVR - Return the virtual register corresponding to the specified result
242/// of the specified node.
243static unsigned getVR(SDOperand Op, std::map<SDNode*, unsigned> &VRBaseMap) {
244 std::map<SDNode*, unsigned>::iterator I = VRBaseMap.find(Op.Val);
245 assert(I != VRBaseMap.end() && "Node emitted out of order - late");
246 return I->second + Op.ResNo;
247}
248
249
Chris Lattnered18b682006-02-24 18:54:03 +0000250/// AddOperand - Add the specified operand to the specified machine instr. II
251/// specifies the instruction information for the node, and IIOpNum is the
252/// operand number (in the II) that we are adding. IIOpNum and II are used for
253/// assertions only.
254void ScheduleDAG::AddOperand(MachineInstr *MI, SDOperand Op,
255 unsigned IIOpNum,
Chris Lattnerdf375062006-03-10 07:25:12 +0000256 const TargetInstrDescriptor *II,
257 std::map<SDNode*, unsigned> &VRBaseMap) {
Chris Lattnered18b682006-02-24 18:54:03 +0000258 if (Op.isTargetOpcode()) {
259 // Note that this case is redundant with the final else block, but we
260 // include it because it is the most common and it makes the logic
261 // simpler here.
262 assert(Op.getValueType() != MVT::Other &&
263 Op.getValueType() != MVT::Flag &&
264 "Chain and flag operands should occur at end of operand list!");
265
266 // Get/emit the operand.
Chris Lattnerdf375062006-03-10 07:25:12 +0000267 unsigned VReg = getVR(Op, VRBaseMap);
Chris Lattnered18b682006-02-24 18:54:03 +0000268 MI->addRegOperand(VReg, MachineOperand::Use);
269
270 // Verify that it is right.
271 assert(MRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?");
272 if (II) {
273 assert(II->OpInfo[IIOpNum].RegClass &&
274 "Don't have operand info for this instruction!");
275 assert(RegMap->getRegClass(VReg) == II->OpInfo[IIOpNum].RegClass &&
276 "Register class of operand and regclass of use don't agree!");
277 }
278 } else if (ConstantSDNode *C =
279 dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2d90ac72006-05-04 18:05:43 +0000280 MI->addImmOperand(C->getValue());
Chris Lattnered18b682006-02-24 18:54:03 +0000281 } else if (RegisterSDNode*R =
282 dyn_cast<RegisterSDNode>(Op)) {
283 MI->addRegOperand(R->getReg(), MachineOperand::Use);
284 } else if (GlobalAddressSDNode *TGA =
285 dyn_cast<GlobalAddressSDNode>(Op)) {
Chris Lattnerea50fab2006-05-04 01:15:02 +0000286 MI->addGlobalAddressOperand(TGA->getGlobal(), TGA->getOffset());
Chris Lattnered18b682006-02-24 18:54:03 +0000287 } else if (BasicBlockSDNode *BB =
288 dyn_cast<BasicBlockSDNode>(Op)) {
289 MI->addMachineBasicBlockOperand(BB->getBasicBlock());
290 } else if (FrameIndexSDNode *FI =
291 dyn_cast<FrameIndexSDNode>(Op)) {
292 MI->addFrameIndexOperand(FI->getIndex());
Nate Begeman37efe672006-04-22 18:53:45 +0000293 } else if (JumpTableSDNode *JT =
294 dyn_cast<JumpTableSDNode>(Op)) {
295 MI->addJumpTableIndexOperand(JT->getIndex());
Chris Lattnered18b682006-02-24 18:54:03 +0000296 } else if (ConstantPoolSDNode *CP =
297 dyn_cast<ConstantPoolSDNode>(Op)) {
Evan Cheng404cb4f2006-02-25 09:54:52 +0000298 int Offset = CP->getOffset();
Chris Lattnered18b682006-02-24 18:54:03 +0000299 unsigned Align = CP->getAlignment();
300 // MachineConstantPool wants an explicit alignment.
301 if (Align == 0) {
302 if (CP->get()->getType() == Type::DoubleTy)
303 Align = 3; // always 8-byte align doubles.
Chris Lattner54a30b92006-03-20 01:51:46 +0000304 else {
Chris Lattnered18b682006-02-24 18:54:03 +0000305 Align = TM.getTargetData()
Owen Andersona69571c2006-05-03 01:29:57 +0000306 ->getTypeAlignmentShift(CP->get()->getType());
Chris Lattner54a30b92006-03-20 01:51:46 +0000307 if (Align == 0) {
308 // Alignment of packed types. FIXME!
Owen Andersona69571c2006-05-03 01:29:57 +0000309 Align = TM.getTargetData()->getTypeSize(CP->get()->getType());
Chris Lattner54a30b92006-03-20 01:51:46 +0000310 Align = Log2_64(Align);
311 }
312 }
Chris Lattnered18b682006-02-24 18:54:03 +0000313 }
314
315 unsigned Idx = ConstPool->getConstantPoolIndex(CP->get(), Align);
Evan Cheng404cb4f2006-02-25 09:54:52 +0000316 MI->addConstantPoolIndexOperand(Idx, Offset);
Chris Lattnered18b682006-02-24 18:54:03 +0000317 } else if (ExternalSymbolSDNode *ES =
318 dyn_cast<ExternalSymbolSDNode>(Op)) {
Chris Lattnerea50fab2006-05-04 01:15:02 +0000319 MI->addExternalSymbolOperand(ES->getSymbol());
Chris Lattnered18b682006-02-24 18:54:03 +0000320 } else {
321 assert(Op.getValueType() != MVT::Other &&
322 Op.getValueType() != MVT::Flag &&
323 "Chain and flag operands should occur at end of operand list!");
Chris Lattnerdf375062006-03-10 07:25:12 +0000324 unsigned VReg = getVR(Op, VRBaseMap);
Chris Lattnered18b682006-02-24 18:54:03 +0000325 MI->addRegOperand(VReg, MachineOperand::Use);
326
327 // Verify that it is right.
328 assert(MRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?");
329 if (II) {
330 assert(II->OpInfo[IIOpNum].RegClass &&
331 "Don't have operand info for this instruction!");
332 assert(RegMap->getRegClass(VReg) == II->OpInfo[IIOpNum].RegClass &&
333 "Register class of operand and regclass of use don't agree!");
334 }
335 }
336
337}
338
339
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000340/// EmitNode - Generate machine code for an node and needed dependencies.
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000341///
Chris Lattner8c7ef052006-03-10 07:28:36 +0000342void ScheduleDAG::EmitNode(SDNode *Node,
Chris Lattnerdf375062006-03-10 07:25:12 +0000343 std::map<SDNode*, unsigned> &VRBaseMap) {
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000344 unsigned VRBase = 0; // First virtual register for node
Chris Lattner2d973e42005-08-18 20:07:59 +0000345
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000346 // If machine instruction
347 if (Node->isTargetOpcode()) {
348 unsigned Opc = Node->getTargetOpcode();
Evan Chenga9c20912006-01-21 02:32:06 +0000349 const TargetInstrDescriptor &II = TII->get(Opc);
Chris Lattner2d973e42005-08-18 20:07:59 +0000350
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000351 unsigned NumResults = CountResults(Node);
352 unsigned NodeOperands = CountOperands(Node);
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000353 unsigned NumMIOperands = NodeOperands + NumResults;
Chris Lattnerda8abb02005-09-01 18:44:10 +0000354#ifndef NDEBUG
Chris Lattner14b392a2005-08-24 22:02:41 +0000355 assert((unsigned(II.numOperands) == NumMIOperands || II.numOperands == -1)&&
Chris Lattner2d973e42005-08-18 20:07:59 +0000356 "#operands for dag node doesn't match .td file!");
Chris Lattnerca6aa2f2005-08-19 01:01:34 +0000357#endif
Chris Lattner2d973e42005-08-18 20:07:59 +0000358
359 // Create the new machine instruction.
Chris Lattner8b915b42006-05-04 18:16:01 +0000360 MachineInstr *MI = new MachineInstr(Opc, NumMIOperands);
Chris Lattner2d973e42005-08-18 20:07:59 +0000361
362 // Add result register values for things that are defined by this
363 // instruction.
Chris Lattnera4176522005-10-30 18:54:27 +0000364
365 // If the node is only used by a CopyToReg and the dest reg is a vreg, use
366 // the CopyToReg'd destination register instead of creating a new vreg.
367 if (NumResults == 1) {
368 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
369 UI != E; ++UI) {
370 SDNode *Use = *UI;
371 if (Use->getOpcode() == ISD::CopyToReg &&
372 Use->getOperand(2).Val == Node) {
373 unsigned Reg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
374 if (MRegisterInfo::isVirtualRegister(Reg)) {
375 VRBase = Reg;
376 MI->addRegOperand(Reg, MachineOperand::Def);
377 break;
378 }
379 }
380 }
381 }
382
383 // Otherwise, create new virtual registers.
384 if (NumResults && VRBase == 0)
Evan Cheng4ef10862006-01-23 07:01:07 +0000385 VRBase = CreateVirtualRegisters(MI, NumResults, RegMap, II);
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000386
387 // Emit all of the actual operands of this instruction, adding them to the
388 // instruction as appropriate.
Chris Lattnered18b682006-02-24 18:54:03 +0000389 for (unsigned i = 0; i != NodeOperands; ++i)
Chris Lattnerdf375062006-03-10 07:25:12 +0000390 AddOperand(MI, Node->getOperand(i), i+NumResults, &II, VRBaseMap);
Evan Cheng13d41b92006-05-12 01:58:24 +0000391
392 // Commute node if it has been determined to be profitable.
393 if (CommuteSet.count(Node)) {
394 MachineInstr *NewMI = TII->commuteInstruction(MI);
395 if (NewMI == 0)
396 DEBUG(std::cerr << "Sched: COMMUTING FAILED!\n");
397 else {
398 DEBUG(std::cerr << "Sched: COMMUTED TO: " << *NewMI);
399 MI = NewMI;
400 }
401 }
402
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000403 // Now that we have emitted all operands, emit this instruction itself.
404 if ((II.Flags & M_USES_CUSTOM_DAG_SCHED_INSERTION) == 0) {
405 BB->insert(BB->end(), MI);
406 } else {
407 // Insert this instruction into the end of the basic block, potentially
408 // taking some custom action.
409 BB = DAG.getTargetLoweringInfo().InsertAtEndOfBasicBlock(MI, BB);
410 }
411 } else {
412 switch (Node->getOpcode()) {
413 default:
414 Node->dump();
415 assert(0 && "This target-independent node should have been selected!");
416 case ISD::EntryToken: // fall thru
417 case ISD::TokenFactor:
418 break;
419 case ISD::CopyToReg: {
Chris Lattnerdf375062006-03-10 07:25:12 +0000420 unsigned InReg = getVR(Node->getOperand(2), VRBaseMap);
Chris Lattnera4176522005-10-30 18:54:27 +0000421 unsigned DestReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
Chris Lattner45053fc2006-03-24 07:15:07 +0000422 if (InReg != DestReg) // Coalesced away the copy?
Evan Chenga9c20912006-01-21 02:32:06 +0000423 MRI->copyRegToReg(*BB, BB->end(), DestReg, InReg,
424 RegMap->getRegClass(InReg));
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000425 break;
426 }
427 case ISD::CopyFromReg: {
428 unsigned SrcReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
Chris Lattner089c25c2005-10-09 05:58:56 +0000429 if (MRegisterInfo::isVirtualRegister(SrcReg)) {
430 VRBase = SrcReg; // Just use the input register directly!
431 break;
432 }
433
Chris Lattnera4176522005-10-30 18:54:27 +0000434 // If the node is only used by a CopyToReg and the dest reg is a vreg, use
435 // the CopyToReg'd destination register instead of creating a new vreg.
436 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
437 UI != E; ++UI) {
438 SDNode *Use = *UI;
439 if (Use->getOpcode() == ISD::CopyToReg &&
440 Use->getOperand(2).Val == Node) {
441 unsigned DestReg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
442 if (MRegisterInfo::isVirtualRegister(DestReg)) {
443 VRBase = DestReg;
444 break;
445 }
446 }
447 }
448
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000449 // Figure out the register class to create for the destreg.
450 const TargetRegisterClass *TRC = 0;
Chris Lattnera4176522005-10-30 18:54:27 +0000451 if (VRBase) {
452 TRC = RegMap->getRegClass(VRBase);
453 } else {
Chris Lattner089c25c2005-10-09 05:58:56 +0000454
Chris Lattnera4176522005-10-30 18:54:27 +0000455 // Pick the register class of the right type that contains this physreg.
Evan Chenga9c20912006-01-21 02:32:06 +0000456 for (MRegisterInfo::regclass_iterator I = MRI->regclass_begin(),
457 E = MRI->regclass_end(); I != E; ++I)
Nate Begeman6510b222005-12-01 04:51:06 +0000458 if ((*I)->hasType(Node->getValueType(0)) &&
Chris Lattnera4176522005-10-30 18:54:27 +0000459 (*I)->contains(SrcReg)) {
460 TRC = *I;
461 break;
462 }
463 assert(TRC && "Couldn't find register class for reg copy!");
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000464
Chris Lattnera4176522005-10-30 18:54:27 +0000465 // Create the reg, emit the copy.
466 VRBase = RegMap->createVirtualRegister(TRC);
467 }
Evan Chenga9c20912006-01-21 02:32:06 +0000468 MRI->copyRegToReg(*BB, BB->end(), VRBase, SrcReg, TRC);
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000469 break;
470 }
Chris Lattneracc43bf2006-01-26 23:28:04 +0000471 case ISD::INLINEASM: {
472 unsigned NumOps = Node->getNumOperands();
473 if (Node->getOperand(NumOps-1).getValueType() == MVT::Flag)
474 --NumOps; // Ignore the flag operand.
475
476 // Create the inline asm machine instruction.
477 MachineInstr *MI =
478 new MachineInstr(BB, TargetInstrInfo::INLINEASM, (NumOps-2)/2+1);
479
480 // Add the asm string as an external symbol operand.
481 const char *AsmStr =
482 cast<ExternalSymbolSDNode>(Node->getOperand(1))->getSymbol();
Chris Lattnerea50fab2006-05-04 01:15:02 +0000483 MI->addExternalSymbolOperand(AsmStr);
Chris Lattneracc43bf2006-01-26 23:28:04 +0000484
485 // Add all of the operand registers to the instruction.
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000486 for (unsigned i = 2; i != NumOps;) {
487 unsigned Flags = cast<ConstantSDNode>(Node->getOperand(i))->getValue();
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000488 unsigned NumVals = Flags >> 3;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000489
Chris Lattner2d90ac72006-05-04 18:05:43 +0000490 MI->addImmOperand(Flags);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000491 ++i; // Skip the ID value.
492
493 switch (Flags & 7) {
Chris Lattneracc43bf2006-01-26 23:28:04 +0000494 default: assert(0 && "Bad flags!");
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000495 case 1: // Use of register.
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000496 for (; NumVals; --NumVals, ++i) {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000497 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
Chris Lattnerea50fab2006-05-04 01:15:02 +0000498 MI->addRegOperand(Reg, MachineOperand::Use);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000499 }
Chris Lattnerdc19b702006-02-04 02:26:14 +0000500 break;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000501 case 2: // Def of register.
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000502 for (; NumVals; --NumVals, ++i) {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000503 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
Chris Lattnerea50fab2006-05-04 01:15:02 +0000504 MI->addRegOperand(Reg, MachineOperand::Def);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000505 }
Chris Lattnerdc19b702006-02-04 02:26:14 +0000506 break;
Chris Lattnerdc19b702006-02-04 02:26:14 +0000507 case 3: { // Immediate.
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000508 assert(NumVals == 1 && "Unknown immediate value!");
Chris Lattnerdc19b702006-02-04 02:26:14 +0000509 uint64_t Val = cast<ConstantSDNode>(Node->getOperand(i))->getValue();
Chris Lattner2d90ac72006-05-04 18:05:43 +0000510 MI->addImmOperand(Val);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000511 ++i;
Chris Lattnerdc19b702006-02-04 02:26:14 +0000512 break;
513 }
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000514 case 4: // Addressing mode.
515 // The addressing mode has been selected, just add all of the
516 // operands to the machine instruction.
517 for (; NumVals; --NumVals, ++i)
Chris Lattnerdf375062006-03-10 07:25:12 +0000518 AddOperand(MI, Node->getOperand(i), 0, 0, VRBaseMap);
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000519 break;
Chris Lattnerdc19b702006-02-04 02:26:14 +0000520 }
Chris Lattneracc43bf2006-01-26 23:28:04 +0000521 }
522 break;
523 }
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000524 }
525 }
526
Chris Lattnerdf375062006-03-10 07:25:12 +0000527 assert(!VRBaseMap.count(Node) && "Node emitted out of order - early");
528 VRBaseMap[Node] = VRBase;
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000529}
530
Chris Lattnera93dfcd2006-03-05 23:51:47 +0000531void ScheduleDAG::EmitNoop() {
532 TII->insertNoop(*BB, BB->end());
533}
534
Evan Chenge165a782006-05-11 23:55:42 +0000535/// EmitSchedule - Emit the machine code in scheduled order.
536void ScheduleDAG::EmitSchedule() {
537 std::map<SDNode*, unsigned> VRBaseMap;
538 for (unsigned i = 0, e = Sequence.size(); i != e; i++) {
539 if (SUnit *SU = Sequence[i]) {
540 for (unsigned j = 0, ee = SU->FlaggedNodes.size(); j != ee; j++)
541 EmitNode(SU->FlaggedNodes[j], VRBaseMap);
542 EmitNode(SU->Node, VRBaseMap);
543 } else {
544 // Null SUnit* is a noop.
545 EmitNoop();
546 }
547 }
548}
549
550/// dump - dump the schedule.
551void ScheduleDAG::dumpSchedule() const {
552 for (unsigned i = 0, e = Sequence.size(); i != e; i++) {
553 if (SUnit *SU = Sequence[i])
554 SU->dump(&DAG);
555 else
556 std::cerr << "**** NOOP ****\n";
557 }
558}
559
560
Evan Chenga9c20912006-01-21 02:32:06 +0000561/// Run - perform scheduling.
562///
563MachineBasicBlock *ScheduleDAG::Run() {
564 TII = TM.getInstrInfo();
565 MRI = TM.getRegisterInfo();
566 RegMap = BB->getParent()->getSSARegMap();
567 ConstPool = BB->getParent()->getConstantPool();
Evan Cheng4ef10862006-01-23 07:01:07 +0000568
Evan Chenga9c20912006-01-21 02:32:06 +0000569 Schedule();
570 return BB;
Chris Lattnerd32b2362005-08-18 18:45:24 +0000571}
Evan Cheng4ef10862006-01-23 07:01:07 +0000572
Evan Chenge165a782006-05-11 23:55:42 +0000573/// SUnit - Scheduling unit. It's an wrapper around either a single SDNode or
574/// a group of nodes flagged together.
575void SUnit::dump(const SelectionDAG *G) const {
576 std::cerr << "SU(" << NodeNum << "): ";
577 Node->dump(G);
578 std::cerr << "\n";
579 if (FlaggedNodes.size() != 0) {
580 for (unsigned i = 0, e = FlaggedNodes.size(); i != e; i++) {
581 std::cerr << " ";
582 FlaggedNodes[i]->dump(G);
583 std::cerr << "\n";
584 }
585 }
586}
Evan Cheng4ef10862006-01-23 07:01:07 +0000587
Evan Chenge165a782006-05-11 23:55:42 +0000588void SUnit::dumpAll(const SelectionDAG *G) const {
589 dump(G);
590
591 std::cerr << " # preds left : " << NumPredsLeft << "\n";
592 std::cerr << " # succs left : " << NumSuccsLeft << "\n";
593 std::cerr << " # chain preds left : " << NumChainPredsLeft << "\n";
594 std::cerr << " # chain succs left : " << NumChainSuccsLeft << "\n";
595 std::cerr << " Latency : " << Latency << "\n";
596 std::cerr << " Depth : " << Depth << "\n";
597 std::cerr << " Height : " << Height << "\n";
598
599 if (Preds.size() != 0) {
600 std::cerr << " Predecessors:\n";
601 for (std::set<std::pair<SUnit*,bool> >::const_iterator I = Preds.begin(),
602 E = Preds.end(); I != E; ++I) {
603 if (I->second)
604 std::cerr << " ch ";
605 else
606 std::cerr << " val ";
607 I->first->dump(G);
608 }
609 }
610 if (Succs.size() != 0) {
611 std::cerr << " Successors:\n";
612 for (std::set<std::pair<SUnit*, bool> >::const_iterator I = Succs.begin(),
613 E = Succs.end(); I != E; ++I) {
614 if (I->second)
615 std::cerr << " ch ";
616 else
617 std::cerr << " val ";
618 I->first->dump(G);
619 }
620 }
621 std::cerr << "\n";
622}