blob: 2e235e5ab09b33e06727a8b4a3391e5376f19074 [file] [log] [blame]
Chris Lattner956f43c2006-06-16 20:22:01 +00001//===- PPCInstr64Bit.td - The PowerPC 64-bit Support -------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner956f43c2006-06-16 20:22:01 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the PowerPC 64-bit instructions. These patterns are used
11// both when in ppc64 mode and when in "use 64-bit extensions in 32-bit" mode.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000015//===----------------------------------------------------------------------===//
16// 64-bit operands.
17//
Chris Lattner041e9d32006-06-26 23:53:10 +000018def s16imm64 : Operand<i64> {
19 let PrintMethod = "printS16ImmOperand";
20}
21def u16imm64 : Operand<i64> {
22 let PrintMethod = "printU16ImmOperand";
23}
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000024def symbolHi64 : Operand<i64> {
25 let PrintMethod = "printSymbolHi";
26}
27def symbolLo64 : Operand<i64> {
28 let PrintMethod = "printSymbolLo";
29}
30
Chris Lattnerb410dc92006-06-20 23:18:58 +000031//===----------------------------------------------------------------------===//
32// 64-bit transformation functions.
33//
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000034
Chris Lattnerb410dc92006-06-20 23:18:58 +000035def SHL64 : SDNodeXForm<imm, [{
36 // Transformation function: 63 - imm
37 return getI32Imm(63 - N->getValue());
38}]>;
39
40def SRL64 : SDNodeXForm<imm, [{
41 // Transformation function: 64 - imm
42 return N->getValue() ? getI32Imm(64 - N->getValue()) : getI32Imm(0);
43}]>;
44
45def HI32_48 : SDNodeXForm<imm, [{
46 // Transformation function: shift the immediate value down into the low bits.
47 return getI32Imm((unsigned short)(N->getValue() >> 32));
48}]>;
49
50def HI48_64 : SDNodeXForm<imm, [{
51 // Transformation function: shift the immediate value down into the low bits.
52 return getI32Imm((unsigned short)(N->getValue() >> 48));
53}]>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000054
Chris Lattner956f43c2006-06-16 20:22:01 +000055
56//===----------------------------------------------------------------------===//
Chris Lattner6a5339b2006-11-14 18:44:47 +000057// Calls.
58//
59
60let Defs = [LR8] in
Evan Cheng64d80e32007-07-19 01:14:50 +000061 def MovePCtoLR8 : Pseudo<(outs), (ins piclabel:$label), "bl $label", []>,
Chris Lattner6a5339b2006-11-14 18:44:47 +000062 PPC970_Unit_BRU;
63
Chris Lattner9f0bc652007-02-25 05:34:32 +000064// Macho ABI Calls.
Evan Chengffbacca2007-07-21 00:34:19 +000065let isCall = 1, PPC970_Unit = 7,
Chris Lattner6a5339b2006-11-14 18:44:47 +000066 // All calls clobber the PPC64 non-callee saved registers.
67 Defs = [X0,X2,X3,X4,X5,X6,X7,X8,X9,X10,X11,X12,
68 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
69 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
70 LR8,CTR8,
71 CR0,CR1,CR5,CR6,CR7] in {
72 // Convenient aliases for call instructions
Chris Lattner9f0bc652007-02-25 05:34:32 +000073 def BL8_Macho : IForm<18, 0, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +000074 (outs), (ins calltarget:$func, variable_ops),
Chris Lattner9f0bc652007-02-25 05:34:32 +000075 "bl $func", BrB, []>; // See Pat patterns below.
Chris Lattner9f0bc652007-02-25 05:34:32 +000076 def BLA8_Macho : IForm<18, 1, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +000077 (outs), (ins aaddr:$func, variable_ops),
Chris Lattner9f0bc652007-02-25 05:34:32 +000078 "bla $func", BrB, [(PPCcall_Macho (i64 imm:$func))]>;
Evan Cheng152b7e12007-10-23 06:42:42 +000079 def BCTRL8_Macho : XLForm_2_ext<19, 528, 20, 0, 1,
80 (outs), (ins variable_ops),
81 "bctrl", BrB,
82 [(PPCbctrl_Macho)]>, Requires<[In64BitMode]>;
Chris Lattner6a5339b2006-11-14 18:44:47 +000083}
84
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +000085// ELF 64 ABI Calls = Macho ABI Calls
86// Used to define BL8_ELF and BLA8_ELF
Evan Chengffbacca2007-07-21 00:34:19 +000087let isCall = 1, PPC970_Unit = 7,
Chris Lattner9f0bc652007-02-25 05:34:32 +000088 // All calls clobber the PPC64 non-callee saved registers.
89 Defs = [X0,X2,X3,X4,X5,X6,X7,X8,X9,X10,X11,X12,
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +000090 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner9f0bc652007-02-25 05:34:32 +000091 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
92 LR8,CTR8,
93 CR0,CR1,CR5,CR6,CR7] in {
94 // Convenient aliases for call instructions
95 def BL8_ELF : IForm<18, 0, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +000096 (outs), (ins calltarget:$func, variable_ops),
Evan Cheng152b7e12007-10-23 06:42:42 +000097 "bl $func", BrB, []>; // See Pat patterns below.
Chris Lattner9f0bc652007-02-25 05:34:32 +000098 def BLA8_ELF : IForm<18, 1, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +000099 (outs), (ins aaddr:$func, variable_ops),
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000100 "bla $func", BrB, [(PPCcall_ELF (i64 imm:$func))]>;
Evan Cheng152b7e12007-10-23 06:42:42 +0000101 def BCTRL8_ELF : XLForm_2_ext<19, 528, 20, 0, 1,
102 (outs), (ins variable_ops),
103 "bctrl", BrB,
104 [(PPCbctrl_ELF)]>, Requires<[In64BitMode]>;
Chris Lattner9f0bc652007-02-25 05:34:32 +0000105}
106
107
Chris Lattner6a5339b2006-11-14 18:44:47 +0000108// Calls
Chris Lattner9f0bc652007-02-25 05:34:32 +0000109def : Pat<(PPCcall_Macho (i64 tglobaladdr:$dst)),
110 (BL8_Macho tglobaladdr:$dst)>;
111def : Pat<(PPCcall_Macho (i64 texternalsym:$dst)),
112 (BL8_Macho texternalsym:$dst)>;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000113
Chris Lattner9f0bc652007-02-25 05:34:32 +0000114def : Pat<(PPCcall_ELF (i64 tglobaladdr:$dst)),
115 (BL8_ELF tglobaladdr:$dst)>;
116def : Pat<(PPCcall_ELF (i64 texternalsym:$dst)),
117 (BL8_ELF texternalsym:$dst)>;
Chris Lattner6a5339b2006-11-14 18:44:47 +0000118
Evan Cheng53301922008-07-12 02:23:19 +0000119// Atomic operations
120let usesCustomDAGSchedInserter = 1 in {
121 let Uses = [CR0] in {
122 def ATOMIC_LOAD_ADD_I64 : Pseudo<
123 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr),
124 "${:comment} ATOMIC_LOAD_ADD_I64 PSEUDO!",
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000125 [(set G8RC:$dst, (atomic_load_add_64 xoaddr:$ptr, G8RC:$incr))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000126 def ATOMIC_CMP_SWAP_I64 : Pseudo<
127 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$old, G8RC:$new),
128 "${:comment} ATOMIC_CMP_SWAP_I64 PSEUDO!",
129 [(set G8RC:$dst,
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000130 (atomic_cmp_swap_64 xoaddr:$ptr, G8RC:$old, G8RC:$new))]>;
131 def ATOMIC_SWAP_I64 : Pseudo<
132 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$new),
133 "${:comment} ATOMIC_SWAP_I64 PSEUDO!",
134 [(set G8RC:$dst, (atomic_swap_64 xoaddr:$ptr, G8RC:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000135 }
Evan Cheng8608f2e2008-04-19 02:30:38 +0000136}
137
Evan Cheng53301922008-07-12 02:23:19 +0000138// Instructions to support atomic operations
139def LDARX : XForm_1<31, 84, (outs G8RC:$rD), (ins memrr:$ptr),
140 "ldarx $rD, $ptr", LdStLDARX,
141 [(set G8RC:$rD, (PPClarx xoaddr:$ptr))]>;
142
143let Defs = [CR0] in
144def STDCX : XForm_1<31, 214, (outs), (ins G8RC:$rS, memrr:$dst),
145 "stdcx. $rS, $dst", LdStSTDCX,
146 [(PPCstcx G8RC:$rS, xoaddr:$dst)]>,
147 isDOT;
148
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000149let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
150def TCRETURNdi8 :Pseudo< (outs),
151 (ins calltarget:$dst, i32imm:$offset, variable_ops),
152 "#TC_RETURNd8 $dst $offset",
153 []>;
154
155let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
156def TCRETURNai8 :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset, variable_ops),
157 "#TC_RETURNa8 $func $offset",
158 [(PPCtc_return (i64 imm:$func), imm:$offset)]>;
159
160let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
161def TCRETURNri8 : Pseudo<(outs), (ins CTRRC8:$dst, i32imm:$offset, variable_ops),
162 "#TC_RETURNr8 $dst $offset",
163 []>;
164
165
166let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
167 isIndirectBranch = 1, isCall = 1, isReturn = 1 in
168def TAILBCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
169 Requires<[In64BitMode]>;
170
171
172
173let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
174 isBarrier = 1, isCall = 1, isReturn = 1 in
175def TAILB8 : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
176 "b $dst", BrB,
177 []>;
178
179
180let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
181 isBarrier = 1, isCall = 1, isReturn = 1 in
182def TAILBA8 : IForm<18, 0, 0, (outs), (ins aaddr:$dst),
183 "ba $dst", BrB,
184 []>;
185
186def : Pat<(PPCtc_return (i64 tglobaladdr:$dst), imm:$imm),
187 (TCRETURNdi8 tglobaladdr:$dst, imm:$imm)>;
188
189def : Pat<(PPCtc_return (i64 texternalsym:$dst), imm:$imm),
190 (TCRETURNdi8 texternalsym:$dst, imm:$imm)>;
191
192def : Pat<(PPCtc_return CTRRC8:$dst, imm:$imm),
193 (TCRETURNri8 CTRRC8:$dst, imm:$imm)>;
194
195
Chris Lattner6a5339b2006-11-14 18:44:47 +0000196//===----------------------------------------------------------------------===//
197// 64-bit SPR manipulation instrs.
198
Evan Cheng64d80e32007-07-19 01:14:50 +0000199def MFCTR8 : XFXForm_1_ext<31, 339, 9, (outs G8RC:$rT), (ins),
200 "mfctr $rT", SprMFSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000201 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000202let Pattern = [(PPCmtctr G8RC:$rS)] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000203def MTCTR8 : XFXForm_7_ext<31, 467, 9, (outs), (ins G8RC:$rS),
204 "mtctr $rS", SprMTSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000205 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000206}
Chris Lattner563ecfb2006-06-27 18:18:41 +0000207
Evan Cheng071a2792007-09-11 19:55:27 +0000208let Defs = [X1], Uses = [X1] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000209def DYNALLOC8 : Pseudo<(outs G8RC:$result), (ins G8RC:$negsize, memri:$fpsi),
Jim Laskey2f616bf2006-11-16 22:43:37 +0000210 "${:comment} DYNALLOC8 $result, $negsize, $fpsi",
211 [(set G8RC:$result,
Evan Cheng071a2792007-09-11 19:55:27 +0000212 (PPCdynalloc G8RC:$negsize, iaddr:$fpsi))]>;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000213
Evan Cheng64d80e32007-07-19 01:14:50 +0000214def MTLR8 : XFXForm_7_ext<31, 467, 8, (outs), (ins G8RC:$rS),
215 "mtlr $rS", SprMTSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000216 PPC970_DGroup_First, PPC970_Unit_FXU;
Evan Cheng64d80e32007-07-19 01:14:50 +0000217def MFLR8 : XFXForm_1_ext<31, 339, 8, (outs G8RC:$rT), (ins),
218 "mflr $rT", SprMFSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000219 PPC970_DGroup_First, PPC970_Unit_FXU;
220
221
Chris Lattner563ecfb2006-06-27 18:18:41 +0000222//===----------------------------------------------------------------------===//
Chris Lattner956f43c2006-06-16 20:22:01 +0000223// Fixed point instructions.
224//
225
226let PPC970_Unit = 1 in { // FXU Operations.
227
Chris Lattner0ea70b22006-06-20 22:34:10 +0000228// Copies, extends, truncates.
Evan Cheng64d80e32007-07-19 01:14:50 +0000229def OR4To8 : XForm_6<31, 444, (outs G8RC:$rA), (ins GPRC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000230 "or $rA, $rS, $rB", IntGeneral,
231 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000232def OR8To4 : XForm_6<31, 444, (outs GPRC:$rA), (ins G8RC:$rS, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000233 "or $rA, $rS, $rB", IntGeneral,
234 []>;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000235
Evan Cheng64d80e32007-07-19 01:14:50 +0000236def LI8 : DForm_2_r0<14, (outs G8RC:$rD), (ins symbolLo64:$imm),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000237 "li $rD, $imm", IntGeneral,
238 [(set G8RC:$rD, immSExt16:$imm)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000239def LIS8 : DForm_2_r0<15, (outs G8RC:$rD), (ins symbolHi64:$imm),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000240 "lis $rD, $imm", IntGeneral,
241 [(set G8RC:$rD, imm16ShiftedSExt:$imm)]>;
242
243// Logical ops.
Evan Cheng64d80e32007-07-19 01:14:50 +0000244def NAND8: XForm_6<31, 476, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000245 "nand $rA, $rS, $rB", IntGeneral,
246 [(set G8RC:$rA, (not (and G8RC:$rS, G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000247def AND8 : XForm_6<31, 28, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000248 "and $rA, $rS, $rB", IntGeneral,
249 [(set G8RC:$rA, (and G8RC:$rS, G8RC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000250def ANDC8: XForm_6<31, 60, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000251 "andc $rA, $rS, $rB", IntGeneral,
252 [(set G8RC:$rA, (and G8RC:$rS, (not G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000253def OR8 : XForm_6<31, 444, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000254 "or $rA, $rS, $rB", IntGeneral,
255 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000256def NOR8 : XForm_6<31, 124, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000257 "nor $rA, $rS, $rB", IntGeneral,
258 [(set G8RC:$rA, (not (or G8RC:$rS, G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000259def ORC8 : XForm_6<31, 412, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000260 "orc $rA, $rS, $rB", IntGeneral,
261 [(set G8RC:$rA, (or G8RC:$rS, (not G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000262def EQV8 : XForm_6<31, 284, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000263 "eqv $rA, $rS, $rB", IntGeneral,
264 [(set G8RC:$rA, (not (xor G8RC:$rS, G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000265def XOR8 : XForm_6<31, 316, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000266 "xor $rA, $rS, $rB", IntGeneral,
267 [(set G8RC:$rA, (xor G8RC:$rS, G8RC:$rB))]>;
268
269// Logical ops with immediate.
Evan Cheng64d80e32007-07-19 01:14:50 +0000270def ANDIo8 : DForm_4<28, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000271 "andi. $dst, $src1, $src2", IntGeneral,
272 [(set G8RC:$dst, (and G8RC:$src1, immZExt16:$src2))]>,
273 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000274def ANDISo8 : DForm_4<29, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000275 "andis. $dst, $src1, $src2", IntGeneral,
276 [(set G8RC:$dst, (and G8RC:$src1,imm16ShiftedZExt:$src2))]>,
277 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000278def ORI8 : DForm_4<24, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000279 "ori $dst, $src1, $src2", IntGeneral,
280 [(set G8RC:$dst, (or G8RC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000281def ORIS8 : DForm_4<25, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000282 "oris $dst, $src1, $src2", IntGeneral,
283 [(set G8RC:$dst, (or G8RC:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000284def XORI8 : DForm_4<26, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000285 "xori $dst, $src1, $src2", IntGeneral,
286 [(set G8RC:$dst, (xor G8RC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000287def XORIS8 : DForm_4<27, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000288 "xoris $dst, $src1, $src2", IntGeneral,
289 [(set G8RC:$dst, (xor G8RC:$src1, imm16ShiftedZExt:$src2))]>;
290
Evan Cheng64d80e32007-07-19 01:14:50 +0000291def ADD8 : XOForm_1<31, 266, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000292 "add $rT, $rA, $rB", IntGeneral,
293 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000294
Evan Cheng64d80e32007-07-19 01:14:50 +0000295def ADDC8 : XOForm_1<31, 10, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000296 "addc $rT, $rA, $rB", IntGeneral,
297 [(set G8RC:$rT, (addc G8RC:$rA, G8RC:$rB))]>,
298 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000299def ADDE8 : XOForm_1<31, 138, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000300 "adde $rT, $rA, $rB", IntGeneral,
301 [(set G8RC:$rT, (adde G8RC:$rA, G8RC:$rB))]>;
302
Evan Cheng64d80e32007-07-19 01:14:50 +0000303def ADDI8 : DForm_2<14, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm),
Chris Lattner041e9d32006-06-26 23:53:10 +0000304 "addi $rD, $rA, $imm", IntGeneral,
305 [(set G8RC:$rD, (add G8RC:$rA, immSExt16:$imm))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000306def ADDIS8 : DForm_2<15, (outs G8RC:$rD), (ins G8RC:$rA, symbolHi64:$imm),
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000307 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000308 [(set G8RC:$rD, (add G8RC:$rA, imm16ShiftedSExt:$imm))]>;
309
Evan Cheng64d80e32007-07-19 01:14:50 +0000310def SUBFIC8: DForm_2< 8, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm),
Chris Lattner563ecfb2006-06-27 18:18:41 +0000311 "subfic $rD, $rA, $imm", IntGeneral,
312 [(set G8RC:$rD, (subc immSExt16:$imm, G8RC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000313def SUBF8 : XOForm_1<31, 40, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner563ecfb2006-06-27 18:18:41 +0000314 "subf $rT, $rA, $rB", IntGeneral,
315 [(set G8RC:$rT, (sub G8RC:$rB, G8RC:$rA))]>;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000316
Evan Cheng64d80e32007-07-19 01:14:50 +0000317def SUBFC8 : XOForm_1<31, 8, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000318 "subfc $rT, $rA, $rB", IntGeneral,
319 [(set G8RC:$rT, (subc G8RC:$rB, G8RC:$rA))]>,
320 PPC970_DGroup_Cracked;
321
Evan Cheng64d80e32007-07-19 01:14:50 +0000322def SUBFE8 : XOForm_1<31, 136, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000323 "subfe $rT, $rA, $rB", IntGeneral,
324 [(set G8RC:$rT, (sube G8RC:$rB, G8RC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000325def ADDME8 : XOForm_3<31, 234, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000326 "addme $rT, $rA", IntGeneral,
327 [(set G8RC:$rT, (adde G8RC:$rA, immAllOnes))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000328def ADDZE8 : XOForm_3<31, 202, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000329 "addze $rT, $rA", IntGeneral,
330 [(set G8RC:$rT, (adde G8RC:$rA, 0))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000331def NEG8 : XOForm_3<31, 104, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000332 "neg $rT, $rA", IntGeneral,
333 [(set G8RC:$rT, (ineg G8RC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000334def SUBFME8 : XOForm_3<31, 232, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000335 "subfme $rT, $rA", IntGeneral,
336 [(set G8RC:$rT, (sube immAllOnes, G8RC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000337def SUBFZE8 : XOForm_3<31, 200, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000338 "subfze $rT, $rA", IntGeneral,
339 [(set G8RC:$rT, (sube 0, G8RC:$rA))]>;
340
341
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000342
Evan Cheng64d80e32007-07-19 01:14:50 +0000343def MULHD : XOForm_1<31, 73, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000344 "mulhd $rT, $rA, $rB", IntMulHW,
345 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000346def MULHDU : XOForm_1<31, 9, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000347 "mulhdu $rT, $rA, $rB", IntMulHWU,
348 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
349
Evan Chengcaf778a2007-08-01 23:07:38 +0000350def CMPD : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000351 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Evan Chengcaf778a2007-08-01 23:07:38 +0000352def CMPLD : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000353 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Evan Chengcaf778a2007-08-01 23:07:38 +0000354def CMPDI : DForm_5_ext<11, (outs CRRC:$crD), (ins G8RC:$rA, s16imm:$imm),
Chris Lattner041e9d32006-06-26 23:53:10 +0000355 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
Evan Chengcaf778a2007-08-01 23:07:38 +0000356def CMPLDI : DForm_6_ext<10, (outs CRRC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner041e9d32006-06-26 23:53:10 +0000357 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000358
Evan Cheng64d80e32007-07-19 01:14:50 +0000359def SLD : XForm_6<31, 27, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000360 "sld $rA, $rS, $rB", IntRotateD,
Chris Lattneraf8ee842008-03-07 20:18:24 +0000361 [(set G8RC:$rA, (PPCshl G8RC:$rS, GPRC:$rB))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000362def SRD : XForm_6<31, 539, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000363 "srd $rA, $rS, $rB", IntRotateD,
Chris Lattneraf8ee842008-03-07 20:18:24 +0000364 [(set G8RC:$rA, (PPCsrl G8RC:$rS, GPRC:$rB))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000365def SRAD : XForm_6<31, 794, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000366 "srad $rA, $rS, $rB", IntRotateD,
Chris Lattneraf8ee842008-03-07 20:18:24 +0000367 [(set G8RC:$rA, (PPCsra G8RC:$rS, GPRC:$rB))]>, isPPC64;
Chris Lattner94c96cc2006-12-06 21:46:13 +0000368
Evan Cheng64d80e32007-07-19 01:14:50 +0000369def EXTSB8 : XForm_11<31, 954, (outs G8RC:$rA), (ins G8RC:$rS),
Chris Lattner94c96cc2006-12-06 21:46:13 +0000370 "extsb $rA, $rS", IntGeneral,
371 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i8))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000372def EXTSH8 : XForm_11<31, 922, (outs G8RC:$rA), (ins G8RC:$rS),
Chris Lattner94c96cc2006-12-06 21:46:13 +0000373 "extsh $rA, $rS", IntGeneral,
374 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i16))]>;
375
Evan Cheng64d80e32007-07-19 01:14:50 +0000376def EXTSW : XForm_11<31, 986, (outs G8RC:$rA), (ins G8RC:$rS),
Chris Lattner956f43c2006-06-16 20:22:01 +0000377 "extsw $rA, $rS", IntGeneral,
378 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
379/// EXTSW_32 - Just like EXTSW, but works on '32-bit' registers.
Evan Cheng64d80e32007-07-19 01:14:50 +0000380def EXTSW_32 : XForm_11<31, 986, (outs GPRC:$rA), (ins GPRC:$rS),
Chris Lattner956f43c2006-06-16 20:22:01 +0000381 "extsw $rA, $rS", IntGeneral,
382 [(set GPRC:$rA, (PPCextsw_32 GPRC:$rS))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000383def EXTSW_32_64 : XForm_11<31, 986, (outs G8RC:$rA), (ins GPRC:$rS),
Chris Lattner041e9d32006-06-26 23:53:10 +0000384 "extsw $rA, $rS", IntGeneral,
385 [(set G8RC:$rA, (sext GPRC:$rS))]>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000386
Evan Cheng64d80e32007-07-19 01:14:50 +0000387def SRADI : XSForm_1<31, 413, (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH),
Chris Lattnere4172be2006-06-27 20:07:26 +0000388 "sradi $rA, $rS, $SH", IntRotateD,
389 [(set G8RC:$rA, (sra G8RC:$rS, (i32 imm:$SH)))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000390def CNTLZD : XForm_11<31, 58, (outs G8RC:$rA), (ins G8RC:$rS),
Chris Lattnerb6ead972007-03-25 04:44:03 +0000391 "cntlzd $rA, $rS", IntGeneral,
392 [(set G8RC:$rA, (ctlz G8RC:$rS))]>;
393
Evan Cheng64d80e32007-07-19 01:14:50 +0000394def DIVD : XOForm_1<31, 489, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000395 "divd $rT, $rA, $rB", IntDivD,
396 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
397 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000398def DIVDU : XOForm_1<31, 457, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000399 "divdu $rT, $rA, $rB", IntDivD,
400 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
401 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000402def MULLD : XOForm_1<31, 233, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000403 "mulld $rT, $rA, $rB", IntMulHD,
404 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
405
Chris Lattner041e9d32006-06-26 23:53:10 +0000406
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000407let isCommutable = 1 in {
Chris Lattner956f43c2006-06-16 20:22:01 +0000408def RLDIMI : MDForm_1<30, 3,
Evan Cheng64d80e32007-07-19 01:14:50 +0000409 (outs G8RC:$rA), (ins G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000410 "rldimi $rA, $rS, $SH, $MB", IntRotateD,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000411 []>, isPPC64, RegConstraint<"$rSi = $rA">,
412 NoEncode<"$rSi">;
Chris Lattner956f43c2006-06-16 20:22:01 +0000413}
414
415// Rotate instructions.
Evan Cheng67c906d2007-09-04 20:20:29 +0000416def RLDCL : MDForm_1<30, 0,
417 (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB, u6imm:$MB),
418 "rldcl $rA, $rS, $rB, $MB", IntRotateD,
419 []>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000420def RLDICL : MDForm_1<30, 0,
Evan Cheng64d80e32007-07-19 01:14:50 +0000421 (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH, u6imm:$MB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000422 "rldicl $rA, $rS, $SH, $MB", IntRotateD,
423 []>, isPPC64;
424def RLDICR : MDForm_1<30, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +0000425 (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH, u6imm:$ME),
Chris Lattner956f43c2006-06-16 20:22:01 +0000426 "rldicr $rA, $rS, $SH, $ME", IntRotateD,
427 []>, isPPC64;
Chris Lattner041e9d32006-06-26 23:53:10 +0000428} // End FXU Operations.
Chris Lattner956f43c2006-06-16 20:22:01 +0000429
430
431//===----------------------------------------------------------------------===//
432// Load/Store instructions.
433//
434
435
Chris Lattner518f9c72006-07-14 04:42:02 +0000436// Sign extending loads.
Chris Lattner834f1ce2008-01-06 23:38:27 +0000437let isSimpleLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000438def LHA8: DForm_1<42, (outs G8RC:$rD), (ins memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000439 "lha $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000440 [(set G8RC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000441 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000442def LWA : DSForm_1<58, 2, (outs G8RC:$rD), (ins memrix:$src),
Chris Lattner047854f2006-06-20 00:38:36 +0000443 "lwa $rD, $src", LdStLWA,
Evan Cheng466685d2006-10-09 20:57:25 +0000444 [(set G8RC:$rD, (sextloadi32 ixaddr:$src))]>, isPPC64,
Chris Lattner047854f2006-06-20 00:38:36 +0000445 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000446def LHAX8: XForm_1<31, 343, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000447 "lhax $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000448 [(set G8RC:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000449 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000450def LWAX : XForm_1<31, 341, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner956f43c2006-06-16 20:22:01 +0000451 "lwax $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000452 [(set G8RC:$rD, (sextloadi32 xaddr:$src))]>, isPPC64,
Chris Lattner956f43c2006-06-16 20:22:01 +0000453 PPC970_DGroup_Cracked;
Chris Lattner518f9c72006-07-14 04:42:02 +0000454
Chris Lattner94e509c2006-11-10 23:58:45 +0000455// Update forms.
Evan Chengcaf778a2007-08-01 23:07:38 +0000456def LHAU8 : DForm_1<43, (outs G8RC:$rD, ptr_rc:$ea_result), (ins symbolLo:$disp,
Chris Lattner94e509c2006-11-10 23:58:45 +0000457 ptr_rc:$rA),
458 "lhau $rD, $disp($rA)", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000459 []>, RegConstraint<"$rA = $ea_result">,
460 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000461// NO LWAU!
462
463}
464
Chris Lattner518f9c72006-07-14 04:42:02 +0000465// Zero extending loads.
Chris Lattner834f1ce2008-01-06 23:38:27 +0000466let isSimpleLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000467def LBZ8 : DForm_1<34, (outs G8RC:$rD), (ins memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000468 "lbz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000469 [(set G8RC:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000470def LHZ8 : DForm_1<40, (outs G8RC:$rD), (ins memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000471 "lhz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000472 [(set G8RC:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000473def LWZ8 : DForm_1<32, (outs G8RC:$rD), (ins memri:$src),
Chris Lattner00659b12006-06-27 17:30:08 +0000474 "lwz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000475 [(set G8RC:$rD, (zextloadi32 iaddr:$src))]>, isPPC64;
Chris Lattner518f9c72006-07-14 04:42:02 +0000476
Evan Cheng64d80e32007-07-19 01:14:50 +0000477def LBZX8 : XForm_1<31, 87, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000478 "lbzx $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000479 [(set G8RC:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000480def LHZX8 : XForm_1<31, 279, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000481 "lhzx $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000482 [(set G8RC:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000483def LWZX8 : XForm_1<31, 23, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000484 "lwzx $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000485 [(set G8RC:$rD, (zextloadi32 xaddr:$src))]>;
Chris Lattner94e509c2006-11-10 23:58:45 +0000486
487
488// Update forms.
Evan Chengcaf778a2007-08-01 23:07:38 +0000489def LBZU8 : DForm_1<35, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattner0851b4f2006-11-15 19:55:13 +0000490 "lbzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000491 []>, RegConstraint<"$addr.reg = $ea_result">,
492 NoEncode<"$ea_result">;
Evan Chengcaf778a2007-08-01 23:07:38 +0000493def LHZU8 : DForm_1<41, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattner0851b4f2006-11-15 19:55:13 +0000494 "lhzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000495 []>, RegConstraint<"$addr.reg = $ea_result">,
496 NoEncode<"$ea_result">;
Evan Chengcaf778a2007-08-01 23:07:38 +0000497def LWZU8 : DForm_1<33, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattner0851b4f2006-11-15 19:55:13 +0000498 "lwzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000499 []>, RegConstraint<"$addr.reg = $ea_result">,
500 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000501}
Chris Lattner518f9c72006-07-14 04:42:02 +0000502
503
504// Full 8-byte loads.
Chris Lattner834f1ce2008-01-06 23:38:27 +0000505let isSimpleLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000506def LD : DSForm_1<58, 0, (outs G8RC:$rD), (ins memrix:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000507 "ld $rD, $src", LdStLD,
508 [(set G8RC:$rD, (load ixaddr:$src))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000509def LDX : XForm_1<31, 21, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000510 "ldx $rD, $src", LdStLD,
511 [(set G8RC:$rD, (load xaddr:$src))]>, isPPC64;
Chris Lattner94e509c2006-11-10 23:58:45 +0000512
Evan Chengcaf778a2007-08-01 23:07:38 +0000513def LDU : DSForm_1<58, 1, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memrix:$addr),
Chris Lattner0851b4f2006-11-15 19:55:13 +0000514 "ldu $rD, $addr", LdStLD,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000515 []>, RegConstraint<"$addr.reg = $ea_result">, isPPC64,
516 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000517
Chris Lattner956f43c2006-06-16 20:22:01 +0000518}
Chris Lattner518f9c72006-07-14 04:42:02 +0000519
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000520let PPC970_Unit = 2 in {
Chris Lattner518f9c72006-07-14 04:42:02 +0000521// Truncating stores.
Evan Cheng64d80e32007-07-19 01:14:50 +0000522def STB8 : DForm_1<38, (outs), (ins G8RC:$rS, memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000523 "stb $rS, $src", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000524 [(truncstorei8 G8RC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000525def STH8 : DForm_1<44, (outs), (ins G8RC:$rS, memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000526 "sth $rS, $src", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000527 [(truncstorei16 G8RC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000528def STW8 : DForm_1<36, (outs), (ins G8RC:$rS, memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000529 "stw $rS, $src", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000530 [(truncstorei32 G8RC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000531def STBX8 : XForm_8<31, 215, (outs), (ins G8RC:$rS, memrr:$dst),
Chris Lattner518f9c72006-07-14 04:42:02 +0000532 "stbx $rS, $dst", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000533 [(truncstorei8 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000534 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000535def STHX8 : XForm_8<31, 407, (outs), (ins G8RC:$rS, memrr:$dst),
Chris Lattner518f9c72006-07-14 04:42:02 +0000536 "sthx $rS, $dst", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000537 [(truncstorei16 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000538 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000539def STWX8 : XForm_8<31, 151, (outs), (ins G8RC:$rS, memrr:$dst),
Chris Lattner518f9c72006-07-14 04:42:02 +0000540 "stwx $rS, $dst", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000541 [(truncstorei32 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000542 PPC970_DGroup_Cracked;
Chris Lattner80df01d2006-11-16 00:57:19 +0000543// Normal 8-byte stores.
Evan Cheng64d80e32007-07-19 01:14:50 +0000544def STD : DSForm_1<62, 0, (outs), (ins G8RC:$rS, memrix:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000545 "std $rS, $dst", LdStSTD,
546 [(store G8RC:$rS, ixaddr:$dst)]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000547def STDX : XForm_8<31, 149, (outs), (ins G8RC:$rS, memrr:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000548 "stdx $rS, $dst", LdStSTD,
549 [(store G8RC:$rS, xaddr:$dst)]>, isPPC64,
550 PPC970_DGroup_Cracked;
551}
552
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000553let PPC970_Unit = 2 in {
Chris Lattner80df01d2006-11-16 00:57:19 +0000554
Evan Chengd5f181a2007-07-20 00:20:46 +0000555def STBU8 : DForm_1<38, (outs ptr_rc:$ea_res), (ins G8RC:$rS,
Chris Lattner80df01d2006-11-16 00:57:19 +0000556 symbolLo:$ptroff, ptr_rc:$ptrreg),
557 "stbu $rS, $ptroff($ptrreg)", LdStGeneral,
558 [(set ptr_rc:$ea_res,
559 (pre_truncsti8 G8RC:$rS, ptr_rc:$ptrreg,
560 iaddroff:$ptroff))]>,
561 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000562def STHU8 : DForm_1<45, (outs ptr_rc:$ea_res), (ins G8RC:$rS,
Chris Lattner80df01d2006-11-16 00:57:19 +0000563 symbolLo:$ptroff, ptr_rc:$ptrreg),
564 "sthu $rS, $ptroff($ptrreg)", LdStGeneral,
565 [(set ptr_rc:$ea_res,
566 (pre_truncsti16 G8RC:$rS, ptr_rc:$ptrreg,
567 iaddroff:$ptroff))]>,
568 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000569def STWU8 : DForm_1<37, (outs ptr_rc:$ea_res), (ins G8RC:$rS,
Chris Lattner80df01d2006-11-16 00:57:19 +0000570 symbolLo:$ptroff, ptr_rc:$ptrreg),
571 "stwu $rS, $ptroff($ptrreg)", LdStGeneral,
572 [(set ptr_rc:$ea_res, (pre_store G8RC:$rS, ptr_rc:$ptrreg,
573 iaddroff:$ptroff))]>,
574 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
575
576
Evan Chengd5f181a2007-07-20 00:20:46 +0000577def STDU : DSForm_1<62, 1, (outs ptr_rc:$ea_res), (ins G8RC:$rS,
Chris Lattner1b0a2d82006-11-16 21:45:30 +0000578 s16immX4:$ptroff, ptr_rc:$ptrreg),
Chris Lattner80df01d2006-11-16 00:57:19 +0000579 "stdu $rS, $ptroff($ptrreg)", LdStSTD,
580 [(set ptr_rc:$ea_res, (pre_store G8RC:$rS, ptr_rc:$ptrreg,
581 iaddroff:$ptroff))]>,
582 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">,
583 isPPC64;
584
Chris Lattner2e48a702008-01-06 08:36:04 +0000585let mayStore = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000586def STDUX : XForm_8<31, 181, (outs), (ins G8RC:$rS, memrr:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000587 "stdux $rS, $dst", LdStSTD,
588 []>, isPPC64;
Chris Lattner80df01d2006-11-16 00:57:19 +0000589
590// STD_32/STDX_32 - Just like STD/STDX, but uses a '32-bit' input register.
Evan Cheng64d80e32007-07-19 01:14:50 +0000591def STD_32 : DSForm_1<62, 0, (outs), (ins GPRC:$rT, memrix:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000592 "std $rT, $dst", LdStSTD,
593 [(PPCstd_32 GPRC:$rT, ixaddr:$dst)]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000594def STDX_32 : XForm_8<31, 149, (outs), (ins GPRC:$rT, memrr:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000595 "stdx $rT, $dst", LdStSTD,
596 [(PPCstd_32 GPRC:$rT, xaddr:$dst)]>, isPPC64,
597 PPC970_DGroup_Cracked;
Chris Lattner956f43c2006-06-16 20:22:01 +0000598}
599
600
601
602//===----------------------------------------------------------------------===//
603// Floating point instructions.
604//
605
606
607let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000608def FCFID : XForm_26<63, 846, (outs F8RC:$frD), (ins F8RC:$frB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000609 "fcfid $frD, $frB", FPGeneral,
610 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000611def FCTIDZ : XForm_26<63, 815, (outs F8RC:$frD), (ins F8RC:$frB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000612 "fctidz $frD, $frB", FPGeneral,
613 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
614}
615
616
617//===----------------------------------------------------------------------===//
618// Instruction Patterns
619//
Chris Lattner0ea70b22006-06-20 22:34:10 +0000620
Chris Lattner956f43c2006-06-16 20:22:01 +0000621// Extensions and truncates to/from 32-bit regs.
622def : Pat<(i64 (zext GPRC:$in)),
623 (RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>;
624def : Pat<(i64 (anyext GPRC:$in)),
625 (OR4To8 GPRC:$in, GPRC:$in)>;
626def : Pat<(i32 (trunc G8RC:$in)),
627 (OR8To4 G8RC:$in, G8RC:$in)>;
628
Chris Lattner518f9c72006-07-14 04:42:02 +0000629// Extending loads with i64 targets.
Evan Cheng466685d2006-10-09 20:57:25 +0000630def : Pat<(zextloadi1 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000631 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000632def : Pat<(zextloadi1 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000633 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000634def : Pat<(extloadi1 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000635 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000636def : Pat<(extloadi1 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000637 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000638def : Pat<(extloadi8 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000639 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000640def : Pat<(extloadi8 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000641 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000642def : Pat<(extloadi16 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000643 (LHZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000644def : Pat<(extloadi16 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000645 (LHZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000646def : Pat<(extloadi32 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000647 (LWZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000648def : Pat<(extloadi32 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000649 (LWZX8 xaddr:$src)>;
650
Chris Lattneraf8ee842008-03-07 20:18:24 +0000651// Standard shifts. These are represented separately from the real shifts above
652// so that we can distinguish between shifts that allow 6-bit and 7-bit shift
653// amounts.
654def : Pat<(sra G8RC:$rS, GPRC:$rB),
655 (SRAD G8RC:$rS, GPRC:$rB)>;
656def : Pat<(srl G8RC:$rS, GPRC:$rB),
657 (SRD G8RC:$rS, GPRC:$rB)>;
658def : Pat<(shl G8RC:$rS, GPRC:$rB),
659 (SLD G8RC:$rS, GPRC:$rB)>;
660
Chris Lattner956f43c2006-06-16 20:22:01 +0000661// SHL/SRL
Chris Lattner563ecfb2006-06-27 18:18:41 +0000662def : Pat<(shl G8RC:$in, (i32 imm:$imm)),
Chris Lattner956f43c2006-06-16 20:22:01 +0000663 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
Chris Lattner563ecfb2006-06-27 18:18:41 +0000664def : Pat<(srl G8RC:$in, (i32 imm:$imm)),
Chris Lattner956f43c2006-06-16 20:22:01 +0000665 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000666
Evan Cheng67c906d2007-09-04 20:20:29 +0000667// ROTL
668def : Pat<(rotl G8RC:$in, GPRC:$sh),
669 (RLDCL G8RC:$in, GPRC:$sh, 0)>;
670def : Pat<(rotl G8RC:$in, (i32 imm:$imm)),
671 (RLDICL G8RC:$in, imm:$imm, 0)>;
672
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000673// Hi and Lo for Darwin Global Addresses.
674def : Pat<(PPChi tglobaladdr:$in, 0), (LIS8 tglobaladdr:$in)>;
675def : Pat<(PPClo tglobaladdr:$in, 0), (LI8 tglobaladdr:$in)>;
676def : Pat<(PPChi tconstpool:$in , 0), (LIS8 tconstpool:$in)>;
677def : Pat<(PPClo tconstpool:$in , 0), (LI8 tconstpool:$in)>;
678def : Pat<(PPChi tjumptable:$in , 0), (LIS8 tjumptable:$in)>;
679def : Pat<(PPClo tjumptable:$in , 0), (LI8 tjumptable:$in)>;
680def : Pat<(add G8RC:$in, (PPChi tglobaladdr:$g, 0)),
681 (ADDIS8 G8RC:$in, tglobaladdr:$g)>;
682def : Pat<(add G8RC:$in, (PPChi tconstpool:$g, 0)),
683 (ADDIS8 G8RC:$in, tconstpool:$g)>;
684def : Pat<(add G8RC:$in, (PPChi tjumptable:$g, 0)),
685 (ADDIS8 G8RC:$in, tjumptable:$g)>;