blob: 500d6ac840462b84cd4b1096d241461033bd135f [file] [log] [blame]
Evan Cheng148b6a42007-07-05 21:15:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
27#include "llvm/CodeGen/MachineCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000032#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/ADT/Statistic.h"
34#include "llvm/Support/Compiler.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000036#ifndef NDEBUG
37#include <iomanip>
38#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000039using namespace llvm;
40
41STATISTIC(NumEmitted, "Number of machine instructions emitted");
42
43namespace {
Evan Cheng7602e112008-09-02 06:52:38 +000044 class VISIBILITY_HIDDEN ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000045 ARMJITInfo *JTI;
46 const ARMInstrInfo *II;
47 const TargetData *TD;
48 TargetMachine &TM;
49 MachineCodeEmitter &MCE;
Evan Cheng938b9d82008-10-31 19:55:13 +000050 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000051 const std::vector<MachineJumpTableEntry> *MJTEs;
52 bool IsPIC;
53
Evan Cheng148b6a42007-07-05 21:15:40 +000054 public:
55 static char ID;
Evan Cheng7602e112008-09-02 06:52:38 +000056 explicit ARMCodeEmitter(TargetMachine &tm, MachineCodeEmitter &mce)
Evan Cheng057d0c32008-09-18 07:28:19 +000057 : MachineFunctionPass(&ID), JTI(0), II(0), TD(0), TM(tm),
Evan Cheng4df60f52008-11-07 09:06:08 +000058 MCE(mce), MCPEs(0), MJTEs(0),
59 IsPIC(TM.getRelocationModel() == Reloc::PIC_) {}
Evan Cheng7602e112008-09-02 06:52:38 +000060 ARMCodeEmitter(TargetMachine &tm, MachineCodeEmitter &mce,
Evan Cheng148b6a42007-07-05 21:15:40 +000061 const ARMInstrInfo &ii, const TargetData &td)
Evan Cheng057d0c32008-09-18 07:28:19 +000062 : MachineFunctionPass(&ID), JTI(0), II(&ii), TD(&td), TM(tm),
Evan Cheng4df60f52008-11-07 09:06:08 +000063 MCE(mce), MCPEs(0), MJTEs(0),
64 IsPIC(TM.getRelocationModel() == Reloc::PIC_) {}
Evan Cheng148b6a42007-07-05 21:15:40 +000065
66 bool runOnMachineFunction(MachineFunction &MF);
67
68 virtual const char *getPassName() const {
69 return "ARM Machine Code Emitter";
70 }
71
72 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000073
74 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000075
Evan Cheng83b5cf02008-11-05 23:22:34 +000076 void emitWordLE(unsigned Binary);
77
Evan Chengcb5201f2008-11-11 22:19:31 +000078 void emitDWordLE(uint64_t Binary);
79
Evan Cheng057d0c32008-09-18 07:28:19 +000080 void emitConstPoolInstruction(const MachineInstr &MI);
81
Evan Cheng90922132008-11-06 02:25:39 +000082 void emitMOVi2piecesInstruction(const MachineInstr &MI);
83
Evan Cheng4df60f52008-11-07 09:06:08 +000084 void emitLEApcrelJTInstruction(const MachineInstr &MI);
85
Evan Cheng83b5cf02008-11-05 23:22:34 +000086 void addPCLabel(unsigned LabelID);
87
Evan Cheng057d0c32008-09-18 07:28:19 +000088 void emitPseudoInstruction(const MachineInstr &MI);
89
Evan Cheng5f1db7b2008-09-12 22:01:15 +000090 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000091 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +000092 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +000093 unsigned OpIdx);
94
Evan Cheng90922132008-11-06 02:25:39 +000095 unsigned getMachineSoImmOpValue(unsigned SoImm);
Evan Chengeb4ed4b2008-10-31 19:10:44 +000096
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +000097 unsigned getAddrModeSBit(const MachineInstr &MI,
98 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +000099
Evan Cheng83b5cf02008-11-05 23:22:34 +0000100 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000101 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000102 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000103
Evan Cheng83b5cf02008-11-05 23:22:34 +0000104 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000105 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000106 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000107
Evan Cheng83b5cf02008-11-05 23:22:34 +0000108 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
109 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000110
111 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
112
Evan Chengfbc9d412008-11-06 01:21:28 +0000113 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000114
Evan Cheng97f48c32008-11-06 22:15:19 +0000115 void emitExtendInstruction(const MachineInstr &MI);
116
Evan Cheng8b59db32008-11-07 01:41:35 +0000117 void emitMiscArithInstruction(const MachineInstr &MI);
118
Evan Chengedda31c2008-11-05 18:35:52 +0000119 void emitBranchInstruction(const MachineInstr &MI);
120
Evan Cheng437c1732008-11-07 22:30:53 +0000121 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000122
Evan Chengedda31c2008-11-05 18:35:52 +0000123 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000124
Evan Cheng96581d32008-11-11 02:11:05 +0000125 void emitVFPArithInstruction(const MachineInstr &MI);
126
Evan Cheng78be83d2008-11-11 19:40:26 +0000127 void emitVFPConversionInstruction(const MachineInstr &MI);
128
Evan Chengcd8e66a2008-11-11 21:48:44 +0000129 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
130
131 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
132
133 void emitMiscInstruction(const MachineInstr &MI);
134
Evan Cheng7602e112008-09-02 06:52:38 +0000135 /// getBinaryCodeForInstr - This function, generated by the
136 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
137 /// machine instructions.
138 ///
Raul Herbster9c1a3822007-08-30 23:29:26 +0000139 unsigned getBinaryCodeForInstr(const MachineInstr &MI);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000140
Evan Cheng7602e112008-09-02 06:52:38 +0000141 /// getMachineOpValue - Return binary encoding of operand. If the machine
142 /// operand requires relocation, record the relocation and return zero.
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000143 unsigned getMachineOpValue(const MachineInstr &MI,const MachineOperand &MO);
Evan Cheng7602e112008-09-02 06:52:38 +0000144 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) {
145 return getMachineOpValue(MI, MI.getOperand(OpIdx));
146 }
Evan Cheng7602e112008-09-02 06:52:38 +0000147
Evan Cheng83b5cf02008-11-05 23:22:34 +0000148 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000149 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000150 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000151
152 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000153 /// fixed up by the relocation stage.
Evan Cheng057d0c32008-09-18 07:28:19 +0000154 void emitGlobalAddress(GlobalValue *GV, unsigned Reloc,
Evan Cheng413a89f2008-11-07 22:57:53 +0000155 bool NeedStub, intptr_t ACPV = 0);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000156 void emitExternalSymbolAddress(const char *ES, unsigned Reloc);
Evan Cheng437c1732008-11-07 22:30:53 +0000157 void emitConstPoolAddress(unsigned CPI, unsigned Reloc);
158 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc);
159 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
160 intptr_t JTBase = 0);
Evan Cheng148b6a42007-07-05 21:15:40 +0000161 };
Evan Cheng7602e112008-09-02 06:52:38 +0000162 char ARMCodeEmitter::ID = 0;
Evan Cheng148b6a42007-07-05 21:15:40 +0000163}
164
165/// createARMCodeEmitterPass - Return a pass that emits the collected ARM code
166/// to the specified MCE object.
167FunctionPass *llvm::createARMCodeEmitterPass(ARMTargetMachine &TM,
168 MachineCodeEmitter &MCE) {
Evan Cheng7602e112008-09-02 06:52:38 +0000169 return new ARMCodeEmitter(TM, MCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000170}
171
Evan Cheng7602e112008-09-02 06:52:38 +0000172bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000173 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
174 MF.getTarget().getRelocationModel() != Reloc::Static) &&
175 "JIT relocation model must be set to static or default!");
176 II = ((ARMTargetMachine&)MF.getTarget()).getInstrInfo();
177 TD = ((ARMTargetMachine&)MF.getTarget()).getTargetData();
Evan Cheng057d0c32008-09-18 07:28:19 +0000178 JTI = ((ARMTargetMachine&)MF.getTarget()).getJITInfo();
Evan Cheng938b9d82008-10-31 19:55:13 +0000179 MCPEs = &MF.getConstantPool()->getConstants();
Evan Cheng4df60f52008-11-07 09:06:08 +0000180 MJTEs = &MF.getJumpTableInfo()->getJumpTables();
181 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Evan Cheng3cc82232008-11-08 07:38:22 +0000182 JTI->Initialize(MF, IsPIC);
Evan Cheng148b6a42007-07-05 21:15:40 +0000183
184 do {
Evan Cheng42d5ee062008-09-13 01:15:21 +0000185 DOUT << "JITTing function '" << MF.getFunction()->getName() << "'\n";
Evan Cheng148b6a42007-07-05 21:15:40 +0000186 MCE.startFunction(MF);
187 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
188 MBB != E; ++MBB) {
189 MCE.StartMachineBasicBlock(MBB);
190 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
191 I != E; ++I)
192 emitInstruction(*I);
193 }
194 } while (MCE.finishFunction(MF));
195
196 return false;
197}
198
Evan Cheng83b5cf02008-11-05 23:22:34 +0000199/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000200///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000201unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
202 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000203 default: assert(0 && "Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000204 case ARM_AM::asr: return 2;
205 case ARM_AM::lsl: return 0;
206 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000207 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000208 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000209 }
Evan Cheng7602e112008-09-02 06:52:38 +0000210 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000211}
212
Evan Cheng7602e112008-09-02 06:52:38 +0000213/// getMachineOpValue - Return binary encoding of operand. If the machine
214/// operand requires relocation, record the relocation and return zero.
215unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
216 const MachineOperand &MO) {
Dan Gohmand735b802008-10-03 15:45:36 +0000217 if (MO.isReg())
Evan Cheng7602e112008-09-02 06:52:38 +0000218 return ARMRegisterInfo::getRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000219 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000220 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000221 else if (MO.isGlobal())
Jim Grosbach016d34c2008-10-03 15:52:42 +0000222 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true);
Dan Gohmand735b802008-10-03 15:45:36 +0000223 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000224 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000225 else if (MO.isCPI()) {
226 const TargetInstrDesc &TID = MI.getDesc();
227 // For VFP load, the immediate offset is multiplied by 4.
228 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
229 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
230 emitConstPoolAddress(MO.getIndex(), Reloc);
231 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000232 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000233 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000234 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000235 else {
236 cerr << "ERROR: Unknown type of MachineOperand: " << MO << "\n";
237 abort();
238 }
Evan Cheng7602e112008-09-02 06:52:38 +0000239 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000240}
241
Evan Cheng057d0c32008-09-18 07:28:19 +0000242/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000243///
Evan Cheng413a89f2008-11-07 22:57:53 +0000244void ARMCodeEmitter::emitGlobalAddress(GlobalValue *GV, unsigned Reloc,
245 bool NeedStub, intptr_t ACPV) {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000246 MCE.addRelocation(MachineRelocation::getGV(MCE.getCurrentPCOffset(),
Evan Cheng413a89f2008-11-07 22:57:53 +0000247 Reloc, GV, ACPV, NeedStub));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000248}
249
250/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
251/// be emitted to the current location in the function, and allow it to be PC
252/// relative.
Evan Cheng7602e112008-09-02 06:52:38 +0000253void ARMCodeEmitter::emitExternalSymbolAddress(const char *ES, unsigned Reloc) {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000254 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
255 Reloc, ES));
256}
257
258/// emitConstPoolAddress - Arrange for the address of an constant pool
259/// to be emitted to the current location in the function, and allow it to be PC
260/// relative.
Evan Cheng437c1732008-11-07 22:30:53 +0000261void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) {
Evan Cheng0f282432008-10-29 23:55:43 +0000262 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000263 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000264 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000265}
266
267/// emitJumpTableAddress - Arrange for the address of a jump table to
268/// be emitted to the current location in the function, and allow it to be PC
269/// relative.
Evan Cheng437c1732008-11-07 22:30:53 +0000270void ARMCodeEmitter::emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000271 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000272 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000273}
274
Raul Herbster9c1a3822007-08-30 23:29:26 +0000275/// emitMachineBasicBlock - Emit the specified address basic block.
Evan Cheng4df60f52008-11-07 09:06:08 +0000276void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
Evan Cheng437c1732008-11-07 22:30:53 +0000277 unsigned Reloc, intptr_t JTBase) {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000278 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000279 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000280}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000281
Evan Cheng83b5cf02008-11-05 23:22:34 +0000282void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000283#ifndef NDEBUG
284 DOUT << " 0x" << std::hex << std::setw(8) << std::setfill('0')
285 << Binary << std::dec << "\n";
286#endif
Evan Cheng83b5cf02008-11-05 23:22:34 +0000287 MCE.emitWordLE(Binary);
288}
289
Evan Chengcb5201f2008-11-11 22:19:31 +0000290void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
291#ifndef NDEBUG
292 DOUT << " 0x" << std::hex << std::setw(8) << std::setfill('0')
293 << (unsigned)Binary << std::dec << "\n";
294 DOUT << " 0x" << std::hex << std::setw(8) << std::setfill('0')
295 << (unsigned)(Binary >> 32) << std::dec << "\n";
296#endif
297 MCE.emitDWordLE(Binary);
298}
299
Evan Cheng7602e112008-09-02 06:52:38 +0000300void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Evan Cheng25e04782008-11-04 00:50:32 +0000301 DOUT << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI;
Evan Cheng42d5ee062008-09-13 01:15:21 +0000302
Evan Cheng148b6a42007-07-05 21:15:40 +0000303 NumEmitted++; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000304 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
305 default:
306 assert(0 && "Unhandled instruction encoding format!");
307 break;
308 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000309 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000310 break;
311 case ARMII::DPFrm:
312 case ARMII::DPSoRegFrm:
313 emitDataProcessingInstruction(MI);
314 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000315 case ARMII::LdFrm:
316 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000317 emitLoadStoreInstruction(MI);
318 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000319 case ARMII::LdMiscFrm:
320 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000321 emitMiscLoadStoreInstruction(MI);
322 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000323 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000324 emitLoadStoreMultipleInstruction(MI);
325 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000326 case ARMII::MulFrm:
327 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000328 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000329 case ARMII::ExtFrm:
330 emitExtendInstruction(MI);
331 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000332 case ARMII::ArithMiscFrm:
333 emitMiscArithInstruction(MI);
334 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000335 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000336 emitBranchInstruction(MI);
337 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000338 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000339 emitMiscBranchInstruction(MI);
340 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000341 // VFP instructions.
342 case ARMII::VFPUnaryFrm:
343 case ARMII::VFPBinaryFrm:
344 emitVFPArithInstruction(MI);
345 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000346 case ARMII::VFPConv1Frm:
347 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000348 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000349 case ARMII::VFPConv4Frm:
350 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000351 emitVFPConversionInstruction(MI);
352 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000353 case ARMII::VFPLdStFrm:
354 emitVFPLoadStoreInstruction(MI);
355 break;
356 case ARMII::VFPLdStMulFrm:
357 emitVFPLoadStoreMultipleInstruction(MI);
358 break;
359 case ARMII::VFPMiscFrm:
360 emitMiscInstruction(MI);
361 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000362 }
Evan Cheng0ff94f72007-08-07 01:37:15 +0000363}
364
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000365void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000366 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
367 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000368 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000369
370 // Remember the CONSTPOOL_ENTRY address for later relocation.
371 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
372
373 // Emit constpool island entry. In most cases, the actual values will be
374 // resolved and relocated after code emission.
375 if (MCPE.isMachineConstantPoolEntry()) {
376 ARMConstantPoolValue *ACPV =
377 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
378
Evan Cheng12c3a532008-11-06 17:48:05 +0000379 DOUT << " ** ARM constant pool #" << CPI << " @ "
Evan Cheng437c1732008-11-07 22:30:53 +0000380 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n';
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000381
382 GlobalValue *GV = ACPV->getGV();
383 if (GV) {
384 assert(!ACPV->isStub() && "Don't know how to deal this yet!");
Evan Chenge96a4902008-11-08 01:31:27 +0000385 if (ACPV->isNonLazyPointer())
Evan Cheng9ed2f802008-11-10 01:08:07 +0000386 MCE.addRelocation(MachineRelocation::getIndirectSymbol(
Evan Chenge96a4902008-11-08 01:31:27 +0000387 MCE.getCurrentPCOffset(), ARM::reloc_arm_machine_cp_entry, GV,
388 (intptr_t)ACPV, false));
389 else
390 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
391 ACPV->isStub(), (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000392 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000393 assert(!ACPV->isNonLazyPointer() && "Don't know how to deal this yet!");
394 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
395 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000396 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000397 } else {
398 Constant *CV = MCPE.Val.ConstVal;
399
Evan Cheng12c3a532008-11-06 17:48:05 +0000400 DOUT << " ** Constant pool #" << CPI << " @ "
Evan Cheng437c1732008-11-07 22:30:53 +0000401 << (void*)MCE.getCurrentPCValue() << " " << *CV << '\n';
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000402
403 if (GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
404 emitGlobalAddress(GV, ARM::reloc_arm_absolute, false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000405 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000406 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000407 uint32_t Val = *(uint32_t*)CI->getValue().getRawData();
Evan Cheng83b5cf02008-11-05 23:22:34 +0000408 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000409 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
410 if (CFP->getType() == Type::FloatTy)
411 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
412 else if (CFP->getType() == Type::DoubleTy)
413 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
414 else {
415 assert(0 && "Unable to handle this constantpool entry!");
416 abort();
417 }
418 } else {
419 assert(0 && "Unable to handle this constantpool entry!");
420 abort();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000421 }
422 }
423}
424
Evan Cheng90922132008-11-06 02:25:39 +0000425void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
426 const MachineOperand &MO0 = MI.getOperand(0);
427 const MachineOperand &MO1 = MI.getOperand(1);
428 assert(MO1.isImm() && "Not a valid so_imm value!");
429 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
430 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
431
432 // Emit the 'mov' instruction.
433 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
434
435 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000436 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000437
438 // Encode Rd.
439 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
440
441 // Encode so_imm.
442 // Set bit I(25) to identify this is the immediate form of <shifter_op>
443 Binary |= 1 << ARMII::I_BitShift;
444 Binary |= getMachineSoImmOpValue(ARM_AM::getSOImmVal(V1));
445 emitWordLE(Binary);
446
447 // Now the 'orr' instruction.
448 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
449
450 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000451 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000452
453 // Encode Rd.
454 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
455
456 // Encode Rn.
457 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
458
459 // Encode so_imm.
460 // Set bit I(25) to identify this is the immediate form of <shifter_op>
461 Binary |= 1 << ARMII::I_BitShift;
462 Binary |= getMachineSoImmOpValue(ARM_AM::getSOImmVal(V2));
463 emitWordLE(Binary);
464}
465
Evan Cheng4df60f52008-11-07 09:06:08 +0000466void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
467 // It's basically add r, pc, (LJTI - $+8)
468
469 const TargetInstrDesc &TID = MI.getDesc();
470
471 // Emit the 'add' instruction.
472 unsigned Binary = 0x4 << 21; // add: Insts{24-31} = 0b0100
473
474 // Set the conditional execution predicate
475 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
476
477 // Encode S bit if MI modifies CPSR.
478 Binary |= getAddrModeSBit(MI, TID);
479
480 // Encode Rd.
481 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
482
483 // Encode Rn which is PC.
484 Binary |= ARMRegisterInfo::getRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
485
486 // Encode the displacement.
487 // Set bit I(25) to identify this is the immediate form of <shifter_op>.
488 Binary |= 1 << ARMII::I_BitShift;
489 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
490
491 emitWordLE(Binary);
492}
493
Evan Cheng83b5cf02008-11-05 23:22:34 +0000494void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Evan Cheng12c3a532008-11-06 17:48:05 +0000495 DOUT << " ** LPC" << LabelID << " @ "
Evan Cheng83b5cf02008-11-05 23:22:34 +0000496 << (void*)MCE.getCurrentPCValue() << '\n';
497 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
498}
499
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000500void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
501 unsigned Opcode = MI.getDesc().Opcode;
502 switch (Opcode) {
503 default:
504 abort(); // FIXME:
505 case ARM::CONSTPOOL_ENTRY:
506 emitConstPoolInstruction(MI);
507 break;
508 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000509 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000510 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000511 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000512 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000513 break;
514 }
515 case ARM::PICLDR:
516 case ARM::PICLDRB:
517 case ARM::PICSTR:
518 case ARM::PICSTRB: {
519 // Remember of the address of the PC label for relocation later.
520 addPCLabel(MI.getOperand(2).getImm());
521 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000522 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000523 break;
524 }
525 case ARM::PICLDRH:
526 case ARM::PICLDRSH:
527 case ARM::PICLDRSB:
528 case ARM::PICSTRH: {
529 // Remember of the address of the PC label for relocation later.
530 addPCLabel(MI.getOperand(2).getImm());
531 // These are just load / store instructions that implicitly read pc.
532 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000533 break;
534 }
Evan Cheng90922132008-11-06 02:25:39 +0000535 case ARM::MOVi2pieces:
536 // Two instructions to materialize a constant.
537 emitMOVi2piecesInstruction(MI);
538 break;
Evan Cheng4df60f52008-11-07 09:06:08 +0000539 case ARM::LEApcrelJT:
540 // Materialize jumptable address.
541 emitLEApcrelJTInstruction(MI);
542 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000543 }
544}
545
546
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000547unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000548 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000549 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000550 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000551 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000552
553 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
554 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
555 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
556
557 // Encode the shift opcode.
558 unsigned SBits = 0;
559 unsigned Rs = MO1.getReg();
560 if (Rs) {
561 // Set shift operand (bit[7:4]).
562 // LSL - 0001
563 // LSR - 0011
564 // ASR - 0101
565 // ROR - 0111
566 // RRX - 0110 and bit[11:8] clear.
567 switch (SOpc) {
568 default: assert(0 && "Unknown shift opc!");
569 case ARM_AM::lsl: SBits = 0x1; break;
570 case ARM_AM::lsr: SBits = 0x3; break;
571 case ARM_AM::asr: SBits = 0x5; break;
572 case ARM_AM::ror: SBits = 0x7; break;
573 case ARM_AM::rrx: SBits = 0x6; break;
574 }
575 } else {
576 // Set shift operand (bit[6:4]).
577 // LSL - 000
578 // LSR - 010
579 // ASR - 100
580 // ROR - 110
581 switch (SOpc) {
582 default: assert(0 && "Unknown shift opc!");
583 case ARM_AM::lsl: SBits = 0x0; break;
584 case ARM_AM::lsr: SBits = 0x2; break;
585 case ARM_AM::asr: SBits = 0x4; break;
586 case ARM_AM::ror: SBits = 0x6; break;
587 }
588 }
589 Binary |= SBits << 4;
590 if (SOpc == ARM_AM::rrx)
591 return Binary;
592
593 // Encode the shift operation Rs or shift_imm (except rrx).
594 if (Rs) {
595 // Encode Rs bit[11:8].
596 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
597 return Binary |
598 (ARMRegisterInfo::getRegisterNumbering(Rs) << ARMII::RegRsShift);
599 }
600
601 // Encode shift_imm bit[11:7].
602 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
603}
604
Evan Cheng90922132008-11-06 02:25:39 +0000605unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000606 // Encode rotate_imm.
Evan Cheng97f48c32008-11-06 22:15:19 +0000607 unsigned Binary = (ARM_AM::getSOImmValRot(SoImm) >> 1)
608 << ARMII::SoRotImmShift;
609
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000610 // Encode immed_8.
Evan Cheng90922132008-11-06 02:25:39 +0000611 Binary |= ARM_AM::getSOImmValImm(SoImm);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000612 return Binary;
613}
614
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000615unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
616 const TargetInstrDesc &TID) const {
Evan Cheng49a9f292008-09-12 22:45:55 +0000617 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
618 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000619 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000620 return 1 << ARMII::S_BitShift;
621 }
622 return 0;
623}
624
Evan Cheng83b5cf02008-11-05 23:22:34 +0000625void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000626 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000627 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000628 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000629
630 // Part of binary is determined by TableGn.
631 unsigned Binary = getBinaryCodeForInstr(MI);
632
Jim Grosbach33412622008-10-07 19:05:35 +0000633 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000634 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000635
Evan Cheng49a9f292008-09-12 22:45:55 +0000636 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000637 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000638
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000639 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000640 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000641 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000642 if (NumDefs)
643 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
644 else if (ImplicitRd)
645 // Special handling for implicit use (e.g. PC).
646 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRd)
647 << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000648
Evan Chengd87293c2008-11-06 08:47:38 +0000649 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
650 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
651 ++OpIdx;
652
Jim Grosbachefd30ba2008-10-01 18:16:49 +0000653 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +0000654 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
655 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000656 if (ImplicitRn)
657 // Special handling for implicit use (e.g. PC).
658 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
Evan Chengedda31c2008-11-05 18:35:52 +0000659 << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000660 else {
661 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
662 ++OpIdx;
663 }
Evan Cheng7602e112008-09-02 06:52:38 +0000664 }
665
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000666 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000667 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +0000668 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000669 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000670 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +0000671 return;
672 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000673
Evan Chengedda31c2008-11-05 18:35:52 +0000674 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000675 // Encode register Rm.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000676 emitWordLE(Binary | ARMRegisterInfo::getRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +0000677 return;
678 }
Evan Cheng7602e112008-09-02 06:52:38 +0000679
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000680 // Encode so_imm.
Evan Cheng4df60f52008-11-07 09:06:08 +0000681 // Set bit I(25) to identify this is the immediate form of <shifter_op>.
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000682 Binary |= 1 << ARMII::I_BitShift;
Evan Cheng90922132008-11-06 02:25:39 +0000683 Binary |= getMachineSoImmOpValue(MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +0000684
Evan Cheng83b5cf02008-11-05 23:22:34 +0000685 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000686}
687
Evan Cheng83b5cf02008-11-05 23:22:34 +0000688void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000689 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000690 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +0000691 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +0000692 unsigned Form = TID.TSFlags & ARMII::FormMask;
693 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +0000694
Evan Chengedda31c2008-11-05 18:35:52 +0000695 // Part of binary is determined by TableGn.
696 unsigned Binary = getBinaryCodeForInstr(MI);
697
Jim Grosbach33412622008-10-07 19:05:35 +0000698 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000699 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +0000700
Evan Cheng4df60f52008-11-07 09:06:08 +0000701 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +0000702
703 // Operand 0 of a pre- and post-indexed store is the address base
704 // writeback. Skip it.
705 bool Skipped = false;
706 if (IsPrePost && Form == ARMII::StFrm) {
707 ++OpIdx;
708 Skipped = true;
709 }
710
711 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +0000712 if (ImplicitRd)
713 // Special handling for implicit use (e.g. PC).
714 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRd)
715 << ARMII::RegRdShift);
716 else
717 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000718
719 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +0000720 if (ImplicitRn)
721 // Special handling for implicit use (e.g. PC).
722 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
723 << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +0000724 else
725 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000726
Evan Cheng05c356e2008-11-08 01:44:13 +0000727 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +0000728 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +0000729 ++OpIdx;
730
Evan Cheng83b5cf02008-11-05 23:22:34 +0000731 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +0000732 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +0000733 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +0000734
Evan Chenge7de7e32008-09-13 01:44:01 +0000735 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +0000736 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +0000737 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000738 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +0000739 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +0000740 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +0000741 Binary |= ARM_AM::getAM2Offset(AM2Opc);
742 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +0000743 return;
Evan Cheng7602e112008-09-02 06:52:38 +0000744 }
745
746 // Set bit I(25), because this is not in immediate enconding.
747 Binary |= 1 << ARMII::I_BitShift;
748 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
749 // Set bit[3:0] to the corresponding Rm register
750 Binary |= ARMRegisterInfo::getRegisterNumbering(MO2.getReg());
751
Evan Cheng70632912008-11-12 07:34:37 +0000752 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +0000753 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000754 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +0000755 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
756 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +0000757 }
758
Evan Cheng83b5cf02008-11-05 23:22:34 +0000759 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000760}
761
Evan Cheng83b5cf02008-11-05 23:22:34 +0000762void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
763 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +0000764 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +0000765 unsigned Form = TID.TSFlags & ARMII::FormMask;
766 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +0000767
Evan Chengedda31c2008-11-05 18:35:52 +0000768 // Part of binary is determined by TableGn.
769 unsigned Binary = getBinaryCodeForInstr(MI);
770
Jim Grosbach33412622008-10-07 19:05:35 +0000771 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000772 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +0000773
Evan Cheng148cad82008-11-13 07:34:59 +0000774 unsigned OpIdx = 0;
775
776 // Operand 0 of a pre- and post-indexed store is the address base
777 // writeback. Skip it.
778 bool Skipped = false;
779 if (IsPrePost && Form == ARMII::StMiscFrm) {
780 ++OpIdx;
781 Skipped = true;
782 }
783
Evan Cheng7602e112008-09-02 06:52:38 +0000784 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +0000785 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000786
787 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +0000788 if (ImplicitRn)
789 // Special handling for implicit use (e.g. PC).
790 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
791 << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +0000792 else
793 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000794
Evan Cheng05c356e2008-11-08 01:44:13 +0000795 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +0000796 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +0000797 ++OpIdx;
798
Evan Cheng83b5cf02008-11-05 23:22:34 +0000799 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +0000800 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +0000801 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +0000802
Evan Chenge7de7e32008-09-13 01:44:01 +0000803 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +0000804 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +0000805 ARMII::U_BitShift);
806
807 // If this instr is in register offset/index encoding, set bit[3:0]
808 // to the corresponding Rm register.
809 if (MO2.getReg()) {
810 Binary |= ARMRegisterInfo::getRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +0000811 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +0000812 return;
Evan Cheng7602e112008-09-02 06:52:38 +0000813 }
814
Evan Chengd87293c2008-11-06 08:47:38 +0000815 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +0000816 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +0000817 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +0000818 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +0000819 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
820 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +0000821 }
822
Evan Cheng83b5cf02008-11-05 23:22:34 +0000823 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000824}
825
Evan Chengcd8e66a2008-11-11 21:48:44 +0000826static unsigned getAddrModeUPBits(unsigned Mode) {
827 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +0000828
829 // Set addressing mode by modifying bits U(23) and P(24)
830 // IA - Increment after - bit U = 1 and bit P = 0
831 // IB - Increment before - bit U = 1 and bit P = 1
832 // DA - Decrement after - bit U = 0 and bit P = 0
833 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +0000834 switch (Mode) {
835 default: assert(0 && "Unknown addressing sub-mode!");
836 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000837 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
838 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
839 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +0000840 }
841
Evan Chengcd8e66a2008-11-11 21:48:44 +0000842 return Binary;
843}
844
845void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
846 // Part of binary is determined by TableGn.
847 unsigned Binary = getBinaryCodeForInstr(MI);
848
849 // Set the conditional execution predicate
850 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
851
852 // Set base address operand
853 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRnShift;
854
855 // Set addressing mode by modifying bits U(23) and P(24)
856 const MachineOperand &MO = MI.getOperand(1);
857 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
858
Evan Cheng7602e112008-09-02 06:52:38 +0000859 // Set bit W(21)
860 if (ARM_AM::getAM4WBFlag(MO.getImm()))
Evan Cheng97f48c32008-11-06 22:15:19 +0000861 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000862
863 // Set registers
864 for (unsigned i = 4, e = MI.getNumOperands(); i != e; ++i) {
865 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +0000866 if (!MO.isReg() || MO.isImplicit())
867 break;
Evan Cheng7602e112008-09-02 06:52:38 +0000868 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(MO.getReg());
869 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
870 RegNum < 16);
871 Binary |= 0x1 << RegNum;
872 }
873
Evan Cheng83b5cf02008-11-05 23:22:34 +0000874 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000875}
876
Evan Chengfbc9d412008-11-06 01:21:28 +0000877void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +0000878 const TargetInstrDesc &TID = MI.getDesc();
879
880 // Part of binary is determined by TableGn.
881 unsigned Binary = getBinaryCodeForInstr(MI);
882
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000883 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000884 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000885
886 // Encode S bit if MI modifies CPSR.
887 Binary |= getAddrModeSBit(MI, TID);
888
889 // 32x32->64bit operations have two destination registers. The number
890 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +0000891 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000892 if (TID.getNumDefs() == 2)
893 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
894
895 // Encode Rd
896 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
897
898 // Encode Rm
899 Binary |= getMachineOpValue(MI, OpIdx++);
900
901 // Encode Rs
902 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
903
Evan Chengfbc9d412008-11-06 01:21:28 +0000904 // Many multiple instructions (e.g. MLA) have three src operands. Encode
905 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +0000906 if (TID.getNumOperands() > OpIdx &&
907 !TID.OpInfo[OpIdx].isPredicate() &&
908 !TID.OpInfo[OpIdx].isOptionalDef())
909 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
910
911 emitWordLE(Binary);
912}
913
914void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
915 const TargetInstrDesc &TID = MI.getDesc();
916
917 // Part of binary is determined by TableGn.
918 unsigned Binary = getBinaryCodeForInstr(MI);
919
920 // Set the conditional execution predicate
921 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
922
923 unsigned OpIdx = 0;
924
925 // Encode Rd
926 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
927
928 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
929 const MachineOperand &MO2 = MI.getOperand(OpIdx);
930 if (MO2.isReg()) {
931 // Two register operand form.
932 // Encode Rn.
933 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
934
935 // Encode Rm.
936 Binary |= getMachineOpValue(MI, MO2);
937 ++OpIdx;
938 } else {
939 Binary |= getMachineOpValue(MI, MO1);
940 }
941
942 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
943 if (MI.getOperand(OpIdx).isImm() &&
944 !TID.OpInfo[OpIdx].isPredicate() &&
945 !TID.OpInfo[OpIdx].isOptionalDef())
946 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +0000947
Evan Cheng83b5cf02008-11-05 23:22:34 +0000948 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000949}
950
Evan Cheng8b59db32008-11-07 01:41:35 +0000951void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
952 const TargetInstrDesc &TID = MI.getDesc();
953
954 // Part of binary is determined by TableGn.
955 unsigned Binary = getBinaryCodeForInstr(MI);
956
957 // Set the conditional execution predicate
958 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
959
960 unsigned OpIdx = 0;
961
962 // Encode Rd
963 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
964
965 const MachineOperand &MO = MI.getOperand(OpIdx++);
966 if (OpIdx == TID.getNumOperands() ||
967 TID.OpInfo[OpIdx].isPredicate() ||
968 TID.OpInfo[OpIdx].isOptionalDef()) {
969 // Encode Rm and it's done.
970 Binary |= getMachineOpValue(MI, MO);
971 emitWordLE(Binary);
972 return;
973 }
974
975 // Encode Rn.
976 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
977
978 // Encode Rm.
979 Binary |= getMachineOpValue(MI, OpIdx++);
980
981 // Encode shift_imm.
982 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
983 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
984 Binary |= ShiftAmt << ARMII::ShiftShift;
985
986 emitWordLE(Binary);
987}
988
Evan Chengedda31c2008-11-05 18:35:52 +0000989void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
990 const TargetInstrDesc &TID = MI.getDesc();
991
Evan Cheng12c3a532008-11-06 17:48:05 +0000992 if (TID.Opcode == ARM::TPsoft)
993 abort(); // FIXME
994
Evan Cheng7602e112008-09-02 06:52:38 +0000995 // Part of binary is determined by TableGn.
996 unsigned Binary = getBinaryCodeForInstr(MI);
997
Evan Chengedda31c2008-11-05 18:35:52 +0000998 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000999 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001000
1001 // Set signed_immed_24 field
1002 Binary |= getMachineOpValue(MI, 0);
1003
Evan Cheng83b5cf02008-11-05 23:22:34 +00001004 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001005}
1006
Evan Cheng437c1732008-11-07 22:30:53 +00001007void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001008 // Remember the base address of the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001009 intptr_t JTBase = MCE.getCurrentPCValue();
1010 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
1011 DOUT << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase << '\n';
Evan Cheng4df60f52008-11-07 09:06:08 +00001012
1013 // Now emit the jump table entries.
1014 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1015 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1016 if (IsPIC)
1017 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001018 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001019 else
1020 // Absolute DestBB address.
1021 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1022 emitWordLE(0);
1023 }
1024}
1025
Evan Chengedda31c2008-11-05 18:35:52 +00001026void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
1027 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001028
Evan Cheng437c1732008-11-07 22:30:53 +00001029 // Handle jump tables.
1030 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
1031 // First emit a ldr pc, [] instruction.
1032 emitDataProcessingInstruction(MI, ARM::PC);
1033
1034 // Then emit the inline jump table.
1035 unsigned JTIndex = (TID.Opcode == ARM::BR_JTr)
1036 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1037 emitInlineJumpTable(JTIndex);
1038 return;
1039 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001040 // First emit a ldr pc, [] instruction.
1041 emitLoadStoreInstruction(MI, ARM::PC);
1042
1043 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001044 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001045 return;
1046 }
1047
Evan Chengedda31c2008-11-05 18:35:52 +00001048 // Part of binary is determined by TableGn.
1049 unsigned Binary = getBinaryCodeForInstr(MI);
1050
1051 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001052 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001053
1054 if (TID.Opcode == ARM::BX_RET)
1055 // The return register is LR.
1056 Binary |= ARMRegisterInfo::getRegisterNumbering(ARM::LR);
1057 else
1058 // otherwise, set the return register
1059 Binary |= getMachineOpValue(MI, 0);
1060
Evan Cheng83b5cf02008-11-05 23:22:34 +00001061 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001062}
Evan Cheng7602e112008-09-02 06:52:38 +00001063
Evan Cheng80a11982008-11-12 06:41:41 +00001064static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001065 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001066 unsigned Binary = 0;
Evan Chengd06d48d2008-11-12 02:19:38 +00001067 bool isSPVFP = false;
1068 RegD = ARMRegisterInfo::getRegisterNumbering(RegD, isSPVFP);
1069 if (!isSPVFP)
1070 Binary |= RegD << ARMII::RegRdShift;
1071 else {
1072 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1073 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1074 }
Evan Cheng80a11982008-11-12 06:41:41 +00001075 return Binary;
1076}
Evan Cheng78be83d2008-11-11 19:40:26 +00001077
Evan Cheng80a11982008-11-12 06:41:41 +00001078static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001079 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001080 unsigned Binary = 0;
1081 bool isSPVFP = false;
Evan Chengd06d48d2008-11-12 02:19:38 +00001082 RegN = ARMRegisterInfo::getRegisterNumbering(RegN, isSPVFP);
1083 if (!isSPVFP)
1084 Binary |= RegN << ARMII::RegRnShift;
1085 else {
1086 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1087 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1088 }
Evan Cheng80a11982008-11-12 06:41:41 +00001089 return Binary;
1090}
Evan Chengd06d48d2008-11-12 02:19:38 +00001091
Evan Cheng80a11982008-11-12 06:41:41 +00001092static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1093 unsigned RegM = MI.getOperand(OpIdx).getReg();
1094 unsigned Binary = 0;
1095 bool isSPVFP = false;
1096 RegM = ARMRegisterInfo::getRegisterNumbering(RegM, isSPVFP);
1097 if (!isSPVFP)
1098 Binary |= RegM;
1099 else {
1100 Binary |= ((RegM & 0x1E) >> 1);
1101 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001102 }
Evan Cheng80a11982008-11-12 06:41:41 +00001103 return Binary;
1104}
1105
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001106void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
1107 const TargetInstrDesc &TID = MI.getDesc();
1108
1109 // Part of binary is determined by TableGn.
1110 unsigned Binary = getBinaryCodeForInstr(MI);
1111
1112 // Set the conditional execution predicate
1113 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1114
1115 unsigned OpIdx = 0;
1116 assert((Binary & ARMII::D_BitShift) == 0 &&
1117 (Binary & ARMII::N_BitShift) == 0 &&
1118 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1119
1120 // Encode Dd / Sd.
1121 Binary |= encodeVFPRd(MI, OpIdx++);
1122
1123 // If this is a two-address operand, skip it, e.g. FMACD.
1124 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1125 ++OpIdx;
1126
1127 // Encode Dn / Sn.
1128 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001129 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001130
1131 if (OpIdx == TID.getNumOperands() ||
1132 TID.OpInfo[OpIdx].isPredicate() ||
1133 TID.OpInfo[OpIdx].isOptionalDef()) {
1134 // FCMPEZD etc. has only one operand.
1135 emitWordLE(Binary);
1136 return;
1137 }
1138
1139 // Encode Dm / Sm.
1140 Binary |= encodeVFPRm(MI, OpIdx);
1141
1142 emitWordLE(Binary);
1143}
1144
Evan Cheng80a11982008-11-12 06:41:41 +00001145void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
1146 const TargetInstrDesc &TID = MI.getDesc();
1147 unsigned Form = TID.TSFlags & ARMII::FormMask;
1148
1149 // Part of binary is determined by TableGn.
1150 unsigned Binary = getBinaryCodeForInstr(MI);
1151
1152 // Set the conditional execution predicate
1153 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1154
1155 switch (Form) {
1156 default: break;
1157 case ARMII::VFPConv1Frm:
1158 case ARMII::VFPConv2Frm:
1159 case ARMII::VFPConv3Frm:
1160 // Encode Dd / Sd.
1161 Binary |= encodeVFPRd(MI, 0);
1162 break;
1163 case ARMII::VFPConv4Frm:
1164 // Encode Dn / Sn.
1165 Binary |= encodeVFPRn(MI, 0);
1166 break;
1167 case ARMII::VFPConv5Frm:
1168 // Encode Dm / Sm.
1169 Binary |= encodeVFPRm(MI, 0);
1170 break;
1171 }
1172
1173 switch (Form) {
1174 default: break;
1175 case ARMII::VFPConv1Frm:
1176 // Encode Dm / Sm.
1177 Binary |= encodeVFPRm(MI, 1);
1178 case ARMII::VFPConv2Frm:
1179 case ARMII::VFPConv3Frm:
1180 // Encode Dn / Sn.
1181 Binary |= encodeVFPRn(MI, 1);
1182 break;
1183 case ARMII::VFPConv4Frm:
1184 case ARMII::VFPConv5Frm:
1185 // Encode Dd / Sd.
1186 Binary |= encodeVFPRd(MI, 1);
1187 break;
1188 }
1189
1190 if (Form == ARMII::VFPConv5Frm)
1191 // Encode Dn / Sn.
1192 Binary |= encodeVFPRn(MI, 2);
1193 else if (Form == ARMII::VFPConv3Frm)
1194 // Encode Dm / Sm.
1195 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001196
1197 emitWordLE(Binary);
1198}
1199
Evan Chengcd8e66a2008-11-11 21:48:44 +00001200void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
1201 // Part of binary is determined by TableGn.
1202 unsigned Binary = getBinaryCodeForInstr(MI);
1203
1204 // Set the conditional execution predicate
1205 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1206
1207 unsigned OpIdx = 0;
1208
1209 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001210 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001211
1212 // Encode address base.
1213 const MachineOperand &Base = MI.getOperand(OpIdx++);
1214 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1215
1216 // If there is a non-zero immediate offset, encode it.
1217 if (Base.isReg()) {
1218 const MachineOperand &Offset = MI.getOperand(OpIdx);
1219 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1220 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1221 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001222 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001223 emitWordLE(Binary);
1224 return;
1225 }
1226 }
1227
1228 // If immediate offset is omitted, default to +0.
1229 Binary |= 1 << ARMII::U_BitShift;
1230
1231 emitWordLE(Binary);
1232}
1233
1234void
1235ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
1236 // Part of binary is determined by TableGn.
1237 unsigned Binary = getBinaryCodeForInstr(MI);
1238
1239 // Set the conditional execution predicate
1240 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1241
1242 // Set base address operand
1243 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRnShift;
1244
1245 // Set addressing mode by modifying bits U(23) and P(24)
1246 const MachineOperand &MO = MI.getOperand(1);
1247 Binary |= getAddrModeUPBits(ARM_AM::getAM5SubMode(MO.getImm()));
1248
1249 // Set bit W(21)
1250 if (ARM_AM::getAM5WBFlag(MO.getImm()))
1251 Binary |= 0x1 << ARMII::W_BitShift;
1252
1253 // First register is encoded in Dd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001254 Binary |= encodeVFPRd(MI, 4);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001255
1256 // Number of registers are encoded in offset field.
1257 unsigned NumRegs = 1;
1258 for (unsigned i = 5, e = MI.getNumOperands(); i != e; ++i) {
1259 const MachineOperand &MO = MI.getOperand(i);
1260 if (!MO.isReg() || MO.isImplicit())
1261 break;
1262 ++NumRegs;
1263 }
1264 Binary |= NumRegs * 2;
1265
1266 emitWordLE(Binary);
1267}
1268
1269void ARMCodeEmitter::emitMiscInstruction(const MachineInstr &MI) {
1270 // Part of binary is determined by TableGn.
1271 unsigned Binary = getBinaryCodeForInstr(MI);
1272
1273 // Set the conditional execution predicate
1274 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1275
1276 emitWordLE(Binary);
1277}
1278
Evan Cheng7602e112008-09-02 06:52:38 +00001279#include "ARMGenCodeEmitter.inc"