blob: 417c8ed6e906698c471ede663b25914ec1b610a1 [file] [log] [blame]
Chris Lattner956f43c2006-06-16 20:22:01 +00001//===- PPCInstr64Bit.td - The PowerPC 64-bit Support -------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner956f43c2006-06-16 20:22:01 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the PowerPC 64-bit instructions. These patterns are used
11// both when in ppc64 mode and when in "use 64-bit extensions in 32-bit" mode.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000015//===----------------------------------------------------------------------===//
16// 64-bit operands.
17//
Chris Lattner041e9d32006-06-26 23:53:10 +000018def s16imm64 : Operand<i64> {
19 let PrintMethod = "printS16ImmOperand";
20}
21def u16imm64 : Operand<i64> {
22 let PrintMethod = "printU16ImmOperand";
23}
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000024def symbolHi64 : Operand<i64> {
25 let PrintMethod = "printSymbolHi";
26}
27def symbolLo64 : Operand<i64> {
28 let PrintMethod = "printSymbolLo";
29}
30
Chris Lattnerb410dc92006-06-20 23:18:58 +000031//===----------------------------------------------------------------------===//
32// 64-bit transformation functions.
33//
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000034
Chris Lattnerb410dc92006-06-20 23:18:58 +000035def SHL64 : SDNodeXForm<imm, [{
36 // Transformation function: 63 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000037 return getI32Imm(63 - N->getZExtValue());
Chris Lattnerb410dc92006-06-20 23:18:58 +000038}]>;
39
40def SRL64 : SDNodeXForm<imm, [{
41 // Transformation function: 64 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000042 return N->getZExtValue() ? getI32Imm(64 - N->getZExtValue()) : getI32Imm(0);
Chris Lattnerb410dc92006-06-20 23:18:58 +000043}]>;
44
45def HI32_48 : SDNodeXForm<imm, [{
46 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000047 return getI32Imm((unsigned short)(N->getZExtValue() >> 32));
Chris Lattnerb410dc92006-06-20 23:18:58 +000048}]>;
49
50def HI48_64 : SDNodeXForm<imm, [{
51 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000052 return getI32Imm((unsigned short)(N->getZExtValue() >> 48));
Chris Lattnerb410dc92006-06-20 23:18:58 +000053}]>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000054
Chris Lattner956f43c2006-06-16 20:22:01 +000055
56//===----------------------------------------------------------------------===//
Chris Lattner6a5339b2006-11-14 18:44:47 +000057// Calls.
58//
59
60let Defs = [LR8] in
Evan Cheng64d80e32007-07-19 01:14:50 +000061 def MovePCtoLR8 : Pseudo<(outs), (ins piclabel:$label), "bl $label", []>,
Chris Lattner6a5339b2006-11-14 18:44:47 +000062 PPC970_Unit_BRU;
63
Chris Lattner9f0bc652007-02-25 05:34:32 +000064// Macho ABI Calls.
Evan Chengffbacca2007-07-21 00:34:19 +000065let isCall = 1, PPC970_Unit = 7,
Chris Lattner6a5339b2006-11-14 18:44:47 +000066 // All calls clobber the PPC64 non-callee saved registers.
67 Defs = [X0,X2,X3,X4,X5,X6,X7,X8,X9,X10,X11,X12,
68 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
69 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
70 LR8,CTR8,
71 CR0,CR1,CR5,CR6,CR7] in {
72 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +000073 let Uses = [RM] in {
74 def BL8_Macho : IForm<18, 0, 1,
75 (outs), (ins calltarget:$func, variable_ops),
76 "bl $func", BrB, []>; // See Pat patterns below.
77 def BLA8_Macho : IForm<18, 1, 1,
78 (outs), (ins aaddr:$func, variable_ops),
79 "bla $func", BrB, [(PPCcall_Macho (i64 imm:$func))]>;
80 }
81 let Uses = [CTR8, RM] in {
Dale Johannesen639076f2008-10-23 20:41:28 +000082 def BCTRL8_Macho : XLForm_2_ext<19, 528, 20, 0, 1,
Evan Cheng152b7e12007-10-23 06:42:42 +000083 (outs), (ins variable_ops),
84 "bctrl", BrB,
85 [(PPCbctrl_Macho)]>, Requires<[In64BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +000086 }
Chris Lattner6a5339b2006-11-14 18:44:47 +000087}
88
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +000089// ELF 64 ABI Calls = Macho ABI Calls
90// Used to define BL8_ELF and BLA8_ELF
Evan Chengffbacca2007-07-21 00:34:19 +000091let isCall = 1, PPC970_Unit = 7,
Chris Lattner9f0bc652007-02-25 05:34:32 +000092 // All calls clobber the PPC64 non-callee saved registers.
93 Defs = [X0,X2,X3,X4,X5,X6,X7,X8,X9,X10,X11,X12,
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +000094 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner9f0bc652007-02-25 05:34:32 +000095 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
96 LR8,CTR8,
97 CR0,CR1,CR5,CR6,CR7] in {
98 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +000099 let Uses = [RM] in {
100 def BL8_ELF : IForm<18, 0, 1,
101 (outs), (ins calltarget:$func, variable_ops),
102 "bl $func", BrB, []>; // See Pat patterns below.
103 def BLA8_ELF : IForm<18, 1, 1,
104 (outs), (ins aaddr:$func, variable_ops),
105 "bla $func", BrB, [(PPCcall_ELF (i64 imm:$func))]>;
106 }
107 let Uses = [CTR8, RM] in {
Dale Johannesen639076f2008-10-23 20:41:28 +0000108 def BCTRL8_ELF : XLForm_2_ext<19, 528, 20, 0, 1,
Evan Cheng152b7e12007-10-23 06:42:42 +0000109 (outs), (ins variable_ops),
110 "bctrl", BrB,
111 [(PPCbctrl_ELF)]>, Requires<[In64BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000112 }
Chris Lattner9f0bc652007-02-25 05:34:32 +0000113}
114
115
Chris Lattner6a5339b2006-11-14 18:44:47 +0000116// Calls
Chris Lattner9f0bc652007-02-25 05:34:32 +0000117def : Pat<(PPCcall_Macho (i64 tglobaladdr:$dst)),
118 (BL8_Macho tglobaladdr:$dst)>;
119def : Pat<(PPCcall_Macho (i64 texternalsym:$dst)),
120 (BL8_Macho texternalsym:$dst)>;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000121
Chris Lattner9f0bc652007-02-25 05:34:32 +0000122def : Pat<(PPCcall_ELF (i64 tglobaladdr:$dst)),
123 (BL8_ELF tglobaladdr:$dst)>;
124def : Pat<(PPCcall_ELF (i64 texternalsym:$dst)),
125 (BL8_ELF texternalsym:$dst)>;
Chris Lattner6a5339b2006-11-14 18:44:47 +0000126
Evan Cheng53301922008-07-12 02:23:19 +0000127// Atomic operations
128let usesCustomDAGSchedInserter = 1 in {
129 let Uses = [CR0] in {
130 def ATOMIC_LOAD_ADD_I64 : Pseudo<
131 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr),
132 "${:comment} ATOMIC_LOAD_ADD_I64 PSEUDO!",
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000133 [(set G8RC:$dst, (atomic_load_add_64 xoaddr:$ptr, G8RC:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000134 def ATOMIC_LOAD_SUB_I64 : Pseudo<
135 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr),
136 "${:comment} ATOMIC_LOAD_SUB_I64 PSEUDO!",
137 [(set G8RC:$dst, (atomic_load_sub_64 xoaddr:$ptr, G8RC:$incr))]>;
138 def ATOMIC_LOAD_OR_I64 : Pseudo<
139 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr),
140 "${:comment} ATOMIC_LOAD_OR_I64 PSEUDO!",
141 [(set G8RC:$dst, (atomic_load_or_64 xoaddr:$ptr, G8RC:$incr))]>;
142 def ATOMIC_LOAD_XOR_I64 : Pseudo<
143 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr),
144 "${:comment} ATOMIC_LOAD_XOR_I64 PSEUDO!",
145 [(set G8RC:$dst, (atomic_load_xor_64 xoaddr:$ptr, G8RC:$incr))]>;
146 def ATOMIC_LOAD_AND_I64 : Pseudo<
147 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr),
148 "${:comment} ATOMIC_LOAD_AND_I64 PSEUDO!",
149 [(set G8RC:$dst, (atomic_load_and_64 xoaddr:$ptr, G8RC:$incr))]>;
150 def ATOMIC_LOAD_NAND_I64 : Pseudo<
151 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr),
152 "${:comment} ATOMIC_LOAD_NAND_I64 PSEUDO!",
153 [(set G8RC:$dst, (atomic_load_nand_64 xoaddr:$ptr, G8RC:$incr))]>;
154
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000155 def ATOMIC_CMP_SWAP_I64 : Pseudo<
156 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$old, G8RC:$new),
157 "${:comment} ATOMIC_CMP_SWAP_I64 PSEUDO!",
158 [(set G8RC:$dst,
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000159 (atomic_cmp_swap_64 xoaddr:$ptr, G8RC:$old, G8RC:$new))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000160
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000161 def ATOMIC_SWAP_I64 : Pseudo<
162 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$new),
163 "${:comment} ATOMIC_SWAP_I64 PSEUDO!",
164 [(set G8RC:$dst, (atomic_swap_64 xoaddr:$ptr, G8RC:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000165 }
Evan Cheng8608f2e2008-04-19 02:30:38 +0000166}
167
Evan Cheng53301922008-07-12 02:23:19 +0000168// Instructions to support atomic operations
169def LDARX : XForm_1<31, 84, (outs G8RC:$rD), (ins memrr:$ptr),
170 "ldarx $rD, $ptr", LdStLDARX,
171 [(set G8RC:$rD, (PPClarx xoaddr:$ptr))]>;
172
173let Defs = [CR0] in
174def STDCX : XForm_1<31, 214, (outs), (ins G8RC:$rS, memrr:$dst),
175 "stdcx. $rS, $dst", LdStSTDCX,
176 [(PPCstcx G8RC:$rS, xoaddr:$dst)]>,
177 isDOT;
178
Dale Johannesenb384ab92008-10-29 18:26:45 +0000179let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000180def TCRETURNdi8 :Pseudo< (outs),
181 (ins calltarget:$dst, i32imm:$offset, variable_ops),
182 "#TC_RETURNd8 $dst $offset",
183 []>;
184
Dale Johannesenb384ab92008-10-29 18:26:45 +0000185let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000186def TCRETURNai8 :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset, variable_ops),
187 "#TC_RETURNa8 $func $offset",
188 [(PPCtc_return (i64 imm:$func), imm:$offset)]>;
189
Dale Johannesenb384ab92008-10-29 18:26:45 +0000190let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000191def TCRETURNri8 : Pseudo<(outs), (ins CTRRC8:$dst, i32imm:$offset, variable_ops),
192 "#TC_RETURNr8 $dst $offset",
193 []>;
194
195
196let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000197 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000198def TAILBCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
199 Requires<[In64BitMode]>;
200
201
202
203let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000204 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000205def TAILB8 : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
206 "b $dst", BrB,
207 []>;
208
209
210let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000211 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000212def TAILBA8 : IForm<18, 0, 0, (outs), (ins aaddr:$dst),
213 "ba $dst", BrB,
214 []>;
215
216def : Pat<(PPCtc_return (i64 tglobaladdr:$dst), imm:$imm),
217 (TCRETURNdi8 tglobaladdr:$dst, imm:$imm)>;
218
219def : Pat<(PPCtc_return (i64 texternalsym:$dst), imm:$imm),
220 (TCRETURNdi8 texternalsym:$dst, imm:$imm)>;
221
222def : Pat<(PPCtc_return CTRRC8:$dst, imm:$imm),
223 (TCRETURNri8 CTRRC8:$dst, imm:$imm)>;
224
225
Chris Lattner6a5339b2006-11-14 18:44:47 +0000226//===----------------------------------------------------------------------===//
227// 64-bit SPR manipulation instrs.
228
Dale Johannesen639076f2008-10-23 20:41:28 +0000229let Uses = [CTR8] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000230def MFCTR8 : XFXForm_1_ext<31, 339, 9, (outs G8RC:$rT), (ins),
231 "mfctr $rT", SprMFSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000232 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +0000233}
234let Pattern = [(PPCmtctr G8RC:$rS)], Defs = [CTR8] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000235def MTCTR8 : XFXForm_7_ext<31, 467, 9, (outs), (ins G8RC:$rS),
236 "mtctr $rS", SprMTSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000237 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000238}
Chris Lattner563ecfb2006-06-27 18:18:41 +0000239
Evan Cheng071a2792007-09-11 19:55:27 +0000240let Defs = [X1], Uses = [X1] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000241def DYNALLOC8 : Pseudo<(outs G8RC:$result), (ins G8RC:$negsize, memri:$fpsi),
Jim Laskey2f616bf2006-11-16 22:43:37 +0000242 "${:comment} DYNALLOC8 $result, $negsize, $fpsi",
243 [(set G8RC:$result,
Evan Cheng071a2792007-09-11 19:55:27 +0000244 (PPCdynalloc G8RC:$negsize, iaddr:$fpsi))]>;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000245
Dale Johannesen639076f2008-10-23 20:41:28 +0000246let Defs = [LR8] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000247def MTLR8 : XFXForm_7_ext<31, 467, 8, (outs), (ins G8RC:$rS),
248 "mtlr $rS", SprMTSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000249 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +0000250}
251let Uses = [LR8] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000252def MFLR8 : XFXForm_1_ext<31, 339, 8, (outs G8RC:$rT), (ins),
253 "mflr $rT", SprMFSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000254 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +0000255}
Chris Lattner6a5339b2006-11-14 18:44:47 +0000256
Chris Lattner563ecfb2006-06-27 18:18:41 +0000257//===----------------------------------------------------------------------===//
Chris Lattner956f43c2006-06-16 20:22:01 +0000258// Fixed point instructions.
259//
260
261let PPC970_Unit = 1 in { // FXU Operations.
262
Chris Lattner0ea70b22006-06-20 22:34:10 +0000263// Copies, extends, truncates.
Evan Cheng64d80e32007-07-19 01:14:50 +0000264def OR4To8 : XForm_6<31, 444, (outs G8RC:$rA), (ins GPRC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000265 "or $rA, $rS, $rB", IntGeneral,
266 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000267def OR8To4 : XForm_6<31, 444, (outs GPRC:$rA), (ins G8RC:$rS, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000268 "or $rA, $rS, $rB", IntGeneral,
269 []>;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000270
Evan Cheng64d80e32007-07-19 01:14:50 +0000271def LI8 : DForm_2_r0<14, (outs G8RC:$rD), (ins symbolLo64:$imm),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000272 "li $rD, $imm", IntGeneral,
273 [(set G8RC:$rD, immSExt16:$imm)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000274def LIS8 : DForm_2_r0<15, (outs G8RC:$rD), (ins symbolHi64:$imm),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000275 "lis $rD, $imm", IntGeneral,
276 [(set G8RC:$rD, imm16ShiftedSExt:$imm)]>;
277
278// Logical ops.
Evan Cheng64d80e32007-07-19 01:14:50 +0000279def NAND8: XForm_6<31, 476, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000280 "nand $rA, $rS, $rB", IntGeneral,
281 [(set G8RC:$rA, (not (and G8RC:$rS, G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000282def AND8 : XForm_6<31, 28, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000283 "and $rA, $rS, $rB", IntGeneral,
284 [(set G8RC:$rA, (and G8RC:$rS, G8RC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000285def ANDC8: XForm_6<31, 60, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000286 "andc $rA, $rS, $rB", IntGeneral,
287 [(set G8RC:$rA, (and G8RC:$rS, (not G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000288def OR8 : XForm_6<31, 444, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000289 "or $rA, $rS, $rB", IntGeneral,
290 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000291def NOR8 : XForm_6<31, 124, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000292 "nor $rA, $rS, $rB", IntGeneral,
293 [(set G8RC:$rA, (not (or G8RC:$rS, G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000294def ORC8 : XForm_6<31, 412, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000295 "orc $rA, $rS, $rB", IntGeneral,
296 [(set G8RC:$rA, (or G8RC:$rS, (not G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000297def EQV8 : XForm_6<31, 284, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000298 "eqv $rA, $rS, $rB", IntGeneral,
299 [(set G8RC:$rA, (not (xor G8RC:$rS, G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000300def XOR8 : XForm_6<31, 316, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000301 "xor $rA, $rS, $rB", IntGeneral,
302 [(set G8RC:$rA, (xor G8RC:$rS, G8RC:$rB))]>;
303
304// Logical ops with immediate.
Evan Cheng64d80e32007-07-19 01:14:50 +0000305def ANDIo8 : DForm_4<28, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000306 "andi. $dst, $src1, $src2", IntGeneral,
307 [(set G8RC:$dst, (and G8RC:$src1, immZExt16:$src2))]>,
308 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000309def ANDISo8 : DForm_4<29, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000310 "andis. $dst, $src1, $src2", IntGeneral,
311 [(set G8RC:$dst, (and G8RC:$src1,imm16ShiftedZExt:$src2))]>,
312 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000313def ORI8 : DForm_4<24, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000314 "ori $dst, $src1, $src2", IntGeneral,
315 [(set G8RC:$dst, (or G8RC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000316def ORIS8 : DForm_4<25, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000317 "oris $dst, $src1, $src2", IntGeneral,
318 [(set G8RC:$dst, (or G8RC:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000319def XORI8 : DForm_4<26, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000320 "xori $dst, $src1, $src2", IntGeneral,
321 [(set G8RC:$dst, (xor G8RC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000322def XORIS8 : DForm_4<27, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000323 "xoris $dst, $src1, $src2", IntGeneral,
324 [(set G8RC:$dst, (xor G8RC:$src1, imm16ShiftedZExt:$src2))]>;
325
Evan Cheng64d80e32007-07-19 01:14:50 +0000326def ADD8 : XOForm_1<31, 266, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000327 "add $rT, $rA, $rB", IntGeneral,
328 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000329
Evan Cheng64d80e32007-07-19 01:14:50 +0000330def ADDC8 : XOForm_1<31, 10, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000331 "addc $rT, $rA, $rB", IntGeneral,
332 [(set G8RC:$rT, (addc G8RC:$rA, G8RC:$rB))]>,
333 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000334def ADDE8 : XOForm_1<31, 138, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000335 "adde $rT, $rA, $rB", IntGeneral,
336 [(set G8RC:$rT, (adde G8RC:$rA, G8RC:$rB))]>;
337
Evan Cheng64d80e32007-07-19 01:14:50 +0000338def ADDI8 : DForm_2<14, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm),
Chris Lattner041e9d32006-06-26 23:53:10 +0000339 "addi $rD, $rA, $imm", IntGeneral,
340 [(set G8RC:$rD, (add G8RC:$rA, immSExt16:$imm))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000341def ADDIS8 : DForm_2<15, (outs G8RC:$rD), (ins G8RC:$rA, symbolHi64:$imm),
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000342 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000343 [(set G8RC:$rD, (add G8RC:$rA, imm16ShiftedSExt:$imm))]>;
344
Evan Cheng64d80e32007-07-19 01:14:50 +0000345def SUBFIC8: DForm_2< 8, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm),
Chris Lattner563ecfb2006-06-27 18:18:41 +0000346 "subfic $rD, $rA, $imm", IntGeneral,
347 [(set G8RC:$rD, (subc immSExt16:$imm, G8RC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000348def SUBF8 : XOForm_1<31, 40, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner563ecfb2006-06-27 18:18:41 +0000349 "subf $rT, $rA, $rB", IntGeneral,
350 [(set G8RC:$rT, (sub G8RC:$rB, G8RC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000351def SUBFC8 : XOForm_1<31, 8, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000352 "subfc $rT, $rA, $rB", IntGeneral,
353 [(set G8RC:$rT, (subc G8RC:$rB, G8RC:$rA))]>,
354 PPC970_DGroup_Cracked;
355
Evan Cheng64d80e32007-07-19 01:14:50 +0000356def SUBFE8 : XOForm_1<31, 136, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000357 "subfe $rT, $rA, $rB", IntGeneral,
358 [(set G8RC:$rT, (sube G8RC:$rB, G8RC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000359def ADDME8 : XOForm_3<31, 234, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000360 "addme $rT, $rA", IntGeneral,
361 [(set G8RC:$rT, (adde G8RC:$rA, immAllOnes))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000362def ADDZE8 : XOForm_3<31, 202, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000363 "addze $rT, $rA", IntGeneral,
364 [(set G8RC:$rT, (adde G8RC:$rA, 0))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000365def NEG8 : XOForm_3<31, 104, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000366 "neg $rT, $rA", IntGeneral,
367 [(set G8RC:$rT, (ineg G8RC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000368def SUBFME8 : XOForm_3<31, 232, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000369 "subfme $rT, $rA", IntGeneral,
370 [(set G8RC:$rT, (sube immAllOnes, G8RC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000371def SUBFZE8 : XOForm_3<31, 200, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000372 "subfze $rT, $rA", IntGeneral,
373 [(set G8RC:$rT, (sube 0, G8RC:$rA))]>;
374
375
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000376
Evan Cheng64d80e32007-07-19 01:14:50 +0000377def MULHD : XOForm_1<31, 73, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000378 "mulhd $rT, $rA, $rB", IntMulHW,
379 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000380def MULHDU : XOForm_1<31, 9, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000381 "mulhdu $rT, $rA, $rB", IntMulHWU,
382 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
383
Evan Chengcaf778a2007-08-01 23:07:38 +0000384def CMPD : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000385 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Evan Chengcaf778a2007-08-01 23:07:38 +0000386def CMPLD : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000387 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Evan Chengcaf778a2007-08-01 23:07:38 +0000388def CMPDI : DForm_5_ext<11, (outs CRRC:$crD), (ins G8RC:$rA, s16imm:$imm),
Chris Lattner041e9d32006-06-26 23:53:10 +0000389 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
Evan Chengcaf778a2007-08-01 23:07:38 +0000390def CMPLDI : DForm_6_ext<10, (outs CRRC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner041e9d32006-06-26 23:53:10 +0000391 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000392
Evan Cheng64d80e32007-07-19 01:14:50 +0000393def SLD : XForm_6<31, 27, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000394 "sld $rA, $rS, $rB", IntRotateD,
Chris Lattneraf8ee842008-03-07 20:18:24 +0000395 [(set G8RC:$rA, (PPCshl G8RC:$rS, GPRC:$rB))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000396def SRD : XForm_6<31, 539, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000397 "srd $rA, $rS, $rB", IntRotateD,
Chris Lattneraf8ee842008-03-07 20:18:24 +0000398 [(set G8RC:$rA, (PPCsrl G8RC:$rS, GPRC:$rB))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000399def SRAD : XForm_6<31, 794, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000400 "srad $rA, $rS, $rB", IntRotateD,
Chris Lattneraf8ee842008-03-07 20:18:24 +0000401 [(set G8RC:$rA, (PPCsra G8RC:$rS, GPRC:$rB))]>, isPPC64;
Chris Lattner94c96cc2006-12-06 21:46:13 +0000402
Evan Cheng64d80e32007-07-19 01:14:50 +0000403def EXTSB8 : XForm_11<31, 954, (outs G8RC:$rA), (ins G8RC:$rS),
Chris Lattner94c96cc2006-12-06 21:46:13 +0000404 "extsb $rA, $rS", IntGeneral,
405 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i8))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000406def EXTSH8 : XForm_11<31, 922, (outs G8RC:$rA), (ins G8RC:$rS),
Chris Lattner94c96cc2006-12-06 21:46:13 +0000407 "extsh $rA, $rS", IntGeneral,
408 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i16))]>;
409
Evan Cheng64d80e32007-07-19 01:14:50 +0000410def EXTSW : XForm_11<31, 986, (outs G8RC:$rA), (ins G8RC:$rS),
Chris Lattner956f43c2006-06-16 20:22:01 +0000411 "extsw $rA, $rS", IntGeneral,
412 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
413/// EXTSW_32 - Just like EXTSW, but works on '32-bit' registers.
Evan Cheng64d80e32007-07-19 01:14:50 +0000414def EXTSW_32 : XForm_11<31, 986, (outs GPRC:$rA), (ins GPRC:$rS),
Chris Lattner956f43c2006-06-16 20:22:01 +0000415 "extsw $rA, $rS", IntGeneral,
416 [(set GPRC:$rA, (PPCextsw_32 GPRC:$rS))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000417def EXTSW_32_64 : XForm_11<31, 986, (outs G8RC:$rA), (ins GPRC:$rS),
Chris Lattner041e9d32006-06-26 23:53:10 +0000418 "extsw $rA, $rS", IntGeneral,
419 [(set G8RC:$rA, (sext GPRC:$rS))]>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000420
Evan Cheng64d80e32007-07-19 01:14:50 +0000421def SRADI : XSForm_1<31, 413, (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH),
Chris Lattnere4172be2006-06-27 20:07:26 +0000422 "sradi $rA, $rS, $SH", IntRotateD,
423 [(set G8RC:$rA, (sra G8RC:$rS, (i32 imm:$SH)))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000424def CNTLZD : XForm_11<31, 58, (outs G8RC:$rA), (ins G8RC:$rS),
Chris Lattnerb6ead972007-03-25 04:44:03 +0000425 "cntlzd $rA, $rS", IntGeneral,
426 [(set G8RC:$rA, (ctlz G8RC:$rS))]>;
427
Evan Cheng64d80e32007-07-19 01:14:50 +0000428def DIVD : XOForm_1<31, 489, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000429 "divd $rT, $rA, $rB", IntDivD,
430 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
431 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000432def DIVDU : XOForm_1<31, 457, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000433 "divdu $rT, $rA, $rB", IntDivD,
434 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
435 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000436def MULLD : XOForm_1<31, 233, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000437 "mulld $rT, $rA, $rB", IntMulHD,
438 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
439
Chris Lattner041e9d32006-06-26 23:53:10 +0000440
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000441let isCommutable = 1 in {
Chris Lattner956f43c2006-06-16 20:22:01 +0000442def RLDIMI : MDForm_1<30, 3,
Evan Cheng64d80e32007-07-19 01:14:50 +0000443 (outs G8RC:$rA), (ins G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000444 "rldimi $rA, $rS, $SH, $MB", IntRotateD,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000445 []>, isPPC64, RegConstraint<"$rSi = $rA">,
446 NoEncode<"$rSi">;
Chris Lattner956f43c2006-06-16 20:22:01 +0000447}
448
449// Rotate instructions.
Evan Cheng67c906d2007-09-04 20:20:29 +0000450def RLDCL : MDForm_1<30, 0,
451 (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB, u6imm:$MB),
452 "rldcl $rA, $rS, $rB, $MB", IntRotateD,
453 []>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000454def RLDICL : MDForm_1<30, 0,
Evan Cheng64d80e32007-07-19 01:14:50 +0000455 (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH, u6imm:$MB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000456 "rldicl $rA, $rS, $SH, $MB", IntRotateD,
457 []>, isPPC64;
458def RLDICR : MDForm_1<30, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +0000459 (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH, u6imm:$ME),
Chris Lattner956f43c2006-06-16 20:22:01 +0000460 "rldicr $rA, $rS, $SH, $ME", IntRotateD,
461 []>, isPPC64;
Chris Lattner041e9d32006-06-26 23:53:10 +0000462} // End FXU Operations.
Chris Lattner956f43c2006-06-16 20:22:01 +0000463
464
465//===----------------------------------------------------------------------===//
466// Load/Store instructions.
467//
468
469
Chris Lattner518f9c72006-07-14 04:42:02 +0000470// Sign extending loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000471let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000472def LHA8: DForm_1<42, (outs G8RC:$rD), (ins memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000473 "lha $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000474 [(set G8RC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000475 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000476def LWA : DSForm_1<58, 2, (outs G8RC:$rD), (ins memrix:$src),
Chris Lattner047854f2006-06-20 00:38:36 +0000477 "lwa $rD, $src", LdStLWA,
Evan Cheng466685d2006-10-09 20:57:25 +0000478 [(set G8RC:$rD, (sextloadi32 ixaddr:$src))]>, isPPC64,
Chris Lattner047854f2006-06-20 00:38:36 +0000479 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000480def LHAX8: XForm_1<31, 343, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000481 "lhax $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000482 [(set G8RC:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000483 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000484def LWAX : XForm_1<31, 341, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner956f43c2006-06-16 20:22:01 +0000485 "lwax $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000486 [(set G8RC:$rD, (sextloadi32 xaddr:$src))]>, isPPC64,
Chris Lattner956f43c2006-06-16 20:22:01 +0000487 PPC970_DGroup_Cracked;
Chris Lattner518f9c72006-07-14 04:42:02 +0000488
Chris Lattner94e509c2006-11-10 23:58:45 +0000489// Update forms.
Dan Gohman41474ba2008-12-03 02:30:17 +0000490let mayLoad = 1 in
Evan Chengcaf778a2007-08-01 23:07:38 +0000491def LHAU8 : DForm_1<43, (outs G8RC:$rD, ptr_rc:$ea_result), (ins symbolLo:$disp,
Chris Lattner94e509c2006-11-10 23:58:45 +0000492 ptr_rc:$rA),
493 "lhau $rD, $disp($rA)", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000494 []>, RegConstraint<"$rA = $ea_result">,
495 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000496// NO LWAU!
497
498}
499
Chris Lattner518f9c72006-07-14 04:42:02 +0000500// Zero extending loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000501let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000502def LBZ8 : DForm_1<34, (outs G8RC:$rD), (ins memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000503 "lbz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000504 [(set G8RC:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000505def LHZ8 : DForm_1<40, (outs G8RC:$rD), (ins memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000506 "lhz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000507 [(set G8RC:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000508def LWZ8 : DForm_1<32, (outs G8RC:$rD), (ins memri:$src),
Chris Lattner00659b12006-06-27 17:30:08 +0000509 "lwz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000510 [(set G8RC:$rD, (zextloadi32 iaddr:$src))]>, isPPC64;
Chris Lattner518f9c72006-07-14 04:42:02 +0000511
Evan Cheng64d80e32007-07-19 01:14:50 +0000512def LBZX8 : XForm_1<31, 87, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000513 "lbzx $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000514 [(set G8RC:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000515def LHZX8 : XForm_1<31, 279, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000516 "lhzx $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000517 [(set G8RC:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000518def LWZX8 : XForm_1<31, 23, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000519 "lwzx $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000520 [(set G8RC:$rD, (zextloadi32 xaddr:$src))]>;
Chris Lattner94e509c2006-11-10 23:58:45 +0000521
522
523// Update forms.
Dan Gohman41474ba2008-12-03 02:30:17 +0000524let mayLoad = 1 in {
Evan Chengcaf778a2007-08-01 23:07:38 +0000525def LBZU8 : DForm_1<35, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattner0851b4f2006-11-15 19:55:13 +0000526 "lbzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000527 []>, RegConstraint<"$addr.reg = $ea_result">,
528 NoEncode<"$ea_result">;
Evan Chengcaf778a2007-08-01 23:07:38 +0000529def LHZU8 : DForm_1<41, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattner0851b4f2006-11-15 19:55:13 +0000530 "lhzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000531 []>, RegConstraint<"$addr.reg = $ea_result">,
532 NoEncode<"$ea_result">;
Evan Chengcaf778a2007-08-01 23:07:38 +0000533def LWZU8 : DForm_1<33, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattner0851b4f2006-11-15 19:55:13 +0000534 "lwzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000535 []>, RegConstraint<"$addr.reg = $ea_result">,
536 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000537}
Dan Gohman41474ba2008-12-03 02:30:17 +0000538}
Chris Lattner518f9c72006-07-14 04:42:02 +0000539
540
541// Full 8-byte loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000542let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000543def LD : DSForm_1<58, 0, (outs G8RC:$rD), (ins memrix:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000544 "ld $rD, $src", LdStLD,
545 [(set G8RC:$rD, (load ixaddr:$src))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000546def LDX : XForm_1<31, 21, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000547 "ldx $rD, $src", LdStLD,
548 [(set G8RC:$rD, (load xaddr:$src))]>, isPPC64;
Chris Lattner94e509c2006-11-10 23:58:45 +0000549
Dan Gohman41474ba2008-12-03 02:30:17 +0000550let mayLoad = 1 in
Evan Chengcaf778a2007-08-01 23:07:38 +0000551def LDU : DSForm_1<58, 1, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memrix:$addr),
Chris Lattner0851b4f2006-11-15 19:55:13 +0000552 "ldu $rD, $addr", LdStLD,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000553 []>, RegConstraint<"$addr.reg = $ea_result">, isPPC64,
554 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000555
Chris Lattner956f43c2006-06-16 20:22:01 +0000556}
Chris Lattner518f9c72006-07-14 04:42:02 +0000557
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000558let PPC970_Unit = 2 in {
Chris Lattner518f9c72006-07-14 04:42:02 +0000559// Truncating stores.
Evan Cheng64d80e32007-07-19 01:14:50 +0000560def STB8 : DForm_1<38, (outs), (ins G8RC:$rS, memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000561 "stb $rS, $src", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000562 [(truncstorei8 G8RC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000563def STH8 : DForm_1<44, (outs), (ins G8RC:$rS, memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000564 "sth $rS, $src", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000565 [(truncstorei16 G8RC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000566def STW8 : DForm_1<36, (outs), (ins G8RC:$rS, memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000567 "stw $rS, $src", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000568 [(truncstorei32 G8RC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000569def STBX8 : XForm_8<31, 215, (outs), (ins G8RC:$rS, memrr:$dst),
Chris Lattner518f9c72006-07-14 04:42:02 +0000570 "stbx $rS, $dst", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000571 [(truncstorei8 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000572 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000573def STHX8 : XForm_8<31, 407, (outs), (ins G8RC:$rS, memrr:$dst),
Chris Lattner518f9c72006-07-14 04:42:02 +0000574 "sthx $rS, $dst", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000575 [(truncstorei16 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000576 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000577def STWX8 : XForm_8<31, 151, (outs), (ins G8RC:$rS, memrr:$dst),
Chris Lattner518f9c72006-07-14 04:42:02 +0000578 "stwx $rS, $dst", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000579 [(truncstorei32 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000580 PPC970_DGroup_Cracked;
Chris Lattner80df01d2006-11-16 00:57:19 +0000581// Normal 8-byte stores.
Evan Cheng64d80e32007-07-19 01:14:50 +0000582def STD : DSForm_1<62, 0, (outs), (ins G8RC:$rS, memrix:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000583 "std $rS, $dst", LdStSTD,
584 [(store G8RC:$rS, ixaddr:$dst)]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000585def STDX : XForm_8<31, 149, (outs), (ins G8RC:$rS, memrr:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000586 "stdx $rS, $dst", LdStSTD,
587 [(store G8RC:$rS, xaddr:$dst)]>, isPPC64,
588 PPC970_DGroup_Cracked;
589}
590
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000591let PPC970_Unit = 2 in {
Chris Lattner80df01d2006-11-16 00:57:19 +0000592
Evan Chengd5f181a2007-07-20 00:20:46 +0000593def STBU8 : DForm_1<38, (outs ptr_rc:$ea_res), (ins G8RC:$rS,
Chris Lattner80df01d2006-11-16 00:57:19 +0000594 symbolLo:$ptroff, ptr_rc:$ptrreg),
595 "stbu $rS, $ptroff($ptrreg)", LdStGeneral,
596 [(set ptr_rc:$ea_res,
597 (pre_truncsti8 G8RC:$rS, ptr_rc:$ptrreg,
598 iaddroff:$ptroff))]>,
599 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000600def STHU8 : DForm_1<45, (outs ptr_rc:$ea_res), (ins G8RC:$rS,
Chris Lattner80df01d2006-11-16 00:57:19 +0000601 symbolLo:$ptroff, ptr_rc:$ptrreg),
602 "sthu $rS, $ptroff($ptrreg)", LdStGeneral,
603 [(set ptr_rc:$ea_res,
604 (pre_truncsti16 G8RC:$rS, ptr_rc:$ptrreg,
605 iaddroff:$ptroff))]>,
606 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000607def STWU8 : DForm_1<37, (outs ptr_rc:$ea_res), (ins G8RC:$rS,
Chris Lattner80df01d2006-11-16 00:57:19 +0000608 symbolLo:$ptroff, ptr_rc:$ptrreg),
609 "stwu $rS, $ptroff($ptrreg)", LdStGeneral,
610 [(set ptr_rc:$ea_res, (pre_store G8RC:$rS, ptr_rc:$ptrreg,
611 iaddroff:$ptroff))]>,
612 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
613
614
Evan Chengd5f181a2007-07-20 00:20:46 +0000615def STDU : DSForm_1<62, 1, (outs ptr_rc:$ea_res), (ins G8RC:$rS,
Chris Lattner1b0a2d82006-11-16 21:45:30 +0000616 s16immX4:$ptroff, ptr_rc:$ptrreg),
Chris Lattner80df01d2006-11-16 00:57:19 +0000617 "stdu $rS, $ptroff($ptrreg)", LdStSTD,
618 [(set ptr_rc:$ea_res, (pre_store G8RC:$rS, ptr_rc:$ptrreg,
619 iaddroff:$ptroff))]>,
620 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">,
621 isPPC64;
622
Chris Lattner2e48a702008-01-06 08:36:04 +0000623let mayStore = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000624def STDUX : XForm_8<31, 181, (outs), (ins G8RC:$rS, memrr:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000625 "stdux $rS, $dst", LdStSTD,
626 []>, isPPC64;
Chris Lattner80df01d2006-11-16 00:57:19 +0000627
628// STD_32/STDX_32 - Just like STD/STDX, but uses a '32-bit' input register.
Evan Cheng64d80e32007-07-19 01:14:50 +0000629def STD_32 : DSForm_1<62, 0, (outs), (ins GPRC:$rT, memrix:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000630 "std $rT, $dst", LdStSTD,
631 [(PPCstd_32 GPRC:$rT, ixaddr:$dst)]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000632def STDX_32 : XForm_8<31, 149, (outs), (ins GPRC:$rT, memrr:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000633 "stdx $rT, $dst", LdStSTD,
634 [(PPCstd_32 GPRC:$rT, xaddr:$dst)]>, isPPC64,
635 PPC970_DGroup_Cracked;
Chris Lattner956f43c2006-06-16 20:22:01 +0000636}
637
638
639
640//===----------------------------------------------------------------------===//
641// Floating point instructions.
642//
643
644
Dale Johannesenb384ab92008-10-29 18:26:45 +0000645let PPC970_Unit = 3, Uses = [RM] in { // FPU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000646def FCFID : XForm_26<63, 846, (outs F8RC:$frD), (ins F8RC:$frB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000647 "fcfid $frD, $frB", FPGeneral,
648 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000649def FCTIDZ : XForm_26<63, 815, (outs F8RC:$frD), (ins F8RC:$frB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000650 "fctidz $frD, $frB", FPGeneral,
651 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
652}
653
654
655//===----------------------------------------------------------------------===//
656// Instruction Patterns
657//
Chris Lattner0ea70b22006-06-20 22:34:10 +0000658
Chris Lattner956f43c2006-06-16 20:22:01 +0000659// Extensions and truncates to/from 32-bit regs.
660def : Pat<(i64 (zext GPRC:$in)),
661 (RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>;
662def : Pat<(i64 (anyext GPRC:$in)),
663 (OR4To8 GPRC:$in, GPRC:$in)>;
664def : Pat<(i32 (trunc G8RC:$in)),
665 (OR8To4 G8RC:$in, G8RC:$in)>;
666
Chris Lattner518f9c72006-07-14 04:42:02 +0000667// Extending loads with i64 targets.
Evan Cheng466685d2006-10-09 20:57:25 +0000668def : Pat<(zextloadi1 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000669 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000670def : Pat<(zextloadi1 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000671 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000672def : Pat<(extloadi1 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000673 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000674def : Pat<(extloadi1 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000675 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000676def : Pat<(extloadi8 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000677 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000678def : Pat<(extloadi8 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000679 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000680def : Pat<(extloadi16 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000681 (LHZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000682def : Pat<(extloadi16 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000683 (LHZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000684def : Pat<(extloadi32 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000685 (LWZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000686def : Pat<(extloadi32 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000687 (LWZX8 xaddr:$src)>;
688
Chris Lattneraf8ee842008-03-07 20:18:24 +0000689// Standard shifts. These are represented separately from the real shifts above
690// so that we can distinguish between shifts that allow 6-bit and 7-bit shift
691// amounts.
692def : Pat<(sra G8RC:$rS, GPRC:$rB),
693 (SRAD G8RC:$rS, GPRC:$rB)>;
694def : Pat<(srl G8RC:$rS, GPRC:$rB),
695 (SRD G8RC:$rS, GPRC:$rB)>;
696def : Pat<(shl G8RC:$rS, GPRC:$rB),
697 (SLD G8RC:$rS, GPRC:$rB)>;
698
Chris Lattner956f43c2006-06-16 20:22:01 +0000699// SHL/SRL
Chris Lattner563ecfb2006-06-27 18:18:41 +0000700def : Pat<(shl G8RC:$in, (i32 imm:$imm)),
Chris Lattner956f43c2006-06-16 20:22:01 +0000701 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
Chris Lattner563ecfb2006-06-27 18:18:41 +0000702def : Pat<(srl G8RC:$in, (i32 imm:$imm)),
Chris Lattner956f43c2006-06-16 20:22:01 +0000703 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000704
Evan Cheng67c906d2007-09-04 20:20:29 +0000705// ROTL
706def : Pat<(rotl G8RC:$in, GPRC:$sh),
707 (RLDCL G8RC:$in, GPRC:$sh, 0)>;
708def : Pat<(rotl G8RC:$in, (i32 imm:$imm)),
709 (RLDICL G8RC:$in, imm:$imm, 0)>;
710
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000711// Hi and Lo for Darwin Global Addresses.
712def : Pat<(PPChi tglobaladdr:$in, 0), (LIS8 tglobaladdr:$in)>;
713def : Pat<(PPClo tglobaladdr:$in, 0), (LI8 tglobaladdr:$in)>;
714def : Pat<(PPChi tconstpool:$in , 0), (LIS8 tconstpool:$in)>;
715def : Pat<(PPClo tconstpool:$in , 0), (LI8 tconstpool:$in)>;
716def : Pat<(PPChi tjumptable:$in , 0), (LIS8 tjumptable:$in)>;
717def : Pat<(PPClo tjumptable:$in , 0), (LI8 tjumptable:$in)>;
718def : Pat<(add G8RC:$in, (PPChi tglobaladdr:$g, 0)),
719 (ADDIS8 G8RC:$in, tglobaladdr:$g)>;
720def : Pat<(add G8RC:$in, (PPChi tconstpool:$g, 0)),
721 (ADDIS8 G8RC:$in, tconstpool:$g)>;
722def : Pat<(add G8RC:$in, (PPChi tjumptable:$g, 0)),
723 (ADDIS8 G8RC:$in, tjumptable:$g)>;