blob: 43e43dd35bfeb1550c70ffdd66a195015f62cbb6 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.h - ARM DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef ARMISELLOWERING_H
16#define ARMISELLOWERING_H
17
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +000018#include "ARMSubtarget.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "llvm/Target/TargetLowering.h"
Evan Cheng31446872010-07-23 22:39:59 +000020#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000021#include "llvm/CodeGen/FastISel.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "llvm/CodeGen/SelectionDAG.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000023#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000024#include <vector>
25
26namespace llvm {
27 class ARMConstantPoolValue;
Evan Chenga8e29892007-01-19 07:51:42 +000028
29 namespace ARMISD {
30 // ARM Specific DAG Nodes
31 enum NodeType {
Jim Grosbach6aa71972009-05-13 22:32:43 +000032 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohman0ba2bcf2008-09-23 18:42:32 +000033 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Evan Chenga8e29892007-01-19 07:51:42 +000034
35 Wrapper, // Wrapper - A wrapper node for TargetConstantPool,
36 // TargetExternalSymbol, and TargetGlobalAddress.
Evan Cheng53519f02011-01-21 18:55:51 +000037 WrapperDYN, // WrapperDYN - A wrapper node for TargetGlobalAddress in
38 // DYN mode.
Evan Cheng5de5d4b2011-01-17 08:03:18 +000039 WrapperPIC, // WrapperPIC - A wrapper node for TargetGlobalAddress in
40 // PIC mode.
Evan Chenga8e29892007-01-19 07:51:42 +000041 WrapperJT, // WrapperJT - A wrapper node for TargetJumpTable
Jim Grosbach6aa71972009-05-13 22:32:43 +000042
Evan Chenga8e29892007-01-19 07:51:42 +000043 CALL, // Function call.
Evan Cheng277f0742007-06-19 21:05:09 +000044 CALL_PRED, // Function call that's predicable.
Evan Chenga8e29892007-01-19 07:51:42 +000045 CALL_NOLINK, // Function call with branch not branch-and-link.
46 tCALL, // Thumb function call.
47 BRCOND, // Conditional branch.
48 BR_JT, // Jumptable branch.
Evan Cheng5657c012009-07-29 02:18:14 +000049 BR2_JT, // Jumptable branch (2 level - jumptable entry is a jump).
Evan Chenga8e29892007-01-19 07:51:42 +000050 RET_FLAG, // Return with a flag operand.
51
52 PIC_ADD, // Add with a PC operand and a PIC label.
53
54 CMP, // ARM compare instructions.
David Goodwinc0309b42009-06-29 15:33:01 +000055 CMPZ, // ARM compare that sets only Z flag.
Evan Chenga8e29892007-01-19 07:51:42 +000056 CMPFP, // ARM VFP compare instruction, sets FPSCR.
57 CMPFPw0, // ARM VFP compare against zero instruction, sets FPSCR.
58 FMSTAT, // ARM fmstat instruction.
59 CMOV, // ARM conditional move instructions.
Jim Grosbach6aa71972009-05-13 22:32:43 +000060
Evan Cheng218977b2010-07-13 19:27:42 +000061 BCC_i64,
62
Jim Grosbach3482c802010-01-18 19:58:49 +000063 RBIT, // ARM bitreverse instruction
64
Bob Wilson76a312b2010-03-19 22:51:32 +000065 FTOSI, // FP to sint within a FP register.
66 FTOUI, // FP to uint within a FP register.
67 SITOF, // sint to FP within a FP register.
68 UITOF, // uint to FP within a FP register.
69
Evan Chenga8e29892007-01-19 07:51:42 +000070 SRL_FLAG, // V,Flag = srl_flag X -> srl X, 1 + save carry out.
71 SRA_FLAG, // V,Flag = sra_flag X -> sra X, 1 + save carry out.
72 RRX, // V = RRX X, Flag -> srl X, 1 + shift in carry flag.
Jim Grosbach6aa71972009-05-13 22:32:43 +000073
Evan Cheng342e3162011-08-30 01:34:54 +000074 ADDC, // Add with carry
75 ADDE, // Add using carry
76 SUBC, // Sub with carry
77 SUBE, // Sub using carry
78
Jim Grosbache5165492009-11-09 00:11:35 +000079 VMOVRRD, // double to two gprs.
80 VMOVDRR, // Two gprs to double.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000081
Jim Grosbache4ad3872010-10-19 23:27:08 +000082 EH_SJLJ_SETJMP, // SjLj exception handling setjmp.
83 EH_SJLJ_LONGJMP, // SjLj exception handling longjmp.
84 EH_SJLJ_DISPATCHSETUP, // SjLj exception handling dispatch setup.
Jim Grosbach0e0da732009-05-12 23:59:14 +000085
Dale Johannesen51e28e62010-06-03 21:09:53 +000086 TC_RETURN, // Tail call return pseudo.
87
Bob Wilson5bafff32009-06-22 23:27:02 +000088 THREAD_POINTER,
89
Evan Cheng86198642009-08-07 00:34:42 +000090 DYN_ALLOC, // Dynamic allocation on the stack.
91
Bob Wilsonf74a4292010-10-30 00:54:37 +000092 MEMBARRIER, // Memory barrier (DMB)
93 MEMBARRIER_MCR, // Memory barrier (MCR)
Evan Chengdfed19f2010-11-03 06:34:55 +000094
95 PRELOAD, // Preload
Andrew Trick5adfba22011-04-23 03:24:11 +000096
Bob Wilson5bafff32009-06-22 23:27:02 +000097 VCEQ, // Vector compare equal.
Owen Andersonc24cb352010-11-08 23:21:22 +000098 VCEQZ, // Vector compare equal to zero.
Bob Wilson5bafff32009-06-22 23:27:02 +000099 VCGE, // Vector compare greater than or equal.
Owen Andersonc24cb352010-11-08 23:21:22 +0000100 VCGEZ, // Vector compare greater than or equal to zero.
101 VCLEZ, // Vector compare less than or equal to zero.
Bob Wilson5bafff32009-06-22 23:27:02 +0000102 VCGEU, // Vector compare unsigned greater than or equal.
103 VCGT, // Vector compare greater than.
Owen Andersonc24cb352010-11-08 23:21:22 +0000104 VCGTZ, // Vector compare greater than zero.
105 VCLTZ, // Vector compare less than zero.
Bob Wilson5bafff32009-06-22 23:27:02 +0000106 VCGTU, // Vector compare unsigned greater than.
107 VTST, // Vector test bits.
108
109 // Vector shift by immediate:
110 VSHL, // ...left
111 VSHRs, // ...right (signed)
112 VSHRu, // ...right (unsigned)
113 VSHLLs, // ...left long (signed)
114 VSHLLu, // ...left long (unsigned)
115 VSHLLi, // ...left long (with maximum shift count)
116 VSHRN, // ...right narrow
117
118 // Vector rounding shift by immediate:
119 VRSHRs, // ...right (signed)
120 VRSHRu, // ...right (unsigned)
121 VRSHRN, // ...right narrow
122
123 // Vector saturating shift by immediate:
124 VQSHLs, // ...left (signed)
125 VQSHLu, // ...left (unsigned)
126 VQSHLsu, // ...left (signed to unsigned)
127 VQSHRNs, // ...right narrow (signed)
128 VQSHRNu, // ...right narrow (unsigned)
129 VQSHRNsu, // ...right narrow (signed to unsigned)
130
131 // Vector saturating rounding shift by immediate:
132 VQRSHRNs, // ...right narrow (signed)
133 VQRSHRNu, // ...right narrow (unsigned)
134 VQRSHRNsu, // ...right narrow (signed to unsigned)
135
136 // Vector shift and insert:
137 VSLI, // ...left
138 VSRI, // ...right
139
140 // Vector get lane (VMOV scalar to ARM core register)
141 // (These are used for 8- and 16-bit element types only.)
142 VGETLANEu, // zero-extend vector extract element
143 VGETLANEs, // sign-extend vector extract element
144
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000145 // Vector move immediate and move negated immediate:
Bob Wilsoncba270d2010-07-13 21:16:48 +0000146 VMOVIMM,
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000147 VMVNIMM,
148
149 // Vector duplicate:
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000150 VDUP,
Bob Wilson0ce37102009-08-14 05:08:32 +0000151 VDUPLANE,
Bob Wilsona599bff2009-08-04 00:36:16 +0000152
Bob Wilsond8e17572009-08-12 22:31:50 +0000153 // Vector shuffles:
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000154 VEXT, // extract
Bob Wilsond8e17572009-08-12 22:31:50 +0000155 VREV64, // reverse elements within 64-bit doublewords
156 VREV32, // reverse elements within 32-bit words
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +0000157 VREV16, // reverse elements within 16-bit halfwords
Bob Wilsonc692cb72009-08-21 20:54:19 +0000158 VZIP, // zip (interleave)
159 VUZP, // unzip (deinterleave)
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000160 VTRN, // transpose
Bill Wendling69a05a72011-03-14 23:02:38 +0000161 VTBL1, // 1-register shuffle with mask
162 VTBL2, // 2-register shuffle with mask
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000163
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000164 // Vector multiply long:
165 VMULLs, // ...signed
166 VMULLu, // ...unsigned
167
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000168 // Operands of the standard BUILD_VECTOR node are not legalized, which
169 // is fine if BUILD_VECTORs are always lowered to shuffles or other
170 // operations, but for ARM some BUILD_VECTORs are legal as-is and their
171 // operands need to be legalized. Define an ARM-specific version of
172 // BUILD_VECTOR for this purpose.
173 BUILD_VECTOR,
174
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000175 // Floating-point max and min:
176 FMAX,
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000177 FMIN,
178
179 // Bit-field insert
Owen Andersond9668172010-11-03 22:44:51 +0000180 BFI,
Andrew Trick5adfba22011-04-23 03:24:11 +0000181
Owen Andersond9668172010-11-03 22:44:51 +0000182 // Vector OR with immediate
Owen Anderson080c0922010-11-05 19:27:46 +0000183 VORRIMM,
184 // Vector AND with NOT of immediate
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000185 VBICIMM,
186
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000187 // Vector bitwise select
188 VBSL,
189
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000190 // Vector load N-element structure to all lanes:
191 VLD2DUP = ISD::FIRST_TARGET_MEMORY_OPCODE,
192 VLD3DUP,
Bob Wilson1c3ef902011-02-07 17:43:21 +0000193 VLD4DUP,
194
195 // NEON loads with post-increment base updates:
196 VLD1_UPD,
197 VLD2_UPD,
198 VLD3_UPD,
199 VLD4_UPD,
200 VLD2LN_UPD,
201 VLD3LN_UPD,
202 VLD4LN_UPD,
203 VLD2DUP_UPD,
204 VLD3DUP_UPD,
205 VLD4DUP_UPD,
206
207 // NEON stores with post-increment base updates:
208 VST1_UPD,
209 VST2_UPD,
210 VST3_UPD,
211 VST4_UPD,
212 VST2LN_UPD,
213 VST3LN_UPD,
Eli Friedman2bdffe42011-08-31 00:31:29 +0000214 VST4LN_UPD,
215
216 // 64-bit atomic ops (value split into two registers)
217 ATOMADD64_DAG,
218 ATOMSUB64_DAG,
219 ATOMOR64_DAG,
220 ATOMXOR64_DAG,
221 ATOMAND64_DAG,
222 ATOMNAND64_DAG,
223 ATOMSWAP64_DAG,
224 ATOMCMPXCHG64_DAG
Evan Chenga8e29892007-01-19 07:51:42 +0000225 };
226 }
227
Bob Wilson5bafff32009-06-22 23:27:02 +0000228 /// Define some predicates that are used for node matching.
229 namespace ARM {
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000230 bool isBitFieldInvertedMask(unsigned v);
Bob Wilson5bafff32009-06-22 23:27:02 +0000231 }
232
Bob Wilson261f2a22009-05-20 16:30:25 +0000233 //===--------------------------------------------------------------------===//
Dale Johannesen80dae192007-03-20 00:30:56 +0000234 // ARMTargetLowering - ARM Implementation of the TargetLowering interface
Jim Grosbach6aa71972009-05-13 22:32:43 +0000235
Evan Chenga8e29892007-01-19 07:51:42 +0000236 class ARMTargetLowering : public TargetLowering {
Evan Chenga8e29892007-01-19 07:51:42 +0000237 public:
Dan Gohman61e729e2007-08-02 21:21:54 +0000238 explicit ARMTargetLowering(TargetMachine &TM);
Evan Chenga8e29892007-01-19 07:51:42 +0000239
Jim Grosbache1102ca2010-07-19 17:20:38 +0000240 virtual unsigned getJumpTableEncoding(void) const;
241
Dan Gohmand858e902010-04-17 15:26:15 +0000242 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Duncan Sands1607f052008-12-01 11:39:25 +0000243
244 /// ReplaceNodeResults - Replace the results of node with an illegal result
245 /// type with new values built out of custom code.
246 ///
247 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +0000248 SelectionDAG &DAG) const;
Duncan Sands1607f052008-12-01 11:39:25 +0000249
Evan Chenga8e29892007-01-19 07:51:42 +0000250 virtual const char *getTargetNodeName(unsigned Opcode) const;
251
Duncan Sands28b77e92011-09-06 19:07:46 +0000252 /// getSetCCResultType - Return the value type to use for ISD::SETCC.
253 virtual EVT getSetCCResultType(EVT VT) const;
254
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000255 virtual MachineBasicBlock *
256 EmitInstrWithCustomInserter(MachineInstr *MI,
257 MachineBasicBlock *MBB) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000258
Evan Cheng37fefc22011-08-30 19:09:48 +0000259 virtual void
260 AdjustInstrPostInstrSelection(MachineInstr *MI, SDNode *Node) const;
261
Evan Chenge721f5c2011-07-13 00:42:17 +0000262 SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG) const;
Evan Cheng31959b12011-02-02 01:06:55 +0000263 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
264
265 bool isDesirableToTransformToIntegerOp(unsigned Opc, EVT VT) const;
266
Bill Wendlingaf566342009-08-15 21:21:19 +0000267 /// allowsUnalignedMemoryAccesses - Returns true if the target allows
268 /// unaligned memory accesses. of the specified type.
Bill Wendlingaf566342009-08-15 21:21:19 +0000269 virtual bool allowsUnalignedMemoryAccesses(EVT VT) const;
270
Lang Hames1a1d1fc2011-11-02 22:52:45 +0000271 virtual EVT getOptimalMemOpType(uint64_t Size,
272 unsigned DstAlign, unsigned SrcAlign,
273 bool NonScalarIntSafe,
274 bool MemcpyStrSrc,
275 MachineFunction &MF) const;
276
Chris Lattnerc9addb72007-03-30 23:15:24 +0000277 /// isLegalAddressingMode - Return true if the addressing mode represented
278 /// by AM is legal for this target, for a load/store of the specified type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000279 virtual bool isLegalAddressingMode(const AddrMode &AM, Type *Ty)const;
Evan Chenge6c835f2009-08-14 20:09:37 +0000280 bool isLegalT2ScaledAddressingMode(const AddrMode &AM, EVT VT) const;
Jim Grosbach6aa71972009-05-13 22:32:43 +0000281
Evan Cheng77e47512009-11-11 19:05:52 +0000282 /// isLegalICmpImmediate - Return true if the specified immediate is legal
Jim Grosbach18f30e62010-06-02 21:53:11 +0000283 /// icmp immediate, that is the target has icmp instructions which can
284 /// compare a register against the immediate without having to materialize
285 /// the immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +0000286 virtual bool isLegalICmpImmediate(int64_t Imm) const;
Evan Cheng77e47512009-11-11 19:05:52 +0000287
Dan Gohmancca82142011-05-03 00:46:49 +0000288 /// isLegalAddImmediate - Return true if the specified immediate is legal
289 /// add immediate, that is the target has add instructions which can
290 /// add a register and the immediate without having to materialize
291 /// the immediate into a register.
292 virtual bool isLegalAddImmediate(int64_t Imm) const;
293
Evan Chenga8e29892007-01-19 07:51:42 +0000294 /// getPreIndexedAddressParts - returns true by value, base pointer and
295 /// offset pointer and addressing mode by reference if the node's address
296 /// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +0000297 virtual bool getPreIndexedAddressParts(SDNode *N, SDValue &Base,
298 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +0000299 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +0000300 SelectionDAG &DAG) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000301
302 /// getPostIndexedAddressParts - returns true by value, base pointer and
303 /// offset pointer and addressing mode by reference if this node can be
304 /// combined with a load / store to form a post-indexed load / store.
305 virtual bool getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +0000306 SDValue &Base, SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +0000307 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +0000308 SelectionDAG &DAG) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000309
Dan Gohman475871a2008-07-27 21:46:04 +0000310 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +0000311 const APInt &Mask,
Jim Grosbach6aa71972009-05-13 22:32:43 +0000312 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +0000313 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +0000314 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +0000315 unsigned Depth) const;
Bill Wendlingaf566342009-08-15 21:21:19 +0000316
317
Evan Cheng55d42002011-01-08 01:24:27 +0000318 virtual bool ExpandInlineAsm(CallInst *CI) const;
319
Chris Lattner4234f572007-03-25 02:14:49 +0000320 ConstraintType getConstraintType(const std::string &Constraint) const;
John Thompson44ab89e2010-10-29 17:29:13 +0000321
322 /// Examine constraint string and operand type and determine a weight value.
323 /// The operand object must already have been set up with the operand type.
324 ConstraintWeight getSingleConstraintMatchWeight(
325 AsmOperandInfo &info, const char *constraint) const;
326
Jim Grosbach6aa71972009-05-13 22:32:43 +0000327 std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +0000328 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +0000329 EVT VT) const;
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +0000330
Bob Wilsonbf6396b2009-04-01 17:58:54 +0000331 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
332 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
333 /// true it means one of the asm constraint of the inline asm instruction
334 /// being processed is 'm'.
335 virtual void LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +0000336 std::string &Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +0000337 std::vector<SDValue> &Ops,
338 SelectionDAG &DAG) const;
Jim Grosbach6aa71972009-05-13 22:32:43 +0000339
Dan Gohman419e4f92010-05-11 16:21:03 +0000340 const ARMSubtarget* getSubtarget() const {
Dan Gohman707e0182008-04-12 04:36:06 +0000341 return Subtarget;
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +0000342 }
343
Evan Cheng06b666c2010-05-15 02:18:07 +0000344 /// getRegClassFor - Return the register class that should be used for the
345 /// specified value type.
346 virtual TargetRegisterClass *getRegClassFor(EVT VT) const;
347
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000348 /// getMaximalGlobalOffset - Returns the maximal possible offset which can
349 /// be used for loads / stores from the global.
350 virtual unsigned getMaximalGlobalOffset() const;
351
Eric Christopherab695882010-07-21 22:26:11 +0000352 /// createFastISel - This method returns a target specific FastISel object,
353 /// or null if the target does not support "fast" ISel.
354 virtual FastISel *createFastISel(FunctionLoweringInfo &funcInfo) const;
355
Evan Cheng1cc39842010-05-20 23:26:43 +0000356 Sched::Preference getSchedulingPreference(SDNode *N) const;
357
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +0000358 bool isShuffleMaskLegal(const SmallVectorImpl<int> &M, EVT VT) const;
Anton Korobeynikov48e19352009-09-23 19:04:09 +0000359 bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const;
Evan Cheng39382422009-10-28 01:44:26 +0000360
361 /// isFPImmLegal - Returns true if the target can instruction select the
362 /// specified FP immediate natively. If false, the legalizer will
363 /// materialize the FP immediate as a load from a constant pool.
364 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
365
Bob Wilson65ffec42010-09-21 17:56:22 +0000366 virtual bool getTgtMemIntrinsic(IntrinsicInfo &Info,
367 const CallInst &I,
368 unsigned Intrinsic) const;
Evan Chengd70f57b2010-07-19 22:15:08 +0000369 protected:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000370 std::pair<const TargetRegisterClass*, uint8_t>
371 findRepresentativeClass(EVT VT) const;
Evan Chengd70f57b2010-07-19 22:15:08 +0000372
Evan Chenga8e29892007-01-19 07:51:42 +0000373 private:
374 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
375 /// make the right decision when generating code for different targets.
376 const ARMSubtarget *Subtarget;
377
Evan Cheng31446872010-07-23 22:39:59 +0000378 const TargetRegisterInfo *RegInfo;
379
Evan Cheng3ef1c872010-09-10 01:29:16 +0000380 const InstrItineraryData *Itins;
381
Bob Wilsond2559bf2009-07-13 18:11:36 +0000382 /// ARMPCLabelIndex - Keep track of the number of ARM PC labels created.
Evan Chenga8e29892007-01-19 07:51:42 +0000383 ///
384 unsigned ARMPCLabelIndex;
385
Owen Andersone50ed302009-08-10 22:56:29 +0000386 void addTypeForNEON(EVT VT, EVT PromotedLdStVT, EVT PromotedBitwiseVT);
387 void addDRTypeForNEON(EVT VT);
388 void addQRTypeForNEON(EVT VT);
Bob Wilson5bafff32009-06-22 23:27:02 +0000389
390 typedef SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPassVector;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000391 void PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000392 SDValue Chain, SDValue &Arg,
393 RegsToPassVector &RegsToPass,
394 CCValAssign &VA, CCValAssign &NextVA,
395 SDValue &StackPtr,
396 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +0000397 ISD::ArgFlagsTy Flags) const;
Bob Wilson5bafff32009-06-22 23:27:02 +0000398 SDValue GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
Dan Gohmand858e902010-04-17 15:26:15 +0000399 SDValue &Root, SelectionDAG &DAG,
400 DebugLoc dl) const;
Bob Wilson5bafff32009-06-22 23:27:02 +0000401
Jim Grosbach18f30e62010-06-02 21:53:11 +0000402 CCAssignFn *CCAssignFnForNode(CallingConv::ID CC, bool Return,
403 bool isVarArg) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000404 SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
405 DebugLoc dl, SelectionDAG &DAG,
406 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +0000407 ISD::ArgFlagsTy Flags) const;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000408 SDValue LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000409 SDValue LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const;
Jim Grosbache4ad3872010-10-19 23:27:08 +0000410 SDValue LowerEH_SJLJ_DISPATCHSETUP(SDValue Op, SelectionDAG &DAG) const;
Jim Grosbacha87ded22010-02-08 23:22:00 +0000411 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000412 const ARMSubtarget *Subtarget) const;
413 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
414 SDValue LowerGlobalAddressDarwin(SDValue Op, SelectionDAG &DAG) const;
415 SDValue LowerGlobalAddressELF(SDValue Op, SelectionDAG &DAG) const;
416 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman475871a2008-07-27 21:46:04 +0000417 SDValue LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +0000418 SelectionDAG &DAG) const;
Dan Gohman475871a2008-07-27 21:46:04 +0000419 SDValue LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +0000420 SelectionDAG &DAG) const;
421 SDValue LowerGLOBAL_OFFSET_TABLE(SDValue Op, SelectionDAG &DAG) const;
422 SDValue LowerBR_JT(SDValue Op, SelectionDAG &DAG) const;
Bill Wendlingde2b1512010-08-11 08:43:16 +0000423 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000424 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
425 SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG) const;
Evan Cheng515fe3a2010-07-08 02:08:50 +0000426 SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const;
Evan Cheng2457f2c2010-05-22 01:47:14 +0000427 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000428 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000429 SDValue LowerShiftRightParts(SDValue Op, SelectionDAG &DAG) const;
430 SDValue LowerShiftLeftParts(SDValue Op, SelectionDAG &DAG) const;
Nate Begemand1fb5832010-08-03 21:31:55 +0000431 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
Andrew Trick5adfba22011-04-23 03:24:11 +0000432 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
Bob Wilson11a1dff2011-01-07 21:37:30 +0000433 const ARMSubtarget *ST) const;
434
435 SDValue ReconstructShuffle(SDValue Op, SelectionDAG &DAG) const;
Rafael Espindola7b73a5d2007-10-19 14:35:17 +0000436
Dan Gohman98ca4f22009-08-05 01:29:28 +0000437 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000438 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000439 const SmallVectorImpl<ISD::InputArg> &Ins,
440 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000441 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000442
443 virtual SDValue
444 LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000445 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000446 const SmallVectorImpl<ISD::InputArg> &Ins,
447 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000448 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000449
Stuart Hastingsc7315872011-04-20 16:47:52 +0000450 void VarArgStyleRegisters(CCState &CCInfo, SelectionDAG &DAG,
451 DebugLoc dl, SDValue &Chain, unsigned ArgOffset)
452 const;
453
454 void computeRegArea(CCState &CCInfo, MachineFunction &MF,
455 unsigned &VARegSize, unsigned &VARegSaveSize) const;
456
Dan Gohman98ca4f22009-08-05 01:29:28 +0000457 virtual SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000458 LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000459 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000460 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000461 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000462 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000463 const SmallVectorImpl<ISD::InputArg> &Ins,
464 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000465 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000466
Stuart Hastingsf222e592011-02-28 17:17:53 +0000467 /// HandleByVal - Target-specific cleanup for ByVal support.
Stuart Hastingsc7315872011-04-20 16:47:52 +0000468 virtual void HandleByVal(CCState *, unsigned &) const;
Stuart Hastingsf222e592011-02-28 17:17:53 +0000469
Dale Johannesen51e28e62010-06-03 21:09:53 +0000470 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
471 /// for tail call optimization. Targets which want to do tail call
472 /// optimization should implement this function.
473 bool IsEligibleForTailCallOptimization(SDValue Callee,
474 CallingConv::ID CalleeCC,
475 bool isVarArg,
476 bool isCalleeStructRet,
477 bool isCallerStructRet,
478 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000479 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000480 const SmallVectorImpl<ISD::InputArg> &Ins,
481 SelectionDAG& DAG) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000482 virtual SDValue
483 LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000484 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000485 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000486 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +0000487 DebugLoc dl, SelectionDAG &DAG) const;
Evan Cheng06b53c02009-11-12 07:13:11 +0000488
Evan Cheng3d2125c2010-11-30 23:55:39 +0000489 virtual bool isUsedByReturnOnly(SDNode *N) const;
490
Evan Cheng485fafc2011-03-21 01:19:09 +0000491 virtual bool mayBeEmittedAsTailCall(CallInst *CI) const;
492
Evan Cheng06b53c02009-11-12 07:13:11 +0000493 SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +0000494 SDValue &ARMcc, SelectionDAG &DAG, DebugLoc dl) const;
495 SDValue getVFPCmp(SDValue LHS, SDValue RHS,
496 SelectionDAG &DAG, DebugLoc dl) const;
Bob Wilson79f56c92011-03-08 01:17:20 +0000497 SDValue duplicateCmp(SDValue Cmp, SelectionDAG &DAG) const;
Evan Cheng218977b2010-07-13 19:27:42 +0000498
499 SDValue OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000500
Jim Grosbache801dc42009-12-12 01:40:06 +0000501 MachineBasicBlock *EmitAtomicCmpSwap(MachineInstr *MI,
502 MachineBasicBlock *BB,
503 unsigned Size) const;
504 MachineBasicBlock *EmitAtomicBinary(MachineInstr *MI,
505 MachineBasicBlock *BB,
506 unsigned Size,
507 unsigned BinOpcode) const;
Eli Friedman2bdffe42011-08-31 00:31:29 +0000508 MachineBasicBlock *EmitAtomicBinary64(MachineInstr *MI,
509 MachineBasicBlock *BB,
510 unsigned Op1,
511 unsigned Op2,
Eli Friedman4d3f3292011-08-31 17:52:22 +0000512 bool NeedsCarry = false,
513 bool IsCmpxchg = false) const;
Jim Grosbachf7da8822011-04-26 19:44:18 +0000514 MachineBasicBlock * EmitAtomicBinaryMinMax(MachineInstr *MI,
515 MachineBasicBlock *BB,
516 unsigned Size,
517 bool signExtend,
518 ARMCC::CondCodes Cond) const;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000519
Bill Wendlingf1083d42011-10-07 22:08:37 +0000520 void EmitBasePointerRecalculation(MachineInstr *MI, MachineBasicBlock *MBB,
521 MachineBasicBlock *DispatchBB) const;
522
Bill Wendlinge29fa1d2011-10-06 22:18:16 +0000523 void SetupEntryBlockForSjLj(MachineInstr *MI,
524 MachineBasicBlock *MBB,
525 MachineBasicBlock *DispatchBB, int FI) const;
526
Bill Wendlingf7e4aef2011-10-03 21:25:38 +0000527 MachineBasicBlock *EmitSjLjDispatchBlock(MachineInstr *MI,
528 MachineBasicBlock *MBB) const;
529
Andrew Trick1c3af772011-04-23 03:55:32 +0000530 bool RemapAddSubWithFlags(MachineInstr *MI, MachineBasicBlock *BB) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000531 };
Andrew Trick5adfba22011-04-23 03:24:11 +0000532
Owen Anderson36fa3ea2010-11-05 21:57:54 +0000533 enum NEONModImmType {
534 VMOVModImm,
535 VMVNModImm,
536 OtherModImm
537 };
Andrew Trick5adfba22011-04-23 03:24:11 +0000538
539
Eric Christopherab695882010-07-21 22:26:11 +0000540 namespace ARM {
541 FastISel *createFastISel(FunctionLoweringInfo &funcInfo);
542 }
Evan Chenga8e29892007-01-19 07:51:42 +0000543}
544
545#endif // ARMISELLOWERING_H