blob: 29066b504473f6754e73de2a045f7581a77cd4a8 [file] [log] [blame]
Chris Lattner2de8d2b2008-01-10 05:50:42 +00001//====- X86Instr64bit.td - Describe X86-64 Instructions ----*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86-64 instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16//===----------------------------------------------------------------------===//
Chris Lattner2de8d2b2008-01-10 05:50:42 +000017// Operand Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000018//
19
20// 64-bits but only 32 bits are significant.
21def i64i32imm : Operand<i64>;
22// 64-bits but only 8 bits are significant.
23def i64i8imm : Operand<i64>;
24
25def lea64mem : Operand<i64> {
26 let PrintMethod = "printi64mem";
27 let MIOperandInfo = (ops GR64, i8imm, GR64, i32imm);
28}
29
30def lea64_32mem : Operand<i32> {
31 let PrintMethod = "printlea64_32mem";
32 let MIOperandInfo = (ops GR32, i8imm, GR32, i32imm);
33}
34
35//===----------------------------------------------------------------------===//
Chris Lattner2de8d2b2008-01-10 05:50:42 +000036// Complex Pattern Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000037//
38def lea64addr : ComplexPattern<i64, 4, "SelectLEAAddr",
39 [add, mul, shl, or, frameindex, X86Wrapper],
40 []>;
41
42//===----------------------------------------------------------------------===//
Chris Lattner2de8d2b2008-01-10 05:50:42 +000043// Pattern fragments.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044//
45
46def i64immSExt32 : PatLeaf<(i64 imm), [{
47 // i64immSExt32 predicate - True if the 64-bit immediate fits in a 32-bit
48 // sign extended field.
49 return (int64_t)N->getValue() == (int32_t)N->getValue();
50}]>;
51
52def i64immZExt32 : PatLeaf<(i64 imm), [{
53 // i64immZExt32 predicate - True if the 64-bit immediate fits in a 32-bit
54 // unsignedsign extended field.
55 return (uint64_t)N->getValue() == (uint32_t)N->getValue();
56}]>;
57
58def i64immSExt8 : PatLeaf<(i64 imm), [{
59 // i64immSExt8 predicate - True if the 64-bit immediate fits in a 8-bit
60 // sign extended field.
61 return (int64_t)N->getValue() == (int8_t)N->getValue();
62}]>;
63
Chris Lattner20be7d72008-02-27 05:47:54 +000064def i64immFFFFFFFF : PatLeaf<(i64 imm), [{
65 // i64immFFFFFFFF - True if this is a specific constant we can't write in
66 // tblgen files.
67 return N->getValue() == 0x00000000FFFFFFFFULL;
68}]>;
69
70
Dan Gohmanf17a25c2007-07-18 16:29:46 +000071def sextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (sextloadi8 node:$ptr))>;
72def sextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (sextloadi16 node:$ptr))>;
73def sextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (sextloadi32 node:$ptr))>;
74
75def zextloadi64i1 : PatFrag<(ops node:$ptr), (i64 (zextloadi1 node:$ptr))>;
76def zextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (zextloadi8 node:$ptr))>;
77def zextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (zextloadi16 node:$ptr))>;
78def zextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (zextloadi32 node:$ptr))>;
79
80def extloadi64i1 : PatFrag<(ops node:$ptr), (i64 (extloadi1 node:$ptr))>;
81def extloadi64i8 : PatFrag<(ops node:$ptr), (i64 (extloadi8 node:$ptr))>;
82def extloadi64i16 : PatFrag<(ops node:$ptr), (i64 (extloadi16 node:$ptr))>;
83def extloadi64i32 : PatFrag<(ops node:$ptr), (i64 (extloadi32 node:$ptr))>;
84
85//===----------------------------------------------------------------------===//
86// Instruction list...
87//
88
Dan Gohmanf17a25c2007-07-18 16:29:46 +000089//===----------------------------------------------------------------------===//
90// Call Instructions...
91//
Evan Cheng37e7c752007-07-21 00:34:19 +000092let isCall = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +000093 // All calls clobber the non-callee saved registers...
94 let Defs = [RAX, RCX, RDX, RSI, RDI, R8, R9, R10, R11,
Evan Cheng931a8f42008-01-29 19:34:22 +000095 FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000096 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
97 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
Evan Cheng6e8b8bd2007-09-27 19:01:55 +000098 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +000099 def CALL64pcrel32 : I<0xE8, RawFrm, (outs), (ins i64imm:$dst, variable_ops),
Dan Gohman91888f02007-07-31 20:11:57 +0000100 "call\t${dst:call}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000101 def CALL64r : I<0xFF, MRM2r, (outs), (ins GR64:$dst, variable_ops),
Dan Gohman91888f02007-07-31 20:11:57 +0000102 "call\t{*}$dst", [(X86call GR64:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000103 def CALL64m : I<0xFF, MRM2m, (outs), (ins i64mem:$dst, variable_ops),
Dan Gohmanea4faba2008-05-29 21:50:34 +0000104 "call\t{*}$dst", [(X86call (loadi64 addr:$dst))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000105 }
106
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000107
108
109let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000110def TCRETURNdi64 : I<0, Pseudo, (outs), (ins i64imm:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000111 "#TC_RETURN $dst $offset",
112 []>;
113
114let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000115def TCRETURNri64 : I<0, Pseudo, (outs), (ins GR64:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000116 "#TC_RETURN $dst $offset",
117 []>;
118
119
120let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
121 def TAILJMPr64 : I<0xFF, MRM4r, (outs), (ins GR64:$dst), "jmp{q}\t{*}$dst # TAILCALL",
122 []>;
123
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000124// Branches
Owen Andersonf8053082007-11-12 07:39:39 +0000125let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000126 def JMP64r : I<0xFF, MRM4r, (outs), (ins GR64:$dst), "jmp{q}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000127 [(brind GR64:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000128 def JMP64m : I<0xFF, MRM4m, (outs), (ins i64mem:$dst), "jmp{q}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000129 [(brind (loadi64 addr:$dst))]>;
130}
131
132//===----------------------------------------------------------------------===//
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +0000133// EH Pseudo Instructions
134//
135let isTerminator = 1, isReturn = 1, isBarrier = 1,
136 hasCtrlDep = 1 in {
137def EH_RETURN64 : I<0xC3, RawFrm, (outs), (ins GR64:$addr),
138 "ret\t#eh_return, addr: $addr",
139 [(X86ehret GR64:$addr)]>;
140
141}
142
143//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000144// Miscellaneous Instructions...
145//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000146let Defs = [RBP,RSP], Uses = [RBP,RSP], mayLoad = 1, neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000147def LEAVE64 : I<0xC9, RawFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000148 (outs), (ins), "leave", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000149let Defs = [RSP], Uses = [RSP], neverHasSideEffects=1 in {
150let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000151def POP64r : I<0x58, AddRegFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000152 (outs GR64:$reg), (ins), "pop{q}\t$reg", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000153let mayStore = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000154def PUSH64r : I<0x50, AddRegFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000155 (outs), (ins GR64:$reg), "push{q}\t$reg", []>;
156}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000157
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000158let Defs = [RSP, EFLAGS], Uses = [RSP], mayLoad = 1 in
Evan Chengf1341312007-09-26 21:28:00 +0000159def POPFQ : I<0x9D, RawFrm, (outs), (ins), "popf", []>, REX_W;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000160let Defs = [RSP], Uses = [RSP, EFLAGS], mayStore = 1 in
Evan Chengf1341312007-09-26 21:28:00 +0000161def PUSHFQ : I<0x9C, RawFrm, (outs), (ins), "pushf", []>;
Evan Chengd8434332007-09-26 01:29:06 +0000162
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000163def LEA64_32r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000164 (outs GR32:$dst), (ins lea64_32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000165 "lea{l}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000166 [(set GR32:$dst, lea32addr:$src)]>, Requires<[In64BitMode]>;
167
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000168let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000169def LEA64r : RI<0x8D, MRMSrcMem, (outs GR64:$dst), (ins lea64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000170 "lea{q}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000171 [(set GR64:$dst, lea64addr:$src)]>;
172
173let isTwoAddress = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000174def BSWAP64r : RI<0xC8, AddRegFrm, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000175 "bswap{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000176 [(set GR64:$dst, (bswap GR64:$src))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000177
Evan Cheng48679f42007-12-14 02:13:44 +0000178// Bit scan instructions.
179let Defs = [EFLAGS] in {
Evan Cheng4e33de92007-12-14 18:49:43 +0000180def BSF64rr : RI<0xBC, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000181 "bsf{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000182 [(set GR64:$dst, (X86bsf GR64:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000183def BSF64rm : RI<0xBC, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000184 "bsf{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000185 [(set GR64:$dst, (X86bsf (loadi64 addr:$src))),
186 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000187
Evan Cheng4e33de92007-12-14 18:49:43 +0000188def BSR64rr : RI<0xBD, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000189 "bsr{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000190 [(set GR64:$dst, (X86bsr GR64:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000191def BSR64rm : RI<0xBD, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000192 "bsr{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000193 [(set GR64:$dst, (X86bsr (loadi64 addr:$src))),
194 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000195} // Defs = [EFLAGS]
196
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000197// Repeat string ops
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000198let Defs = [RCX,RDI,RSI], Uses = [RCX,RDI,RSI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000199def REP_MOVSQ : RI<0xA5, RawFrm, (outs), (ins), "{rep;movsq|rep movsq}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000200 [(X86rep_movs i64)]>, REP;
201let Defs = [RCX,RDI], Uses = [RAX,RCX,RDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000202def REP_STOSQ : RI<0xAB, RawFrm, (outs), (ins), "{rep;stosq|rep stosq}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000203 [(X86rep_stos i64)]>, REP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000204
205//===----------------------------------------------------------------------===//
206// Move Instructions...
207//
208
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000209let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000210def MOV64rr : RI<0x89, MRMDestReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000211 "mov{q}\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000212
Evan Chengd2b9d302008-06-25 01:16:38 +0000213let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000214def MOV64ri : RIi64<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000215 "movabs{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000216 [(set GR64:$dst, imm:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000217def MOV64ri32 : RIi32<0xC7, MRM0r, (outs GR64:$dst), (ins i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000218 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000219 [(set GR64:$dst, i64immSExt32:$src)]>;
Dan Gohman8aef09b2007-09-07 21:32:51 +0000220}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000221
Chris Lattner1a1932c2008-01-06 23:38:27 +0000222let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000223def MOV64rm : RI<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000224 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000225 [(set GR64:$dst, (load addr:$src))]>;
226
Evan Chengb783fa32007-07-19 01:14:50 +0000227def MOV64mr : RI<0x89, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000228 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000229 [(store GR64:$src, addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000230def MOV64mi32 : RIi32<0xC7, MRM0m, (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000231 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000232 [(store i64immSExt32:$src, addr:$dst)]>;
233
234// Sign/Zero extenders
235
Evan Chengb783fa32007-07-19 01:14:50 +0000236def MOVSX64rr8 : RI<0xBE, MRMSrcReg, (outs GR64:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000237 "movs{bq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000238 [(set GR64:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000239def MOVSX64rm8 : RI<0xBE, MRMSrcMem, (outs GR64:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000240 "movs{bq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000241 [(set GR64:$dst, (sextloadi64i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000242def MOVSX64rr16: RI<0xBF, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000243 "movs{wq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000244 [(set GR64:$dst, (sext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000245def MOVSX64rm16: RI<0xBF, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000246 "movs{wq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000247 [(set GR64:$dst, (sextloadi64i16 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000248def MOVSX64rr32: RI<0x63, MRMSrcReg, (outs GR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000249 "movs{lq|xd}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000250 [(set GR64:$dst, (sext GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000251def MOVSX64rm32: RI<0x63, MRMSrcMem, (outs GR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000252 "movs{lq|xd}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000253 [(set GR64:$dst, (sextloadi64i32 addr:$src))]>;
254
Dan Gohman9203ab42008-07-30 18:09:17 +0000255// Use movzbl instead of movzbq when the destination is a register; it's
256// equivalent due to implicit zero-extending, and it has a smaller encoding.
257def MOVZX64rr8 : I<0xB6, MRMSrcReg, (outs GR64:$dst), (ins GR8 :$src),
258 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
259 [(set GR64:$dst, (zext GR8:$src))]>, TB;
260def MOVZX64rm8 : I<0xB6, MRMSrcMem, (outs GR64:$dst), (ins i8mem :$src),
261 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
262 [(set GR64:$dst, (zextloadi64i8 addr:$src))]>, TB;
263// Use movzwl instead of movzwq when the destination is a register; it's
264// equivalent due to implicit zero-extending, and it has a smaller encoding.
265def MOVZX64rr16: I<0xB7, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src),
266 "movz{wl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
267 [(set GR64:$dst, (zext GR16:$src))]>, TB;
268def MOVZX64rm16: I<0xB7, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
269 "movz{wl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
270 [(set GR64:$dst, (zextloadi64i16 addr:$src))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000271
Dan Gohman47a419d2008-08-07 02:54:50 +0000272// There's no movzlq instruction, but movl can be used for this purpose, using
273// implicit zero-extension. We need this because the seeming alternative for
274// implementing zext from 32 to 64, an EXTRACT_SUBREG/SUBREG_TO_REG pair, isn't
275// safe because both instructions could be optimized away in the
276// register-to-register case, leaving nothing behind to do the zero extension.
277def MOVZX64rr32 : I<0x89, MRMDestReg, (outs GR64:$dst), (ins GR32:$src),
278 "mov{l}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
279 [(set GR64:$dst, (zext GR32:$src))]>;
280def MOVZX64rm32 : I<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i32mem:$src),
281 "mov{l}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
282 [(set GR64:$dst, (zextloadi64i32 addr:$src))]>;
283
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000284let neverHasSideEffects = 1 in {
285 let Defs = [RAX], Uses = [EAX] in
286 def CDQE : RI<0x98, RawFrm, (outs), (ins),
287 "{cltq|cdqe}", []>; // RAX = signext(EAX)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000288
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000289 let Defs = [RAX,RDX], Uses = [RAX] in
290 def CQO : RI<0x99, RawFrm, (outs), (ins),
291 "{cqto|cqo}", []>; // RDX:RAX = signext(RAX)
292}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000293
294//===----------------------------------------------------------------------===//
295// Arithmetic Instructions...
296//
297
Evan Cheng55687072007-09-14 21:48:26 +0000298let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000299let isTwoAddress = 1 in {
300let isConvertibleToThreeAddress = 1 in {
301let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000302def ADD64rr : RI<0x01, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000303 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000304 [(set GR64:$dst, (add GR64:$src1, GR64:$src2))]>;
305
Evan Chengb783fa32007-07-19 01:14:50 +0000306def ADD64ri32 : RIi32<0x81, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000307 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000308 [(set GR64:$dst, (add GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000309def ADD64ri8 : RIi8<0x83, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000310 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000311 [(set GR64:$dst, (add GR64:$src1, i64immSExt8:$src2))]>;
312} // isConvertibleToThreeAddress
313
Evan Chengb783fa32007-07-19 01:14:50 +0000314def ADD64rm : RI<0x03, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000315 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000316 [(set GR64:$dst, (add GR64:$src1, (load addr:$src2)))]>;
317} // isTwoAddress
318
Evan Chengb783fa32007-07-19 01:14:50 +0000319def ADD64mr : RI<0x01, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000320 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000321 [(store (add (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000322def ADD64mi32 : RIi32<0x81, MRM0m, (outs), (ins i64mem:$dst, i64i32imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000323 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000324 [(store (add (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000325def ADD64mi8 : RIi8<0x83, MRM0m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000326 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000327 [(store (add (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
328
Evan Cheng259471d2007-10-05 17:59:57 +0000329let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000330let isTwoAddress = 1 in {
331let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000332def ADC64rr : RI<0x11, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000333 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000334 [(set GR64:$dst, (adde GR64:$src1, GR64:$src2))]>;
335
Evan Chengb783fa32007-07-19 01:14:50 +0000336def ADC64rm : RI<0x13, MRMSrcMem , (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000337 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000338 [(set GR64:$dst, (adde GR64:$src1, (load addr:$src2)))]>;
339
Evan Chengb783fa32007-07-19 01:14:50 +0000340def ADC64ri32 : RIi32<0x81, MRM2r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000341 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000342 [(set GR64:$dst, (adde GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000343def ADC64ri8 : RIi8<0x83, MRM2r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000344 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000345 [(set GR64:$dst, (adde GR64:$src1, i64immSExt8:$src2))]>;
346} // isTwoAddress
347
Evan Chengb783fa32007-07-19 01:14:50 +0000348def ADC64mr : RI<0x11, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000349 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000350 [(store (adde (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000351def ADC64mi32 : RIi32<0x81, MRM2m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000352 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000353 [(store (adde (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000354def ADC64mi8 : RIi8<0x83, MRM2m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000355 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000356 [(store (adde (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Evan Cheng259471d2007-10-05 17:59:57 +0000357} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000358
359let isTwoAddress = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000360def SUB64rr : RI<0x29, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000361 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000362 [(set GR64:$dst, (sub GR64:$src1, GR64:$src2))]>;
363
Evan Chengb783fa32007-07-19 01:14:50 +0000364def SUB64rm : RI<0x2B, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000365 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000366 [(set GR64:$dst, (sub GR64:$src1, (load addr:$src2)))]>;
367
Evan Chengb783fa32007-07-19 01:14:50 +0000368def SUB64ri32 : RIi32<0x81, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000369 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000370 [(set GR64:$dst, (sub GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000371def SUB64ri8 : RIi8<0x83, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000372 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000373 [(set GR64:$dst, (sub GR64:$src1, i64immSExt8:$src2))]>;
374} // isTwoAddress
375
Evan Chengb783fa32007-07-19 01:14:50 +0000376def SUB64mr : RI<0x29, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000377 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000378 [(store (sub (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000379def SUB64mi32 : RIi32<0x81, MRM5m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000380 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000381 [(store (sub (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000382def SUB64mi8 : RIi8<0x83, MRM5m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000383 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000384 [(store (sub (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
385
Evan Cheng259471d2007-10-05 17:59:57 +0000386let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000387let isTwoAddress = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000388def SBB64rr : RI<0x19, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000389 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000390 [(set GR64:$dst, (sube GR64:$src1, GR64:$src2))]>;
391
Evan Chengb783fa32007-07-19 01:14:50 +0000392def SBB64rm : RI<0x1B, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000393 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000394 [(set GR64:$dst, (sube GR64:$src1, (load addr:$src2)))]>;
395
Evan Chengb783fa32007-07-19 01:14:50 +0000396def SBB64ri32 : RIi32<0x81, MRM3r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000397 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000398 [(set GR64:$dst, (sube GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000399def SBB64ri8 : RIi8<0x83, MRM3r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000400 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000401 [(set GR64:$dst, (sube GR64:$src1, i64immSExt8:$src2))]>;
402} // isTwoAddress
403
Evan Chengb783fa32007-07-19 01:14:50 +0000404def SBB64mr : RI<0x19, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000405 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000406 [(store (sube (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000407def SBB64mi32 : RIi32<0x81, MRM3m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000408 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000409 [(store (sube (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000410def SBB64mi8 : RIi8<0x83, MRM3m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000411 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000412 [(store (sube (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Evan Cheng259471d2007-10-05 17:59:57 +0000413} // Uses = [EFLAGS]
Evan Cheng55687072007-09-14 21:48:26 +0000414} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000415
416// Unsigned multiplication
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000417let Defs = [RAX,RDX,EFLAGS], Uses = [RAX], neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000418def MUL64r : RI<0xF7, MRM4r, (outs), (ins GR64:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000419 "mul{q}\t$src", []>; // RAX,RDX = RAX*GR64
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000420let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000421def MUL64m : RI<0xF7, MRM4m, (outs), (ins i64mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000422 "mul{q}\t$src", []>; // RAX,RDX = RAX*[mem64]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000423
424// Signed multiplication
Evan Chengb783fa32007-07-19 01:14:50 +0000425def IMUL64r : RI<0xF7, MRM5r, (outs), (ins GR64:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000426 "imul{q}\t$src", []>; // RAX,RDX = RAX*GR64
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000427let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000428def IMUL64m : RI<0xF7, MRM5m, (outs), (ins i64mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000429 "imul{q}\t$src", []>; // RAX,RDX = RAX*[mem64]
430}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000431
Evan Cheng55687072007-09-14 21:48:26 +0000432let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000433let isTwoAddress = 1 in {
434let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000435def IMUL64rr : RI<0xAF, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000436 "imul{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000437 [(set GR64:$dst, (mul GR64:$src1, GR64:$src2))]>, TB;
438
Evan Chengb783fa32007-07-19 01:14:50 +0000439def IMUL64rm : RI<0xAF, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000440 "imul{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000441 [(set GR64:$dst, (mul GR64:$src1, (load addr:$src2)))]>, TB;
442} // isTwoAddress
443
444// Suprisingly enough, these are not two address instructions!
445def IMUL64rri32 : RIi32<0x69, MRMSrcReg, // GR64 = GR64*I32
Evan Chengb783fa32007-07-19 01:14:50 +0000446 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000447 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000448 [(set GR64:$dst, (mul GR64:$src1, i64immSExt32:$src2))]>;
449def IMUL64rri8 : RIi8<0x6B, MRMSrcReg, // GR64 = GR64*I8
Evan Chengb783fa32007-07-19 01:14:50 +0000450 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000451 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000452 [(set GR64:$dst, (mul GR64:$src1, i64immSExt8:$src2))]>;
453def IMUL64rmi32 : RIi32<0x69, MRMSrcMem, // GR64 = [mem64]*I32
Evan Chengb783fa32007-07-19 01:14:50 +0000454 (outs GR64:$dst), (ins i64mem:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000455 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000456 [(set GR64:$dst, (mul (load addr:$src1), i64immSExt32:$src2))]>;
457def IMUL64rmi8 : RIi8<0x6B, MRMSrcMem, // GR64 = [mem64]*I8
Evan Chengb783fa32007-07-19 01:14:50 +0000458 (outs GR64:$dst), (ins i64mem:$src1, i64i8imm: $src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000459 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000460 [(set GR64:$dst, (mul (load addr:$src1), i64immSExt8:$src2))]>;
Evan Cheng55687072007-09-14 21:48:26 +0000461} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000462
463// Unsigned division / remainder
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000464let neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000465let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000466def DIV64r : RI<0xF7, MRM6r, (outs), (ins GR64:$src), // RDX:RAX/r64 = RAX,RDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000467 "div{q}\t$src", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000468// Signed division / remainder
Evan Chengb783fa32007-07-19 01:14:50 +0000469def IDIV64r: RI<0xF7, MRM7r, (outs), (ins GR64:$src), // RDX:RAX/r64 = RAX,RDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000470 "idiv{q}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000471let mayLoad = 1 in {
472def DIV64m : RI<0xF7, MRM6m, (outs), (ins i64mem:$src), // RDX:RAX/[mem64] = RAX,RDX
473 "div{q}\t$src", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000474def IDIV64m: RI<0xF7, MRM7m, (outs), (ins i64mem:$src), // RDX:RAX/[mem64] = RAX,RDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000475 "idiv{q}\t$src", []>;
476}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000477}
478}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000479
480// Unary instructions
Evan Cheng55687072007-09-14 21:48:26 +0000481let Defs = [EFLAGS], CodeSize = 2 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000482let isTwoAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000483def NEG64r : RI<0xF7, MRM3r, (outs GR64:$dst), (ins GR64:$src), "neg{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000484 [(set GR64:$dst, (ineg GR64:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000485def NEG64m : RI<0xF7, MRM3m, (outs), (ins i64mem:$dst), "neg{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000486 [(store (ineg (loadi64 addr:$dst)), addr:$dst)]>;
487
488let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000489def INC64r : RI<0xFF, MRM0r, (outs GR64:$dst), (ins GR64:$src), "inc{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000490 [(set GR64:$dst, (add GR64:$src, 1))]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000491def INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst), "inc{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000492 [(store (add (loadi64 addr:$dst), 1), addr:$dst)]>;
493
494let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000495def DEC64r : RI<0xFF, MRM1r, (outs GR64:$dst), (ins GR64:$src), "dec{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000496 [(set GR64:$dst, (add GR64:$src, -1))]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000497def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000498 [(store (add (loadi64 addr:$dst), -1), addr:$dst)]>;
499
500// In 64-bit mode, single byte INC and DEC cannot be encoded.
501let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in {
502// Can transform into LEA.
Dan Gohman91888f02007-07-31 20:11:57 +0000503def INC64_16r : I<0xFF, MRM0r, (outs GR16:$dst), (ins GR16:$src), "inc{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000504 [(set GR16:$dst, (add GR16:$src, 1))]>,
505 OpSize, Requires<[In64BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000506def INC64_32r : I<0xFF, MRM0r, (outs GR32:$dst), (ins GR32:$src), "inc{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000507 [(set GR32:$dst, (add GR32:$src, 1))]>,
508 Requires<[In64BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000509def DEC64_16r : I<0xFF, MRM1r, (outs GR16:$dst), (ins GR16:$src), "dec{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000510 [(set GR16:$dst, (add GR16:$src, -1))]>,
511 OpSize, Requires<[In64BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000512def DEC64_32r : I<0xFF, MRM1r, (outs GR32:$dst), (ins GR32:$src), "dec{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000513 [(set GR32:$dst, (add GR32:$src, -1))]>,
514 Requires<[In64BitMode]>;
515} // isConvertibleToThreeAddress
Evan Cheng4a7e72f2007-10-19 21:23:22 +0000516
517// These are duplicates of their 32-bit counterparts. Only needed so X86 knows
518// how to unfold them.
519let isTwoAddress = 0, CodeSize = 2 in {
520 def INC64_16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
521 [(store (add (loadi16 addr:$dst), 1), addr:$dst)]>,
522 OpSize, Requires<[In64BitMode]>;
523 def INC64_32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
524 [(store (add (loadi32 addr:$dst), 1), addr:$dst)]>,
525 Requires<[In64BitMode]>;
526 def DEC64_16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
527 [(store (add (loadi16 addr:$dst), -1), addr:$dst)]>,
528 OpSize, Requires<[In64BitMode]>;
529 def DEC64_32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
530 [(store (add (loadi32 addr:$dst), -1), addr:$dst)]>,
531 Requires<[In64BitMode]>;
532}
Evan Cheng55687072007-09-14 21:48:26 +0000533} // Defs = [EFLAGS], CodeSize
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000534
535
Evan Cheng55687072007-09-14 21:48:26 +0000536let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000537// Shift instructions
538let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000539let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000540def SHL64rCL : RI<0xD3, MRM4r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000541 "shl{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000542 [(set GR64:$dst, (shl GR64:$src, CL))]>;
Evan Chenga98f6272007-10-05 18:20:36 +0000543let isConvertibleToThreeAddress = 1 in // Can transform into LEA.
Evan Chengb783fa32007-07-19 01:14:50 +0000544def SHL64ri : RIi8<0xC1, MRM4r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000545 "shl{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000546 [(set GR64:$dst, (shl GR64:$src1, (i8 imm:$src2)))]>;
Chris Lattnerf4005a82008-01-11 18:00:50 +0000547// NOTE: We don't use shifts of a register by one, because 'add reg,reg' is
548// cheaper.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000549} // isTwoAddress
550
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000551let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000552def SHL64mCL : RI<0xD3, MRM4m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000553 "shl{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000554 [(store (shl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000555def SHL64mi : RIi8<0xC1, MRM4m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000556 "shl{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000557 [(store (shl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000558def SHL64m1 : RI<0xD1, MRM4m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000559 "shl{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000560 [(store (shl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
561
562let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000563let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000564def SHR64rCL : RI<0xD3, MRM5r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000565 "shr{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000566 [(set GR64:$dst, (srl GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000567def SHR64ri : RIi8<0xC1, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000568 "shr{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000569 [(set GR64:$dst, (srl GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000570def SHR64r1 : RI<0xD1, MRM5r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000571 "shr{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000572 [(set GR64:$dst, (srl GR64:$src1, (i8 1)))]>;
573} // isTwoAddress
574
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000575let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000576def SHR64mCL : RI<0xD3, MRM5m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000577 "shr{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000578 [(store (srl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000579def SHR64mi : RIi8<0xC1, MRM5m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000580 "shr{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000581 [(store (srl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000582def SHR64m1 : RI<0xD1, MRM5m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000583 "shr{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000584 [(store (srl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
585
586let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000587let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000588def SAR64rCL : RI<0xD3, MRM7r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000589 "sar{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000590 [(set GR64:$dst, (sra GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000591def SAR64ri : RIi8<0xC1, MRM7r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000592 "sar{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000593 [(set GR64:$dst, (sra GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000594def SAR64r1 : RI<0xD1, MRM7r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000595 "sar{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000596 [(set GR64:$dst, (sra GR64:$src1, (i8 1)))]>;
597} // isTwoAddress
598
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000599let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000600def SAR64mCL : RI<0xD3, MRM7m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000601 "sar{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000602 [(store (sra (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000603def SAR64mi : RIi8<0xC1, MRM7m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000604 "sar{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000605 [(store (sra (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000606def SAR64m1 : RI<0xD1, MRM7m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000607 "sar{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000608 [(store (sra (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
609
610// Rotate instructions
611let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000612let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000613def ROL64rCL : RI<0xD3, MRM0r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000614 "rol{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000615 [(set GR64:$dst, (rotl GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000616def ROL64ri : RIi8<0xC1, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000617 "rol{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000618 [(set GR64:$dst, (rotl GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000619def ROL64r1 : RI<0xD1, MRM0r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000620 "rol{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000621 [(set GR64:$dst, (rotl GR64:$src1, (i8 1)))]>;
622} // isTwoAddress
623
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000624let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000625def ROL64mCL : I<0xD3, MRM0m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000626 "rol{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000627 [(store (rotl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000628def ROL64mi : RIi8<0xC1, MRM0m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000629 "rol{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000630 [(store (rotl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000631def ROL64m1 : RI<0xD1, MRM0m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000632 "rol{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000633 [(store (rotl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
634
635let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000636let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000637def ROR64rCL : RI<0xD3, MRM1r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000638 "ror{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000639 [(set GR64:$dst, (rotr GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000640def ROR64ri : RIi8<0xC1, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000641 "ror{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000642 [(set GR64:$dst, (rotr GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000643def ROR64r1 : RI<0xD1, MRM1r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000644 "ror{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000645 [(set GR64:$dst, (rotr GR64:$src1, (i8 1)))]>;
646} // isTwoAddress
647
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000648let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000649def ROR64mCL : RI<0xD3, MRM1m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000650 "ror{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000651 [(store (rotr (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000652def ROR64mi : RIi8<0xC1, MRM1m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000653 "ror{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000654 [(store (rotr (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000655def ROR64m1 : RI<0xD1, MRM1m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000656 "ror{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000657 [(store (rotr (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
658
659// Double shift instructions (generalizations of rotate)
660let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000661let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000662def SHLD64rrCL : RI<0xA5, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000663 "shld{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
664 [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2, CL))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000665def SHRD64rrCL : RI<0xAD, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000666 "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
667 [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2, CL))]>, TB;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000668}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000669
670let isCommutable = 1 in { // FIXME: Update X86InstrInfo::commuteInstruction
671def SHLD64rri8 : RIi8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000672 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000673 "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
674 [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2,
675 (i8 imm:$src3)))]>,
676 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000677def SHRD64rri8 : RIi8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000678 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000679 "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
680 [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2,
681 (i8 imm:$src3)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000682 TB;
683} // isCommutable
684} // isTwoAddress
685
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000686let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000687def SHLD64mrCL : RI<0xA5, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000688 "shld{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
689 [(store (X86shld (loadi64 addr:$dst), GR64:$src2, CL),
690 addr:$dst)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000691def SHRD64mrCL : RI<0xAD, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000692 "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
693 [(store (X86shrd (loadi64 addr:$dst), GR64:$src2, CL),
694 addr:$dst)]>, TB;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000695}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000696def SHLD64mri8 : RIi8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000697 (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000698 "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
699 [(store (X86shld (loadi64 addr:$dst), GR64:$src2,
700 (i8 imm:$src3)), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000701 TB;
702def SHRD64mri8 : RIi8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000703 (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000704 "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
705 [(store (X86shrd (loadi64 addr:$dst), GR64:$src2,
706 (i8 imm:$src3)), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000707 TB;
Evan Cheng55687072007-09-14 21:48:26 +0000708} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000709
710//===----------------------------------------------------------------------===//
711// Logical Instructions...
712//
713
714let isTwoAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000715def NOT64r : RI<0xF7, MRM2r, (outs GR64:$dst), (ins GR64:$src), "not{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000716 [(set GR64:$dst, (not GR64:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000717def NOT64m : RI<0xF7, MRM2m, (outs), (ins i64mem:$dst), "not{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000718 [(store (not (loadi64 addr:$dst)), addr:$dst)]>;
719
Evan Cheng55687072007-09-14 21:48:26 +0000720let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000721let isTwoAddress = 1 in {
722let isCommutable = 1 in
723def AND64rr : RI<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000724 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000725 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000726 [(set GR64:$dst, (and GR64:$src1, GR64:$src2))]>;
727def AND64rm : RI<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000728 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000729 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000730 [(set GR64:$dst, (and GR64:$src1, (load addr:$src2)))]>;
731def AND64ri32 : RIi32<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +0000732 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000733 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000734 [(set GR64:$dst, (and GR64:$src1, i64immSExt32:$src2))]>;
735def AND64ri8 : RIi8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +0000736 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000737 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000738 [(set GR64:$dst, (and GR64:$src1, i64immSExt8:$src2))]>;
739} // isTwoAddress
740
741def AND64mr : RI<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000742 (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000743 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000744 [(store (and (load addr:$dst), GR64:$src), addr:$dst)]>;
745def AND64mi32 : RIi32<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +0000746 (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000747 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000748 [(store (and (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst)]>;
749def AND64mi8 : RIi8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +0000750 (outs), (ins i64mem:$dst, i64i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000751 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000752 [(store (and (load addr:$dst), i64immSExt8:$src), addr:$dst)]>;
753
754let isTwoAddress = 1 in {
755let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000756def OR64rr : RI<0x09, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000757 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000758 [(set GR64:$dst, (or GR64:$src1, GR64:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000759def OR64rm : RI<0x0B, MRMSrcMem , (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000760 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000761 [(set GR64:$dst, (or GR64:$src1, (load addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000762def OR64ri32 : RIi32<0x81, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000763 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000764 [(set GR64:$dst, (or GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000765def OR64ri8 : RIi8<0x83, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000766 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000767 [(set GR64:$dst, (or GR64:$src1, i64immSExt8:$src2))]>;
768} // isTwoAddress
769
Evan Chengb783fa32007-07-19 01:14:50 +0000770def OR64mr : RI<0x09, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000771 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000772 [(store (or (load addr:$dst), GR64:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000773def OR64mi32 : RIi32<0x81, MRM1m, (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000774 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000775 [(store (or (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000776def OR64mi8 : RIi8<0x83, MRM1m, (outs), (ins i64mem:$dst, i64i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000777 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000778 [(store (or (load addr:$dst), i64immSExt8:$src), addr:$dst)]>;
779
780let isTwoAddress = 1 in {
Evan Cheng0685efa2008-08-30 08:54:22 +0000781let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000782def XOR64rr : RI<0x31, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000783 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000784 [(set GR64:$dst, (xor GR64:$src1, GR64:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000785def XOR64rm : RI<0x33, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000786 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000787 [(set GR64:$dst, (xor GR64:$src1, (load addr:$src2)))]>;
788def XOR64ri32 : RIi32<0x81, MRM6r,
Evan Chengb783fa32007-07-19 01:14:50 +0000789 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000790 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000791 [(set GR64:$dst, (xor GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000792def XOR64ri8 : RIi8<0x83, MRM6r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000793 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000794 [(set GR64:$dst, (xor GR64:$src1, i64immSExt8:$src2))]>;
795} // isTwoAddress
796
Evan Chengb783fa32007-07-19 01:14:50 +0000797def XOR64mr : RI<0x31, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000798 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000799 [(store (xor (load addr:$dst), GR64:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000800def XOR64mi32 : RIi32<0x81, MRM6m, (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000801 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000802 [(store (xor (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000803def XOR64mi8 : RIi8<0x83, MRM6m, (outs), (ins i64mem:$dst, i64i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000804 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000805 [(store (xor (load addr:$dst), i64immSExt8:$src), addr:$dst)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000806} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000807
808//===----------------------------------------------------------------------===//
809// Comparison Instructions...
810//
811
812// Integer comparison
Evan Cheng55687072007-09-14 21:48:26 +0000813let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000814let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000815def TEST64rr : RI<0x85, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000816 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000817 [(X86cmp (and GR64:$src1, GR64:$src2), 0),
818 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000819def TEST64rm : RI<0x85, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000820 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000821 [(X86cmp (and GR64:$src1, (loadi64 addr:$src2)), 0),
822 (implicit EFLAGS)]>;
823def TEST64ri32 : RIi32<0xF7, MRM0r, (outs),
824 (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000825 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000826 [(X86cmp (and GR64:$src1, i64immSExt32:$src2), 0),
827 (implicit EFLAGS)]>;
828def TEST64mi32 : RIi32<0xF7, MRM0m, (outs),
829 (ins i64mem:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000830 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000831 [(X86cmp (and (loadi64 addr:$src1), i64immSExt32:$src2), 0),
832 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000833
Evan Chengb783fa32007-07-19 01:14:50 +0000834def CMP64rr : RI<0x39, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000835 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000836 [(X86cmp GR64:$src1, GR64:$src2),
837 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000838def CMP64mr : RI<0x39, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000839 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000840 [(X86cmp (loadi64 addr:$src1), GR64:$src2),
841 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000842def CMP64rm : RI<0x3B, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000843 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000844 [(X86cmp GR64:$src1, (loadi64 addr:$src2)),
845 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000846def CMP64ri32 : RIi32<0x81, MRM7r, (outs), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000847 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000848 [(X86cmp GR64:$src1, i64immSExt32:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000849 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000850def CMP64mi32 : RIi32<0x81, MRM7m, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000851 (ins i64mem:$src1, i64i32imm:$src2),
852 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000853 [(X86cmp (loadi64 addr:$src1), i64immSExt32:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000854 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000855def CMP64mi8 : RIi8<0x83, MRM7m, (outs), (ins i64mem:$src1, i64i8imm:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000856 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000857 [(X86cmp (loadi64 addr:$src1), i64immSExt8:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000858 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000859def CMP64ri8 : RIi8<0x83, MRM7r, (outs), (ins GR64:$src1, i64i8imm:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000860 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000861 [(X86cmp GR64:$src1, i64immSExt8:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000862 (implicit EFLAGS)]>;
863} // Defs = [EFLAGS]
864
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000865// Conditional moves
Evan Cheng950aac02007-09-25 01:57:46 +0000866let Uses = [EFLAGS], isTwoAddress = 1 in {
Evan Cheng926658c2007-10-05 23:13:21 +0000867let isCommutable = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000868def CMOVB64rr : RI<0x42, MRMSrcReg, // if <u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000869 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000870 "cmovb\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000871 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000872 X86_COND_B, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000873def CMOVAE64rr: RI<0x43, MRMSrcReg, // if >=u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000874 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000875 "cmovae\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000876 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000877 X86_COND_AE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000878def CMOVE64rr : RI<0x44, MRMSrcReg, // if ==, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000879 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000880 "cmove\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000881 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000882 X86_COND_E, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000883def CMOVNE64rr: RI<0x45, MRMSrcReg, // if !=, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000884 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000885 "cmovne\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000886 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000887 X86_COND_NE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000888def CMOVBE64rr: RI<0x46, MRMSrcReg, // if <=u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000889 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000890 "cmovbe\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000891 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000892 X86_COND_BE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000893def CMOVA64rr : RI<0x47, MRMSrcReg, // if >u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000894 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000895 "cmova\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000896 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000897 X86_COND_A, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000898def CMOVL64rr : RI<0x4C, MRMSrcReg, // if <s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000899 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000900 "cmovl\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000901 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000902 X86_COND_L, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000903def CMOVGE64rr: RI<0x4D, MRMSrcReg, // if >=s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000904 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000905 "cmovge\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000906 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000907 X86_COND_GE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000908def CMOVLE64rr: RI<0x4E, MRMSrcReg, // if <=s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000909 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000910 "cmovle\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000911 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000912 X86_COND_LE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000913def CMOVG64rr : RI<0x4F, MRMSrcReg, // if >s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000914 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000915 "cmovg\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000916 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000917 X86_COND_G, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000918def CMOVS64rr : RI<0x48, MRMSrcReg, // if signed, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000919 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000920 "cmovs\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000921 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000922 X86_COND_S, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000923def CMOVNS64rr: RI<0x49, MRMSrcReg, // if !signed, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000924 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000925 "cmovns\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000926 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000927 X86_COND_NS, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000928def CMOVP64rr : RI<0x4A, MRMSrcReg, // if parity, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000929 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000930 "cmovp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000931 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000932 X86_COND_P, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000933def CMOVNP64rr : RI<0x4B, MRMSrcReg, // if !parity, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000934 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000935 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000936 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000937 X86_COND_NP, EFLAGS))]>, TB;
Evan Cheng926658c2007-10-05 23:13:21 +0000938} // isCommutable = 1
939
940def CMOVB64rm : RI<0x42, MRMSrcMem, // if <u, GR64 = [mem64]
941 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
942 "cmovb\t{$src2, $dst|$dst, $src2}",
943 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
944 X86_COND_B, EFLAGS))]>, TB;
945def CMOVAE64rm: RI<0x43, MRMSrcMem, // if >=u, GR64 = [mem64]
946 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
947 "cmovae\t{$src2, $dst|$dst, $src2}",
948 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
949 X86_COND_AE, EFLAGS))]>, TB;
950def CMOVE64rm : RI<0x44, MRMSrcMem, // if ==, GR64 = [mem64]
951 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
952 "cmove\t{$src2, $dst|$dst, $src2}",
953 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
954 X86_COND_E, EFLAGS))]>, TB;
955def CMOVNE64rm: RI<0x45, MRMSrcMem, // if !=, GR64 = [mem64]
956 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
957 "cmovne\t{$src2, $dst|$dst, $src2}",
958 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
959 X86_COND_NE, EFLAGS))]>, TB;
960def CMOVBE64rm: RI<0x46, MRMSrcMem, // if <=u, GR64 = [mem64]
961 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
962 "cmovbe\t{$src2, $dst|$dst, $src2}",
963 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
964 X86_COND_BE, EFLAGS))]>, TB;
965def CMOVA64rm : RI<0x47, MRMSrcMem, // if >u, GR64 = [mem64]
966 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
967 "cmova\t{$src2, $dst|$dst, $src2}",
968 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
969 X86_COND_A, EFLAGS))]>, TB;
970def CMOVL64rm : RI<0x4C, MRMSrcMem, // if <s, GR64 = [mem64]
971 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
972 "cmovl\t{$src2, $dst|$dst, $src2}",
973 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
974 X86_COND_L, EFLAGS))]>, TB;
975def CMOVGE64rm: RI<0x4D, MRMSrcMem, // if >=s, GR64 = [mem64]
976 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
977 "cmovge\t{$src2, $dst|$dst, $src2}",
978 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
979 X86_COND_GE, EFLAGS))]>, TB;
980def CMOVLE64rm: RI<0x4E, MRMSrcMem, // if <=s, GR64 = [mem64]
981 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
982 "cmovle\t{$src2, $dst|$dst, $src2}",
983 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
984 X86_COND_LE, EFLAGS))]>, TB;
985def CMOVG64rm : RI<0x4F, MRMSrcMem, // if >s, GR64 = [mem64]
986 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
987 "cmovg\t{$src2, $dst|$dst, $src2}",
988 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
989 X86_COND_G, EFLAGS))]>, TB;
990def CMOVS64rm : RI<0x48, MRMSrcMem, // if signed, GR64 = [mem64]
991 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
992 "cmovs\t{$src2, $dst|$dst, $src2}",
993 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
994 X86_COND_S, EFLAGS))]>, TB;
995def CMOVNS64rm: RI<0x49, MRMSrcMem, // if !signed, GR64 = [mem64]
996 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
997 "cmovns\t{$src2, $dst|$dst, $src2}",
998 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
999 X86_COND_NS, EFLAGS))]>, TB;
1000def CMOVP64rm : RI<0x4A, MRMSrcMem, // if parity, GR64 = [mem64]
1001 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1002 "cmovp\t{$src2, $dst|$dst, $src2}",
1003 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1004 X86_COND_P, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001005def CMOVNP64rm : RI<0x4B, MRMSrcMem, // if !parity, GR64 = [mem64]
Evan Chengb783fa32007-07-19 01:14:50 +00001006 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001007 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001008 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +00001009 X86_COND_NP, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001010} // isTwoAddress
1011
1012//===----------------------------------------------------------------------===//
1013// Conversion Instructions...
1014//
1015
1016// f64 -> signed i64
Evan Chengb783fa32007-07-19 01:14:50 +00001017def Int_CVTSD2SI64rr: RSDI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001018 "cvtsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001019 [(set GR64:$dst,
1020 (int_x86_sse2_cvtsd2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001021def Int_CVTSD2SI64rm: RSDI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001022 "cvtsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001023 [(set GR64:$dst, (int_x86_sse2_cvtsd2si64
1024 (load addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001025def CVTTSD2SI64rr: RSDI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001026 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001027 [(set GR64:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001028def CVTTSD2SI64rm: RSDI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001029 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001030 [(set GR64:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001031def Int_CVTTSD2SI64rr: RSDI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001032 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001033 [(set GR64:$dst,
1034 (int_x86_sse2_cvttsd2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001035def Int_CVTTSD2SI64rm: RSDI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001036 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001037 [(set GR64:$dst,
1038 (int_x86_sse2_cvttsd2si64
1039 (load addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001040
1041// Signed i64 -> f64
Evan Chengb783fa32007-07-19 01:14:50 +00001042def CVTSI2SD64rr: RSDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001043 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001044 [(set FR64:$dst, (sint_to_fp GR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001045def CVTSI2SD64rm: RSDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001046 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001047 [(set FR64:$dst, (sint_to_fp (loadi64 addr:$src)))]>;
Evan Cheng1d5832e2008-01-11 07:37:44 +00001048
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001049let isTwoAddress = 1 in {
1050def Int_CVTSI2SD64rr: RSDI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001051 (outs VR128:$dst), (ins VR128:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001052 "cvtsi2sd{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendling6227d462007-07-23 03:07:27 +00001053 [(set VR128:$dst,
1054 (int_x86_sse2_cvtsi642sd VR128:$src1,
1055 GR64:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001056def Int_CVTSI2SD64rm: RSDI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001057 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001058 "cvtsi2sd{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendling6227d462007-07-23 03:07:27 +00001059 [(set VR128:$dst,
1060 (int_x86_sse2_cvtsi642sd VR128:$src1,
1061 (loadi64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001062} // isTwoAddress
1063
1064// Signed i64 -> f32
Evan Chengb783fa32007-07-19 01:14:50 +00001065def CVTSI2SS64rr: RSSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001066 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001067 [(set FR32:$dst, (sint_to_fp GR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001068def CVTSI2SS64rm: RSSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001069 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001070 [(set FR32:$dst, (sint_to_fp (loadi64 addr:$src)))]>;
Evan Cheng1d5832e2008-01-11 07:37:44 +00001071
1072let isTwoAddress = 1 in {
1073 def Int_CVTSI2SS64rr : RSSI<0x2A, MRMSrcReg,
1074 (outs VR128:$dst), (ins VR128:$src1, GR64:$src2),
1075 "cvtsi2ss{q}\t{$src2, $dst|$dst, $src2}",
1076 [(set VR128:$dst,
1077 (int_x86_sse_cvtsi642ss VR128:$src1,
1078 GR64:$src2))]>;
1079 def Int_CVTSI2SS64rm : RSSI<0x2A, MRMSrcMem,
1080 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
1081 "cvtsi2ss{q}\t{$src2, $dst|$dst, $src2}",
1082 [(set VR128:$dst,
1083 (int_x86_sse_cvtsi642ss VR128:$src1,
1084 (loadi64 addr:$src2)))]>;
1085}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001086
1087// f32 -> signed i64
Evan Chengb783fa32007-07-19 01:14:50 +00001088def Int_CVTSS2SI64rr: RSSI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001089 "cvtss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001090 [(set GR64:$dst,
1091 (int_x86_sse_cvtss2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001092def Int_CVTSS2SI64rm: RSSI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001093 "cvtss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001094 [(set GR64:$dst, (int_x86_sse_cvtss2si64
1095 (load addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001096def CVTTSS2SI64rr: RSSI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001097 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001098 [(set GR64:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001099def CVTTSS2SI64rm: RSSI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001100 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001101 [(set GR64:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001102def Int_CVTTSS2SI64rr: RSSI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001103 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001104 [(set GR64:$dst,
1105 (int_x86_sse_cvttss2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001106def Int_CVTTSS2SI64rm: RSSI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001107 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001108 [(set GR64:$dst,
1109 (int_x86_sse_cvttss2si64 (load addr:$src)))]>;
1110
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001111//===----------------------------------------------------------------------===//
1112// Alias Instructions
1113//===----------------------------------------------------------------------===//
1114
Dan Gohman027cd112007-09-17 14:55:08 +00001115// Alias instructions that map movr0 to xor. Use xorl instead of xorq; it's
1116// equivalent due to implicit zero-extending, and it sometimes has a smaller
1117// encoding.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001118// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
1119// FIXME: AddedComplexity gives MOV64r0 a higher priority than MOV64ri32. Remove
1120// when we have a better way to specify isel priority.
Bill Wendling12e97212008-05-30 06:47:04 +00001121let Defs = [EFLAGS], AddedComplexity = 1,
1122 isReMaterializable = 1, isAsCheapAsAMove = 1 in
Dan Gohman9203ab42008-07-30 18:09:17 +00001123def MOV64r0 : I<0x31, MRMInitReg, (outs GR64:$dst), (ins),
1124 "xor{l}\t${dst:subreg32}, ${dst:subreg32}",
1125 [(set GR64:$dst, 0)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001126
1127// Materialize i64 constant where top 32-bits are zero.
Chris Lattner17dab4a2008-01-10 05:45:39 +00001128let AddedComplexity = 1, isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001129def MOV64ri64i32 : Ii32<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001130 "mov{l}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001131 [(set GR64:$dst, i64immZExt32:$src)]>;
1132
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00001133//===----------------------------------------------------------------------===//
1134// Thread Local Storage Instructions
1135//===----------------------------------------------------------------------===//
1136
1137def TLS_addr64 : I<0, Pseudo, (outs GR64:$dst), (ins i64imm:$sym),
Anton Korobeynikov5577e2e2008-05-05 17:08:59 +00001138 ".byte\t0x66; leaq\t${sym:mem}(%rip), $dst; .word\t0x6666; rex64",
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00001139 [(set GR64:$dst, (X86tlsaddr tglobaltlsaddr:$sym))]>;
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001140
1141//===----------------------------------------------------------------------===//
1142// Atomic Instructions
1143//===----------------------------------------------------------------------===//
1144
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001145let Defs = [RAX, EFLAGS], Uses = [RAX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00001146def LCMPXCHG64 : RI<0xB1, MRMDestMem, (outs), (ins i64mem:$ptr, GR64:$swap),
Bill Wendling6f189e22008-08-19 23:09:18 +00001147 "lock\n\tcmpxchgq\t$swap,$ptr",
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001148 [(X86cas addr:$ptr, GR64:$swap, 8)]>, TB, LOCK;
1149}
1150
Dan Gohmana41a1c092008-08-06 15:52:50 +00001151let Constraints = "$val = $dst" in {
1152let Defs = [EFLAGS] in
Evan Chengd49dbb82008-04-18 20:55:36 +00001153def LXADD64 : RI<0xC1, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$ptr,GR64:$val),
Bill Wendling6f189e22008-08-19 23:09:18 +00001154 "lock\n\txadd\t$val, $ptr",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00001155 [(set GR64:$dst, (atomic_load_add_64 addr:$ptr, GR64:$val))]>,
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001156 TB, LOCK;
Evan Chenga1e80602008-04-19 02:05:42 +00001157def XCHG64rm : RI<0x87, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$ptr,GR64:$val),
Bill Wendling6f189e22008-08-19 23:09:18 +00001158 "xchg\t$val, $ptr",
Evan Chenga1e80602008-04-19 02:05:42 +00001159 [(set GR64:$dst, (atomic_swap_64 addr:$ptr, GR64:$val))]>;
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001160}
1161
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001162// Atomic exchange, and, or, xor
1163let Constraints = "$val = $dst", Defs = [EFLAGS],
1164 usesCustomDAGSchedInserter = 1 in {
1165def ATOMAND64 : I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
1166 "#ATOMAND64 PSUEDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001167 [(set GR64:$dst, (atomic_load_and_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001168def ATOMOR64 : I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
1169 "#ATOMOR64 PSUEDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001170 [(set GR64:$dst, (atomic_load_or_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001171def ATOMXOR64 : I<0, Pseudo,(outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
1172 "#ATOMXOR64 PSUEDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001173 [(set GR64:$dst, (atomic_load_xor_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001174def ATOMNAND64 : I<0, Pseudo,(outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
1175 "#ATOMNAND64 PSUEDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001176 [(set GR64:$dst, (atomic_load_nand_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001177def ATOMMIN64: I<0, Pseudo, (outs GR64:$dst), (ins i64mem:$ptr, GR64:$val),
1178 "#ATOMMIN64 PSUEDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001179 [(set GR64:$dst, (atomic_load_min_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001180def ATOMMAX64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
1181 "#ATOMMAX64 PSUEDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001182 [(set GR64:$dst, (atomic_load_max_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001183def ATOMUMIN64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
1184 "#ATOMUMIN64 PSUEDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001185 [(set GR64:$dst, (atomic_load_umin_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001186def ATOMUMAX64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
1187 "#ATOMUMAX64 PSUEDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001188 [(set GR64:$dst, (atomic_load_umax_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001189}
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001190
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001191//===----------------------------------------------------------------------===//
1192// Non-Instruction Patterns
1193//===----------------------------------------------------------------------===//
1194
1195// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable
1196def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
1197 (MOV64ri tconstpool :$dst)>, Requires<[NotSmallCode]>;
1198def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
1199 (MOV64ri tjumptable :$dst)>, Requires<[NotSmallCode]>;
1200def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
1201 (MOV64ri tglobaladdr :$dst)>, Requires<[NotSmallCode]>;
1202def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
1203 (MOV64ri texternalsym:$dst)>, Requires<[NotSmallCode]>;
1204
1205def : Pat<(store (i64 (X86Wrapper tconstpool:$src)), addr:$dst),
1206 (MOV64mi32 addr:$dst, tconstpool:$src)>,
Evan Cheng3b5a1272008-02-07 08:53:49 +00001207 Requires<[SmallCode, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001208def : Pat<(store (i64 (X86Wrapper tjumptable:$src)), addr:$dst),
1209 (MOV64mi32 addr:$dst, tjumptable:$src)>,
Evan Cheng3b5a1272008-02-07 08:53:49 +00001210 Requires<[SmallCode, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001211def : Pat<(store (i64 (X86Wrapper tglobaladdr:$src)), addr:$dst),
1212 (MOV64mi32 addr:$dst, tglobaladdr:$src)>,
Evan Cheng3b5a1272008-02-07 08:53:49 +00001213 Requires<[SmallCode, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001214def : Pat<(store (i64 (X86Wrapper texternalsym:$src)), addr:$dst),
1215 (MOV64mi32 addr:$dst, texternalsym:$src)>,
Evan Cheng3b5a1272008-02-07 08:53:49 +00001216 Requires<[SmallCode, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001217
1218// Calls
1219// Direct PC relative function call for small code model. 32-bit displacement
1220// sign extended to 64-bit.
1221def : Pat<(X86call (i64 tglobaladdr:$dst)),
1222 (CALL64pcrel32 tglobaladdr:$dst)>;
1223def : Pat<(X86call (i64 texternalsym:$dst)),
1224 (CALL64pcrel32 texternalsym:$dst)>;
1225
1226def : Pat<(X86tailcall (i64 tglobaladdr:$dst)),
1227 (CALL64pcrel32 tglobaladdr:$dst)>;
1228def : Pat<(X86tailcall (i64 texternalsym:$dst)),
1229 (CALL64pcrel32 texternalsym:$dst)>;
1230
1231def : Pat<(X86tailcall GR64:$dst),
1232 (CALL64r GR64:$dst)>;
1233
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001234
1235// tailcall stuff
1236def : Pat<(X86tailcall GR32:$dst),
1237 (TAILCALL)>;
1238def : Pat<(X86tailcall (i64 tglobaladdr:$dst)),
1239 (TAILCALL)>;
1240def : Pat<(X86tailcall (i64 texternalsym:$dst)),
1241 (TAILCALL)>;
1242
1243def : Pat<(X86tcret GR64:$dst, imm:$off),
1244 (TCRETURNri64 GR64:$dst, imm:$off)>;
1245
1246def : Pat<(X86tcret (i64 tglobaladdr:$dst), imm:$off),
1247 (TCRETURNdi64 texternalsym:$dst, imm:$off)>;
1248
1249def : Pat<(X86tcret (i64 texternalsym:$dst), imm:$off),
1250 (TCRETURNdi64 texternalsym:$dst, imm:$off)>;
1251
Dan Gohmanec596042007-09-17 14:35:24 +00001252// Comparisons.
1253
1254// TEST R,R is smaller than CMP R,0
Evan Cheng621216e2007-09-29 00:00:36 +00001255def : Pat<(parallel (X86cmp GR64:$src1, 0), (implicit EFLAGS)),
Dan Gohmanec596042007-09-17 14:35:24 +00001256 (TEST64rr GR64:$src1, GR64:$src1)>;
1257
Christopher Lambb371e032008-03-13 05:47:01 +00001258
1259
1260// Zero-extension
Christopher Lamb76d72da2008-03-16 03:12:01 +00001261def : Pat<(i64 (zext GR32:$src)),
1262 (SUBREG_TO_REG (i64 0), GR32:$src, x86_subreg_32bit)>;
Christopher Lambb371e032008-03-13 05:47:01 +00001263
Duncan Sands082524c2008-01-23 20:39:46 +00001264// zextload bool -> zextload byte
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001265def : Pat<(zextloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
1266
1267// extload
Dan Gohmanab460da2008-08-27 17:33:15 +00001268// When extloading from 16-bit and smaller memory locations into 64-bit registers,
1269// use zero-extending loads so that the entire 64-bit register is defined, avoiding
1270// partial-register updates.
1271def : Pat<(extloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
1272def : Pat<(extloadi64i8 addr:$src), (MOVZX64rm8 addr:$src)>;
1273def : Pat<(extloadi64i16 addr:$src), (MOVZX64rm16 addr:$src)>;
1274// For other extloads, use subregs, since the high contents of the register are
1275// defined after an extload.
Dan Gohmandd612bb2008-08-20 21:27:32 +00001276def : Pat<(extloadi64i32 addr:$src),
1277 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (MOV32rm addr:$src),
1278 x86_subreg_32bit)>;
1279def : Pat<(extloadi16i1 addr:$src),
1280 (INSERT_SUBREG (i16 (IMPLICIT_DEF)), (MOV8rm addr:$src),
1281 x86_subreg_8bit)>,
1282 Requires<[In64BitMode]>;
1283def : Pat<(extloadi16i8 addr:$src),
1284 (INSERT_SUBREG (i16 (IMPLICIT_DEF)), (MOV8rm addr:$src),
1285 x86_subreg_8bit)>,
1286 Requires<[In64BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001287
Dan Gohmandd612bb2008-08-20 21:27:32 +00001288// anyext
1289def : Pat<(i64 (anyext GR8:$src)),
1290 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GR8:$src, x86_subreg_8bit)>;
1291def : Pat<(i64 (anyext GR16:$src)),
1292 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GR16:$src, x86_subreg_16bit)>;
Christopher Lamb76d72da2008-03-16 03:12:01 +00001293def : Pat<(i64 (anyext GR32:$src)),
1294 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GR32:$src, x86_subreg_32bit)>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00001295def : Pat<(i16 (anyext GR8:$src)),
1296 (INSERT_SUBREG (i16 (IMPLICIT_DEF)), GR8:$src, x86_subreg_8bit)>,
1297 Requires<[In64BitMode]>;
1298def : Pat<(i32 (anyext GR8:$src)),
1299 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, x86_subreg_8bit)>,
1300 Requires<[In64BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001301
1302//===----------------------------------------------------------------------===//
1303// Some peepholes
1304//===----------------------------------------------------------------------===//
1305
Dan Gohman47a419d2008-08-07 02:54:50 +00001306// r & (2^32-1) ==> movz
1307def : Pat<(and GR64:$src, i64immFFFFFFFF),
1308 (MOVZX64rr32 (i32 (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit)))>;
Dan Gohman9203ab42008-07-30 18:09:17 +00001309// r & (2^16-1) ==> movz
1310def : Pat<(and GR64:$src, 0xffff),
1311 (MOVZX64rr16 (i16 (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit)))>;
1312// r & (2^8-1) ==> movz
1313def : Pat<(and GR64:$src, 0xff),
1314 (MOVZX64rr8 (i8 (EXTRACT_SUBREG GR64:$src, x86_subreg_8bit)))>;
Dan Gohman9203ab42008-07-30 18:09:17 +00001315// r & (2^8-1) ==> movz
1316def : Pat<(and GR32:$src1, 0xff),
1317 (MOVZX32rr8 (i8 (EXTRACT_SUBREG GR32:$src1, x86_subreg_8bit)))>,
1318 Requires<[In64BitMode]>;
1319// r & (2^8-1) ==> movz
1320def : Pat<(and GR16:$src1, 0xff),
1321 (MOVZX16rr8 (i8 (EXTRACT_SUBREG GR16:$src1, x86_subreg_8bit)))>,
1322 Requires<[In64BitMode]>;
Christopher Lambb371e032008-03-13 05:47:01 +00001323
Dan Gohmandd612bb2008-08-20 21:27:32 +00001324// sext_inreg patterns
1325def : Pat<(sext_inreg GR64:$src, i32),
1326 (MOVSX64rr32 (i32 (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit)))>;
1327def : Pat<(sext_inreg GR64:$src, i16),
1328 (MOVSX64rr16 (i16 (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit)))>;
1329def : Pat<(sext_inreg GR64:$src, i8),
1330 (MOVSX64rr8 (i8 (EXTRACT_SUBREG GR64:$src, x86_subreg_8bit)))>;
1331def : Pat<(sext_inreg GR32:$src, i8),
1332 (MOVSX32rr8 (i8 (EXTRACT_SUBREG GR32:$src, x86_subreg_8bit)))>,
1333 Requires<[In64BitMode]>;
1334def : Pat<(sext_inreg GR16:$src, i8),
1335 (MOVSX16rr8 (i8 (EXTRACT_SUBREG GR16:$src, x86_subreg_8bit)))>,
1336 Requires<[In64BitMode]>;
1337
1338// trunc patterns
1339def : Pat<(i32 (trunc GR64:$src)),
1340 (i32 (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit))>;
1341def : Pat<(i16 (trunc GR64:$src)),
1342 (i16 (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit))>;
1343def : Pat<(i8 (trunc GR64:$src)),
1344 (i8 (EXTRACT_SUBREG GR64:$src, x86_subreg_8bit))>;
1345def : Pat<(i8 (trunc GR32:$src)),
1346 (i8 (EXTRACT_SUBREG GR32:$src, x86_subreg_8bit))>,
1347 Requires<[In64BitMode]>;
1348def : Pat<(i8 (trunc GR16:$src)),
1349 (i8 (EXTRACT_SUBREG GR16:$src, x86_subreg_8bit))>,
1350 Requires<[In64BitMode]>;
1351
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001352// (shl x, 1) ==> (add x, x)
1353def : Pat<(shl GR64:$src1, (i8 1)), (ADD64rr GR64:$src1, GR64:$src1)>;
1354
Evan Cheng76a64c72008-08-30 02:03:58 +00001355// (shl x (and y, 63)) ==> (shl x, y)
1356def : Pat<(shl GR64:$src1, (and CL:$amt, 63)),
1357 (SHL64rCL GR64:$src1)>;
1358def : Pat<(store (shl (loadi64 addr:$dst), (and CL:$amt, 63)), addr:$dst),
1359 (SHL64mCL addr:$dst)>;
1360
1361def : Pat<(srl GR64:$src1, (and CL:$amt, 63)),
1362 (SHR64rCL GR64:$src1)>;
1363def : Pat<(store (srl (loadi64 addr:$dst), (and CL:$amt, 63)), addr:$dst),
1364 (SHR64mCL addr:$dst)>;
1365
1366def : Pat<(sra GR64:$src1, (and CL:$amt, 63)),
1367 (SAR64rCL GR64:$src1)>;
1368def : Pat<(store (sra (loadi64 addr:$dst), (and CL:$amt, 63)), addr:$dst),
1369 (SAR64mCL addr:$dst)>;
1370
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001371// (or (x >> c) | (y << (64 - c))) ==> (shrd64 x, y, c)
1372def : Pat<(or (srl GR64:$src1, CL:$amt),
1373 (shl GR64:$src2, (sub 64, CL:$amt))),
1374 (SHRD64rrCL GR64:$src1, GR64:$src2)>;
1375
1376def : Pat<(store (or (srl (loadi64 addr:$dst), CL:$amt),
1377 (shl GR64:$src2, (sub 64, CL:$amt))), addr:$dst),
1378 (SHRD64mrCL addr:$dst, GR64:$src2)>;
1379
1380// (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
1381def : Pat<(or (shl GR64:$src1, CL:$amt),
1382 (srl GR64:$src2, (sub 64, CL:$amt))),
1383 (SHLD64rrCL GR64:$src1, GR64:$src2)>;
1384
1385def : Pat<(store (or (shl (loadi64 addr:$dst), CL:$amt),
1386 (srl GR64:$src2, (sub 64, CL:$amt))), addr:$dst),
1387 (SHLD64mrCL addr:$dst, GR64:$src2)>;
1388
1389// X86 specific add which produces a flag.
1390def : Pat<(addc GR64:$src1, GR64:$src2),
1391 (ADD64rr GR64:$src1, GR64:$src2)>;
1392def : Pat<(addc GR64:$src1, (load addr:$src2)),
1393 (ADD64rm GR64:$src1, addr:$src2)>;
1394def : Pat<(addc GR64:$src1, i64immSExt32:$src2),
1395 (ADD64ri32 GR64:$src1, imm:$src2)>;
1396def : Pat<(addc GR64:$src1, i64immSExt8:$src2),
1397 (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>;
1398
1399def : Pat<(subc GR64:$src1, GR64:$src2),
1400 (SUB64rr GR64:$src1, GR64:$src2)>;
1401def : Pat<(subc GR64:$src1, (load addr:$src2)),
1402 (SUB64rm GR64:$src1, addr:$src2)>;
1403def : Pat<(subc GR64:$src1, imm:$src2),
1404 (SUB64ri32 GR64:$src1, i64immSExt32:$src2)>;
1405def : Pat<(subc GR64:$src1, i64immSExt8:$src2),
1406 (SUB64ri8 GR64:$src1, i64immSExt8:$src2)>;
1407
1408
1409//===----------------------------------------------------------------------===//
1410// X86-64 SSE Instructions
1411//===----------------------------------------------------------------------===//
1412
1413// Move instructions...
1414
Evan Chengb783fa32007-07-19 01:14:50 +00001415def MOV64toPQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001416 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001417 [(set VR128:$dst,
1418 (v2i64 (scalar_to_vector GR64:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001419def MOVPQIto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001420 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001421 [(set GR64:$dst, (vector_extract (v2i64 VR128:$src),
1422 (iPTR 0)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001423
Evan Chengb783fa32007-07-19 01:14:50 +00001424def MOV64toSDrr : RPDI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001425 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001426 [(set FR64:$dst, (bitconvert GR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001427def MOV64toSDrm : RPDI<0x6E, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src),
Evan Cheng69ca4da2008-08-25 04:11:42 +00001428 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001429 [(set FR64:$dst, (bitconvert (loadi64 addr:$src)))]>;
1430
Evan Chengb783fa32007-07-19 01:14:50 +00001431def MOVSDto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001432 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001433 [(set GR64:$dst, (bitconvert FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001434def MOVSDto64mr : RPDI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Evan Cheng69ca4da2008-08-25 04:11:42 +00001435 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001436 [(store (i64 (bitconvert FR64:$src)), addr:$dst)]>;
Nate Begemanb2975562008-02-03 07:18:54 +00001437
1438//===----------------------------------------------------------------------===//
1439// X86-64 SSE4.1 Instructions
1440//===----------------------------------------------------------------------===//
1441
Nate Begeman4294c1f2008-02-12 22:51:28 +00001442/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
1443multiclass SS41I_extract64<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00001444 def rr : SS4AIi8<opc, MRMSrcReg, (outs GR64:$dst),
Nate Begeman4294c1f2008-02-12 22:51:28 +00001445 (ins VR128:$src1, i32i8imm:$src2),
1446 !strconcat(OpcodeStr,
1447 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1448 [(set GR64:$dst,
1449 (extractelt (v2i64 VR128:$src1), imm:$src2))]>, OpSize, REX_W;
Evan Cheng78d00612008-03-14 07:39:27 +00001450 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman4294c1f2008-02-12 22:51:28 +00001451 (ins i64mem:$dst, VR128:$src1, i32i8imm:$src2),
1452 !strconcat(OpcodeStr,
1453 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1454 [(store (extractelt (v2i64 VR128:$src1), imm:$src2),
1455 addr:$dst)]>, OpSize, REX_W;
1456}
1457
1458defm PEXTRQ : SS41I_extract64<0x16, "pextrq">;
1459
1460let isTwoAddress = 1 in {
1461 multiclass SS41I_insert64<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00001462 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman4294c1f2008-02-12 22:51:28 +00001463 (ins VR128:$src1, GR64:$src2, i32i8imm:$src3),
1464 !strconcat(OpcodeStr,
1465 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
1466 [(set VR128:$dst,
1467 (v2i64 (insertelt VR128:$src1, GR64:$src2, imm:$src3)))]>,
1468 OpSize, REX_W;
Evan Cheng78d00612008-03-14 07:39:27 +00001469 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman4294c1f2008-02-12 22:51:28 +00001470 (ins VR128:$src1, i64mem:$src2, i32i8imm:$src3),
1471 !strconcat(OpcodeStr,
1472 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
1473 [(set VR128:$dst,
1474 (v2i64 (insertelt VR128:$src1, (loadi64 addr:$src2),
1475 imm:$src3)))]>, OpSize, REX_W;
1476 }
1477}
1478
1479defm PINSRQ : SS41I_insert64<0x22, "pinsrq">;