blob: c8328ad4911f573ba9d2dffd1875594338142734 [file] [log] [blame]
Dan Gohmana629b482008-12-08 17:50:35 +00001//===---- ScheduleDAGInstrs.cpp - MachineInstr Rescheduling ---------------===//
Dan Gohman343f0c02008-11-19 23:18:57 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Dan Gohmana629b482008-12-08 17:50:35 +000010// This implements the ScheduleDAGInstrs class, which implements re-scheduling
11// of MachineInstrs.
Dan Gohman343f0c02008-11-19 23:18:57 +000012//
13//===----------------------------------------------------------------------===//
14
Andrew Trick8b1496c2012-11-28 05:13:28 +000015#define DEBUG_TYPE "misched"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000016#include "llvm/CodeGen/ScheduleDAGInstrs.h"
17#include "llvm/ADT/MapVector.h"
18#include "llvm/ADT/SmallPtrSet.h"
19#include "llvm/ADT/SmallSet.h"
Dan Gohman3311a1f2009-01-30 02:49:14 +000020#include "llvm/Analysis/AliasAnalysis.h"
Dan Gohman5034dd32010-12-15 20:02:24 +000021#include "llvm/Analysis/ValueTracking.h"
Andrew Trickb4566a92012-02-22 06:08:11 +000022#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Dan Gohman3f237442008-12-16 03:25:46 +000023#include "llvm/CodeGen/MachineFunctionPass.h"
Stephen Hines36b56882014-04-23 16:57:46 -070024#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000025#include "llvm/CodeGen/MachineMemOperand.h"
Dan Gohman3f237442008-12-16 03:25:46 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman6a9041e2008-12-04 01:35:46 +000027#include "llvm/CodeGen/PseudoSourceValue.h"
Andrew Trickafc26572012-06-06 19:47:35 +000028#include "llvm/CodeGen/RegisterPressure.h"
Andrew Trick53e98a22012-11-28 05:13:24 +000029#include "llvm/CodeGen/ScheduleDFS.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000030#include "llvm/IR/Operator.h"
Evan Chengab8be962011-06-29 01:14:12 +000031#include "llvm/MC/MCInstrItineraries.h"
Andrew Trickeb05b972012-05-15 18:59:41 +000032#include "llvm/Support/CommandLine.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000033#include "llvm/Support/Debug.h"
Andrew Trick1e94e982012-10-15 18:02:27 +000034#include "llvm/Support/Format.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000035#include "llvm/Support/raw_ostream.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000036#include "llvm/Target/TargetInstrInfo.h"
37#include "llvm/Target/TargetMachine.h"
38#include "llvm/Target/TargetRegisterInfo.h"
39#include "llvm/Target/TargetSubtargetInfo.h"
Andrew Trickea574332013-08-23 17:48:43 +000040#include <queue>
41
Dan Gohman343f0c02008-11-19 23:18:57 +000042using namespace llvm;
43
Andrew Trickeb05b972012-05-15 18:59:41 +000044static cl::opt<bool> EnableAASchedMI("enable-aa-sched-mi", cl::Hidden,
45 cl::ZeroOrMore, cl::init(false),
46 cl::desc("Enable use of AA during MI GAD construction"));
47
Stephen Hines36b56882014-04-23 16:57:46 -070048// FIXME: Enable the use of TBAA. There are two known issues preventing this:
49// 1. Stack coloring does not update TBAA when merging allocas
50// 2. CGP inserts ptrtoint/inttoptr pairs when sinking address computations.
51// Because BasicAA does not handle inttoptr, we'll often miss basic type
52// punning idioms that we need to catch so we don't miscompile real-world
53// code.
54static cl::opt<bool> UseTBAA("use-tbaa-in-sched-mi", cl::Hidden,
55 cl::init(false), cl::desc("Enable use of TBAA during MI GAD construction"));
56
Dan Gohman79ce2762009-01-15 19:20:50 +000057ScheduleDAGInstrs::ScheduleDAGInstrs(MachineFunction &mf,
Dan Gohman3f237442008-12-16 03:25:46 +000058 const MachineLoopInfo &mli,
Andrew Trick5e920d72012-01-14 02:17:12 +000059 const MachineDominatorTree &mdt,
Andrew Trickb4566a92012-02-22 06:08:11 +000060 bool IsPostRAFlag,
Stephen Hines36b56882014-04-23 16:57:46 -070061 bool RemoveKillFlags,
Andrew Trickb4566a92012-02-22 06:08:11 +000062 LiveIntervals *lis)
Andrew Trick412cd2f2012-10-10 05:43:09 +000063 : ScheduleDAG(mf), MLI(mli), MDT(mdt), MFI(mf.getFrameInfo()), LIS(lis),
Stephen Hines36b56882014-04-23 16:57:46 -070064 IsPostRA(IsPostRAFlag), RemoveKillFlags(RemoveKillFlags),
65 CanHandleTerminators(false), FirstDbgValue(0) {
Andrew Trickb4566a92012-02-22 06:08:11 +000066 assert((IsPostRA || LIS) && "PreRA scheduling requires LiveIntervals");
Devang Patelcf4cc842011-06-02 20:07:12 +000067 DbgValues.clear();
Andrew Trickcc77b542012-02-22 06:08:13 +000068 assert(!(IsPostRA && MRI.getNumVirtRegs()) &&
Andrew Trick19273ae2012-02-21 04:51:23 +000069 "Virtual registers must be removed prior to PostRA scheduling");
Andrew Trick781ab472012-09-18 18:20:00 +000070
71 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>();
72 SchedModel.init(*ST.getSchedModel(), &ST, TII);
Evan Cheng38bdfc62009-10-18 19:58:47 +000073}
Dan Gohman343f0c02008-11-19 23:18:57 +000074
Dan Gohman3311a1f2009-01-30 02:49:14 +000075/// getUnderlyingObjectFromInt - This is the function that does the work of
76/// looking through basic ptrtoint+arithmetic+inttoptr sequences.
77static const Value *getUnderlyingObjectFromInt(const Value *V) {
78 do {
Dan Gohman8906f952009-07-17 20:58:59 +000079 if (const Operator *U = dyn_cast<Operator>(V)) {
Dan Gohman3311a1f2009-01-30 02:49:14 +000080 // If we find a ptrtoint, we can transfer control back to the
81 // regular getUnderlyingObjectFromInt.
Dan Gohman8906f952009-07-17 20:58:59 +000082 if (U->getOpcode() == Instruction::PtrToInt)
Dan Gohman3311a1f2009-01-30 02:49:14 +000083 return U->getOperand(0);
Andrew Trick8f82a082012-11-28 03:42:49 +000084 // If we find an add of a constant, a multiplied value, or a phi, it's
Dan Gohman3311a1f2009-01-30 02:49:14 +000085 // likely that the other operand will lead us to the base
86 // object. We don't have to worry about the case where the
Dan Gohman748f98f2009-08-07 01:26:06 +000087 // object address is somehow being computed by the multiply,
Dan Gohman3311a1f2009-01-30 02:49:14 +000088 // because our callers only care when the result is an
Nick Lewycky6b0db5f2012-10-26 04:27:49 +000089 // identifiable object.
Dan Gohman8906f952009-07-17 20:58:59 +000090 if (U->getOpcode() != Instruction::Add ||
Dan Gohman3311a1f2009-01-30 02:49:14 +000091 (!isa<ConstantInt>(U->getOperand(1)) &&
Andrew Trick8f82a082012-11-28 03:42:49 +000092 Operator::getOpcode(U->getOperand(1)) != Instruction::Mul &&
93 !isa<PHINode>(U->getOperand(1))))
Dan Gohman3311a1f2009-01-30 02:49:14 +000094 return V;
95 V = U->getOperand(0);
96 } else {
97 return V;
98 }
Duncan Sands1df98592010-02-16 11:11:14 +000099 assert(V->getType()->isIntegerTy() && "Unexpected operand type!");
Dan Gohman3311a1f2009-01-30 02:49:14 +0000100 } while (1);
101}
102
Hal Finkelf2183102012-12-10 18:49:16 +0000103/// getUnderlyingObjects - This is a wrapper around GetUnderlyingObjects
Dan Gohman3311a1f2009-01-30 02:49:14 +0000104/// and adds support for basic ptrtoint+arithmetic+inttoptr sequences.
Hal Finkelf2183102012-12-10 18:49:16 +0000105static void getUnderlyingObjects(const Value *V,
106 SmallVectorImpl<Value *> &Objects) {
107 SmallPtrSet<const Value*, 16> Visited;
108 SmallVector<const Value *, 4> Working(1, V);
Dan Gohman3311a1f2009-01-30 02:49:14 +0000109 do {
Hal Finkelf2183102012-12-10 18:49:16 +0000110 V = Working.pop_back_val();
111
112 SmallVector<Value *, 4> Objs;
113 GetUnderlyingObjects(const_cast<Value *>(V), Objs);
114
Craig Topperf22fd3f2013-07-03 05:11:49 +0000115 for (SmallVectorImpl<Value *>::iterator I = Objs.begin(), IE = Objs.end();
Hal Finkelf2183102012-12-10 18:49:16 +0000116 I != IE; ++I) {
117 V = *I;
118 if (!Visited.insert(V))
119 continue;
120 if (Operator::getOpcode(V) == Instruction::IntToPtr) {
121 const Value *O =
122 getUnderlyingObjectFromInt(cast<User>(V)->getOperand(0));
123 if (O->getType()->isPointerTy()) {
124 Working.push_back(O);
125 continue;
126 }
127 }
128 Objects.push_back(const_cast<Value *>(V));
129 }
130 } while (!Working.empty());
Dan Gohman3311a1f2009-01-30 02:49:14 +0000131}
132
Benjamin Kramer04d56132013-06-29 18:41:17 +0000133typedef SmallVector<PointerIntPair<const Value *, 1, bool>, 4>
134UnderlyingObjectsVector;
135
Hal Finkelf2183102012-12-10 18:49:16 +0000136/// getUnderlyingObjectsForInstr - If this machine instr has memory reference
Dan Gohman3311a1f2009-01-30 02:49:14 +0000137/// information and it can be tracked to a normal reference to a known
Hal Finkelf2183102012-12-10 18:49:16 +0000138/// object, return the Value for that object.
139static void getUnderlyingObjectsForInstr(const MachineInstr *MI,
Benjamin Kramer04d56132013-06-29 18:41:17 +0000140 const MachineFrameInfo *MFI,
141 UnderlyingObjectsVector &Objects) {
Dan Gohman3311a1f2009-01-30 02:49:14 +0000142 if (!MI->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +0000143 !(*MI->memoperands_begin())->getValue() ||
144 (*MI->memoperands_begin())->isVolatile())
Hal Finkelf2183102012-12-10 18:49:16 +0000145 return;
Dan Gohman3311a1f2009-01-30 02:49:14 +0000146
Dan Gohmanc76909a2009-09-25 20:36:54 +0000147 const Value *V = (*MI->memoperands_begin())->getValue();
Dan Gohman3311a1f2009-01-30 02:49:14 +0000148 if (!V)
Hal Finkelf2183102012-12-10 18:49:16 +0000149 return;
Dan Gohman3311a1f2009-01-30 02:49:14 +0000150
Stephen Hines36b56882014-04-23 16:57:46 -0700151 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) {
152 // For now, ignore PseudoSourceValues which may alias LLVM IR values
153 // because the code that uses this function has no way to cope with
154 // such aliases.
155 if (!PSV->isAliased(MFI)) {
156 bool MayAlias = PSV->mayAlias(MFI);
157 Objects.push_back(UnderlyingObjectsVector::value_type(V, MayAlias));
158 }
159 return;
160 }
161
Hal Finkelf2183102012-12-10 18:49:16 +0000162 SmallVector<Value *, 4> Objs;
163 getUnderlyingObjects(V, Objs);
Andrew Trickf405b1a2011-05-05 19:24:06 +0000164
Craig Topperf22fd3f2013-07-03 05:11:49 +0000165 for (SmallVectorImpl<Value *>::iterator I = Objs.begin(), IE = Objs.end();
166 I != IE; ++I) {
Hal Finkelf2183102012-12-10 18:49:16 +0000167 V = *I;
168
Stephen Hines36b56882014-04-23 16:57:46 -0700169 assert(!isa<PseudoSourceValue>(V) && "Underlying value is a stack slot!");
Hal Finkelf2183102012-12-10 18:49:16 +0000170
Stephen Hines36b56882014-04-23 16:57:46 -0700171 if (!isIdentifiedObject(V)) {
Hal Finkelf2183102012-12-10 18:49:16 +0000172 Objects.clear();
173 return;
174 }
175
Stephen Hines36b56882014-04-23 16:57:46 -0700176 Objects.push_back(UnderlyingObjectsVector::value_type(V, true));
Evan Chengff89dcb2009-10-18 18:16:27 +0000177 }
Dan Gohman3311a1f2009-01-30 02:49:14 +0000178}
179
Andrew Trick918f38a2012-04-20 20:05:21 +0000180void ScheduleDAGInstrs::startBlock(MachineBasicBlock *bb) {
181 BB = bb;
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000182}
183
Andrew Trick953be892012-03-07 23:00:49 +0000184void ScheduleDAGInstrs::finishBlock() {
Andrew Tricka30444a2012-04-20 20:24:33 +0000185 // Subclasses should no longer refer to the old block.
Andrew Trick918f38a2012-04-20 20:05:21 +0000186 BB = 0;
Andrew Trick47c14452012-03-07 05:21:52 +0000187}
188
Andrew Trick47c14452012-03-07 05:21:52 +0000189/// Initialize the DAG and common scheduler state for the current scheduling
190/// region. This does not actually create the DAG, only clears it. The
191/// scheduling driver may call BuildSchedGraph multiple times per scheduling
192/// region.
193void ScheduleDAGInstrs::enterRegion(MachineBasicBlock *bb,
194 MachineBasicBlock::iterator begin,
195 MachineBasicBlock::iterator end,
Andrew Trickd2763f62013-08-23 17:48:33 +0000196 unsigned regioninstrs) {
Andrew Trick918f38a2012-04-20 20:05:21 +0000197 assert(bb == BB && "startBlock should set BB");
Andrew Trick68675c62012-03-09 04:29:02 +0000198 RegionBegin = begin;
199 RegionEnd = end;
Andrew Trickd2763f62013-08-23 17:48:33 +0000200 NumRegionInstrs = regioninstrs;
Andrew Trick47c14452012-03-07 05:21:52 +0000201}
202
203/// Close the current scheduling region. Don't clear any state in case the
204/// driver wants to refer to the previous scheduling region.
205void ScheduleDAGInstrs::exitRegion() {
206 // Nothing to do.
207}
208
Andrew Trick953be892012-03-07 23:00:49 +0000209/// addSchedBarrierDeps - Add dependencies from instructions in the current
Evan Chengec6906b2010-10-23 02:10:46 +0000210/// list of instructions being scheduled to scheduling barrier by adding
211/// the exit SU to the register defs and use list. This is because we want to
212/// make sure instructions which define registers that are either used by
213/// the terminator or are live-out are properly scheduled. This is
214/// especially important when the definition latency of the return value(s)
215/// are too high to be hidden by the branch or when the liveout registers
216/// used by instructions in the fallthrough block.
Andrew Trick953be892012-03-07 23:00:49 +0000217void ScheduleDAGInstrs::addSchedBarrierDeps() {
Andrew Trick68675c62012-03-09 04:29:02 +0000218 MachineInstr *ExitMI = RegionEnd != BB->end() ? &*RegionEnd : 0;
Evan Chengec6906b2010-10-23 02:10:46 +0000219 ExitSU.setInstr(ExitMI);
220 bool AllDepKnown = ExitMI &&
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000221 (ExitMI->isCall() || ExitMI->isBarrier());
Evan Chengec6906b2010-10-23 02:10:46 +0000222 if (ExitMI && AllDepKnown) {
223 // If it's a call or a barrier, add dependencies on the defs and uses of
224 // instruction.
225 for (unsigned i = 0, e = ExitMI->getNumOperands(); i != e; ++i) {
226 const MachineOperand &MO = ExitMI->getOperand(i);
227 if (!MO.isReg() || MO.isDef()) continue;
228 unsigned Reg = MO.getReg();
229 if (Reg == 0) continue;
230
Andrew Trick3c58ba82012-01-14 02:17:18 +0000231 if (TRI->isPhysicalRegister(Reg))
Michael Ilsemanafe77f32013-01-21 18:18:53 +0000232 Uses.insert(PhysRegSUOper(&ExitSU, -1, Reg));
Andrew Trickd3a74862012-03-16 05:04:25 +0000233 else {
Andrew Trick3c58ba82012-01-14 02:17:18 +0000234 assert(!IsPostRA && "Virtual register encountered after regalloc.");
Andrew Trick177d87a2012-12-01 01:22:44 +0000235 if (MO.readsReg()) // ignore undef operands
236 addVRegUseDeps(&ExitSU, i);
Andrew Trickd3a74862012-03-16 05:04:25 +0000237 }
Evan Chengec6906b2010-10-23 02:10:46 +0000238 }
239 } else {
240 // For others, e.g. fallthrough, conditional branch, assume the exit
Evan Chengde5fa932010-10-27 23:17:17 +0000241 // uses all the registers that are livein to the successor blocks.
Benjamin Kramera82d5262012-03-16 17:38:19 +0000242 assert(Uses.empty() && "Uses in set before adding deps?");
Evan Chengde5fa932010-10-27 23:17:17 +0000243 for (MachineBasicBlock::succ_iterator SI = BB->succ_begin(),
244 SE = BB->succ_end(); SI != SE; ++SI)
245 for (MachineBasicBlock::livein_iterator I = (*SI)->livein_begin(),
Andrew Trickf405b1a2011-05-05 19:24:06 +0000246 E = (*SI)->livein_end(); I != E; ++I) {
Evan Chengde5fa932010-10-27 23:17:17 +0000247 unsigned Reg = *I;
Benjamin Kramera82d5262012-03-16 17:38:19 +0000248 if (!Uses.contains(Reg))
Michael Ilsemanafe77f32013-01-21 18:18:53 +0000249 Uses.insert(PhysRegSUOper(&ExitSU, -1, Reg));
Evan Chengde5fa932010-10-27 23:17:17 +0000250 }
Evan Chengec6906b2010-10-23 02:10:46 +0000251 }
252}
253
Andrew Trick81a682a2012-02-23 01:52:38 +0000254/// MO is an operand of SU's instruction that defines a physical register. Add
255/// data dependencies from SU to any uses of the physical register.
Andrew Trickffd25262012-08-23 00:39:43 +0000256void ScheduleDAGInstrs::addPhysRegDataDeps(SUnit *SU, unsigned OperIdx) {
257 const MachineOperand &MO = SU->getInstr()->getOperand(OperIdx);
Andrew Trick81a682a2012-02-23 01:52:38 +0000258 assert(MO.isDef() && "expect physreg def");
259
260 // Ask the target if address-backscheduling is desirable, and if so how much.
261 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>();
Andrew Trick81a682a2012-02-23 01:52:38 +0000262
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000263 for (MCRegAliasIterator Alias(MO.getReg(), TRI, true);
264 Alias.isValid(); ++Alias) {
Andrew Trick702d4892012-02-24 07:04:55 +0000265 if (!Uses.contains(*Alias))
Andrew Trick81a682a2012-02-23 01:52:38 +0000266 continue;
Michael Ilsemanafe77f32013-01-21 18:18:53 +0000267 for (Reg2SUnitsMap::iterator I = Uses.find(*Alias); I != Uses.end(); ++I) {
268 SUnit *UseSU = I->SU;
Andrew Trick81a682a2012-02-23 01:52:38 +0000269 if (UseSU == SU)
270 continue;
Andrew Trick39817f92012-10-08 18:54:00 +0000271
Andrew Trick39817f92012-10-08 18:54:00 +0000272 // Adjust the dependence latency using operand def/use information,
273 // then allow the target to perform its own adjustments.
Michael Ilsemanafe77f32013-01-21 18:18:53 +0000274 int UseOp = I->OpIdx;
Andrew Trickae692f22012-11-12 19:28:57 +0000275 MachineInstr *RegUse = 0;
276 SDep Dep;
277 if (UseOp < 0)
278 Dep = SDep(SU, SDep::Artificial);
279 else {
Andrew Trick4392f0f2013-04-13 06:07:40 +0000280 // Set the hasPhysRegDefs only for physreg defs that have a use within
281 // the scheduling region.
282 SU->hasPhysRegDefs = true;
Andrew Trickae692f22012-11-12 19:28:57 +0000283 Dep = SDep(SU, SDep::Data, *Alias);
284 RegUse = UseSU->getInstr();
Andrew Trickae692f22012-11-12 19:28:57 +0000285 }
286 Dep.setLatency(
Andrew Trickb86a0cd2013-06-15 04:49:57 +0000287 SchedModel.computeOperandLatency(SU->getInstr(), OperIdx, RegUse,
288 UseOp));
Andrew Trickb7e02892012-06-05 21:11:27 +0000289
Andrew Trickae692f22012-11-12 19:28:57 +0000290 ST.adjustSchedDependency(SU, UseSU, Dep);
291 UseSU->addPred(Dep);
Andrew Trick81a682a2012-02-23 01:52:38 +0000292 }
293 }
294}
295
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000296/// addPhysRegDeps - Add register dependencies (data, anti, and output) from
297/// this SUnit to following instructions in the same scheduling region that
298/// depend the physical register referenced at OperIdx.
299void ScheduleDAGInstrs::addPhysRegDeps(SUnit *SU, unsigned OperIdx) {
Stephen Hines36b56882014-04-23 16:57:46 -0700300 MachineInstr *MI = SU->getInstr();
301 MachineOperand &MO = MI->getOperand(OperIdx);
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000302
303 // Optionally add output and anti dependencies. For anti
304 // dependencies we use a latency of 0 because for a multi-issue
305 // target we want to allow the defining instruction to issue
306 // in the same cycle as the using instruction.
307 // TODO: Using a latency of 1 here for output dependencies assumes
308 // there's no cost for reusing registers.
309 SDep::Kind Kind = MO.isUse() ? SDep::Anti : SDep::Output;
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000310 for (MCRegAliasIterator Alias(MO.getReg(), TRI, true);
311 Alias.isValid(); ++Alias) {
Andrew Trick702d4892012-02-24 07:04:55 +0000312 if (!Defs.contains(*Alias))
Andrew Trick81a682a2012-02-23 01:52:38 +0000313 continue;
Michael Ilsemanafe77f32013-01-21 18:18:53 +0000314 for (Reg2SUnitsMap::iterator I = Defs.find(*Alias); I != Defs.end(); ++I) {
315 SUnit *DefSU = I->SU;
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000316 if (DefSU == &ExitSU)
317 continue;
318 if (DefSU != SU &&
319 (Kind != SDep::Output || !MO.isDead() ||
320 !DefSU->getInstr()->registerDefIsDead(*Alias))) {
321 if (Kind == SDep::Anti)
Andrew Tricka78d3222012-11-06 03:13:46 +0000322 DefSU->addPred(SDep(SU, Kind, /*Reg=*/*Alias));
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000323 else {
Andrew Tricka78d3222012-11-06 03:13:46 +0000324 SDep Dep(SU, Kind, /*Reg=*/*Alias);
Andrew Trickb86a0cd2013-06-15 04:49:57 +0000325 Dep.setLatency(
326 SchedModel.computeOutputLatency(MI, OperIdx, DefSU->getInstr()));
Andrew Tricka78d3222012-11-06 03:13:46 +0000327 DefSU->addPred(Dep);
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000328 }
329 }
330 }
331 }
332
Andrew Trick81a682a2012-02-23 01:52:38 +0000333 if (!MO.isDef()) {
Andrew Trick4392f0f2013-04-13 06:07:40 +0000334 SU->hasPhysRegUses = true;
Andrew Trick81a682a2012-02-23 01:52:38 +0000335 // Either insert a new Reg2SUnits entry with an empty SUnits list, or
336 // retrieve the existing SUnits list for this register's uses.
337 // Push this SUnit on the use list.
Michael Ilsemanafe77f32013-01-21 18:18:53 +0000338 Uses.insert(PhysRegSUOper(SU, OperIdx, MO.getReg()));
Stephen Hines36b56882014-04-23 16:57:46 -0700339 if (RemoveKillFlags)
340 MO.setIsKill(false);
Andrew Trick81a682a2012-02-23 01:52:38 +0000341 }
342 else {
Andrew Trickffd25262012-08-23 00:39:43 +0000343 addPhysRegDataDeps(SU, OperIdx);
Michael Ilsemanafe77f32013-01-21 18:18:53 +0000344 unsigned Reg = MO.getReg();
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000345
Andrew Trick81a682a2012-02-23 01:52:38 +0000346 // clear this register's use list
Michael Ilsemanafe77f32013-01-21 18:18:53 +0000347 if (Uses.contains(Reg))
348 Uses.eraseAll(Reg);
Andrew Trick81a682a2012-02-23 01:52:38 +0000349
Michael Ilsemanafe77f32013-01-21 18:18:53 +0000350 if (!MO.isDead()) {
351 Defs.eraseAll(Reg);
352 } else if (SU->isCall) {
353 // Calls will not be reordered because of chain dependencies (see
354 // below). Since call operands are dead, calls may continue to be added
355 // to the DefList making dependence checking quadratic in the size of
356 // the block. Instead, we leave only one call at the back of the
357 // DefList.
358 Reg2SUnitsMap::RangePair P = Defs.equal_range(Reg);
359 Reg2SUnitsMap::iterator B = P.first;
360 Reg2SUnitsMap::iterator I = P.second;
361 for (bool isBegin = I == B; !isBegin; /* empty */) {
362 isBegin = (--I) == B;
363 if (!I->SU->isCall)
364 break;
365 I = Defs.erase(I);
366 }
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000367 }
Michael Ilsemanafe77f32013-01-21 18:18:53 +0000368
Andrew Trick81a682a2012-02-23 01:52:38 +0000369 // Defs are pushed in the order they are visited and never reordered.
Michael Ilsemanafe77f32013-01-21 18:18:53 +0000370 Defs.insert(PhysRegSUOper(SU, OperIdx, Reg));
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000371 }
372}
373
Andrew Trick3c58ba82012-01-14 02:17:18 +0000374/// addVRegDefDeps - Add register output and data dependencies from this SUnit
375/// to instructions that occur later in the same scheduling region if they read
376/// from or write to the virtual register defined at OperIdx.
377///
378/// TODO: Hoist loop induction variable increments. This has to be
379/// reevaluated. Generally, IV scheduling should be done before coalescing.
380void ScheduleDAGInstrs::addVRegDefDeps(SUnit *SU, unsigned OperIdx) {
381 const MachineInstr *MI = SU->getInstr();
382 unsigned Reg = MI->getOperand(OperIdx).getReg();
383
Andrew Trick4b72ada2012-07-28 01:48:15 +0000384 // Singly defined vregs do not have output/anti dependencies.
Andrew Trick2fc09772012-02-22 18:34:49 +0000385 // The current operand is a def, so we have at least one.
Andrew Trick4b72ada2012-07-28 01:48:15 +0000386 // Check here if there are any others...
Andrew Trick8b5704f2012-07-30 23:48:17 +0000387 if (MRI.hasOneDef(Reg))
Andrew Trick4b72ada2012-07-28 01:48:15 +0000388 return;
Andrew Trickcc77b542012-02-22 06:08:13 +0000389
Andrew Trick3c58ba82012-01-14 02:17:18 +0000390 // Add output dependence to the next nearest def of this vreg.
391 //
392 // Unless this definition is dead, the output dependence should be
393 // transitively redundant with antidependencies from this definition's
394 // uses. We're conservative for now until we have a way to guarantee the uses
395 // are not eliminated sometime during scheduling. The output dependence edge
396 // is also useful if output latency exceeds def-use latency.
Andrew Trickc0ccb8b2012-04-20 20:05:28 +0000397 VReg2SUnitMap::iterator DefI = VRegDefs.find(Reg);
Andrew Trick8ae3ac72012-02-22 21:59:00 +0000398 if (DefI == VRegDefs.end())
399 VRegDefs.insert(VReg2SUnit(Reg, SU));
400 else {
401 SUnit *DefSU = DefI->SU;
402 if (DefSU != SU && DefSU != &ExitSU) {
Andrew Tricka78d3222012-11-06 03:13:46 +0000403 SDep Dep(SU, SDep::Output, Reg);
Andrew Trickb86a0cd2013-06-15 04:49:57 +0000404 Dep.setLatency(
405 SchedModel.computeOutputLatency(MI, OperIdx, DefSU->getInstr()));
Andrew Tricka78d3222012-11-06 03:13:46 +0000406 DefSU->addPred(Dep);
Andrew Trick8ae3ac72012-02-22 21:59:00 +0000407 }
408 DefI->SU = SU;
Andrew Trick3c58ba82012-01-14 02:17:18 +0000409 }
Andrew Trick3c58ba82012-01-14 02:17:18 +0000410}
411
Andrew Trickb4566a92012-02-22 06:08:11 +0000412/// addVRegUseDeps - Add a register data dependency if the instruction that
413/// defines the virtual register used at OperIdx is mapped to an SUnit. Add a
414/// register antidependency from this SUnit to instructions that occur later in
415/// the same scheduling region if they write the virtual register.
416///
417/// TODO: Handle ExitSU "uses" properly.
Andrew Trick3c58ba82012-01-14 02:17:18 +0000418void ScheduleDAGInstrs::addVRegUseDeps(SUnit *SU, unsigned OperIdx) {
Andrew Trickb4566a92012-02-22 06:08:11 +0000419 MachineInstr *MI = SU->getInstr();
420 unsigned Reg = MI->getOperand(OperIdx).getReg();
421
Andrew Trick99093632013-08-23 17:48:39 +0000422 // Record this local VReg use.
Andrew Trick663bd992013-08-30 04:36:57 +0000423 VReg2UseMap::iterator UI = VRegUses.find(Reg);
424 for (; UI != VRegUses.end(); ++UI) {
425 if (UI->SU == SU)
426 break;
427 }
428 if (UI == VRegUses.end())
429 VRegUses.insert(VReg2SUnit(Reg, SU));
Andrew Trick99093632013-08-23 17:48:39 +0000430
Andrew Trickb4566a92012-02-22 06:08:11 +0000431 // Lookup this operand's reaching definition.
432 assert(LIS && "vreg dependencies requires LiveIntervals");
Matthias Braun5649e252013-10-10 21:28:52 +0000433 LiveQueryResult LRQ
434 = LIS->getInterval(Reg).Query(LIS->getInstructionIndex(MI));
Jakob Stoklund Olesen93e29ce2012-05-20 02:44:38 +0000435 VNInfo *VNI = LRQ.valueIn();
Andrew Trickc3ad8852012-04-24 18:04:41 +0000436
Andrew Trick63d578b2012-02-23 03:16:24 +0000437 // VNI will be valid because MachineOperand::readsReg() is checked by caller.
Jakob Stoklund Olesen93e29ce2012-05-20 02:44:38 +0000438 assert(VNI && "No value to read by operand");
Andrew Trickb4566a92012-02-22 06:08:11 +0000439 MachineInstr *Def = LIS->getInstructionFromIndex(VNI->def);
Andrew Trick63d578b2012-02-23 03:16:24 +0000440 // Phis and other noninstructions (after coalescing) have a NULL Def.
Andrew Trickb4566a92012-02-22 06:08:11 +0000441 if (Def) {
442 SUnit *DefSU = getSUnit(Def);
443 if (DefSU) {
444 // The reaching Def lives within this scheduling region.
445 // Create a data dependence.
Andrew Tricka78d3222012-11-06 03:13:46 +0000446 SDep dep(DefSU, SDep::Data, Reg);
Andrew Tricka98f6002012-10-08 18:53:57 +0000447 // Adjust the dependence latency using operand def/use information, then
448 // allow the target to perform its own adjustments.
449 int DefOp = Def->findRegisterDefOperandIdx(Reg);
Andrew Trickb86a0cd2013-06-15 04:49:57 +0000450 dep.setLatency(SchedModel.computeOperandLatency(Def, DefOp, MI, OperIdx));
Andrew Trickb7e02892012-06-05 21:11:27 +0000451
Andrew Tricka98f6002012-10-08 18:53:57 +0000452 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>();
453 ST.adjustSchedDependency(DefSU, SU, const_cast<SDep &>(dep));
Andrew Trickb4566a92012-02-22 06:08:11 +0000454 SU->addPred(dep);
455 }
456 }
Andrew Trick3c58ba82012-01-14 02:17:18 +0000457
458 // Add antidependence to the following def of the vreg it uses.
Andrew Trickc0ccb8b2012-04-20 20:05:28 +0000459 VReg2SUnitMap::iterator DefI = VRegDefs.find(Reg);
Andrew Trick8ae3ac72012-02-22 21:59:00 +0000460 if (DefI != VRegDefs.end() && DefI->SU != SU)
Andrew Tricka78d3222012-11-06 03:13:46 +0000461 DefI->SU->addPred(SDep(SU, SDep::Anti, Reg));
Andrew Trickb4566a92012-02-22 06:08:11 +0000462}
Andrew Trick3c58ba82012-01-14 02:17:18 +0000463
Andrew Trickeb05b972012-05-15 18:59:41 +0000464/// Return true if MI is an instruction we are unable to reason about
465/// (like a call or something with unmodeled side effects).
466static inline bool isGlobalMemoryObject(AliasAnalysis *AA, MachineInstr *MI) {
467 if (MI->isCall() || MI->hasUnmodeledSideEffects() ||
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +0000468 (MI->hasOrderedMemoryRef() &&
Andrew Trickeb05b972012-05-15 18:59:41 +0000469 (!MI->mayLoad() || !MI->isInvariantLoad(AA))))
470 return true;
471 return false;
472}
473
474// This MI might have either incomplete info, or known to be unsafe
475// to deal with (i.e. volatile object).
476static inline bool isUnsafeMemoryObject(MachineInstr *MI,
477 const MachineFrameInfo *MFI) {
478 if (!MI || MI->memoperands_empty())
479 return true;
480 // We purposefully do no check for hasOneMemOperand() here
481 // in hope to trigger an assert downstream in order to
482 // finish implementation.
483 if ((*MI->memoperands_begin())->isVolatile() ||
484 MI->hasUnmodeledSideEffects())
485 return true;
Andrew Trickeb05b972012-05-15 18:59:41 +0000486 const Value *V = (*MI->memoperands_begin())->getValue();
487 if (!V)
488 return true;
489
Hal Finkelf2183102012-12-10 18:49:16 +0000490 SmallVector<Value *, 4> Objs;
491 getUnderlyingObjects(V, Objs);
Craig Topperf22fd3f2013-07-03 05:11:49 +0000492 for (SmallVectorImpl<Value *>::iterator I = Objs.begin(),
493 IE = Objs.end(); I != IE; ++I) {
Hal Finkelf2183102012-12-10 18:49:16 +0000494 V = *I;
495
496 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) {
497 // Similarly to getUnderlyingObjectForInstr:
498 // For now, ignore PseudoSourceValues which may alias LLVM IR values
499 // because the code that uses this function has no way to cope with
500 // such aliases.
501 if (PSV->isAliased(MFI))
502 return true;
503 }
504
505 // Does this pointer refer to a distinct and identifiable object?
506 if (!isIdentifiedObject(V))
Andrew Trickeb05b972012-05-15 18:59:41 +0000507 return true;
508 }
Andrew Trickeb05b972012-05-15 18:59:41 +0000509
510 return false;
511}
512
513/// This returns true if the two MIs need a chain edge betwee them.
514/// If these are not even memory operations, we still may need
515/// chain deps between them. The question really is - could
516/// these two MIs be reordered during scheduling from memory dependency
517/// point of view.
518static bool MIsNeedChainEdge(AliasAnalysis *AA, const MachineFrameInfo *MFI,
519 MachineInstr *MIa,
520 MachineInstr *MIb) {
521 // Cover a trivial case - no edge is need to itself.
522 if (MIa == MIb)
523 return false;
524
Stephen Hines36b56882014-04-23 16:57:46 -0700525 // FIXME: Need to handle multiple memory operands to support all targets.
526 if (!MIa->hasOneMemOperand() || !MIb->hasOneMemOperand())
527 return true;
528
Andrew Trickeb05b972012-05-15 18:59:41 +0000529 if (isUnsafeMemoryObject(MIa, MFI) || isUnsafeMemoryObject(MIb, MFI))
530 return true;
531
532 // If we are dealing with two "normal" loads, we do not need an edge
533 // between them - they could be reordered.
534 if (!MIa->mayStore() && !MIb->mayStore())
535 return false;
536
537 // To this point analysis is generic. From here on we do need AA.
538 if (!AA)
539 return true;
540
541 MachineMemOperand *MMOa = *MIa->memoperands_begin();
542 MachineMemOperand *MMOb = *MIb->memoperands_begin();
543
Andrew Trickeb05b972012-05-15 18:59:41 +0000544 // The following interface to AA is fashioned after DAGCombiner::isAlias
545 // and operates with MachineMemOperand offset with some important
546 // assumptions:
547 // - LLVM fundamentally assumes flat address spaces.
548 // - MachineOperand offset can *only* result from legalization and
549 // cannot affect queries other than the trivial case of overlap
550 // checking.
551 // - These offsets never wrap and never step outside
552 // of allocated objects.
553 // - There should never be any negative offsets here.
554 //
555 // FIXME: Modify API to hide this math from "user"
556 // FIXME: Even before we go to AA we can reason locally about some
557 // memory objects. It can save compile time, and possibly catch some
558 // corner cases not currently covered.
559
560 assert ((MMOa->getOffset() >= 0) && "Negative MachineMemOperand offset");
561 assert ((MMOb->getOffset() >= 0) && "Negative MachineMemOperand offset");
562
563 int64_t MinOffset = std::min(MMOa->getOffset(), MMOb->getOffset());
564 int64_t Overlapa = MMOa->getSize() + MMOa->getOffset() - MinOffset;
565 int64_t Overlapb = MMOb->getSize() + MMOb->getOffset() - MinOffset;
566
567 AliasAnalysis::AliasResult AAResult = AA->alias(
Stephen Hines36b56882014-04-23 16:57:46 -0700568 AliasAnalysis::Location(MMOa->getValue(), Overlapa,
569 UseTBAA ? MMOa->getTBAAInfo() : 0),
570 AliasAnalysis::Location(MMOb->getValue(), Overlapb,
571 UseTBAA ? MMOb->getTBAAInfo() : 0));
Andrew Trickeb05b972012-05-15 18:59:41 +0000572
573 return (AAResult != AliasAnalysis::NoAlias);
574}
575
576/// This recursive function iterates over chain deps of SUb looking for
577/// "latest" node that needs a chain edge to SUa.
578static unsigned
579iterateChainSucc(AliasAnalysis *AA, const MachineFrameInfo *MFI,
580 SUnit *SUa, SUnit *SUb, SUnit *ExitSU, unsigned *Depth,
581 SmallPtrSet<const SUnit*, 16> &Visited) {
582 if (!SUa || !SUb || SUb == ExitSU)
583 return *Depth;
584
585 // Remember visited nodes.
586 if (!Visited.insert(SUb))
587 return *Depth;
588 // If there is _some_ dependency already in place, do not
589 // descend any further.
590 // TODO: Need to make sure that if that dependency got eliminated or ignored
591 // for any reason in the future, we would not violate DAG topology.
592 // Currently it does not happen, but makes an implicit assumption about
593 // future implementation.
594 //
595 // Independently, if we encounter node that is some sort of global
596 // object (like a call) we already have full set of dependencies to it
597 // and we can stop descending.
598 if (SUa->isSucc(SUb) ||
599 isGlobalMemoryObject(AA, SUb->getInstr()))
600 return *Depth;
601
602 // If we do need an edge, or we have exceeded depth budget,
603 // add that edge to the predecessors chain of SUb,
604 // and stop descending.
605 if (*Depth > 200 ||
606 MIsNeedChainEdge(AA, MFI, SUa->getInstr(), SUb->getInstr())) {
Andrew Tricka78d3222012-11-06 03:13:46 +0000607 SUb->addPred(SDep(SUa, SDep::MayAliasMem));
Andrew Trickeb05b972012-05-15 18:59:41 +0000608 return *Depth;
609 }
610 // Track current depth.
611 (*Depth)++;
612 // Iterate over chain dependencies only.
613 for (SUnit::const_succ_iterator I = SUb->Succs.begin(), E = SUb->Succs.end();
614 I != E; ++I)
615 if (I->isCtrl())
616 iterateChainSucc (AA, MFI, SUa, I->getSUnit(), ExitSU, Depth, Visited);
617 return *Depth;
618}
619
620/// This function assumes that "downward" from SU there exist
621/// tail/leaf of already constructed DAG. It iterates downward and
622/// checks whether SU can be aliasing any node dominated
623/// by it.
624static void adjustChainDeps(AliasAnalysis *AA, const MachineFrameInfo *MFI,
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000625 SUnit *SU, SUnit *ExitSU, std::set<SUnit *> &CheckList,
626 unsigned LatencyToLoad) {
Andrew Trickeb05b972012-05-15 18:59:41 +0000627 if (!SU)
628 return;
629
630 SmallPtrSet<const SUnit*, 16> Visited;
631 unsigned Depth = 0;
632
633 for (std::set<SUnit *>::iterator I = CheckList.begin(), IE = CheckList.end();
634 I != IE; ++I) {
635 if (SU == *I)
636 continue;
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000637 if (MIsNeedChainEdge(AA, MFI, SU->getInstr(), (*I)->getInstr())) {
Andrew Tricka78d3222012-11-06 03:13:46 +0000638 SDep Dep(SU, SDep::MayAliasMem);
639 Dep.setLatency(((*I)->getInstr()->mayLoad()) ? LatencyToLoad : 0);
640 (*I)->addPred(Dep);
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000641 }
Andrew Trickeb05b972012-05-15 18:59:41 +0000642 // Now go through all the chain successors and iterate from them.
643 // Keep track of visited nodes.
644 for (SUnit::const_succ_iterator J = (*I)->Succs.begin(),
645 JE = (*I)->Succs.end(); J != JE; ++J)
646 if (J->isCtrl())
647 iterateChainSucc (AA, MFI, SU, J->getSUnit(),
648 ExitSU, &Depth, Visited);
649 }
650}
651
652/// Check whether two objects need a chain edge, if so, add it
653/// otherwise remember the rejected SU.
654static inline
655void addChainDependency (AliasAnalysis *AA, const MachineFrameInfo *MFI,
656 SUnit *SUa, SUnit *SUb,
657 std::set<SUnit *> &RejectList,
658 unsigned TrueMemOrderLatency = 0,
659 bool isNormalMemory = false) {
660 // If this is a false dependency,
661 // do not add the edge, but rememeber the rejected node.
Hal Finkel738073c2013-08-29 03:25:05 +0000662 if (!AA || MIsNeedChainEdge(AA, MFI, SUa->getInstr(), SUb->getInstr())) {
Andrew Tricka78d3222012-11-06 03:13:46 +0000663 SDep Dep(SUa, isNormalMemory ? SDep::MayAliasMem : SDep::Barrier);
664 Dep.setLatency(TrueMemOrderLatency);
665 SUb->addPred(Dep);
666 }
Andrew Trickeb05b972012-05-15 18:59:41 +0000667 else {
668 // Duplicate entries should be ignored.
669 RejectList.insert(SUb);
670 DEBUG(dbgs() << "\tReject chain dep between SU("
671 << SUa->NodeNum << ") and SU("
672 << SUb->NodeNum << ")\n");
673 }
674}
675
Andrew Trickb4566a92012-02-22 06:08:11 +0000676/// Create an SUnit for each real instruction, numbered in top-down toplological
677/// order. The instruction order A < B, implies that no edge exists from B to A.
678///
679/// Map each real instruction to its SUnit.
680///
Andrew Trick17d35e52012-03-14 04:00:41 +0000681/// After initSUnits, the SUnits vector cannot be resized and the scheduler may
682/// hang onto SUnit pointers. We may relax this in the future by using SUnit IDs
683/// instead of pointers.
684///
685/// MachineScheduler relies on initSUnits numbering the nodes by their order in
686/// the original instruction list.
Andrew Trickb4566a92012-02-22 06:08:11 +0000687void ScheduleDAGInstrs::initSUnits() {
688 // We'll be allocating one SUnit for each real instruction in the region,
689 // which is contained within a basic block.
Andrew Trickd2763f62013-08-23 17:48:33 +0000690 SUnits.reserve(NumRegionInstrs);
Andrew Trickb4566a92012-02-22 06:08:11 +0000691
Andrew Trick68675c62012-03-09 04:29:02 +0000692 for (MachineBasicBlock::iterator I = RegionBegin; I != RegionEnd; ++I) {
Andrew Trickb4566a92012-02-22 06:08:11 +0000693 MachineInstr *MI = I;
694 if (MI->isDebugValue())
695 continue;
696
Andrew Trick953be892012-03-07 23:00:49 +0000697 SUnit *SU = newSUnit(MI);
Andrew Trickb4566a92012-02-22 06:08:11 +0000698 MISUnitMap[MI] = SU;
699
700 SU->isCall = MI->isCall();
701 SU->isCommutable = MI->isCommutable();
702
703 // Assign the Latency field of SU using target-provided information.
Andrew Trick412cd2f2012-10-10 05:43:09 +0000704 SU->Latency = SchedModel.computeInstrLatency(SU->getInstr());
Stephen Hines36b56882014-04-23 16:57:46 -0700705
706 // If this SUnit uses an unbuffered resource, mark it as such.
707 // These resources are used for in-order execution pipelines within an
708 // out-of-order core and are identified by BufferSize=1. BufferSize=0 is
709 // used for dispatch/issue groups and is not considered here.
710 if (SchedModel.hasInstrSchedModel()) {
711 const MCSchedClassDesc *SC = getSchedClass(SU);
712 for (TargetSchedModel::ProcResIter
713 PI = SchedModel.getWriteProcResBegin(SC),
714 PE = SchedModel.getWriteProcResEnd(SC); PI != PE; ++PI) {
715 switch (SchedModel.getProcResource(PI->ProcResourceIdx)->BufferSize) {
716 case 0:
717 SU->hasReservedResource = true;
718 break;
719 case 1:
720 SU->isUnbuffered = true;
721 break;
722 default:
723 break;
724 }
725 }
726 }
Andrew Trickb4566a92012-02-22 06:08:11 +0000727 }
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000728}
729
Stephen Hines36b56882014-04-23 16:57:46 -0700730/// If RegPressure is non-null, compute register pressure as a side effect. The
Andrew Trick006e1ab2012-04-24 17:56:43 +0000731/// DAG builder is an efficient place to do it because it already visits
732/// operands.
733void ScheduleDAGInstrs::buildSchedGraph(AliasAnalysis *AA,
Andrew Trick4c60b8a2013-08-30 03:49:48 +0000734 RegPressureTracker *RPTracker,
735 PressureDiffs *PDiffs) {
Hal Finkel738073c2013-08-29 03:25:05 +0000736 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>();
737 bool UseAA = EnableAASchedMI.getNumOccurrences() > 0 ? EnableAASchedMI
738 : ST.useAA();
739 AliasAnalysis *AAForDep = UseAA ? AA : 0;
740
Andrew Trick40b52bb2013-09-04 21:00:02 +0000741 MISUnitMap.clear();
742 ScheduleDAG::clearDAG();
743
Andrew Trickb4566a92012-02-22 06:08:11 +0000744 // Create an SUnit for each real instruction.
745 initSUnits();
Dan Gohman343f0c02008-11-19 23:18:57 +0000746
Andrew Trick4c60b8a2013-08-30 03:49:48 +0000747 if (PDiffs)
748 PDiffs->init(SUnits.size());
749
Dan Gohman6a9041e2008-12-04 01:35:46 +0000750 // We build scheduling units by walking a block's instruction list from bottom
751 // to top.
752
David Goodwin980d4942009-11-09 19:22:17 +0000753 // Remember where a generic side-effecting instruction is as we procede.
754 SUnit *BarrierChain = 0, *AliasChain = 0;
Dan Gohman6a9041e2008-12-04 01:35:46 +0000755
David Goodwin980d4942009-11-09 19:22:17 +0000756 // Memory references to specific known memory locations are tracked
757 // so that they can be given more precise dependencies. We track
758 // separately the known memory locations that may alias and those
759 // that are known not to alias
Stephen Hines36b56882014-04-23 16:57:46 -0700760 MapVector<const Value *, std::vector<SUnit *> > AliasMemDefs, NonAliasMemDefs;
Sergei Larin009cf9e2012-11-15 17:45:50 +0000761 MapVector<const Value *, std::vector<SUnit *> > AliasMemUses, NonAliasMemUses;
Andrew Trickeb05b972012-05-15 18:59:41 +0000762 std::set<SUnit*> RejectMemNodes;
Dan Gohman6a9041e2008-12-04 01:35:46 +0000763
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000764 // Remove any stale debug info; sometimes BuildSchedGraph is called again
765 // without emitting the info from the previous call.
Devang Patelcf4cc842011-06-02 20:07:12 +0000766 DbgValues.clear();
767 FirstDbgValue = NULL;
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000768
Andrew Trick81a682a2012-02-23 01:52:38 +0000769 assert(Defs.empty() && Uses.empty() &&
770 "Only BuildGraph should update Defs/Uses");
Michael Ilsemanafe77f32013-01-21 18:18:53 +0000771 Defs.setUniverse(TRI->getNumRegs());
772 Uses.setUniverse(TRI->getNumRegs());
Andrew Trick9b668532011-05-06 21:52:52 +0000773
Andrew Trick8ae3ac72012-02-22 21:59:00 +0000774 assert(VRegDefs.empty() && "Only BuildSchedGraph may access VRegDefs");
Andrew Trick99093632013-08-23 17:48:39 +0000775 VRegUses.clear();
Andrew Trick8ae3ac72012-02-22 21:59:00 +0000776 VRegDefs.setUniverse(MRI.getNumVirtRegs());
Andrew Trick99093632013-08-23 17:48:39 +0000777 VRegUses.setUniverse(MRI.getNumVirtRegs());
Andrew Trick3c58ba82012-01-14 02:17:18 +0000778
Andrew Trick81a682a2012-02-23 01:52:38 +0000779 // Model data dependencies between instructions being scheduled and the
780 // ExitSU.
Andrew Trick953be892012-03-07 23:00:49 +0000781 addSchedBarrierDeps();
Andrew Trick81a682a2012-02-23 01:52:38 +0000782
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000783 // Walk the list of instructions, from bottom moving up.
Andrew Trick657b75b2012-12-01 01:22:49 +0000784 MachineInstr *DbgMI = NULL;
Andrew Trick68675c62012-03-09 04:29:02 +0000785 for (MachineBasicBlock::iterator MII = RegionEnd, MIE = RegionBegin;
Dan Gohman343f0c02008-11-19 23:18:57 +0000786 MII != MIE; --MII) {
Stephen Hines36b56882014-04-23 16:57:46 -0700787 MachineInstr *MI = std::prev(MII);
Andrew Trick657b75b2012-12-01 01:22:49 +0000788 if (MI && DbgMI) {
789 DbgValues.push_back(std::make_pair(DbgMI, MI));
790 DbgMI = NULL;
Devang Patelcf4cc842011-06-02 20:07:12 +0000791 }
792
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000793 if (MI->isDebugValue()) {
Andrew Trick657b75b2012-12-01 01:22:49 +0000794 DbgMI = MI;
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000795 continue;
796 }
Andrew Trick4c60b8a2013-08-30 03:49:48 +0000797 SUnit *SU = MISUnitMap[MI];
798 assert(SU && "No SUnit mapped to this MI");
799
Andrew Trick006e1ab2012-04-24 17:56:43 +0000800 if (RPTracker) {
Andrew Trick4c60b8a2013-08-30 03:49:48 +0000801 PressureDiff *PDiff = PDiffs ? &(*PDiffs)[SU->NodeNum] : 0;
Andrew Trick663bd992013-08-30 04:36:57 +0000802 RPTracker->recede(/*LiveUses=*/0, PDiff);
Stephen Hines36b56882014-04-23 16:57:46 -0700803 assert(RPTracker->getPos() == std::prev(MII) &&
804 "RPTracker can't find MI");
Andrew Trick006e1ab2012-04-24 17:56:43 +0000805 }
Devang Patelcf4cc842011-06-02 20:07:12 +0000806
Stephen Hines36b56882014-04-23 16:57:46 -0700807 assert(
808 (CanHandleTerminators || (!MI->isTerminator() && !MI->isPosition())) &&
809 "Cannot schedule terminators or labels!");
Dan Gohman343f0c02008-11-19 23:18:57 +0000810
Dan Gohman6a9041e2008-12-04 01:35:46 +0000811 // Add register-based dependencies (data, anti, and output).
Andrew Trick04f52e12012-12-18 20:53:01 +0000812 bool HasVRegDef = false;
Dan Gohman343f0c02008-11-19 23:18:57 +0000813 for (unsigned j = 0, n = MI->getNumOperands(); j != n; ++j) {
814 const MachineOperand &MO = MI->getOperand(j);
815 if (!MO.isReg()) continue;
816 unsigned Reg = MO.getReg();
817 if (Reg == 0) continue;
818
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000819 if (TRI->isPhysicalRegister(Reg))
820 addPhysRegDeps(SU, j);
821 else {
822 assert(!IsPostRA && "Virtual register encountered!");
Andrew Trick04f52e12012-12-18 20:53:01 +0000823 if (MO.isDef()) {
824 HasVRegDef = true;
Andrew Trick3c58ba82012-01-14 02:17:18 +0000825 addVRegDefDeps(SU, j);
Andrew Trick04f52e12012-12-18 20:53:01 +0000826 }
Andrew Trick63d578b2012-02-23 03:16:24 +0000827 else if (MO.readsReg()) // ignore undef operands
Andrew Trick3c58ba82012-01-14 02:17:18 +0000828 addVRegUseDeps(SU, j);
Dan Gohman343f0c02008-11-19 23:18:57 +0000829 }
830 }
Andrew Trick04f52e12012-12-18 20:53:01 +0000831 // If we haven't seen any uses in this scheduling region, create a
832 // dependence edge to ExitSU to model the live-out latency. This is required
833 // for vreg defs with no in-region use, and prefetches with no vreg def.
834 //
835 // FIXME: NumDataSuccs would be more precise than NumSuccs here. This
836 // check currently relies on being called before adding chain deps.
837 if (SU->NumSuccs == 0 && SU->Latency > 1
838 && (HasVRegDef || MI->mayLoad())) {
839 SDep Dep(SU, SDep::Artificial);
840 Dep.setLatency(SU->Latency - 1);
841 ExitSU.addPred(Dep);
842 }
Dan Gohman6a9041e2008-12-04 01:35:46 +0000843
844 // Add chain dependencies.
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000845 // Chain dependencies used to enforce memory order should have
846 // latency of 0 (except for true dependency of Store followed by
847 // aliased Load... we estimate that with a single cycle of latency
848 // assuming the hardware will bypass)
Dan Gohman6a9041e2008-12-04 01:35:46 +0000849 // Note that isStoreToStackSlot and isLoadFromStackSLot are not usable
850 // after stack slots are lowered to actual addresses.
851 // TODO: Use an AliasAnalysis and do real alias-analysis queries, and
852 // produce more precise dependence information.
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000853 unsigned TrueMemOrderLatency = MI->mayStore() ? 1 : 0;
Andrew Trickeb05b972012-05-15 18:59:41 +0000854 if (isGlobalMemoryObject(AA, MI)) {
David Goodwin980d4942009-11-09 19:22:17 +0000855 // Be conservative with these and add dependencies on all memory
856 // references, even those that are known to not alias.
Stephen Hines36b56882014-04-23 16:57:46 -0700857 for (MapVector<const Value *, std::vector<SUnit *> >::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000858 NonAliasMemDefs.begin(), E = NonAliasMemDefs.end(); I != E; ++I) {
Stephen Hines36b56882014-04-23 16:57:46 -0700859 for (unsigned i = 0, e = I->second.size(); i != e; ++i) {
860 I->second[i]->addPred(SDep(SU, SDep::Barrier));
861 }
Dan Gohman6a9041e2008-12-04 01:35:46 +0000862 }
Sergei Larin009cf9e2012-11-15 17:45:50 +0000863 for (MapVector<const Value *, std::vector<SUnit *> >::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000864 NonAliasMemUses.begin(), E = NonAliasMemUses.end(); I != E; ++I) {
Andrew Tricka78d3222012-11-06 03:13:46 +0000865 for (unsigned i = 0, e = I->second.size(); i != e; ++i) {
866 SDep Dep(SU, SDep::Barrier);
867 Dep.setLatency(TrueMemOrderLatency);
868 I->second[i]->addPred(Dep);
869 }
Dan Gohman6a9041e2008-12-04 01:35:46 +0000870 }
David Goodwin980d4942009-11-09 19:22:17 +0000871 // Add SU to the barrier chain.
872 if (BarrierChain)
Andrew Tricka78d3222012-11-06 03:13:46 +0000873 BarrierChain->addPred(SDep(SU, SDep::Barrier));
David Goodwin980d4942009-11-09 19:22:17 +0000874 BarrierChain = SU;
Andrew Trickeb05b972012-05-15 18:59:41 +0000875 // This is a barrier event that acts as a pivotal node in the DAG,
876 // so it is safe to clear list of exposed nodes.
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000877 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes,
878 TrueMemOrderLatency);
Andrew Trickeb05b972012-05-15 18:59:41 +0000879 RejectMemNodes.clear();
880 NonAliasMemDefs.clear();
881 NonAliasMemUses.clear();
David Goodwin980d4942009-11-09 19:22:17 +0000882
883 // fall-through
884 new_alias_chain:
885 // Chain all possibly aliasing memory references though SU.
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000886 if (AliasChain) {
887 unsigned ChainLatency = 0;
888 if (AliasChain->getInstr()->mayLoad())
889 ChainLatency = TrueMemOrderLatency;
Hal Finkel738073c2013-08-29 03:25:05 +0000890 addChainDependency(AAForDep, MFI, SU, AliasChain, RejectMemNodes,
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000891 ChainLatency);
892 }
David Goodwin980d4942009-11-09 19:22:17 +0000893 AliasChain = SU;
894 for (unsigned k = 0, m = PendingLoads.size(); k != m; ++k)
Hal Finkel738073c2013-08-29 03:25:05 +0000895 addChainDependency(AAForDep, MFI, SU, PendingLoads[k], RejectMemNodes,
Andrew Trickeb05b972012-05-15 18:59:41 +0000896 TrueMemOrderLatency);
Stephen Hines36b56882014-04-23 16:57:46 -0700897 for (MapVector<const Value *, std::vector<SUnit *> >::iterator I =
898 AliasMemDefs.begin(), E = AliasMemDefs.end(); I != E; ++I) {
899 for (unsigned i = 0, e = I->second.size(); i != e; ++i)
900 addChainDependency(AAForDep, MFI, SU, I->second[i], RejectMemNodes);
901 }
Sergei Larin009cf9e2012-11-15 17:45:50 +0000902 for (MapVector<const Value *, std::vector<SUnit *> >::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000903 AliasMemUses.begin(), E = AliasMemUses.end(); I != E; ++I) {
904 for (unsigned i = 0, e = I->second.size(); i != e; ++i)
Hal Finkel738073c2013-08-29 03:25:05 +0000905 addChainDependency(AAForDep, MFI, SU, I->second[i], RejectMemNodes,
Andrew Trickeb05b972012-05-15 18:59:41 +0000906 TrueMemOrderLatency);
David Goodwin980d4942009-11-09 19:22:17 +0000907 }
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000908 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes,
909 TrueMemOrderLatency);
David Goodwin980d4942009-11-09 19:22:17 +0000910 PendingLoads.clear();
911 AliasMemDefs.clear();
912 AliasMemUses.clear();
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000913 } else if (MI->mayStore()) {
Benjamin Kramer04d56132013-06-29 18:41:17 +0000914 UnderlyingObjectsVector Objs;
Hal Finkelf2183102012-12-10 18:49:16 +0000915 getUnderlyingObjectsForInstr(MI, MFI, Objs);
916
917 if (Objs.empty()) {
918 // Treat all other stores conservatively.
919 goto new_alias_chain;
920 }
921
922 bool MayAlias = false;
Benjamin Kramer04d56132013-06-29 18:41:17 +0000923 for (UnderlyingObjectsVector::iterator K = Objs.begin(), KE = Objs.end();
924 K != KE; ++K) {
925 const Value *V = K->getPointer();
926 bool ThisMayAlias = K->getInt();
Hal Finkelf2183102012-12-10 18:49:16 +0000927 if (ThisMayAlias)
928 MayAlias = true;
929
Dan Gohman6a9041e2008-12-04 01:35:46 +0000930 // A store to a specific PseudoSourceValue. Add precise dependencies.
David Goodwin980d4942009-11-09 19:22:17 +0000931 // Record the def in MemDefs, first adding a dep if there is
932 // an existing def.
Stephen Hines36b56882014-04-23 16:57:46 -0700933 MapVector<const Value *, std::vector<SUnit *> >::iterator I =
Hal Finkelf2183102012-12-10 18:49:16 +0000934 ((ThisMayAlias) ? AliasMemDefs.find(V) : NonAliasMemDefs.find(V));
Stephen Hines36b56882014-04-23 16:57:46 -0700935 MapVector<const Value *, std::vector<SUnit *> >::iterator IE =
Hal Finkelf2183102012-12-10 18:49:16 +0000936 ((ThisMayAlias) ? AliasMemDefs.end() : NonAliasMemDefs.end());
David Goodwin980d4942009-11-09 19:22:17 +0000937 if (I != IE) {
Stephen Hines36b56882014-04-23 16:57:46 -0700938 for (unsigned i = 0, e = I->second.size(); i != e; ++i)
939 addChainDependency(AAForDep, MFI, SU, I->second[i], RejectMemNodes,
940 0, true);
941
942 // If we're not using AA, then we only need one store per object.
943 if (!AAForDep)
944 I->second.clear();
945 I->second.push_back(SU);
Dan Gohman6a9041e2008-12-04 01:35:46 +0000946 } else {
Stephen Hines36b56882014-04-23 16:57:46 -0700947 if (ThisMayAlias) {
948 if (!AAForDep)
949 AliasMemDefs[V].clear();
950 AliasMemDefs[V].push_back(SU);
951 } else {
952 if (!AAForDep)
953 NonAliasMemDefs[V].clear();
954 NonAliasMemDefs[V].push_back(SU);
955 }
Dan Gohman6a9041e2008-12-04 01:35:46 +0000956 }
957 // Handle the uses in MemUses, if there are any.
Sergei Larin009cf9e2012-11-15 17:45:50 +0000958 MapVector<const Value *, std::vector<SUnit *> >::iterator J =
Hal Finkelf2183102012-12-10 18:49:16 +0000959 ((ThisMayAlias) ? AliasMemUses.find(V) : NonAliasMemUses.find(V));
Sergei Larin009cf9e2012-11-15 17:45:50 +0000960 MapVector<const Value *, std::vector<SUnit *> >::iterator JE =
Hal Finkelf2183102012-12-10 18:49:16 +0000961 ((ThisMayAlias) ? AliasMemUses.end() : NonAliasMemUses.end());
David Goodwin980d4942009-11-09 19:22:17 +0000962 if (J != JE) {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000963 for (unsigned i = 0, e = J->second.size(); i != e; ++i)
Hal Finkel738073c2013-08-29 03:25:05 +0000964 addChainDependency(AAForDep, MFI, SU, J->second[i], RejectMemNodes,
Andrew Trickeb05b972012-05-15 18:59:41 +0000965 TrueMemOrderLatency, true);
Dan Gohman6a9041e2008-12-04 01:35:46 +0000966 J->second.clear();
967 }
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000968 }
Hal Finkelf2183102012-12-10 18:49:16 +0000969 if (MayAlias) {
970 // Add dependencies from all the PendingLoads, i.e. loads
971 // with no underlying object.
972 for (unsigned k = 0, m = PendingLoads.size(); k != m; ++k)
Hal Finkel738073c2013-08-29 03:25:05 +0000973 addChainDependency(AAForDep, MFI, SU, PendingLoads[k], RejectMemNodes,
Hal Finkelf2183102012-12-10 18:49:16 +0000974 TrueMemOrderLatency);
975 // Add dependence on alias chain, if needed.
976 if (AliasChain)
Hal Finkel738073c2013-08-29 03:25:05 +0000977 addChainDependency(AAForDep, MFI, SU, AliasChain, RejectMemNodes);
Hal Finkelf2183102012-12-10 18:49:16 +0000978 // But we also should check dependent instructions for the
979 // SU in question.
980 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes,
981 TrueMemOrderLatency);
982 }
983 // Add dependence on barrier chain, if needed.
984 // There is no point to check aliasing on barrier event. Even if
985 // SU and barrier _could_ be reordered, they should not. In addition,
986 // we have lost all RejectMemNodes below barrier.
987 if (BarrierChain)
988 BarrierChain->addPred(SDep(SU, SDep::Barrier));
Evan Chengec6906b2010-10-23 02:10:46 +0000989
990 if (!ExitSU.isPred(SU))
991 // Push store's up a bit to avoid them getting in between cmp
992 // and branches.
Andrew Tricka78d3222012-11-06 03:13:46 +0000993 ExitSU.addPred(SDep(SU, SDep::Artificial));
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000994 } else if (MI->mayLoad()) {
David Goodwina9e61072009-11-03 20:15:00 +0000995 bool MayAlias = true;
Dan Gohmana70dca12009-10-09 23:27:56 +0000996 if (MI->isInvariantLoad(AA)) {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000997 // Invariant load, no chain dependencies needed!
David Goodwin5be870a2009-11-05 00:16:44 +0000998 } else {
Benjamin Kramer04d56132013-06-29 18:41:17 +0000999 UnderlyingObjectsVector Objs;
Hal Finkelf2183102012-12-10 18:49:16 +00001000 getUnderlyingObjectsForInstr(MI, MFI, Objs);
1001
1002 if (Objs.empty()) {
David Goodwin980d4942009-11-09 19:22:17 +00001003 // A load with no underlying object. Depend on all
1004 // potentially aliasing stores.
Stephen Hines36b56882014-04-23 16:57:46 -07001005 for (MapVector<const Value *, std::vector<SUnit *> >::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +00001006 AliasMemDefs.begin(), E = AliasMemDefs.end(); I != E; ++I)
Stephen Hines36b56882014-04-23 16:57:46 -07001007 for (unsigned i = 0, e = I->second.size(); i != e; ++i)
1008 addChainDependency(AAForDep, MFI, SU, I->second[i],
1009 RejectMemNodes);
Andrew Trickf405b1a2011-05-05 19:24:06 +00001010
David Goodwin980d4942009-11-09 19:22:17 +00001011 PendingLoads.push_back(SU);
1012 MayAlias = true;
Hal Finkelf2183102012-12-10 18:49:16 +00001013 } else {
1014 MayAlias = false;
1015 }
1016
Benjamin Kramer04d56132013-06-29 18:41:17 +00001017 for (UnderlyingObjectsVector::iterator
Hal Finkelf2183102012-12-10 18:49:16 +00001018 J = Objs.begin(), JE = Objs.end(); J != JE; ++J) {
Benjamin Kramer04d56132013-06-29 18:41:17 +00001019 const Value *V = J->getPointer();
1020 bool ThisMayAlias = J->getInt();
Hal Finkelf2183102012-12-10 18:49:16 +00001021
1022 if (ThisMayAlias)
1023 MayAlias = true;
1024
1025 // A load from a specific PseudoSourceValue. Add precise dependencies.
Stephen Hines36b56882014-04-23 16:57:46 -07001026 MapVector<const Value *, std::vector<SUnit *> >::iterator I =
Hal Finkelf2183102012-12-10 18:49:16 +00001027 ((ThisMayAlias) ? AliasMemDefs.find(V) : NonAliasMemDefs.find(V));
Stephen Hines36b56882014-04-23 16:57:46 -07001028 MapVector<const Value *, std::vector<SUnit *> >::iterator IE =
Hal Finkelf2183102012-12-10 18:49:16 +00001029 ((ThisMayAlias) ? AliasMemDefs.end() : NonAliasMemDefs.end());
1030 if (I != IE)
Stephen Hines36b56882014-04-23 16:57:46 -07001031 for (unsigned i = 0, e = I->second.size(); i != e; ++i)
1032 addChainDependency(AAForDep, MFI, SU, I->second[i],
1033 RejectMemNodes, 0, true);
Hal Finkelf2183102012-12-10 18:49:16 +00001034 if (ThisMayAlias)
1035 AliasMemUses[V].push_back(SU);
1036 else
1037 NonAliasMemUses[V].push_back(SU);
David Goodwina9e61072009-11-03 20:15:00 +00001038 }
Andrew Trickeb05b972012-05-15 18:59:41 +00001039 if (MayAlias)
Andrew Trick1c2d3c52012-06-13 02:39:03 +00001040 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes, /*Latency=*/0);
David Goodwin980d4942009-11-09 19:22:17 +00001041 // Add dependencies on alias and barrier chains, if needed.
1042 if (MayAlias && AliasChain)
Hal Finkel738073c2013-08-29 03:25:05 +00001043 addChainDependency(AAForDep, MFI, SU, AliasChain, RejectMemNodes);
David Goodwin980d4942009-11-09 19:22:17 +00001044 if (BarrierChain)
Andrew Tricka78d3222012-11-06 03:13:46 +00001045 BarrierChain->addPred(SDep(SU, SDep::Barrier));
Andrew Trickf405b1a2011-05-05 19:24:06 +00001046 }
Dan Gohman343f0c02008-11-19 23:18:57 +00001047 }
Dan Gohman343f0c02008-11-19 23:18:57 +00001048 }
Andrew Trick657b75b2012-12-01 01:22:49 +00001049 if (DbgMI)
1050 FirstDbgValue = DbgMI;
Dan Gohman79ce2762009-01-15 19:20:50 +00001051
Andrew Trick81a682a2012-02-23 01:52:38 +00001052 Defs.clear();
1053 Uses.clear();
Andrew Trick3c58ba82012-01-14 02:17:18 +00001054 VRegDefs.clear();
Dan Gohman79ce2762009-01-15 19:20:50 +00001055 PendingLoads.clear();
Dan Gohman343f0c02008-11-19 23:18:57 +00001056}
1057
Stephen Hines36b56882014-04-23 16:57:46 -07001058/// \brief Initialize register live-range state for updating kills.
1059void ScheduleDAGInstrs::startBlockForKills(MachineBasicBlock *BB) {
1060 // Start with no live registers.
1061 LiveRegs.reset();
1062
1063 // Examine the live-in regs of all successors.
1064 for (MachineBasicBlock::succ_iterator SI = BB->succ_begin(),
1065 SE = BB->succ_end(); SI != SE; ++SI) {
1066 for (MachineBasicBlock::livein_iterator I = (*SI)->livein_begin(),
1067 E = (*SI)->livein_end(); I != E; ++I) {
1068 unsigned Reg = *I;
1069 // Repeat, for reg and all subregs.
1070 for (MCSubRegIterator SubRegs(Reg, TRI, /*IncludeSelf=*/true);
1071 SubRegs.isValid(); ++SubRegs)
1072 LiveRegs.set(*SubRegs);
1073 }
1074 }
1075}
1076
1077bool ScheduleDAGInstrs::toggleKillFlag(MachineInstr *MI, MachineOperand &MO) {
1078 // Setting kill flag...
1079 if (!MO.isKill()) {
1080 MO.setIsKill(true);
1081 return false;
1082 }
1083
1084 // If MO itself is live, clear the kill flag...
1085 if (LiveRegs.test(MO.getReg())) {
1086 MO.setIsKill(false);
1087 return false;
1088 }
1089
1090 // If any subreg of MO is live, then create an imp-def for that
1091 // subreg and keep MO marked as killed.
1092 MO.setIsKill(false);
1093 bool AllDead = true;
1094 const unsigned SuperReg = MO.getReg();
1095 MachineInstrBuilder MIB(MF, MI);
1096 for (MCSubRegIterator SubRegs(SuperReg, TRI); SubRegs.isValid(); ++SubRegs) {
1097 if (LiveRegs.test(*SubRegs)) {
1098 MIB.addReg(*SubRegs, RegState::ImplicitDefine);
1099 AllDead = false;
1100 }
1101 }
1102
1103 if(AllDead)
1104 MO.setIsKill(true);
1105 return false;
1106}
1107
1108// FIXME: Reuse the LivePhysRegs utility for this.
1109void ScheduleDAGInstrs::fixupKills(MachineBasicBlock *MBB) {
1110 DEBUG(dbgs() << "Fixup kills for BB#" << MBB->getNumber() << '\n');
1111
1112 LiveRegs.resize(TRI->getNumRegs());
1113 BitVector killedRegs(TRI->getNumRegs());
1114
1115 startBlockForKills(MBB);
1116
1117 // Examine block from end to start...
1118 unsigned Count = MBB->size();
1119 for (MachineBasicBlock::iterator I = MBB->end(), E = MBB->begin();
1120 I != E; --Count) {
1121 MachineInstr *MI = --I;
1122 if (MI->isDebugValue())
1123 continue;
1124
1125 // Update liveness. Registers that are defed but not used in this
1126 // instruction are now dead. Mark register and all subregs as they
1127 // are completely defined.
1128 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1129 MachineOperand &MO = MI->getOperand(i);
1130 if (MO.isRegMask())
1131 LiveRegs.clearBitsNotInMask(MO.getRegMask());
1132 if (!MO.isReg()) continue;
1133 unsigned Reg = MO.getReg();
1134 if (Reg == 0) continue;
1135 if (!MO.isDef()) continue;
1136 // Ignore two-addr defs.
1137 if (MI->isRegTiedToUseOperand(i)) continue;
1138
1139 // Repeat for reg and all subregs.
1140 for (MCSubRegIterator SubRegs(Reg, TRI, /*IncludeSelf=*/true);
1141 SubRegs.isValid(); ++SubRegs)
1142 LiveRegs.reset(*SubRegs);
1143 }
1144
1145 // Examine all used registers and set/clear kill flag. When a
1146 // register is used multiple times we only set the kill flag on
1147 // the first use. Don't set kill flags on undef operands.
1148 killedRegs.reset();
1149 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1150 MachineOperand &MO = MI->getOperand(i);
1151 if (!MO.isReg() || !MO.isUse() || MO.isUndef()) continue;
1152 unsigned Reg = MO.getReg();
1153 if ((Reg == 0) || MRI.isReserved(Reg)) continue;
1154
1155 bool kill = false;
1156 if (!killedRegs.test(Reg)) {
1157 kill = true;
1158 // A register is not killed if any subregs are live...
1159 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs) {
1160 if (LiveRegs.test(*SubRegs)) {
1161 kill = false;
1162 break;
1163 }
1164 }
1165
1166 // If subreg is not live, then register is killed if it became
1167 // live in this instruction
1168 if (kill)
1169 kill = !LiveRegs.test(Reg);
1170 }
1171
1172 if (MO.isKill() != kill) {
1173 DEBUG(dbgs() << "Fixing " << MO << " in ");
1174 // Warning: toggleKillFlag may invalidate MO.
1175 toggleKillFlag(MI, MO);
1176 DEBUG(MI->dump());
1177 }
1178
1179 killedRegs.set(Reg);
1180 }
1181
1182 // Mark any used register (that is not using undef) and subregs as
1183 // now live...
1184 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1185 MachineOperand &MO = MI->getOperand(i);
1186 if (!MO.isReg() || !MO.isUse() || MO.isUndef()) continue;
1187 unsigned Reg = MO.getReg();
1188 if ((Reg == 0) || MRI.isReserved(Reg)) continue;
1189
1190 for (MCSubRegIterator SubRegs(Reg, TRI, /*IncludeSelf=*/true);
1191 SubRegs.isValid(); ++SubRegs)
1192 LiveRegs.set(*SubRegs);
1193 }
1194 }
1195}
1196
Dan Gohman343f0c02008-11-19 23:18:57 +00001197void ScheduleDAGInstrs::dumpNode(const SUnit *SU) const {
Manman Renb720be62012-09-11 22:23:19 +00001198#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Dan Gohman343f0c02008-11-19 23:18:57 +00001199 SU->getInstr()->dump();
Manman Ren77e300e2012-09-06 19:06:06 +00001200#endif
Dan Gohman343f0c02008-11-19 23:18:57 +00001201}
1202
1203std::string ScheduleDAGInstrs::getGraphNodeLabel(const SUnit *SU) const {
1204 std::string s;
1205 raw_string_ostream oss(s);
Dan Gohman9e64bbb2009-02-10 23:27:53 +00001206 if (SU == &EntrySU)
1207 oss << "<entry>";
1208 else if (SU == &ExitSU)
1209 oss << "<exit>";
1210 else
Andrew Trickc6ada8e2013-01-25 07:45:25 +00001211 SU->getInstr()->print(oss, &TM, /*SkipOpers=*/true);
Dan Gohman343f0c02008-11-19 23:18:57 +00001212 return oss.str();
1213}
1214
Andrew Trick56b94c52012-03-07 00:18:22 +00001215/// Return the basic block label. It is not necessarilly unique because a block
1216/// contains multiple scheduling regions. But it is fine for visualization.
1217std::string ScheduleDAGInstrs::getDAGName() const {
1218 return "dag." + BB->getFullName();
1219}
Andrew Trick1e94e982012-10-15 18:02:27 +00001220
Andrew Trick8b1496c2012-11-28 05:13:28 +00001221//===----------------------------------------------------------------------===//
1222// SchedDFSResult Implementation
1223//===----------------------------------------------------------------------===//
1224
1225namespace llvm {
1226/// \brief Internal state used to compute SchedDFSResult.
1227class SchedDFSImpl {
1228 SchedDFSResult &R;
1229
1230 /// Join DAG nodes into equivalence classes by their subtree.
1231 IntEqClasses SubtreeClasses;
1232 /// List PredSU, SuccSU pairs that represent data edges between subtrees.
1233 std::vector<std::pair<const SUnit*, const SUnit*> > ConnectionPairs;
1234
Andrew Trick988d06b2013-01-25 06:52:27 +00001235 struct RootData {
1236 unsigned NodeID;
1237 unsigned ParentNodeID; // Parent node (member of the parent subtree).
1238 unsigned SubInstrCount; // Instr count in this tree only, not children.
1239
1240 RootData(unsigned id): NodeID(id),
1241 ParentNodeID(SchedDFSResult::InvalidSubtreeID),
1242 SubInstrCount(0) {}
1243
1244 unsigned getSparseSetIndex() const { return NodeID; }
1245 };
1246
1247 SparseSet<RootData> RootSet;
1248
Andrew Trick8b1496c2012-11-28 05:13:28 +00001249public:
Andrew Trick988d06b2013-01-25 06:52:27 +00001250 SchedDFSImpl(SchedDFSResult &r): R(r), SubtreeClasses(R.DFSNodeData.size()) {
1251 RootSet.setUniverse(R.DFSNodeData.size());
1252 }
Andrew Trick8b1496c2012-11-28 05:13:28 +00001253
Andrew Trickbfb82232013-01-25 06:02:44 +00001254 /// Return true if this node been visited by the DFS traversal.
1255 ///
1256 /// During visitPostorderNode the Node's SubtreeID is assigned to the Node
1257 /// ID. Later, SubtreeID is updated but remains valid.
Andrew Trick8b1496c2012-11-28 05:13:28 +00001258 bool isVisited(const SUnit *SU) const {
Andrew Trick988d06b2013-01-25 06:52:27 +00001259 return R.DFSNodeData[SU->NodeNum].SubtreeID
1260 != SchedDFSResult::InvalidSubtreeID;
Andrew Trick8b1496c2012-11-28 05:13:28 +00001261 }
1262
1263 /// Initialize this node's instruction count. We don't need to flag the node
1264 /// visited until visitPostorder because the DAG cannot have cycles.
1265 void visitPreorder(const SUnit *SU) {
Andrew Trick988d06b2013-01-25 06:52:27 +00001266 R.DFSNodeData[SU->NodeNum].InstrCount =
1267 SU->getInstr()->isTransient() ? 0 : 1;
Andrew Trickbfb82232013-01-25 06:02:44 +00001268 }
1269
1270 /// Called once for each node after all predecessors are visited. Revisit this
1271 /// node's predecessors and potentially join them now that we know the ILP of
1272 /// the other predecessors.
1273 void visitPostorderNode(const SUnit *SU) {
1274 // Mark this node as the root of a subtree. It may be joined with its
1275 // successors later.
Andrew Trick988d06b2013-01-25 06:52:27 +00001276 R.DFSNodeData[SU->NodeNum].SubtreeID = SU->NodeNum;
1277 RootData RData(SU->NodeNum);
1278 RData.SubInstrCount = SU->getInstr()->isTransient() ? 0 : 1;
Andrew Trick8b1496c2012-11-28 05:13:28 +00001279
Andrew Trickbfb82232013-01-25 06:02:44 +00001280 // If any predecessors are still in their own subtree, they either cannot be
1281 // joined or are large enough to remain separate. If this parent node's
1282 // total instruction count is not greater than a child subtree by at least
1283 // the subtree limit, then try to join it now since splitting subtrees is
1284 // only useful if multiple high-pressure paths are possible.
Andrew Trick988d06b2013-01-25 06:52:27 +00001285 unsigned InstrCount = R.DFSNodeData[SU->NodeNum].InstrCount;
Andrew Trickbfb82232013-01-25 06:02:44 +00001286 for (SUnit::const_pred_iterator
1287 PI = SU->Preds.begin(), PE = SU->Preds.end(); PI != PE; ++PI) {
1288 if (PI->getKind() != SDep::Data)
1289 continue;
1290 unsigned PredNum = PI->getSUnit()->NodeNum;
Andrew Trick988d06b2013-01-25 06:52:27 +00001291 if ((InstrCount - R.DFSNodeData[PredNum].InstrCount) < R.SubtreeLimit)
Andrew Trickbfb82232013-01-25 06:02:44 +00001292 joinPredSubtree(*PI, SU, /*CheckLimit=*/false);
Andrew Trick988d06b2013-01-25 06:52:27 +00001293
1294 // Either link or merge the TreeData entry from the child to the parent.
Andrew Tricka5a73ad2013-01-25 06:52:30 +00001295 if (R.DFSNodeData[PredNum].SubtreeID == PredNum) {
1296 // If the predecessor's parent is invalid, this is a tree edge and the
1297 // current node is the parent.
1298 if (RootSet[PredNum].ParentNodeID == SchedDFSResult::InvalidSubtreeID)
1299 RootSet[PredNum].ParentNodeID = SU->NodeNum;
1300 }
1301 else if (RootSet.count(PredNum)) {
1302 // The predecessor is not a root, but is still in the root set. This
1303 // must be the new parent that it was just joined to. Note that
1304 // RootSet[PredNum].ParentNodeID may either be invalid or may still be
1305 // set to the original parent.
Andrew Trick988d06b2013-01-25 06:52:27 +00001306 RData.SubInstrCount += RootSet[PredNum].SubInstrCount;
1307 RootSet.erase(PredNum);
1308 }
Andrew Trickbfb82232013-01-25 06:02:44 +00001309 }
Andrew Trick988d06b2013-01-25 06:52:27 +00001310 RootSet[SU->NodeNum] = RData;
1311 }
1312
1313 /// Called once for each tree edge after calling visitPostOrderNode on the
1314 /// predecessor. Increment the parent node's instruction count and
1315 /// preemptively join this subtree to its parent's if it is small enough.
1316 void visitPostorderEdge(const SDep &PredDep, const SUnit *Succ) {
1317 R.DFSNodeData[Succ->NodeNum].InstrCount
1318 += R.DFSNodeData[PredDep.getSUnit()->NodeNum].InstrCount;
1319 joinPredSubtree(PredDep, Succ);
Andrew Trick8b1496c2012-11-28 05:13:28 +00001320 }
1321
Andrew Trickbfb82232013-01-25 06:02:44 +00001322 /// Add a connection for cross edges.
1323 void visitCrossEdge(const SDep &PredDep, const SUnit *Succ) {
Andrew Trick8b1496c2012-11-28 05:13:28 +00001324 ConnectionPairs.push_back(std::make_pair(PredDep.getSUnit(), Succ));
1325 }
1326
1327 /// Set each node's subtree ID to the representative ID and record connections
1328 /// between trees.
1329 void finalize() {
1330 SubtreeClasses.compress();
Andrew Trick988d06b2013-01-25 06:52:27 +00001331 R.DFSTreeData.resize(SubtreeClasses.getNumClasses());
1332 assert(SubtreeClasses.getNumClasses() == RootSet.size()
1333 && "number of roots should match trees");
1334 for (SparseSet<RootData>::const_iterator
1335 RI = RootSet.begin(), RE = RootSet.end(); RI != RE; ++RI) {
1336 unsigned TreeID = SubtreeClasses[RI->NodeID];
1337 if (RI->ParentNodeID != SchedDFSResult::InvalidSubtreeID)
1338 R.DFSTreeData[TreeID].ParentTreeID = SubtreeClasses[RI->ParentNodeID];
1339 R.DFSTreeData[TreeID].SubInstrCount = RI->SubInstrCount;
Andrew Tricka5a73ad2013-01-25 06:52:30 +00001340 // Note that SubInstrCount may be greater than InstrCount if we joined
1341 // subtrees across a cross edge. InstrCount will be attributed to the
1342 // original parent, while SubInstrCount will be attributed to the joined
1343 // parent.
Andrew Trick988d06b2013-01-25 06:52:27 +00001344 }
Andrew Trick8b1496c2012-11-28 05:13:28 +00001345 R.SubtreeConnections.resize(SubtreeClasses.getNumClasses());
1346 R.SubtreeConnectLevels.resize(SubtreeClasses.getNumClasses());
1347 DEBUG(dbgs() << R.getNumSubtrees() << " subtrees:\n");
Andrew Trick988d06b2013-01-25 06:52:27 +00001348 for (unsigned Idx = 0, End = R.DFSNodeData.size(); Idx != End; ++Idx) {
1349 R.DFSNodeData[Idx].SubtreeID = SubtreeClasses[Idx];
Andrew Trick8b1496c2012-11-28 05:13:28 +00001350 DEBUG(dbgs() << " SU(" << Idx << ") in tree "
Andrew Trick988d06b2013-01-25 06:52:27 +00001351 << R.DFSNodeData[Idx].SubtreeID << '\n');
Andrew Trick8b1496c2012-11-28 05:13:28 +00001352 }
1353 for (std::vector<std::pair<const SUnit*, const SUnit*> >::const_iterator
1354 I = ConnectionPairs.begin(), E = ConnectionPairs.end();
1355 I != E; ++I) {
1356 unsigned PredTree = SubtreeClasses[I->first->NodeNum];
1357 unsigned SuccTree = SubtreeClasses[I->second->NodeNum];
1358 if (PredTree == SuccTree)
1359 continue;
1360 unsigned Depth = I->first->getDepth();
1361 addConnection(PredTree, SuccTree, Depth);
1362 addConnection(SuccTree, PredTree, Depth);
1363 }
1364 }
1365
1366protected:
Andrew Trickbfb82232013-01-25 06:02:44 +00001367 /// Join the predecessor subtree with the successor that is its DFS
1368 /// parent. Apply some heuristics before joining.
1369 bool joinPredSubtree(const SDep &PredDep, const SUnit *Succ,
1370 bool CheckLimit = true) {
1371 assert(PredDep.getKind() == SDep::Data && "Subtrees are for data edges");
1372
1373 // Check if the predecessor is already joined.
1374 const SUnit *PredSU = PredDep.getSUnit();
1375 unsigned PredNum = PredSU->NodeNum;
Andrew Trick988d06b2013-01-25 06:52:27 +00001376 if (R.DFSNodeData[PredNum].SubtreeID != PredNum)
Andrew Trickbfb82232013-01-25 06:02:44 +00001377 return false;
Andrew Trickb12a7712013-01-25 00:12:57 +00001378
1379 // Four is the magic number of successors before a node is considered a
1380 // pinch point.
1381 unsigned NumDataSucs = 0;
Andrew Trickb12a7712013-01-25 00:12:57 +00001382 for (SUnit::const_succ_iterator SI = PredSU->Succs.begin(),
1383 SE = PredSU->Succs.end(); SI != SE; ++SI) {
1384 if (SI->getKind() == SDep::Data) {
1385 if (++NumDataSucs >= 4)
Andrew Trickbfb82232013-01-25 06:02:44 +00001386 return false;
Andrew Trickb12a7712013-01-25 00:12:57 +00001387 }
1388 }
Andrew Trick988d06b2013-01-25 06:52:27 +00001389 if (CheckLimit && R.DFSNodeData[PredNum].InstrCount > R.SubtreeLimit)
Andrew Trickbfb82232013-01-25 06:02:44 +00001390 return false;
Andrew Trick988d06b2013-01-25 06:52:27 +00001391 R.DFSNodeData[PredNum].SubtreeID = Succ->NodeNum;
Andrew Trickbfb82232013-01-25 06:02:44 +00001392 SubtreeClasses.join(Succ->NodeNum, PredNum);
1393 return true;
Andrew Trickb12a7712013-01-25 00:12:57 +00001394 }
1395
Andrew Trick8b1496c2012-11-28 05:13:28 +00001396 /// Called by finalize() to record a connection between trees.
1397 void addConnection(unsigned FromTree, unsigned ToTree, unsigned Depth) {
1398 if (!Depth)
1399 return;
1400
Andrew Trick988d06b2013-01-25 06:52:27 +00001401 do {
1402 SmallVectorImpl<SchedDFSResult::Connection> &Connections =
1403 R.SubtreeConnections[FromTree];
1404 for (SmallVectorImpl<SchedDFSResult::Connection>::iterator
1405 I = Connections.begin(), E = Connections.end(); I != E; ++I) {
1406 if (I->TreeID == ToTree) {
1407 I->Level = std::max(I->Level, Depth);
1408 return;
1409 }
Andrew Trick8b1496c2012-11-28 05:13:28 +00001410 }
Andrew Trick988d06b2013-01-25 06:52:27 +00001411 Connections.push_back(SchedDFSResult::Connection(ToTree, Depth));
1412 FromTree = R.DFSTreeData[FromTree].ParentTreeID;
1413 } while (FromTree != SchedDFSResult::InvalidSubtreeID);
Andrew Trick8b1496c2012-11-28 05:13:28 +00001414 }
1415};
1416} // namespace llvm
1417
Andrew Trick1e94e982012-10-15 18:02:27 +00001418namespace {
1419/// \brief Manage the stack used by a reverse depth-first search over the DAG.
1420class SchedDAGReverseDFS {
1421 std::vector<std::pair<const SUnit*, SUnit::const_pred_iterator> > DFSStack;
1422public:
1423 bool isComplete() const { return DFSStack.empty(); }
1424
1425 void follow(const SUnit *SU) {
1426 DFSStack.push_back(std::make_pair(SU, SU->Preds.begin()));
1427 }
1428 void advance() { ++DFSStack.back().second; }
1429
Andrew Trick8b1496c2012-11-28 05:13:28 +00001430 const SDep *backtrack() {
1431 DFSStack.pop_back();
Stephen Hines36b56882014-04-23 16:57:46 -07001432 return DFSStack.empty() ? 0 : std::prev(DFSStack.back().second);
Andrew Trick8b1496c2012-11-28 05:13:28 +00001433 }
Andrew Trick1e94e982012-10-15 18:02:27 +00001434
1435 const SUnit *getCurr() const { return DFSStack.back().first; }
1436
1437 SUnit::const_pred_iterator getPred() const { return DFSStack.back().second; }
1438
1439 SUnit::const_pred_iterator getPredEnd() const {
1440 return getCurr()->Preds.end();
1441 }
1442};
1443} // anonymous
1444
Andrew Trickbfb82232013-01-25 06:02:44 +00001445static bool hasDataSucc(const SUnit *SU) {
1446 for (SUnit::const_succ_iterator
1447 SI = SU->Succs.begin(), SE = SU->Succs.end(); SI != SE; ++SI) {
Andrew Tricka5a73ad2013-01-25 06:52:30 +00001448 if (SI->getKind() == SDep::Data && !SI->getSUnit()->isBoundaryNode())
Andrew Trickbfb82232013-01-25 06:02:44 +00001449 return true;
1450 }
1451 return false;
1452}
1453
Andrew Trick1e94e982012-10-15 18:02:27 +00001454/// Compute an ILP metric for all nodes in the subDAG reachable via depth-first
1455/// search from this root.
Andrew Trick4e1fb182013-01-25 06:33:57 +00001456void SchedDFSResult::compute(ArrayRef<SUnit> SUnits) {
Andrew Trick1e94e982012-10-15 18:02:27 +00001457 if (!IsBottomUp)
1458 llvm_unreachable("Top-down ILP metric is unimplemnted");
1459
Andrew Trick8b1496c2012-11-28 05:13:28 +00001460 SchedDFSImpl Impl(*this);
Andrew Trick4e1fb182013-01-25 06:33:57 +00001461 for (ArrayRef<SUnit>::const_iterator
1462 SI = SUnits.begin(), SE = SUnits.end(); SI != SE; ++SI) {
1463 const SUnit *SU = &*SI;
1464 if (Impl.isVisited(SU) || hasDataSucc(SU))
1465 continue;
1466
Andrew Trick8b1496c2012-11-28 05:13:28 +00001467 SchedDAGReverseDFS DFS;
Andrew Trick4e1fb182013-01-25 06:33:57 +00001468 Impl.visitPreorder(SU);
1469 DFS.follow(SU);
Andrew Trick8b1496c2012-11-28 05:13:28 +00001470 for (;;) {
1471 // Traverse the leftmost path as far as possible.
1472 while (DFS.getPred() != DFS.getPredEnd()) {
1473 const SDep &PredDep = *DFS.getPred();
1474 DFS.advance();
Andrew Trickbfb82232013-01-25 06:02:44 +00001475 // Ignore non-data edges.
Andrew Tricka5a73ad2013-01-25 06:52:30 +00001476 if (PredDep.getKind() != SDep::Data
1477 || PredDep.getSUnit()->isBoundaryNode()) {
Andrew Trickbfb82232013-01-25 06:02:44 +00001478 continue;
Andrew Tricka5a73ad2013-01-25 06:52:30 +00001479 }
Andrew Trickbfb82232013-01-25 06:02:44 +00001480 // An already visited edge is a cross edge, assuming an acyclic DAG.
Andrew Trick8b1496c2012-11-28 05:13:28 +00001481 if (Impl.isVisited(PredDep.getSUnit())) {
Andrew Trickbfb82232013-01-25 06:02:44 +00001482 Impl.visitCrossEdge(PredDep, DFS.getCurr());
Andrew Trick8b1496c2012-11-28 05:13:28 +00001483 continue;
1484 }
1485 Impl.visitPreorder(PredDep.getSUnit());
1486 DFS.follow(PredDep.getSUnit());
1487 }
1488 // Visit the top of the stack in postorder and backtrack.
1489 const SUnit *Child = DFS.getCurr();
1490 const SDep *PredDep = DFS.backtrack();
Andrew Trickbfb82232013-01-25 06:02:44 +00001491 Impl.visitPostorderNode(Child);
1492 if (PredDep)
1493 Impl.visitPostorderEdge(*PredDep, DFS.getCurr());
Andrew Trick8b1496c2012-11-28 05:13:28 +00001494 if (DFS.isComplete())
1495 break;
Andrew Trick1e94e982012-10-15 18:02:27 +00001496 }
Andrew Trick8b1496c2012-11-28 05:13:28 +00001497 }
1498 Impl.finalize();
1499}
1500
1501/// The root of the given SubtreeID was just scheduled. For all subtrees
1502/// connected to this tree, record the depth of the connection so that the
1503/// nearest connected subtrees can be prioritized.
1504void SchedDFSResult::scheduleTree(unsigned SubtreeID) {
1505 for (SmallVectorImpl<Connection>::const_iterator
1506 I = SubtreeConnections[SubtreeID].begin(),
1507 E = SubtreeConnections[SubtreeID].end(); I != E; ++I) {
1508 SubtreeConnectLevels[I->TreeID] =
1509 std::max(SubtreeConnectLevels[I->TreeID], I->Level);
1510 DEBUG(dbgs() << " Tree: " << I->TreeID
1511 << " @" << SubtreeConnectLevels[I->TreeID] << '\n');
Andrew Trick1e94e982012-10-15 18:02:27 +00001512 }
1513}
1514
1515#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
1516void ILPValue::print(raw_ostream &OS) const {
Andrew Trick8b1496c2012-11-28 05:13:28 +00001517 OS << InstrCount << " / " << Length << " = ";
1518 if (!Length)
Andrew Trick1e94e982012-10-15 18:02:27 +00001519 OS << "BADILP";
Andrew Trick8b1496c2012-11-28 05:13:28 +00001520 else
1521 OS << format("%g", ((double)InstrCount / Length));
Andrew Trick1e94e982012-10-15 18:02:27 +00001522}
1523
1524void ILPValue::dump() const {
1525 dbgs() << *this << '\n';
1526}
1527
1528namespace llvm {
1529
1530raw_ostream &operator<<(raw_ostream &OS, const ILPValue &Val) {
1531 Val.print(OS);
1532 return OS;
1533}
1534
1535} // namespace llvm
1536#endif // !NDEBUG || LLVM_ENABLE_DUMP