blob: 0ac8bc5f32a7cc93f071288d67ee76e8dfef3a17 [file] [log] [blame]
Misha Brukmancd603132003-06-02 03:28:00 +00001//===-- X86/X86CodeEmitter.cpp - Convert X86 code to machine code ---------===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattner40ead952002-12-02 21:24:12 +00009//
10// This file contains the pass that transforms the X86 machine instructions into
Chris Lattnere72e4452004-11-20 23:55:15 +000011// relocatable machine code.
Chris Lattner40ead952002-12-02 21:24:12 +000012//
13//===----------------------------------------------------------------------===//
14
Evan Cheng25ab6902006-09-08 06:48:29 +000015#include "X86InstrInfo.h"
16#include "X86Subtarget.h"
Chris Lattner40ead952002-12-02 21:24:12 +000017#include "X86TargetMachine.h"
Chris Lattnere72e4452004-11-20 23:55:15 +000018#include "X86Relocations.h"
Chris Lattnerea1ddab2002-12-03 06:34:06 +000019#include "X86.h"
Chris Lattner40ead952002-12-02 21:24:12 +000020#include "llvm/PassManager.h"
21#include "llvm/CodeGen/MachineCodeEmitter.h"
Chris Lattner5ae99fe2002-12-28 20:24:48 +000022#include "llvm/CodeGen/MachineFunctionPass.h"
Chris Lattner76041ce2002-12-02 21:44:34 +000023#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner655239c2003-12-20 10:20:19 +000024#include "llvm/CodeGen/Passes.h"
Chris Lattnerc01d1232003-10-20 03:42:58 +000025#include "llvm/Function.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000026#include "llvm/ADT/Statistic.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000027#include "llvm/Support/Compiler.h"
Evan Cheng5e8b5552006-02-18 00:57:10 +000028#include "llvm/Target/TargetOptions.h"
Chris Lattner2c2c6c62006-01-22 23:41:00 +000029#include <iostream>
Chris Lattner65b05ce2003-12-12 07:11:18 +000030using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000031
Chris Lattner40ead952002-12-02 21:24:12 +000032namespace {
Chris Lattner302de592003-06-06 04:00:05 +000033 Statistic<>
34 NumEmitted("x86-emitter", "Number of machine instructions emitted");
Chris Lattner04b0b302003-06-01 23:23:50 +000035}
36
Chris Lattner04b0b302003-06-01 23:23:50 +000037namespace {
Chris Lattner2c79de82006-06-28 23:27:49 +000038 class VISIBILITY_HIDDEN Emitter : public MachineFunctionPass {
Chris Lattner5ae99fe2002-12-28 20:24:48 +000039 const X86InstrInfo *II;
Evan Cheng25ab6902006-09-08 06:48:29 +000040 const TargetData *TD;
41 TargetMachine &TM;
Chris Lattner8f04b092002-12-02 21:56:18 +000042 MachineCodeEmitter &MCE;
Evan Cheng25ab6902006-09-08 06:48:29 +000043 bool Is64BitMode;
Chris Lattnerea1ddab2002-12-03 06:34:06 +000044 public:
Evan Cheng55fc2802006-07-25 20:40:54 +000045 explicit Emitter(TargetMachine &tm, MachineCodeEmitter &mce)
Evan Cheng25ab6902006-09-08 06:48:29 +000046 : II(0), TD(0), TM(tm), MCE(mce), Is64BitMode(false) {}
Evan Cheng55fc2802006-07-25 20:40:54 +000047 Emitter(TargetMachine &tm, MachineCodeEmitter &mce,
Evan Cheng25ab6902006-09-08 06:48:29 +000048 const X86InstrInfo &ii, const TargetData &td, bool is64)
49 : II(&ii), TD(&td), TM(tm), MCE(mce), Is64BitMode(is64) {}
Chris Lattner40ead952002-12-02 21:24:12 +000050
Chris Lattner5ae99fe2002-12-28 20:24:48 +000051 bool runOnMachineFunction(MachineFunction &MF);
Chris Lattner76041ce2002-12-02 21:44:34 +000052
Chris Lattnerf0eb7be2002-12-15 21:13:40 +000053 virtual const char *getPassName() const {
54 return "X86 Machine Code Emitter";
55 }
56
Alkis Evlogimenos39c20052004-03-09 03:34:53 +000057 void emitInstruction(const MachineInstr &MI);
58
Chris Lattnerea1ddab2002-12-03 06:34:06 +000059 private:
Nate Begeman37efe672006-04-22 18:53:45 +000060 void emitPCRelativeBlockAddress(MachineBasicBlock *MBB);
Evan Cheng25ab6902006-09-08 06:48:29 +000061 void emitPCRelativeValue(intptr_t Address);
62 void emitGlobalAddressForCall(GlobalValue *GV, bool DoesntNeedStub);
63 void emitGlobalAddressForPtr(GlobalValue *GV, bool isPCRelative,
64 int Disp = 0, unsigned PCAdj = 0);
Evan Cheng74cb0642006-06-22 00:02:55 +000065 void emitExternalSymbolAddress(const char *ES, bool isPCRelative);
Evan Cheng25ab6902006-09-08 06:48:29 +000066 void emitPCRelativeConstPoolAddress(unsigned CPI, int Disp = 0,
67 unsigned PCAdj = 0);
68 void emitPCRelativeJumpTableAddress(unsigned JTI, unsigned PCAdj = 0);
Chris Lattner04b0b302003-06-01 23:23:50 +000069
Evan Cheng25ab6902006-09-08 06:48:29 +000070 void emitDisplacementField(const MachineOperand *RelocOp, int DispVal,
71 unsigned PCAdj = 0);
Chris Lattner0e576292006-05-04 00:42:08 +000072
Chris Lattnerea1ddab2002-12-03 06:34:06 +000073 void emitRegModRMByte(unsigned ModRMReg, unsigned RegOpcodeField);
74 void emitSIBByte(unsigned SS, unsigned Index, unsigned Base);
Evan Cheng25ab6902006-09-08 06:48:29 +000075 void emitConstant(uint64_t Val, unsigned Size);
Chris Lattnerea1ddab2002-12-03 06:34:06 +000076
77 void emitMemModRMByte(const MachineInstr &MI,
Evan Cheng25ab6902006-09-08 06:48:29 +000078 unsigned Op, unsigned RegOpcodeField,
79 unsigned PCAdj = 0);
Chris Lattnerea1ddab2002-12-03 06:34:06 +000080
Evan Cheng25ab6902006-09-08 06:48:29 +000081 unsigned getX86RegNum(unsigned RegNo);
82 bool isX86_64ExtendedReg(const MachineOperand &MO);
83 unsigned determineREX(const MachineInstr &MI);
Chris Lattner40ead952002-12-02 21:24:12 +000084 };
85}
86
Chris Lattner81b6ed72005-07-11 05:17:48 +000087/// createX86CodeEmitterPass - Return a pass that emits the collected X86 code
88/// to the specified MCE object.
Evan Cheng55fc2802006-07-25 20:40:54 +000089FunctionPass *llvm::createX86CodeEmitterPass(X86TargetMachine &TM,
90 MachineCodeEmitter &MCE) {
91 return new Emitter(TM, MCE);
Chris Lattner40ead952002-12-02 21:24:12 +000092}
Chris Lattner76041ce2002-12-02 21:44:34 +000093
Chris Lattner5ae99fe2002-12-28 20:24:48 +000094bool Emitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng4c1aa862006-02-22 20:19:42 +000095 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
96 MF.getTarget().getRelocationModel() != Reloc::Static) &&
97 "JIT relocation model must be set to static or default!");
Chris Lattnerd029cd22004-06-02 05:55:25 +000098 II = ((X86TargetMachine&)MF.getTarget()).getInstrInfo();
Evan Cheng25ab6902006-09-08 06:48:29 +000099 TD = ((X86TargetMachine&)MF.getTarget()).getTargetData();
100 Is64BitMode =
101 ((X86TargetMachine&)MF.getTarget()).getSubtarget<X86Subtarget>().is64Bit();
Chris Lattner76041ce2002-12-02 21:44:34 +0000102
Chris Lattner43b429b2006-05-02 18:27:26 +0000103 do {
Chris Lattner43b429b2006-05-02 18:27:26 +0000104 MCE.startFunction(MF);
Chris Lattner93e5c282006-05-03 17:21:32 +0000105 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
106 MBB != E; ++MBB) {
107 MCE.StartMachineBasicBlock(MBB);
108 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
109 I != E; ++I)
110 emitInstruction(*I);
111 }
Chris Lattner43b429b2006-05-02 18:27:26 +0000112 } while (MCE.finishFunction(MF));
Chris Lattner04b0b302003-06-01 23:23:50 +0000113
Chris Lattner76041ce2002-12-02 21:44:34 +0000114 return false;
115}
116
Evan Cheng25ab6902006-09-08 06:48:29 +0000117/// emitPCRelativeValue - Emit a PC relative address.
Chris Lattnere72e4452004-11-20 23:55:15 +0000118///
Evan Cheng25ab6902006-09-08 06:48:29 +0000119void Emitter::emitPCRelativeValue(intptr_t Address) {
Chris Lattnerd3f0aef2006-05-02 19:14:47 +0000120 MCE.emitWordLE(Address-MCE.getCurrentPCValue()-4);
Chris Lattnere72e4452004-11-20 23:55:15 +0000121}
122
Chris Lattnerb4432f32006-05-03 17:10:41 +0000123/// emitPCRelativeBlockAddress - This method keeps track of the information
124/// necessary to resolve the address of this block later and emits a dummy
125/// value.
Chris Lattner04b0b302003-06-01 23:23:50 +0000126///
Nate Begeman37efe672006-04-22 18:53:45 +0000127void Emitter::emitPCRelativeBlockAddress(MachineBasicBlock *MBB) {
Chris Lattnerb4432f32006-05-03 17:10:41 +0000128 // Remember where this reference was and where it is to so we can
129 // deal with it later.
Evan Chengf141cc42006-07-27 18:21:10 +0000130 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
131 X86::reloc_pcrel_word, MBB));
Chris Lattnerb4432f32006-05-03 17:10:41 +0000132 MCE.emitWordLE(0);
Chris Lattner04b0b302003-06-01 23:23:50 +0000133}
134
Chris Lattner04b0b302003-06-01 23:23:50 +0000135/// emitGlobalAddressForCall - Emit the specified address to the code stream
136/// assuming this is part of a function call, which is PC relative.
137///
Evan Cheng25ab6902006-09-08 06:48:29 +0000138void Emitter::emitGlobalAddressForCall(GlobalValue *GV, bool DoesntNeedStub) {
Chris Lattner5a032de2006-05-03 20:30:20 +0000139 MCE.addRelocation(MachineRelocation::getGV(MCE.getCurrentPCOffset(),
Chris Lattner16cb6f82005-05-19 05:54:33 +0000140 X86::reloc_pcrel_word, GV, 0,
Evan Cheng25ab6902006-09-08 06:48:29 +0000141 DoesntNeedStub));
Chris Lattnerd3f0aef2006-05-02 19:14:47 +0000142 MCE.emitWordLE(0);
Chris Lattner04b0b302003-06-01 23:23:50 +0000143}
144
145/// emitGlobalAddress - Emit the specified address to the code stream assuming
Evan Cheng25ab6902006-09-08 06:48:29 +0000146/// this is part of a "take the address of a global" instruction.
Chris Lattner04b0b302003-06-01 23:23:50 +0000147///
Evan Cheng25ab6902006-09-08 06:48:29 +0000148void Emitter::emitGlobalAddressForPtr(GlobalValue *GV, bool isPCRelative,
149 int Disp /* = 0 */,
150 unsigned PCAdj /* = 0 */) {
151 unsigned rt = isPCRelative ? X86::reloc_pcrel_word : X86::reloc_absolute_word;
152 MCE.addRelocation(MachineRelocation::getGV(MCE.getCurrentPCOffset(), rt,
153 GV, PCAdj));
Chris Lattnerd3f0aef2006-05-02 19:14:47 +0000154 MCE.emitWordLE(Disp); // The relocated value will be added to the displacement
Chris Lattner04b0b302003-06-01 23:23:50 +0000155}
156
Chris Lattnere72e4452004-11-20 23:55:15 +0000157/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
158/// be emitted to the current location in the function, and allow it to be PC
159/// relative.
Evan Cheng74cb0642006-06-22 00:02:55 +0000160void Emitter::emitExternalSymbolAddress(const char *ES, bool isPCRelative) {
Chris Lattner5a032de2006-05-03 20:30:20 +0000161 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
Chris Lattnere72e4452004-11-20 23:55:15 +0000162 isPCRelative ? X86::reloc_pcrel_word : X86::reloc_absolute_word, ES));
Chris Lattnerd3f0aef2006-05-02 19:14:47 +0000163 MCE.emitWordLE(0);
Chris Lattnere72e4452004-11-20 23:55:15 +0000164}
Chris Lattner04b0b302003-06-01 23:23:50 +0000165
Evan Cheng25ab6902006-09-08 06:48:29 +0000166/// emitPCRelativeConstPoolAddress - Arrange for the address of an constant pool
167/// to be emitted to the current location in the function, and allow it to be PC
168/// relative.
169void Emitter::emitPCRelativeConstPoolAddress(unsigned CPI, int Disp /* = 0 */,
170 unsigned PCAdj /* = 0 */) {
171 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
172 X86::reloc_pcrel_word, CPI, PCAdj));
173 MCE.emitWordLE(Disp); // The relocated value will be added to the displacement
174}
175
176/// emitPCRelativeJumpTableAddress - Arrange for the address of a jump table to
177/// be emitted to the current location in the function, and allow it to be PC
178/// relative.
179void Emitter::emitPCRelativeJumpTableAddress(unsigned JTI,
180 unsigned PCAdj /* = 0 */) {
181 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
182 X86::reloc_pcrel_word, JTI, PCAdj));
183 MCE.emitWordLE(0); // The relocated value will be added to the displacement
184}
185
Chris Lattnerff3261a2003-06-03 15:31:23 +0000186/// N86 namespace - Native X86 Register numbers... used by X86 backend.
187///
188namespace N86 {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000189 enum {
190 EAX = 0, ECX = 1, EDX = 2, EBX = 3, ESP = 4, EBP = 5, ESI = 6, EDI = 7
191 };
192}
193
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000194// getX86RegNum - This function maps LLVM register identifiers to their X86
195// specific numbering, which is used in various places encoding instructions.
196//
Evan Cheng25ab6902006-09-08 06:48:29 +0000197unsigned Emitter::getX86RegNum(unsigned RegNo) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000198 switch(RegNo) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000199 case X86::RAX: case X86::EAX: case X86::AX: case X86::AL: return N86::EAX;
200 case X86::RCX: case X86::ECX: case X86::CX: case X86::CL: return N86::ECX;
201 case X86::RDX: case X86::EDX: case X86::DX: case X86::DL: return N86::EDX;
202 case X86::RBX: case X86::EBX: case X86::BX: case X86::BL: return N86::EBX;
203 case X86::RSP: case X86::ESP: case X86::SP: case X86::SPL: case X86::AH:
204 return N86::ESP;
205 case X86::RBP: case X86::EBP: case X86::BP: case X86::BPL: case X86::CH:
206 return N86::EBP;
207 case X86::RSI: case X86::ESI: case X86::SI: case X86::SIL: case X86::DH:
208 return N86::ESI;
209 case X86::RDI: case X86::EDI: case X86::DI: case X86::DIL: case X86::BH:
210 return N86::EDI;
211
212 case X86::R8: case X86::R8D: case X86::R8W: case X86::R8B:
213 return N86::EAX;
214 case X86::R9: case X86::R9D: case X86::R9W: case X86::R9B:
215 return N86::ECX;
216 case X86::R10: case X86::R10D: case X86::R10W: case X86::R10B:
217 return N86::EDX;
218 case X86::R11: case X86::R11D: case X86::R11W: case X86::R11B:
219 return N86::EBX;
220 case X86::R12: case X86::R12D: case X86::R12W: case X86::R12B:
221 return N86::ESP;
222 case X86::R13: case X86::R13D: case X86::R13W: case X86::R13B:
223 return N86::EBP;
224 case X86::R14: case X86::R14D: case X86::R14W: case X86::R14B:
225 return N86::ESI;
226 case X86::R15: case X86::R15D: case X86::R15W: case X86::R15B:
227 return N86::EDI;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000228
229 case X86::ST0: case X86::ST1: case X86::ST2: case X86::ST3:
230 case X86::ST4: case X86::ST5: case X86::ST6: case X86::ST7:
231 return RegNo-X86::ST0;
Evan Cheng576c1412006-02-14 21:45:24 +0000232
Evan Cheng25ab6902006-09-08 06:48:29 +0000233 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
234 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7:
235 return II->getRegisterInfo().getDwarfRegNum(RegNo) -
236 II->getRegisterInfo().getDwarfRegNum(X86::XMM0);
237 case X86::XMM8: case X86::XMM9: case X86::XMM10: case X86::XMM11:
238 case X86::XMM12: case X86::XMM13: case X86::XMM14: case X86::XMM15:
239 return II->getRegisterInfo().getDwarfRegNum(RegNo) -
240 II->getRegisterInfo().getDwarfRegNum(X86::XMM8);
Evan Cheng576c1412006-02-14 21:45:24 +0000241
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000242 default:
Alkis Evlogimenos859a18b2004-02-15 21:37:17 +0000243 assert(MRegisterInfo::isVirtualRegister(RegNo) &&
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000244 "Unknown physical register!");
245 assert(0 && "Register allocator hasn't allocated reg correctly yet!");
246 return 0;
247 }
248}
249
250inline static unsigned char ModRMByte(unsigned Mod, unsigned RegOpcode,
251 unsigned RM) {
252 assert(Mod < 4 && RegOpcode < 8 && RM < 8 && "ModRM Fields out of range!");
253 return RM | (RegOpcode << 3) | (Mod << 6);
254}
255
256void Emitter::emitRegModRMByte(unsigned ModRMReg, unsigned RegOpcodeFld){
257 MCE.emitByte(ModRMByte(3, RegOpcodeFld, getX86RegNum(ModRMReg)));
258}
259
260void Emitter::emitSIBByte(unsigned SS, unsigned Index, unsigned Base) {
261 // SIB byte is in the same format as the ModRMByte...
262 MCE.emitByte(ModRMByte(SS, Index, Base));
263}
264
Evan Cheng25ab6902006-09-08 06:48:29 +0000265void Emitter::emitConstant(uint64_t Val, unsigned Size) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000266 // Output the constant in little endian byte order...
267 for (unsigned i = 0; i != Size; ++i) {
268 MCE.emitByte(Val & 255);
269 Val >>= 8;
270 }
271}
272
Chris Lattner0e576292006-05-04 00:42:08 +0000273/// isDisp8 - Return true if this signed displacement fits in a 8-bit
274/// sign-extended field.
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000275static bool isDisp8(int Value) {
276 return Value == (signed char)Value;
277}
278
Chris Lattner0e576292006-05-04 00:42:08 +0000279void Emitter::emitDisplacementField(const MachineOperand *RelocOp,
Evan Cheng25ab6902006-09-08 06:48:29 +0000280 int DispVal, unsigned PCAdj) {
Chris Lattner0e576292006-05-04 00:42:08 +0000281 // If this is a simple integer displacement that doesn't require a relocation,
282 // emit it now.
283 if (!RelocOp) {
284 emitConstant(DispVal, 4);
285 return;
286 }
287
288 // Otherwise, this is something that requires a relocation. Emit it as such
289 // now.
290 if (RelocOp->isGlobalAddress()) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 // In 64-bit static small code model, we could potentially emit absolute.
292 // But it's probably not beneficial.
293 // 89 05 00 00 00 00 mov %eax,0(%rip) # PC-relative
294 // 89 04 25 00 00 00 00 mov %eax,0x0 # Absolute
295 emitGlobalAddressForPtr(RelocOp->getGlobal(), Is64BitMode,
296 RelocOp->getOffset(), PCAdj);
297 } else if (RelocOp->isConstantPoolIndex()) {
298 // Must be in 64-bit mode.
299 emitPCRelativeConstPoolAddress(RelocOp->getConstantPoolIndex(),
300 RelocOp->getOffset(), PCAdj);
301 } else if (RelocOp->isJumpTableIndex()) {
302 // Must be in 64-bit mode.
303 emitPCRelativeJumpTableAddress(RelocOp->getJumpTableIndex(), PCAdj);
Chris Lattner0e576292006-05-04 00:42:08 +0000304 } else {
305 assert(0 && "Unknown value to relocate!");
306 }
307}
308
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000309void Emitter::emitMemModRMByte(const MachineInstr &MI,
Evan Cheng25ab6902006-09-08 06:48:29 +0000310 unsigned Op, unsigned RegOpcodeField,
311 unsigned PCAdj) {
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000312 const MachineOperand &Op3 = MI.getOperand(Op+3);
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000313 int DispVal = 0;
Chris Lattner0e576292006-05-04 00:42:08 +0000314 const MachineOperand *DispForReloc = 0;
315
316 // Figure out what sort of displacement we have to handle here.
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000317 if (Op3.isGlobalAddress()) {
Chris Lattner0e576292006-05-04 00:42:08 +0000318 DispForReloc = &Op3;
Evan Cheng140a4c42006-02-26 09:12:34 +0000319 } else if (Op3.isConstantPoolIndex()) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 if (Is64BitMode) {
321 DispForReloc = &Op3;
322 } else {
323 DispVal += MCE.getConstantPoolEntryAddress(Op3.getConstantPoolIndex());
324 DispVal += Op3.getOffset();
325 }
Nate Begeman37efe672006-04-22 18:53:45 +0000326 } else if (Op3.isJumpTableIndex()) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000327 if (Is64BitMode) {
328 DispForReloc = &Op3;
329 } else {
330 DispVal += MCE.getJumpTableEntryAddress(Op3.getJumpTableIndex());
331 }
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000332 } else {
Chris Lattner0e42d812006-09-05 02:52:35 +0000333 DispVal = Op3.getImm();
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000334 }
335
Chris Lattner07306de2004-10-17 07:49:45 +0000336 const MachineOperand &Base = MI.getOperand(Op);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000337 const MachineOperand &Scale = MI.getOperand(Op+1);
338 const MachineOperand &IndexReg = MI.getOperand(Op+2);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000339
Evan Cheng140a4c42006-02-26 09:12:34 +0000340 unsigned BaseReg = Base.getReg();
Chris Lattner07306de2004-10-17 07:49:45 +0000341
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000342 // Is a SIB byte needed?
Evan Cheng25ab6902006-09-08 06:48:29 +0000343 if (IndexReg.getReg() == 0 &&
344 (BaseReg == 0 || getX86RegNum(BaseReg) != N86::ESP)) {
Chris Lattner07306de2004-10-17 07:49:45 +0000345 if (BaseReg == 0) { // Just a displacement?
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000346 // Emit special case [disp32] encoding
347 MCE.emitByte(ModRMByte(0, RegOpcodeField, 5));
Chris Lattner0e576292006-05-04 00:42:08 +0000348
Evan Cheng25ab6902006-09-08 06:48:29 +0000349 emitDisplacementField(DispForReloc, DispVal, PCAdj);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000350 } else {
Chris Lattner07306de2004-10-17 07:49:45 +0000351 unsigned BaseRegNo = getX86RegNum(BaseReg);
Chris Lattner0e576292006-05-04 00:42:08 +0000352 if (!DispForReloc && DispVal == 0 && BaseRegNo != N86::EBP) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000353 // Emit simple indirect register encoding... [EAX] f.e.
354 MCE.emitByte(ModRMByte(0, RegOpcodeField, BaseRegNo));
Chris Lattner0e576292006-05-04 00:42:08 +0000355 } else if (!DispForReloc && isDisp8(DispVal)) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000356 // Emit the disp8 encoding... [REG+disp8]
357 MCE.emitByte(ModRMByte(1, RegOpcodeField, BaseRegNo));
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000358 emitConstant(DispVal, 1);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000359 } else {
360 // Emit the most general non-SIB encoding: [REG+disp32]
Chris Lattner20671842002-12-13 05:05:05 +0000361 MCE.emitByte(ModRMByte(2, RegOpcodeField, BaseRegNo));
Evan Cheng25ab6902006-09-08 06:48:29 +0000362 emitDisplacementField(DispForReloc, DispVal, PCAdj);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000363 }
364 }
365
366 } else { // We need a SIB byte, so start by outputting the ModR/M byte first
Evan Cheng25ab6902006-09-08 06:48:29 +0000367 assert(IndexReg.getReg() != X86::ESP &&
368 IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!");
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000369
370 bool ForceDisp32 = false;
Brian Gaeke95780cc2002-12-13 07:56:18 +0000371 bool ForceDisp8 = false;
Chris Lattner07306de2004-10-17 07:49:45 +0000372 if (BaseReg == 0) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000373 // If there is no base register, we emit the special case SIB byte with
374 // MOD=0, BASE=5, to JUST get the index, scale, and displacement.
375 MCE.emitByte(ModRMByte(0, RegOpcodeField, 4));
376 ForceDisp32 = true;
Chris Lattner0e576292006-05-04 00:42:08 +0000377 } else if (DispForReloc) {
378 // Emit the normal disp32 encoding.
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000379 MCE.emitByte(ModRMByte(2, RegOpcodeField, 4));
380 ForceDisp32 = true;
Evan Cheng25ab6902006-09-08 06:48:29 +0000381 } else if (DispVal == 0 && getX86RegNum(BaseReg) != N86::EBP) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000382 // Emit no displacement ModR/M byte
383 MCE.emitByte(ModRMByte(0, RegOpcodeField, 4));
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000384 } else if (isDisp8(DispVal)) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000385 // Emit the disp8 encoding...
386 MCE.emitByte(ModRMByte(1, RegOpcodeField, 4));
Brian Gaeke95780cc2002-12-13 07:56:18 +0000387 ForceDisp8 = true; // Make sure to force 8 bit disp if Base=EBP
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000388 } else {
389 // Emit the normal disp32 encoding...
390 MCE.emitByte(ModRMByte(2, RegOpcodeField, 4));
391 }
392
393 // Calculate what the SS field value should be...
394 static const unsigned SSTable[] = { ~0, 0, 1, ~0, 2, ~0, ~0, ~0, 3 };
Chris Lattner0e42d812006-09-05 02:52:35 +0000395 unsigned SS = SSTable[Scale.getImm()];
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000396
Chris Lattner07306de2004-10-17 07:49:45 +0000397 if (BaseReg == 0) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000398 // Handle the SIB byte for the case where there is no base. The
399 // displacement has already been output.
400 assert(IndexReg.getReg() && "Index register must be specified!");
401 emitSIBByte(SS, getX86RegNum(IndexReg.getReg()), 5);
402 } else {
Chris Lattner07306de2004-10-17 07:49:45 +0000403 unsigned BaseRegNo = getX86RegNum(BaseReg);
Chris Lattner5ae99fe2002-12-28 20:24:48 +0000404 unsigned IndexRegNo;
405 if (IndexReg.getReg())
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000406 IndexRegNo = getX86RegNum(IndexReg.getReg());
Chris Lattner5ae99fe2002-12-28 20:24:48 +0000407 else
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000408 IndexRegNo = 4; // For example [ESP+1*<noreg>+4]
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000409 emitSIBByte(SS, IndexRegNo, BaseRegNo);
410 }
411
412 // Do we need to output a displacement?
Chris Lattner0e576292006-05-04 00:42:08 +0000413 if (ForceDisp8) {
414 emitConstant(DispVal, 1);
415 } else if (DispVal != 0 || ForceDisp32) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000416 emitDisplacementField(DispForReloc, DispVal, PCAdj);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000417 }
418 }
419}
420
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000421static unsigned sizeOfImm(const TargetInstrDescriptor &Desc) {
422 switch (Desc.TSFlags & X86II::ImmMask) {
423 case X86II::Imm8: return 1;
424 case X86II::Imm16: return 2;
425 case X86II::Imm32: return 4;
Evan Cheng25ab6902006-09-08 06:48:29 +0000426 case X86II::Imm64: return 8;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000427 default: assert(0 && "Immediate size not set!");
428 return 0;
429 }
430}
431
Evan Cheng25ab6902006-09-08 06:48:29 +0000432/// isX86_64ExtendedReg - Is the MachineOperand a x86-64 extended register?
433/// e.g. r8, xmm8, etc.
434bool Emitter::isX86_64ExtendedReg(const MachineOperand &MO) {
435 if (!MO.isRegister()) return false;
436 unsigned RegNo = MO.getReg();
437 int DWNum = II->getRegisterInfo().getDwarfRegNum(RegNo);
438 if (DWNum >= II->getRegisterInfo().getDwarfRegNum(X86::R8) &&
439 DWNum <= II->getRegisterInfo().getDwarfRegNum(X86::R15))
440 return true;
441 if (DWNum >= II->getRegisterInfo().getDwarfRegNum(X86::XMM8) &&
442 DWNum <= II->getRegisterInfo().getDwarfRegNum(X86::XMM15))
443 return true;
444 return false;
445}
446
447inline static bool isX86_64TruncToByte(unsigned oc) {
448 return (oc == X86::TRUNC_64to8 || oc == X86::TRUNC_32to8 ||
449 oc == X86::TRUNC_16to8);
450}
451
452
453inline static bool isX86_64NonExtLowByteReg(unsigned reg) {
454 return (reg == X86::SPL || reg == X86::BPL ||
455 reg == X86::SIL || reg == X86::DIL);
456}
457
458/// determineREX - Determine if the MachineInstr has to be encoded with a X86-64
459/// REX prefix which specifies 1) 64-bit instructions, 2) non-default operand
460/// size, and 3) use of X86-64 extended registers.
461unsigned Emitter::determineREX(const MachineInstr &MI) {
462 unsigned REX = 0;
463 unsigned Opcode = MI.getOpcode();
464 const TargetInstrDescriptor &Desc = II->get(Opcode);
465
466 // Pseudo instructions do not need REX prefix byte.
467 if ((Desc.TSFlags & X86II::FormMask) == X86II::Pseudo)
468 return 0;
469 if (Desc.TSFlags & X86II::REX_W)
470 REX |= 1 << 3;
471
472 if (MI.getNumOperands()) {
473 // If it accesses SPL, BPL, SIL, or DIL, then it requires a 0x40 REX prefix.
474 bool isTrunc8 = isX86_64TruncToByte(Opcode);
475 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
476 const MachineOperand& MO = MI.getOperand(i);
477 if (MO.isRegister()) {
478 unsigned Reg = MO.getReg();
479 // Trunc to byte are actually movb. The real source operand is the low
480 // byte of the register.
481 if (isTrunc8 && i == 1)
482 Reg = getX86SubSuperRegister(Reg, MVT::i8);
483 if (isX86_64NonExtLowByteReg(Reg))
484 REX |= 0x40;
485 }
486 }
487
488 switch (Desc.TSFlags & X86II::FormMask) {
489 case X86II::MRMInitReg:
490 if (isX86_64ExtendedReg(MI.getOperand(0)))
491 REX |= (1 << 0) | (1 << 2);
492 break;
493 case X86II::MRMSrcReg: {
494 if (isX86_64ExtendedReg(MI.getOperand(0)))
495 REX |= 1 << 2;
496 for (unsigned i = 1, e = MI.getNumOperands(); i != e; ++i) {
497 const MachineOperand& MO = MI.getOperand(i);
498 if (isX86_64ExtendedReg(MO))
499 REX |= 1 << 0;
500 }
501 break;
502 }
503 case X86II::MRMSrcMem: {
504 if (isX86_64ExtendedReg(MI.getOperand(0)))
505 REX |= 1 << 2;
506 unsigned Bit = 0;
507 for (unsigned i = 1; i != 5; ++i) {
508 const MachineOperand& MO = MI.getOperand(i);
509 if (MO.isRegister()) {
510 if (isX86_64ExtendedReg(MO))
511 REX |= 1 << Bit;
512 Bit++;
513 }
514 }
515 break;
516 }
517 case X86II::MRM0m: case X86II::MRM1m:
518 case X86II::MRM2m: case X86II::MRM3m:
519 case X86II::MRM4m: case X86II::MRM5m:
520 case X86II::MRM6m: case X86II::MRM7m:
521 case X86II::MRMDestMem: {
522 if (MI.getNumOperands() >= 5 &&
523 isX86_64ExtendedReg(MI.getOperand(4)))
524 REX |= 1 << 2;
525 unsigned Bit = 0;
526 for (unsigned i = 0; i != 4; ++i) {
527 const MachineOperand& MO = MI.getOperand(i);
528 if (MO.isRegister()) {
529 if (isX86_64ExtendedReg(MO))
530 REX |= 1 << Bit;
531 Bit++;
532 }
533 }
534 break;
535 }
536 default: {
537 if (isX86_64ExtendedReg(MI.getOperand(0)))
538 REX |= 1 << 0;
539 for (unsigned i = 1, e = MI.getNumOperands(); i != e; ++i) {
540 const MachineOperand& MO = MI.getOperand(i);
541 if (isX86_64ExtendedReg(MO))
542 REX |= 1 << 2;
543 }
544 break;
545 }
546 }
547 }
548 return REX;
549}
550
Alkis Evlogimenosf6e81562004-03-09 03:30:12 +0000551void Emitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner302de592003-06-06 04:00:05 +0000552 NumEmitted++; // Keep track of the # of mi's emitted
553
Chris Lattner76041ce2002-12-02 21:44:34 +0000554 unsigned Opcode = MI.getOpcode();
Chris Lattner3501fea2003-01-14 22:00:31 +0000555 const TargetInstrDescriptor &Desc = II->get(Opcode);
Chris Lattner76041ce2002-12-02 21:44:34 +0000556
Chris Lattner915e5e52004-02-12 17:53:22 +0000557 // Emit the repeat opcode prefix as needed.
558 if ((Desc.TSFlags & X86II::Op0Mask) == X86II::REP) MCE.emitByte(0xF3);
559
Nate Begemanf63be7d2005-07-06 18:59:04 +0000560 // Emit the operand size opcode prefix as needed.
561 if (Desc.TSFlags & X86II::OpSize) MCE.emitByte(0x66);
562
Evan Cheng25ab6902006-09-08 06:48:29 +0000563 // Emit the address size opcode prefix as needed.
564 if (Desc.TSFlags & X86II::AdSize) MCE.emitByte(0x67);
565
566 bool Need0FPrefix = false;
Chris Lattner5ada8df2002-12-25 05:09:21 +0000567 switch (Desc.TSFlags & X86II::Op0Mask) {
568 case X86II::TB:
Evan Cheng25ab6902006-09-08 06:48:29 +0000569 Need0FPrefix = true; // Two-byte opcode prefix
Chris Lattner5ada8df2002-12-25 05:09:21 +0000570 break;
Evan Chengee50a1a2006-02-14 21:52:51 +0000571 case X86II::REP: break; // already handled.
572 case X86II::XS: // F3 0F
573 MCE.emitByte(0xF3);
Evan Cheng25ab6902006-09-08 06:48:29 +0000574 Need0FPrefix = true;
Evan Chengee50a1a2006-02-14 21:52:51 +0000575 break;
576 case X86II::XD: // F2 0F
577 MCE.emitByte(0xF2);
Evan Cheng25ab6902006-09-08 06:48:29 +0000578 Need0FPrefix = true;
Evan Chengee50a1a2006-02-14 21:52:51 +0000579 break;
Chris Lattner5ada8df2002-12-25 05:09:21 +0000580 case X86II::D8: case X86II::D9: case X86II::DA: case X86II::DB:
581 case X86II::DC: case X86II::DD: case X86II::DE: case X86II::DF:
Chris Lattnere831b6b2003-01-13 00:33:59 +0000582 MCE.emitByte(0xD8+
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000583 (((Desc.TSFlags & X86II::Op0Mask)-X86II::D8)
584 >> X86II::Op0Shift));
Chris Lattner5ada8df2002-12-25 05:09:21 +0000585 break; // Two-byte opcode prefix
Chris Lattnere831b6b2003-01-13 00:33:59 +0000586 default: assert(0 && "Invalid prefix!");
587 case 0: break; // No prefix!
Chris Lattner5ada8df2002-12-25 05:09:21 +0000588 }
Chris Lattner76041ce2002-12-02 21:44:34 +0000589
Evan Cheng25ab6902006-09-08 06:48:29 +0000590 if (Is64BitMode) {
591 // REX prefix
592 unsigned REX = determineREX(MI);
593 if (REX)
594 MCE.emitByte(0x40 | REX);
595 }
596
597 // 0x0F escape code must be emitted just before the opcode.
598 if (Need0FPrefix)
599 MCE.emitByte(0x0F);
600
Chris Lattner0e42d812006-09-05 02:52:35 +0000601 // If this is a two-address instruction, skip one of the register operands.
602 unsigned CurOp = 0;
603 CurOp += (Desc.Flags & M_2_ADDR_FLAG) != 0;
604
Chris Lattner5ae99fe2002-12-28 20:24:48 +0000605 unsigned char BaseOpcode = II->getBaseOpcodeFor(Opcode);
Chris Lattner76041ce2002-12-02 21:44:34 +0000606 switch (Desc.TSFlags & X86II::FormMask) {
Chris Lattnere831b6b2003-01-13 00:33:59 +0000607 default: assert(0 && "Unknown FormMask value in X86 MachineCodeEmitter!");
Chris Lattner5ada8df2002-12-25 05:09:21 +0000608 case X86II::Pseudo:
Chris Lattnerdabbc982006-01-28 18:19:37 +0000609#ifndef NDEBUG
610 switch (Opcode) {
611 default:
612 assert(0 && "psuedo instructions should be removed before code emission");
Chris Lattner8d3e1d62006-08-26 00:47:03 +0000613 case TargetInstrInfo::INLINEASM:
614 std::cerr << "JIT does not support inline asm!\n";
615 abort();
Chris Lattnerdabbc982006-01-28 18:19:37 +0000616 case X86::IMPLICIT_USE:
617 case X86::IMPLICIT_DEF:
Evan Cheng069287d2006-05-16 07:21:53 +0000618 case X86::IMPLICIT_DEF_GR8:
619 case X86::IMPLICIT_DEF_GR16:
620 case X86::IMPLICIT_DEF_GR32:
Evan Cheng25ab6902006-09-08 06:48:29 +0000621 case X86::IMPLICIT_DEF_GR64:
Chris Lattnerdabbc982006-01-28 18:19:37 +0000622 case X86::IMPLICIT_DEF_FR32:
623 case X86::IMPLICIT_DEF_FR64:
Evan Chenga9f2a712006-03-22 02:52:03 +0000624 case X86::IMPLICIT_DEF_VR64:
625 case X86::IMPLICIT_DEF_VR128:
Chris Lattnerdabbc982006-01-28 18:19:37 +0000626 case X86::FP_REG_KILL:
627 break;
628 }
629#endif
Chris Lattner0e42d812006-09-05 02:52:35 +0000630 CurOp = MI.getNumOperands();
Chris Lattner5ada8df2002-12-25 05:09:21 +0000631 break;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000632
Chris Lattner76041ce2002-12-02 21:44:34 +0000633 case X86II::RawFrm:
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000634 MCE.emitByte(BaseOpcode);
Chris Lattner0e42d812006-09-05 02:52:35 +0000635 if (CurOp != MI.getNumOperands()) {
636 const MachineOperand &MO = MI.getOperand(CurOp++);
Brian Gaeke09015d92004-05-14 06:54:58 +0000637 if (MO.isMachineBasicBlock()) {
638 emitPCRelativeBlockAddress(MO.getMachineBasicBlock());
Chris Lattnere831b6b2003-01-13 00:33:59 +0000639 } else if (MO.isGlobalAddress()) {
Chris Lattner16cb6f82005-05-19 05:54:33 +0000640 bool isTailCall = Opcode == X86::TAILJMPd ||
641 Opcode == X86::TAILJMPr || Opcode == X86::TAILJMPm;
Evan Cheng25ab6902006-09-08 06:48:29 +0000642 emitGlobalAddressForCall(MO.getGlobal(), !isTailCall);
Chris Lattnere831b6b2003-01-13 00:33:59 +0000643 } else if (MO.isExternalSymbol()) {
Evan Cheng74cb0642006-06-22 00:02:55 +0000644 emitExternalSymbolAddress(MO.getSymbolName(), true);
Chris Lattnere47f4ff2004-04-13 17:18:51 +0000645 } else if (MO.isImmediate()) {
Chris Lattner0e42d812006-09-05 02:52:35 +0000646 emitConstant(MO.getImm(), sizeOfImm(Desc));
Chris Lattnerdbf30f72002-12-04 06:45:19 +0000647 } else {
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000648 assert(0 && "Unknown RawFrm operand!");
Chris Lattnerdbf30f72002-12-04 06:45:19 +0000649 }
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000650 }
651 break;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000652
653 case X86II::AddRegFrm:
Chris Lattner0e42d812006-09-05 02:52:35 +0000654 MCE.emitByte(BaseOpcode + getX86RegNum(MI.getOperand(CurOp++).getReg()));
655
656 if (CurOp != MI.getNumOperands()) {
657 const MachineOperand &MO1 = MI.getOperand(CurOp++);
Chris Lattner4efeab22006-05-04 01:26:39 +0000658 if (MO1.isGlobalAddress()) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000659 assert(sizeOfImm(Desc) == TD->getPointerSize() &&
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000660 "Don't know how to emit non-pointer values!");
Evan Cheng25ab6902006-09-08 06:48:29 +0000661 emitGlobalAddressForPtr(MO1.getGlobal(), Is64BitMode, MO1.getOffset());
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000662 } else if (MO1.isExternalSymbol()) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000663 assert(sizeOfImm(Desc) == TD->getPointerSize() &&
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000664 "Don't know how to emit non-pointer values!");
Evan Cheng74cb0642006-06-22 00:02:55 +0000665 emitExternalSymbolAddress(MO1.getSymbolName(), false);
Nate Begeman37efe672006-04-22 18:53:45 +0000666 } else if (MO1.isJumpTableIndex()) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000667 assert(sizeOfImm(Desc) == TD->getPointerSize() &&
Nate Begeman37efe672006-04-22 18:53:45 +0000668 "Don't know how to emit non-pointer values!");
669 emitConstant(MCE.getJumpTableEntryAddress(MO1.getJumpTableIndex()), 4);
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000670 } else {
Chris Lattner0e42d812006-09-05 02:52:35 +0000671 emitConstant(MO1.getImm(), sizeOfImm(Desc));
Chris Lattnere831b6b2003-01-13 00:33:59 +0000672 }
673 }
674 break;
675
676 case X86II::MRMDestReg: {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000677 MCE.emitByte(BaseOpcode);
Chris Lattner0e42d812006-09-05 02:52:35 +0000678 emitRegModRMByte(MI.getOperand(CurOp).getReg(),
679 getX86RegNum(MI.getOperand(CurOp+1).getReg()));
680 CurOp += 2;
681 if (CurOp != MI.getNumOperands())
682 emitConstant(MI.getOperand(CurOp++).getImm(), sizeOfImm(Desc));
Chris Lattner9dedbcc2003-05-06 21:31:47 +0000683 break;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000684 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000685 case X86II::MRMDestMem: {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000686 MCE.emitByte(BaseOpcode);
Chris Lattner0e42d812006-09-05 02:52:35 +0000687 emitMemModRMByte(MI, CurOp, getX86RegNum(MI.getOperand(CurOp+4).getReg()));
688 CurOp += 5;
689 if (CurOp != MI.getNumOperands())
690 emitConstant(MI.getOperand(CurOp++).getImm(), sizeOfImm(Desc));
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000691 break;
Evan Cheng25ab6902006-09-08 06:48:29 +0000692 }
Chris Lattnere831b6b2003-01-13 00:33:59 +0000693
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000694 case X86II::MRMSrcReg:
695 MCE.emitByte(BaseOpcode);
Chris Lattner0e42d812006-09-05 02:52:35 +0000696 emitRegModRMByte(MI.getOperand(CurOp+1).getReg(),
697 getX86RegNum(MI.getOperand(CurOp).getReg()));
698 CurOp += 2;
699 if (CurOp != MI.getNumOperands())
700 emitConstant(MI.getOperand(CurOp++).getImm(), sizeOfImm(Desc));
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000701 break;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000702
Evan Cheng25ab6902006-09-08 06:48:29 +0000703 case X86II::MRMSrcMem: {
704 unsigned PCAdj = (CurOp+5 != MI.getNumOperands()) ? sizeOfImm(Desc) : 0;
705
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000706 MCE.emitByte(BaseOpcode);
Evan Cheng25ab6902006-09-08 06:48:29 +0000707 emitMemModRMByte(MI, CurOp+1, getX86RegNum(MI.getOperand(CurOp).getReg()),
708 PCAdj);
Chris Lattner0e42d812006-09-05 02:52:35 +0000709 CurOp += 5;
710 if (CurOp != MI.getNumOperands())
711 emitConstant(MI.getOperand(CurOp++).getImm(), sizeOfImm(Desc));
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000712 break;
Evan Cheng25ab6902006-09-08 06:48:29 +0000713 }
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000714
Alkis Evlogimenos169584e2004-02-27 18:55:12 +0000715 case X86II::MRM0r: case X86II::MRM1r:
716 case X86II::MRM2r: case X86II::MRM3r:
717 case X86II::MRM4r: case X86II::MRM5r:
718 case X86II::MRM6r: case X86II::MRM7r:
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000719 MCE.emitByte(BaseOpcode);
Chris Lattner0e42d812006-09-05 02:52:35 +0000720 emitRegModRMByte(MI.getOperand(CurOp++).getReg(),
Alkis Evlogimenos169584e2004-02-27 18:55:12 +0000721 (Desc.TSFlags & X86II::FormMask)-X86II::MRM0r);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000722
Evan Cheng48ff2fb2006-09-06 20:32:45 +0000723 if (CurOp != MI.getNumOperands() && MI.getOperand(CurOp).isImmediate())
Chris Lattner0e42d812006-09-05 02:52:35 +0000724 emitConstant(MI.getOperand(CurOp++).getImm(), sizeOfImm(Desc));
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000725 break;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000726
Alkis Evlogimenos169584e2004-02-27 18:55:12 +0000727 case X86II::MRM0m: case X86II::MRM1m:
728 case X86II::MRM2m: case X86II::MRM3m:
729 case X86II::MRM4m: case X86II::MRM5m:
Evan Cheng25ab6902006-09-08 06:48:29 +0000730 case X86II::MRM6m: case X86II::MRM7m: {
731 unsigned PCAdj = (CurOp+4 != MI.getNumOperands()) ?
732 (MI.getOperand(CurOp+4).isImmediate() ? sizeOfImm(Desc) : 4) : 0;
733
Chris Lattnere831b6b2003-01-13 00:33:59 +0000734 MCE.emitByte(BaseOpcode);
Evan Cheng25ab6902006-09-08 06:48:29 +0000735 emitMemModRMByte(MI, CurOp, (Desc.TSFlags & X86II::FormMask)-X86II::MRM0m,
736 PCAdj);
Chris Lattner0e42d812006-09-05 02:52:35 +0000737 CurOp += 4;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000738
Chris Lattner0e42d812006-09-05 02:52:35 +0000739 if (CurOp != MI.getNumOperands()) {
740 const MachineOperand &MO = MI.getOperand(CurOp++);
741 if (MO.isImmediate())
742 emitConstant(MO.getImm(), sizeOfImm(Desc));
743 else if (MO.isGlobalAddress())
Evan Cheng25ab6902006-09-08 06:48:29 +0000744 emitGlobalAddressForPtr(MO.getGlobal(), Is64BitMode, MO.getOffset());
Chris Lattner0e42d812006-09-05 02:52:35 +0000745 else if (MO.isJumpTableIndex())
746 emitConstant(MCE.getJumpTableEntryAddress(MO.getJumpTableIndex()), 4);
Chris Lattnercc0d2f52004-02-17 18:23:55 +0000747 else
748 assert(0 && "Unknown operand!");
Chris Lattnere831b6b2003-01-13 00:33:59 +0000749 }
750 break;
Evan Cheng25ab6902006-09-08 06:48:29 +0000751 }
Evan Cheng3c55c542006-02-01 06:13:50 +0000752
753 case X86II::MRMInitReg:
754 MCE.emitByte(BaseOpcode);
Chris Lattner0e42d812006-09-05 02:52:35 +0000755 // Duplicate register, used by things like MOV8r0 (aka xor reg,reg).
756 emitRegModRMByte(MI.getOperand(CurOp).getReg(),
757 getX86RegNum(MI.getOperand(CurOp).getReg()));
758 ++CurOp;
Evan Cheng3c55c542006-02-01 06:13:50 +0000759 break;
Chris Lattner76041ce2002-12-02 21:44:34 +0000760 }
Evan Cheng3530baf2006-09-06 20:24:14 +0000761
Evan Cheng95971c52006-09-07 01:17:57 +0000762 assert((Desc.Flags & M_VARIABLE_OPS) != 0 ||
763 CurOp == MI.getNumOperands() && "Unknown encoding!");
Chris Lattner76041ce2002-12-02 21:44:34 +0000764}