Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1 | //===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 081ce94 | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the ARM instructions in TableGen format. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | // ARM specific DAG Nodes. |
| 16 | // |
| 17 | |
| 18 | // Type profiles. |
Bill Wendling | 7173da5 | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 19 | def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>; |
| 20 | def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 21 | |
| 22 | def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>; |
| 23 | |
| 24 | def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>; |
| 25 | |
| 26 | def SDT_ARMCMov : SDTypeProfile<1, 3, |
| 27 | [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, |
| 28 | SDTCisVT<3, i32>]>; |
| 29 | |
| 30 | def SDT_ARMBrcond : SDTypeProfile<0, 2, |
| 31 | [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>; |
| 32 | |
| 33 | def SDT_ARMBrJT : SDTypeProfile<0, 3, |
| 34 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 35 | SDTCisVT<2, i32>]>; |
| 36 | |
| 37 | def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>; |
| 38 | |
| 39 | def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, |
| 40 | SDTCisPtrTy<1>, SDTCisVT<2, i32>]>; |
| 41 | |
| 42 | def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>; |
Jim Grosbach | 4a9025e | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 43 | def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisPtrTy<1>]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 44 | |
| 45 | // Node definitions. |
| 46 | def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>; |
| 47 | def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>; |
| 48 | |
Bill Wendling | 7173da5 | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 49 | def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart, |
Bill Wendling | 6c02cd2 | 2008-02-27 06:33:05 +0000 | [diff] [blame] | 50 | [SDNPHasChain, SDNPOutFlag]>; |
Bill Wendling | 7173da5 | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 51 | def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd, |
Bill Wendling | 6c02cd2 | 2008-02-27 06:33:05 +0000 | [diff] [blame] | 52 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 53 | |
| 54 | def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall, |
| 55 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
| 56 | def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall, |
| 57 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
| 58 | def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall, |
| 59 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
| 60 | |
Chris Lattner | 3d25455 | 2008-01-15 22:02:54 +0000 | [diff] [blame] | 61 | def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 62 | [SDNPHasChain, SDNPOptInFlag]>; |
| 63 | |
| 64 | def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov, |
| 65 | [SDNPInFlag]>; |
| 66 | def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov, |
| 67 | [SDNPInFlag]>; |
| 68 | |
| 69 | def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond, |
| 70 | [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>; |
| 71 | |
| 72 | def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT, |
| 73 | [SDNPHasChain]>; |
| 74 | |
| 75 | def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp, |
| 76 | [SDNPOutFlag]>; |
| 77 | |
David Goodwin | 8bdcbb3 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 78 | def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp, |
| 79 | [SDNPOutFlag,SDNPCommutative]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 80 | |
| 81 | def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>; |
| 82 | |
| 83 | def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>; |
| 84 | def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>; |
| 85 | def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>; |
| 86 | |
| 87 | def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>; |
Jim Grosbach | 4a9025e | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 88 | def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 89 | |
| 90 | //===----------------------------------------------------------------------===// |
| 91 | // ARM Instruction Predicate Definitions. |
| 92 | // |
Anton Korobeynikov | cba0269 | 2009-06-15 21:46:20 +0000 | [diff] [blame] | 93 | def HasV5T : Predicate<"Subtarget->hasV5TOps()">; |
| 94 | def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">; |
| 95 | def HasV6 : Predicate<"Subtarget->hasV6Ops()">; |
Evan Cheng | c8147e1 | 2009-07-06 22:05:45 +0000 | [diff] [blame] | 96 | def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">; |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 97 | def HasV7 : Predicate<"Subtarget->hasV7Ops()">; |
| 98 | def HasVFP2 : Predicate<"Subtarget->hasVFP2()">; |
| 99 | def HasVFP3 : Predicate<"Subtarget->hasVFP3()">; |
| 100 | def HasNEON : Predicate<"Subtarget->hasNEON()">; |
Anton Korobeynikov | cba0269 | 2009-06-15 21:46:20 +0000 | [diff] [blame] | 101 | def IsThumb : Predicate<"Subtarget->isThumb()">; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 102 | def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">; |
Evan Cheng | b1b2abc | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 103 | def IsThumb2 : Predicate<"Subtarget->isThumb2()">; |
Anton Korobeynikov | cba0269 | 2009-06-15 21:46:20 +0000 | [diff] [blame] | 104 | def IsARM : Predicate<"!Subtarget->isThumb()">; |
Bob Wilson | 243b37c | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 105 | def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">; |
| 106 | def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">; |
Evan Cheng | 3e9a99e | 2009-06-26 06:10:18 +0000 | [diff] [blame] | 107 | def CarryDefIsUnused : Predicate<"!N.getNode()->hasAnyUseOfValue(1)">; |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 108 | def CarryDefIsUsed : Predicate<"N.getNode()->hasAnyUseOfValue(1)">; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 109 | |
| 110 | //===----------------------------------------------------------------------===// |
| 111 | // ARM Flag Definitions. |
| 112 | |
| 113 | class RegConstraint<string C> { |
| 114 | string Constraints = C; |
| 115 | } |
| 116 | |
| 117 | //===----------------------------------------------------------------------===// |
| 118 | // ARM specific transformation functions and pattern fragments. |
| 119 | // |
| 120 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 121 | // so_imm_neg_XFORM - Return a so_imm value packed into the format described for |
| 122 | // so_imm_neg def below. |
| 123 | def so_imm_neg_XFORM : SDNodeXForm<imm, [{ |
Evan Cheng | 8be2a5b | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 124 | return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 125 | }]>; |
| 126 | |
| 127 | // so_imm_not_XFORM - Return a so_imm value packed into the format described for |
| 128 | // so_imm_not def below. |
| 129 | def so_imm_not_XFORM : SDNodeXForm<imm, [{ |
Evan Cheng | 8be2a5b | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 130 | return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 131 | }]>; |
| 132 | |
| 133 | // rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24. |
| 134 | def rot_imm : PatLeaf<(i32 imm), [{ |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 135 | int32_t v = (int32_t)N->getZExtValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 136 | return v == 8 || v == 16 || v == 24; |
| 137 | }]>; |
| 138 | |
| 139 | /// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15]. |
| 140 | def imm1_15 : PatLeaf<(i32 imm), [{ |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 141 | return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 142 | }]>; |
| 143 | |
| 144 | /// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31]. |
| 145 | def imm16_31 : PatLeaf<(i32 imm), [{ |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 146 | return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 147 | }]>; |
| 148 | |
| 149 | def so_imm_neg : |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 150 | PatLeaf<(imm), [{ |
| 151 | return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1; |
| 152 | }], so_imm_neg_XFORM>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 153 | |
| 154 | def so_imm_not : |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 155 | PatLeaf<(imm), [{ |
| 156 | return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1; |
| 157 | }], so_imm_not_XFORM>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 158 | |
| 159 | // sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits. |
| 160 | def sext_16_node : PatLeaf<(i32 GPR:$a), [{ |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 161 | return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 162 | }]>; |
| 163 | |
Evan Cheng | 299ee65 | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 164 | /// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield |
| 165 | /// e.g., 0xf000ffff |
| 166 | def bf_inv_mask_imm : Operand<i32>, |
| 167 | PatLeaf<(imm), [{ |
| 168 | uint32_t v = (uint32_t)N->getZExtValue(); |
| 169 | if (v == 0xffffffff) |
| 170 | return 0; |
David Goodwin | f354d36 | 2009-07-14 00:57:56 +0000 | [diff] [blame] | 171 | // there can be 1's on either or both "outsides", all the "inside" |
| 172 | // bits must be 0's |
| 173 | unsigned int lsb = 0, msb = 31; |
| 174 | while (v & (1 << msb)) --msb; |
| 175 | while (v & (1 << lsb)) ++lsb; |
| 176 | for (unsigned int i = lsb; i <= msb; ++i) { |
| 177 | if (v & (1 << i)) |
| 178 | return 0; |
| 179 | } |
| 180 | return 1; |
Evan Cheng | 299ee65 | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 181 | }] > { |
| 182 | let PrintMethod = "printBitfieldInvMaskImmOperand"; |
| 183 | } |
| 184 | |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 185 | class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>; |
| 186 | class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 187 | |
| 188 | //===----------------------------------------------------------------------===// |
| 189 | // Operand Definitions. |
| 190 | // |
| 191 | |
| 192 | // Branch target. |
| 193 | def brtarget : Operand<OtherVT>; |
| 194 | |
| 195 | // A list of registers separated by comma. Used by load/store multiple. |
| 196 | def reglist : Operand<i32> { |
| 197 | let PrintMethod = "printRegisterList"; |
| 198 | } |
| 199 | |
| 200 | // An operand for the CONSTPOOL_ENTRY pseudo-instruction. |
| 201 | def cpinst_operand : Operand<i32> { |
| 202 | let PrintMethod = "printCPInstOperand"; |
| 203 | } |
| 204 | |
| 205 | def jtblock_operand : Operand<i32> { |
| 206 | let PrintMethod = "printJTBlockOperand"; |
| 207 | } |
| 208 | |
| 209 | // Local PC labels. |
| 210 | def pclabel : Operand<i32> { |
| 211 | let PrintMethod = "printPCLabel"; |
| 212 | } |
| 213 | |
| 214 | // shifter_operand operands: so_reg and so_imm. |
| 215 | def so_reg : Operand<i32>, // reg reg imm |
| 216 | ComplexPattern<i32, 3, "SelectShifterOperandReg", |
| 217 | [shl,srl,sra,rotr]> { |
| 218 | let PrintMethod = "printSORegOperand"; |
| 219 | let MIOperandInfo = (ops GPR, GPR, i32imm); |
| 220 | } |
| 221 | |
| 222 | // so_imm - Match a 32-bit shifter_operand immediate operand, which is an |
| 223 | // 8-bit immediate rotated by an arbitrary number of bits. so_imm values are |
| 224 | // represented in the imm field in the same 12-bit form that they are encoded |
| 225 | // into so_imm instructions: the 8-bit immediate is the least significant bits |
| 226 | // [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11]. |
| 227 | def so_imm : Operand<i32>, |
Evan Cheng | 8be2a5b | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 228 | PatLeaf<(imm), [{ |
| 229 | return ARM_AM::getSOImmVal(N->getZExtValue()) != -1; |
| 230 | }]> { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 231 | let PrintMethod = "printSOImmOperand"; |
| 232 | } |
| 233 | |
| 234 | // Break so_imm's up into two pieces. This handles immediates with up to 16 |
| 235 | // bits set in them. This uses so_imm2part to match and so_imm2part_[12] to |
| 236 | // get the first/second pieces. |
| 237 | def so_imm2part : Operand<i32>, |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 238 | PatLeaf<(imm), [{ |
| 239 | return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue()); |
| 240 | }]> { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 241 | let PrintMethod = "printSOImm2PartOperand"; |
| 242 | } |
| 243 | |
| 244 | def so_imm2part_1 : SDNodeXForm<imm, [{ |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 245 | unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue()); |
Evan Cheng | 8be2a5b | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 246 | return CurDAG->getTargetConstant(V, MVT::i32); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 247 | }]>; |
| 248 | |
| 249 | def so_imm2part_2 : SDNodeXForm<imm, [{ |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 250 | unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue()); |
Evan Cheng | 8be2a5b | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 251 | return CurDAG->getTargetConstant(V, MVT::i32); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 252 | }]>; |
| 253 | |
| 254 | |
| 255 | // Define ARM specific addressing modes. |
| 256 | |
| 257 | // addrmode2 := reg +/- reg shop imm |
| 258 | // addrmode2 := reg +/- imm12 |
| 259 | // |
| 260 | def addrmode2 : Operand<i32>, |
| 261 | ComplexPattern<i32, 3, "SelectAddrMode2", []> { |
| 262 | let PrintMethod = "printAddrMode2Operand"; |
| 263 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 264 | } |
| 265 | |
| 266 | def am2offset : Operand<i32>, |
| 267 | ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> { |
| 268 | let PrintMethod = "printAddrMode2OffsetOperand"; |
| 269 | let MIOperandInfo = (ops GPR, i32imm); |
| 270 | } |
| 271 | |
| 272 | // addrmode3 := reg +/- reg |
| 273 | // addrmode3 := reg +/- imm8 |
| 274 | // |
| 275 | def addrmode3 : Operand<i32>, |
| 276 | ComplexPattern<i32, 3, "SelectAddrMode3", []> { |
| 277 | let PrintMethod = "printAddrMode3Operand"; |
| 278 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 279 | } |
| 280 | |
| 281 | def am3offset : Operand<i32>, |
| 282 | ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> { |
| 283 | let PrintMethod = "printAddrMode3OffsetOperand"; |
| 284 | let MIOperandInfo = (ops GPR, i32imm); |
| 285 | } |
| 286 | |
| 287 | // addrmode4 := reg, <mode|W> |
| 288 | // |
| 289 | def addrmode4 : Operand<i32>, |
| 290 | ComplexPattern<i32, 2, "", []> { |
| 291 | let PrintMethod = "printAddrMode4Operand"; |
| 292 | let MIOperandInfo = (ops GPR, i32imm); |
| 293 | } |
| 294 | |
| 295 | // addrmode5 := reg +/- imm8*4 |
| 296 | // |
| 297 | def addrmode5 : Operand<i32>, |
| 298 | ComplexPattern<i32, 2, "SelectAddrMode5", []> { |
| 299 | let PrintMethod = "printAddrMode5Operand"; |
| 300 | let MIOperandInfo = (ops GPR, i32imm); |
| 301 | } |
| 302 | |
Bob Wilson | 970a10d | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 303 | // addrmode6 := reg with optional writeback |
| 304 | // |
| 305 | def addrmode6 : Operand<i32>, |
| 306 | ComplexPattern<i32, 3, "SelectAddrMode6", []> { |
| 307 | let PrintMethod = "printAddrMode6Operand"; |
| 308 | let MIOperandInfo = (ops GPR:$addr, GPR:$upd, i32imm); |
| 309 | } |
| 310 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 311 | // addrmodepc := pc + reg |
| 312 | // |
| 313 | def addrmodepc : Operand<i32>, |
| 314 | ComplexPattern<i32, 2, "SelectAddrModePC", []> { |
| 315 | let PrintMethod = "printAddrModePCOperand"; |
| 316 | let MIOperandInfo = (ops GPR, i32imm); |
| 317 | } |
| 318 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 319 | //===----------------------------------------------------------------------===// |
Evan Cheng | a7b3e7c | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 320 | |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 321 | include "ARMInstrFormats.td" |
Evan Cheng | a7b3e7c | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 322 | |
| 323 | //===----------------------------------------------------------------------===// |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 324 | // Multiclass helpers... |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 325 | // |
| 326 | |
Evan Cheng | 40d6453 | 2008-08-29 07:36:24 +0000 | [diff] [blame] | 327 | /// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 328 | /// binop that produces a value. |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 329 | multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 330 | bit Commutable = 0> { |
Evan Cheng | 86a926a | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 331 | def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 332 | opc, " $dst, $a, $b", |
Evan Cheng | 83a32b4 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 333 | [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> { |
| 334 | let Inst{25} = 1; |
| 335 | } |
Evan Cheng | 86a926a | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 336 | def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 337 | opc, " $dst, $a, $b", |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 338 | [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> { |
Evan Cheng | 83a32b4 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 339 | let Inst{25} = 0; |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 340 | let isCommutable = Commutable; |
| 341 | } |
Evan Cheng | 86a926a | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 342 | def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 343 | opc, " $dst, $a, $b", |
Evan Cheng | 83a32b4 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 344 | [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> { |
| 345 | let Inst{25} = 0; |
| 346 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 347 | } |
| 348 | |
Evan Cheng | d4e2f05 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 349 | /// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 350 | /// instruction modifies the CSPR register. |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 351 | let Defs = [CPSR] in { |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 352 | multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 353 | bit Commutable = 0> { |
Evan Cheng | 86a926a | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 354 | def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 355 | opc, "s $dst, $a, $b", |
Evan Cheng | 83a32b4 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 356 | [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> { |
| 357 | let Inst{25} = 1; |
| 358 | } |
Evan Cheng | 86a926a | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 359 | def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 360 | opc, "s $dst, $a, $b", |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 361 | [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> { |
| 362 | let isCommutable = Commutable; |
Evan Cheng | 83a32b4 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 363 | let Inst{25} = 0; |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 364 | } |
Evan Cheng | 86a926a | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 365 | def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 366 | opc, "s $dst, $a, $b", |
Evan Cheng | 83a32b4 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 367 | [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> { |
| 368 | let Inst{25} = 0; |
| 369 | } |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 370 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 371 | } |
| 372 | |
| 373 | /// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test |
| 374 | /// patterns. Similar to AsI1_bin_irs except the instruction does not produce |
| 375 | /// a explicit result, only implicitly set CPSR. |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 376 | let Defs = [CPSR] in { |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 377 | multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 378 | bit Commutable = 0> { |
Evan Cheng | 86a926a | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 379 | def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 380 | opc, " $a, $b", |
Evan Cheng | 83a32b4 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 381 | [(opnode GPR:$a, so_imm:$b)]> { |
| 382 | let Inst{25} = 1; |
| 383 | } |
Evan Cheng | 86a926a | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 384 | def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 385 | opc, " $a, $b", |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 386 | [(opnode GPR:$a, GPR:$b)]> { |
Evan Cheng | 83a32b4 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 387 | let Inst{25} = 0; |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 388 | let isCommutable = Commutable; |
| 389 | } |
Evan Cheng | 86a926a | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 390 | def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 391 | opc, " $a, $b", |
Evan Cheng | 83a32b4 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 392 | [(opnode GPR:$a, so_reg:$b)]> { |
| 393 | let Inst{25} = 0; |
| 394 | } |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 395 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 396 | } |
| 397 | |
| 398 | /// AI_unary_rrot - A unary operation with two forms: one whose operand is a |
| 399 | /// register and one whose operand is a register rotated by 8/16/24. |
Evan Cheng | 37afa43 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 400 | /// FIXME: Remove the 'r' variant. Its rot_imm is zero. |
| 401 | multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> { |
| 402 | def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 403 | opc, " $dst, $Src", |
Evan Cheng | 37afa43 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 404 | [(set GPR:$dst, (opnode GPR:$Src))]>, |
| 405 | Requires<[IsARM, HasV6]> { |
| 406 | let Inst{19-16} = 0b1111; |
| 407 | } |
| 408 | def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src, i32imm:$rot), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 409 | opc, " $dst, $Src, ror $rot", |
| 410 | [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>, |
Evan Cheng | 37afa43 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 411 | Requires<[IsARM, HasV6]> { |
| 412 | let Inst{19-16} = 0b1111; |
| 413 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 414 | } |
| 415 | |
| 416 | /// AI_bin_rrot - A binary operation with two forms: one whose operand is a |
| 417 | /// register and one whose operand is a register rotated by 8/16/24. |
Evan Cheng | 37afa43 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 418 | multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> { |
| 419 | def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS), |
| 420 | opc, " $dst, $LHS, $RHS", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 421 | [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>, |
| 422 | Requires<[IsARM, HasV6]>; |
Evan Cheng | 37afa43 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 423 | def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot), |
| 424 | opc, " $dst, $LHS, $RHS, ror $rot", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 425 | [(set GPR:$dst, (opnode GPR:$LHS, |
| 426 | (rotr GPR:$RHS, rot_imm:$rot)))]>, |
| 427 | Requires<[IsARM, HasV6]>; |
| 428 | } |
| 429 | |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 430 | /// AI1_adde_sube_irs - Define instructions and patterns for adde and sube. |
| 431 | let Uses = [CPSR] in { |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 432 | multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 433 | bit Commutable = 0> { |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 434 | def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), |
| 435 | DPFrm, opc, " $dst, $a, $b", |
| 436 | [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>, |
Evan Cheng | 83a32b4 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 437 | Requires<[IsARM, CarryDefIsUnused]> { |
| 438 | let Inst{25} = 1; |
| 439 | } |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 440 | def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
| 441 | DPFrm, opc, " $dst, $a, $b", |
| 442 | [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>, |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 443 | Requires<[IsARM, CarryDefIsUnused]> { |
| 444 | let isCommutable = Commutable; |
Evan Cheng | 83a32b4 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 445 | let Inst{25} = 0; |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 446 | } |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 447 | def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), |
| 448 | DPSoRegFrm, opc, " $dst, $a, $b", |
| 449 | [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>, |
Evan Cheng | 83a32b4 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 450 | Requires<[IsARM, CarryDefIsUnused]> { |
| 451 | let Inst{25} = 0; |
| 452 | } |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 453 | // Carry setting variants |
| 454 | def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), |
Evan Cheng | d4e2f05 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 455 | DPFrm, !strconcat(opc, "s $dst, $a, $b"), |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 456 | [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>, |
| 457 | Requires<[IsARM, CarryDefIsUsed]> { |
Evan Cheng | 83a32b4 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 458 | let Defs = [CPSR]; |
| 459 | let Inst{25} = 1; |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 460 | } |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 461 | def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | d4e2f05 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 462 | DPFrm, !strconcat(opc, "s $dst, $a, $b"), |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 463 | [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>, |
| 464 | Requires<[IsARM, CarryDefIsUsed]> { |
Evan Cheng | 83a32b4 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 465 | let Defs = [CPSR]; |
| 466 | let Inst{25} = 0; |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 467 | } |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 468 | def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), |
Evan Cheng | d4e2f05 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 469 | DPSoRegFrm, !strconcat(opc, "s $dst, $a, $b"), |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 470 | [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>, |
| 471 | Requires<[IsARM, CarryDefIsUsed]> { |
Evan Cheng | 83a32b4 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 472 | let Defs = [CPSR]; |
| 473 | let Inst{25} = 0; |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 474 | } |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 475 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 476 | } |
| 477 | |
| 478 | //===----------------------------------------------------------------------===// |
| 479 | // Instructions |
| 480 | //===----------------------------------------------------------------------===// |
| 481 | |
| 482 | //===----------------------------------------------------------------------===// |
| 483 | // Miscellaneous Instructions. |
| 484 | // |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 485 | |
| 486 | /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in |
| 487 | /// the function. The first operand is the ID# for this instruction, the second |
| 488 | /// is the index into the MachineConstantPool that this is, the third is the |
| 489 | /// size in bytes of this constant pool entry. |
Evan Cheng | d97d714 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 490 | let neverHasSideEffects = 1, isNotDuplicable = 1 in |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 491 | def CONSTPOOL_ENTRY : |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 492 | PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx, |
Evan Cheng | f8e8b62 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 493 | i32imm:$size), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 494 | "${instid:label} ${cpidx:cpentry}", []>; |
| 495 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 496 | let Defs = [SP], Uses = [SP] in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 497 | def ADJCALLSTACKUP : |
Bill Wendling | 22f8deb | 2007-11-13 00:44:25 +0000 | [diff] [blame] | 498 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), |
| 499 | "@ ADJCALLSTACKUP $amt1", |
Chris Lattner | fe5d402 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 500 | [(ARMcallseq_end timm:$amt1, timm:$amt2)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 501 | |
| 502 | def ADJCALLSTACKDOWN : |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 503 | PseudoInst<(outs), (ins i32imm:$amt, pred:$p), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 504 | "@ ADJCALLSTACKDOWN $amt", |
Chris Lattner | fe5d402 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 505 | [(ARMcallseq_start timm:$amt)]>; |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 506 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 507 | |
| 508 | def DWARF_LOC : |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 509 | PseudoInst<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 510 | ".loc $file, $line, $col", |
| 511 | [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>; |
| 512 | |
Evan Cheng | f8e8b62 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 513 | |
| 514 | // Address computation and loads and stores in PIC mode. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 515 | let isNotDuplicable = 1 in { |
Evan Cheng | 0d28b38 | 2008-10-31 19:11:09 +0000 | [diff] [blame] | 516 | def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p), |
Evan Cheng | a7b3e7c | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 517 | Pseudo, "$cp:\n\tadd$p $dst, pc, $a", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 518 | [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>; |
| 519 | |
Evan Cheng | 8610a3b | 2008-01-07 23:56:57 +0000 | [diff] [blame] | 520 | let AddedComplexity = 10 in { |
Dan Gohman | 5574cc7 | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 521 | let canFoldAsLoad = 1 in |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 522 | def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Evan Cheng | a7b3e7c | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 523 | Pseudo, "${addr:label}:\n\tldr$p $dst, $addr", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 524 | [(set GPR:$dst, (load addrmodepc:$addr))]>; |
| 525 | |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 526 | def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Evan Cheng | a7b3e7c | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 527 | Pseudo, "${addr:label}:\n\tldr${p}h $dst, $addr", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 528 | [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>; |
| 529 | |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 530 | def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Evan Cheng | a7b3e7c | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 531 | Pseudo, "${addr:label}:\n\tldr${p}b $dst, $addr", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 532 | [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>; |
| 533 | |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 534 | def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Evan Cheng | a7b3e7c | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 535 | Pseudo, "${addr:label}:\n\tldr${p}sh $dst, $addr", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 536 | [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>; |
| 537 | |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 538 | def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Evan Cheng | a7b3e7c | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 539 | Pseudo, "${addr:label}:\n\tldr${p}sb $dst, $addr", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 540 | [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>; |
| 541 | } |
Chris Lattner | f823faf | 2008-01-06 05:55:01 +0000 | [diff] [blame] | 542 | let AddedComplexity = 10 in { |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 543 | def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Evan Cheng | a7b3e7c | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 544 | Pseudo, "${addr:label}:\n\tstr$p $src, $addr", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 545 | [(store GPR:$src, addrmodepc:$addr)]>; |
| 546 | |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 547 | def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Evan Cheng | a7b3e7c | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 548 | Pseudo, "${addr:label}:\n\tstr${p}h $src, $addr", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 549 | [(truncstorei16 GPR:$src, addrmodepc:$addr)]>; |
| 550 | |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 551 | def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Evan Cheng | a7b3e7c | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 552 | Pseudo, "${addr:label}:\n\tstr${p}b $src, $addr", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 553 | [(truncstorei8 GPR:$src, addrmodepc:$addr)]>; |
| 554 | } |
Evan Cheng | f8e8b62 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 555 | } // isNotDuplicable = 1 |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 556 | |
Evan Cheng | a1366cd | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 557 | |
| 558 | // LEApcrel - Load a pc-relative address into a register without offending the |
| 559 | // assembler. |
| 560 | def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p), Pseudo, |
| 561 | !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(", |
| 562 | "${:private}PCRELL${:uid}+8))\n"), |
| 563 | !strconcat("${:private}PCRELL${:uid}:\n\t", |
| 564 | "add$p $dst, pc, #PCRELV${:uid}")), |
| 565 | []>; |
| 566 | |
Evan Cheng | ba83d7c | 2009-06-24 23:14:45 +0000 | [diff] [blame] | 567 | def LEApcrelJT : AXI1<0x0, (outs GPR:$dst), |
| 568 | (ins i32imm:$label, i32imm:$id, pred:$p), |
Evan Cheng | a1366cd | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 569 | Pseudo, |
| 570 | !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(", |
| 571 | "${:private}PCRELL${:uid}+8))\n"), |
| 572 | !strconcat("${:private}PCRELL${:uid}:\n\t", |
| 573 | "add$p $dst, pc, #PCRELV${:uid}")), |
Evan Cheng | 83a32b4 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 574 | []> { |
| 575 | let Inst{25} = 1; |
| 576 | } |
Evan Cheng | a1366cd | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 577 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 578 | //===----------------------------------------------------------------------===// |
| 579 | // Control Flow Instructions. |
| 580 | // |
| 581 | |
| 582 | let isReturn = 1, isTerminator = 1 in |
Evan Cheng | f8e8b62 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 583 | def BX_RET : AI<(outs), (ins), BrMiscFrm, "bx", " lr", [(ARMretflag)]> { |
Jim Grosbach | 88c246f | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 584 | let Inst{7-4} = 0b0001; |
| 585 | let Inst{19-8} = 0b111111111111; |
| 586 | let Inst{27-20} = 0b00010010; |
Evan Cheng | 469bc76 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 587 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 588 | |
| 589 | // FIXME: remove when we have a way to marking a MI with these properties. |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 590 | // FIXME: $dst1 should be a def. But the extra ops must be in the end of the |
| 591 | // operand list. |
Evan Cheng | f8e8b62 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 592 | // FIXME: Should pc be an implicit operand like PICADD, etc? |
Evan Cheng | 7bd57f8 | 2009-07-09 22:57:41 +0000 | [diff] [blame] | 593 | let isReturn = 1, isTerminator = 1, mayLoad = 1 in |
Evan Cheng | f8e8b62 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 594 | def LDM_RET : AXI4ld<(outs), |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 595 | (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops), |
Evan Cheng | 11838a8 | 2008-11-12 07:18:38 +0000 | [diff] [blame] | 596 | LdStMulFrm, "ldm${p}${addr:submode} $addr, $dst1", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 597 | []>; |
| 598 | |
Bob Wilson | 243b37c | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 599 | // On non-Darwin platforms R9 is callee-saved. |
Evan Cheng | 88e78d2 | 2009-06-19 01:51:50 +0000 | [diff] [blame] | 600 | let isCall = 1, Itinerary = IIC_Br, |
Evan Cheng | 27396a6 | 2009-07-22 06:46:53 +0000 | [diff] [blame^] | 601 | Defs = [R0, R1, R2, R3, R12, LR, |
| 602 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 603 | D16, D17, D18, D19, D20, D21, D22, D23, |
| 604 | D24, D25, D26, D27, D28, D29, D31, D31, CPSR] in { |
Evan Cheng | f8e8b62 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 605 | def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 606 | "bl ${func:call}", |
Bob Wilson | 243b37c | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 607 | [(ARMcall tglobaladdr:$func)]>, Requires<[IsNotDarwin]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 608 | |
Evan Cheng | f8e8b62 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 609 | def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
Evan Cheng | 10a9eb8 | 2008-09-01 08:25:56 +0000 | [diff] [blame] | 610 | "bl", " ${func:call}", |
Bob Wilson | 243b37c | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 611 | [(ARMcall_pred tglobaladdr:$func)]>, Requires<[IsNotDarwin]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 612 | |
| 613 | // ARMv5T and above |
Evan Cheng | f8e8b62 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 614 | def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 615 | "blx $func", |
Bob Wilson | 243b37c | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 616 | [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsNotDarwin]> { |
Jim Grosbach | 88c246f | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 617 | let Inst{7-4} = 0b0011; |
| 618 | let Inst{19-8} = 0b111111111111; |
| 619 | let Inst{27-20} = 0b00010010; |
Evan Cheng | 469bc76 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 620 | } |
| 621 | |
Evan Cheng | fb1d147 | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 622 | // ARMv4T |
| 623 | def BX : ABXIx2<(outs), (ins GPR:$func, variable_ops), |
| 624 | "mov lr, pc\n\tbx $func", |
| 625 | [(ARMcall_nolink GPR:$func)]>, Requires<[IsNotDarwin]> { |
| 626 | let Inst{7-4} = 0b0001; |
| 627 | let Inst{19-8} = 0b111111111111; |
| 628 | let Inst{27-20} = 0b00010010; |
Bob Wilson | 243b37c | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 629 | } |
| 630 | } |
| 631 | |
| 632 | // On Darwin R9 is call-clobbered. |
| 633 | let isCall = 1, Itinerary = IIC_Br, |
Evan Cheng | 27396a6 | 2009-07-22 06:46:53 +0000 | [diff] [blame^] | 634 | Defs = [R0, R1, R2, R3, R9, R12, LR, |
| 635 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 636 | D16, D17, D18, D19, D20, D21, D22, D23, |
| 637 | D24, D25, D26, D27, D28, D29, D31, D31, CPSR] in { |
Bob Wilson | 243b37c | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 638 | def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
| 639 | "bl ${func:call}", |
| 640 | [(ARMcall tglobaladdr:$func)]>, Requires<[IsDarwin]>; |
| 641 | |
| 642 | def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
| 643 | "bl", " ${func:call}", |
| 644 | [(ARMcall_pred tglobaladdr:$func)]>, Requires<[IsDarwin]>; |
| 645 | |
| 646 | // ARMv5T and above |
| 647 | def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
| 648 | "blx $func", |
| 649 | [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> { |
| 650 | let Inst{7-4} = 0b0011; |
| 651 | let Inst{19-8} = 0b111111111111; |
| 652 | let Inst{27-20} = 0b00010010; |
| 653 | } |
| 654 | |
Evan Cheng | fb1d147 | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 655 | // ARMv4T |
| 656 | def BXr9 : ABXIx2<(outs), (ins GPR:$func, variable_ops), |
| 657 | "mov lr, pc\n\tbx $func", |
| 658 | [(ARMcall_nolink GPR:$func)]>, Requires<[IsARM, IsDarwin]> { |
| 659 | let Inst{7-4} = 0b0001; |
| 660 | let Inst{19-8} = 0b111111111111; |
| 661 | let Inst{27-20} = 0b00010010; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 662 | } |
| 663 | } |
| 664 | |
Evan Cheng | 88e78d2 | 2009-06-19 01:51:50 +0000 | [diff] [blame] | 665 | let isBranch = 1, isTerminator = 1, Itinerary = IIC_Br in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 666 | // B is "predicable" since it can be xformed into a Bcc. |
| 667 | let isBarrier = 1 in { |
| 668 | let isPredicable = 1 in |
Evan Cheng | f8e8b62 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 669 | def B : ABXI<0b1010, (outs), (ins brtarget:$target), "b $target", |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 670 | [(br bb:$target)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 671 | |
Owen Anderson | f805308 | 2007-11-12 07:39:39 +0000 | [diff] [blame] | 672 | let isNotDuplicable = 1, isIndirectBranch = 1 in { |
Evan Cheng | 0f63ae1 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 673 | def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id), |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 674 | "mov pc, $target \n$jt", |
Evan Cheng | 0f63ae1 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 675 | [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> { |
| 676 | let Inst{20} = 0; // S Bit |
| 677 | let Inst{24-21} = 0b1101; |
Evan Cheng | e5f32ae | 2009-07-07 23:45:10 +0000 | [diff] [blame] | 678 | let Inst{27-25} = 0b000; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 679 | } |
Evan Cheng | 0f63ae1 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 680 | def BR_JTm : JTI<(outs), |
| 681 | (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id), |
| 682 | "ldr pc, $target \n$jt", |
| 683 | [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt, |
| 684 | imm:$id)]> { |
| 685 | let Inst{20} = 1; // L bit |
| 686 | let Inst{21} = 0; // W bit |
| 687 | let Inst{22} = 0; // B bit |
| 688 | let Inst{24} = 1; // P bit |
Evan Cheng | e5f32ae | 2009-07-07 23:45:10 +0000 | [diff] [blame] | 689 | let Inst{27-25} = 0b011; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 690 | } |
Evan Cheng | 0f63ae1 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 691 | def BR_JTadd : JTI<(outs), |
| 692 | (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id), |
| 693 | "add pc, $target, $idx \n$jt", |
| 694 | [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt, |
| 695 | imm:$id)]> { |
| 696 | let Inst{20} = 0; // S bit |
| 697 | let Inst{24-21} = 0b0100; |
Evan Cheng | e5f32ae | 2009-07-07 23:45:10 +0000 | [diff] [blame] | 698 | let Inst{27-25} = 0b000; |
Evan Cheng | 0f63ae1 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 699 | } |
| 700 | } // isNotDuplicable = 1, isIndirectBranch = 1 |
| 701 | } // isBarrier = 1 |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 702 | |
| 703 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use |
| 704 | // a two-value operand where a dag node expects two operands. :( |
Evan Cheng | f8e8b62 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 705 | def Bcc : ABI<0b1010, (outs), (ins brtarget:$target), |
Evan Cheng | a7b3e7c | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 706 | "b", " $target", |
| 707 | [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 708 | } |
| 709 | |
| 710 | //===----------------------------------------------------------------------===// |
| 711 | // Load / store Instructions. |
| 712 | // |
| 713 | |
| 714 | // Load |
Dan Gohman | 5574cc7 | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 715 | let canFoldAsLoad = 1 in |
Evan Cheng | 81794bb | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 716 | def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 717 | "ldr", " $dst, $addr", |
| 718 | [(set GPR:$dst, (load addrmode2:$addr))]>; |
| 719 | |
| 720 | // Special LDR for loads from non-pc-relative constpools. |
Dan Gohman | 5574cc7 | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 721 | let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in |
Evan Cheng | 81794bb | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 722 | def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 723 | "ldr", " $dst, $addr", []>; |
| 724 | |
| 725 | // Loads with zero extension |
Evan Cheng | 81794bb | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 726 | def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 727 | "ldr", "h $dst, $addr", |
| 728 | [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>; |
| 729 | |
Evan Cheng | 81794bb | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 730 | def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 731 | "ldr", "b $dst, $addr", |
| 732 | [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>; |
| 733 | |
| 734 | // Loads with sign extension |
Evan Cheng | 81794bb | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 735 | def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 736 | "ldr", "sh $dst, $addr", |
| 737 | [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>; |
| 738 | |
Evan Cheng | 81794bb | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 739 | def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 740 | "ldr", "sb $dst, $addr", |
| 741 | [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>; |
| 742 | |
Chris Lattner | ca4e0fe | 2008-01-10 05:12:37 +0000 | [diff] [blame] | 743 | let mayLoad = 1 in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 744 | // Load doubleword |
Evan Cheng | 4116955 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 745 | def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm, |
| 746 | "ldr", "d $dst1, $addr", []>, Requires<[IsARM, HasV5T]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 747 | |
| 748 | // Indexed loads |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 749 | def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 81794bb | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 750 | (ins addrmode2:$addr), LdFrm, |
Evan Cheng | a7b3e7c | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 751 | "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 752 | |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 753 | def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 81794bb | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 754 | (ins GPR:$base, am2offset:$offset), LdFrm, |
Evan Cheng | a7b3e7c | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 755 | "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 756 | |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 757 | def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 81794bb | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 758 | (ins addrmode3:$addr), LdMiscFrm, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 759 | "ldr", "h $dst, $addr!", "$addr.base = $base_wb", []>; |
| 760 | |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 761 | def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 81794bb | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 762 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 763 | "ldr", "h $dst, [$base], $offset", "$base = $base_wb", []>; |
| 764 | |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 765 | def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 81794bb | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 766 | (ins addrmode2:$addr), LdFrm, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 767 | "ldr", "b $dst, $addr!", "$addr.base = $base_wb", []>; |
| 768 | |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 769 | def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 81794bb | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 770 | (ins GPR:$base,am2offset:$offset), LdFrm, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 771 | "ldr", "b $dst, [$base], $offset", "$base = $base_wb", []>; |
| 772 | |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 773 | def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 81794bb | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 774 | (ins addrmode3:$addr), LdMiscFrm, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 775 | "ldr", "sh $dst, $addr!", "$addr.base = $base_wb", []>; |
| 776 | |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 777 | def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 81794bb | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 778 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, |
| 779 | "ldr", "sh $dst, [$base], $offset", "$base = $base_wb", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 780 | |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 781 | def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 81794bb | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 782 | (ins addrmode3:$addr), LdMiscFrm, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 783 | "ldr", "sb $dst, $addr!", "$addr.base = $base_wb", []>; |
| 784 | |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 785 | def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 81794bb | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 786 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, |
Evan Cheng | b04191f | 2009-07-02 01:30:04 +0000 | [diff] [blame] | 787 | "ldr", "sb $dst, [$base], $offset", "$base = $base_wb", []>; |
Chris Lattner | ca4e0fe | 2008-01-10 05:12:37 +0000 | [diff] [blame] | 788 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 789 | |
| 790 | // Store |
Evan Cheng | 81794bb | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 791 | def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 792 | "str", " $src, $addr", |
| 793 | [(store GPR:$src, addrmode2:$addr)]>; |
| 794 | |
| 795 | // Stores with truncate |
Evan Cheng | 81794bb | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 796 | def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 797 | "str", "h $src, $addr", |
| 798 | [(truncstorei16 GPR:$src, addrmode3:$addr)]>; |
| 799 | |
Evan Cheng | 81794bb | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 800 | def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 801 | "str", "b $src, $addr", |
| 802 | [(truncstorei8 GPR:$src, addrmode2:$addr)]>; |
| 803 | |
| 804 | // Store doubleword |
Chris Lattner | 6887b14 | 2008-01-06 08:36:04 +0000 | [diff] [blame] | 805 | let mayStore = 1 in |
Evan Cheng | 4116955 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 806 | def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),StMiscFrm, |
| 807 | "str", "d $src1, $addr", []>, Requires<[IsARM, HasV5T]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 808 | |
| 809 | // Indexed stores |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 810 | def STR_PRE : AI2stwpr<(outs GPR:$base_wb), |
Evan Cheng | 81794bb | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 811 | (ins GPR:$src, GPR:$base, am2offset:$offset), StFrm, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 812 | "str", " $src, [$base, $offset]!", "$base = $base_wb", |
| 813 | [(set GPR:$base_wb, |
| 814 | (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>; |
| 815 | |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 816 | def STR_POST : AI2stwpo<(outs GPR:$base_wb), |
Evan Cheng | 81794bb | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 817 | (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 818 | "str", " $src, [$base], $offset", "$base = $base_wb", |
| 819 | [(set GPR:$base_wb, |
| 820 | (post_store GPR:$src, GPR:$base, am2offset:$offset))]>; |
| 821 | |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 822 | def STRH_PRE : AI3sthpr<(outs GPR:$base_wb), |
Evan Cheng | 81794bb | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 823 | (ins GPR:$src, GPR:$base,am3offset:$offset), StMiscFrm, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 824 | "str", "h $src, [$base, $offset]!", "$base = $base_wb", |
| 825 | [(set GPR:$base_wb, |
| 826 | (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>; |
| 827 | |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 828 | def STRH_POST: AI3sthpo<(outs GPR:$base_wb), |
Evan Cheng | 81794bb | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 829 | (ins GPR:$src, GPR:$base,am3offset:$offset), StMiscFrm, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 830 | "str", "h $src, [$base], $offset", "$base = $base_wb", |
| 831 | [(set GPR:$base_wb, (post_truncsti16 GPR:$src, |
| 832 | GPR:$base, am3offset:$offset))]>; |
| 833 | |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 834 | def STRB_PRE : AI2stbpr<(outs GPR:$base_wb), |
Evan Cheng | 81794bb | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 835 | (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 836 | "str", "b $src, [$base, $offset]!", "$base = $base_wb", |
| 837 | [(set GPR:$base_wb, (pre_truncsti8 GPR:$src, |
| 838 | GPR:$base, am2offset:$offset))]>; |
| 839 | |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 840 | def STRB_POST: AI2stbpo<(outs GPR:$base_wb), |
Evan Cheng | 81794bb | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 841 | (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 842 | "str", "b $src, [$base], $offset", "$base = $base_wb", |
| 843 | [(set GPR:$base_wb, (post_truncsti8 GPR:$src, |
| 844 | GPR:$base, am2offset:$offset))]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 845 | |
| 846 | //===----------------------------------------------------------------------===// |
| 847 | // Load / store multiple Instructions. |
| 848 | // |
| 849 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 850 | // FIXME: $dst1 should be a def. |
Chris Lattner | ca4e0fe | 2008-01-10 05:12:37 +0000 | [diff] [blame] | 851 | let mayLoad = 1 in |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 852 | def LDM : AXI4ld<(outs), |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 853 | (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops), |
Evan Cheng | 11838a8 | 2008-11-12 07:18:38 +0000 | [diff] [blame] | 854 | LdStMulFrm, "ldm${p}${addr:submode} $addr, $dst1", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 855 | []>; |
| 856 | |
Chris Lattner | 6887b14 | 2008-01-06 08:36:04 +0000 | [diff] [blame] | 857 | let mayStore = 1 in |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 858 | def STM : AXI4st<(outs), |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 859 | (ins addrmode4:$addr, pred:$p, reglist:$src1, variable_ops), |
Evan Cheng | 11838a8 | 2008-11-12 07:18:38 +0000 | [diff] [blame] | 860 | LdStMulFrm, "stm${p}${addr:submode} $addr, $src1", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 861 | []>; |
| 862 | |
| 863 | //===----------------------------------------------------------------------===// |
| 864 | // Move Instructions. |
| 865 | // |
| 866 | |
Evan Cheng | d97d714 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 867 | let neverHasSideEffects = 1 in |
Evan Cheng | 86a926a | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 868 | def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, |
| 869 | "mov", " $dst, $src", []>, UnaryDP; |
| 870 | def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm, |
| 871 | "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 872 | |
Evan Cheng | bd0ca9c | 2009-02-05 08:42:55 +0000 | [diff] [blame] | 873 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in |
Evan Cheng | 86a926a | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 874 | def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, |
| 875 | "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 876 | |
Evan Cheng | 7f240d2 | 2008-11-14 20:09:11 +0000 | [diff] [blame] | 877 | def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 878 | "mov", " $dst, $src, rrx", |
Evan Cheng | 86a926a | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 879 | [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 880 | |
| 881 | // These aren't really mov instructions, but we have to define them this way |
| 882 | // due to flag operands. |
| 883 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 884 | let Defs = [CPSR] in { |
Evan Cheng | 7f240d2 | 2008-11-14 20:09:11 +0000 | [diff] [blame] | 885 | def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 886 | "mov", "s $dst, $src, lsr #1", |
Evan Cheng | 86a926a | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 887 | [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP; |
Evan Cheng | 7f240d2 | 2008-11-14 20:09:11 +0000 | [diff] [blame] | 888 | def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 889 | "mov", "s $dst, $src, asr #1", |
Evan Cheng | 86a926a | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 890 | [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP; |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 891 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 892 | |
| 893 | //===----------------------------------------------------------------------===// |
| 894 | // Extend Instructions. |
| 895 | // |
| 896 | |
| 897 | // Sign extenders |
| 898 | |
Evan Cheng | 37afa43 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 899 | defm SXTB : AI_unary_rrot<0b01101010, |
| 900 | "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>; |
| 901 | defm SXTH : AI_unary_rrot<0b01101011, |
| 902 | "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 903 | |
Evan Cheng | 37afa43 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 904 | defm SXTAB : AI_bin_rrot<0b01101010, |
| 905 | "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>; |
| 906 | defm SXTAH : AI_bin_rrot<0b01101011, |
| 907 | "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 908 | |
| 909 | // TODO: SXT(A){B|H}16 |
| 910 | |
| 911 | // Zero extenders |
| 912 | |
| 913 | let AddedComplexity = 16 in { |
Evan Cheng | 37afa43 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 914 | defm UXTB : AI_unary_rrot<0b01101110, |
| 915 | "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>; |
| 916 | defm UXTH : AI_unary_rrot<0b01101111, |
| 917 | "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>; |
| 918 | defm UXTB16 : AI_unary_rrot<0b01101100, |
| 919 | "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 920 | |
Bob Wilson | 74590a0 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 921 | def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 922 | (UXTB16r_rot GPR:$Src, 24)>; |
Bob Wilson | 74590a0 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 923 | def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 924 | (UXTB16r_rot GPR:$Src, 8)>; |
| 925 | |
Evan Cheng | 37afa43 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 926 | defm UXTAB : AI_bin_rrot<0b01101110, "uxtab", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 927 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>; |
Evan Cheng | 37afa43 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 928 | defm UXTAH : AI_bin_rrot<0b01101111, "uxtah", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 929 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>; |
| 930 | } |
| 931 | |
| 932 | // This isn't safe in general, the add is two 16-bit units, not a 32-bit add. |
| 933 | //defm UXTAB16 : xxx<"uxtab16", 0xff00ff>; |
| 934 | |
| 935 | // TODO: UXT(A){B|H}16 |
| 936 | |
| 937 | //===----------------------------------------------------------------------===// |
| 938 | // Arithmetic Instructions. |
| 939 | // |
| 940 | |
Jim Grosbach | 88c246f | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 941 | defm ADD : AsI1_bin_irs<0b0100, "add", |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 942 | BinOpFrag<(add node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 88c246f | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 943 | defm SUB : AsI1_bin_irs<0b0010, "sub", |
Evan Cheng | 469bc76 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 944 | BinOpFrag<(sub node:$LHS, node:$RHS)>>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 945 | |
| 946 | // ADD and SUB with 's' bit set. |
Evan Cheng | d4e2f05 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 947 | defm ADDS : AI1_bin_s_irs<0b0100, "add", |
| 948 | BinOpFrag<(addc node:$LHS, node:$RHS)>>; |
| 949 | defm SUBS : AI1_bin_s_irs<0b0010, "sub", |
| 950 | BinOpFrag<(subc node:$LHS, node:$RHS)>>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 951 | |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 952 | defm ADC : AI1_adde_sube_irs<0b0101, "adc", |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 953 | BinOpFrag<(adde node:$LHS, node:$RHS)>, 1>; |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 954 | defm SBC : AI1_adde_sube_irs<0b0110, "sbc", |
| 955 | BinOpFrag<(sube node:$LHS, node:$RHS)>>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 956 | |
| 957 | // These don't define reg/reg forms, because they are handled above. |
Evan Cheng | 86a926a | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 958 | def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 959 | "rsb", " $dst, $a, $b", |
| 960 | [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]>; |
| 961 | |
Evan Cheng | 86a926a | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 962 | def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 963 | "rsb", " $dst, $a, $b", |
| 964 | [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]>; |
| 965 | |
| 966 | // RSB with 's' bit set. |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 967 | let Defs = [CPSR] in { |
Evan Cheng | 86a926a | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 968 | def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 969 | "rsb", "s $dst, $a, $b", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 970 | [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]>; |
Evan Cheng | 86a926a | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 971 | def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 972 | "rsb", "s $dst, $a, $b", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 973 | [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]>; |
| 974 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 975 | |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 976 | let Uses = [CPSR] in { |
| 977 | def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), |
| 978 | DPFrm, "rsc", " $dst, $a, $b", |
| 979 | [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>, |
| 980 | Requires<[IsARM, CarryDefIsUnused]>; |
| 981 | def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), |
| 982 | DPSoRegFrm, "rsc", " $dst, $a, $b", |
| 983 | [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>, |
| 984 | Requires<[IsARM, CarryDefIsUnused]>; |
| 985 | } |
| 986 | |
| 987 | // FIXME: Allow these to be predicated. |
Evan Cheng | d4e2f05 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 988 | let Defs = [CPSR], Uses = [CPSR] in { |
| 989 | def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), |
| 990 | DPFrm, "rscs $dst, $a, $b", |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 991 | [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>, |
| 992 | Requires<[IsARM, CarryDefIsUnused]>; |
Evan Cheng | d4e2f05 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 993 | def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), |
| 994 | DPSoRegFrm, "rscs $dst, $a, $b", |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 995 | [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>, |
| 996 | Requires<[IsARM, CarryDefIsUnused]>; |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 997 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 998 | |
| 999 | // (sub X, imm) gets canonicalized to (add X, -imm). Match this form. |
| 1000 | def : ARMPat<(add GPR:$src, so_imm_neg:$imm), |
| 1001 | (SUBri GPR:$src, so_imm_neg:$imm)>; |
| 1002 | |
| 1003 | //def : ARMPat<(addc GPR:$src, so_imm_neg:$imm), |
| 1004 | // (SUBSri GPR:$src, so_imm_neg:$imm)>; |
| 1005 | //def : ARMPat<(adde GPR:$src, so_imm_neg:$imm), |
| 1006 | // (SBCri GPR:$src, so_imm_neg:$imm)>; |
| 1007 | |
| 1008 | // Note: These are implemented in C++ code, because they have to generate |
| 1009 | // ADD/SUBrs instructions, which use a complex pattern that a xform function |
| 1010 | // cannot produce. |
| 1011 | // (mul X, 2^n+1) -> (add (X << n), X) |
| 1012 | // (mul X, 2^n-1) -> (rsb X, (X << n)) |
| 1013 | |
| 1014 | |
| 1015 | //===----------------------------------------------------------------------===// |
| 1016 | // Bitwise Instructions. |
| 1017 | // |
| 1018 | |
Jim Grosbach | 88c246f | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1019 | defm AND : AsI1_bin_irs<0b0000, "and", |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1020 | BinOpFrag<(and node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 88c246f | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1021 | defm ORR : AsI1_bin_irs<0b1100, "orr", |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1022 | BinOpFrag<(or node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 88c246f | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1023 | defm EOR : AsI1_bin_irs<0b0001, "eor", |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1024 | BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 88c246f | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1025 | defm BIC : AsI1_bin_irs<0b1110, "bic", |
Evan Cheng | 469bc76 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1026 | BinOpFrag<(and node:$LHS, (not node:$RHS))>>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1027 | |
Evan Cheng | 299ee65 | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 1028 | def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm), |
| 1029 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, |
| 1030 | "bfc", " $dst, $imm", "$src = $dst", |
| 1031 | [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>, |
| 1032 | Requires<[IsARM, HasV6T2]> { |
| 1033 | let Inst{27-21} = 0b0111110; |
| 1034 | let Inst{6-0} = 0b0011111; |
| 1035 | } |
| 1036 | |
Evan Cheng | 86a926a | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1037 | def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, |
| 1038 | "mvn", " $dst, $src", |
| 1039 | [(set GPR:$dst, (not GPR:$src))]>, UnaryDP; |
| 1040 | def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm, |
| 1041 | "mvn", " $dst, $src", |
| 1042 | [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP; |
Evan Cheng | bd0ca9c | 2009-02-05 08:42:55 +0000 | [diff] [blame] | 1043 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in |
Evan Cheng | 86a926a | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1044 | def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm, |
| 1045 | "mvn", " $dst, $imm", |
| 1046 | [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1047 | |
| 1048 | def : ARMPat<(and GPR:$src, so_imm_not:$imm), |
| 1049 | (BICri GPR:$src, so_imm_not:$imm)>; |
| 1050 | |
| 1051 | //===----------------------------------------------------------------------===// |
| 1052 | // Multiply Instructions. |
| 1053 | // |
| 1054 | |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1055 | let isCommutable = 1 in |
Evan Cheng | ee80fb7 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1056 | def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | f8e8b62 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1057 | "mul", " $dst, $a, $b", |
| 1058 | [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1059 | |
Evan Cheng | ee80fb7 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1060 | def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
Evan Cheng | f8e8b62 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1061 | "mla", " $dst, $a, $b, $c", |
| 1062 | [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1063 | |
Evan Cheng | c8147e1 | 2009-07-06 22:05:45 +0000 | [diff] [blame] | 1064 | def MLS : AMul1I <0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
| 1065 | "mls", " $dst, $a, $b, $c", |
| 1066 | [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>, |
| 1067 | Requires<[IsARM, HasV6T2]>; |
| 1068 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1069 | // Extra precision multiplies with low / high results |
Evan Cheng | d97d714 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1070 | let neverHasSideEffects = 1 in { |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1071 | let isCommutable = 1 in { |
Evan Cheng | ee80fb7 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1072 | def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst), |
| 1073 | (ins GPR:$a, GPR:$b), |
| 1074 | "smull", " $ldst, $hdst, $a, $b", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1075 | |
Evan Cheng | ee80fb7 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1076 | def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst), |
| 1077 | (ins GPR:$a, GPR:$b), |
| 1078 | "umull", " $ldst, $hdst, $a, $b", []>; |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1079 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1080 | |
| 1081 | // Multiply + accumulate |
Evan Cheng | ee80fb7 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1082 | def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst), |
| 1083 | (ins GPR:$a, GPR:$b), |
| 1084 | "smlal", " $ldst, $hdst, $a, $b", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1085 | |
Evan Cheng | ee80fb7 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1086 | def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst), |
| 1087 | (ins GPR:$a, GPR:$b), |
| 1088 | "umlal", " $ldst, $hdst, $a, $b", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1089 | |
Evan Cheng | ee80fb7 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1090 | def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst), |
| 1091 | (ins GPR:$a, GPR:$b), |
| 1092 | "umaal", " $ldst, $hdst, $a, $b", []>, |
| 1093 | Requires<[IsARM, HasV6]>; |
Evan Cheng | d97d714 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1094 | } // neverHasSideEffects |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1095 | |
| 1096 | // Most significant word multiply |
Evan Cheng | ee80fb7 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1097 | def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1098 | "smmul", " $dst, $a, $b", |
| 1099 | [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>, |
Evan Cheng | ee80fb7 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1100 | Requires<[IsARM, HasV6]> { |
| 1101 | let Inst{7-4} = 0b0001; |
| 1102 | let Inst{15-12} = 0b1111; |
| 1103 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1104 | |
Evan Cheng | ee80fb7 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1105 | def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1106 | "smmla", " $dst, $a, $b, $c", |
| 1107 | [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>, |
Evan Cheng | ee80fb7 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1108 | Requires<[IsARM, HasV6]> { |
| 1109 | let Inst{7-4} = 0b0001; |
| 1110 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1111 | |
| 1112 | |
Evan Cheng | ee80fb7 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1113 | def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1114 | "smmls", " $dst, $a, $b, $c", |
| 1115 | [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>, |
Evan Cheng | ee80fb7 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1116 | Requires<[IsARM, HasV6]> { |
| 1117 | let Inst{7-4} = 0b1101; |
| 1118 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1119 | |
Raul Herbster | 2e07e8d | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1120 | multiclass AI_smul<string opc, PatFrag opnode> { |
Evan Cheng | 38396be | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1121 | def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1122 | !strconcat(opc, "bb"), " $dst, $a, $b", |
| 1123 | [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16), |
| 1124 | (sext_inreg GPR:$b, i16)))]>, |
Evan Cheng | 38396be | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1125 | Requires<[IsARM, HasV5TE]> { |
| 1126 | let Inst{5} = 0; |
| 1127 | let Inst{6} = 0; |
| 1128 | } |
Raul Herbster | 2e07e8d | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1129 | |
Evan Cheng | 38396be | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1130 | def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1131 | !strconcat(opc, "bt"), " $dst, $a, $b", |
| 1132 | [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16), |
Bob Wilson | 74590a0 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1133 | (sra GPR:$b, (i32 16))))]>, |
Evan Cheng | 38396be | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1134 | Requires<[IsARM, HasV5TE]> { |
| 1135 | let Inst{5} = 0; |
| 1136 | let Inst{6} = 1; |
| 1137 | } |
Raul Herbster | 2e07e8d | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1138 | |
Evan Cheng | 38396be | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1139 | def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1140 | !strconcat(opc, "tb"), " $dst, $a, $b", |
Bob Wilson | 74590a0 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1141 | [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1142 | (sext_inreg GPR:$b, i16)))]>, |
Evan Cheng | 38396be | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1143 | Requires<[IsARM, HasV5TE]> { |
| 1144 | let Inst{5} = 1; |
| 1145 | let Inst{6} = 0; |
| 1146 | } |
Raul Herbster | 2e07e8d | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1147 | |
Evan Cheng | 38396be | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1148 | def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1149 | !strconcat(opc, "tt"), " $dst, $a, $b", |
Bob Wilson | 74590a0 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1150 | [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)), |
| 1151 | (sra GPR:$b, (i32 16))))]>, |
Evan Cheng | 38396be | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1152 | Requires<[IsARM, HasV5TE]> { |
| 1153 | let Inst{5} = 1; |
| 1154 | let Inst{6} = 1; |
| 1155 | } |
Raul Herbster | 2e07e8d | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1156 | |
Evan Cheng | 38396be | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1157 | def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1158 | !strconcat(opc, "wb"), " $dst, $a, $b", |
| 1159 | [(set GPR:$dst, (sra (opnode GPR:$a, |
Bob Wilson | 74590a0 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1160 | (sext_inreg GPR:$b, i16)), (i32 16)))]>, |
Evan Cheng | 38396be | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1161 | Requires<[IsARM, HasV5TE]> { |
| 1162 | let Inst{5} = 1; |
| 1163 | let Inst{6} = 0; |
| 1164 | } |
Raul Herbster | 2e07e8d | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1165 | |
Evan Cheng | 38396be | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1166 | def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1167 | !strconcat(opc, "wt"), " $dst, $a, $b", |
| 1168 | [(set GPR:$dst, (sra (opnode GPR:$a, |
Bob Wilson | 74590a0 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1169 | (sra GPR:$b, (i32 16))), (i32 16)))]>, |
Evan Cheng | 38396be | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1170 | Requires<[IsARM, HasV5TE]> { |
| 1171 | let Inst{5} = 1; |
| 1172 | let Inst{6} = 1; |
| 1173 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1174 | } |
| 1175 | |
Raul Herbster | 2e07e8d | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1176 | |
| 1177 | multiclass AI_smla<string opc, PatFrag opnode> { |
Evan Cheng | 38396be | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1178 | def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1179 | !strconcat(opc, "bb"), " $dst, $a, $b, $acc", |
| 1180 | [(set GPR:$dst, (add GPR:$acc, |
| 1181 | (opnode (sext_inreg GPR:$a, i16), |
| 1182 | (sext_inreg GPR:$b, i16))))]>, |
Evan Cheng | 38396be | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1183 | Requires<[IsARM, HasV5TE]> { |
| 1184 | let Inst{5} = 0; |
| 1185 | let Inst{6} = 0; |
| 1186 | } |
Raul Herbster | 2e07e8d | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1187 | |
Evan Cheng | 38396be | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1188 | def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1189 | !strconcat(opc, "bt"), " $dst, $a, $b, $acc", |
| 1190 | [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16), |
Bob Wilson | 74590a0 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1191 | (sra GPR:$b, (i32 16)))))]>, |
Evan Cheng | 38396be | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1192 | Requires<[IsARM, HasV5TE]> { |
| 1193 | let Inst{5} = 0; |
| 1194 | let Inst{6} = 1; |
| 1195 | } |
Raul Herbster | 2e07e8d | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1196 | |
Evan Cheng | 38396be | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1197 | def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1198 | !strconcat(opc, "tb"), " $dst, $a, $b, $acc", |
Bob Wilson | 74590a0 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1199 | [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1200 | (sext_inreg GPR:$b, i16))))]>, |
Evan Cheng | 38396be | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1201 | Requires<[IsARM, HasV5TE]> { |
| 1202 | let Inst{5} = 1; |
| 1203 | let Inst{6} = 0; |
| 1204 | } |
Raul Herbster | 2e07e8d | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1205 | |
Evan Cheng | 38396be | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1206 | def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1207 | !strconcat(opc, "tt"), " $dst, $a, $b, $acc", |
Bob Wilson | 74590a0 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1208 | [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)), |
| 1209 | (sra GPR:$b, (i32 16)))))]>, |
Evan Cheng | 38396be | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1210 | Requires<[IsARM, HasV5TE]> { |
| 1211 | let Inst{5} = 1; |
| 1212 | let Inst{6} = 1; |
| 1213 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1214 | |
Evan Cheng | 38396be | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1215 | def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1216 | !strconcat(opc, "wb"), " $dst, $a, $b, $acc", |
| 1217 | [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a, |
Bob Wilson | 74590a0 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1218 | (sext_inreg GPR:$b, i16)), (i32 16))))]>, |
Evan Cheng | 38396be | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1219 | Requires<[IsARM, HasV5TE]> { |
| 1220 | let Inst{5} = 0; |
| 1221 | let Inst{6} = 0; |
| 1222 | } |
Raul Herbster | 2e07e8d | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1223 | |
Evan Cheng | 38396be | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1224 | def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1225 | !strconcat(opc, "wt"), " $dst, $a, $b, $acc", |
| 1226 | [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a, |
Bob Wilson | 74590a0 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1227 | (sra GPR:$b, (i32 16))), (i32 16))))]>, |
Evan Cheng | 38396be | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1228 | Requires<[IsARM, HasV5TE]> { |
| 1229 | let Inst{5} = 0; |
| 1230 | let Inst{6} = 1; |
| 1231 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1232 | } |
| 1233 | |
Raul Herbster | 2e07e8d | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1234 | defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
| 1235 | defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1236 | |
| 1237 | // TODO: Halfword multiple accumulate long: SMLAL<x><y> |
| 1238 | // TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD |
| 1239 | |
| 1240 | //===----------------------------------------------------------------------===// |
| 1241 | // Misc. Arithmetic Instructions. |
| 1242 | // |
| 1243 | |
Evan Cheng | c2121a2 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1244 | def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1245 | "clz", " $dst, $src", |
Evan Cheng | c2121a2 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1246 | [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> { |
| 1247 | let Inst{7-4} = 0b0001; |
| 1248 | let Inst{11-8} = 0b1111; |
| 1249 | let Inst{19-16} = 0b1111; |
| 1250 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1251 | |
Evan Cheng | c2121a2 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1252 | def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1253 | "rev", " $dst, $src", |
Evan Cheng | c2121a2 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1254 | [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> { |
| 1255 | let Inst{7-4} = 0b0011; |
| 1256 | let Inst{11-8} = 0b1111; |
| 1257 | let Inst{19-16} = 0b1111; |
| 1258 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1259 | |
Evan Cheng | c2121a2 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1260 | def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1261 | "rev16", " $dst, $src", |
| 1262 | [(set GPR:$dst, |
Bob Wilson | 74590a0 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1263 | (or (and (srl GPR:$src, (i32 8)), 0xFF), |
| 1264 | (or (and (shl GPR:$src, (i32 8)), 0xFF00), |
| 1265 | (or (and (srl GPR:$src, (i32 8)), 0xFF0000), |
| 1266 | (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>, |
Evan Cheng | c2121a2 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1267 | Requires<[IsARM, HasV6]> { |
| 1268 | let Inst{7-4} = 0b1011; |
| 1269 | let Inst{11-8} = 0b1111; |
| 1270 | let Inst{19-16} = 0b1111; |
| 1271 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1272 | |
Evan Cheng | c2121a2 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1273 | def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1274 | "revsh", " $dst, $src", |
| 1275 | [(set GPR:$dst, |
| 1276 | (sext_inreg |
Bob Wilson | 74590a0 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1277 | (or (srl (and GPR:$src, 0xFF00), (i32 8)), |
| 1278 | (shl GPR:$src, (i32 8))), i16))]>, |
Evan Cheng | c2121a2 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1279 | Requires<[IsARM, HasV6]> { |
| 1280 | let Inst{7-4} = 0b1011; |
| 1281 | let Inst{11-8} = 0b1111; |
| 1282 | let Inst{19-16} = 0b1111; |
| 1283 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1284 | |
Evan Cheng | c2121a2 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1285 | def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst), |
| 1286 | (ins GPR:$src1, GPR:$src2, i32imm:$shamt), |
| 1287 | "pkhbt", " $dst, $src1, $src2, LSL $shamt", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1288 | [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF), |
| 1289 | (and (shl GPR:$src2, (i32 imm:$shamt)), |
| 1290 | 0xFFFF0000)))]>, |
Evan Cheng | c2121a2 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1291 | Requires<[IsARM, HasV6]> { |
| 1292 | let Inst{6-4} = 0b001; |
| 1293 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1294 | |
| 1295 | // Alternate cases for PKHBT where identities eliminate some nodes. |
| 1296 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)), |
| 1297 | (PKHBT GPR:$src1, GPR:$src2, 0)>; |
| 1298 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)), |
| 1299 | (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>; |
| 1300 | |
| 1301 | |
Evan Cheng | c2121a2 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1302 | def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst), |
| 1303 | (ins GPR:$src1, GPR:$src2, i32imm:$shamt), |
| 1304 | "pkhtb", " $dst, $src1, $src2, ASR $shamt", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1305 | [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000), |
| 1306 | (and (sra GPR:$src2, imm16_31:$shamt), |
Evan Cheng | c2121a2 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1307 | 0xFFFF)))]>, Requires<[IsARM, HasV6]> { |
| 1308 | let Inst{6-4} = 0b101; |
| 1309 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1310 | |
| 1311 | // Alternate cases for PKHTB where identities eliminate some nodes. Note that |
| 1312 | // a shift amount of 0 is *not legal* here, it is PKHBT instead. |
Bob Wilson | 74590a0 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1313 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1314 | (PKHTB GPR:$src1, GPR:$src2, 16)>; |
| 1315 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), |
| 1316 | (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)), |
| 1317 | (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>; |
| 1318 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1319 | //===----------------------------------------------------------------------===// |
| 1320 | // Comparison Instructions... |
| 1321 | // |
| 1322 | |
Jim Grosbach | 88c246f | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1323 | defm CMP : AI1_cmp_irs<0b1010, "cmp", |
Evan Cheng | a7b3e7c | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 1324 | BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>; |
Jim Grosbach | 88c246f | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1325 | defm CMN : AI1_cmp_irs<0b1011, "cmn", |
Evan Cheng | a7b3e7c | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 1326 | BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1327 | |
| 1328 | // Note that TST/TEQ don't set all the same flags that CMP does! |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1329 | defm TST : AI1_cmp_irs<0b1000, "tst", |
David Goodwin | 8bdcbb3 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 1330 | BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>; |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1331 | defm TEQ : AI1_cmp_irs<0b1001, "teq", |
David Goodwin | 8bdcbb3 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 1332 | BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1333 | |
David Goodwin | 8bdcbb3 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 1334 | defm CMPz : AI1_cmp_irs<0b1010, "cmp", |
| 1335 | BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>; |
| 1336 | defm CMNz : AI1_cmp_irs<0b1011, "cmn", |
| 1337 | BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1338 | |
| 1339 | def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm), |
| 1340 | (CMNri GPR:$src, so_imm_neg:$imm)>; |
| 1341 | |
David Goodwin | 8bdcbb3 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 1342 | def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1343 | (CMNri GPR:$src, so_imm_neg:$imm)>; |
| 1344 | |
| 1345 | |
| 1346 | // Conditional moves |
| 1347 | // FIXME: should be able to write a pattern for ARMcmov, but can't use |
| 1348 | // a two-value operand where a dag node expects two operands. :( |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1349 | def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm, |
Evan Cheng | 86a926a | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1350 | "mov", " $dst, $true", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1351 | [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>, |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1352 | RegConstraint<"$false = $dst">, UnaryDP; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1353 | |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1354 | def MOVCCs : AI1<0b1101, (outs GPR:$dst), |
| 1355 | (ins GPR:$false, so_reg:$true), DPSoRegFrm, |
Evan Cheng | 86a926a | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1356 | "mov", " $dst, $true", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1357 | [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>, |
Evan Cheng | 86a926a | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1358 | RegConstraint<"$false = $dst">, UnaryDP; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1359 | |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1360 | def MOVCCi : AI1<0b1101, (outs GPR:$dst), |
| 1361 | (ins GPR:$false, so_imm:$true), DPFrm, |
Evan Cheng | 86a926a | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1362 | "mov", " $dst, $true", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1363 | [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>, |
Evan Cheng | 86a926a | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1364 | RegConstraint<"$false = $dst">, UnaryDP; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1365 | |
| 1366 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1367 | //===----------------------------------------------------------------------===// |
| 1368 | // TLS Instructions |
| 1369 | // |
| 1370 | |
| 1371 | // __aeabi_read_tp preserves the registers r1-r3. |
| 1372 | let isCall = 1, |
| 1373 | Defs = [R0, R12, LR, CPSR] in { |
Evan Cheng | f8e8b62 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1374 | def TPsoft : ABXI<0b1011, (outs), (ins), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1375 | "bl __aeabi_read_tp", |
| 1376 | [(set R0, ARMthread_pointer)]>; |
| 1377 | } |
| 1378 | |
| 1379 | //===----------------------------------------------------------------------===// |
Jim Grosbach | c10915b | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 1380 | // SJLJ Exception handling intrinsics |
Jim Grosbach | 4a9025e | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 1381 | // eh_sjlj_setjmp() is a three instruction sequence to store the return |
| 1382 | // address and save #0 in R0 for the non-longjmp case. |
Jim Grosbach | c10915b | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 1383 | // Since by its nature we may be coming from some other function to get |
| 1384 | // here, and we're using the stack frame for the containing function to |
| 1385 | // save/restore registers, we can't keep anything live in regs across |
Jim Grosbach | 4a9025e | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 1386 | // the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon |
Jim Grosbach | c10915b | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 1387 | // when we get here from a longjmp(). We force everthing out of registers |
Jim Grosbach | 4a9025e | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 1388 | // except for our own input by listing the relevant registers in Defs. By |
| 1389 | // doing so, we also cause the prologue/epilogue code to actively preserve |
| 1390 | // all of the callee-saved resgisters, which is exactly what we want. |
Jim Grosbach | c10915b | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 1391 | let Defs = |
Evan Cheng | 27396a6 | 2009-07-22 06:46:53 +0000 | [diff] [blame^] | 1392 | [ R0, R1, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, |
| 1393 | D0, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15, |
| 1394 | D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D31, |
| 1395 | D31 ] in { |
Jim Grosbach | 4a9025e | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 1396 | def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src), |
Jim Grosbach | c10915b | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 1397 | AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, |
| 1398 | "add r0, pc, #4\n\t" |
| 1399 | "str r0, [$src, #+4]\n\t" |
Jim Grosbach | 4a9025e | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 1400 | "mov r0, #0 @ eh_setjmp", "", |
| 1401 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src))]>; |
Jim Grosbach | c10915b | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 1402 | } |
| 1403 | |
| 1404 | //===----------------------------------------------------------------------===// |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1405 | // Non-Instruction Patterns |
| 1406 | // |
| 1407 | |
| 1408 | // ConstantPool, GlobalAddress, and JumpTable |
| 1409 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>; |
| 1410 | def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>; |
| 1411 | def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id), |
| 1412 | (LEApcrelJT tjumptable:$dst, imm:$id)>; |
| 1413 | |
| 1414 | // Large immediate handling. |
| 1415 | |
| 1416 | // Two piece so_imms. |
| 1417 | let isReMaterializable = 1 in |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1418 | def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src), Pseudo, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1419 | "mov", " $dst, $src", |
Evan Cheng | 7cd4acb | 2008-11-06 02:25:39 +0000 | [diff] [blame] | 1420 | [(set GPR:$dst, so_imm2part:$src)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1421 | |
| 1422 | def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS), |
Evan Cheng | 8be2a5b | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 1423 | (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)), |
| 1424 | (so_imm2part_2 imm:$RHS))>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1425 | def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS), |
Evan Cheng | 8be2a5b | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 1426 | (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)), |
| 1427 | (so_imm2part_2 imm:$RHS))>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1428 | |
| 1429 | // TODO: add,sub,and, 3-instr forms? |
| 1430 | |
| 1431 | |
| 1432 | // Direct calls |
Bob Wilson | 243b37c | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1433 | def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>, |
| 1434 | Requires<[IsNotDarwin]>; |
| 1435 | def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>, |
| 1436 | Requires<[IsDarwin]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1437 | |
| 1438 | // zextload i1 -> zextload i8 |
| 1439 | def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>; |
| 1440 | |
| 1441 | // extload -> zextload |
| 1442 | def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>; |
| 1443 | def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>; |
| 1444 | def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>; |
| 1445 | |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1446 | def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>; |
| 1447 | def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>; |
| 1448 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1449 | // smul* and smla* |
Bob Wilson | 74590a0 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1450 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 1451 | (sra (shl GPR:$b, (i32 16)), (i32 16))), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1452 | (SMULBB GPR:$a, GPR:$b)>; |
| 1453 | def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b), |
| 1454 | (SMULBB GPR:$a, GPR:$b)>; |
Bob Wilson | 74590a0 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1455 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 1456 | (sra GPR:$b, (i32 16))), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1457 | (SMULBT GPR:$a, GPR:$b)>; |
Bob Wilson | 74590a0 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1458 | def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1459 | (SMULBT GPR:$a, GPR:$b)>; |
Bob Wilson | 74590a0 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1460 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), |
| 1461 | (sra (shl GPR:$b, (i32 16)), (i32 16))), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1462 | (SMULTB GPR:$a, GPR:$b)>; |
Bob Wilson | 74590a0 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1463 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1464 | (SMULTB GPR:$a, GPR:$b)>; |
Bob Wilson | 74590a0 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1465 | def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 1466 | (i32 16)), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1467 | (SMULWB GPR:$a, GPR:$b)>; |
Bob Wilson | 74590a0 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1468 | def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1469 | (SMULWB GPR:$a, GPR:$b)>; |
| 1470 | |
| 1471 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 74590a0 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1472 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 1473 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1474 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 1475 | def : ARMV5TEPat<(add GPR:$acc, |
| 1476 | (mul sext_16_node:$a, sext_16_node:$b)), |
| 1477 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 1478 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 74590a0 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1479 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 1480 | (sra GPR:$b, (i32 16)))), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1481 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 1482 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 74590a0 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1483 | (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1484 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 1485 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 74590a0 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1486 | (mul (sra GPR:$a, (i32 16)), |
| 1487 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1488 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 1489 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 74590a0 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1490 | (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1491 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 1492 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 74590a0 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1493 | (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 1494 | (i32 16))), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1495 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 1496 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 74590a0 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1497 | (sra (mul GPR:$a, sext_16_node:$b), (i32 16))), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1498 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 1499 | |
| 1500 | //===----------------------------------------------------------------------===// |
| 1501 | // Thumb Support |
| 1502 | // |
| 1503 | |
| 1504 | include "ARMInstrThumb.td" |
| 1505 | |
| 1506 | //===----------------------------------------------------------------------===// |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 1507 | // Thumb2 Support |
| 1508 | // |
| 1509 | |
| 1510 | include "ARMInstrThumb2.td" |
| 1511 | |
| 1512 | //===----------------------------------------------------------------------===// |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1513 | // Floating Point Support |
| 1514 | // |
| 1515 | |
| 1516 | include "ARMInstrVFP.td" |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1517 | |
| 1518 | //===----------------------------------------------------------------------===// |
| 1519 | // Advanced SIMD (NEON) Support |
| 1520 | // |
| 1521 | |
| 1522 | include "ARMInstrNEON.td" |