blob: f3f214a43b749f9aec38d337961e4e347b7421ad [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
20#include "ARMRegisterInfo.h"
21#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
23#include "llvm/CallingConv.h"
24#include "llvm/Constants.h"
Evan Cheng27707472007-03-16 08:43:56 +000025#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000026#include "llvm/Intrinsics.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/GlobalValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000028#include "llvm/CodeGen/MachineBasicBlock.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000033#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000034#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000035#include "llvm/ADT/VectorExtras.h"
Evan Chengb01fad62007-03-12 23:30:29 +000036#include "llvm/Support/MathExtras.h"
Evan Chenga8e29892007-01-19 07:51:42 +000037using namespace llvm;
38
39ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
40 : TargetLowering(TM), ARMPCLabelIndex(0) {
41 Subtarget = &TM.getSubtarget<ARMSubtarget>();
42
Evan Chengb1df8f22007-04-27 08:15:43 +000043 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +000044 // Uses VFP for Thumb libfuncs if available.
45 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
46 // Single-precision floating-point arithmetic.
47 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
48 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
49 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
50 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +000051
Evan Chengb1df8f22007-04-27 08:15:43 +000052 // Double-precision floating-point arithmetic.
53 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
54 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
55 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
56 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +000057
Evan Chengb1df8f22007-04-27 08:15:43 +000058 // Single-precision comparisons.
59 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
60 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
61 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
62 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
63 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
64 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
65 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
66 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +000067
Evan Chengb1df8f22007-04-27 08:15:43 +000068 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
69 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
70 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
71 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
72 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
73 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
74 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
75 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +000076
Evan Chengb1df8f22007-04-27 08:15:43 +000077 // Double-precision comparisons.
78 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
79 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
80 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
81 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
82 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
83 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
84 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
85 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +000086
Evan Chengb1df8f22007-04-27 08:15:43 +000087 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
88 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
89 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
90 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
91 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
92 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
93 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
94 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +000095
Evan Chengb1df8f22007-04-27 08:15:43 +000096 // Floating-point to integer conversions.
97 // i64 conversions are done via library routines even when generating VFP
98 // instructions, so use the same ones.
99 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
100 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
101 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
102 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000103
Evan Chengb1df8f22007-04-27 08:15:43 +0000104 // Conversions between floating types.
105 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
106 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
107
108 // Integer to floating-point conversions.
109 // i64 conversions are done via library routines even when generating VFP
110 // instructions, so use the same ones.
111 // FIXME: There appears to be some naming inconsistency in ARM libgcc: e.g.
112 // __floatunsidf vs. __floatunssidfvfp.
113 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
114 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
115 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
116 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
117 }
Evan Chenga8e29892007-01-19 07:51:42 +0000118 }
119
120 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
Evan Chengb6ab2542007-01-31 08:40:13 +0000121 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000122 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
123 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Chris Lattnerddf89562008-01-17 19:59:44 +0000124
125 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000126 }
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000127 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000128
129 // ARM does not have f32 extending load.
Evan Cheng03294662008-10-14 21:26:46 +0000130 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000131
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000132 // ARM does not have i1 sign extending load.
Evan Cheng03294662008-10-14 21:26:46 +0000133 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000134
Evan Chenga8e29892007-01-19 07:51:42 +0000135 // ARM supports all 4 flavors of integer indexed load / store.
136 for (unsigned im = (unsigned)ISD::PRE_INC;
137 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
138 setIndexedLoadAction(im, MVT::i1, Legal);
139 setIndexedLoadAction(im, MVT::i8, Legal);
140 setIndexedLoadAction(im, MVT::i16, Legal);
141 setIndexedLoadAction(im, MVT::i32, Legal);
142 setIndexedStoreAction(im, MVT::i1, Legal);
143 setIndexedStoreAction(im, MVT::i8, Legal);
144 setIndexedStoreAction(im, MVT::i16, Legal);
145 setIndexedStoreAction(im, MVT::i32, Legal);
146 }
147
148 // i64 operation support.
149 if (Subtarget->isThumb()) {
150 setOperationAction(ISD::MUL, MVT::i64, Expand);
151 setOperationAction(ISD::MULHU, MVT::i32, Expand);
152 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000153 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
154 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000155 } else {
Dan Gohman525178c2007-10-08 18:33:35 +0000156 setOperationAction(ISD::MUL, MVT::i64, Expand);
157 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000158 if (!Subtarget->hasV6Ops())
Dan Gohman525178c2007-10-08 18:33:35 +0000159 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000160 }
161 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
162 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
163 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
164 setOperationAction(ISD::SRL, MVT::i64, Custom);
165 setOperationAction(ISD::SRA, MVT::i64, Custom);
166
167 // ARM does not have ROTL.
168 setOperationAction(ISD::ROTL, MVT::i32, Expand);
169 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
170 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Evan Chengb0636152007-02-01 23:34:03 +0000171 if (!Subtarget->hasV5TOps() || Subtarget->isThumb())
Evan Chenga8e29892007-01-19 07:51:42 +0000172 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
173
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000174 // Only ARMv6 has BSWAP.
175 if (!Subtarget->hasV6Ops())
Chris Lattner1719e132007-03-20 02:25:53 +0000176 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000177
Evan Chenga8e29892007-01-19 07:51:42 +0000178 // These are expanded into libcalls.
179 setOperationAction(ISD::SDIV, MVT::i32, Expand);
180 setOperationAction(ISD::UDIV, MVT::i32, Expand);
181 setOperationAction(ISD::SREM, MVT::i32, Expand);
182 setOperationAction(ISD::UREM, MVT::i32, Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000183 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
184 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000185
186 // Support label based line numbers.
Dan Gohman7f460202008-06-30 20:59:49 +0000187 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000188 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000189
190 setOperationAction(ISD::RET, MVT::Other, Custom);
191 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
192 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000193 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000194 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000195
Evan Chenga8e29892007-01-19 07:51:42 +0000196 // Use the default implementation.
Nate Begeman48a65512008-02-04 21:44:06 +0000197 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000198 setOperationAction(ISD::VAARG , MVT::Other, Expand);
199 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
200 setOperationAction(ISD::VAEND , MVT::Other, Expand);
201 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
202 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
203 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000204 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000205
206 if (!Subtarget->hasV6Ops()) {
207 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
208 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
209 }
210 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
211
Evan Chengb6ab2542007-01-31 08:40:13 +0000212 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb())
Evan Chengc7c77292008-11-04 19:57:48 +0000213 // Turn f64->i64 into FMRRD, i64 -> f64 to FMDRR iff target supports vfp2.
Evan Chenga8e29892007-01-19 07:51:42 +0000214 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000215
216 // We want to custom lower some of our intrinsics.
217 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
218
Evan Chenga8e29892007-01-19 07:51:42 +0000219 setOperationAction(ISD::SETCC , MVT::i32, Expand);
220 setOperationAction(ISD::SETCC , MVT::f32, Expand);
221 setOperationAction(ISD::SETCC , MVT::f64, Expand);
222 setOperationAction(ISD::SELECT , MVT::i32, Expand);
223 setOperationAction(ISD::SELECT , MVT::f32, Expand);
224 setOperationAction(ISD::SELECT , MVT::f64, Expand);
225 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
226 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
227 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
228
229 setOperationAction(ISD::BRCOND , MVT::Other, Expand);
230 setOperationAction(ISD::BR_CC , MVT::i32, Custom);
231 setOperationAction(ISD::BR_CC , MVT::f32, Custom);
232 setOperationAction(ISD::BR_CC , MVT::f64, Custom);
233 setOperationAction(ISD::BR_JT , MVT::Other, Custom);
234
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000235 // We don't support sin/cos/fmod/copysign/pow
Evan Chenga8e29892007-01-19 07:51:42 +0000236 setOperationAction(ISD::FSIN , MVT::f64, Expand);
237 setOperationAction(ISD::FSIN , MVT::f32, Expand);
238 setOperationAction(ISD::FCOS , MVT::f32, Expand);
239 setOperationAction(ISD::FCOS , MVT::f64, Expand);
240 setOperationAction(ISD::FREM , MVT::f64, Expand);
241 setOperationAction(ISD::FREM , MVT::f32, Expand);
Evan Cheng110cf482008-04-01 01:50:16 +0000242 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb()) {
243 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
244 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
245 }
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000246 setOperationAction(ISD::FPOW , MVT::f64, Expand);
247 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000248
249 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
Evan Cheng110cf482008-04-01 01:50:16 +0000250 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb()) {
251 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
252 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
253 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
254 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
255 }
Evan Chenga8e29892007-01-19 07:51:42 +0000256
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000257 // We have target-specific dag combine patterns for the following nodes:
258 // ARMISD::FMRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000259 setTargetDAGCombine(ISD::ADD);
260 setTargetDAGCombine(ISD::SUB);
261
262
Evan Chenga8e29892007-01-19 07:51:42 +0000263 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000264 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000265 setIfCvtBlockSizeLimit(Subtarget->isThumb() ? 0 : 10);
Evan Cheng97e604e2007-06-19 23:55:02 +0000266 setIfCvtDupBlockSizeLimit(Subtarget->isThumb() ? 0 : 2);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000267
268 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chenga8e29892007-01-19 07:51:42 +0000269}
270
271
272const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
273 switch (Opcode) {
274 default: return 0;
275 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000276 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
277 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000278 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000279 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
280 case ARMISD::tCALL: return "ARMISD::tCALL";
281 case ARMISD::BRCOND: return "ARMISD::BRCOND";
282 case ARMISD::BR_JT: return "ARMISD::BR_JT";
283 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
284 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
285 case ARMISD::CMP: return "ARMISD::CMP";
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000286 case ARMISD::CMPNZ: return "ARMISD::CMPNZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000287 case ARMISD::CMPFP: return "ARMISD::CMPFP";
288 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
289 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
290 case ARMISD::CMOV: return "ARMISD::CMOV";
291 case ARMISD::CNEG: return "ARMISD::CNEG";
292
293 case ARMISD::FTOSI: return "ARMISD::FTOSI";
294 case ARMISD::FTOUI: return "ARMISD::FTOUI";
295 case ARMISD::SITOF: return "ARMISD::SITOF";
296 case ARMISD::UITOF: return "ARMISD::UITOF";
Evan Chenga8e29892007-01-19 07:51:42 +0000297
298 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
299 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
300 case ARMISD::RRX: return "ARMISD::RRX";
301
302 case ARMISD::FMRRD: return "ARMISD::FMRRD";
303 case ARMISD::FMDRR: return "ARMISD::FMDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000304
305 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Evan Chenga8e29892007-01-19 07:51:42 +0000306 }
307}
308
309//===----------------------------------------------------------------------===//
310// Lowering Code
311//===----------------------------------------------------------------------===//
312
313
314/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
315static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
316 switch (CC) {
317 default: assert(0 && "Unknown condition code!");
318 case ISD::SETNE: return ARMCC::NE;
319 case ISD::SETEQ: return ARMCC::EQ;
320 case ISD::SETGT: return ARMCC::GT;
321 case ISD::SETGE: return ARMCC::GE;
322 case ISD::SETLT: return ARMCC::LT;
323 case ISD::SETLE: return ARMCC::LE;
324 case ISD::SETUGT: return ARMCC::HI;
325 case ISD::SETUGE: return ARMCC::HS;
326 case ISD::SETULT: return ARMCC::LO;
327 case ISD::SETULE: return ARMCC::LS;
328 }
329}
330
331/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC. It
332/// returns true if the operands should be inverted to form the proper
333/// comparison.
334static bool FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
335 ARMCC::CondCodes &CondCode2) {
336 bool Invert = false;
337 CondCode2 = ARMCC::AL;
338 switch (CC) {
339 default: assert(0 && "Unknown FP condition!");
340 case ISD::SETEQ:
341 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
342 case ISD::SETGT:
343 case ISD::SETOGT: CondCode = ARMCC::GT; break;
344 case ISD::SETGE:
345 case ISD::SETOGE: CondCode = ARMCC::GE; break;
346 case ISD::SETOLT: CondCode = ARMCC::MI; break;
347 case ISD::SETOLE: CondCode = ARMCC::GT; Invert = true; break;
348 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
349 case ISD::SETO: CondCode = ARMCC::VC; break;
350 case ISD::SETUO: CondCode = ARMCC::VS; break;
351 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
352 case ISD::SETUGT: CondCode = ARMCC::HI; break;
353 case ISD::SETUGE: CondCode = ARMCC::PL; break;
354 case ISD::SETLT:
355 case ISD::SETULT: CondCode = ARMCC::LT; break;
356 case ISD::SETLE:
357 case ISD::SETULE: CondCode = ARMCC::LE; break;
358 case ISD::SETNE:
359 case ISD::SETUNE: CondCode = ARMCC::NE; break;
360 }
361 return Invert;
362}
363
364static void
Duncan Sands83ec4b62008-06-06 12:08:01 +0000365HowToPassArgument(MVT ObjectVT, unsigned NumGPRs,
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000366 unsigned StackOffset, unsigned &NeededGPRs,
367 unsigned &NeededStackSize, unsigned &GPRPad,
Duncan Sands276dcbd2008-03-21 09:14:45 +0000368 unsigned &StackPad, ISD::ArgFlagsTy Flags) {
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000369 NeededStackSize = 0;
370 NeededGPRs = 0;
371 StackPad = 0;
372 GPRPad = 0;
Duncan Sands276dcbd2008-03-21 09:14:45 +0000373 unsigned align = Flags.getOrigAlign();
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000374 GPRPad = NumGPRs % ((align + 3)/4);
375 StackPad = StackOffset % align;
376 unsigned firstGPR = NumGPRs + GPRPad;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000377 switch (ObjectVT.getSimpleVT()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000378 default: assert(0 && "Unhandled argument type!");
379 case MVT::i32:
380 case MVT::f32:
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000381 if (firstGPR < 4)
382 NeededGPRs = 1;
Evan Chenga8e29892007-01-19 07:51:42 +0000383 else
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000384 NeededStackSize = 4;
Evan Chenga8e29892007-01-19 07:51:42 +0000385 break;
386 case MVT::i64:
387 case MVT::f64:
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000388 if (firstGPR < 3)
389 NeededGPRs = 2;
390 else if (firstGPR == 3) {
391 NeededGPRs = 1;
392 NeededStackSize = 4;
Evan Chenga8e29892007-01-19 07:51:42 +0000393 } else
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000394 NeededStackSize = 8;
Evan Chenga8e29892007-01-19 07:51:42 +0000395 }
396}
397
Evan Chengfc403422007-02-03 08:53:01 +0000398/// LowerCALL - Lowering a ISD::CALL node into a callseq_start <-
399/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
400/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +0000401SDValue ARMTargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Dan Gohman095cc292008-09-13 01:54:27 +0000402 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
403 MVT RetVT = TheCall->getRetValType(0);
404 SDValue Chain = TheCall->getChain();
Chris Lattner4469c532009-01-25 23:08:00 +0000405 assert((TheCall->getCallingConv() == CallingConv::C ||
406 TheCall->getCallingConv() == CallingConv::Fast) &&
407 "unknown calling convention");
Dan Gohman095cc292008-09-13 01:54:27 +0000408 SDValue Callee = TheCall->getCallee();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000409 unsigned NumOps = TheCall->getNumArgs();
410 DebugLoc dl = TheCall->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000411 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
412 unsigned NumGPRs = 0; // GPRs used for parameter passing.
413
414 // Count how many bytes are to be pushed on the stack.
415 unsigned NumBytes = 0;
416
417 // Add up all the space actually used.
418 for (unsigned i = 0; i < NumOps; ++i) {
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000419 unsigned ObjSize;
420 unsigned ObjGPRs;
421 unsigned StackPad;
422 unsigned GPRPad;
Dan Gohman095cc292008-09-13 01:54:27 +0000423 MVT ObjectVT = TheCall->getArg(i).getValueType();
424 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000425 HowToPassArgument(ObjectVT, NumGPRs, NumBytes, ObjGPRs, ObjSize,
426 GPRPad, StackPad, Flags);
427 NumBytes += ObjSize + StackPad;
428 NumGPRs += ObjGPRs + GPRPad;
Evan Chenga8e29892007-01-19 07:51:42 +0000429 }
430
431 // Adjust the stack pointer for the new arguments...
432 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000433 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000434
Dan Gohman475871a2008-07-27 21:46:04 +0000435 SDValue StackPtr = DAG.getRegister(ARM::SP, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000436
437 static const unsigned GPRArgRegs[] = {
438 ARM::R0, ARM::R1, ARM::R2, ARM::R3
439 };
440
441 NumGPRs = 0;
Dan Gohman475871a2008-07-27 21:46:04 +0000442 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
443 std::vector<SDValue> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000444 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman095cc292008-09-13 01:54:27 +0000445 SDValue Arg = TheCall->getArg(i);
446 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000447 MVT ArgVT = Arg.getValueType();
Evan Chenga8e29892007-01-19 07:51:42 +0000448
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000449 unsigned ObjSize;
450 unsigned ObjGPRs;
451 unsigned GPRPad;
452 unsigned StackPad;
453 HowToPassArgument(ArgVT, NumGPRs, ArgOffset, ObjGPRs,
454 ObjSize, GPRPad, StackPad, Flags);
455 NumGPRs += GPRPad;
456 ArgOffset += StackPad;
Evan Chenga8e29892007-01-19 07:51:42 +0000457 if (ObjGPRs > 0) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000458 switch (ArgVT.getSimpleVT()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000459 default: assert(0 && "Unexpected ValueType for argument!");
460 case MVT::i32:
461 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs], Arg));
462 break;
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000463 case MVT::f32:
Evan Chenga8e29892007-01-19 07:51:42 +0000464 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs],
Dale Johannesen33c960f2009-02-04 20:06:27 +0000465 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Arg)));
Evan Chenga8e29892007-01-19 07:51:42 +0000466 break;
467 case MVT::i64: {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000468 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Arg,
Evan Chenga8e29892007-01-19 07:51:42 +0000469 DAG.getConstant(0, getPointerTy()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000470 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Arg,
Evan Chenga8e29892007-01-19 07:51:42 +0000471 DAG.getConstant(1, getPointerTy()));
472 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs], Lo));
473 if (ObjGPRs == 2)
474 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs+1], Hi));
475 else {
Dan Gohman475871a2008-07-27 21:46:04 +0000476 SDValue PtrOff= DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesen33c960f2009-02-04 20:06:27 +0000477 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
478 MemOpChains.push_back(DAG.getStore(Chain, dl, Hi, PtrOff, NULL, 0));
Evan Chenga8e29892007-01-19 07:51:42 +0000479 }
480 break;
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000481 }
Evan Chenga8e29892007-01-19 07:51:42 +0000482 case MVT::f64: {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000483 SDValue Cvt = DAG.getNode(ARMISD::FMRRD, dl,
Evan Chenga8e29892007-01-19 07:51:42 +0000484 DAG.getVTList(MVT::i32, MVT::i32),
485 &Arg, 1);
486 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs], Cvt));
487 if (ObjGPRs == 2)
488 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs+1],
489 Cvt.getValue(1)));
490 else {
Dan Gohman475871a2008-07-27 21:46:04 +0000491 SDValue PtrOff= DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesen33c960f2009-02-04 20:06:27 +0000492 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
493 MemOpChains.push_back(DAG.getStore(Chain, dl, Cvt.getValue(1), PtrOff,
Evan Chenga8e29892007-01-19 07:51:42 +0000494 NULL, 0));
495 }
496 break;
497 }
498 }
499 } else {
500 assert(ObjSize != 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000501 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesen33c960f2009-02-04 20:06:27 +0000502 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
503 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Evan Chenga8e29892007-01-19 07:51:42 +0000504 }
505
506 NumGPRs += ObjGPRs;
507 ArgOffset += ObjSize;
508 }
509
510 if (!MemOpChains.empty())
Dale Johannesen33c960f2009-02-04 20:06:27 +0000511 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +0000512 &MemOpChains[0], MemOpChains.size());
513
514 // Build a sequence of copy-to-reg nodes chained together with token chain
515 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +0000516 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +0000517 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000518 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
519 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +0000520 InFlag = Chain.getValue(1);
521 }
522
Bill Wendling056292f2008-09-16 21:48:12 +0000523 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
524 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
525 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +0000526 bool isDirect = false;
527 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +0000528 bool isLocalARMFunc = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000529 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
530 GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +0000531 isDirect = true;
Reid Spencer5cbf9852007-01-30 20:08:39 +0000532 bool isExt = (GV->isDeclaration() || GV->hasWeakLinkage() ||
Evan Chenga8e29892007-01-19 07:51:42 +0000533 GV->hasLinkOnceLinkage());
Evan Cheng970a4192007-01-19 19:28:01 +0000534 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +0000535 getTargetMachine().getRelocationModel() != Reloc::Static;
536 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +0000537 // ARM call to a local ARM function is predicable.
538 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +0000539 // tBX takes a register source operand.
540 if (isARMFunc && Subtarget->isThumb() && !Subtarget->hasV5TOps()) {
541 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
542 ARMCP::CPStub, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +0000543 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000544 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000545 Callee = DAG.getLoad(getPointerTy(), dl,
546 DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000547 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000548 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
549 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +0000550 } else
551 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +0000552 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000553 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +0000554 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +0000555 getTargetMachine().getRelocationModel() != Reloc::Static;
556 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +0000557 // tBX takes a register source operand.
558 const char *Sym = S->getSymbol();
559 if (isARMFunc && Subtarget->isThumb() && !Subtarget->hasV5TOps()) {
560 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(Sym, ARMPCLabelIndex,
561 ARMCP::CPStub, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +0000562 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000563 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000564 Callee = DAG.getLoad(getPointerTy(), dl,
565 DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000566 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000567 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
568 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +0000569 } else
Bill Wendling056292f2008-09-16 21:48:12 +0000570 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +0000571 }
572
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000573 // FIXME: handle tail calls differently.
574 unsigned CallOpc;
575 if (Subtarget->isThumb()) {
576 if (!Subtarget->hasV5TOps() && (!isDirect || isARMFunc))
577 CallOpc = ARMISD::CALL_NOLINK;
578 else
579 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
580 } else {
581 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +0000582 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
583 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000584 }
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000585 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb()) {
586 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Dale Johannesene8d72302009-02-06 23:05:02 +0000587 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000588 InFlag = Chain.getValue(1);
589 }
590
Dan Gohman475871a2008-07-27 21:46:04 +0000591 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +0000592 Ops.push_back(Chain);
593 Ops.push_back(Callee);
594
595 // Add argument registers to the end of the list so that they are known live
596 // into the call.
597 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
598 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
599 RegsToPass[i].second.getValueType()));
600
Gabor Greifba36cb52008-08-28 21:40:38 +0000601 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +0000602 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +0000603 // Returns a chain and a flag for retval copy to use.
Dale Johannesen33c960f2009-02-04 20:06:27 +0000604 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +0000605 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +0000606 InFlag = Chain.getValue(1);
607
Chris Lattnere563bbc2008-10-11 22:08:30 +0000608 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
609 DAG.getIntPtrConstant(0, true), InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +0000610 if (RetVT != MVT::Other)
611 InFlag = Chain.getValue(1);
612
Dan Gohman475871a2008-07-27 21:46:04 +0000613 std::vector<SDValue> ResultVals;
Evan Chenga8e29892007-01-19 07:51:42 +0000614
615 // If the call has results, copy the values out of the ret val registers.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000616 switch (RetVT.getSimpleVT()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000617 default: assert(0 && "Unexpected ret value!");
618 case MVT::Other:
619 break;
620 case MVT::i32:
Dale Johannesen33c960f2009-02-04 20:06:27 +0000621 Chain = DAG.getCopyFromReg(Chain, dl, ARM::R0,
622 MVT::i32, InFlag).getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +0000623 ResultVals.push_back(Chain.getValue(0));
Dan Gohman095cc292008-09-13 01:54:27 +0000624 if (TheCall->getNumRetVals() > 1 &&
625 TheCall->getRetValType(1) == MVT::i32) {
Evan Chenga8e29892007-01-19 07:51:42 +0000626 // Returns a i64 value.
Dale Johannesen33c960f2009-02-04 20:06:27 +0000627 Chain = DAG.getCopyFromReg(Chain, dl, ARM::R1, MVT::i32,
Evan Chenga8e29892007-01-19 07:51:42 +0000628 Chain.getValue(2)).getValue(1);
629 ResultVals.push_back(Chain.getValue(0));
Evan Chenga8e29892007-01-19 07:51:42 +0000630 }
Evan Chenga8e29892007-01-19 07:51:42 +0000631 break;
632 case MVT::f32:
Dale Johannesen33c960f2009-02-04 20:06:27 +0000633 Chain = DAG.getCopyFromReg(Chain, dl, ARM::R0,
634 MVT::i32, InFlag).getValue(1);
635 ResultVals.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32,
Evan Chenga8e29892007-01-19 07:51:42 +0000636 Chain.getValue(0)));
Evan Chenga8e29892007-01-19 07:51:42 +0000637 break;
638 case MVT::f64: {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000639 SDValue Lo = DAG.getCopyFromReg(Chain, dl, ARM::R0, MVT::i32, InFlag);
640 SDValue Hi = DAG.getCopyFromReg(Lo, dl, ARM::R1, MVT::i32, Lo.getValue(2));
641 ResultVals.push_back(DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi));
Evan Chenga8e29892007-01-19 07:51:42 +0000642 break;
643 }
644 }
645
Evan Chenga8e29892007-01-19 07:51:42 +0000646 if (ResultVals.empty())
647 return Chain;
648
649 ResultVals.push_back(Chain);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000650 SDValue Res = DAG.getMergeValues(&ResultVals[0], ResultVals.size(), dl);
Gabor Greif99a6cb92008-08-26 22:36:50 +0000651 return Res.getValue(Op.getResNo());
Evan Chenga8e29892007-01-19 07:51:42 +0000652}
653
Dan Gohman475871a2008-07-27 21:46:04 +0000654static SDValue LowerRET(SDValue Op, SelectionDAG &DAG) {
655 SDValue Copy;
656 SDValue Chain = Op.getOperand(0);
Dale Johannesena05dca42009-02-04 23:02:30 +0000657 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000658 switch(Op.getNumOperands()) {
659 default:
660 assert(0 && "Do not know how to return this many arguments!");
661 abort();
662 case 1: {
Dan Gohman475871a2008-07-27 21:46:04 +0000663 SDValue LR = DAG.getRegister(ARM::LR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +0000664 return DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Evan Chenga8e29892007-01-19 07:51:42 +0000665 }
666 case 3:
667 Op = Op.getOperand(1);
668 if (Op.getValueType() == MVT::f32) {
Dale Johannesende064702009-02-06 21:50:26 +0000669 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Evan Chenga8e29892007-01-19 07:51:42 +0000670 } else if (Op.getValueType() == MVT::f64) {
Chris Lattner65a33232007-10-18 06:17:07 +0000671 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
672 // available.
Dale Johannesende064702009-02-06 21:50:26 +0000673 Op = DAG.getNode(ARMISD::FMRRD, dl,
674 DAG.getVTList(MVT::i32, MVT::i32), &Op,1);
Dan Gohman475871a2008-07-27 21:46:04 +0000675 SDValue Sign = DAG.getConstant(0, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +0000676 return DAG.getNode(ISD::RET, dl, MVT::Other, Chain, Op, Sign,
Chris Lattner65a33232007-10-18 06:17:07 +0000677 Op.getValue(1), Sign);
Evan Chenga8e29892007-01-19 07:51:42 +0000678 }
Dale Johannesena05dca42009-02-04 23:02:30 +0000679 Copy = DAG.getCopyToReg(Chain, dl, ARM::R0, Op, SDValue());
Chris Lattner84bc5422007-12-31 04:13:23 +0000680 if (DAG.getMachineFunction().getRegInfo().liveout_empty())
681 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R0);
Evan Chenga8e29892007-01-19 07:51:42 +0000682 break;
683 case 5:
Dale Johannesena05dca42009-02-04 23:02:30 +0000684 Copy = DAG.getCopyToReg(Chain, dl, ARM::R1, Op.getOperand(3), SDValue());
685 Copy = DAG.getCopyToReg(Copy, dl, ARM::R0, Op.getOperand(1),
686 Copy.getValue(1));
Evan Chenga8e29892007-01-19 07:51:42 +0000687 // If we haven't noted the R0+R1 are live out, do so now.
Chris Lattner84bc5422007-12-31 04:13:23 +0000688 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
689 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R0);
690 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R1);
Evan Chenga8e29892007-01-19 07:51:42 +0000691 }
692 break;
Chris Lattner78d60452008-07-11 20:53:00 +0000693 case 9: // i128 -> 4 regs
Dale Johannesena05dca42009-02-04 23:02:30 +0000694 Copy = DAG.getCopyToReg(Chain, dl, ARM::R3, Op.getOperand(7), SDValue());
695 Copy = DAG.getCopyToReg(Copy , dl, ARM::R2, Op.getOperand(5),
696 Copy.getValue(1));
697 Copy = DAG.getCopyToReg(Copy , dl, ARM::R1, Op.getOperand(3),
698 Copy.getValue(1));
699 Copy = DAG.getCopyToReg(Copy , dl, ARM::R0, Op.getOperand(1),
700 Copy.getValue(1));
Chris Lattner78d60452008-07-11 20:53:00 +0000701 // If we haven't noted the R0+R1 are live out, do so now.
702 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
703 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R0);
704 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R1);
705 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R2);
706 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R3);
707 }
708 break;
709
Evan Chenga8e29892007-01-19 07:51:42 +0000710 }
711
712 //We must use RET_FLAG instead of BRIND because BRIND doesn't have a flag
Dale Johannesende064702009-02-06 21:50:26 +0000713 return DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Copy, Copy.getValue(1));
Evan Chenga8e29892007-01-19 07:51:42 +0000714}
715
Bill Wendling056292f2008-09-16 21:48:12 +0000716// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
717// their target countpart wrapped in the ARMISD::Wrapper node. Suppose N is
718// one of the above mentioned nodes. It has to be wrapped because otherwise
719// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
720// be used to form addressing mode. These wrapped nodes will be selected
721// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +0000722static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000723 MVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000724 // FIXME there is no actual debug info here
725 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000726 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000727 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +0000728 if (CP->isMachineConstantPoolEntry())
729 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
730 CP->getAlignment());
731 else
732 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
733 CP->getAlignment());
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000734 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +0000735}
736
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000737// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +0000738SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000739ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
740 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000741 DebugLoc dl = GA->getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000742 MVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000743 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
744 ARMConstantPoolValue *CPV =
745 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
746 PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +0000747 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000748 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000749 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000750 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000751
Dan Gohman475871a2008-07-27 21:46:04 +0000752 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000753 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000754
755 // call __tls_get_addr.
756 ArgListTy Args;
757 ArgListEntry Entry;
758 Entry.Node = Argument;
759 Entry.Ty = (const Type *) Type::Int32Ty;
760 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +0000761 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +0000762 std::pair<SDValue, SDValue> CallResult =
Dale Johannesen86098bd2008-09-26 19:31:26 +0000763 LowerCallTo(Chain, (const Type *) Type::Int32Ty, false, false, false, false,
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000764 CallingConv::C, false,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000765 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000766 return CallResult.first;
767}
768
769// Lower ISD::GlobalTLSAddress using the "initial exec" or
770// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +0000771SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000772ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
773 SelectionDAG &DAG) {
774 GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000775 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +0000776 SDValue Offset;
777 SDValue Chain = DAG.getEntryNode();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000778 MVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000779 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +0000780 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000781
782 if (GV->isDeclaration()){
783 // initial exec model
784 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
785 ARMConstantPoolValue *CPV =
786 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
787 PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +0000788 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000789 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000790 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000791 Chain = Offset.getValue(1);
792
Dan Gohman475871a2008-07-27 21:46:04 +0000793 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000794 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000795
Dale Johannesen33c960f2009-02-04 20:06:27 +0000796 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000797 } else {
798 // local exec model
799 ARMConstantPoolValue *CPV =
800 new ARMConstantPoolValue(GV, ARMCP::CPValue, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +0000801 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000802 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000803 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000804 }
805
806 // The address of the thread local variable is the add of the thread
807 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +0000808 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000809}
810
Dan Gohman475871a2008-07-27 21:46:04 +0000811SDValue
812ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000813 // TODO: implement the "local dynamic" model
814 assert(Subtarget->isTargetELF() &&
815 "TLS not implemented for non-ELF targets");
816 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
817 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
818 // otherwise use the "Local Exec" TLS Model
819 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
820 return LowerToTLSGeneralDynamicModel(GA, DAG);
821 else
822 return LowerToTLSExecModels(GA, DAG);
823}
824
Dan Gohman475871a2008-07-27 21:46:04 +0000825SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000826 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000827 MVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000828 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000829 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
830 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
831 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +0000832 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000833 ARMConstantPoolValue *CPV =
834 new ARMConstantPoolValue(GV, ARMCP::CPValue, UseGOTOFF ? "GOTOFF":"GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +0000835 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000836 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000837 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
838 CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000839 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000840 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000841 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000842 if (!UseGOTOFF)
Dale Johannesen33c960f2009-02-04 20:06:27 +0000843 Result = DAG.getLoad(PtrVT, dl, Chain, Result, NULL, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000844 return Result;
845 } else {
Evan Cheng1606e8e2009-03-13 07:51:59 +0000846 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000847 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000848 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000849 }
850}
851
Evan Chenga8e29892007-01-19 07:51:42 +0000852/// GVIsIndirectSymbol - true if the GV will be accessed via an indirect symbol
Evan Cheng97c9bb52007-05-04 00:26:58 +0000853/// even in non-static mode.
854static bool GVIsIndirectSymbol(GlobalValue *GV, Reloc::Model RelocM) {
Evan Chengae94e592008-12-05 01:06:39 +0000855 // If symbol visibility is hidden, the extra load is not needed if
856 // the symbol is definitely defined in the current translation unit.
857 bool isDecl = GV->isDeclaration() && !GV->hasNotBeenReadFromBitcode();
858 if (GV->hasHiddenVisibility() && (!isDecl && !GV->hasCommonLinkage()))
859 return false;
Duncan Sands667d4b82009-03-07 15:45:40 +0000860 return RelocM != Reloc::Static && (isDecl || GV->isWeakForLinker());
Evan Chenga8e29892007-01-19 07:51:42 +0000861}
862
Dan Gohman475871a2008-07-27 21:46:04 +0000863SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000864 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000865 MVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000866 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000867 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
868 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng97c9bb52007-05-04 00:26:58 +0000869 bool IsIndirect = GVIsIndirectSymbol(GV, RelocM);
Dan Gohman475871a2008-07-27 21:46:04 +0000870 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +0000871 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +0000872 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +0000873 else {
874 unsigned PCAdj = (RelocM != Reloc::PIC_)
875 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Evan Chengc60e76d2007-01-30 20:37:08 +0000876 ARMCP::ARMCPKind Kind = IsIndirect ? ARMCP::CPNonLazyPtr
877 : ARMCP::CPValue;
Evan Chenga8e29892007-01-19 07:51:42 +0000878 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
Evan Chengc60e76d2007-01-30 20:37:08 +0000879 Kind, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +0000880 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +0000881 }
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000882 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +0000883
Dale Johannesen33c960f2009-02-04 20:06:27 +0000884 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000885 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +0000886
887 if (RelocM == Reloc::PIC_) {
Dan Gohman475871a2008-07-27 21:46:04 +0000888 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000889 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +0000890 }
891 if (IsIndirect)
Dale Johannesen33c960f2009-02-04 20:06:27 +0000892 Result = DAG.getLoad(PtrVT, dl, Chain, Result, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +0000893
894 return Result;
895}
896
Dan Gohman475871a2008-07-27 21:46:04 +0000897SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000898 SelectionDAG &DAG){
899 assert(Subtarget->isTargetELF() &&
900 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Duncan Sands83ec4b62008-06-06 12:08:01 +0000901 MVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000902 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000903 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
904 ARMConstantPoolValue *CPV = new ARMConstantPoolValue("_GLOBAL_OFFSET_TABLE_",
905 ARMPCLabelIndex,
906 ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +0000907 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000908 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000909 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000910 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000911 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000912}
913
Dan Gohman475871a2008-07-27 21:46:04 +0000914static SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000915 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000916 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000917 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +0000918 default: return SDValue(); // Don't custom lower most intrinsics.
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000919 case Intrinsic::arm_thread_pointer:
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000920 return DAG.getNode(ARMISD::THREAD_POINTER, DebugLoc::getUnknownLoc(),
921 PtrVT);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000922 }
923}
924
Dan Gohman475871a2008-07-27 21:46:04 +0000925static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +0000926 unsigned VarArgsFrameIndex) {
927 // vastart just stores the address of the VarArgsFrameIndex slot into the
928 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +0000929 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000930 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +0000931 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +0000932 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000933 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Chenga8e29892007-01-19 07:51:42 +0000934}
935
Dan Gohman475871a2008-07-27 21:46:04 +0000936static SDValue LowerFORMAL_ARGUMENT(SDValue Op, SelectionDAG &DAG,
Nate Begemanbf1caa92008-02-12 22:54:40 +0000937 unsigned ArgNo, unsigned &NumGPRs,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000938 unsigned &ArgOffset, DebugLoc dl) {
Evan Chenga8e29892007-01-19 07:51:42 +0000939 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000940 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000941 SDValue Root = Op.getOperand(0);
Chris Lattner84bc5422007-12-31 04:13:23 +0000942 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Evan Chenga8e29892007-01-19 07:51:42 +0000943
944 static const unsigned GPRArgRegs[] = {
945 ARM::R0, ARM::R1, ARM::R2, ARM::R3
946 };
947
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000948 unsigned ObjSize;
949 unsigned ObjGPRs;
950 unsigned GPRPad;
951 unsigned StackPad;
Duncan Sands276dcbd2008-03-21 09:14:45 +0000952 ISD::ArgFlagsTy Flags =
953 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo + 3))->getArgFlags();
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000954 HowToPassArgument(ObjectVT, NumGPRs, ArgOffset, ObjGPRs,
955 ObjSize, GPRPad, StackPad, Flags);
956 NumGPRs += GPRPad;
957 ArgOffset += StackPad;
Evan Chenga8e29892007-01-19 07:51:42 +0000958
Dan Gohman475871a2008-07-27 21:46:04 +0000959 SDValue ArgValue;
Evan Chenga8e29892007-01-19 07:51:42 +0000960 if (ObjGPRs == 1) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000961 unsigned VReg = RegInfo.createVirtualRegister(&ARM::GPRRegClass);
962 RegInfo.addLiveIn(GPRArgRegs[NumGPRs], VReg);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000963 ArgValue = DAG.getCopyFromReg(Root, dl, VReg, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000964 if (ObjectVT == MVT::f32)
Dale Johannesen33c960f2009-02-04 20:06:27 +0000965 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, ArgValue);
Evan Chenga8e29892007-01-19 07:51:42 +0000966 } else if (ObjGPRs == 2) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000967 unsigned VReg = RegInfo.createVirtualRegister(&ARM::GPRRegClass);
968 RegInfo.addLiveIn(GPRArgRegs[NumGPRs], VReg);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000969 ArgValue = DAG.getCopyFromReg(Root, dl, VReg, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000970
Chris Lattner84bc5422007-12-31 04:13:23 +0000971 VReg = RegInfo.createVirtualRegister(&ARM::GPRRegClass);
972 RegInfo.addLiveIn(GPRArgRegs[NumGPRs+1], VReg);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000973 SDValue ArgValue2 = DAG.getCopyFromReg(Root, dl, VReg, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000974
Chris Lattner27a6c732007-11-24 07:07:01 +0000975 assert(ObjectVT != MVT::i64 && "i64 should already be lowered");
Dale Johannesen33c960f2009-02-04 20:06:27 +0000976 ArgValue = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, ArgValue, ArgValue2);
Evan Chenga8e29892007-01-19 07:51:42 +0000977 }
978 NumGPRs += ObjGPRs;
979
980 if (ObjSize) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +0000981 MachineFrameInfo *MFI = MF.getFrameInfo();
982 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +0000983 SDValue FIN = DAG.getFrameIndex(FI, MVT::i32);
Chris Lattner9f72d1a2008-02-13 07:35:30 +0000984 if (ObjGPRs == 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +0000985 ArgValue = DAG.getLoad(ObjectVT, dl, Root, FIN, NULL, 0);
Chris Lattner9f72d1a2008-02-13 07:35:30 +0000986 else {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000987 SDValue ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN, NULL, 0);
Chris Lattner9f72d1a2008-02-13 07:35:30 +0000988 assert(ObjectVT != MVT::i64 && "i64 should already be lowered");
Dale Johannesen33c960f2009-02-04 20:06:27 +0000989 ArgValue = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, ArgValue, ArgValue2);
Evan Chenga8e29892007-01-19 07:51:42 +0000990 }
991
992 ArgOffset += ObjSize; // Move on to the next argument.
993 }
994
995 return ArgValue;
996}
997
Dan Gohman475871a2008-07-27 21:46:04 +0000998SDValue
999ARMTargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
1000 std::vector<SDValue> ArgValues;
1001 SDValue Root = Op.getOperand(0);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001002 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001003 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
1004 unsigned NumGPRs = 0; // GPRs used for parameter passing.
Evan Chenga8e29892007-01-19 07:51:42 +00001005
Gabor Greifba36cb52008-08-28 21:40:38 +00001006 unsigned NumArgs = Op.getNode()->getNumValues()-1;
Evan Chenga8e29892007-01-19 07:51:42 +00001007 for (unsigned ArgNo = 0; ArgNo < NumArgs; ++ArgNo)
Nate Begemanbf1caa92008-02-12 22:54:40 +00001008 ArgValues.push_back(LowerFORMAL_ARGUMENT(Op, DAG, ArgNo,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001009 NumGPRs, ArgOffset, dl));
Evan Chenga8e29892007-01-19 07:51:42 +00001010
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001011 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001012 if (isVarArg) {
1013 static const unsigned GPRArgRegs[] = {
1014 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1015 };
1016
1017 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00001018 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Evan Chenga8e29892007-01-19 07:51:42 +00001019 MachineFrameInfo *MFI = MF.getFrameInfo();
1020 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001021 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1022 unsigned VARegSize = (4 - NumGPRs) * 4;
1023 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Evan Chenga8e29892007-01-19 07:51:42 +00001024 if (VARegSaveSize) {
1025 // If this function is vararg, store any remaining integer argument regs
1026 // to their spots on the stack so that they may be loaded by deferencing
1027 // the result of va_next.
1028 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001029 VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset +
1030 VARegSaveSize - VARegSize);
Dan Gohman475871a2008-07-27 21:46:04 +00001031 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001032
Dan Gohman475871a2008-07-27 21:46:04 +00001033 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001034 for (; NumGPRs < 4; ++NumGPRs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001035 unsigned VReg = RegInfo.createVirtualRegister(&ARM::GPRRegClass);
1036 RegInfo.addLiveIn(GPRArgRegs[NumGPRs], VReg);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001037 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::i32);
1038 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001039 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001040 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001041 DAG.getConstant(4, getPointerTy()));
1042 }
1043 if (!MemOps.empty())
Dale Johannesen33c960f2009-02-04 20:06:27 +00001044 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001045 &MemOps[0], MemOps.size());
1046 } else
1047 // This will point to the next argument passed via stack.
1048 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
1049 }
1050
1051 ArgValues.push_back(Root);
1052
1053 // Return the new list of results.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001054 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00001055 &ArgValues[0], ArgValues.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001056}
1057
1058/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001059static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001060 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001061 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001062 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001063 // Maybe this has already been legalized into the constant pool?
1064 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001065 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001066 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
1067 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001068 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001069 }
1070 }
1071 return false;
1072}
1073
Evan Cheng9a2ef952007-02-02 01:53:26 +00001074static bool isLegalCmpImmediate(unsigned C, bool isThumb) {
Evan Chenga8e29892007-01-19 07:51:42 +00001075 return ( isThumb && (C & ~255U) == 0) ||
1076 (!isThumb && ARM_AM::getSOImmVal(C) != -1);
1077}
1078
1079/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1080/// the given operands.
Dan Gohman475871a2008-07-27 21:46:04 +00001081static SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Dale Johannesende064702009-02-06 21:50:26 +00001082 SDValue &ARMCC, SelectionDAG &DAG, bool isThumb,
1083 DebugLoc dl) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001084 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001085 unsigned C = RHSC->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001086 if (!isLegalCmpImmediate(C, isThumb)) {
1087 // Constant does not fit, try adjusting it by one?
1088 switch (CC) {
1089 default: break;
1090 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001091 case ISD::SETGE:
Evan Chenga8e29892007-01-19 07:51:42 +00001092 if (isLegalCmpImmediate(C-1, isThumb)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001093 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
1094 RHS = DAG.getConstant(C-1, MVT::i32);
1095 }
1096 break;
1097 case ISD::SETULT:
1098 case ISD::SETUGE:
1099 if (C > 0 && isLegalCmpImmediate(C-1, isThumb)) {
1100 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Evan Chenga8e29892007-01-19 07:51:42 +00001101 RHS = DAG.getConstant(C-1, MVT::i32);
1102 }
1103 break;
1104 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001105 case ISD::SETGT:
Evan Chenga8e29892007-01-19 07:51:42 +00001106 if (isLegalCmpImmediate(C+1, isThumb)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001107 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
1108 RHS = DAG.getConstant(C+1, MVT::i32);
1109 }
1110 break;
1111 case ISD::SETULE:
1112 case ISD::SETUGT:
1113 if (C < 0xffffffff && isLegalCmpImmediate(C+1, isThumb)) {
1114 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Evan Chenga8e29892007-01-19 07:51:42 +00001115 RHS = DAG.getConstant(C+1, MVT::i32);
1116 }
1117 break;
1118 }
1119 }
1120 }
1121
1122 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001123 ARMISD::NodeType CompareType;
1124 switch (CondCode) {
1125 default:
1126 CompareType = ARMISD::CMP;
1127 break;
1128 case ARMCC::EQ:
1129 case ARMCC::NE:
1130 case ARMCC::MI:
1131 case ARMCC::PL:
1132 // Uses only N and Z Flags
1133 CompareType = ARMISD::CMPNZ;
1134 break;
1135 }
Evan Chenga8e29892007-01-19 07:51:42 +00001136 ARMCC = DAG.getConstant(CondCode, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001137 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001138}
1139
1140/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Dale Johannesende064702009-02-06 21:50:26 +00001141static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
1142 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001143 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001144 if (!isFloatingPointZero(RHS))
Dale Johannesende064702009-02-06 21:50:26 +00001145 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001146 else
Dale Johannesende064702009-02-06 21:50:26 +00001147 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1148 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001149}
1150
Dan Gohman475871a2008-07-27 21:46:04 +00001151static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00001152 const ARMSubtarget *ST) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001153 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001154 SDValue LHS = Op.getOperand(0);
1155 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001156 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001157 SDValue TrueVal = Op.getOperand(2);
1158 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001159 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001160
1161 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001162 SDValue ARMCC;
1163 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001164 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb(), dl);
1165 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001166 }
1167
1168 ARMCC::CondCodes CondCode, CondCode2;
1169 if (FPCCToARMCC(CC, CondCode, CondCode2))
1170 std::swap(TrueVal, FalseVal);
1171
Dan Gohman475871a2008-07-27 21:46:04 +00001172 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1173 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001174 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1175 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001176 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001177 if (CondCode2 != ARMCC::AL) {
Dan Gohman475871a2008-07-27 21:46:04 +00001178 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001179 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001180 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
1181 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
1182 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001183 }
1184 return Result;
1185}
1186
Dan Gohman475871a2008-07-27 21:46:04 +00001187static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00001188 const ARMSubtarget *ST) {
Dan Gohman475871a2008-07-27 21:46:04 +00001189 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001190 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001191 SDValue LHS = Op.getOperand(2);
1192 SDValue RHS = Op.getOperand(3);
1193 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001194 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001195
1196 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001197 SDValue ARMCC;
1198 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001199 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb(), dl);
1200 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
1201 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001202 }
1203
1204 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
1205 ARMCC::CondCodes CondCode, CondCode2;
1206 if (FPCCToARMCC(CC, CondCode, CondCode2))
1207 // Swap the LHS/RHS of the comparison if needed.
1208 std::swap(LHS, RHS);
1209
Dale Johannesende064702009-02-06 21:50:26 +00001210 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Dan Gohman475871a2008-07-27 21:46:04 +00001211 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1212 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001213 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001214 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00001215 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001216 if (CondCode2 != ARMCC::AL) {
1217 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001218 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00001219 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001220 }
1221 return Res;
1222}
1223
Dan Gohman475871a2008-07-27 21:46:04 +00001224SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) {
1225 SDValue Chain = Op.getOperand(0);
1226 SDValue Table = Op.getOperand(1);
1227 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001228 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001229
Duncan Sands83ec4b62008-06-06 12:08:01 +00001230 MVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00001231 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
1232 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Dan Gohman475871a2008-07-27 21:46:04 +00001233 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
1234 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Dale Johannesende064702009-02-06 21:50:26 +00001235 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001236 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
1237 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Chenga8e29892007-01-19 07:51:42 +00001238 bool isPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001239 Addr = DAG.getLoad(isPIC ? (MVT)MVT::i32 : PTy, dl,
Evan Chenge2446c62007-06-26 18:31:22 +00001240 Chain, Addr, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001241 Chain = Addr.getValue(1);
1242 if (isPIC)
Dale Johannesen33c960f2009-02-04 20:06:27 +00001243 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
1244 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Chenga8e29892007-01-19 07:51:42 +00001245}
1246
Dan Gohman475871a2008-07-27 21:46:04 +00001247static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Dale Johannesende064702009-02-06 21:50:26 +00001248 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001249 unsigned Opc =
1250 Op.getOpcode() == ISD::FP_TO_SINT ? ARMISD::FTOSI : ARMISD::FTOUI;
Dale Johannesende064702009-02-06 21:50:26 +00001251 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
1252 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001253}
1254
Dan Gohman475871a2008-07-27 21:46:04 +00001255static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001256 MVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001257 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001258 unsigned Opc =
1259 Op.getOpcode() == ISD::SINT_TO_FP ? ARMISD::SITOF : ARMISD::UITOF;
1260
Dale Johannesende064702009-02-06 21:50:26 +00001261 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
1262 return DAG.getNode(Opc, dl, VT, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001263}
1264
Dan Gohman475871a2008-07-27 21:46:04 +00001265static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001266 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00001267 SDValue Tmp0 = Op.getOperand(0);
1268 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00001269 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001270 MVT VT = Op.getValueType();
1271 MVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001272 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
1273 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Dan Gohman475871a2008-07-27 21:46:04 +00001274 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
1275 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001276 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001277}
1278
Dan Gohman475871a2008-07-27 21:46:04 +00001279SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00001280ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00001281 SDValue Chain,
1282 SDValue Dst, SDValue Src,
1283 SDValue Size, unsigned Align,
Dan Gohman707e0182008-04-12 04:36:06 +00001284 bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00001285 const Value *DstSV, uint64_t DstSVOff,
1286 const Value *SrcSV, uint64_t SrcSVOff){
Evan Cheng4102eb52007-10-22 22:11:27 +00001287 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00001288 // This requires 4-byte alignment.
1289 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00001290 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001291 // This requires the copy size to be a constant, preferrably
1292 // within a subtarget-specific limit.
1293 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
1294 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00001295 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001296 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001297 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00001298 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001299
1300 unsigned BytesLeft = SizeVal & 3;
1301 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001302 unsigned EmittedNumMemOps = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001303 MVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001304 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00001305 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00001306 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00001307 SDValue TFOps[MAX_LOADS_IN_LDM];
1308 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00001309 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001310
Evan Cheng4102eb52007-10-22 22:11:27 +00001311 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
1312 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001313 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00001314 while (EmittedNumMemOps < NumMemOps) {
1315 for (i = 0;
1316 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00001317 Loads[i] = DAG.getLoad(VT, dl, Chain,
1318 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
Evan Cheng4102eb52007-10-22 22:11:27 +00001319 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001320 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001321 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001322 SrcOff += VTSize;
1323 }
Dale Johannesen0f502f62009-02-03 22:26:09 +00001324 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001325
Evan Cheng4102eb52007-10-22 22:11:27 +00001326 for (i = 0;
1327 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00001328 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
1329 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
Evan Cheng4102eb52007-10-22 22:11:27 +00001330 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001331 DstSV, DstSVOff + DstOff);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001332 DstOff += VTSize;
1333 }
Dale Johannesen0f502f62009-02-03 22:26:09 +00001334 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00001335
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001336 EmittedNumMemOps += i;
1337 }
1338
Evan Cheng4102eb52007-10-22 22:11:27 +00001339 if (BytesLeft == 0)
1340 return Chain;
1341
1342 // Issue loads / stores for the trailing (1 - 3) bytes.
1343 unsigned BytesLeftSave = BytesLeft;
1344 i = 0;
1345 while (BytesLeft) {
1346 if (BytesLeft >= 2) {
1347 VT = MVT::i16;
1348 VTSize = 2;
1349 } else {
1350 VT = MVT::i8;
1351 VTSize = 1;
1352 }
1353
Dale Johannesen0f502f62009-02-03 22:26:09 +00001354 Loads[i] = DAG.getLoad(VT, dl, Chain,
1355 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
Evan Cheng4102eb52007-10-22 22:11:27 +00001356 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001357 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001358 TFOps[i] = Loads[i].getValue(1);
1359 ++i;
1360 SrcOff += VTSize;
1361 BytesLeft -= VTSize;
1362 }
Dale Johannesen0f502f62009-02-03 22:26:09 +00001363 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00001364
1365 i = 0;
1366 BytesLeft = BytesLeftSave;
1367 while (BytesLeft) {
1368 if (BytesLeft >= 2) {
1369 VT = MVT::i16;
1370 VTSize = 2;
1371 } else {
1372 VT = MVT::i8;
1373 VTSize = 1;
1374 }
1375
Dale Johannesen0f502f62009-02-03 22:26:09 +00001376 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
1377 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
Evan Cheng4102eb52007-10-22 22:11:27 +00001378 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001379 DstSV, DstSVOff + DstOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001380 ++i;
1381 DstOff += VTSize;
1382 BytesLeft -= VTSize;
1383 }
Dale Johannesen0f502f62009-02-03 22:26:09 +00001384 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001385}
1386
Duncan Sands1607f052008-12-01 11:39:25 +00001387static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00001388 SDValue Op = N->getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +00001389 DebugLoc dl = N->getDebugLoc();
Evan Chengc7c77292008-11-04 19:57:48 +00001390 if (N->getValueType(0) == MVT::f64) {
1391 // Turn i64->f64 into FMDRR.
Dale Johannesende064702009-02-06 21:50:26 +00001392 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
Evan Chengc7c77292008-11-04 19:57:48 +00001393 DAG.getConstant(0, MVT::i32));
Dale Johannesende064702009-02-06 21:50:26 +00001394 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
Evan Chengc7c77292008-11-04 19:57:48 +00001395 DAG.getConstant(1, MVT::i32));
Dale Johannesende064702009-02-06 21:50:26 +00001396 return DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00001397 }
1398
1399 // Turn f64->i64 into FMRRD.
Dale Johannesende064702009-02-06 21:50:26 +00001400 SDValue Cvt = DAG.getNode(ARMISD::FMRRD, dl,
1401 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
Chris Lattner27a6c732007-11-24 07:07:01 +00001402
1403 // Merge the pieces into a single i64 value.
Dale Johannesende064702009-02-06 21:50:26 +00001404 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
Chris Lattner27a6c732007-11-24 07:07:01 +00001405}
1406
Duncan Sands1607f052008-12-01 11:39:25 +00001407static SDValue ExpandSRx(SDNode *N, SelectionDAG &DAG, const ARMSubtarget *ST) {
Chris Lattner27a6c732007-11-24 07:07:01 +00001408 assert(N->getValueType(0) == MVT::i64 &&
1409 (N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
1410 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00001411
Chris Lattner27a6c732007-11-24 07:07:01 +00001412 // We only lower SRA, SRL of 1 here, all others use generic lowering.
1413 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001414 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00001415 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00001416
1417 // If we are in thumb mode, we don't have RRX.
Duncan Sands1607f052008-12-01 11:39:25 +00001418 if (ST->isThumb()) return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00001419
1420 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Dale Johannesende064702009-02-06 21:50:26 +00001421 DebugLoc dl = N->getDebugLoc();
1422 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Chris Lattner27a6c732007-11-24 07:07:01 +00001423 DAG.getConstant(0, MVT::i32));
Dale Johannesende064702009-02-06 21:50:26 +00001424 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Chris Lattner27a6c732007-11-24 07:07:01 +00001425 DAG.getConstant(1, MVT::i32));
1426
1427 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
1428 // captures the result into a carry flag.
1429 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Dale Johannesende064702009-02-06 21:50:26 +00001430 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Chris Lattner27a6c732007-11-24 07:07:01 +00001431
1432 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Dale Johannesende064702009-02-06 21:50:26 +00001433 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Chris Lattner27a6c732007-11-24 07:07:01 +00001434
1435 // Merge the pieces into a single i64 value.
Dale Johannesende064702009-02-06 21:50:26 +00001436 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00001437}
1438
1439
Dan Gohman475871a2008-07-27 21:46:04 +00001440SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001441 switch (Op.getOpcode()) {
1442 default: assert(0 && "Don't know how to custom lower this!"); abort();
1443 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001444 case ISD::GlobalAddress:
1445 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
1446 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001447 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00001448 case ISD::CALL: return LowerCALL(Op, DAG);
1449 case ISD::RET: return LowerRET(Op, DAG);
1450 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, Subtarget);
1451 case ISD::BR_CC: return LowerBR_CC(Op, DAG, Subtarget);
1452 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
1453 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
1454 case ISD::SINT_TO_FP:
1455 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
1456 case ISD::FP_TO_SINT:
1457 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
1458 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +00001459 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00001460 case ISD::RETURNADDR: break;
1461 case ISD::FRAMEADDR: break;
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001462 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001463 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00001464 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +00001465 case ISD::SRL:
Duncan Sands1607f052008-12-01 11:39:25 +00001466 case ISD::SRA: return ExpandSRx(Op.getNode(), DAG,Subtarget);
Evan Chenga8e29892007-01-19 07:51:42 +00001467 }
Dan Gohman475871a2008-07-27 21:46:04 +00001468 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001469}
1470
Chris Lattner27a6c732007-11-24 07:07:01 +00001471
Duncan Sands1607f052008-12-01 11:39:25 +00001472/// ReplaceNodeResults - Replace the results of node with an illegal result
1473/// type with new values built out of custom code.
1474///
1475void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
1476 SmallVectorImpl<SDValue>&Results,
1477 SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00001478 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00001479 default:
1480 assert(0 && "Don't know how to custom expand this!");
1481 return;
1482 case ISD::BIT_CONVERT:
1483 Results.push_back(ExpandBIT_CONVERT(N, DAG));
1484 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00001485 case ISD::SRL:
Duncan Sands1607f052008-12-01 11:39:25 +00001486 case ISD::SRA: {
1487 SDValue Res = ExpandSRx(N, DAG, Subtarget);
1488 if (Res.getNode())
1489 Results.push_back(Res);
1490 return;
1491 }
Chris Lattner27a6c732007-11-24 07:07:01 +00001492 }
1493}
1494
1495
Evan Chenga8e29892007-01-19 07:51:42 +00001496//===----------------------------------------------------------------------===//
1497// ARM Scheduler Hooks
1498//===----------------------------------------------------------------------===//
1499
1500MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00001501ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00001502 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00001503 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00001504 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001505 switch (MI->getOpcode()) {
1506 default: assert(false && "Unexpected instr type to insert");
1507 case ARM::tMOVCCr: {
1508 // To "insert" a SELECT_CC instruction, we actually have to insert the
1509 // diamond control-flow pattern. The incoming instruction knows the
1510 // destination vreg to set, the condition code register to branch on, the
1511 // true/false values to select between, and a branch opcode to use.
1512 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001513 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00001514 ++It;
1515
1516 // thisMBB:
1517 // ...
1518 // TrueVal = ...
1519 // cmpTY ccX, r1, r2
1520 // bCC copy1MBB
1521 // fallthrough --> copy0MBB
1522 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001523 MachineFunction *F = BB->getParent();
1524 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
1525 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00001526 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00001527 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001528 F->insert(It, copy0MBB);
1529 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001530 // Update machine-CFG edges by first adding all successors of the current
1531 // block to the new block which will contain the Phi node for the select.
1532 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
1533 e = BB->succ_end(); i != e; ++i)
1534 sinkMBB->addSuccessor(*i);
1535 // Next, remove all successors of the current block, and add the true
1536 // and fallthrough blocks as its successors.
1537 while(!BB->succ_empty())
1538 BB->removeSuccessor(BB->succ_begin());
1539 BB->addSuccessor(copy0MBB);
1540 BB->addSuccessor(sinkMBB);
1541
1542 // copy0MBB:
1543 // %FalseValue = ...
1544 // # fallthrough to sinkMBB
1545 BB = copy0MBB;
1546
1547 // Update machine-CFG edges
1548 BB->addSuccessor(sinkMBB);
1549
1550 // sinkMBB:
1551 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
1552 // ...
1553 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00001554 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00001555 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
1556 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
1557
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001558 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00001559 return BB;
1560 }
1561 }
1562}
1563
1564//===----------------------------------------------------------------------===//
1565// ARM Optimization Hooks
1566//===----------------------------------------------------------------------===//
1567
Chris Lattnerd1980a52009-03-12 06:52:53 +00001568static
1569SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
1570 TargetLowering::DAGCombinerInfo &DCI) {
1571
1572 SelectionDAG &DAG = DCI.DAG;
1573 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1574 MVT VT = N->getValueType(0);
1575 unsigned Opc = N->getOpcode();
1576 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
1577 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
1578 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
1579 ISD::CondCode CC = ISD::SETCC_INVALID;
1580
1581 if (isSlctCC) {
1582 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
1583 } else {
1584 SDValue CCOp = Slct.getOperand(0);
1585 if (CCOp.getOpcode() == ISD::SETCC)
1586 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
1587 }
1588
1589 bool DoXform = false;
1590 bool InvCC = false;
1591 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
1592 "Bad input!");
1593
1594 if (LHS.getOpcode() == ISD::Constant &&
1595 cast<ConstantSDNode>(LHS)->isNullValue()) {
1596 DoXform = true;
1597 } else if (CC != ISD::SETCC_INVALID &&
1598 RHS.getOpcode() == ISD::Constant &&
1599 cast<ConstantSDNode>(RHS)->isNullValue()) {
1600 std::swap(LHS, RHS);
1601 SDValue Op0 = Slct.getOperand(0);
1602 MVT OpVT = isSlctCC ? Op0.getValueType() :
1603 Op0.getOperand(0).getValueType();
1604 bool isInt = OpVT.isInteger();
1605 CC = ISD::getSetCCInverse(CC, isInt);
1606
1607 if (!TLI.isCondCodeLegal(CC, OpVT))
1608 return SDValue(); // Inverse operator isn't legal.
1609
1610 DoXform = true;
1611 InvCC = true;
1612 }
1613
1614 if (DoXform) {
1615 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
1616 if (isSlctCC)
1617 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
1618 Slct.getOperand(0), Slct.getOperand(1), CC);
1619 SDValue CCOp = Slct.getOperand(0);
1620 if (InvCC)
1621 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
1622 CCOp.getOperand(0), CCOp.getOperand(1), CC);
1623 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
1624 CCOp, OtherOp, Result);
1625 }
1626 return SDValue();
1627}
1628
1629/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
1630static SDValue PerformADDCombine(SDNode *N,
1631 TargetLowering::DAGCombinerInfo &DCI) {
1632 // added by evan in r37685 with no testcase.
1633 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
1634
1635 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
1636 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
1637 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
1638 if (Result.getNode()) return Result;
1639 }
1640 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
1641 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
1642 if (Result.getNode()) return Result;
1643 }
1644
1645 return SDValue();
1646}
1647
1648/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
1649static SDValue PerformSUBCombine(SDNode *N,
1650 TargetLowering::DAGCombinerInfo &DCI) {
1651 // added by evan in r37685 with no testcase.
1652 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
1653
1654 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
1655 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
1656 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
1657 if (Result.getNode()) return Result;
1658 }
1659
1660 return SDValue();
1661}
1662
1663
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001664/// PerformFMRRDCombine - Target-specific dag combine xforms for ARMISD::FMRRD.
Dan Gohman475871a2008-07-27 21:46:04 +00001665static SDValue PerformFMRRDCombine(SDNode *N,
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001666 TargetLowering::DAGCombinerInfo &DCI) {
1667 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00001668 SDValue InDouble = N->getOperand(0);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001669 if (InDouble.getOpcode() == ARMISD::FMDRR)
1670 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00001671 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001672}
1673
Dan Gohman475871a2008-07-27 21:46:04 +00001674SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001675 DAGCombinerInfo &DCI) const {
1676 switch (N->getOpcode()) {
1677 default: break;
Chris Lattnerd1980a52009-03-12 06:52:53 +00001678 case ISD::ADD: return PerformADDCombine(N, DCI);
1679 case ISD::SUB: return PerformSUBCombine(N, DCI);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001680 case ARMISD::FMRRD: return PerformFMRRDCombine(N, DCI);
1681 }
1682
Dan Gohman475871a2008-07-27 21:46:04 +00001683 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001684}
1685
1686
Evan Chengb01fad62007-03-12 23:30:29 +00001687/// isLegalAddressImmediate - Return true if the integer value can be used
1688/// as the offset of the target addressing mode for load / store of the
1689/// given type.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001690static bool isLegalAddressImmediate(int64_t V, MVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00001691 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00001692 if (V == 0)
1693 return true;
1694
Evan Cheng65011532009-03-09 19:15:00 +00001695 if (!VT.isSimple())
1696 return false;
1697
Evan Chengb01fad62007-03-12 23:30:29 +00001698 if (Subtarget->isThumb()) {
1699 if (V < 0)
1700 return false;
1701
1702 unsigned Scale = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001703 switch (VT.getSimpleVT()) {
Evan Chengb01fad62007-03-12 23:30:29 +00001704 default: return false;
1705 case MVT::i1:
1706 case MVT::i8:
1707 // Scale == 1;
1708 break;
1709 case MVT::i16:
1710 // Scale == 2;
1711 Scale = 2;
1712 break;
1713 case MVT::i32:
1714 // Scale == 4;
1715 Scale = 4;
1716 break;
1717 }
1718
1719 if ((V & (Scale - 1)) != 0)
1720 return false;
1721 V /= Scale;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001722 return V == (V & ((1LL << 5) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00001723 }
1724
1725 if (V < 0)
1726 V = - V;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001727 switch (VT.getSimpleVT()) {
Evan Chengb01fad62007-03-12 23:30:29 +00001728 default: return false;
1729 case MVT::i1:
1730 case MVT::i8:
1731 case MVT::i32:
1732 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001733 return V == (V & ((1LL << 12) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00001734 case MVT::i16:
1735 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001736 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00001737 case MVT::f32:
1738 case MVT::f64:
1739 if (!Subtarget->hasVFP2())
1740 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00001741 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00001742 return false;
1743 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001744 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00001745 }
Evan Chenga8e29892007-01-19 07:51:42 +00001746}
1747
Chris Lattner37caf8c2007-04-09 23:33:39 +00001748/// isLegalAddressingMode - Return true if the addressing mode represented
1749/// by AM is legal for this target, for a load/store of the specified type.
1750bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
1751 const Type *Ty) const {
Evan Chengd1b3da62008-07-25 00:55:17 +00001752 if (!isLegalAddressImmediate(AM.BaseOffs, getValueType(Ty, true), Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00001753 return false;
Chris Lattner37caf8c2007-04-09 23:33:39 +00001754
1755 // Can never fold addr of global into load/store.
1756 if (AM.BaseGV)
1757 return false;
1758
1759 switch (AM.Scale) {
1760 case 0: // no scale reg, must be "r+i" or "r", or "i".
1761 break;
1762 case 1:
1763 if (Subtarget->isThumb())
1764 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00001765 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00001766 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00001767 // ARM doesn't support any R+R*scale+imm addr modes.
1768 if (AM.BaseOffs)
1769 return false;
1770
Chris Lattnereb13d1b2007-04-10 03:48:29 +00001771 int Scale = AM.Scale;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001772 switch (getValueType(Ty).getSimpleVT()) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00001773 default: return false;
1774 case MVT::i1:
1775 case MVT::i8:
1776 case MVT::i32:
1777 case MVT::i64:
1778 // This assumes i64 is legalized to a pair of i32. If not (i.e.
1779 // ldrd / strd are used, then its address mode is same as i16.
1780 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00001781 if (Scale < 0) Scale = -Scale;
1782 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00001783 return true;
1784 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00001785 return isPowerOf2_32(Scale & ~1);
Chris Lattner37caf8c2007-04-09 23:33:39 +00001786 case MVT::i16:
1787 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00001788 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00001789 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00001790 return false;
1791
Chris Lattner37caf8c2007-04-09 23:33:39 +00001792 case MVT::isVoid:
1793 // Note, we allow "void" uses (basically, uses that aren't loads or
1794 // stores), because arm allows folding a scale into many arithmetic
1795 // operations. This should be made more precise and revisited later.
Chris Lattnerb2c594f2007-04-03 00:13:57 +00001796
Chris Lattner37caf8c2007-04-09 23:33:39 +00001797 // Allow r << imm, but the imm has to be a multiple of two.
1798 if (AM.Scale & 1) return false;
1799 return isPowerOf2_32(AM.Scale);
1800 }
1801 break;
Evan Chengb01fad62007-03-12 23:30:29 +00001802 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00001803 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00001804}
1805
Chris Lattner37caf8c2007-04-09 23:33:39 +00001806
Duncan Sands83ec4b62008-06-06 12:08:01 +00001807static bool getIndexedAddressParts(SDNode *Ptr, MVT VT,
Dan Gohman475871a2008-07-27 21:46:04 +00001808 bool isSEXTLoad, SDValue &Base,
1809 SDValue &Offset, bool &isInc,
Evan Chenga8e29892007-01-19 07:51:42 +00001810 SelectionDAG &DAG) {
1811 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
1812 return false;
1813
1814 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
1815 // AddressingMode 3
1816 Base = Ptr->getOperand(0);
1817 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001818 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001819 if (RHSC < 0 && RHSC > -256) {
1820 isInc = false;
1821 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
1822 return true;
1823 }
1824 }
1825 isInc = (Ptr->getOpcode() == ISD::ADD);
1826 Offset = Ptr->getOperand(1);
1827 return true;
1828 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
1829 // AddressingMode 2
1830 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001831 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001832 if (RHSC < 0 && RHSC > -0x1000) {
1833 isInc = false;
1834 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
1835 Base = Ptr->getOperand(0);
1836 return true;
1837 }
1838 }
1839
1840 if (Ptr->getOpcode() == ISD::ADD) {
1841 isInc = true;
1842 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
1843 if (ShOpcVal != ARM_AM::no_shift) {
1844 Base = Ptr->getOperand(1);
1845 Offset = Ptr->getOperand(0);
1846 } else {
1847 Base = Ptr->getOperand(0);
1848 Offset = Ptr->getOperand(1);
1849 }
1850 return true;
1851 }
1852
1853 isInc = (Ptr->getOpcode() == ISD::ADD);
1854 Base = Ptr->getOperand(0);
1855 Offset = Ptr->getOperand(1);
1856 return true;
1857 }
1858
1859 // FIXME: Use FLDM / FSTM to emulate indexed FP load / store.
1860 return false;
1861}
1862
1863/// getPreIndexedAddressParts - returns true by value, base pointer and
1864/// offset pointer and addressing mode by reference if the node's address
1865/// can be legally represented as pre-indexed load / store address.
1866bool
Dan Gohman475871a2008-07-27 21:46:04 +00001867ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1868 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00001869 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001870 SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00001871 if (Subtarget->isThumb())
1872 return false;
1873
Duncan Sands83ec4b62008-06-06 12:08:01 +00001874 MVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00001875 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00001876 bool isSEXTLoad = false;
1877 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1878 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001879 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00001880 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
1881 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
1882 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001883 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00001884 } else
1885 return false;
1886
1887 bool isInc;
Gabor Greifba36cb52008-08-28 21:40:38 +00001888 bool isLegal = getIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00001889 isInc, DAG);
1890 if (isLegal) {
1891 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
1892 return true;
1893 }
1894 return false;
1895}
1896
1897/// getPostIndexedAddressParts - returns true by value, base pointer and
1898/// offset pointer and addressing mode by reference if this node can be
1899/// combined with a load / store to form a post-indexed load / store.
1900bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00001901 SDValue &Base,
1902 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00001903 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001904 SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00001905 if (Subtarget->isThumb())
1906 return false;
1907
Duncan Sands83ec4b62008-06-06 12:08:01 +00001908 MVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00001909 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00001910 bool isSEXTLoad = false;
1911 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001912 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00001913 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
1914 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001915 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00001916 } else
1917 return false;
1918
1919 bool isInc;
1920 bool isLegal = getIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
1921 isInc, DAG);
1922 if (isLegal) {
1923 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
1924 return true;
1925 }
1926 return false;
1927}
1928
Dan Gohman475871a2008-07-27 21:46:04 +00001929void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00001930 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001931 APInt &KnownZero,
1932 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001933 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00001934 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001935 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001936 switch (Op.getOpcode()) {
1937 default: break;
1938 case ARMISD::CMOV: {
1939 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00001940 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00001941 if (KnownZero == 0 && KnownOne == 0) return;
1942
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001943 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00001944 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
1945 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00001946 KnownZero &= KnownZeroRHS;
1947 KnownOne &= KnownOneRHS;
1948 return;
1949 }
1950 }
1951}
1952
1953//===----------------------------------------------------------------------===//
1954// ARM Inline Assembly Support
1955//===----------------------------------------------------------------------===//
1956
1957/// getConstraintType - Given a constraint letter, return the type of
1958/// constraint it is for this target.
1959ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00001960ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
1961 if (Constraint.size() == 1) {
1962 switch (Constraint[0]) {
1963 default: break;
1964 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00001965 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00001966 }
Evan Chenga8e29892007-01-19 07:51:42 +00001967 }
Chris Lattner4234f572007-03-25 02:14:49 +00001968 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00001969}
1970
1971std::pair<unsigned, const TargetRegisterClass*>
1972ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001973 MVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00001974 if (Constraint.size() == 1) {
1975 // GCC RS6000 Constraint Letters
1976 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00001977 case 'l':
1978 // FIXME: in thumb mode, 'l' is only low-regs.
1979 // FALL THROUGH.
1980 case 'r':
1981 return std::make_pair(0U, ARM::GPRRegisterClass);
1982 case 'w':
1983 if (VT == MVT::f32)
1984 return std::make_pair(0U, ARM::SPRRegisterClass);
Evan Cheng0a7baa22007-04-04 00:06:07 +00001985 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00001986 return std::make_pair(0U, ARM::DPRRegisterClass);
1987 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001988 }
1989 }
1990 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
1991}
1992
1993std::vector<unsigned> ARMTargetLowering::
1994getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001995 MVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00001996 if (Constraint.size() != 1)
1997 return std::vector<unsigned>();
1998
1999 switch (Constraint[0]) { // GCC ARM Constraint Letters
2000 default: break;
2001 case 'l':
2002 case 'r':
2003 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
2004 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
2005 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
2006 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00002007 case 'w':
2008 if (VT == MVT::f32)
2009 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
2010 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
2011 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
2012 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
2013 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
2014 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
2015 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
2016 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
2017 if (VT == MVT::f64)
2018 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
2019 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
2020 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
2021 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
2022 break;
Evan Chenga8e29892007-01-19 07:51:42 +00002023 }
2024
2025 return std::vector<unsigned>();
2026}