blob: 14ed945fa2db70f7d69616705bc35257720bcafa [file] [log] [blame]
Jakob Stoklund Olesenf695b3a2011-05-04 19:01:59 +00001;RUN: llc -mtriple=armv7-apple-darwin -show-mc-encoding -disable-cgp-branch-opts -join-physregs < %s | FileCheck %s
Jim Grosbach0f448b52010-10-08 00:47:59 +00002
3
4;FIXME: Once the ARM integrated assembler is up and going, these sorts of tests
5; should run on .s source files rather than using llc to generate the
Jim Grosbach385e1362010-10-22 19:15:30 +00006; assembly. There's also a large number of instruction encodings the
7; compiler never generates, so we need the integrated assembler to be
8; able to test those at all.
Jim Grosbach0f448b52010-10-08 00:47:59 +00009
Jim Grosbachf8da5f52010-10-22 22:12:16 +000010declare void @llvm.trap() nounwind
11declare i32 @llvm.ctlz.i32(i32)
12
Jim Grosbach53e7dcb2010-10-14 23:32:44 +000013define i32 @foo(i32 %a, i32 %b) {
Jim Grosbach0f448b52010-10-08 00:47:59 +000014; CHECK: foo
Bill Wendlingaf2b5732010-11-21 11:05:29 +000015; CHECK: trap @ encoding: [0xfe,0xde,0xff,0xe7]
Jim Grosbach42fac8e2010-10-11 23:16:21 +000016; CHECK: bx lr @ encoding: [0x1e,0xff,0x2f,0xe1]
Jim Grosbach0f448b52010-10-08 00:47:59 +000017
18 tail call void @llvm.trap()
19 ret i32 undef
20}
21
Jim Grosbach53e7dcb2010-10-14 23:32:44 +000022define i32 @f2(i32 %a, i32 %b) {
Jim Grosbach56ac9072010-10-08 21:45:55 +000023; CHECK: f2
Jim Grosbach42fac8e2010-10-11 23:16:21 +000024; CHECK: add r0, r1, r0 @ encoding: [0x00,0x00,0x81,0xe0]
25; CHECK: bx lr @ encoding: [0x1e,0xff,0x2f,0xe1]
Jim Grosbach56ac9072010-10-08 21:45:55 +000026 %add = add nsw i32 %b, %a
27 ret i32 %add
28}
Jim Grosbach42fac8e2010-10-11 23:16:21 +000029
30
Jim Grosbach53e7dcb2010-10-14 23:32:44 +000031define i32 @f3(i32 %a, i32 %b) {
Jim Grosbach42fac8e2010-10-11 23:16:21 +000032; CHECK: f3
33; CHECK: add r0, r0, r1, lsl #3 @ encoding: [0x81,0x01,0x80,0xe0]
34; CHECK: bx lr @ encoding: [0x1e,0xff,0x2f,0xe1]
35 %mul = shl i32 %b, 3
36 %add = add nsw i32 %mul, %a
37 ret i32 %add
38}
39
Jim Grosbach53e7dcb2010-10-14 23:32:44 +000040define i32 @f4(i32 %a, i32 %b) {
Jim Grosbach0de6ab32010-10-12 17:11:26 +000041; CHECK: f4
Jim Grosbach589130f2011-07-11 16:48:36 +000042; CHECK: add r0, r0, #4064 @ encoding: [0xfe,0x0e,0x80,0xe2]
Jim Grosbach0de6ab32010-10-12 17:11:26 +000043; CHECK: bx lr @ encoding: [0x1e,0xff,0x2f,0xe1]
44 %add = add nsw i32 %a, 4064
45 ret i32 %add
46}
47
Jim Grosbach53e7dcb2010-10-14 23:32:44 +000048define i32 @f5(i32 %a, i32 %b, i32 %c) {
Jim Grosbach89c898f2010-10-13 00:50:27 +000049; CHECK: f5
50; CHECK: cmp r0, r1 @ encoding: [0x01,0x00,0x50,0xe1]
51; CHECK: mov r0, r2 @ encoding: [0x02,0x00,0xa0,0xe1]
52; CHECK: movgt r0, r1 @ encoding: [0x01,0x00,0xa0,0xc1]
53 %cmp = icmp sgt i32 %a, %b
54 %retval.0 = select i1 %cmp, i32 %b, i32 %c
55 ret i32 %retval.0
56}
Jim Grosbach24989ec2010-10-13 18:00:52 +000057
Jim Grosbach53e7dcb2010-10-14 23:32:44 +000058define i64 @f6(i64 %a, i64 %b, i64 %c) {
Jim Grosbach24989ec2010-10-13 18:00:52 +000059; CHECK: f6
60; CHECK: adds r0, r2, r0 @ encoding: [0x00,0x00,0x92,0xe0]
61; CHECK: adc r1, r3, r1 @ encoding: [0x01,0x10,0xa3,0xe0]
62 %add = add nsw i64 %b, %a
63 ret i64 %add
64}
Jim Grosbachb35ad412010-10-13 19:56:10 +000065
Jim Grosbach53e7dcb2010-10-14 23:32:44 +000066define i32 @f7(i32 %a, i32 %b) {
Jim Grosbachb35ad412010-10-13 19:56:10 +000067; CHECK: f7
68; CHECK: uxtab r0, r0, r1 @ encoding: [0x71,0x00,0xe0,0xe6]
69 %and = and i32 %b, 255
70 %add = add i32 %and, %a
71 ret i32 %add
72}
73
Jim Grosbach53e7dcb2010-10-14 23:32:44 +000074define i32 @f8(i32 %a) {
Jim Grosbach1de588d2010-10-14 18:54:27 +000075; CHECK: f8
76; CHECK: movt r0, #42405 @ encoding: [0xa5,0x05,0x4a,0xe3]
77 %and = and i32 %a, 65535
78 %or = or i32 %and, -1515913216
79 ret i32 %or
80}
81
Jim Grosbach53e7dcb2010-10-14 23:32:44 +000082define i32 @f9() {
Jim Grosbach1de588d2010-10-14 18:54:27 +000083; CHECK: f9
84; CHECK: movw r0, #42405 @ encoding: [0xa5,0x05,0x0a,0xe3]
85 ret i32 42405
86}
87
Jim Grosbach53e7dcb2010-10-14 23:32:44 +000088define i64 @f10(i64 %a) {
Jim Grosbach8faff9c2010-10-14 23:29:18 +000089; CHECK: f10
90; CHECK: asrs r1, r1, #1 @ encoding: [0xc1,0x10,0xb0,0xe1]
91; CHECK: rrx r0, r0 @ encoding: [0x60,0x00,0xa0,0xe1]
92 %shr = ashr i64 %a, 1
93 ret i64 %shr
94}
Jim Grosbach1de588d2010-10-14 18:54:27 +000095
Jim Grosbach36860462010-10-21 22:19:32 +000096define i32 @f11([1 x i32] %A.coerce0, [1 x i32] %B.coerce0) {
Jim Grosbach8abe32a2010-10-15 17:15:16 +000097; CHECK: f11
98; CHECK: ubfx r1, r1, #8, #5 @ encoding: [0x51,0x14,0xe4,0xe7]
99; CHECK: sbfx r0, r0, #13, #7 @ encoding: [0xd0,0x06,0xa6,0xe7]
Jim Grosbach432a8142010-10-22 22:15:48 +0000100 %tmp1 = extractvalue [1 x i32] %A.coerce0, 0
101 %tmp2 = extractvalue [1 x i32] %B.coerce0, 0
102 %tmp3 = shl i32 %tmp1, 12
103 %bf.val.sext = ashr i32 %tmp3, 25
104 %tmp4 = lshr i32 %tmp2, 8
105 %bf.clear2 = and i32 %tmp4, 31
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000106 %mul = mul nsw i32 %bf.val.sext, %bf.clear2
107 ret i32 %mul
108}
109
Jim Grosbach3fea191052010-10-21 22:03:21 +0000110define i32 @f12(i32 %a) {
111; CHECK: f12:
112; CHECK: bfc r0, #4, #20 @ encoding: [0x1f,0x02,0xd7,0xe7]
113 %tmp = and i32 %a, 4278190095
114 ret i32 %tmp
115}
116
Jim Grosbach36860462010-10-21 22:19:32 +0000117define i64 @f13() {
118; CHECK: f13:
119; CHECK: mvn r0, #0 @ encoding: [0x00,0x00,0xe0,0xe3]
Jim Grosbach589130f2011-07-11 16:48:36 +0000120; CHECK: mvn r1, #-2147483648 @ encoding: [0x02,0x11,0xe0,0xe3]
Jim Grosbach36860462010-10-21 22:19:32 +0000121 ret i64 9223372036854775807
122}
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000123
124define i32 @f14(i32 %x, i32 %y) {
125; CHECK: f14:
126; CHECK: smmul r0, r1, r0 @ encoding: [0x11,0xf0,0x50,0xe7]
127 %tmp = sext i32 %x to i64
128 %tmp1 = sext i32 %y to i64
129 %tmp2 = mul i64 %tmp1, %tmp
130 %tmp3 = lshr i64 %tmp2, 32
131 %tmp3.upgrd.1 = trunc i64 %tmp3 to i32
132 ret i32 %tmp3.upgrd.1
133}
134
135define i32 @f15(i32 %x, i32 %y) {
136; CHECK: f15:
137; CHECK: umull r1, r0, r1, r0 @ encoding: [0x91,0x10,0x80,0xe0]
138 %tmp = zext i32 %x to i64
139 %tmp1 = zext i32 %y to i64
140 %tmp2 = mul i64 %tmp1, %tmp
141 %tmp3 = lshr i64 %tmp2, 32
142 %tmp3.upgrd.2 = trunc i64 %tmp3 to i32
143 ret i32 %tmp3.upgrd.2
144}
Jim Grosbach3870b752010-10-22 18:35:16 +0000145
146define i32 @f16(i16 %x, i32 %y) {
147; CHECK: f16:
148; CHECK: smulbt r0, r0, r1 @ encoding: [0xc0,0x01,0x60,0xe1]
149 %tmp1 = add i16 %x, 2
150 %tmp2 = sext i16 %tmp1 to i32
151 %tmp3 = ashr i32 %y, 16
152 %tmp4 = mul i32 %tmp2, %tmp3
153 ret i32 %tmp4
154}
155
156define i32 @f17(i32 %x, i32 %y) {
157; CHECK: f17:
158; CHECK: smultt r0, r1, r0 @ encoding: [0xe1,0x00,0x60,0xe1]
159 %tmp1 = ashr i32 %x, 16
160 %tmp3 = ashr i32 %y, 16
161 %tmp4 = mul i32 %tmp3, %tmp1
162 ret i32 %tmp4
163}
164
165define i32 @f18(i32 %a, i16 %x, i32 %y) {
166; CHECK: f18:
167; CHECK: smlabt r0, r1, r2, r0 @ encoding: [0xc1,0x02,0x00,0xe1]
168 %tmp = sext i16 %x to i32
169 %tmp2 = ashr i32 %y, 16
170 %tmp3 = mul i32 %tmp2, %tmp
171 %tmp5 = add i32 %tmp3, %a
172 ret i32 %tmp5
173}
174
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000175define i32 @f19(i32 %x) {
176; CHECK: f19
177; CHECK: clz r0, r0 @ encoding: [0x10,0x0f,0x6f,0xe1]
178 %tmp.1 = call i32 @llvm.ctlz.i32( i32 %x )
179 ret i32 %tmp.1
180}
181
182define i32 @f20(i32 %X) {
183; CHECK: f20
184; CHECK: rev16 r0, r0 @ encoding: [0xb0,0x0f,0xbf,0xe6]
185 %tmp1 = lshr i32 %X, 8
186 %X15 = bitcast i32 %X to i32
187 %tmp4 = shl i32 %X15, 8
188 %tmp2 = and i32 %tmp1, 16711680
189 %tmp5 = and i32 %tmp4, -16777216
190 %tmp9 = and i32 %tmp1, 255
191 %tmp13 = and i32 %tmp4, 65280
192 %tmp6 = or i32 %tmp5, %tmp2
193 %tmp10 = or i32 %tmp6, %tmp13
194 %tmp14 = or i32 %tmp10, %tmp9
195 ret i32 %tmp14
196}
197
198define i32 @f21(i32 %X) {
199; CHECK: f21
200; CHECK: revsh r0, r0 @ encoding: [0xb0,0x0f,0xff,0xe6]
201 %tmp1 = lshr i32 %X, 8
202 %tmp1.upgrd.1 = trunc i32 %tmp1 to i16
203 %tmp3 = trunc i32 %X to i16
204 %tmp2 = and i16 %tmp1.upgrd.1, 255
205 %tmp4 = shl i16 %tmp3, 8
206 %tmp5 = or i16 %tmp2, %tmp4
207 %tmp5.upgrd.2 = sext i16 %tmp5 to i32
208 ret i32 %tmp5.upgrd.2
209}
210
211define i32 @f22(i32 %X, i32 %Y) {
212; CHECK: f22
213; CHECK: pkhtb r0, r0, r1, asr #22 @ encoding: [0x51,0x0b,0x80,0xe6]
214 %tmp1 = and i32 %X, -65536
Jim Grosbach432a8142010-10-22 22:15:48 +0000215 %tmp2 = lshr i32 %Y, 22
216 %tmp3 = or i32 %tmp2, %tmp1
217 ret i32 %tmp3
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000218}
219
220define i32 @f23(i32 %X, i32 %Y) {
221; CHECK: f23
222; CHECK: pkhbt r0, r0, r1, lsl #18 @ encoding: [0x11,0x09,0x80,0xe6]
Jim Grosbach432a8142010-10-22 22:15:48 +0000223 %tmp1 = and i32 %X, 65535
224 %tmp2 = shl i32 %Y, 18
225 %tmp3 = or i32 %tmp1, %tmp2
226 ret i32 %tmp3
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000227}
Jim Grosbach48c9f202010-10-22 23:48:01 +0000228
229define void @f24(i32 %a) {
230; CHECK: f24
Jim Grosbach589130f2011-07-11 16:48:36 +0000231; CHECK: cmp r0, #65536 @ encoding: [0x01,0x08,0x50,0xe3]
Jim Grosbach48c9f202010-10-22 23:48:01 +0000232 %b = icmp ugt i32 %a, 65536
233 br i1 %b, label %r, label %r
234r:
235 ret void
236}