blob: 623ef5c13eb31c12b10d5e96156aaaaac315a006 [file] [log] [blame]
Andrew Lenharthaa38ce42005-09-02 18:46:02 +00001//===-- AlphaISelLowering.cpp - Alpha DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Andrew Lenharth and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the AlphaISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "AlphaISelLowering.h"
15#include "AlphaTargetMachine.h"
16#include "llvm/CodeGen/MachineFrameInfo.h"
17#include "llvm/CodeGen/MachineFunction.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
19#include "llvm/CodeGen/SelectionDAG.h"
20#include "llvm/CodeGen/SSARegMap.h"
21#include "llvm/Constants.h"
22#include "llvm/Function.h"
Andrew Lenharth167bc6e2006-01-23 20:59:50 +000023#include "llvm/Module.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000024#include "llvm/Support/CommandLine.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000025using namespace llvm;
26
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000027/// AddLiveIn - This helper function adds the specified physical register to the
28/// MachineFunction as a live in value. It also creates a corresponding virtual
29/// register for it.
30static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
31 TargetRegisterClass *RC) {
32 assert(RC->contains(PReg) && "Not the correct regclass!");
33 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
34 MF.addLiveIn(PReg, VReg);
35 return VReg;
36}
37
38AlphaTargetLowering::AlphaTargetLowering(TargetMachine &TM) : TargetLowering(TM) {
39 // Set up the TargetLowering object.
40 //I am having problems with shr n ubyte 1
41 setShiftAmountType(MVT::i64);
42 setSetCCResultType(MVT::i64);
43 setSetCCResultContents(ZeroOrOneSetCCResult);
44
Chris Lattner111c2fa2006-10-06 22:46:51 +000045 setUsesGlobalOffsetTable(true);
46
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000047 addRegisterClass(MVT::i64, Alpha::GPRCRegisterClass);
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +000048 addRegisterClass(MVT::f64, Alpha::F8RCRegisterClass);
49 addRegisterClass(MVT::f32, Alpha::F4RCRegisterClass);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000050
Evan Chengc5484282006-10-04 00:56:09 +000051 setLoadXAction(ISD::EXTLOAD, MVT::i1, Promote);
52 setLoadXAction(ISD::EXTLOAD, MVT::f32, Expand);
53
54 setLoadXAction(ISD::ZEXTLOAD, MVT::i1, Promote);
55 setLoadXAction(ISD::ZEXTLOAD, MVT::i32, Expand);
56
57 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
58 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
59 setLoadXAction(ISD::SEXTLOAD, MVT::i16, Expand);
Evan Cheng8b2794a2006-10-13 21:14:26 +000060
61 setStoreXAction(MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000062
Evan Chengc35497f2006-10-30 08:02:39 +000063 // setOperationAction(ISD::BRIND, MVT::Other, Expand);
64 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Nate Begeman750ac1b2006-02-01 07:19:44 +000065 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Evan Cheng8b2794a2006-10-13 21:14:26 +000066 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
Andrew Lenharthf3fb71b2005-10-06 16:54:29 +000067
Andrew Lenharth7794bd32006-06-27 23:19:14 +000068 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
69
Chris Lattner3e2bafd2005-09-28 22:29:17 +000070 setOperationAction(ISD::FREM, MVT::f32, Expand);
71 setOperationAction(ISD::FREM, MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000072
73 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Andrew Lenharth7f0db912005-11-30 07:19:56 +000074 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Andrew Lenharthcd804962005-11-30 16:10:29 +000075 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
76 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
77
Andrew Lenharth120ab482005-09-29 22:54:56 +000078 if (!TM.getSubtarget<AlphaSubtarget>().hasCT()) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000079 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
80 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
81 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
82 }
Nate Begemand88fc032006-01-14 03:14:10 +000083 setOperationAction(ISD::BSWAP , MVT::i64, Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +000084 setOperationAction(ISD::ROTL , MVT::i64, Expand);
85 setOperationAction(ISD::ROTR , MVT::i64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000086
Andrew Lenharth53d89702005-12-25 01:34:27 +000087 setOperationAction(ISD::SREM , MVT::i64, Custom);
88 setOperationAction(ISD::UREM , MVT::i64, Custom);
89 setOperationAction(ISD::SDIV , MVT::i64, Custom);
90 setOperationAction(ISD::UDIV , MVT::i64, Custom);
Andrew Lenharthafe3f492006-04-03 03:18:59 +000091
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000092 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
93 setOperationAction(ISD::MEMSET , MVT::Other, Expand);
94 setOperationAction(ISD::MEMCPY , MVT::Other, Expand);
95
96 // We don't support sin/cos/sqrt
97 setOperationAction(ISD::FSIN , MVT::f64, Expand);
98 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000099 setOperationAction(ISD::FSIN , MVT::f32, Expand);
100 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Andrew Lenharth39424472006-01-19 21:10:38 +0000101
102 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000103 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner9601a862006-03-05 05:08:37 +0000104
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000105 setOperationAction(ISD::SETCC, MVT::f32, Promote);
Chris Lattnerf73bae12005-11-29 06:16:21 +0000106
107 // We don't have line number support yet.
108 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000109 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
110 setOperationAction(ISD::DEBUG_LABEL, MVT::Other, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000111
112 // Not implemented yet.
113 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
114 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Andrew Lenharth739027e2006-01-16 21:22:38 +0000115 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
116
Andrew Lenharth53d89702005-12-25 01:34:27 +0000117 // We want to legalize GlobalAddress and ConstantPool and
118 // ExternalSymbols nodes into the appropriate instructions to
119 // materialize the address.
120 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
121 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
122 setOperationAction(ISD::ExternalSymbol, MVT::i64, Custom);
Andrew Lenharth4e629512005-12-24 05:36:33 +0000123
Andrew Lenharth0e538792006-01-25 21:54:38 +0000124 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Andrew Lenharth677c4f22006-01-25 23:33:32 +0000125 setOperationAction(ISD::VAEND, MVT::Other, Expand);
Andrew Lenharth0e538792006-01-25 21:54:38 +0000126 setOperationAction(ISD::VACOPY, MVT::Other, Custom);
Andrew Lenharth5f8f0e22006-01-25 22:28:07 +0000127 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Nate Begeman0aed7842006-01-28 03:14:31 +0000128 setOperationAction(ISD::VAARG, MVT::i32, Custom);
Andrew Lenharth0e538792006-01-25 21:54:38 +0000129
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000130 setOperationAction(ISD::RET, MVT::Other, Custom);
131
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000132 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Andrew Lenharth0607a2f2006-09-24 19:46:56 +0000133 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000134
Andrew Lenharth739027e2006-01-16 21:22:38 +0000135 setStackPointerRegisterToSaveRestore(Alpha::R30);
136
Chris Lattner08a90222006-01-29 06:25:22 +0000137 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
138 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000139 addLegalFPImmediate(+0.0); //F31
140 addLegalFPImmediate(-0.0); //-F31
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000141
Andrew Lenharth89c0b4a2006-09-05 00:22:25 +0000142 setJumpBufSize(272);
143 setJumpBufAlignment(16);
144
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000145 computeRegisterProperties();
146
147 useITOF = TM.getSubtarget<AlphaSubtarget>().hasF2I();
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000148}
149
Andrew Lenharth84a06052006-01-16 19:53:25 +0000150const char *AlphaTargetLowering::getTargetNodeName(unsigned Opcode) const {
151 switch (Opcode) {
152 default: return 0;
153 case AlphaISD::ITOFT_: return "Alpha::ITOFT_";
154 case AlphaISD::FTOIT_: return "Alpha::FTOIT_";
155 case AlphaISD::CVTQT_: return "Alpha::CVTQT_";
156 case AlphaISD::CVTQS_: return "Alpha::CVTQS_";
157 case AlphaISD::CVTTQ_: return "Alpha::CVTTQ_";
158 case AlphaISD::GPRelHi: return "Alpha::GPRelHi";
159 case AlphaISD::GPRelLo: return "Alpha::GPRelLo";
160 case AlphaISD::RelLit: return "Alpha::RelLit";
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000161 case AlphaISD::GlobalRetAddr: return "Alpha::GlobalRetAddr";
Chris Lattner2d90bd52006-01-27 23:39:00 +0000162 case AlphaISD::CALL: return "Alpha::CALL";
Andrew Lenharth84a06052006-01-16 19:53:25 +0000163 case AlphaISD::DivCall: return "Alpha::DivCall";
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000164 case AlphaISD::RET_FLAG: return "Alpha::RET_FLAG";
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000165 case AlphaISD::COND_BRANCH_I: return "Alpha::COND_BRANCH_I";
166 case AlphaISD::COND_BRANCH_F: return "Alpha::COND_BRANCH_F";
Andrew Lenharth84a06052006-01-16 19:53:25 +0000167 }
168}
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000169
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000170static SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
171 MVT::ValueType PtrVT = Op.getValueType();
172 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
173 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
174 SDOperand Zero = DAG.getConstant(0, PtrVT);
175
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000176 SDOperand Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, JTI,
Andrew Lenharth82c3d8f2006-10-11 04:29:42 +0000177 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000178 SDOperand Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, JTI, Hi);
179 return Lo;
180}
181
Chris Lattnere21492b2006-08-11 17:19:54 +0000182//http://www.cs.arizona.edu/computer.help/policy/DIGITAL_unix/
183//AA-PY8AC-TET1_html/callCH3.html#BLOCK21
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000184
185//For now, just use variable size stack frame format
186
187//In a standard call, the first six items are passed in registers $16
188//- $21 and/or registers $f16 - $f21. (See Section 4.1.2 for details
189//of argument-to-register correspondence.) The remaining items are
190//collected in a memory argument list that is a naturally aligned
191//array of quadwords. In a standard call, this list, if present, must
192//be passed at 0(SP).
193//7 ... n 0(SP) ... (n-7)*8(SP)
194
195// //#define FP $15
196// //#define RA $26
197// //#define PV $27
198// //#define GP $29
199// //#define SP $30
200
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000201static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
202 int &VarArgsBase,
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000203 int &VarArgsOffset) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000204 MachineFunction &MF = DAG.getMachineFunction();
205 MachineFrameInfo *MFI = MF.getFrameInfo();
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000206 std::vector<SDOperand> ArgValues;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000207 SDOperand Root = Op.getOperand(0);
208
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000209 AddLiveIn(MF, Alpha::R29, &Alpha::GPRCRegClass); //GP
210 AddLiveIn(MF, Alpha::R26, &Alpha::GPRCRegClass); //RA
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000211
Andrew Lenharthf71df332005-09-04 06:12:19 +0000212 unsigned args_int[] = {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000213 Alpha::R16, Alpha::R17, Alpha::R18, Alpha::R19, Alpha::R20, Alpha::R21};
Andrew Lenharthf71df332005-09-04 06:12:19 +0000214 unsigned args_float[] = {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000215 Alpha::F16, Alpha::F17, Alpha::F18, Alpha::F19, Alpha::F20, Alpha::F21};
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000216
217 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000218 SDOperand argt;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000219 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
220 SDOperand ArgVal;
221
222 if (ArgNo < 6) {
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000223 switch (ObjectVT) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000224 default:
Bill Wendlingf5da1332006-12-07 22:21:48 +0000225 cerr << "Unknown Type " << ObjectVT << "\n";
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000226 abort();
227 case MVT::f64:
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000228 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
229 &Alpha::F8RCRegClass);
230 ArgVal = DAG.getCopyFromReg(Root, args_float[ArgNo], ObjectVT);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000231 break;
Andrew Lenharthd1aab352006-06-21 01:00:43 +0000232 case MVT::f32:
233 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
234 &Alpha::F4RCRegClass);
235 ArgVal = DAG.getCopyFromReg(Root, args_float[ArgNo], ObjectVT);
236 break;
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000237 case MVT::i64:
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000238 args_int[ArgNo] = AddLiveIn(MF, args_int[ArgNo],
239 &Alpha::GPRCRegClass);
240 ArgVal = DAG.getCopyFromReg(Root, args_int[ArgNo], MVT::i64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000241 break;
242 }
243 } else { //more args
244 // Create the frame index object for this incoming parameter...
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000245 int FI = MFI->CreateFixedObject(8, 8 * (ArgNo - 6));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000246
247 // Create the SelectionDAG nodes corresponding to a load
248 //from this parameter
249 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i64);
Evan Cheng466685d2006-10-09 20:57:25 +0000250 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000251 }
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000252 ArgValues.push_back(ArgVal);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000253 }
254
255 // If the functions takes variable number of arguments, copy all regs to stack
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000256 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
257 if (isVarArg) {
258 VarArgsOffset = (Op.Val->getNumValues()-1) * 8;
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000259 std::vector<SDOperand> LS;
260 for (int i = 0; i < 6; ++i) {
Chris Lattnerf2cded72005-09-13 19:03:13 +0000261 if (MRegisterInfo::isPhysicalRegister(args_int[i]))
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000262 args_int[i] = AddLiveIn(MF, args_int[i], &Alpha::GPRCRegClass);
263 SDOperand argt = DAG.getCopyFromReg(Root, args_int[i], MVT::i64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000264 int FI = MFI->CreateFixedObject(8, -8 * (6 - i));
265 if (i == 0) VarArgsBase = FI;
266 SDOperand SDFI = DAG.getFrameIndex(FI, MVT::i64);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000267 LS.push_back(DAG.getStore(Root, argt, SDFI, NULL, 0));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000268
Chris Lattnerf2cded72005-09-13 19:03:13 +0000269 if (MRegisterInfo::isPhysicalRegister(args_float[i]))
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000270 args_float[i] = AddLiveIn(MF, args_float[i], &Alpha::F8RCRegClass);
271 argt = DAG.getCopyFromReg(Root, args_float[i], MVT::f64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000272 FI = MFI->CreateFixedObject(8, - 8 * (12 - i));
273 SDFI = DAG.getFrameIndex(FI, MVT::i64);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000274 LS.push_back(DAG.getStore(Root, argt, SDFI, NULL, 0));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000275 }
276
277 //Set up a token factor with all the stack traffic
Chris Lattnere2199452006-08-11 17:38:39 +0000278 Root = DAG.getNode(ISD::TokenFactor, MVT::Other, &LS[0], LS.size());
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000279 }
280
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000281 ArgValues.push_back(Root);
282
283 // Return the new list of results.
284 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
285 Op.Val->value_end());
Chris Lattnere21492b2006-08-11 17:19:54 +0000286 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000287}
288
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000289static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) {
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000290 SDOperand Copy = DAG.getCopyToReg(Op.getOperand(0), Alpha::R26,
Chris Lattnere21492b2006-08-11 17:19:54 +0000291 DAG.getNode(AlphaISD::GlobalRetAddr,
292 MVT::i64),
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000293 SDOperand());
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000294 switch (Op.getNumOperands()) {
295 default:
296 assert(0 && "Do not know how to return this many arguments!");
297 abort();
298 case 1:
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000299 break;
300 //return SDOperand(); // ret void is legal
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000301 case 3: {
302 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
303 unsigned ArgReg;
304 if (MVT::isInteger(ArgVT))
305 ArgReg = Alpha::R0;
306 else {
307 assert(MVT::isFloatingPoint(ArgVT));
308 ArgReg = Alpha::F0;
309 }
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000310 Copy = DAG.getCopyToReg(Copy, ArgReg, Op.getOperand(1), Copy.getValue(1));
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000311 if(DAG.getMachineFunction().liveout_empty())
312 DAG.getMachineFunction().addLiveOut(ArgReg);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000313 break;
314 }
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000315 }
316 return DAG.getNode(AlphaISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000317}
318
319std::pair<SDOperand, SDOperand>
Reid Spencer47857812006-12-31 05:55:36 +0000320AlphaTargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy,
321 bool RetTyIsSigned, bool isVarArg,
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000322 unsigned CallingConv, bool isTailCall,
323 SDOperand Callee, ArgListTy &Args,
324 SelectionDAG &DAG) {
325 int NumBytes = 0;
326 if (Args.size() > 6)
327 NumBytes = (Args.size() - 6) * 8;
328
Chris Lattner94dd2922006-02-13 09:00:43 +0000329 Chain = DAG.getCALLSEQ_START(Chain,
330 DAG.getConstant(NumBytes, getPointerTy()));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000331 std::vector<SDOperand> args_to_use;
332 for (unsigned i = 0, e = Args.size(); i != e; ++i)
333 {
Reid Spencer47857812006-12-31 05:55:36 +0000334 switch (getValueType(Args[i].Ty)) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000335 default: assert(0 && "Unexpected ValueType for argument!");
336 case MVT::i1:
337 case MVT::i8:
338 case MVT::i16:
339 case MVT::i32:
340 // Promote the integer to 64 bits. If the input type is signed use a
341 // sign extend, otherwise use a zero extend.
Reid Spencer47857812006-12-31 05:55:36 +0000342 if (Args[i].isSigned)
343 Args[i].Node = DAG.getNode(ISD::SIGN_EXTEND, MVT::i64, Args[i].Node);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000344 else
Reid Spencer47857812006-12-31 05:55:36 +0000345 Args[i].Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i64, Args[i].Node);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000346 break;
347 case MVT::i64:
348 case MVT::f64:
349 case MVT::f32:
350 break;
351 }
Reid Spencer47857812006-12-31 05:55:36 +0000352 args_to_use.push_back(Args[i].Node);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000353 }
354
355 std::vector<MVT::ValueType> RetVals;
356 MVT::ValueType RetTyVT = getValueType(RetTy);
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000357 MVT::ValueType ActualRetTyVT = RetTyVT;
358 if (RetTyVT >= MVT::i1 && RetTyVT <= MVT::i32)
359 ActualRetTyVT = MVT::i64;
360
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000361 if (RetTyVT != MVT::isVoid)
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000362 RetVals.push_back(ActualRetTyVT);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000363 RetVals.push_back(MVT::Other);
364
Chris Lattner2d90bd52006-01-27 23:39:00 +0000365 std::vector<SDOperand> Ops;
366 Ops.push_back(Chain);
367 Ops.push_back(Callee);
368 Ops.insert(Ops.end(), args_to_use.begin(), args_to_use.end());
Chris Lattnere21492b2006-08-11 17:19:54 +0000369 SDOperand TheCall = DAG.getNode(AlphaISD::CALL, RetVals, &Ops[0], Ops.size());
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000370 Chain = TheCall.getValue(RetTyVT != MVT::isVoid);
371 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
372 DAG.getConstant(NumBytes, getPointerTy()));
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000373 SDOperand RetVal = TheCall;
374
375 if (RetTyVT != ActualRetTyVT) {
Reid Spencer47857812006-12-31 05:55:36 +0000376 RetVal = DAG.getNode(RetTyIsSigned ? ISD::AssertSext : ISD::AssertZext,
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000377 MVT::i64, RetVal, DAG.getValueType(RetTyVT));
378 RetVal = DAG.getNode(ISD::TRUNCATE, RetTyVT, RetVal);
379 }
380
381 return std::make_pair(RetVal, Chain);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000382}
383
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000384/// LowerOperation - Provide custom lowering hooks for some operations.
385///
386SDOperand AlphaTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
387 switch (Op.getOpcode()) {
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000388 default: assert(0 && "Wasn't expecting to be able to lower this!");
389 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG,
390 VarArgsBase,
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000391 VarArgsOffset);
392
393 case ISD::RET: return LowerRET(Op,DAG);
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000394 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
395
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000396 case ISD::SINT_TO_FP: {
397 assert(MVT::i64 == Op.getOperand(0).getValueType() &&
398 "Unhandled SINT_TO_FP type in custom expander!");
399 SDOperand LD;
400 bool isDouble = MVT::f64 == Op.getValueType();
401 if (useITOF) {
402 LD = DAG.getNode(AlphaISD::ITOFT_, MVT::f64, Op.getOperand(0));
403 } else {
404 int FrameIdx =
405 DAG.getMachineFunction().getFrameInfo()->CreateStackObject(8, 8);
406 SDOperand FI = DAG.getFrameIndex(FrameIdx, MVT::i64);
Evan Cheng786225a2006-10-05 23:01:46 +0000407 SDOperand ST = DAG.getStore(DAG.getEntryNode(),
Evan Cheng8b2794a2006-10-13 21:14:26 +0000408 Op.getOperand(0), FI, NULL, 0);
Evan Cheng466685d2006-10-09 20:57:25 +0000409 LD = DAG.getLoad(MVT::f64, ST, FI, NULL, 0);
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000410 }
411 SDOperand FP = DAG.getNode(isDouble?AlphaISD::CVTQT_:AlphaISD::CVTQS_,
412 isDouble?MVT::f64:MVT::f32, LD);
413 return FP;
414 }
Andrew Lenharthcd804962005-11-30 16:10:29 +0000415 case ISD::FP_TO_SINT: {
416 bool isDouble = MVT::f64 == Op.getOperand(0).getValueType();
417 SDOperand src = Op.getOperand(0);
418
419 if (!isDouble) //Promote
420 src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, src);
421
422 src = DAG.getNode(AlphaISD::CVTTQ_, MVT::f64, src);
423
424 if (useITOF) {
425 return DAG.getNode(AlphaISD::FTOIT_, MVT::i64, src);
426 } else {
427 int FrameIdx =
428 DAG.getMachineFunction().getFrameInfo()->CreateStackObject(8, 8);
429 SDOperand FI = DAG.getFrameIndex(FrameIdx, MVT::i64);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000430 SDOperand ST = DAG.getStore(DAG.getEntryNode(), src, FI, NULL, 0);
Evan Cheng466685d2006-10-09 20:57:25 +0000431 return DAG.getLoad(MVT::i64, ST, FI, NULL, 0);
Andrew Lenharthcd804962005-11-30 16:10:29 +0000432 }
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000433 }
Andrew Lenharth4e629512005-12-24 05:36:33 +0000434 case ISD::ConstantPool: {
Evan Chengb8973bd2006-01-31 22:23:14 +0000435 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +0000436 Constant *C = CP->getConstVal();
Evan Chengb8973bd2006-01-31 22:23:14 +0000437 SDOperand CPI = DAG.getTargetConstantPool(C, MVT::i64, CP->getAlignment());
Andrew Lenharth4e629512005-12-24 05:36:33 +0000438
439 SDOperand Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, CPI,
Andrew Lenharth82c3d8f2006-10-11 04:29:42 +0000440 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Andrew Lenharth4e629512005-12-24 05:36:33 +0000441 SDOperand Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, CPI, Hi);
442 return Lo;
443 }
444 case ISD::GlobalAddress: {
445 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
446 GlobalValue *GV = GSDN->getGlobal();
447 SDOperand GA = DAG.getTargetGlobalAddress(GV, MVT::i64, GSDN->getOffset());
448
Andrew Lenharth3e2c7452006-04-06 23:18:45 +0000449 // if (!GV->hasWeakLinkage() && !GV->isExternal() && !GV->hasLinkOnceLinkage()) {
450 if (GV->hasInternalLinkage()) {
Andrew Lenharth4e629512005-12-24 05:36:33 +0000451 SDOperand Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, GA,
Andrew Lenharth82c3d8f2006-10-11 04:29:42 +0000452 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Andrew Lenharth4e629512005-12-24 05:36:33 +0000453 SDOperand Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, GA, Hi);
454 return Lo;
455 } else
Andrew Lenharth82c3d8f2006-10-11 04:29:42 +0000456 return DAG.getNode(AlphaISD::RelLit, MVT::i64, GA,
457 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Andrew Lenharth4e629512005-12-24 05:36:33 +0000458 }
Andrew Lenharth53d89702005-12-25 01:34:27 +0000459 case ISD::ExternalSymbol: {
460 return DAG.getNode(AlphaISD::RelLit, MVT::i64,
Andrew Lenharth82c3d8f2006-10-11 04:29:42 +0000461 DAG.getTargetExternalSymbol(cast<ExternalSymbolSDNode>(Op)
462 ->getSymbol(), MVT::i64),
463 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Andrew Lenharth53d89702005-12-25 01:34:27 +0000464 }
465
Andrew Lenharth53d89702005-12-25 01:34:27 +0000466 case ISD::UREM:
467 case ISD::SREM:
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000468 //Expand only on constant case
469 if (Op.getOperand(1).getOpcode() == ISD::Constant) {
470 MVT::ValueType VT = Op.Val->getValueType(0);
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000471 SDOperand Tmp1 = Op.Val->getOpcode() == ISD::UREM ?
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +0000472 BuildUDIV(Op.Val, DAG, NULL) :
473 BuildSDIV(Op.Val, DAG, NULL);
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000474 Tmp1 = DAG.getNode(ISD::MUL, VT, Tmp1, Op.getOperand(1));
475 Tmp1 = DAG.getNode(ISD::SUB, VT, Op.getOperand(0), Tmp1);
476 return Tmp1;
477 }
478 //fall through
479 case ISD::SDIV:
480 case ISD::UDIV:
Andrew Lenharth53d89702005-12-25 01:34:27 +0000481 if (MVT::isInteger(Op.getValueType())) {
Andrew Lenharth253b9e72006-04-06 21:26:32 +0000482 if (Op.getOperand(1).getOpcode() == ISD::Constant)
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +0000483 return Op.getOpcode() == ISD::SDIV ? BuildSDIV(Op.Val, DAG, NULL)
484 : BuildUDIV(Op.Val, DAG, NULL);
Andrew Lenharth53d89702005-12-25 01:34:27 +0000485 const char* opstr = 0;
486 switch(Op.getOpcode()) {
487 case ISD::UREM: opstr = "__remqu"; break;
488 case ISD::SREM: opstr = "__remq"; break;
489 case ISD::UDIV: opstr = "__divqu"; break;
490 case ISD::SDIV: opstr = "__divq"; break;
491 }
492 SDOperand Tmp1 = Op.getOperand(0),
493 Tmp2 = Op.getOperand(1),
494 Addr = DAG.getExternalSymbol(opstr, MVT::i64);
495 return DAG.getNode(AlphaISD::DivCall, MVT::i64, Addr, Tmp1, Tmp2);
496 }
497 break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000498
Nate Begemanacc398c2006-01-25 18:21:52 +0000499 case ISD::VAARG: {
500 SDOperand Chain = Op.getOperand(0);
501 SDOperand VAListP = Op.getOperand(1);
Evan Cheng466685d2006-10-09 20:57:25 +0000502 SrcValueSDNode *VAListS = cast<SrcValueSDNode>(Op.getOperand(2));
Nate Begemanacc398c2006-01-25 18:21:52 +0000503
Evan Cheng466685d2006-10-09 20:57:25 +0000504 SDOperand Base = DAG.getLoad(MVT::i64, Chain, VAListP, VAListS->getValue(),
505 VAListS->getOffset());
Nate Begemanacc398c2006-01-25 18:21:52 +0000506 SDOperand Tmp = DAG.getNode(ISD::ADD, MVT::i64, VAListP,
507 DAG.getConstant(8, MVT::i64));
508 SDOperand Offset = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Base.getValue(1),
Evan Cheng466685d2006-10-09 20:57:25 +0000509 Tmp, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000510 SDOperand DataPtr = DAG.getNode(ISD::ADD, MVT::i64, Base, Offset);
511 if (MVT::isFloatingPoint(Op.getValueType()))
512 {
513 //if fp && Offset < 6*8, then subtract 6*8 from DataPtr
514 SDOperand FPDataPtr = DAG.getNode(ISD::SUB, MVT::i64, DataPtr,
515 DAG.getConstant(8*6, MVT::i64));
516 SDOperand CC = DAG.getSetCC(MVT::i64, Offset,
517 DAG.getConstant(8*6, MVT::i64), ISD::SETLT);
518 DataPtr = DAG.getNode(ISD::SELECT, MVT::i64, CC, FPDataPtr, DataPtr);
519 }
Andrew Lenharth66e49582006-01-23 21:51:33 +0000520
Nate Begemanacc398c2006-01-25 18:21:52 +0000521 SDOperand NewOffset = DAG.getNode(ISD::ADD, MVT::i64, Offset,
522 DAG.getConstant(8, MVT::i64));
Evan Cheng8b2794a2006-10-13 21:14:26 +0000523 SDOperand Update = DAG.getTruncStore(Offset.getValue(1), NewOffset,
524 Tmp, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000525
526 SDOperand Result;
527 if (Op.getValueType() == MVT::i32)
528 Result = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Update, DataPtr,
Evan Cheng466685d2006-10-09 20:57:25 +0000529 NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000530 else
Evan Cheng466685d2006-10-09 20:57:25 +0000531 Result = DAG.getLoad(Op.getValueType(), Update, DataPtr, NULL, 0);
Nate Begemanacc398c2006-01-25 18:21:52 +0000532 return Result;
533 }
534 case ISD::VACOPY: {
535 SDOperand Chain = Op.getOperand(0);
536 SDOperand DestP = Op.getOperand(1);
537 SDOperand SrcP = Op.getOperand(2);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000538 SrcValueSDNode *DestS = cast<SrcValueSDNode>(Op.getOperand(3));
Evan Cheng466685d2006-10-09 20:57:25 +0000539 SrcValueSDNode *SrcS = cast<SrcValueSDNode>(Op.getOperand(4));
Nate Begemanacc398c2006-01-25 18:21:52 +0000540
Evan Cheng466685d2006-10-09 20:57:25 +0000541 SDOperand Val = DAG.getLoad(getPointerTy(), Chain, SrcP,
542 SrcS->getValue(), SrcS->getOffset());
Evan Cheng8b2794a2006-10-13 21:14:26 +0000543 SDOperand Result = DAG.getStore(Val.getValue(1), Val, DestP, DestS->getValue(),
544 DestS->getOffset());
Nate Begemanacc398c2006-01-25 18:21:52 +0000545 SDOperand NP = DAG.getNode(ISD::ADD, MVT::i64, SrcP,
546 DAG.getConstant(8, MVT::i64));
Evan Cheng466685d2006-10-09 20:57:25 +0000547 Val = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Result, NP, NULL,0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000548 SDOperand NPD = DAG.getNode(ISD::ADD, MVT::i64, DestP,
549 DAG.getConstant(8, MVT::i64));
Evan Cheng8b2794a2006-10-13 21:14:26 +0000550 return DAG.getTruncStore(Val.getValue(1), Val, NPD, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000551 }
552 case ISD::VASTART: {
553 SDOperand Chain = Op.getOperand(0);
554 SDOperand VAListP = Op.getOperand(1);
Andrew Lenharthd079cdb2006-11-02 03:05:26 +0000555 SrcValueSDNode *VAListS = cast<SrcValueSDNode>(Op.getOperand(2));
Nate Begemanacc398c2006-01-25 18:21:52 +0000556
557 // vastart stores the address of the VarArgsBase and VarArgsOffset
558 SDOperand FR = DAG.getFrameIndex(VarArgsBase, MVT::i64);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000559 SDOperand S1 = DAG.getStore(Chain, FR, VAListP, VAListS->getValue(),
560 VAListS->getOffset());
Nate Begemanacc398c2006-01-25 18:21:52 +0000561 SDOperand SA2 = DAG.getNode(ISD::ADD, MVT::i64, VAListP,
562 DAG.getConstant(8, MVT::i64));
Evan Cheng8b2794a2006-10-13 21:14:26 +0000563 return DAG.getTruncStore(S1, DAG.getConstant(VarArgsOffset, MVT::i64),
564 SA2, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000565 }
Andrew Lenharthcd804962005-11-30 16:10:29 +0000566 }
567
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000568 return SDOperand();
569}
Nate Begeman0aed7842006-01-28 03:14:31 +0000570
571SDOperand AlphaTargetLowering::CustomPromoteOperation(SDOperand Op,
572 SelectionDAG &DAG) {
573 assert(Op.getValueType() == MVT::i32 &&
574 Op.getOpcode() == ISD::VAARG &&
575 "Unknown node to custom promote!");
576
577 // The code in LowerOperation already handles i32 vaarg
578 return LowerOperation(Op, DAG);
579}
Andrew Lenharth17255992006-06-21 13:37:27 +0000580
581
582//Inline Asm
583
584/// getConstraintType - Given a constraint letter, return the type of
585/// constraint it is for this target.
586AlphaTargetLowering::ConstraintType
587AlphaTargetLowering::getConstraintType(char ConstraintLetter) const {
588 switch (ConstraintLetter) {
589 default: break;
590 case 'f':
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000591 case 'r':
Andrew Lenharth17255992006-06-21 13:37:27 +0000592 return C_RegisterClass;
593 }
594 return TargetLowering::getConstraintType(ConstraintLetter);
595}
596
597std::vector<unsigned> AlphaTargetLowering::
598getRegClassForInlineAsmConstraint(const std::string &Constraint,
599 MVT::ValueType VT) const {
600 if (Constraint.size() == 1) {
601 switch (Constraint[0]) {
602 default: break; // Unknown constriant letter
603 case 'f':
604 return make_vector<unsigned>(Alpha::F0 , Alpha::F1 , Alpha::F2 ,
605 Alpha::F3 , Alpha::F4 , Alpha::F5 ,
606 Alpha::F6 , Alpha::F7 , Alpha::F8 ,
607 Alpha::F9 , Alpha::F10, Alpha::F11,
608 Alpha::F12, Alpha::F13, Alpha::F14,
609 Alpha::F15, Alpha::F16, Alpha::F17,
610 Alpha::F18, Alpha::F19, Alpha::F20,
611 Alpha::F21, Alpha::F22, Alpha::F23,
612 Alpha::F24, Alpha::F25, Alpha::F26,
613 Alpha::F27, Alpha::F28, Alpha::F29,
614 Alpha::F30, Alpha::F31, 0);
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000615 case 'r':
616 return make_vector<unsigned>(Alpha::R0 , Alpha::R1 , Alpha::R2 ,
617 Alpha::R3 , Alpha::R4 , Alpha::R5 ,
618 Alpha::R6 , Alpha::R7 , Alpha::R8 ,
619 Alpha::R9 , Alpha::R10, Alpha::R11,
620 Alpha::R12, Alpha::R13, Alpha::R14,
621 Alpha::R15, Alpha::R16, Alpha::R17,
622 Alpha::R18, Alpha::R19, Alpha::R20,
623 Alpha::R21, Alpha::R22, Alpha::R23,
624 Alpha::R24, Alpha::R25, Alpha::R26,
625 Alpha::R27, Alpha::R28, Alpha::R29,
626 Alpha::R30, Alpha::R31, 0);
627
Andrew Lenharth17255992006-06-21 13:37:27 +0000628 }
629 }
630
631 return std::vector<unsigned>();
632}