blob: fef5fec33e7d1729c39c60a675aabae542f4b25f [file] [log] [blame]
Andrew Lenharthaa38ce42005-09-02 18:46:02 +00001//===-- AlphaISelLowering.cpp - Alpha DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Andrew Lenharth and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the AlphaISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "AlphaISelLowering.h"
15#include "AlphaTargetMachine.h"
16#include "llvm/CodeGen/MachineFrameInfo.h"
17#include "llvm/CodeGen/MachineFunction.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
19#include "llvm/CodeGen/SelectionDAG.h"
20#include "llvm/CodeGen/SSARegMap.h"
21#include "llvm/Constants.h"
22#include "llvm/Function.h"
Andrew Lenharth167bc6e2006-01-23 20:59:50 +000023#include "llvm/Module.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000024#include "llvm/Support/CommandLine.h"
25#include <iostream>
26
27using namespace llvm;
28
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000029/// AddLiveIn - This helper function adds the specified physical register to the
30/// MachineFunction as a live in value. It also creates a corresponding virtual
31/// register for it.
32static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
33 TargetRegisterClass *RC) {
34 assert(RC->contains(PReg) && "Not the correct regclass!");
35 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
36 MF.addLiveIn(PReg, VReg);
37 return VReg;
38}
39
40AlphaTargetLowering::AlphaTargetLowering(TargetMachine &TM) : TargetLowering(TM) {
41 // Set up the TargetLowering object.
42 //I am having problems with shr n ubyte 1
43 setShiftAmountType(MVT::i64);
44 setSetCCResultType(MVT::i64);
45 setSetCCResultContents(ZeroOrOneSetCCResult);
46
47 addRegisterClass(MVT::i64, Alpha::GPRCRegisterClass);
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +000048 addRegisterClass(MVT::f64, Alpha::F8RCRegisterClass);
49 addRegisterClass(MVT::f32, Alpha::F4RCRegisterClass);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000050
Nate Begeman37efe672006-04-22 18:53:45 +000051 setOperationAction(ISD::BRIND, MVT::i64, Expand);
Nate Begeman750ac1b2006-02-01 07:19:44 +000052 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
53 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000054
55 setOperationAction(ISD::EXTLOAD, MVT::i1, Promote);
56 setOperationAction(ISD::EXTLOAD, MVT::f32, Expand);
57
58 setOperationAction(ISD::ZEXTLOAD, MVT::i1, Promote);
59 setOperationAction(ISD::ZEXTLOAD, MVT::i32, Expand);
60
61 setOperationAction(ISD::SEXTLOAD, MVT::i1, Promote);
62 setOperationAction(ISD::SEXTLOAD, MVT::i8, Expand);
63 setOperationAction(ISD::SEXTLOAD, MVT::i16, Expand);
64
Andrew Lenharthf3fb71b2005-10-06 16:54:29 +000065 setOperationAction(ISD::TRUNCSTORE, MVT::i1, Promote);
66
Andrew Lenharth7794bd32006-06-27 23:19:14 +000067 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
68
Chris Lattner3e2bafd2005-09-28 22:29:17 +000069 setOperationAction(ISD::FREM, MVT::f32, Expand);
70 setOperationAction(ISD::FREM, MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000071
72 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Andrew Lenharth7f0db912005-11-30 07:19:56 +000073 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Andrew Lenharthcd804962005-11-30 16:10:29 +000074 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
75 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
76
Andrew Lenharth120ab482005-09-29 22:54:56 +000077 if (!TM.getSubtarget<AlphaSubtarget>().hasCT()) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000078 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
79 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
80 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
81 }
Nate Begemand88fc032006-01-14 03:14:10 +000082 setOperationAction(ISD::BSWAP , MVT::i64, Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +000083 setOperationAction(ISD::ROTL , MVT::i64, Expand);
84 setOperationAction(ISD::ROTR , MVT::i64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000085
Andrew Lenharth53d89702005-12-25 01:34:27 +000086 setOperationAction(ISD::SREM , MVT::i64, Custom);
87 setOperationAction(ISD::UREM , MVT::i64, Custom);
88 setOperationAction(ISD::SDIV , MVT::i64, Custom);
89 setOperationAction(ISD::UDIV , MVT::i64, Custom);
Andrew Lenharthafe3f492006-04-03 03:18:59 +000090
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000091 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
92 setOperationAction(ISD::MEMSET , MVT::Other, Expand);
93 setOperationAction(ISD::MEMCPY , MVT::Other, Expand);
94
95 // We don't support sin/cos/sqrt
96 setOperationAction(ISD::FSIN , MVT::f64, Expand);
97 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000098 setOperationAction(ISD::FSIN , MVT::f32, Expand);
99 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Andrew Lenharth39424472006-01-19 21:10:38 +0000100
101 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000102 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner9601a862006-03-05 05:08:37 +0000103
104 // FIXME: Alpha supports fcopysign natively!?
105 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
106 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000107
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000108 setOperationAction(ISD::SETCC, MVT::f32, Promote);
Chris Lattnerf73bae12005-11-29 06:16:21 +0000109
110 // We don't have line number support yet.
111 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000112 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
113 setOperationAction(ISD::DEBUG_LABEL, MVT::Other, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000114
115 // Not implemented yet.
116 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
117 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Andrew Lenharth739027e2006-01-16 21:22:38 +0000118 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
119
Andrew Lenharth53d89702005-12-25 01:34:27 +0000120 // We want to legalize GlobalAddress and ConstantPool and
121 // ExternalSymbols nodes into the appropriate instructions to
122 // materialize the address.
123 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
124 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
125 setOperationAction(ISD::ExternalSymbol, MVT::i64, Custom);
Andrew Lenharth4e629512005-12-24 05:36:33 +0000126
Andrew Lenharth0e538792006-01-25 21:54:38 +0000127 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Andrew Lenharth677c4f22006-01-25 23:33:32 +0000128 setOperationAction(ISD::VAEND, MVT::Other, Expand);
Andrew Lenharth0e538792006-01-25 21:54:38 +0000129 setOperationAction(ISD::VACOPY, MVT::Other, Custom);
Andrew Lenharth5f8f0e22006-01-25 22:28:07 +0000130 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Nate Begeman0aed7842006-01-28 03:14:31 +0000131 setOperationAction(ISD::VAARG, MVT::i32, Custom);
Andrew Lenharth0e538792006-01-25 21:54:38 +0000132
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000133 setOperationAction(ISD::RET, MVT::Other, Custom);
134
Andrew Lenharth739027e2006-01-16 21:22:38 +0000135 setStackPointerRegisterToSaveRestore(Alpha::R30);
136
Chris Lattner08a90222006-01-29 06:25:22 +0000137 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
138 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000139 addLegalFPImmediate(+0.0); //F31
140 addLegalFPImmediate(-0.0); //-F31
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000141
142 computeRegisterProperties();
143
144 useITOF = TM.getSubtarget<AlphaSubtarget>().hasF2I();
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000145}
146
Andrew Lenharth84a06052006-01-16 19:53:25 +0000147const char *AlphaTargetLowering::getTargetNodeName(unsigned Opcode) const {
148 switch (Opcode) {
149 default: return 0;
150 case AlphaISD::ITOFT_: return "Alpha::ITOFT_";
151 case AlphaISD::FTOIT_: return "Alpha::FTOIT_";
152 case AlphaISD::CVTQT_: return "Alpha::CVTQT_";
153 case AlphaISD::CVTQS_: return "Alpha::CVTQS_";
154 case AlphaISD::CVTTQ_: return "Alpha::CVTTQ_";
155 case AlphaISD::GPRelHi: return "Alpha::GPRelHi";
156 case AlphaISD::GPRelLo: return "Alpha::GPRelLo";
157 case AlphaISD::RelLit: return "Alpha::RelLit";
158 case AlphaISD::GlobalBaseReg: return "Alpha::GlobalBaseReg";
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000159 case AlphaISD::GlobalRetAddr: return "Alpha::GlobalRetAddr";
Chris Lattner2d90bd52006-01-27 23:39:00 +0000160 case AlphaISD::CALL: return "Alpha::CALL";
Andrew Lenharth84a06052006-01-16 19:53:25 +0000161 case AlphaISD::DivCall: return "Alpha::DivCall";
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000162 case AlphaISD::RET_FLAG: return "Alpha::RET_FLAG";
Andrew Lenharth84a06052006-01-16 19:53:25 +0000163 }
164}
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000165
166//http://www.cs.arizona.edu/computer.help/policy/DIGITAL_unix/AA-PY8AC-TET1_html/callCH3.html#BLOCK21
167
168//For now, just use variable size stack frame format
169
170//In a standard call, the first six items are passed in registers $16
171//- $21 and/or registers $f16 - $f21. (See Section 4.1.2 for details
172//of argument-to-register correspondence.) The remaining items are
173//collected in a memory argument list that is a naturally aligned
174//array of quadwords. In a standard call, this list, if present, must
175//be passed at 0(SP).
176//7 ... n 0(SP) ... (n-7)*8(SP)
177
178// //#define FP $15
179// //#define RA $26
180// //#define PV $27
181// //#define GP $29
182// //#define SP $30
183
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000184static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
185 int &VarArgsBase,
186 int &VarArgsOffset,
187 unsigned int &GP,
188 unsigned int &RA) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000189 MachineFunction &MF = DAG.getMachineFunction();
190 MachineFrameInfo *MFI = MF.getFrameInfo();
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000191 SSARegMap *RegMap = MF.getSSARegMap();
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000192 std::vector<SDOperand> ArgValues;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000193 SDOperand Root = Op.getOperand(0);
194
195 GP = AddLiveIn(MF, Alpha::R29, &Alpha::GPRCRegClass);
196 RA = AddLiveIn(MF, Alpha::R26, &Alpha::GPRCRegClass);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000197
Andrew Lenharthf71df332005-09-04 06:12:19 +0000198 unsigned args_int[] = {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000199 Alpha::R16, Alpha::R17, Alpha::R18, Alpha::R19, Alpha::R20, Alpha::R21};
Andrew Lenharthf71df332005-09-04 06:12:19 +0000200 unsigned args_float[] = {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000201 Alpha::F16, Alpha::F17, Alpha::F18, Alpha::F19, Alpha::F20, Alpha::F21};
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000202
203 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000204 SDOperand argt;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000205 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
206 SDOperand ArgVal;
207
208 if (ArgNo < 6) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000209 unsigned Vreg;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000210 switch (ObjectVT) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000211 default:
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000212 std::cerr << "Unknown Type " << ObjectVT << "\n";
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000213 abort();
214 case MVT::f64:
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000215 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
216 &Alpha::F8RCRegClass);
217 ArgVal = DAG.getCopyFromReg(Root, args_float[ArgNo], ObjectVT);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000218 break;
Andrew Lenharthd1aab352006-06-21 01:00:43 +0000219 case MVT::f32:
220 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
221 &Alpha::F4RCRegClass);
222 ArgVal = DAG.getCopyFromReg(Root, args_float[ArgNo], ObjectVT);
223 break;
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000224 case MVT::i64:
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000225 args_int[ArgNo] = AddLiveIn(MF, args_int[ArgNo],
226 &Alpha::GPRCRegClass);
227 ArgVal = DAG.getCopyFromReg(Root, args_int[ArgNo], MVT::i64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000228 break;
229 }
230 } else { //more args
231 // Create the frame index object for this incoming parameter...
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000232 int FI = MFI->CreateFixedObject(8, 8 * (ArgNo - 6));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000233
234 // Create the SelectionDAG nodes corresponding to a load
235 //from this parameter
236 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i64);
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000237 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, DAG.getSrcValue(NULL));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000238 }
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000239 ArgValues.push_back(ArgVal);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000240 }
241
242 // If the functions takes variable number of arguments, copy all regs to stack
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000243 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
244 if (isVarArg) {
245 VarArgsOffset = (Op.Val->getNumValues()-1) * 8;
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000246 std::vector<SDOperand> LS;
247 for (int i = 0; i < 6; ++i) {
Chris Lattnerf2cded72005-09-13 19:03:13 +0000248 if (MRegisterInfo::isPhysicalRegister(args_int[i]))
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000249 args_int[i] = AddLiveIn(MF, args_int[i], &Alpha::GPRCRegClass);
250 SDOperand argt = DAG.getCopyFromReg(Root, args_int[i], MVT::i64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000251 int FI = MFI->CreateFixedObject(8, -8 * (6 - i));
252 if (i == 0) VarArgsBase = FI;
253 SDOperand SDFI = DAG.getFrameIndex(FI, MVT::i64);
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000254 LS.push_back(DAG.getNode(ISD::STORE, MVT::Other, Root, argt,
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000255 SDFI, DAG.getSrcValue(NULL)));
256
Chris Lattnerf2cded72005-09-13 19:03:13 +0000257 if (MRegisterInfo::isPhysicalRegister(args_float[i]))
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000258 args_float[i] = AddLiveIn(MF, args_float[i], &Alpha::F8RCRegClass);
259 argt = DAG.getCopyFromReg(Root, args_float[i], MVT::f64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000260 FI = MFI->CreateFixedObject(8, - 8 * (12 - i));
261 SDFI = DAG.getFrameIndex(FI, MVT::i64);
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000262 LS.push_back(DAG.getNode(ISD::STORE, MVT::Other, Root, argt,
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000263 SDFI, DAG.getSrcValue(NULL)));
264 }
265
266 //Set up a token factor with all the stack traffic
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000267 Root = DAG.getNode(ISD::TokenFactor, MVT::Other, LS);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000268 }
269
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000270 ArgValues.push_back(Root);
271
272 // Return the new list of results.
273 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
274 Op.Val->value_end());
275 return DAG.getNode(ISD::MERGE_VALUES, RetVT, ArgValues);
276}
277
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000278static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG, unsigned int RA) {
279 SDOperand Copy = DAG.getCopyToReg(Op.getOperand(0), Alpha::R26,
280 DAG.getNode(AlphaISD::GlobalRetAddr, MVT::i64),
281 SDOperand());
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000282 switch (Op.getNumOperands()) {
283 default:
284 assert(0 && "Do not know how to return this many arguments!");
285 abort();
286 case 1:
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000287 break;
288 //return SDOperand(); // ret void is legal
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000289 case 3: {
290 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
291 unsigned ArgReg;
292 if (MVT::isInteger(ArgVT))
293 ArgReg = Alpha::R0;
294 else {
295 assert(MVT::isFloatingPoint(ArgVT));
296 ArgReg = Alpha::F0;
297 }
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000298 Copy = DAG.getCopyToReg(Copy, ArgReg, Op.getOperand(1), Copy.getValue(1));
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000299 if(DAG.getMachineFunction().liveout_empty())
300 DAG.getMachineFunction().addLiveOut(ArgReg);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000301 break;
302 }
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000303 }
304 return DAG.getNode(AlphaISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000305}
306
307std::pair<SDOperand, SDOperand>
308AlphaTargetLowering::LowerCallTo(SDOperand Chain,
309 const Type *RetTy, bool isVarArg,
310 unsigned CallingConv, bool isTailCall,
311 SDOperand Callee, ArgListTy &Args,
312 SelectionDAG &DAG) {
313 int NumBytes = 0;
314 if (Args.size() > 6)
315 NumBytes = (Args.size() - 6) * 8;
316
Chris Lattner94dd2922006-02-13 09:00:43 +0000317 Chain = DAG.getCALLSEQ_START(Chain,
318 DAG.getConstant(NumBytes, getPointerTy()));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000319 std::vector<SDOperand> args_to_use;
320 for (unsigned i = 0, e = Args.size(); i != e; ++i)
321 {
322 switch (getValueType(Args[i].second)) {
323 default: assert(0 && "Unexpected ValueType for argument!");
324 case MVT::i1:
325 case MVT::i8:
326 case MVT::i16:
327 case MVT::i32:
328 // Promote the integer to 64 bits. If the input type is signed use a
329 // sign extend, otherwise use a zero extend.
330 if (Args[i].second->isSigned())
331 Args[i].first = DAG.getNode(ISD::SIGN_EXTEND, MVT::i64, Args[i].first);
332 else
333 Args[i].first = DAG.getNode(ISD::ZERO_EXTEND, MVT::i64, Args[i].first);
334 break;
335 case MVT::i64:
336 case MVT::f64:
337 case MVT::f32:
338 break;
339 }
340 args_to_use.push_back(Args[i].first);
341 }
342
343 std::vector<MVT::ValueType> RetVals;
344 MVT::ValueType RetTyVT = getValueType(RetTy);
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000345 MVT::ValueType ActualRetTyVT = RetTyVT;
346 if (RetTyVT >= MVT::i1 && RetTyVT <= MVT::i32)
347 ActualRetTyVT = MVT::i64;
348
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000349 if (RetTyVT != MVT::isVoid)
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000350 RetVals.push_back(ActualRetTyVT);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000351 RetVals.push_back(MVT::Other);
352
Chris Lattner2d90bd52006-01-27 23:39:00 +0000353 std::vector<SDOperand> Ops;
354 Ops.push_back(Chain);
355 Ops.push_back(Callee);
356 Ops.insert(Ops.end(), args_to_use.begin(), args_to_use.end());
357 SDOperand TheCall = DAG.getNode(AlphaISD::CALL, RetVals, Ops);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000358 Chain = TheCall.getValue(RetTyVT != MVT::isVoid);
359 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
360 DAG.getConstant(NumBytes, getPointerTy()));
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000361 SDOperand RetVal = TheCall;
362
363 if (RetTyVT != ActualRetTyVT) {
364 RetVal = DAG.getNode(RetTy->isSigned() ? ISD::AssertSext : ISD::AssertZext,
365 MVT::i64, RetVal, DAG.getValueType(RetTyVT));
366 RetVal = DAG.getNode(ISD::TRUNCATE, RetTyVT, RetVal);
367 }
368
369 return std::make_pair(RetVal, Chain);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000370}
371
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000372void AlphaTargetLowering::restoreGP(MachineBasicBlock* BB)
373{
374 BuildMI(BB, Alpha::BIS, 2, Alpha::R29).addReg(GP).addReg(GP);
375}
376void AlphaTargetLowering::restoreRA(MachineBasicBlock* BB)
377{
378 BuildMI(BB, Alpha::BIS, 2, Alpha::R26).addReg(RA).addReg(RA);
379}
380
Andrew Lenharth167bc6e2006-01-23 20:59:50 +0000381static int getUID()
382{
383 static int id = 0;
384 return ++id;
385}
386
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000387/// LowerOperation - Provide custom lowering hooks for some operations.
388///
389SDOperand AlphaTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
390 switch (Op.getOpcode()) {
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000391 default: assert(0 && "Wasn't expecting to be able to lower this!");
392 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG,
393 VarArgsBase,
394 VarArgsOffset,
395 GP, RA);
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000396 case ISD::RET: return LowerRET(Op,DAG, getVRegRA());
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000397 case ISD::SINT_TO_FP: {
398 assert(MVT::i64 == Op.getOperand(0).getValueType() &&
399 "Unhandled SINT_TO_FP type in custom expander!");
400 SDOperand LD;
401 bool isDouble = MVT::f64 == Op.getValueType();
402 if (useITOF) {
403 LD = DAG.getNode(AlphaISD::ITOFT_, MVT::f64, Op.getOperand(0));
404 } else {
405 int FrameIdx =
406 DAG.getMachineFunction().getFrameInfo()->CreateStackObject(8, 8);
407 SDOperand FI = DAG.getFrameIndex(FrameIdx, MVT::i64);
408 SDOperand ST = DAG.getNode(ISD::STORE, MVT::Other, DAG.getEntryNode(),
409 Op.getOperand(0), FI, DAG.getSrcValue(0));
410 LD = DAG.getLoad(MVT::f64, ST, FI, DAG.getSrcValue(0));
411 }
412 SDOperand FP = DAG.getNode(isDouble?AlphaISD::CVTQT_:AlphaISD::CVTQS_,
413 isDouble?MVT::f64:MVT::f32, LD);
414 return FP;
415 }
Andrew Lenharthcd804962005-11-30 16:10:29 +0000416 case ISD::FP_TO_SINT: {
417 bool isDouble = MVT::f64 == Op.getOperand(0).getValueType();
418 SDOperand src = Op.getOperand(0);
419
420 if (!isDouble) //Promote
421 src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, src);
422
423 src = DAG.getNode(AlphaISD::CVTTQ_, MVT::f64, src);
424
425 if (useITOF) {
426 return DAG.getNode(AlphaISD::FTOIT_, MVT::i64, src);
427 } else {
428 int FrameIdx =
429 DAG.getMachineFunction().getFrameInfo()->CreateStackObject(8, 8);
430 SDOperand FI = DAG.getFrameIndex(FrameIdx, MVT::i64);
431 SDOperand ST = DAG.getNode(ISD::STORE, MVT::Other, DAG.getEntryNode(),
432 src, FI, DAG.getSrcValue(0));
433 return DAG.getLoad(MVT::i64, ST, FI, DAG.getSrcValue(0));
434 }
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000435 }
Andrew Lenharth4e629512005-12-24 05:36:33 +0000436 case ISD::ConstantPool: {
Evan Chengb8973bd2006-01-31 22:23:14 +0000437 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
438 Constant *C = CP->get();
439 SDOperand CPI = DAG.getTargetConstantPool(C, MVT::i64, CP->getAlignment());
Andrew Lenharth4e629512005-12-24 05:36:33 +0000440
441 SDOperand Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, CPI,
442 DAG.getNode(AlphaISD::GlobalBaseReg, MVT::i64));
443 SDOperand Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, CPI, Hi);
444 return Lo;
445 }
446 case ISD::GlobalAddress: {
447 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
448 GlobalValue *GV = GSDN->getGlobal();
449 SDOperand GA = DAG.getTargetGlobalAddress(GV, MVT::i64, GSDN->getOffset());
450
Andrew Lenharth3e2c7452006-04-06 23:18:45 +0000451 // if (!GV->hasWeakLinkage() && !GV->isExternal() && !GV->hasLinkOnceLinkage()) {
452 if (GV->hasInternalLinkage()) {
Andrew Lenharth4e629512005-12-24 05:36:33 +0000453 SDOperand Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, GA,
454 DAG.getNode(AlphaISD::GlobalBaseReg, MVT::i64));
455 SDOperand Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, GA, Hi);
456 return Lo;
457 } else
Andrew Lenharthc687b482005-12-24 08:29:32 +0000458 return DAG.getNode(AlphaISD::RelLit, MVT::i64, GA, DAG.getNode(AlphaISD::GlobalBaseReg, MVT::i64));
Andrew Lenharth4e629512005-12-24 05:36:33 +0000459 }
Andrew Lenharth53d89702005-12-25 01:34:27 +0000460 case ISD::ExternalSymbol: {
461 return DAG.getNode(AlphaISD::RelLit, MVT::i64,
462 DAG.getTargetExternalSymbol(cast<ExternalSymbolSDNode>(Op)->getSymbol(), MVT::i64),
463 DAG.getNode(AlphaISD::GlobalBaseReg, MVT::i64));
464 }
465
Andrew Lenharth53d89702005-12-25 01:34:27 +0000466 case ISD::UREM:
467 case ISD::SREM:
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000468 //Expand only on constant case
469 if (Op.getOperand(1).getOpcode() == ISD::Constant) {
470 MVT::ValueType VT = Op.Val->getValueType(0);
471 unsigned Opc = Op.Val->getOpcode() == ISD::UREM ? ISD::UDIV : ISD::SDIV;
472 SDOperand Tmp1 = Op.Val->getOpcode() == ISD::UREM ?
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +0000473 BuildUDIV(Op.Val, DAG, NULL) :
474 BuildSDIV(Op.Val, DAG, NULL);
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000475 Tmp1 = DAG.getNode(ISD::MUL, VT, Tmp1, Op.getOperand(1));
476 Tmp1 = DAG.getNode(ISD::SUB, VT, Op.getOperand(0), Tmp1);
477 return Tmp1;
478 }
479 //fall through
480 case ISD::SDIV:
481 case ISD::UDIV:
Andrew Lenharth53d89702005-12-25 01:34:27 +0000482 if (MVT::isInteger(Op.getValueType())) {
Andrew Lenharth253b9e72006-04-06 21:26:32 +0000483 if (Op.getOperand(1).getOpcode() == ISD::Constant)
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +0000484 return Op.getOpcode() == ISD::SDIV ? BuildSDIV(Op.Val, DAG, NULL)
485 : BuildUDIV(Op.Val, DAG, NULL);
Andrew Lenharth53d89702005-12-25 01:34:27 +0000486 const char* opstr = 0;
487 switch(Op.getOpcode()) {
488 case ISD::UREM: opstr = "__remqu"; break;
489 case ISD::SREM: opstr = "__remq"; break;
490 case ISD::UDIV: opstr = "__divqu"; break;
491 case ISD::SDIV: opstr = "__divq"; break;
492 }
493 SDOperand Tmp1 = Op.getOperand(0),
494 Tmp2 = Op.getOperand(1),
495 Addr = DAG.getExternalSymbol(opstr, MVT::i64);
496 return DAG.getNode(AlphaISD::DivCall, MVT::i64, Addr, Tmp1, Tmp2);
497 }
498 break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000499
Nate Begemanacc398c2006-01-25 18:21:52 +0000500 case ISD::VAARG: {
501 SDOperand Chain = Op.getOperand(0);
502 SDOperand VAListP = Op.getOperand(1);
503 SDOperand VAListS = Op.getOperand(2);
504
505 SDOperand Base = DAG.getLoad(MVT::i64, Chain, VAListP, VAListS);
506 SDOperand Tmp = DAG.getNode(ISD::ADD, MVT::i64, VAListP,
507 DAG.getConstant(8, MVT::i64));
508 SDOperand Offset = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Base.getValue(1),
509 Tmp, DAG.getSrcValue(0), MVT::i32);
510 SDOperand DataPtr = DAG.getNode(ISD::ADD, MVT::i64, Base, Offset);
511 if (MVT::isFloatingPoint(Op.getValueType()))
512 {
513 //if fp && Offset < 6*8, then subtract 6*8 from DataPtr
514 SDOperand FPDataPtr = DAG.getNode(ISD::SUB, MVT::i64, DataPtr,
515 DAG.getConstant(8*6, MVT::i64));
516 SDOperand CC = DAG.getSetCC(MVT::i64, Offset,
517 DAG.getConstant(8*6, MVT::i64), ISD::SETLT);
518 DataPtr = DAG.getNode(ISD::SELECT, MVT::i64, CC, FPDataPtr, DataPtr);
519 }
Andrew Lenharth66e49582006-01-23 21:51:33 +0000520
Nate Begemanacc398c2006-01-25 18:21:52 +0000521 SDOperand NewOffset = DAG.getNode(ISD::ADD, MVT::i64, Offset,
522 DAG.getConstant(8, MVT::i64));
523 SDOperand Update = DAG.getNode(ISD::TRUNCSTORE, MVT::Other,
524 Offset.getValue(1), NewOffset,
525 Tmp, DAG.getSrcValue(0),
526 DAG.getValueType(MVT::i32));
527
528 SDOperand Result;
529 if (Op.getValueType() == MVT::i32)
530 Result = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Update, DataPtr,
531 DAG.getSrcValue(0), MVT::i32);
532 else
533 Result = DAG.getLoad(Op.getValueType(), Update, DataPtr,
534 DAG.getSrcValue(0));
535 return Result;
536 }
537 case ISD::VACOPY: {
538 SDOperand Chain = Op.getOperand(0);
539 SDOperand DestP = Op.getOperand(1);
540 SDOperand SrcP = Op.getOperand(2);
541 SDOperand DestS = Op.getOperand(3);
542 SDOperand SrcS = Op.getOperand(4);
543
544 SDOperand Val = DAG.getLoad(getPointerTy(), Chain, SrcP, SrcS);
545 SDOperand Result = DAG.getNode(ISD::STORE, MVT::Other, Val.getValue(1), Val,
546 DestP, DestS);
547 SDOperand NP = DAG.getNode(ISD::ADD, MVT::i64, SrcP,
548 DAG.getConstant(8, MVT::i64));
549 Val = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Result, NP,
550 DAG.getSrcValue(0), MVT::i32);
551 SDOperand NPD = DAG.getNode(ISD::ADD, MVT::i64, DestP,
552 DAG.getConstant(8, MVT::i64));
553 return DAG.getNode(ISD::TRUNCSTORE, MVT::Other, Val.getValue(1),
554 Val, NPD, DAG.getSrcValue(0),DAG.getValueType(MVT::i32));
555 }
556 case ISD::VASTART: {
557 SDOperand Chain = Op.getOperand(0);
558 SDOperand VAListP = Op.getOperand(1);
559 SDOperand VAListS = Op.getOperand(2);
560
561 // vastart stores the address of the VarArgsBase and VarArgsOffset
562 SDOperand FR = DAG.getFrameIndex(VarArgsBase, MVT::i64);
563 SDOperand S1 = DAG.getNode(ISD::STORE, MVT::Other, Chain, FR, VAListP,
564 VAListS);
565 SDOperand SA2 = DAG.getNode(ISD::ADD, MVT::i64, VAListP,
566 DAG.getConstant(8, MVT::i64));
567 return DAG.getNode(ISD::TRUNCSTORE, MVT::Other, S1,
568 DAG.getConstant(VarArgsOffset, MVT::i64), SA2,
569 DAG.getSrcValue(0), DAG.getValueType(MVT::i32));
570 }
Andrew Lenharthcd804962005-11-30 16:10:29 +0000571 }
572
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000573 return SDOperand();
574}
Nate Begeman0aed7842006-01-28 03:14:31 +0000575
576SDOperand AlphaTargetLowering::CustomPromoteOperation(SDOperand Op,
577 SelectionDAG &DAG) {
578 assert(Op.getValueType() == MVT::i32 &&
579 Op.getOpcode() == ISD::VAARG &&
580 "Unknown node to custom promote!");
581
582 // The code in LowerOperation already handles i32 vaarg
583 return LowerOperation(Op, DAG);
584}
Andrew Lenharth17255992006-06-21 13:37:27 +0000585
586
587//Inline Asm
588
589/// getConstraintType - Given a constraint letter, return the type of
590/// constraint it is for this target.
591AlphaTargetLowering::ConstraintType
592AlphaTargetLowering::getConstraintType(char ConstraintLetter) const {
593 switch (ConstraintLetter) {
594 default: break;
595 case 'f':
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000596 case 'r':
Andrew Lenharth17255992006-06-21 13:37:27 +0000597 return C_RegisterClass;
598 }
599 return TargetLowering::getConstraintType(ConstraintLetter);
600}
601
602std::vector<unsigned> AlphaTargetLowering::
603getRegClassForInlineAsmConstraint(const std::string &Constraint,
604 MVT::ValueType VT) const {
605 if (Constraint.size() == 1) {
606 switch (Constraint[0]) {
607 default: break; // Unknown constriant letter
608 case 'f':
609 return make_vector<unsigned>(Alpha::F0 , Alpha::F1 , Alpha::F2 ,
610 Alpha::F3 , Alpha::F4 , Alpha::F5 ,
611 Alpha::F6 , Alpha::F7 , Alpha::F8 ,
612 Alpha::F9 , Alpha::F10, Alpha::F11,
613 Alpha::F12, Alpha::F13, Alpha::F14,
614 Alpha::F15, Alpha::F16, Alpha::F17,
615 Alpha::F18, Alpha::F19, Alpha::F20,
616 Alpha::F21, Alpha::F22, Alpha::F23,
617 Alpha::F24, Alpha::F25, Alpha::F26,
618 Alpha::F27, Alpha::F28, Alpha::F29,
619 Alpha::F30, Alpha::F31, 0);
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000620 case 'r':
621 return make_vector<unsigned>(Alpha::R0 , Alpha::R1 , Alpha::R2 ,
622 Alpha::R3 , Alpha::R4 , Alpha::R5 ,
623 Alpha::R6 , Alpha::R7 , Alpha::R8 ,
624 Alpha::R9 , Alpha::R10, Alpha::R11,
625 Alpha::R12, Alpha::R13, Alpha::R14,
626 Alpha::R15, Alpha::R16, Alpha::R17,
627 Alpha::R18, Alpha::R19, Alpha::R20,
628 Alpha::R21, Alpha::R22, Alpha::R23,
629 Alpha::R24, Alpha::R25, Alpha::R26,
630 Alpha::R27, Alpha::R28, Alpha::R29,
631 Alpha::R30, Alpha::R31, 0);
632
Andrew Lenharth17255992006-06-21 13:37:27 +0000633 }
634 }
635
636 return std::vector<unsigned>();
637}