blob: 3392ccd2baf2a9d4d234f02a3b84996b29af749a [file] [log] [blame]
Evan Chengffcb95b2006-02-21 19:13:53 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set -------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the Evan Cheng and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Evan Cheng4e4c71e2006-02-21 20:00:20 +000016//===----------------------------------------------------------------------===//
Evan Cheng2246f842006-03-18 01:23:20 +000017// SSE specific DAG Nodes.
18//===----------------------------------------------------------------------===//
19
Evan Chengb9df0ca2006-03-22 02:53:00 +000020def X86loadp : SDNode<"X86ISD::LOAD_PACK", SDTLoad,
21 [SDNPHasChain]>;
Evan Cheng206ee9d2006-07-07 08:33:52 +000022def X86loadu : SDNode<"X86ISD::LOAD_UA", SDTLoad,
23 [SDNPHasChain]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000024def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000025 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000026def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000027 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000028def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest,
Evan Cheng734503b2006-09-11 02:19:56 +000029 [SDNPHasChain, SDNPOutFlag]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000030def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest,
Evan Cheng734503b2006-09-11 02:19:56 +000031 [SDNPHasChain, SDNPOutFlag]>;
Evan Chengbc4832b2006-03-24 23:15:12 +000032def X86s2vec : SDNode<"X86ISD::S2VEC",
Evan Chengb9df0ca2006-03-22 02:53:00 +000033 SDTypeProfile<1, 1, []>, []>;
Evan Chengb067a1e2006-03-31 19:22:53 +000034def X86pextrw : SDNode<"X86ISD::PEXTRW",
35 SDTypeProfile<1, 2, []>, []>;
Evan Cheng653159f2006-03-31 21:55:24 +000036def X86pinsrw : SDNode<"X86ISD::PINSRW",
37 SDTypeProfile<1, 3, []>, []>;
Evan Chengc60bd972006-03-25 09:37:23 +000038
Evan Cheng2246f842006-03-18 01:23:20 +000039//===----------------------------------------------------------------------===//
Evan Cheng06a8aa12006-03-17 19:55:52 +000040// SSE pattern fragments
41//===----------------------------------------------------------------------===//
42
43def X86loadpf32 : PatFrag<(ops node:$ptr), (f32 (X86loadp node:$ptr))>;
44def X86loadpf64 : PatFrag<(ops node:$ptr), (f64 (X86loadp node:$ptr))>;
45
Evan Cheng2246f842006-03-18 01:23:20 +000046def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
47def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
Evan Cheng24dc1f52006-03-23 07:44:07 +000048def loadv16i8 : PatFrag<(ops node:$ptr), (v16i8 (load node:$ptr))>;
49def loadv8i16 : PatFrag<(ops node:$ptr), (v8i16 (load node:$ptr))>;
50def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
51def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
Evan Cheng06a8aa12006-03-17 19:55:52 +000052
Evan Cheng1b32f222006-03-30 07:33:32 +000053def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
54def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
Evan Cheng506d3df2006-03-29 23:07:14 +000055def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
56def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
Evan Cheng5aa97b22006-03-29 18:47:40 +000057def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
58def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
59
Evan Cheng386031a2006-03-24 07:29:27 +000060def fp32imm0 : PatLeaf<(f32 fpimm), [{
61 return N->isExactlyValue(+0.0);
62}]>;
63
Evan Chengff65e382006-04-04 21:49:39 +000064def PSxLDQ_imm : SDNodeXForm<imm, [{
65 // Transformation function: imm >> 3
66 return getI32Imm(N->getValue() >> 3);
67}]>;
68
Evan Cheng63d33002006-03-22 08:01:21 +000069// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
70// SHUFP* etc. imm.
71def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
72 return getI8Imm(X86::getShuffleSHUFImmediate(N));
Evan Chengb9df0ca2006-03-22 02:53:00 +000073}]>;
74
Evan Cheng506d3df2006-03-29 23:07:14 +000075// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
76// PSHUFHW imm.
77def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{
78 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
79}]>;
80
81// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
82// PSHUFLW imm.
83def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{
84 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
85}]>;
86
Evan Cheng691c9232006-03-29 19:02:40 +000087def SSE_splat_mask : PatLeaf<(build_vector), [{
Evan Cheng0188ecb2006-03-22 18:59:22 +000088 return X86::isSplatMask(N);
Evan Cheng691c9232006-03-29 19:02:40 +000089}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +000090
Evan Chengd9539472006-04-14 21:59:03 +000091def SSE_splat_v2_mask : PatLeaf<(build_vector), [{
92 return X86::isSplatMask(N);
93}]>;
94
Evan Cheng2c0dbd02006-03-24 02:58:06 +000095def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{
96 return X86::isMOVHLPSMask(N);
Evan Cheng4fcb9222006-03-28 02:43:26 +000097}]>;
Evan Cheng2c0dbd02006-03-24 02:58:06 +000098
Evan Cheng5ced1d82006-04-06 23:23:56 +000099def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{
100 return X86::isMOVHPMask(N);
101}]>;
102
103def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{
104 return X86::isMOVLPMask(N);
105}]>;
106
Evan Cheng017dcc62006-04-21 01:05:10 +0000107def MOVL_shuffle_mask : PatLeaf<(build_vector), [{
108 return X86::isMOVLMask(N);
Evan Chengd6d1cbd2006-04-11 00:19:04 +0000109}]>;
110
Evan Chengd9539472006-04-14 21:59:03 +0000111def MOVSHDUP_shuffle_mask : PatLeaf<(build_vector), [{
112 return X86::isMOVSHDUPMask(N);
113}]>;
114
115def MOVSLDUP_shuffle_mask : PatLeaf<(build_vector), [{
116 return X86::isMOVSLDUPMask(N);
117}]>;
118
Evan Cheng0038e592006-03-28 00:39:58 +0000119def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
120 return X86::isUNPCKLMask(N);
121}]>;
122
Evan Cheng4fcb9222006-03-28 02:43:26 +0000123def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
124 return X86::isUNPCKHMask(N);
125}]>;
126
Evan Cheng1d5a8cc2006-04-05 07:20:06 +0000127def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
128 return X86::isUNPCKL_v_undef_Mask(N);
129}]>;
130
Evan Cheng0188ecb2006-03-22 18:59:22 +0000131def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{
Evan Cheng4f563382006-03-29 01:30:51 +0000132 return X86::isPSHUFDMask(N);
Evan Cheng14aed5e2006-03-24 01:18:28 +0000133}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +0000134
Evan Cheng506d3df2006-03-29 23:07:14 +0000135def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{
136 return X86::isPSHUFHWMask(N);
137}], SHUFFLE_get_pshufhw_imm>;
138
139def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{
140 return X86::isPSHUFLWMask(N);
141}], SHUFFLE_get_pshuflw_imm>;
142
Evan Cheng3d60df42006-04-10 22:35:16 +0000143def SHUFP_unary_shuffle_mask : PatLeaf<(build_vector), [{
144 return X86::isPSHUFDMask(N);
Evan Cheng7d9061e2006-03-30 19:54:57 +0000145}], SHUFFLE_get_shuf_imm>;
146
Evan Cheng14aed5e2006-03-24 01:18:28 +0000147def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{
148 return X86::isSHUFPMask(N);
149}], SHUFFLE_get_shuf_imm>;
Evan Chengb9df0ca2006-03-22 02:53:00 +0000150
Evan Cheng3d60df42006-04-10 22:35:16 +0000151def PSHUFD_binary_shuffle_mask : PatLeaf<(build_vector), [{
152 return X86::isSHUFPMask(N);
Evan Cheng475aecf2006-03-29 03:04:49 +0000153}], SHUFFLE_get_shuf_imm>;
154
Evan Cheng06a8aa12006-03-17 19:55:52 +0000155//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000156// SSE scalar FP Instructions
157//===----------------------------------------------------------------------===//
158
Evan Cheng470a6ad2006-02-22 02:26:30 +0000159// Instruction templates
160// SSI - SSE1 instructions with XS prefix.
161// SDI - SSE2 instructions with XD prefix.
162// PSI - SSE1 instructions with TB prefix.
163// PDI - SSE2 instructions with TB and OpSize prefixes.
Evan Cheng2da953f2006-03-22 07:10:28 +0000164// PSIi8 - SSE1 instructions with ImmT == Imm8 and TB prefix.
165// PDIi8 - SSE2 instructions with ImmT == Imm8 and TB and OpSize prefixes.
Evan Chengd9539472006-04-14 21:59:03 +0000166// S3I - SSE3 instructions with TB and OpSize prefixes.
167// S3SI - SSE3 instructions with XS prefix.
Evan Cheng57ebe9f2006-04-15 05:37:34 +0000168// S3DI - SSE3 instructions with XD prefix.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000169class SSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
170 : I<o, F, ops, asm, pattern>, XS, Requires<[HasSSE1]>;
171class SDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
172 : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE2]>;
173class PSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
174 : I<o, F, ops, asm, pattern>, TB, Requires<[HasSSE1]>;
175class PDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
176 : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>;
Evan Cheng2da953f2006-03-22 07:10:28 +0000177class PSIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengb2149502006-06-19 19:25:30 +0000178 : Ii8<o, F, ops, asm, pattern>, TB, Requires<[HasSSE1]>;
Evan Cheng2da953f2006-03-22 07:10:28 +0000179class PDIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengb2149502006-06-19 19:25:30 +0000180 : Ii8<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>;
181
Evan Cheng4b1734f2006-03-31 21:29:33 +0000182class S3SI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengd9539472006-04-14 21:59:03 +0000183 : I<o, F, ops, asm, pattern>, XS, Requires<[HasSSE3]>;
Evan Cheng4b1734f2006-03-31 21:29:33 +0000184class S3DI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengd9539472006-04-14 21:59:03 +0000185 : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE3]>;
186class S3I<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Cheng4b1734f2006-03-31 21:29:33 +0000187 : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE3]>;
188
189//===----------------------------------------------------------------------===//
190// Helpers for defining instructions that directly correspond to intrinsics.
Evan Cheng6e967402006-04-04 00:10:53 +0000191class SS_Intr<bits<8> o, string asm, Intrinsic IntId>
192 : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
193 [(set VR128:$dst, (v4f32 (IntId VR128:$src)))]>;
194class SS_Intm<bits<8> o, string asm, Intrinsic IntId>
195 : SSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src), asm,
196 [(set VR128:$dst, (v4f32 (IntId (load addr:$src))))]>;
Chris Lattner9498ed82006-10-07 05:09:48 +0000197
198
Chris Lattner3b837852006-10-07 05:13:26 +0000199multiclass SS_IntUnary<bits<8> o, string OpcodeStr, Intrinsic IntId> {
200 def r : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src),
201 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src"),
Chris Lattner9498ed82006-10-07 05:09:48 +0000202 [(set VR128:$dst, (v4f32 (IntId VR128:$src)))]>;
Chris Lattner3b837852006-10-07 05:13:26 +0000203 def m : SSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src),
204 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src"),
Chris Lattner9498ed82006-10-07 05:09:48 +0000205 [(set VR128:$dst, (v4f32 (IntId (load addr:$src))))]>;
206}
207
Evan Cheng6e967402006-04-04 00:10:53 +0000208class SD_Intr<bits<8> o, string asm, Intrinsic IntId>
209 : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
210 [(set VR128:$dst, (v2f64 (IntId VR128:$src)))]>;
211class SD_Intm<bits<8> o, string asm, Intrinsic IntId>
212 : SDI<o, MRMSrcMem, (ops VR128:$dst, f64mem:$src), asm,
213 [(set VR128:$dst, (v2f64 (IntId (load addr:$src))))]>;
214
215class SS_Intrr<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000216 : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000217 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
218class SS_Intrm<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000219 : SSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f32mem:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000220 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (load addr:$src2))))]>;
221class SD_Intrr<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000222 : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000223 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
224class SD_Intrm<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000225 : SDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000226 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (load addr:$src2))))]>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000227
228class PS_Intr<bits<8> o, string asm, Intrinsic IntId>
229 : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
230 [(set VR128:$dst, (IntId VR128:$src))]>;
231class PS_Intm<bits<8> o, string asm, Intrinsic IntId>
232 : PSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src), asm,
233 [(set VR128:$dst, (IntId (loadv4f32 addr:$src)))]>;
234class PD_Intr<bits<8> o, string asm, Intrinsic IntId>
235 : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
236 [(set VR128:$dst, (IntId VR128:$src))]>;
237class PD_Intm<bits<8> o, string asm, Intrinsic IntId>
238 : PDI<o, MRMSrcMem, (ops VR128:$dst, f64mem:$src), asm,
239 [(set VR128:$dst, (IntId (loadv2f64 addr:$src)))]>;
240
241class PS_Intrr<bits<8> o, string asm, Intrinsic IntId>
242 : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
243 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
244class PS_Intrm<bits<8> o, string asm, Intrinsic IntId>
245 : PSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f32mem:$src2), asm,
246 [(set VR128:$dst, (IntId VR128:$src1, (loadv4f32 addr:$src2)))]>;
247class PD_Intrr<bits<8> o, string asm, Intrinsic IntId>
248 : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
249 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
250class PD_Intrm<bits<8> o, string asm, Intrinsic IntId>
251 : PDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), asm,
252 [(set VR128:$dst, (IntId VR128:$src1, (loadv2f64 addr:$src2)))]>;
253
Evan Cheng4b1734f2006-03-31 21:29:33 +0000254class S3D_Intrr<bits<8> o, string asm, Intrinsic IntId>
255 : S3DI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
Evan Chengd9539472006-04-14 21:59:03 +0000256 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
Evan Cheng4b1734f2006-03-31 21:29:33 +0000257class S3D_Intrm<bits<8> o, string asm, Intrinsic IntId>
258 : S3DI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), asm,
Evan Chengd9539472006-04-14 21:59:03 +0000259 [(set VR128:$dst, (v4f32 (IntId VR128:$src1,
260 (loadv4f32 addr:$src2))))]>;
261class S3_Intrr<bits<8> o, string asm, Intrinsic IntId>
262 : S3I<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
263 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
264class S3_Intrm<bits<8> o, string asm, Intrinsic IntId>
265 : S3I<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), asm,
Evan Cheng4b1734f2006-03-31 21:29:33 +0000266 [(set VR128:$dst, (v2f64 (IntId VR128:$src1,
267 (loadv2f64 addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000268
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000269// Some 'special' instructions
270def IMPLICIT_DEF_FR32 : I<0, Pseudo, (ops FR32:$dst),
271 "#IMPLICIT_DEF $dst",
272 [(set FR32:$dst, (undef))]>, Requires<[HasSSE2]>;
273def IMPLICIT_DEF_FR64 : I<0, Pseudo, (ops FR64:$dst),
274 "#IMPLICIT_DEF $dst",
275 [(set FR64:$dst, (undef))]>, Requires<[HasSSE2]>;
276
277// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
278// scheduler into a branch sequence.
279let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
280 def CMOV_FR32 : I<0, Pseudo,
281 (ops FR32:$dst, FR32:$t, FR32:$f, i8imm:$cond),
282 "#CMOV_FR32 PSEUDO!",
283 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond))]>;
284 def CMOV_FR64 : I<0, Pseudo,
285 (ops FR64:$dst, FR64:$t, FR64:$f, i8imm:$cond),
286 "#CMOV_FR64 PSEUDO!",
287 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000288 def CMOV_V4F32 : I<0, Pseudo,
289 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
290 "#CMOV_V4F32 PSEUDO!",
291 [(set VR128:$dst,
292 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
293 def CMOV_V2F64 : I<0, Pseudo,
294 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
295 "#CMOV_V2F64 PSEUDO!",
296 [(set VR128:$dst,
297 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
298 def CMOV_V2I64 : I<0, Pseudo,
299 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
300 "#CMOV_V2I64 PSEUDO!",
301 [(set VR128:$dst,
302 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000303}
304
305// Move Instructions
Evan Cheng470a6ad2006-02-22 02:26:30 +0000306def MOVSSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, FR32:$src),
307 "movss {$src, $dst|$dst, $src}", []>;
308def MOVSSrm : SSI<0x10, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
309 "movss {$src, $dst|$dst, $src}",
310 [(set FR32:$dst, (loadf32 addr:$src))]>;
311def MOVSDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, FR64:$src),
312 "movsd {$src, $dst|$dst, $src}", []>;
313def MOVSDrm : SDI<0x10, MRMSrcMem, (ops FR64:$dst, f64mem:$src),
314 "movsd {$src, $dst|$dst, $src}",
315 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000316
Evan Cheng470a6ad2006-02-22 02:26:30 +0000317def MOVSSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, FR32:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000318 "movss {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000319 [(store FR32:$src, addr:$dst)]>;
320def MOVSDmr : SDI<0x11, MRMDestMem, (ops f64mem:$dst, FR64:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000321 "movsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000322 [(store FR64:$src, addr:$dst)]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000323
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000324// Arithmetic instructions
325let isTwoAddress = 1 in {
326let isCommutable = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000327def ADDSSrr : SSI<0x58, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000328 "addss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000329 [(set FR32:$dst, (fadd FR32:$src1, FR32:$src2))]>;
330def ADDSDrr : SDI<0x58, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000331 "addsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000332 [(set FR64:$dst, (fadd FR64:$src1, FR64:$src2))]>;
333def MULSSrr : SSI<0x59, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000334 "mulss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000335 [(set FR32:$dst, (fmul FR32:$src1, FR32:$src2))]>;
336def MULSDrr : SDI<0x59, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000337 "mulsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000338 [(set FR64:$dst, (fmul FR64:$src1, FR64:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000339}
340
Evan Cheng470a6ad2006-02-22 02:26:30 +0000341def ADDSSrm : SSI<0x58, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000342 "addss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000343 [(set FR32:$dst, (fadd FR32:$src1, (loadf32 addr:$src2)))]>;
344def ADDSDrm : SDI<0x58, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000345 "addsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000346 [(set FR64:$dst, (fadd FR64:$src1, (loadf64 addr:$src2)))]>;
347def MULSSrm : SSI<0x59, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000348 "mulss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000349 [(set FR32:$dst, (fmul FR32:$src1, (loadf32 addr:$src2)))]>;
350def MULSDrm : SDI<0x59, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000351 "mulsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000352 [(set FR64:$dst, (fmul FR64:$src1, (loadf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000353
Evan Cheng470a6ad2006-02-22 02:26:30 +0000354def DIVSSrr : SSI<0x5E, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000355 "divss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000356 [(set FR32:$dst, (fdiv FR32:$src1, FR32:$src2))]>;
357def DIVSSrm : SSI<0x5E, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000358 "divss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000359 [(set FR32:$dst, (fdiv FR32:$src1, (loadf32 addr:$src2)))]>;
360def DIVSDrr : SDI<0x5E, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000361 "divsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000362 [(set FR64:$dst, (fdiv FR64:$src1, FR64:$src2))]>;
363def DIVSDrm : SDI<0x5E, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000364 "divsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000365 [(set FR64:$dst, (fdiv FR64:$src1, (loadf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000366
Evan Cheng470a6ad2006-02-22 02:26:30 +0000367def SUBSSrr : SSI<0x5C, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000368 "subss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000369 [(set FR32:$dst, (fsub FR32:$src1, FR32:$src2))]>;
370def SUBSSrm : SSI<0x5C, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000371 "subss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000372 [(set FR32:$dst, (fsub FR32:$src1, (loadf32 addr:$src2)))]>;
373def SUBSDrr : SDI<0x5C, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000374 "subsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000375 [(set FR64:$dst, (fsub FR64:$src1, FR64:$src2))]>;
376def SUBSDrm : SDI<0x5C, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000377 "subsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000378 [(set FR64:$dst, (fsub FR64:$src1, (loadf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000379}
380
Evan Cheng8703be42006-04-04 19:12:30 +0000381def SQRTSSr : SSI<0x51, MRMSrcReg, (ops FR32:$dst, FR32:$src),
382 "sqrtss {$src, $dst|$dst, $src}",
383 [(set FR32:$dst, (fsqrt FR32:$src))]>;
384def SQRTSSm : SSI<0x51, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000385 "sqrtss {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000386 [(set FR32:$dst, (fsqrt (loadf32 addr:$src)))]>;
Evan Cheng8703be42006-04-04 19:12:30 +0000387def SQRTSDr : SDI<0x51, MRMSrcReg, (ops FR64:$dst, FR64:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000388 "sqrtsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000389 [(set FR64:$dst, (fsqrt FR64:$src))]>;
Evan Cheng8703be42006-04-04 19:12:30 +0000390def SQRTSDm : SDI<0x51, MRMSrcMem, (ops FR64:$dst, f64mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000391 "sqrtsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000392 [(set FR64:$dst, (fsqrt (loadf64 addr:$src)))]>;
393
Evan Cheng8703be42006-04-04 19:12:30 +0000394let isTwoAddress = 1 in {
Evan Chengb5e406a2006-05-30 23:47:30 +0000395let isCommutable = 1 in {
Evan Cheng8703be42006-04-04 19:12:30 +0000396def MAXSSrr : SSI<0x5F, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
397 "maxss {$src2, $dst|$dst, $src2}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000398def MAXSDrr : SDI<0x5F, MRMSrcReg, (ops FR64:$dst, FR32:$src1, FR64:$src2),
399 "maxsd {$src2, $dst|$dst, $src2}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000400def MINSSrr : SSI<0x5D, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
401 "minss {$src2, $dst|$dst, $src2}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000402def MINSDrr : SDI<0x5D, MRMSrcReg, (ops FR64:$dst, FR32:$src1, FR64:$src2),
403 "minsd {$src2, $dst|$dst, $src2}", []>;
Evan Chengb5e406a2006-05-30 23:47:30 +0000404}
405def MAXSSrm : SSI<0x5F, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
406 "maxss {$src2, $dst|$dst, $src2}", []>;
407def MAXSDrm : SDI<0x5F, MRMSrcMem, (ops FR64:$dst, FR32:$src1, f64mem:$src2),
408 "maxsd {$src2, $dst|$dst, $src2}", []>;
409def MINSSrm : SSI<0x5D, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
410 "minss {$src2, $dst|$dst, $src2}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000411def MINSDrm : SDI<0x5D, MRMSrcMem, (ops FR64:$dst, FR32:$src1, f64mem:$src2),
412 "minsd {$src2, $dst|$dst, $src2}", []>;
413}
Evan Chengc46349d2006-03-28 23:51:43 +0000414
415// Aliases to match intrinsics which expect XMM operand(s).
416let isTwoAddress = 1 in {
417let isCommutable = 1 in {
Evan Cheng6e967402006-04-04 00:10:53 +0000418def Int_ADDSSrr : SS_Intrr<0x58, "addss {$src2, $dst|$dst, $src2}",
419 int_x86_sse_add_ss>;
420def Int_ADDSDrr : SD_Intrr<0x58, "addsd {$src2, $dst|$dst, $src2}",
421 int_x86_sse2_add_sd>;
422def Int_MULSSrr : SS_Intrr<0x59, "mulss {$src2, $dst|$dst, $src2}",
423 int_x86_sse_mul_ss>;
424def Int_MULSDrr : SD_Intrr<0x59, "mulsd {$src2, $dst|$dst, $src2}",
425 int_x86_sse2_mul_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000426}
427
Evan Cheng6e967402006-04-04 00:10:53 +0000428def Int_ADDSSrm : SS_Intrm<0x58, "addss {$src2, $dst|$dst, $src2}",
429 int_x86_sse_add_ss>;
430def Int_ADDSDrm : SD_Intrm<0x58, "addsd {$src2, $dst|$dst, $src2}",
431 int_x86_sse2_add_sd>;
432def Int_MULSSrm : SS_Intrm<0x59, "mulss {$src2, $dst|$dst, $src2}",
433 int_x86_sse_mul_ss>;
434def Int_MULSDrm : SD_Intrm<0x59, "mulsd {$src2, $dst|$dst, $src2}",
435 int_x86_sse2_mul_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000436
Evan Cheng6e967402006-04-04 00:10:53 +0000437def Int_DIVSSrr : SS_Intrr<0x5E, "divss {$src2, $dst|$dst, $src2}",
438 int_x86_sse_div_ss>;
439def Int_DIVSSrm : SS_Intrm<0x5E, "divss {$src2, $dst|$dst, $src2}",
440 int_x86_sse_div_ss>;
441def Int_DIVSDrr : SD_Intrr<0x5E, "divsd {$src2, $dst|$dst, $src2}",
442 int_x86_sse2_div_sd>;
443def Int_DIVSDrm : SD_Intrm<0x5E, "divsd {$src2, $dst|$dst, $src2}",
444 int_x86_sse2_div_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000445
Evan Cheng6e967402006-04-04 00:10:53 +0000446def Int_SUBSSrr : SS_Intrr<0x5C, "subss {$src2, $dst|$dst, $src2}",
447 int_x86_sse_sub_ss>;
448def Int_SUBSSrm : SS_Intrm<0x5C, "subss {$src2, $dst|$dst, $src2}",
449 int_x86_sse_sub_ss>;
450def Int_SUBSDrr : SD_Intrr<0x5C, "subsd {$src2, $dst|$dst, $src2}",
451 int_x86_sse2_sub_sd>;
452def Int_SUBSDrm : SD_Intrm<0x5C, "subsd {$src2, $dst|$dst, $src2}",
453 int_x86_sse2_sub_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000454}
455
Chris Lattner3b837852006-10-07 05:13:26 +0000456defm Int_SQRTSS : SS_IntUnary<0x51, "sqrtss" , int_x86_sse_sqrt_ss>;
457defm Int_RSQRTSS : SS_IntUnary<0x52, "rsqrtss", int_x86_sse_rsqrt_ss>;
458defm Int_RCPSS : SS_IntUnary<0x53, "rcpss" , int_x86_sse_rcp_ss>;
459
Chris Lattner9498ed82006-10-07 05:09:48 +0000460
Evan Cheng8703be42006-04-04 19:12:30 +0000461def Int_SQRTSDr : SD_Intr<0x51, "sqrtsd {$src, $dst|$dst, $src}",
462 int_x86_sse2_sqrt_sd>;
463def Int_SQRTSDm : SD_Intm<0x51, "sqrtsd {$src, $dst|$dst, $src}",
464 int_x86_sse2_sqrt_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000465
Evan Chengc46349d2006-03-28 23:51:43 +0000466let isTwoAddress = 1 in {
Evan Chengb5e406a2006-05-30 23:47:30 +0000467let isCommutable = 1 in {
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000468def Int_MAXSSrr : SS_Intrr<0x5F, "maxss {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000469 int_x86_sse_max_ss>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000470def Int_MAXSDrr : SD_Intrr<0x5F, "maxsd {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000471 int_x86_sse2_max_sd>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000472def Int_MINSSrr : SS_Intrr<0x5D, "minss {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000473 int_x86_sse_min_ss>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000474def Int_MINSDrr : SD_Intrr<0x5D, "minsd {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000475 int_x86_sse2_min_sd>;
Evan Chengb5e406a2006-05-30 23:47:30 +0000476}
477def Int_MAXSSrm : SS_Intrm<0x5F, "maxss {$src2, $dst|$dst, $src2}",
478 int_x86_sse_max_ss>;
479def Int_MAXSDrm : SD_Intrm<0x5F, "maxsd {$src2, $dst|$dst, $src2}",
480 int_x86_sse2_max_sd>;
481def Int_MINSSrm : SS_Intrm<0x5D, "minss {$src2, $dst|$dst, $src2}",
482 int_x86_sse_min_ss>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000483def Int_MINSDrm : SD_Intrm<0x5D, "minsd {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000484 int_x86_sse2_min_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000485}
486
487// Conversion instructions
Evan Cheng069287d2006-05-16 07:21:53 +0000488def CVTTSS2SIrr: SSI<0x2C, MRMSrcReg, (ops GR32:$dst, FR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000489 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000490 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
491def CVTTSS2SIrm: SSI<0x2C, MRMSrcMem, (ops GR32:$dst, f32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000492 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000493 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
494def CVTTSD2SIrr: SDI<0x2C, MRMSrcReg, (ops GR32:$dst, FR64:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000495 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000496 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
497def CVTTSD2SIrm: SDI<0x2C, MRMSrcMem, (ops GR32:$dst, f64mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000498 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000499 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000500def CVTSD2SSrr: SDI<0x5A, MRMSrcReg, (ops FR32:$dst, FR64:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000501 "cvtsd2ss {$src, $dst|$dst, $src}",
502 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000503def CVTSD2SSrm: SDI<0x5A, MRMSrcMem, (ops FR32:$dst, f64mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000504 "cvtsd2ss {$src, $dst|$dst, $src}",
505 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Cheng069287d2006-05-16 07:21:53 +0000506def CVTSI2SSrr: SSI<0x2A, MRMSrcReg, (ops FR32:$dst, GR32:$src),
Evan Chengc46349d2006-03-28 23:51:43 +0000507 "cvtsi2ss {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000508 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000509def CVTSI2SSrm: SSI<0x2A, MRMSrcMem, (ops FR32:$dst, i32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000510 "cvtsi2ss {$src, $dst|$dst, $src}",
511 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
Evan Cheng069287d2006-05-16 07:21:53 +0000512def CVTSI2SDrr: SDI<0x2A, MRMSrcReg, (ops FR64:$dst, GR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000513 "cvtsi2sd {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000514 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000515def CVTSI2SDrm: SDI<0x2A, MRMSrcMem, (ops FR64:$dst, i32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000516 "cvtsi2sd {$src, $dst|$dst, $src}",
517 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000518
Evan Chengc46349d2006-03-28 23:51:43 +0000519// SSE2 instructions with XS prefix
520def CVTSS2SDrr: I<0x5A, MRMSrcReg, (ops FR64:$dst, FR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000521 "cvtss2sd {$src, $dst|$dst, $src}",
522 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
Evan Chengc46349d2006-03-28 23:51:43 +0000523 Requires<[HasSSE2]>;
524def CVTSS2SDrm: I<0x5A, MRMSrcMem, (ops FR64:$dst, f32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000525 "cvtss2sd {$src, $dst|$dst, $src}",
Chris Lattnerbd04aa52006-05-05 21:35:18 +0000526 [(set FR64:$dst, (extload addr:$src, f32))]>, XS,
Evan Chengc46349d2006-03-28 23:51:43 +0000527 Requires<[HasSSE2]>;
528
Evan Chengd2a6d542006-04-12 23:42:44 +0000529// Match intrinsics which expect XMM operand(s).
Evan Cheng190717d2006-05-31 19:00:07 +0000530def Int_CVTSS2SIrr: SSI<0x2D, MRMSrcReg, (ops GR32:$dst, VR128:$src),
531 "cvtss2si {$src, $dst|$dst, $src}",
532 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
533def Int_CVTSS2SIrm: SSI<0x2D, MRMSrcMem, (ops GR32:$dst, f32mem:$src),
534 "cvtss2si {$src, $dst|$dst, $src}",
535 [(set GR32:$dst, (int_x86_sse_cvtss2si
536 (loadv4f32 addr:$src)))]>;
537def Int_CVTSD2SIrr: SDI<0x2D, MRMSrcReg, (ops GR32:$dst, VR128:$src),
538 "cvtsd2si {$src, $dst|$dst, $src}",
539 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
540def Int_CVTSD2SIrm: SDI<0x2D, MRMSrcMem, (ops GR32:$dst, f128mem:$src),
541 "cvtsd2si {$src, $dst|$dst, $src}",
542 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
543 (loadv2f64 addr:$src)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000544
545// Aliases for intrinsics
Evan Cheng069287d2006-05-16 07:21:53 +0000546def Int_CVTTSS2SIrr: SSI<0x2C, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengd2a6d542006-04-12 23:42:44 +0000547 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000548 [(set GR32:$dst, (int_x86_sse_cvttss2si VR128:$src))]>;
549def Int_CVTTSS2SIrm: SSI<0x2C, MRMSrcMem, (ops GR32:$dst, f32mem:$src),
Evan Chengd2a6d542006-04-12 23:42:44 +0000550 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000551 [(set GR32:$dst, (int_x86_sse_cvttss2si
Evan Chengd2a6d542006-04-12 23:42:44 +0000552 (loadv4f32 addr:$src)))]>;
Evan Cheng069287d2006-05-16 07:21:53 +0000553def Int_CVTTSD2SIrr: SDI<0x2C, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengd03db7a2006-04-12 05:20:24 +0000554 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000555 [(set GR32:$dst, (int_x86_sse2_cvttsd2si VR128:$src))]>;
556def Int_CVTTSD2SIrm: SDI<0x2C, MRMSrcMem, (ops GR32:$dst, f128mem:$src),
Evan Chengd03db7a2006-04-12 05:20:24 +0000557 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000558 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
Evan Cheng91b740d2006-04-12 17:12:36 +0000559 (loadv2f64 addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000560
Evan Chengd2a6d542006-04-12 23:42:44 +0000561let isTwoAddress = 1 in {
562def Int_CVTSI2SSrr: SSI<0x2A, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +0000563 (ops VR128:$dst, VR128:$src1, GR32:$src2),
Evan Chengd2a6d542006-04-12 23:42:44 +0000564 "cvtsi2ss {$src2, $dst|$dst, $src2}",
565 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
Evan Cheng069287d2006-05-16 07:21:53 +0000566 GR32:$src2))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000567def Int_CVTSI2SSrm: SSI<0x2A, MRMSrcMem,
568 (ops VR128:$dst, VR128:$src1, i32mem:$src2),
569 "cvtsi2ss {$src2, $dst|$dst, $src2}",
570 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
571 (loadi32 addr:$src2)))]>;
572}
Evan Chengd03db7a2006-04-12 05:20:24 +0000573
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000574// Comparison instructions
575let isTwoAddress = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000576def CMPSSrr : SSI<0xC2, MRMSrcReg,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000577 (ops FR32:$dst, FR32:$src1, FR32:$src, SSECC:$cc),
Evan Cheng0876aa52006-03-30 06:21:22 +0000578 "cmp${cc}ss {$src, $dst|$dst, $src}",
579 []>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000580def CMPSSrm : SSI<0xC2, MRMSrcMem,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000581 (ops FR32:$dst, FR32:$src1, f32mem:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000582 "cmp${cc}ss {$src, $dst|$dst, $src}", []>;
583def CMPSDrr : SDI<0xC2, MRMSrcReg,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000584 (ops FR64:$dst, FR64:$src1, FR64:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000585 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
586def CMPSDrm : SDI<0xC2, MRMSrcMem,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000587 (ops FR64:$dst, FR64:$src1, f64mem:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000588 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000589}
590
Evan Cheng470a6ad2006-02-22 02:26:30 +0000591def UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000592 "ucomiss {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000593 [(X86cmp FR32:$src1, FR32:$src2)]>;
594def UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000595 "ucomiss {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000596 [(X86cmp FR32:$src1, (loadf32 addr:$src2))]>;
597def UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000598 "ucomisd {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000599 [(X86cmp FR64:$src1, FR64:$src2)]>;
600def UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000601 "ucomisd {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000602 [(X86cmp FR64:$src1, (loadf64 addr:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000603
Evan Cheng0876aa52006-03-30 06:21:22 +0000604// Aliases to match intrinsics which expect XMM operand(s).
605let isTwoAddress = 1 in {
606def Int_CMPSSrr : SSI<0xC2, MRMSrcReg,
607 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
608 "cmp${cc}ss {$src, $dst|$dst, $src}",
609 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
610 VR128:$src, imm:$cc))]>;
611def Int_CMPSSrm : SSI<0xC2, MRMSrcMem,
612 (ops VR128:$dst, VR128:$src1, f32mem:$src, SSECC:$cc),
613 "cmp${cc}ss {$src, $dst|$dst, $src}",
614 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
615 (load addr:$src), imm:$cc))]>;
616def Int_CMPSDrr : SDI<0xC2, MRMSrcReg,
617 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
618 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
619def Int_CMPSDrm : SDI<0xC2, MRMSrcMem,
620 (ops VR128:$dst, VR128:$src1, f64mem:$src, SSECC:$cc),
621 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
622}
623
Evan Cheng6be2c582006-04-05 23:38:46 +0000624def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
625 "ucomiss {$src2, $src1|$src1, $src2}",
626 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2)]>;
627def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
628 "ucomiss {$src2, $src1|$src1, $src2}",
629 [(X86ucomi (v4f32 VR128:$src1), (loadv4f32 addr:$src2))]>;
630def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
631 "ucomisd {$src2, $src1|$src1, $src2}",
632 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>;
633def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
634 "ucomisd {$src2, $src1|$src1, $src2}",
635 [(X86ucomi (v2f64 VR128:$src1), (loadv2f64 addr:$src2))]>;
636
637def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
638 "comiss {$src2, $src1|$src1, $src2}",
639 [(X86comi (v4f32 VR128:$src1), VR128:$src2)]>;
640def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
641 "comiss {$src2, $src1|$src1, $src2}",
642 [(X86comi (v4f32 VR128:$src1), (loadv4f32 addr:$src2))]>;
643def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
644 "comisd {$src2, $src1|$src1, $src2}",
645 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>;
646def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
647 "comisd {$src2, $src1|$src1, $src2}",
648 [(X86comi (v2f64 VR128:$src1), (loadv2f64 addr:$src2))]>;
Evan Cheng0876aa52006-03-30 06:21:22 +0000649
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000650// Aliases of packed instructions for scalar use. These all have names that
651// start with 'Fs'.
652
653// Alias instructions that map fld0 to pxor for sse.
654// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
655def FsFLD0SS : I<0xEF, MRMInitReg, (ops FR32:$dst),
656 "pxor $dst, $dst", [(set FR32:$dst, fp32imm0)]>,
657 Requires<[HasSSE1]>, TB, OpSize;
658def FsFLD0SD : I<0xEF, MRMInitReg, (ops FR64:$dst),
659 "pxor $dst, $dst", [(set FR64:$dst, fp64imm0)]>,
660 Requires<[HasSSE2]>, TB, OpSize;
661
662// Alias instructions to do FR32 / FR64 reg-to-reg copy using movaps / movapd.
663// Upper bits are disregarded.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000664def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (ops FR32:$dst, FR32:$src),
665 "movaps {$src, $dst|$dst, $src}", []>;
666def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (ops FR64:$dst, FR64:$src),
667 "movapd {$src, $dst|$dst, $src}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000668
669// Alias instructions to load FR32 / FR64 from f128mem using movaps / movapd.
670// Upper bits are disregarded.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000671def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (ops FR32:$dst, f128mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000672 "movaps {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000673 [(set FR32:$dst, (X86loadpf32 addr:$src))]>;
674def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (ops FR64:$dst, f128mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000675 "movapd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000676 [(set FR64:$dst, (X86loadpf64 addr:$src))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000677
678// Alias bitwise logical operations using SSE logical ops on packed FP values.
679let isTwoAddress = 1 in {
680let isCommutable = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000681def FsANDPSrr : PSI<0x54, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000682 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000683 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
684def FsANDPDrr : PDI<0x54, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000685 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000686 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
687def FsORPSrr : PSI<0x56, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
688 "orps {$src2, $dst|$dst, $src2}", []>;
689def FsORPDrr : PDI<0x56, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
690 "orpd {$src2, $dst|$dst, $src2}", []>;
691def FsXORPSrr : PSI<0x57, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000692 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000693 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
694def FsXORPDrr : PDI<0x57, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000695 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000696 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000697}
Evan Cheng470a6ad2006-02-22 02:26:30 +0000698def FsANDPSrm : PSI<0x54, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000699 "andps {$src2, $dst|$dst, $src2}",
700 [(set FR32:$dst, (X86fand FR32:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701 (X86loadpf32 addr:$src2)))]>;
702def FsANDPDrm : PDI<0x54, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000703 "andpd {$src2, $dst|$dst, $src2}",
704 [(set FR64:$dst, (X86fand FR64:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000705 (X86loadpf64 addr:$src2)))]>;
706def FsORPSrm : PSI<0x56, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
707 "orps {$src2, $dst|$dst, $src2}", []>;
708def FsORPDrm : PDI<0x56, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
709 "orpd {$src2, $dst|$dst, $src2}", []>;
710def FsXORPSrm : PSI<0x57, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000711 "xorps {$src2, $dst|$dst, $src2}",
712 [(set FR32:$dst, (X86fxor FR32:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000713 (X86loadpf32 addr:$src2)))]>;
714def FsXORPDrm : PDI<0x57, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000715 "xorpd {$src2, $dst|$dst, $src2}",
716 [(set FR64:$dst, (X86fxor FR64:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000717 (X86loadpf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000718
Evan Cheng470a6ad2006-02-22 02:26:30 +0000719def FsANDNPSrr : PSI<0x55, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
720 "andnps {$src2, $dst|$dst, $src2}", []>;
721def FsANDNPSrm : PSI<0x55, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
722 "andnps {$src2, $dst|$dst, $src2}", []>;
723def FsANDNPDrr : PDI<0x55, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
724 "andnpd {$src2, $dst|$dst, $src2}", []>;
725def FsANDNPDrm : PDI<0x55, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
726 "andnpd {$src2, $dst|$dst, $src2}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000727}
728
729//===----------------------------------------------------------------------===//
Evan Cheng9ab1ac52006-04-14 23:32:40 +0000730// SSE packed FP Instructions
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000731//===----------------------------------------------------------------------===//
732
Evan Chengc12e6c42006-03-19 09:38:54 +0000733// Some 'special' instructions
734def IMPLICIT_DEF_VR128 : I<0, Pseudo, (ops VR128:$dst),
735 "#IMPLICIT_DEF $dst",
736 [(set VR128:$dst, (v4f32 (undef)))]>,
737 Requires<[HasSSE1]>;
738
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000739// Move Instructions
Evan Cheng2246f842006-03-18 01:23:20 +0000740def MOVAPSrr : PSI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000741 "movaps {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000742def MOVAPSrm : PSI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000743 "movaps {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000744 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
745def MOVAPDrr : PDI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000746 "movapd {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000747def MOVAPDrm : PDI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000748 "movapd {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000749 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000750
Evan Cheng2246f842006-03-18 01:23:20 +0000751def MOVAPSmr : PSI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000752 "movaps {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000753 [(store (v4f32 VR128:$src), addr:$dst)]>;
754def MOVAPDmr : PDI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000755 "movapd {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000756 [(store (v2f64 VR128:$src), addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000757
Evan Cheng2246f842006-03-18 01:23:20 +0000758def MOVUPSrr : PSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000759 "movups {$src, $dst|$dst, $src}", []>;
Evan Chengd8e82232006-04-16 07:02:22 +0000760def MOVUPSrm : PSI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000761 "movups {$src, $dst|$dst, $src}",
762 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengd8e82232006-04-16 07:02:22 +0000763def MOVUPSmr : PSI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000764 "movups {$src, $dst|$dst, $src}",
765 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000766def MOVUPDrr : PDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000767 "movupd {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000768def MOVUPDrm : PDI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000769 "movupd {$src, $dst|$dst, $src}",
770 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000771def MOVUPDmr : PDI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000772 "movupd {$src, $dst|$dst, $src}",
773 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000774
Evan Cheng4fcb9222006-03-28 02:43:26 +0000775let isTwoAddress = 1 in {
Evan Chengfd111b52006-04-19 21:15:24 +0000776let AddedComplexity = 20 in {
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000777def MOVLPSrm : PSI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000778 "movlps {$src2, $dst|$dst, $src2}",
779 [(set VR128:$dst,
780 (v4f32 (vector_shuffle VR128:$src1,
781 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
Evan Chengf66a0942006-04-19 18:20:17 +0000782 MOVLP_shuffle_mask)))]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000783def MOVLPDrm : PDI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000784 "movlpd {$src2, $dst|$dst, $src2}",
785 [(set VR128:$dst,
786 (v2f64 (vector_shuffle VR128:$src1,
787 (scalar_to_vector (loadf64 addr:$src2)),
788 MOVLP_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +0000789def MOVHPSrm : PSI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000790 "movhps {$src2, $dst|$dst, $src2}",
791 [(set VR128:$dst,
792 (v4f32 (vector_shuffle VR128:$src1,
793 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
Evan Chengf66a0942006-04-19 18:20:17 +0000794 MOVHP_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +0000795def MOVHPDrm : PDI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
796 "movhpd {$src2, $dst|$dst, $src2}",
797 [(set VR128:$dst,
798 (v2f64 (vector_shuffle VR128:$src1,
799 (scalar_to_vector (loadf64 addr:$src2)),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000800 MOVHP_shuffle_mask)))]>;
Evan Cheng2dadaea2006-04-19 20:37:34 +0000801} // AddedComplexity
Evan Cheng4fcb9222006-03-28 02:43:26 +0000802}
803
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000804def MOVLPSmr : PSI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng664ade72006-04-07 21:20:58 +0000805 "movlps {$src, $dst|$dst, $src}",
806 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
Evan Cheng015188f2006-06-15 08:14:54 +0000807 (iPTR 0))), addr:$dst)]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000808def MOVLPDmr : PDI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000809 "movlpd {$src, $dst|$dst, $src}",
810 [(store (f64 (vector_extract (v2f64 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +0000811 (iPTR 0))), addr:$dst)]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000812
Evan Cheng664ade72006-04-07 21:20:58 +0000813// v2f64 extract element 1 is always custom lowered to unpack high to low
814// and extract element 0 so the non-store version isn't too horrible.
Evan Cheng2246f842006-03-18 01:23:20 +0000815def MOVHPSmr : PSI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng664ade72006-04-07 21:20:58 +0000816 "movhps {$src, $dst|$dst, $src}",
817 [(store (f64 (vector_extract
818 (v2f64 (vector_shuffle
819 (bc_v2f64 (v4f32 VR128:$src)), (undef),
Evan Cheng015188f2006-06-15 08:14:54 +0000820 UNPCKH_shuffle_mask)), (iPTR 0))),
Evan Cheng664ade72006-04-07 21:20:58 +0000821 addr:$dst)]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000822def MOVHPDmr : PDI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000823 "movhpd {$src, $dst|$dst, $src}",
824 [(store (f64 (vector_extract
825 (v2f64 (vector_shuffle VR128:$src, (undef),
Evan Cheng015188f2006-06-15 08:14:54 +0000826 UNPCKH_shuffle_mask)), (iPTR 0))),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000827 addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000828
Evan Cheng14aed5e2006-03-24 01:18:28 +0000829let isTwoAddress = 1 in {
Evan Chengfd111b52006-04-19 21:15:24 +0000830let AddedComplexity = 20 in {
Evan Cheng14aed5e2006-03-24 01:18:28 +0000831def MOVLHPSrr : PSI<0x16, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +0000832 "movlhps {$src2, $dst|$dst, $src2}",
833 [(set VR128:$dst,
Evan Cheng2064a2b2006-03-28 06:50:32 +0000834 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng2dadaea2006-04-19 20:37:34 +0000835 MOVHP_shuffle_mask)))]>;
Evan Cheng2c0dbd02006-03-24 02:58:06 +0000836
Evan Cheng14aed5e2006-03-24 01:18:28 +0000837def MOVHLPSrr : PSI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengbe296ac2006-03-28 06:53:49 +0000838 "movhlps {$src2, $dst|$dst, $src2}",
Evan Cheng4fcb9222006-03-28 02:43:26 +0000839 [(set VR128:$dst,
Evan Cheng2064a2b2006-03-28 06:50:32 +0000840 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng4fcb9222006-03-28 02:43:26 +0000841 MOVHLPS_shuffle_mask)))]>;
Evan Cheng2dadaea2006-04-19 20:37:34 +0000842} // AddedComplexity
Evan Cheng14aed5e2006-03-24 01:18:28 +0000843}
Evan Cheng470a6ad2006-02-22 02:26:30 +0000844
Evan Chengd9539472006-04-14 21:59:03 +0000845def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (ops VR128:$dst, VR128:$src),
846 "movshdup {$src, $dst|$dst, $src}",
847 [(set VR128:$dst, (v4f32 (vector_shuffle
848 VR128:$src, (undef),
849 MOVSHDUP_shuffle_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000850def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000851 "movshdup {$src, $dst|$dst, $src}",
852 [(set VR128:$dst, (v4f32 (vector_shuffle
853 (loadv4f32 addr:$src), (undef),
854 MOVSHDUP_shuffle_mask)))]>;
855
856def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src),
857 "movsldup {$src, $dst|$dst, $src}",
858 [(set VR128:$dst, (v4f32 (vector_shuffle
859 VR128:$src, (undef),
860 MOVSLDUP_shuffle_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000861def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000862 "movsldup {$src, $dst|$dst, $src}",
863 [(set VR128:$dst, (v4f32 (vector_shuffle
864 (loadv4f32 addr:$src), (undef),
865 MOVSLDUP_shuffle_mask)))]>;
866
867def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src),
868 "movddup {$src, $dst|$dst, $src}",
869 [(set VR128:$dst, (v2f64 (vector_shuffle
870 VR128:$src, (undef),
871 SSE_splat_v2_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000872def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000873 "movddup {$src, $dst|$dst, $src}",
874 [(set VR128:$dst, (v2f64 (vector_shuffle
Evan Cheng06aef152006-04-16 18:11:28 +0000875 (scalar_to_vector (loadf64 addr:$src)),
876 (undef),
Evan Chengd9539472006-04-14 21:59:03 +0000877 SSE_splat_v2_mask)))]>;
878
Evan Cheng470a6ad2006-02-22 02:26:30 +0000879// SSE2 instructions without OpSize prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000880def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
881 "cvtdq2ps {$src, $dst|$dst, $src}",
882 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
883 TB, Requires<[HasSSE2]>;
884def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
885 "cvtdq2ps {$src, $dst|$dst, $src}",
886 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
887 (bc_v4i32 (loadv2i64 addr:$src))))]>,
888 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000889
890// SSE2 instructions with XS prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000891def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
892 "cvtdq2pd {$src, $dst|$dst, $src}",
893 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
894 XS, Requires<[HasSSE2]>;
895def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
896 "cvtdq2pd {$src, $dst|$dst, $src}",
897 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
898 (bc_v4i32 (loadv2i64 addr:$src))))]>,
899 XS, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000900
Evan Cheng190717d2006-05-31 19:00:07 +0000901def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
902 "cvtps2dq {$src, $dst|$dst, $src}",
903 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
904def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
905 "cvtps2dq {$src, $dst|$dst, $src}",
906 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
907 (loadv4f32 addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000908// SSE2 packed instructions with XS prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000909def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
910 "cvttps2dq {$src, $dst|$dst, $src}",
911 [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>,
912 XS, Requires<[HasSSE2]>;
913def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
914 "cvttps2dq {$src, $dst|$dst, $src}",
915 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
916 (loadv4f32 addr:$src)))]>,
917 XS, Requires<[HasSSE2]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000918
Evan Cheng470a6ad2006-02-22 02:26:30 +0000919// SSE2 packed instructions with XD prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000920def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
921 "cvtpd2dq {$src, $dst|$dst, $src}",
922 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
923 XD, Requires<[HasSSE2]>;
924def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
925 "cvtpd2dq {$src, $dst|$dst, $src}",
926 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
927 (loadv2f64 addr:$src)))]>,
928 XD, Requires<[HasSSE2]>;
929def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
930 "cvttpd2dq {$src, $dst|$dst, $src}",
931 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
932def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
933 "cvttpd2dq {$src, $dst|$dst, $src}",
934 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
935 (loadv2f64 addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000936
937// SSE2 instructions without OpSize prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000938def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src),
939 "cvtps2pd {$src, $dst|$dst, $src}",
940 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
941 TB, Requires<[HasSSE2]>;
942def Int_CVTPS2PDrm : I<0x5A, MRMSrcReg, (ops VR128:$dst, f64mem:$src),
943 "cvtps2pd {$src, $dst|$dst, $src}",
944 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
945 (loadv4f32 addr:$src)))]>,
946 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000947
Evan Cheng190717d2006-05-31 19:00:07 +0000948def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src),
949 "cvtpd2ps {$src, $dst|$dst, $src}",
950 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
951def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, f128mem:$src),
952 "cvtpd2ps {$src, $dst|$dst, $src}",
953 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
954 (loadv2f64 addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000955
Evan Chengd2a6d542006-04-12 23:42:44 +0000956// Match intrinsics which expect XMM operand(s).
957// Aliases for intrinsics
958let isTwoAddress = 1 in {
959def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +0000960 (ops VR128:$dst, VR128:$src1, GR32:$src2),
Evan Chengd2a6d542006-04-12 23:42:44 +0000961 "cvtsi2sd {$src2, $dst|$dst, $src2}",
962 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
Evan Cheng069287d2006-05-16 07:21:53 +0000963 GR32:$src2))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000964def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
965 (ops VR128:$dst, VR128:$src1, i32mem:$src2),
966 "cvtsi2sd {$src2, $dst|$dst, $src2}",
967 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
968 (loadi32 addr:$src2)))]>;
969def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
970 (ops VR128:$dst, VR128:$src1, VR128:$src2),
971 "cvtsd2ss {$src2, $dst|$dst, $src2}",
972 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
973 VR128:$src2))]>;
974def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
975 (ops VR128:$dst, VR128:$src1, f64mem:$src2),
976 "cvtsd2ss {$src2, $dst|$dst, $src2}",
977 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
978 (loadv2f64 addr:$src2)))]>;
979def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
980 (ops VR128:$dst, VR128:$src1, VR128:$src2),
981 "cvtss2sd {$src2, $dst|$dst, $src2}",
982 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
983 VR128:$src2))]>, XS,
984 Requires<[HasSSE2]>;
985def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
986 (ops VR128:$dst, VR128:$src1, f32mem:$src2),
987 "cvtss2sd {$src2, $dst|$dst, $src2}",
988 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
989 (loadv4f32 addr:$src2)))]>, XS,
990 Requires<[HasSSE2]>;
991}
992
Evan Cheng470a6ad2006-02-22 02:26:30 +0000993// Arithmetic
994let isTwoAddress = 1 in {
995let isCommutable = 1 in {
Evan Cheng2246f842006-03-18 01:23:20 +0000996def ADDPSrr : PSI<0x58, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000997 "addps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +0000998 [(set VR128:$dst, (v4f32 (fadd VR128:$src1, VR128:$src2)))]>;
999def ADDPDrr : PDI<0x58, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001000 "addpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001001 [(set VR128:$dst, (v2f64 (fadd VR128:$src1, VR128:$src2)))]>;
1002def MULPSrr : PSI<0x59, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001003 "mulps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001004 [(set VR128:$dst, (v4f32 (fmul VR128:$src1, VR128:$src2)))]>;
1005def MULPDrr : PDI<0x59, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001006 "mulpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001007 [(set VR128:$dst, (v2f64 (fmul VR128:$src1, VR128:$src2)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001008}
1009
Evan Cheng2246f842006-03-18 01:23:20 +00001010def ADDPSrm : PSI<0x58, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001011 "addps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001012 [(set VR128:$dst, (v4f32 (fadd VR128:$src1,
1013 (load addr:$src2))))]>;
1014def ADDPDrm : PDI<0x58, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001015 "addpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001016 [(set VR128:$dst, (v2f64 (fadd VR128:$src1,
1017 (load addr:$src2))))]>;
1018def MULPSrm : PSI<0x59, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001019 "mulps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001020 [(set VR128:$dst, (v4f32 (fmul VR128:$src1,
1021 (load addr:$src2))))]>;
1022def MULPDrm : PDI<0x59, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001023 "mulpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001024 [(set VR128:$dst, (v2f64 (fmul VR128:$src1,
1025 (load addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001026
Evan Cheng2246f842006-03-18 01:23:20 +00001027def DIVPSrr : PSI<0x5E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1028 "divps {$src2, $dst|$dst, $src2}",
1029 [(set VR128:$dst, (v4f32 (fdiv VR128:$src1, VR128:$src2)))]>;
1030def DIVPSrm : PSI<0x5E, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1031 "divps {$src2, $dst|$dst, $src2}",
1032 [(set VR128:$dst, (v4f32 (fdiv VR128:$src1,
1033 (load addr:$src2))))]>;
1034def DIVPDrr : PDI<0x5E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001035 "divpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001036 [(set VR128:$dst, (v2f64 (fdiv VR128:$src1, VR128:$src2)))]>;
1037def DIVPDrm : PDI<0x5E, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001038 "divpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001039 [(set VR128:$dst, (v2f64 (fdiv VR128:$src1,
1040 (load addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001041
Evan Cheng2246f842006-03-18 01:23:20 +00001042def SUBPSrr : PSI<0x5C, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1043 "subps {$src2, $dst|$dst, $src2}",
1044 [(set VR128:$dst, (v4f32 (fsub VR128:$src1, VR128:$src2)))]>;
1045def SUBPSrm : PSI<0x5C, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1046 "subps {$src2, $dst|$dst, $src2}",
1047 [(set VR128:$dst, (v4f32 (fsub VR128:$src1,
1048 (load addr:$src2))))]>;
1049def SUBPDrr : PDI<0x5C, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1050 "subpd {$src2, $dst|$dst, $src2}",
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001051 [(set VR128:$dst, (v2f64 (fsub VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001052def SUBPDrm : PDI<0x5C, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1053 "subpd {$src2, $dst|$dst, $src2}",
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001054 [(set VR128:$dst, (v2f64 (fsub VR128:$src1,
1055 (load addr:$src2))))]>;
Evan Chengd9539472006-04-14 21:59:03 +00001056
1057def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
1058 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1059 "addsubps {$src2, $dst|$dst, $src2}",
1060 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
1061 VR128:$src2))]>;
1062def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
1063 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1064 "addsubps {$src2, $dst|$dst, $src2}",
1065 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
1066 (loadv4f32 addr:$src2)))]>;
1067def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
1068 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1069 "addsubpd {$src2, $dst|$dst, $src2}",
1070 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
1071 VR128:$src2))]>;
1072def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
1073 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1074 "addsubpd {$src2, $dst|$dst, $src2}",
1075 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
1076 (loadv2f64 addr:$src2)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001077}
1078
Evan Cheng8703be42006-04-04 19:12:30 +00001079def SQRTPSr : PS_Intr<0x51, "sqrtps {$src, $dst|$dst, $src}",
1080 int_x86_sse_sqrt_ps>;
1081def SQRTPSm : PS_Intm<0x51, "sqrtps {$src, $dst|$dst, $src}",
1082 int_x86_sse_sqrt_ps>;
1083def SQRTPDr : PD_Intr<0x51, "sqrtpd {$src, $dst|$dst, $src}",
1084 int_x86_sse2_sqrt_pd>;
1085def SQRTPDm : PD_Intm<0x51, "sqrtpd {$src, $dst|$dst, $src}",
1086 int_x86_sse2_sqrt_pd>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001087
Evan Cheng8703be42006-04-04 19:12:30 +00001088def RSQRTPSr : PS_Intr<0x52, "rsqrtps {$src, $dst|$dst, $src}",
1089 int_x86_sse_rsqrt_ps>;
1090def RSQRTPSm : PS_Intm<0x52, "rsqrtps {$src, $dst|$dst, $src}",
1091 int_x86_sse_rsqrt_ps>;
1092def RCPPSr : PS_Intr<0x53, "rcpps {$src, $dst|$dst, $src}",
1093 int_x86_sse_rcp_ps>;
1094def RCPPSm : PS_Intm<0x53, "rcpps {$src, $dst|$dst, $src}",
1095 int_x86_sse_rcp_ps>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001096
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001097let isTwoAddress = 1 in {
Evan Chengb5e406a2006-05-30 23:47:30 +00001098let isCommutable = 1 in {
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001099def MAXPSrr : PS_Intrr<0x5F, "maxps {$src2, $dst|$dst, $src2}",
1100 int_x86_sse_max_ps>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001101def MAXPDrr : PD_Intrr<0x5F, "maxpd {$src2, $dst|$dst, $src2}",
1102 int_x86_sse2_max_pd>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001103def MINPSrr : PS_Intrr<0x5D, "minps {$src2, $dst|$dst, $src2}",
1104 int_x86_sse_min_ps>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001105def MINPDrr : PD_Intrr<0x5D, "minpd {$src2, $dst|$dst, $src2}",
1106 int_x86_sse2_min_pd>;
Evan Chengb5e406a2006-05-30 23:47:30 +00001107}
1108def MAXPSrm : PS_Intrm<0x5F, "maxps {$src2, $dst|$dst, $src2}",
1109 int_x86_sse_max_ps>;
1110def MAXPDrm : PD_Intrm<0x5F, "maxpd {$src2, $dst|$dst, $src2}",
1111 int_x86_sse2_max_pd>;
1112def MINPSrm : PS_Intrm<0x5D, "minps {$src2, $dst|$dst, $src2}",
1113 int_x86_sse_min_ps>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001114def MINPDrm : PD_Intrm<0x5D, "minpd {$src2, $dst|$dst, $src2}",
1115 int_x86_sse2_min_pd>;
1116}
Evan Chengffcb95b2006-02-21 19:13:53 +00001117
1118// Logical
1119let isTwoAddress = 1 in {
1120let isCommutable = 1 in {
Evan Cheng2246f842006-03-18 01:23:20 +00001121def ANDPSrr : PSI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1122 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001123 [(set VR128:$dst, (v2i64 (and VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001124def ANDPDrr : PDI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengffcb95b2006-02-21 19:13:53 +00001125 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001126 [(set VR128:$dst,
1127 (and (bc_v2i64 (v2f64 VR128:$src1)),
1128 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001129def ORPSrr : PSI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1130 "orps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001131 [(set VR128:$dst, (v2i64 (or VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001132def ORPDrr : PDI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1133 "orpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001134 [(set VR128:$dst,
1135 (or (bc_v2i64 (v2f64 VR128:$src1)),
1136 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001137def XORPSrr : PSI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1138 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001139 [(set VR128:$dst, (v2i64 (xor VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001140def XORPDrr : PDI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1141 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001142 [(set VR128:$dst,
1143 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1144 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +00001145}
Evan Cheng2246f842006-03-18 01:23:20 +00001146def ANDPSrm : PSI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1147 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001148 [(set VR128:$dst, (and VR128:$src1,
1149 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001150def ANDPDrm : PDI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1151 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001152 [(set VR128:$dst,
1153 (and (bc_v2i64 (v2f64 VR128:$src1)),
1154 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001155def ORPSrm : PSI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1156 "orps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001157 [(set VR128:$dst, (or VR128:$src1,
1158 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001159def ORPDrm : PDI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1160 "orpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001161 [(set VR128:$dst,
1162 (or (bc_v2i64 (v2f64 VR128:$src1)),
1163 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001164def XORPSrm : PSI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1165 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001166 [(set VR128:$dst, (xor VR128:$src1,
1167 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001168def XORPDrm : PDI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1169 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001170 [(set VR128:$dst,
1171 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1172 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001173def ANDNPSrr : PSI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1174 "andnps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001175 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1176 (bc_v2i64 (v4i32 immAllOnesV))),
1177 VR128:$src2)))]>;
Evan Cheng5aa97b22006-03-29 18:47:40 +00001178def ANDNPSrm : PSI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2),
Evan Cheng2246f842006-03-18 01:23:20 +00001179 "andnps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001180 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1181 (bc_v2i64 (v4i32 immAllOnesV))),
1182 (bc_v2i64 (loadv4f32 addr:$src2)))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001183def ANDNPDrr : PDI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1184 "andnpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001185 [(set VR128:$dst,
1186 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1187 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1188def ANDNPDrm : PDI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2),
Evan Cheng2246f842006-03-18 01:23:20 +00001189 "andnpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001190 [(set VR128:$dst,
1191 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1192 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +00001193}
Evan Chengbf156d12006-02-21 19:26:52 +00001194
Evan Cheng470a6ad2006-02-22 02:26:30 +00001195let isTwoAddress = 1 in {
Evan Cheng7b7bd572006-04-18 21:29:50 +00001196def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Evan Cheng21760462006-04-04 03:04:07 +00001197 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
1198 "cmp${cc}ps {$src, $dst|$dst, $src}",
1199 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
1200 VR128:$src, imm:$cc))]>;
Evan Cheng7b7bd572006-04-18 21:29:50 +00001201def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Evan Cheng21760462006-04-04 03:04:07 +00001202 (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc),
1203 "cmp${cc}ps {$src, $dst|$dst, $src}",
1204 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
1205 (load addr:$src), imm:$cc))]>;
Evan Cheng7b7bd572006-04-18 21:29:50 +00001206def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Cheng21760462006-04-04 03:04:07 +00001207 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
Evan Chengbb5c43e2006-04-14 01:39:53 +00001208 "cmp${cc}pd {$src, $dst|$dst, $src}",
1209 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1210 VR128:$src, imm:$cc))]>;
Evan Cheng7b7bd572006-04-18 21:29:50 +00001211def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Cheng21760462006-04-04 03:04:07 +00001212 (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc),
Evan Chengbb5c43e2006-04-14 01:39:53 +00001213 "cmp${cc}pd {$src, $dst|$dst, $src}",
1214 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1215 (load addr:$src), imm:$cc))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001216}
1217
1218// Shuffle and unpack instructions
Evan Cheng0cea6d22006-03-22 20:08:18 +00001219let isTwoAddress = 1 in {
Evan Cheng55371732006-07-25 20:25:40 +00001220let isConvertibleToThreeAddress = 1 in // Convert to pshufd
Evan Chengb7a5c522006-04-18 21:55:35 +00001221def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Cheng0038e592006-03-28 00:39:58 +00001222 (ops VR128:$dst, VR128:$src1, VR128:$src2, i32i8imm:$src3),
Evan Cheng14aed5e2006-03-24 01:18:28 +00001223 "shufps {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001224 [(set VR128:$dst, (v4f32 (vector_shuffle
1225 VR128:$src1, VR128:$src2,
1226 SHUFP_shuffle_mask:$src3)))]>;
Evan Chengb7a5c522006-04-18 21:55:35 +00001227def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Cheng0038e592006-03-28 00:39:58 +00001228 (ops VR128:$dst, VR128:$src1, f128mem:$src2, i32i8imm:$src3),
1229 "shufps {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001230 [(set VR128:$dst, (v4f32 (vector_shuffle
1231 VR128:$src1, (load addr:$src2),
1232 SHUFP_shuffle_mask:$src3)))]>;
Evan Chengb7a5c522006-04-18 21:55:35 +00001233def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Cheng2da953f2006-03-22 07:10:28 +00001234 (ops VR128:$dst, VR128:$src1, VR128:$src2, i8imm:$src3),
Evan Cheng14aed5e2006-03-24 01:18:28 +00001235 "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001236 [(set VR128:$dst, (v2f64 (vector_shuffle
1237 VR128:$src1, VR128:$src2,
1238 SHUFP_shuffle_mask:$src3)))]>;
Evan Chengb7a5c522006-04-18 21:55:35 +00001239def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Cheng2da953f2006-03-22 07:10:28 +00001240 (ops VR128:$dst, VR128:$src1, f128mem:$src2, i8imm:$src3),
Evan Cheng0038e592006-03-28 00:39:58 +00001241 "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001242 [(set VR128:$dst, (v2f64 (vector_shuffle
1243 VR128:$src1, (load addr:$src2),
1244 SHUFP_shuffle_mask:$src3)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001245
Evan Chengfd111b52006-04-19 21:15:24 +00001246let AddedComplexity = 10 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +00001247def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001248 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001249 "unpckhps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001250 [(set VR128:$dst, (v4f32 (vector_shuffle
1251 VR128:$src1, VR128:$src2,
1252 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001253def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001254 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001255 "unpckhps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001256 [(set VR128:$dst, (v4f32 (vector_shuffle
1257 VR128:$src1, (load addr:$src2),
1258 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001259def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001260 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001261 "unpckhpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001262 [(set VR128:$dst, (v2f64 (vector_shuffle
1263 VR128:$src1, VR128:$src2,
1264 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001265def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001266 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001267 "unpckhpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001268 [(set VR128:$dst, (v2f64 (vector_shuffle
1269 VR128:$src1, (load addr:$src2),
1270 UNPCKH_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +00001271
Evan Cheng470a6ad2006-02-22 02:26:30 +00001272def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001273 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengc60bd972006-03-25 09:37:23 +00001274 "unpcklps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001275 [(set VR128:$dst, (v4f32 (vector_shuffle
1276 VR128:$src1, VR128:$src2,
1277 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001278def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001279 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Chengc60bd972006-03-25 09:37:23 +00001280 "unpcklps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001281 [(set VR128:$dst, (v4f32 (vector_shuffle
1282 VR128:$src1, (load addr:$src2),
1283 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001284def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001285 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001286 "unpcklpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001287 [(set VR128:$dst, (v2f64 (vector_shuffle
1288 VR128:$src1, VR128:$src2,
1289 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001290def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001291 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001292 "unpcklpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001293 [(set VR128:$dst, (v2f64 (vector_shuffle
1294 VR128:$src1, (load addr:$src2),
1295 UNPCKL_shuffle_mask)))]>;
Evan Chengfd111b52006-04-19 21:15:24 +00001296} // AddedComplexity
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001297}
Evan Cheng470a6ad2006-02-22 02:26:30 +00001298
Evan Cheng4b1734f2006-03-31 21:29:33 +00001299// Horizontal ops
1300let isTwoAddress = 1 in {
Evan Chengd9539472006-04-14 21:59:03 +00001301def HADDPSrr : S3D_Intrr<0x7C, "haddps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001302 int_x86_sse3_hadd_ps>;
Evan Chengd9539472006-04-14 21:59:03 +00001303def HADDPSrm : S3D_Intrm<0x7C, "haddps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001304 int_x86_sse3_hadd_ps>;
Evan Chengd9539472006-04-14 21:59:03 +00001305def HADDPDrr : S3_Intrr<0x7C, "haddpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001306 int_x86_sse3_hadd_pd>;
Evan Chengd9539472006-04-14 21:59:03 +00001307def HADDPDrm : S3_Intrm<0x7C, "haddpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001308 int_x86_sse3_hadd_pd>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001309def HSUBPSrr : S3D_Intrr<0x7D, "hsubps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001310 int_x86_sse3_hsub_ps>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001311def HSUBPSrm : S3D_Intrm<0x7D, "hsubps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001312 int_x86_sse3_hsub_ps>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001313def HSUBPDrr : S3_Intrr<0x7D, "hsubpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001314 int_x86_sse3_hsub_pd>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001315def HSUBPDrm : S3_Intrm<0x7D, "hsubpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001316 int_x86_sse3_hsub_pd>;
1317}
1318
Evan Chengbf156d12006-02-21 19:26:52 +00001319//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001320// SSE integer instructions
Evan Chengbf156d12006-02-21 19:26:52 +00001321//===----------------------------------------------------------------------===//
1322
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001323// Move Instructions
Evan Cheng24dc1f52006-03-23 07:44:07 +00001324def MOVDQArr : PDI<0x6F, MRMSrcReg, (ops VR128:$dst, VR128:$src),
1325 "movdqa {$src, $dst|$dst, $src}", []>;
1326def MOVDQArm : PDI<0x6F, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1327 "movdqa {$src, $dst|$dst, $src}",
Evan Cheng91b740d2006-04-12 17:12:36 +00001328 [(set VR128:$dst, (loadv2i64 addr:$src))]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001329def MOVDQAmr : PDI<0x7F, MRMDestMem, (ops i128mem:$dst, VR128:$src),
1330 "movdqa {$src, $dst|$dst, $src}",
Evan Cheng91b740d2006-04-12 17:12:36 +00001331 [(store (v2i64 VR128:$src), addr:$dst)]>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001332def MOVDQUrm : I<0x6F, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1333 "movdqu {$src, $dst|$dst, $src}",
1334 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1335 XS, Requires<[HasSSE2]>;
1336def MOVDQUmr : I<0x7F, MRMDestMem, (ops i128mem:$dst, VR128:$src),
1337 "movdqu {$src, $dst|$dst, $src}",
1338 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1339 XS, Requires<[HasSSE2]>;
1340def LDDQUrm : S3DI<0xF0, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1341 "lddqu {$src, $dst|$dst, $src}",
1342 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001343
Evan Chenga971f6f2006-03-23 01:57:24 +00001344// 128-bit Integer Arithmetic
1345let isTwoAddress = 1 in {
1346let isCommutable = 1 in {
1347def PADDBrr : PDI<0xFC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1348 "paddb {$src2, $dst|$dst, $src2}",
1349 [(set VR128:$dst, (v16i8 (add VR128:$src1, VR128:$src2)))]>;
1350def PADDWrr : PDI<0xFD, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1351 "paddw {$src2, $dst|$dst, $src2}",
1352 [(set VR128:$dst, (v8i16 (add VR128:$src1, VR128:$src2)))]>;
1353def PADDDrr : PDI<0xFE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1354 "paddd {$src2, $dst|$dst, $src2}",
1355 [(set VR128:$dst, (v4i32 (add VR128:$src1, VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001356
1357def PADDQrr : PDI<0xD4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1358 "paddq {$src2, $dst|$dst, $src2}",
1359 [(set VR128:$dst, (v2i64 (add VR128:$src1, VR128:$src2)))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00001360}
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001361def PADDBrm : PDI<0xFC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Chenga971f6f2006-03-23 01:57:24 +00001362 "paddb {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001363 [(set VR128:$dst, (add VR128:$src1,
1364 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001365def PADDWrm : PDI<0xFD, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Chenga971f6f2006-03-23 01:57:24 +00001366 "paddw {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001367 [(set VR128:$dst, (add VR128:$src1,
1368 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001369def PADDDrm : PDI<0xFE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Chenga971f6f2006-03-23 01:57:24 +00001370 "paddd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001371 [(set VR128:$dst, (add VR128:$src1,
1372 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001373def PADDQrm : PDI<0xD4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng506d3df2006-03-29 23:07:14 +00001374 "paddd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001375 [(set VR128:$dst, (add VR128:$src1,
1376 (loadv2i64 addr:$src2)))]>;
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001377
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001378let isCommutable = 1 in {
1379def PADDSBrr : PDI<0xEC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1380 "paddsb {$src2, $dst|$dst, $src2}",
1381 [(set VR128:$dst, (int_x86_sse2_padds_b VR128:$src1,
1382 VR128:$src2))]>;
1383def PADDSWrr : PDI<0xED, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1384 "paddsw {$src2, $dst|$dst, $src2}",
1385 [(set VR128:$dst, (int_x86_sse2_padds_w VR128:$src1,
1386 VR128:$src2))]>;
1387def PADDUSBrr : PDI<0xDC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1388 "paddusb {$src2, $dst|$dst, $src2}",
1389 [(set VR128:$dst, (int_x86_sse2_paddus_b VR128:$src1,
1390 VR128:$src2))]>;
1391def PADDUSWrr : PDI<0xDD, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1392 "paddusw {$src2, $dst|$dst, $src2}",
1393 [(set VR128:$dst, (int_x86_sse2_paddus_w VR128:$src1,
1394 VR128:$src2))]>;
1395}
1396def PADDSBrm : PDI<0xEC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1397 "paddsb {$src2, $dst|$dst, $src2}",
1398 [(set VR128:$dst, (int_x86_sse2_padds_b VR128:$src1,
1399 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1400def PADDSWrm : PDI<0xED, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1401 "paddsw {$src2, $dst|$dst, $src2}",
1402 [(set VR128:$dst, (int_x86_sse2_padds_w VR128:$src1,
1403 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1404def PADDUSBrm : PDI<0xDC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1405 "paddusb {$src2, $dst|$dst, $src2}",
1406 [(set VR128:$dst, (int_x86_sse2_paddus_b VR128:$src1,
1407 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1408def PADDUSWrm : PDI<0xDD, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1409 "paddusw {$src2, $dst|$dst, $src2}",
1410 [(set VR128:$dst, (int_x86_sse2_paddus_w VR128:$src1,
1411 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1412
1413
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001414def PSUBBrr : PDI<0xF8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1415 "psubb {$src2, $dst|$dst, $src2}",
1416 [(set VR128:$dst, (v16i8 (sub VR128:$src1, VR128:$src2)))]>;
1417def PSUBWrr : PDI<0xF9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1418 "psubw {$src2, $dst|$dst, $src2}",
1419 [(set VR128:$dst, (v8i16 (sub VR128:$src1, VR128:$src2)))]>;
1420def PSUBDrr : PDI<0xFA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1421 "psubd {$src2, $dst|$dst, $src2}",
1422 [(set VR128:$dst, (v4i32 (sub VR128:$src1, VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001423def PSUBQrr : PDI<0xFB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1424 "psubq {$src2, $dst|$dst, $src2}",
1425 [(set VR128:$dst, (v2i64 (sub VR128:$src1, VR128:$src2)))]>;
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001426
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001427def PSUBBrm : PDI<0xF8, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001428 "psubb {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001429 [(set VR128:$dst, (sub VR128:$src1,
1430 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001431def PSUBWrm : PDI<0xF9, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001432 "psubw {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001433 [(set VR128:$dst, (sub VR128:$src1,
1434 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001435def PSUBDrm : PDI<0xFA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001436 "psubd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001437 [(set VR128:$dst, (sub VR128:$src1,
1438 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001439def PSUBQrm : PDI<0xFB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng506d3df2006-03-29 23:07:14 +00001440 "psubd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001441 [(set VR128:$dst, (sub VR128:$src1,
1442 (loadv2i64 addr:$src2)))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001443
1444def PSUBSBrr : PDI<0xE8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1445 "psubsb {$src2, $dst|$dst, $src2}",
1446 [(set VR128:$dst, (int_x86_sse2_psubs_b VR128:$src1,
1447 VR128:$src2))]>;
1448def PSUBSWrr : PDI<0xE9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1449 "psubsw {$src2, $dst|$dst, $src2}",
1450 [(set VR128:$dst, (int_x86_sse2_psubs_w VR128:$src1,
1451 VR128:$src2))]>;
1452def PSUBUSBrr : PDI<0xD8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1453 "psubusb {$src2, $dst|$dst, $src2}",
1454 [(set VR128:$dst, (int_x86_sse2_psubus_b VR128:$src1,
1455 VR128:$src2))]>;
1456def PSUBUSWrr : PDI<0xD9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1457 "psubusw {$src2, $dst|$dst, $src2}",
1458 [(set VR128:$dst, (int_x86_sse2_psubus_w VR128:$src1,
1459 VR128:$src2))]>;
1460
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001461def PSUBSBrm : PDI<0xE8, MRMSrcMem,
1462 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001463 "psubsb {$src2, $dst|$dst, $src2}",
1464 [(set VR128:$dst, (int_x86_sse2_psubs_b VR128:$src1,
1465 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001466def PSUBSWrm : PDI<0xE9, MRMSrcMem,
1467 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001468 "psubsw {$src2, $dst|$dst, $src2}",
1469 [(set VR128:$dst, (int_x86_sse2_psubs_w VR128:$src1,
1470 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001471def PSUBUSBrm : PDI<0xD8, MRMSrcMem,
1472 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001473 "psubusb {$src2, $dst|$dst, $src2}",
1474 [(set VR128:$dst, (int_x86_sse2_psubus_b VR128:$src1,
1475 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001476def PSUBUSWrm : PDI<0xD9, MRMSrcMem,
1477 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001478 "psubusw {$src2, $dst|$dst, $src2}",
1479 [(set VR128:$dst, (int_x86_sse2_psubus_w VR128:$src1,
1480 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001481
1482let isCommutable = 1 in {
1483def PMULHUWrr : PDI<0xE4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1484 "pmulhuw {$src2, $dst|$dst, $src2}",
1485 [(set VR128:$dst, (int_x86_sse2_pmulhu_w VR128:$src1,
1486 VR128:$src2))]>;
1487def PMULHWrr : PDI<0xE5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1488 "pmulhw {$src2, $dst|$dst, $src2}",
1489 [(set VR128:$dst, (int_x86_sse2_pmulh_w VR128:$src1,
1490 VR128:$src2))]>;
1491def PMULLWrr : PDI<0xD5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1492 "pmullw {$src2, $dst|$dst, $src2}",
1493 [(set VR128:$dst, (v8i16 (mul VR128:$src1, VR128:$src2)))]>;
1494def PMULUDQrr : PDI<0xF4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1495 "pmuludq {$src2, $dst|$dst, $src2}",
1496 [(set VR128:$dst, (int_x86_sse2_pmulu_dq VR128:$src1,
1497 VR128:$src2))]>;
1498}
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001499def PMULHUWrm : PDI<0xE4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1500 "pmulhuw {$src2, $dst|$dst, $src2}",
1501 [(set VR128:$dst, (int_x86_sse2_pmulhu_w VR128:$src1,
1502 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1503def PMULHWrm : PDI<0xE5, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1504 "pmulhw {$src2, $dst|$dst, $src2}",
1505 [(set VR128:$dst, (int_x86_sse2_pmulh_w VR128:$src1,
1506 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1507def PMULLWrm : PDI<0xD5, MRMSrcMem,
1508 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1509 "pmullw {$src2, $dst|$dst, $src2}",
1510 [(set VR128:$dst, (v8i16 (mul VR128:$src1,
1511 (bc_v8i16 (loadv2i64 addr:$src2)))))]>;
1512def PMULUDQrm : PDI<0xF4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1513 "pmuludq {$src2, $dst|$dst, $src2}",
1514 [(set VR128:$dst, (int_x86_sse2_pmulu_dq VR128:$src1,
1515 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1516
Evan Cheng00586942006-04-13 06:11:45 +00001517let isCommutable = 1 in {
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001518def PMADDWDrr : PDI<0xF5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1519 "pmaddwd {$src2, $dst|$dst, $src2}",
1520 [(set VR128:$dst, (int_x86_sse2_pmadd_wd VR128:$src1,
1521 VR128:$src2))]>;
Evan Cheng00586942006-04-13 06:11:45 +00001522}
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001523def PMADDWDrm : PDI<0xF5, MRMSrcMem,
1524 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1525 "pmaddwd {$src2, $dst|$dst, $src2}",
1526 [(set VR128:$dst, (int_x86_sse2_pmadd_wd VR128:$src1,
1527 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1528
Evan Cheng00586942006-04-13 06:11:45 +00001529let isCommutable = 1 in {
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001530def PAVGBrr : PDI<0xE0, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1531 "pavgb {$src2, $dst|$dst, $src2}",
1532 [(set VR128:$dst, (int_x86_sse2_pavg_b VR128:$src1,
1533 VR128:$src2))]>;
1534def PAVGWrr : PDI<0xE3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1535 "pavgw {$src2, $dst|$dst, $src2}",
1536 [(set VR128:$dst, (int_x86_sse2_pavg_w VR128:$src1,
1537 VR128:$src2))]>;
Evan Cheng00586942006-04-13 06:11:45 +00001538}
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001539def PAVGBrm : PDI<0xE0, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1540 "pavgb {$src2, $dst|$dst, $src2}",
1541 [(set VR128:$dst, (int_x86_sse2_pavg_b VR128:$src1,
1542 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1543def PAVGWrm : PDI<0xE3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1544 "pavgw {$src2, $dst|$dst, $src2}",
1545 [(set VR128:$dst, (int_x86_sse2_pavg_w VR128:$src1,
1546 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng00586942006-04-13 06:11:45 +00001547
1548let isCommutable = 1 in {
1549def PMAXUBrr : PDI<0xDE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1550 "pmaxub {$src2, $dst|$dst, $src2}",
1551 [(set VR128:$dst, (int_x86_sse2_pmaxu_b VR128:$src1,
1552 VR128:$src2))]>;
1553def PMAXSWrr : PDI<0xEE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1554 "pmaxsw {$src2, $dst|$dst, $src2}",
1555 [(set VR128:$dst, (int_x86_sse2_pmaxs_w VR128:$src1,
1556 VR128:$src2))]>;
1557}
1558def PMAXUBrm : PDI<0xDE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1559 "pmaxub {$src2, $dst|$dst, $src2}",
1560 [(set VR128:$dst, (int_x86_sse2_pmaxu_b VR128:$src1,
1561 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1562def PMAXSWrm : PDI<0xEE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1563 "pmaxsw {$src2, $dst|$dst, $src2}",
1564 [(set VR128:$dst, (int_x86_sse2_pmaxs_w VR128:$src1,
1565 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1566
1567let isCommutable = 1 in {
1568def PMINUBrr : PDI<0xDA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1569 "pminub {$src2, $dst|$dst, $src2}",
1570 [(set VR128:$dst, (int_x86_sse2_pminu_b VR128:$src1,
1571 VR128:$src2))]>;
1572def PMINSWrr : PDI<0xEA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1573 "pminsw {$src2, $dst|$dst, $src2}",
1574 [(set VR128:$dst, (int_x86_sse2_pmins_w VR128:$src1,
1575 VR128:$src2))]>;
1576}
1577def PMINUBrm : PDI<0xDA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1578 "pminub {$src2, $dst|$dst, $src2}",
1579 [(set VR128:$dst, (int_x86_sse2_pminu_b VR128:$src1,
1580 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1581def PMINSWrm : PDI<0xEA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1582 "pminsw {$src2, $dst|$dst, $src2}",
1583 [(set VR128:$dst, (int_x86_sse2_pmins_w VR128:$src1,
1584 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1585
1586
1587let isCommutable = 1 in {
1588def PSADBWrr : PDI<0xE0, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1589 "psadbw {$src2, $dst|$dst, $src2}",
1590 [(set VR128:$dst, (int_x86_sse2_psad_bw VR128:$src1,
1591 VR128:$src2))]>;
1592}
1593def PSADBWrm : PDI<0xE0, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1594 "psadbw {$src2, $dst|$dst, $src2}",
1595 [(set VR128:$dst, (int_x86_sse2_psad_bw VR128:$src1,
1596 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001597}
Evan Chengc60bd972006-03-25 09:37:23 +00001598
Evan Chengff65e382006-04-04 21:49:39 +00001599let isTwoAddress = 1 in {
Evan Cheng485130f2006-10-03 06:55:11 +00001600def PSLLWrr : PDI<0xF1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1601 "psllw {$src2, $dst|$dst, $src2}",
1602 [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1,
1603 VR128:$src2))]>;
1604def PSLLWrm : PDI<0xF1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1605 "psllw {$src2, $dst|$dst, $src2}",
1606 [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1,
1607 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001608def PSLLWri : PDIi8<0x71, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1609 "psllw {$src2, $dst|$dst, $src2}",
1610 [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1,
1611 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Cheng485130f2006-10-03 06:55:11 +00001612def PSLLDrr : PDI<0xF2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1613 "pslld {$src2, $dst|$dst, $src2}",
1614 [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1,
1615 VR128:$src2))]>;
1616def PSLLDrm : PDI<0xF2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1617 "pslld {$src2, $dst|$dst, $src2}",
1618 [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1,
1619 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001620def PSLLDri : PDIi8<0x72, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1621 "pslld {$src2, $dst|$dst, $src2}",
1622 [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1,
1623 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Cheng485130f2006-10-03 06:55:11 +00001624def PSLLQrr : PDI<0xF3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1625 "psllq {$src2, $dst|$dst, $src2}",
1626 [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1,
1627 VR128:$src2))]>;
1628def PSLLQrm : PDI<0xF3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1629 "psllq {$src2, $dst|$dst, $src2}",
1630 [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1,
1631 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001632def PSLLQri : PDIi8<0x73, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1633 "psllq {$src2, $dst|$dst, $src2}",
1634 [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1,
1635 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Chengff65e382006-04-04 21:49:39 +00001636def PSLLDQri : PDIi8<0x73, MRM7r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1637 "pslldq {$src2, $dst|$dst, $src2}", []>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001638
Evan Cheng485130f2006-10-03 06:55:11 +00001639def PSRLWrr : PDI<0xD1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1640 "psrlw {$src2, $dst|$dst, $src2}",
1641 [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1,
1642 VR128:$src2))]>;
1643def PSRLWrm : PDI<0xD1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1644 "psrlw {$src2, $dst|$dst, $src2}",
1645 [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1,
1646 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001647def PSRLWri : PDIi8<0x71, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1648 "psrlw {$src2, $dst|$dst, $src2}",
1649 [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1,
1650 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Cheng485130f2006-10-03 06:55:11 +00001651def PSRLDrr : PDI<0xD2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1652 "psrld {$src2, $dst|$dst, $src2}",
1653 [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1,
1654 VR128:$src2))]>;
1655def PSRLDrm : PDI<0xD2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1656 "psrld {$src2, $dst|$dst, $src2}",
1657 [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1,
1658 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001659def PSRLDri : PDIi8<0x72, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1660 "psrld {$src2, $dst|$dst, $src2}",
1661 [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1,
1662 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Cheng485130f2006-10-03 06:55:11 +00001663def PSRLQrr : PDI<0xD3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1664 "psrlq {$src2, $dst|$dst, $src2}",
1665 [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1,
1666 VR128:$src2))]>;
1667def PSRLQrm : PDI<0xD3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1668 "psrlq {$src2, $dst|$dst, $src2}",
1669 [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1,
1670 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001671def PSRLQri : PDIi8<0x73, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1672 "psrlq {$src2, $dst|$dst, $src2}",
1673 [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1,
1674 (scalar_to_vector (i32 imm:$src2))))]>;
1675def PSRLDQri : PDIi8<0x73, MRM3r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
Evan Chengff65e382006-04-04 21:49:39 +00001676 "psrldq {$src2, $dst|$dst, $src2}", []>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001677
Evan Cheng485130f2006-10-03 06:55:11 +00001678def PSRAWrr : PDI<0xE1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1679 "psraw {$src2, $dst|$dst, $src2}",
1680 [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1,
1681 VR128:$src2))]>;
1682def PSRAWrm : PDI<0xE1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1683 "psraw {$src2, $dst|$dst, $src2}",
1684 [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1,
1685 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001686def PSRAWri : PDIi8<0x71, MRM4r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1687 "psraw {$src2, $dst|$dst, $src2}",
1688 [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1,
1689 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Cheng485130f2006-10-03 06:55:11 +00001690def PSRADrr : PDI<0xE2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1691 "psrad {$src2, $dst|$dst, $src2}",
1692 [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1,
1693 VR128:$src2))]>;
1694def PSRADrm : PDI<0xE2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1695 "psrad {$src2, $dst|$dst, $src2}",
1696 [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1,
1697 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001698def PSRADri : PDIi8<0x72, MRM4r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1699 "psrad {$src2, $dst|$dst, $src2}",
1700 [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1,
1701 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Chengff65e382006-04-04 21:49:39 +00001702}
1703
Evan Cheng506d3df2006-03-29 23:07:14 +00001704// Logical
1705let isTwoAddress = 1 in {
1706let isCommutable = 1 in {
1707def PANDrr : PDI<0xDB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1708 "pand {$src2, $dst|$dst, $src2}",
1709 [(set VR128:$dst, (v2i64 (and VR128:$src1, VR128:$src2)))]>;
Evan Cheng2b21ac62006-04-13 18:11:28 +00001710def PORrr : PDI<0xEB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1711 "por {$src2, $dst|$dst, $src2}",
1712 [(set VR128:$dst, (v2i64 (or VR128:$src1, VR128:$src2)))]>;
1713def PXORrr : PDI<0xEF, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1714 "pxor {$src2, $dst|$dst, $src2}",
1715 [(set VR128:$dst, (v2i64 (xor VR128:$src1, VR128:$src2)))]>;
1716}
Evan Cheng506d3df2006-03-29 23:07:14 +00001717
1718def PANDrm : PDI<0xDB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1719 "pand {$src2, $dst|$dst, $src2}",
1720 [(set VR128:$dst, (v2i64 (and VR128:$src1,
1721 (load addr:$src2))))]>;
Evan Chengc6cb5bb2006-04-06 01:49:20 +00001722def PORrm : PDI<0xEB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng506d3df2006-03-29 23:07:14 +00001723 "por {$src2, $dst|$dst, $src2}",
1724 [(set VR128:$dst, (v2i64 (or VR128:$src1,
1725 (load addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001726def PXORrm : PDI<0xEF, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1727 "pxor {$src2, $dst|$dst, $src2}",
1728 [(set VR128:$dst, (v2i64 (xor VR128:$src1,
1729 (load addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001730
1731def PANDNrr : PDI<0xDF, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1732 "pandn {$src2, $dst|$dst, $src2}",
1733 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1734 VR128:$src2)))]>;
1735
1736def PANDNrm : PDI<0xDF, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1737 "pandn {$src2, $dst|$dst, $src2}",
1738 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1739 (load addr:$src2))))]>;
1740}
1741
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001742// SSE2 Integer comparison
1743let isTwoAddress = 1 in {
1744def PCMPEQBrr : PDI<0x74, MRMSrcReg,
1745 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1746 "pcmpeqb {$src2, $dst|$dst, $src2}",
1747 [(set VR128:$dst, (int_x86_sse2_pcmpeq_b VR128:$src1,
1748 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001749def PCMPEQBrm : PDI<0x74, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001750 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1751 "pcmpeqb {$src2, $dst|$dst, $src2}",
1752 [(set VR128:$dst, (int_x86_sse2_pcmpeq_b VR128:$src1,
1753 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1754def PCMPEQWrr : PDI<0x75, MRMSrcReg,
1755 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1756 "pcmpeqw {$src2, $dst|$dst, $src2}",
1757 [(set VR128:$dst, (int_x86_sse2_pcmpeq_w VR128:$src1,
1758 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001759def PCMPEQWrm : PDI<0x75, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001760 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1761 "pcmpeqw {$src2, $dst|$dst, $src2}",
1762 [(set VR128:$dst, (int_x86_sse2_pcmpeq_w VR128:$src1,
1763 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1764def PCMPEQDrr : PDI<0x76, MRMSrcReg,
1765 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1766 "pcmpeqd {$src2, $dst|$dst, $src2}",
1767 [(set VR128:$dst, (int_x86_sse2_pcmpeq_d VR128:$src1,
1768 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001769def PCMPEQDrm : PDI<0x76, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001770 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1771 "pcmpeqd {$src2, $dst|$dst, $src2}",
1772 [(set VR128:$dst, (int_x86_sse2_pcmpeq_d VR128:$src1,
1773 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1774
1775def PCMPGTBrr : PDI<0x64, MRMSrcReg,
1776 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1777 "pcmpgtb {$src2, $dst|$dst, $src2}",
1778 [(set VR128:$dst, (int_x86_sse2_pcmpgt_b VR128:$src1,
1779 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001780def PCMPGTBrm : PDI<0x64, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001781 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1782 "pcmpgtb {$src2, $dst|$dst, $src2}",
1783 [(set VR128:$dst, (int_x86_sse2_pcmpgt_b VR128:$src1,
1784 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1785def PCMPGTWrr : PDI<0x65, MRMSrcReg,
1786 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1787 "pcmpgtw {$src2, $dst|$dst, $src2}",
1788 [(set VR128:$dst, (int_x86_sse2_pcmpgt_w VR128:$src1,
1789 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001790def PCMPGTWrm : PDI<0x65, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001791 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1792 "pcmpgtw {$src2, $dst|$dst, $src2}",
1793 [(set VR128:$dst, (int_x86_sse2_pcmpgt_w VR128:$src1,
1794 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1795def PCMPGTDrr : PDI<0x66, MRMSrcReg,
1796 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1797 "pcmpgtd {$src2, $dst|$dst, $src2}",
1798 [(set VR128:$dst, (int_x86_sse2_pcmpgt_d VR128:$src1,
1799 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001800def PCMPGTDrm : PDI<0x66, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001801 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1802 "pcmpgtd {$src2, $dst|$dst, $src2}",
1803 [(set VR128:$dst, (int_x86_sse2_pcmpgt_d VR128:$src1,
1804 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1805}
1806
Evan Cheng506d3df2006-03-29 23:07:14 +00001807// Pack instructions
1808let isTwoAddress = 1 in {
1809def PACKSSWBrr : PDI<0x63, MRMSrcReg, (ops VR128:$dst, VR128:$src1,
1810 VR128:$src2),
1811 "packsswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001812 [(set VR128:$dst, (v8i16 (int_x86_sse2_packsswb_128
1813 VR128:$src1,
1814 VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001815def PACKSSWBrm : PDI<0x63, MRMSrcMem, (ops VR128:$dst, VR128:$src1,
1816 i128mem:$src2),
1817 "packsswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001818 [(set VR128:$dst, (v8i16 (int_x86_sse2_packsswb_128
1819 VR128:$src1,
1820 (bc_v8i16 (loadv2f64 addr:$src2)))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001821def PACKSSDWrr : PDI<0x6B, MRMSrcReg, (ops VR128:$dst, VR128:$src1,
1822 VR128:$src2),
Evan Cheng591f7402006-03-29 23:53:14 +00001823 "packssdw {$src2, $dst|$dst, $src2}",
1824 [(set VR128:$dst, (v4i32 (int_x86_sse2_packssdw_128
1825 VR128:$src1,
1826 VR128:$src2)))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001827def PACKSSDWrm : PDI<0x6B, MRMSrcMem, (ops VR128:$dst, VR128:$src1,
Evan Cheng506d3df2006-03-29 23:07:14 +00001828 i128mem:$src2),
Evan Cheng591f7402006-03-29 23:53:14 +00001829 "packssdw {$src2, $dst|$dst, $src2}",
1830 [(set VR128:$dst, (v4i32 (int_x86_sse2_packssdw_128
1831 VR128:$src1,
1832 (bc_v4i32 (loadv2i64 addr:$src2)))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001833def PACKUSWBrr : PDI<0x67, MRMSrcReg, (ops VR128:$dst, VR128:$src1,
1834 VR128:$src2),
1835 "packuswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001836 [(set VR128:$dst, (v8i16 (int_x86_sse2_packuswb_128
1837 VR128:$src1,
1838 VR128:$src2)))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001839def PACKUSWBrm : PDI<0x67, MRMSrcMem, (ops VR128:$dst, VR128:$src1,
Evan Cheng506d3df2006-03-29 23:07:14 +00001840 i128mem:$src2),
1841 "packuswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001842 [(set VR128:$dst, (v8i16 (int_x86_sse2_packuswb_128
1843 VR128:$src1,
1844 (bc_v8i16 (loadv2i64 addr:$src2)))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001845}
1846
1847// Shuffle and unpack instructions
Evan Cheng8703be42006-04-04 19:12:30 +00001848def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001849 (ops VR128:$dst, VR128:$src1, i8imm:$src2),
1850 "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}",
1851 [(set VR128:$dst, (v4i32 (vector_shuffle
1852 VR128:$src1, (undef),
1853 PSHUFD_shuffle_mask:$src2)))]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001854def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001855 (ops VR128:$dst, i128mem:$src1, i8imm:$src2),
1856 "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}",
1857 [(set VR128:$dst, (v4i32 (vector_shuffle
Evan Cheng91b740d2006-04-12 17:12:36 +00001858 (bc_v4i32 (loadv2i64 addr:$src1)),
1859 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001860 PSHUFD_shuffle_mask:$src2)))]>;
1861
1862// SSE2 with ImmT == Imm8 and XS prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00001863def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001864 (ops VR128:$dst, VR128:$src1, i8imm:$src2),
1865 "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}",
1866 [(set VR128:$dst, (v8i16 (vector_shuffle
1867 VR128:$src1, (undef),
1868 PSHUFHW_shuffle_mask:$src2)))]>,
1869 XS, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001870def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001871 (ops VR128:$dst, i128mem:$src1, i8imm:$src2),
1872 "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}",
1873 [(set VR128:$dst, (v8i16 (vector_shuffle
Evan Cheng91b740d2006-04-12 17:12:36 +00001874 (bc_v8i16 (loadv2i64 addr:$src1)),
1875 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001876 PSHUFHW_shuffle_mask:$src2)))]>,
1877 XS, Requires<[HasSSE2]>;
1878
1879// SSE2 with ImmT == Imm8 and XD prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00001880def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001881 (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
Evan Cheng7d9061e2006-03-30 19:54:57 +00001882 "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng506d3df2006-03-29 23:07:14 +00001883 [(set VR128:$dst, (v8i16 (vector_shuffle
1884 VR128:$src1, (undef),
1885 PSHUFLW_shuffle_mask:$src2)))]>,
1886 XD, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001887def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001888 (ops VR128:$dst, i128mem:$src1, i32i8imm:$src2),
Evan Cheng7d9061e2006-03-30 19:54:57 +00001889 "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng506d3df2006-03-29 23:07:14 +00001890 [(set VR128:$dst, (v8i16 (vector_shuffle
Evan Cheng91b740d2006-04-12 17:12:36 +00001891 (bc_v8i16 (loadv2i64 addr:$src1)),
1892 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001893 PSHUFLW_shuffle_mask:$src2)))]>,
1894 XD, Requires<[HasSSE2]>;
1895
1896let isTwoAddress = 1 in {
Evan Chengc60bd972006-03-25 09:37:23 +00001897def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
1898 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1899 "punpcklbw {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001900 [(set VR128:$dst,
1901 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
1902 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001903def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
1904 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1905 "punpcklbw {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001906 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001907 (v16i8 (vector_shuffle VR128:$src1,
1908 (bc_v16i8 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001909 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001910def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
1911 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1912 "punpcklwd {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001913 [(set VR128:$dst,
1914 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
1915 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001916def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
1917 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1918 "punpcklwd {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001919 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001920 (v8i16 (vector_shuffle VR128:$src1,
1921 (bc_v8i16 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001922 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001923def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
1924 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1925 "punpckldq {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001926 [(set VR128:$dst,
1927 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1928 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001929def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
1930 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1931 "punpckldq {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001932 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001933 (v4i32 (vector_shuffle VR128:$src1,
1934 (bc_v4i32 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001935 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001936def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
1937 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001938 "punpcklqdq {$src2, $dst|$dst, $src2}",
1939 [(set VR128:$dst,
1940 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
1941 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001942def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
1943 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001944 "punpcklqdq {$src2, $dst|$dst, $src2}",
1945 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001946 (v2i64 (vector_shuffle VR128:$src1,
1947 (loadv2i64 addr:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001948 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001949
1950def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
1951 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001952 "punpckhbw {$src2, $dst|$dst, $src2}",
1953 [(set VR128:$dst,
1954 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
1955 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001956def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
1957 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001958 "punpckhbw {$src2, $dst|$dst, $src2}",
1959 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001960 (v16i8 (vector_shuffle VR128:$src1,
1961 (bc_v16i8 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001962 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001963def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
1964 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001965 "punpckhwd {$src2, $dst|$dst, $src2}",
1966 [(set VR128:$dst,
1967 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
1968 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001969def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
1970 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001971 "punpckhwd {$src2, $dst|$dst, $src2}",
1972 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001973 (v8i16 (vector_shuffle VR128:$src1,
1974 (bc_v8i16 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001975 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001976def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
1977 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001978 "punpckhdq {$src2, $dst|$dst, $src2}",
1979 [(set VR128:$dst,
1980 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1981 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001982def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
1983 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001984 "punpckhdq {$src2, $dst|$dst, $src2}",
1985 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001986 (v4i32 (vector_shuffle VR128:$src1,
1987 (bc_v4i32 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001988 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001989def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
1990 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng3d1be072006-04-25 17:48:41 +00001991 "punpckhqdq {$src2, $dst|$dst, $src2}",
Evan Cheng4fcb9222006-03-28 02:43:26 +00001992 [(set VR128:$dst,
1993 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
1994 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001995def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
1996 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001997 "punpckhqdq {$src2, $dst|$dst, $src2}",
1998 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001999 (v2i64 (vector_shuffle VR128:$src1,
2000 (loadv2i64 addr:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00002001 UNPCKH_shuffle_mask)))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00002002}
Evan Cheng82521dd2006-03-21 07:09:35 +00002003
Evan Chengb067a1e2006-03-31 19:22:53 +00002004// Extract / Insert
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002005def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +00002006 (ops GR32:$dst, VR128:$src1, i32i8imm:$src2),
Evan Cheng8703be42006-04-04 19:12:30 +00002007 "pextrw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00002008 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Evan Cheng8703be42006-04-04 19:12:30 +00002009 (i32 imm:$src2)))]>;
Evan Chengb067a1e2006-03-31 19:22:53 +00002010let isTwoAddress = 1 in {
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002011def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +00002012 (ops VR128:$dst, VR128:$src1, GR32:$src2, i32i8imm:$src3),
Evan Chengb067a1e2006-03-31 19:22:53 +00002013 "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng653159f2006-03-31 21:55:24 +00002014 [(set VR128:$dst, (v8i16 (X86pinsrw (v8i16 VR128:$src1),
Evan Cheng015188f2006-06-15 08:14:54 +00002015 GR32:$src2, (iPTR imm:$src3))))]>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002016def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb067a1e2006-03-31 19:22:53 +00002017 (ops VR128:$dst, VR128:$src1, i16mem:$src2, i32i8imm:$src3),
2018 "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}",
2019 [(set VR128:$dst,
Evan Cheng653159f2006-03-31 21:55:24 +00002020 (v8i16 (X86pinsrw (v8i16 VR128:$src1),
Evan Chengb067a1e2006-03-31 19:22:53 +00002021 (i32 (anyext (loadi16 addr:$src2))),
Evan Cheng015188f2006-06-15 08:14:54 +00002022 (iPTR imm:$src3))))]>;
Evan Chengb067a1e2006-03-31 19:22:53 +00002023}
2024
Evan Cheng82521dd2006-03-21 07:09:35 +00002025//===----------------------------------------------------------------------===//
Evan Chengc653d482006-03-24 22:28:37 +00002026// Miscellaneous Instructions
2027//===----------------------------------------------------------------------===//
2028
Evan Chengc5fb2b12006-03-30 00:33:26 +00002029// Mask creation
Evan Cheng069287d2006-05-16 07:21:53 +00002030def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengc5fb2b12006-03-30 00:33:26 +00002031 "movmskps {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002032 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
2033def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengc5fb2b12006-03-30 00:33:26 +00002034 "movmskpd {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002035 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
Evan Chengc5fb2b12006-03-30 00:33:26 +00002036
Evan Cheng069287d2006-05-16 07:21:53 +00002037def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengc5fb2b12006-03-30 00:33:26 +00002038 "pmovmskb {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002039 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
Evan Chengc5fb2b12006-03-30 00:33:26 +00002040
Evan Chengfcf5e212006-04-11 06:57:30 +00002041// Conditional store
Evan Cheng23b31222006-09-05 05:59:25 +00002042def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (ops VR128:$src, VR128:$mask),
Evan Chengfcf5e212006-04-11 06:57:30 +00002043 "maskmovdqu {$mask, $src|$src, $mask}",
2044 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>,
2045 Imp<[EDI],[]>;
2046
Evan Chengecac9cb2006-03-25 06:03:26 +00002047// Prefetching loads
Evan Cheng135c6a92006-04-11 17:35:57 +00002048def PREFETCHT0 : PSI<0x18, MRM1m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00002049 "prefetcht0 $src", []>;
Evan Cheng135c6a92006-04-11 17:35:57 +00002050def PREFETCHT1 : PSI<0x18, MRM2m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00002051 "prefetcht1 $src", []>;
Evan Cheng135c6a92006-04-11 17:35:57 +00002052def PREFETCHT2 : PSI<0x18, MRM3m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00002053 "prefetcht2 $src", []>;
Evan Cheng135c6a92006-04-11 17:35:57 +00002054def PREFETCHTNTA : PSI<0x18, MRM0m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00002055 "prefetchtnta $src", []>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002056
2057// Non-temporal stores
Evan Chengfcf5e212006-04-11 06:57:30 +00002058def MOVNTPSmr : PSI<0x2B, MRMDestMem, (ops i128mem:$dst, VR128:$src),
2059 "movntps {$src, $dst|$dst, $src}",
2060 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
2061def MOVNTPDmr : PDI<0x2B, MRMDestMem, (ops i128mem:$dst, VR128:$src),
2062 "movntpd {$src, $dst|$dst, $src}",
2063 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
2064def MOVNTDQmr : PDI<0xE7, MRMDestMem, (ops f128mem:$dst, VR128:$src),
2065 "movntdq {$src, $dst|$dst, $src}",
2066 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
Evan Cheng069287d2006-05-16 07:21:53 +00002067def MOVNTImr : I<0xC3, MRMDestMem, (ops i32mem:$dst, GR32:$src),
Evan Chengfcf5e212006-04-11 06:57:30 +00002068 "movnti {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002069 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
Evan Chengfcf5e212006-04-11 06:57:30 +00002070 TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002071
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002072// Flush cache
2073def CLFLUSH : I<0xAE, MRM7m, (ops i8mem:$src),
2074 "clflush $src", [(int_x86_sse2_clflush addr:$src)]>,
2075 TB, Requires<[HasSSE2]>;
2076
2077// Load, store, and memory fence
Evan Chengecac9cb2006-03-25 06:03:26 +00002078def SFENCE : I<0xAE, MRM7m, (ops),
Evan Cheng135c6a92006-04-11 17:35:57 +00002079 "sfence", [(int_x86_sse_sfence)]>, TB, Requires<[HasSSE1]>;
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002080def LFENCE : I<0xAE, MRM5m, (ops),
2081 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
2082def MFENCE : I<0xAE, MRM6m, (ops),
2083 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002084
Evan Cheng372db542006-04-08 00:47:44 +00002085// MXCSR register
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002086def LDMXCSR : I<0xAE, MRM5m, (ops i32mem:$src),
Evan Cheng372db542006-04-08 00:47:44 +00002087 "ldmxcsr $src",
2088 [(int_x86_sse_ldmxcsr addr:$src)]>, TB, Requires<[HasSSE1]>;
2089def STMXCSR : I<0xAE, MRM3m, (ops i32mem:$dst),
2090 "stmxcsr $dst",
2091 [(int_x86_sse_stmxcsr addr:$dst)]>, TB, Requires<[HasSSE1]>;
Evan Chengc653d482006-03-24 22:28:37 +00002092
Evan Chengd9539472006-04-14 21:59:03 +00002093// Thread synchronization
2094def MONITOR : I<0xC8, RawFrm, (ops), "monitor",
2095 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,
2096 TB, Requires<[HasSSE3]>;
2097def MWAIT : I<0xC9, RawFrm, (ops), "mwait",
2098 [(int_x86_sse3_mwait ECX, EAX)]>,
2099 TB, Requires<[HasSSE3]>;
2100
Evan Chengc653d482006-03-24 22:28:37 +00002101//===----------------------------------------------------------------------===//
Evan Cheng82521dd2006-03-21 07:09:35 +00002102// Alias Instructions
2103//===----------------------------------------------------------------------===//
2104
Evan Chengffea91e2006-03-26 09:53:12 +00002105// Alias instructions that map zero vector to pxor / xorp* for sse.
Evan Cheng386031a2006-03-24 07:29:27 +00002106// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
Evan Cheng775ff182006-06-29 18:04:54 +00002107def V_SET0 : PSI<0x57, MRMInitReg, (ops VR128:$dst),
2108 "xorps $dst, $dst",
2109 [(set VR128:$dst, (v4f32 immAllZerosV))]>;
Evan Cheng386031a2006-03-24 07:29:27 +00002110
Evan Chenga0b3afb2006-03-27 07:00:16 +00002111def V_SETALLONES : PDI<0x76, MRMInitReg, (ops VR128:$dst),
2112 "pcmpeqd $dst, $dst",
2113 [(set VR128:$dst, (v2f64 immAllOnesV))]>;
2114
Evan Cheng11e15b32006-04-03 20:53:28 +00002115// FR32 / FR64 to 128-bit vector conversion.
2116def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, FR32:$src),
2117 "movss {$src, $dst|$dst, $src}",
2118 [(set VR128:$dst,
2119 (v4f32 (scalar_to_vector FR32:$src)))]>;
2120def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src),
2121 "movss {$src, $dst|$dst, $src}",
2122 [(set VR128:$dst,
2123 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
2124def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, FR64:$src),
2125 "movsd {$src, $dst|$dst, $src}",
2126 [(set VR128:$dst,
2127 (v2f64 (scalar_to_vector FR64:$src)))]>;
2128def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
2129 "movsd {$src, $dst|$dst, $src}",
2130 [(set VR128:$dst,
2131 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
2132
Evan Cheng069287d2006-05-16 07:21:53 +00002133def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, GR32:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00002134 "movd {$src, $dst|$dst, $src}",
2135 [(set VR128:$dst,
Evan Cheng069287d2006-05-16 07:21:53 +00002136 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002137def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src),
2138 "movd {$src, $dst|$dst, $src}",
2139 [(set VR128:$dst,
2140 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
2141// SSE2 instructions with XS prefix
2142def MOVQI2PQIrr : I<0x7E, MRMSrcReg, (ops VR128:$dst, VR64:$src),
2143 "movq {$src, $dst|$dst, $src}",
2144 [(set VR128:$dst,
2145 (v2i64 (scalar_to_vector VR64:$src)))]>, XS,
2146 Requires<[HasSSE2]>;
2147def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
2148 "movq {$src, $dst|$dst, $src}",
2149 [(set VR128:$dst,
2150 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2151 Requires<[HasSSE2]>;
2152// FIXME: may not be able to eliminate this movss with coalescing the src and
2153// dest register classes are different. We really want to write this pattern
2154// like this:
Evan Cheng015188f2006-06-15 08:14:54 +00002155// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
Evan Cheng11e15b32006-04-03 20:53:28 +00002156// (f32 FR32:$src)>;
2157def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, VR128:$src),
2158 "movss {$src, $dst|$dst, $src}",
2159 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002160 (iPTR 0)))]>;
Evan Cheng85c09652006-04-06 23:53:29 +00002161def MOVPS2SSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, VR128:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00002162 "movss {$src, $dst|$dst, $src}",
2163 [(store (f32 (vector_extract (v4f32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002164 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002165def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, VR128:$src),
2166 "movsd {$src, $dst|$dst, $src}",
2167 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002168 (iPTR 0)))]>;
Evan Chengfb2a3b22006-04-18 21:29:08 +00002169def MOVPD2SDmr : SDI<0x11, MRMDestMem, (ops f64mem:$dst, VR128:$src),
2170 "movsd {$src, $dst|$dst, $src}",
2171 [(store (f64 (vector_extract (v2f64 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002172 (iPTR 0))), addr:$dst)]>;
Evan Cheng069287d2006-05-16 07:21:53 +00002173def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (ops GR32:$dst, VR128:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00002174 "movd {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002175 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002176 (iPTR 0)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002177def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (ops i32mem:$dst, VR128:$src),
2178 "movd {$src, $dst|$dst, $src}",
2179 [(store (i32 (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002180 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002181
2182// Move to lower bits of a VR128, leaving upper bits alone.
Evan Chengbc4832b2006-03-24 23:15:12 +00002183// Three operand (but two address) aliases.
2184let isTwoAddress = 1 in {
Evan Cheng11e15b32006-04-03 20:53:28 +00002185def MOVLSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR32:$src2),
Evan Chengbc4832b2006-03-24 23:15:12 +00002186 "movss {$src2, $dst|$dst, $src2}", []>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002187def MOVLSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR64:$src2),
Evan Chengbc4832b2006-03-24 23:15:12 +00002188 "movsd {$src2, $dst|$dst, $src2}", []>;
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002189
Evan Chengfd111b52006-04-19 21:15:24 +00002190let AddedComplexity = 20 in {
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002191def MOVLPSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
2192 "movss {$src2, $dst|$dst, $src2}",
2193 [(set VR128:$dst,
2194 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng017dcc62006-04-21 01:05:10 +00002195 MOVL_shuffle_mask)))]>;
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002196def MOVLPDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
2197 "movsd {$src2, $dst|$dst, $src2}",
2198 [(set VR128:$dst,
2199 (v2f64 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng017dcc62006-04-21 01:05:10 +00002200 MOVL_shuffle_mask)))]>;
Evan Chengbc4832b2006-03-24 23:15:12 +00002201}
Evan Chengfd111b52006-04-19 21:15:24 +00002202}
Evan Cheng82521dd2006-03-21 07:09:35 +00002203
Evan Cheng397edef2006-04-11 22:28:25 +00002204// Store / copy lower 64-bits of a XMM register.
2205def MOVLQ128mr : PDI<0xD6, MRMDestMem, (ops i64mem:$dst, VR128:$src),
2206 "movq {$src, $dst|$dst, $src}",
2207 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2208
Evan Cheng11e15b32006-04-03 20:53:28 +00002209// Move to lower bits of a VR128 and zeroing upper bits.
Evan Chengbc4832b2006-03-24 23:15:12 +00002210// Loading from memory automatically zeroing upper bits.
Evan Cheng017dcc62006-04-21 01:05:10 +00002211let AddedComplexity = 20 in {
Evan Cheng11e15b32006-04-03 20:53:28 +00002212def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src),
Evan Chengbc4832b2006-03-24 23:15:12 +00002213 "movss {$src, $dst|$dst, $src}",
Evan Cheng017dcc62006-04-21 01:05:10 +00002214 [(set VR128:$dst, (v4f32 (vector_shuffle immAllZerosV,
2215 (v4f32 (scalar_to_vector (loadf32 addr:$src))),
2216 MOVL_shuffle_mask)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002217def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
Evan Chengbc4832b2006-03-24 23:15:12 +00002218 "movsd {$src, $dst|$dst, $src}",
Evan Cheng017dcc62006-04-21 01:05:10 +00002219 [(set VR128:$dst, (v2f64 (vector_shuffle immAllZerosV,
2220 (v2f64 (scalar_to_vector (loadf64 addr:$src))),
2221 MOVL_shuffle_mask)))]>;
2222// movd / movq to XMM register zero-extends
Evan Cheng069287d2006-05-16 07:21:53 +00002223def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, GR32:$src),
Evan Cheng017dcc62006-04-21 01:05:10 +00002224 "movd {$src, $dst|$dst, $src}",
2225 [(set VR128:$dst, (v4i32 (vector_shuffle immAllZerosV,
Evan Cheng069287d2006-05-16 07:21:53 +00002226 (v4i32 (scalar_to_vector GR32:$src)),
Evan Cheng017dcc62006-04-21 01:05:10 +00002227 MOVL_shuffle_mask)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002228def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src),
2229 "movd {$src, $dst|$dst, $src}",
Evan Cheng017dcc62006-04-21 01:05:10 +00002230 [(set VR128:$dst, (v4i32 (vector_shuffle immAllZerosV,
2231 (v4i32 (scalar_to_vector (loadi32 addr:$src))),
2232 MOVL_shuffle_mask)))]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002233// Moving from XMM to XMM but still clear upper 64 bits.
2234def MOVZQI2PQIrr : I<0x7E, MRMSrcReg, (ops VR128:$dst, VR128:$src),
2235 "movq {$src, $dst|$dst, $src}",
2236 [(set VR128:$dst, (int_x86_sse2_movl_dq VR128:$src))]>,
2237 XS, Requires<[HasSSE2]>;
2238def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
2239 "movq {$src, $dst|$dst, $src}",
2240 [(set VR128:$dst, (int_x86_sse2_movl_dq
2241 (bc_v4i32 (loadv2i64 addr:$src))))]>,
2242 XS, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002243}
Evan Cheng48090aa2006-03-21 23:01:21 +00002244
2245//===----------------------------------------------------------------------===//
2246// Non-Instruction Patterns
2247//===----------------------------------------------------------------------===//
2248
2249// 128-bit vector undef's.
2250def : Pat<(v2f64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2251def : Pat<(v16i8 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2252def : Pat<(v8i16 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2253def : Pat<(v4i32 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2254def : Pat<(v2i64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2255
Evan Chengffea91e2006-03-26 09:53:12 +00002256// 128-bit vector all zero's.
Evan Cheng775ff182006-06-29 18:04:54 +00002257def : Pat<(v16i8 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
2258def : Pat<(v8i16 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
2259def : Pat<(v4i32 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
2260def : Pat<(v2i64 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
2261def : Pat<(v2f64 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
Evan Chengffea91e2006-03-26 09:53:12 +00002262
Evan Chenga0b3afb2006-03-27 07:00:16 +00002263// 128-bit vector all one's.
Chris Lattner30da68a2006-06-20 00:25:29 +00002264def : Pat<(v16i8 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
2265def : Pat<(v8i16 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
2266def : Pat<(v4i32 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
2267def : Pat<(v2i64 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
2268def : Pat<(v4f32 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE1]>;
Evan Chenga0b3afb2006-03-27 07:00:16 +00002269
Evan Cheng48090aa2006-03-21 23:01:21 +00002270// Store 128-bit integer vector values.
Evan Cheng24dc1f52006-03-23 07:44:07 +00002271def : Pat<(store (v16i8 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00002272 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00002273def : Pat<(store (v8i16 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00002274 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00002275def : Pat<(store (v4i32 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00002276 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00002277
Evan Cheng069287d2006-05-16 07:21:53 +00002278// Scalar to v8i16 / v16i8. The source may be a GR32, but only the lower 8 or
Evan Cheng48090aa2006-03-21 23:01:21 +00002279// 16-bits matter.
Chris Lattner30da68a2006-06-20 00:25:29 +00002280def : Pat<(v8i16 (X86s2vec GR32:$src)), (MOVDI2PDIrr GR32:$src)>,
Evan Chengffea91e2006-03-26 09:53:12 +00002281 Requires<[HasSSE2]>;
Chris Lattner30da68a2006-06-20 00:25:29 +00002282def : Pat<(v16i8 (X86s2vec GR32:$src)), (MOVDI2PDIrr GR32:$src)>,
Evan Chengffea91e2006-03-26 09:53:12 +00002283 Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00002284
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002285// bit_convert
Chris Lattner4cc84ed2006-10-07 04:52:09 +00002286let Predicates = [HasSSE2] in {
2287 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
2288 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
2289 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
2290 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
2291 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
2292 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
2293 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
2294 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
2295 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
2296 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
2297 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
2298 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
2299 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
2300 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
2301 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
2302 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
2303 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
2304 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
2305 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
2306 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
2307 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
2308 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
2309 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
2310 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
2311 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
2312 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
2313 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
2314 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
2315 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
2316 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
2317}
Evan Chengb9df0ca2006-03-22 02:53:00 +00002318
Evan Cheng017dcc62006-04-21 01:05:10 +00002319// Move scalar to XMM zero-extended
2320// movd to XMM register zero-extends
2321let AddedComplexity = 20 in {
2322def : Pat<(v8i16 (vector_shuffle immAllZerosV,
Evan Cheng069287d2006-05-16 07:21:53 +00002323 (v8i16 (X86s2vec GR32:$src)), MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002324 (MOVZDI2PDIrr GR32:$src)>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002325def : Pat<(v16i8 (vector_shuffle immAllZerosV,
Evan Cheng069287d2006-05-16 07:21:53 +00002326 (v16i8 (X86s2vec GR32:$src)), MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002327 (MOVZDI2PDIrr GR32:$src)>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002328// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
2329def : Pat<(v2f64 (vector_shuffle immAllZerosV,
2330 (v2f64 (scalar_to_vector FR64:$src)), MOVL_shuffle_mask)),
Evan Cheng775ff182006-06-29 18:04:54 +00002331 (MOVLSD2PDrr (V_SET0), FR64:$src)>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002332def : Pat<(v4f32 (vector_shuffle immAllZerosV,
2333 (v4f32 (scalar_to_vector FR32:$src)), MOVL_shuffle_mask)),
Evan Cheng775ff182006-06-29 18:04:54 +00002334 (MOVLSS2PSrr (V_SET0), FR32:$src)>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002335}
Evan Chengbc4832b2006-03-24 23:15:12 +00002336
Evan Chengb9df0ca2006-03-22 02:53:00 +00002337// Splat v2f64 / v2i64
Evan Chengfd111b52006-04-19 21:15:24 +00002338let AddedComplexity = 10 in {
Evan Chengd9539472006-04-14 21:59:03 +00002339def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_v2_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00002340 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengd9539472006-04-14 21:59:03 +00002341def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_v2_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00002342 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengfd111b52006-04-19 21:15:24 +00002343}
Evan Cheng475aecf2006-03-29 03:04:49 +00002344
Evan Cheng691c9232006-03-29 19:02:40 +00002345// Splat v4f32
2346def : Pat<(vector_shuffle (v4f32 VR128:$src), (undef), SSE_splat_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00002347 (SHUFPSrri VR128:$src, VR128:$src, SSE_splat_mask:$sm)>,
Evan Cheng691c9232006-03-29 19:02:40 +00002348 Requires<[HasSSE1]>;
2349
Evan Chengb7a5c522006-04-18 21:55:35 +00002350// Special unary SHUFPSrri case.
Evan Cheng3d60df42006-04-10 22:35:16 +00002351// FIXME: when we want non two-address code, then we should use PSHUFD?
Evan Cheng7d9061e2006-03-30 19:54:57 +00002352def : Pat<(vector_shuffle (v4f32 VR128:$src1), (undef),
Evan Cheng3d60df42006-04-10 22:35:16 +00002353 SHUFP_unary_shuffle_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00002354 (SHUFPSrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
Evan Cheng56e73012006-04-10 21:42:19 +00002355 Requires<[HasSSE1]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00002356// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Evan Cheng7d9061e2006-03-30 19:54:57 +00002357def : Pat<(vector_shuffle (loadv4f32 addr:$src1), (undef),
Evan Cheng3d60df42006-04-10 22:35:16 +00002358 SHUFP_unary_shuffle_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00002359 (PSHUFDmi addr:$src1, SHUFP_unary_shuffle_mask:$sm)>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00002360 Requires<[HasSSE2]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00002361// Special binary v4i32 shuffle cases with SHUFPS.
2362def : Pat<(vector_shuffle (v4i32 VR128:$src1), (v4i32 VR128:$src2),
2363 PSHUFD_binary_shuffle_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00002364 (SHUFPSrri VR128:$src1, VR128:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2365 Requires<[HasSSE2]>;
Evan Cheng91b740d2006-04-12 17:12:36 +00002366def : Pat<(vector_shuffle (v4i32 VR128:$src1),
2367 (bc_v4i32 (loadv2i64 addr:$src2)), PSHUFD_binary_shuffle_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00002368 (SHUFPSrmi VR128:$src1, addr:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2369 Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00002370
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002371// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Chengfd111b52006-04-19 21:15:24 +00002372let AddedComplexity = 10 in {
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002373def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2374 UNPCKL_v_undef_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002375 (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002376def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2377 UNPCKL_v_undef_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002378 (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002379def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2380 UNPCKL_v_undef_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002381 (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002382def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2383 UNPCKL_v_undef_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002384 (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Evan Chengfd111b52006-04-19 21:15:24 +00002385}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002386
Evan Chengfd111b52006-04-19 21:15:24 +00002387let AddedComplexity = 20 in {
Evan Chengd9539472006-04-14 21:59:03 +00002388// vector_shuffle v1, <undef> <1, 1, 3, 3>
2389def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2390 MOVSHDUP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002391 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00002392def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (loadv2i64 addr:$src)), (undef),
2393 MOVSHDUP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002394 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00002395
2396// vector_shuffle v1, <undef> <0, 0, 2, 2>
2397def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2398 MOVSLDUP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002399 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00002400def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (loadv2i64 addr:$src)), (undef),
2401 MOVSLDUP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002402 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
Evan Chengfd111b52006-04-19 21:15:24 +00002403}
Evan Chengd9539472006-04-14 21:59:03 +00002404
Evan Chengfd111b52006-04-19 21:15:24 +00002405let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00002406// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
2407def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2408 MOVHP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002409 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00002410
2411// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
2412def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2413 MOVHLPS_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002414 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00002415
Evan Cheng9d09b892006-05-31 00:51:37 +00002416// vector_shuffle v1, undef <2, 3, ?, ?> using MOVHLPS
2417def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
2418 UNPCKH_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002419 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Evan Cheng9d09b892006-05-31 00:51:37 +00002420def : Pat<(v4i32 (vector_shuffle VR128:$src1, (undef),
2421 UNPCKH_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002422 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Evan Cheng9d09b892006-05-31 00:51:37 +00002423
Evan Cheng2dadaea2006-04-19 20:37:34 +00002424// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
2425// vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS
Evan Chengf66a0942006-04-19 18:20:17 +00002426def : Pat<(v4f32 (vector_shuffle VR128:$src1, (loadv4f32 addr:$src2),
2427 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002428 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002429def : Pat<(v2f64 (vector_shuffle VR128:$src1, (loadv2f64 addr:$src2),
2430 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002431 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002432def : Pat<(v4f32 (vector_shuffle VR128:$src1, (loadv4f32 addr:$src2),
2433 MOVHP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002434 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002435def : Pat<(v2f64 (vector_shuffle VR128:$src1, (loadv2f64 addr:$src2),
2436 MOVHP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002437 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002438
Evan Chengf66a0942006-04-19 18:20:17 +00002439def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (loadv2i64 addr:$src2)),
2440 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002441 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002442def : Pat<(v2i64 (vector_shuffle VR128:$src1, (loadv2i64 addr:$src2),
2443 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002444 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002445def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (loadv2i64 addr:$src2)),
2446 MOVHP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002447 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002448def : Pat<(v2i64 (vector_shuffle VR128:$src1, (loadv2i64 addr:$src2),
2449 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002450 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002451
2452// Setting the lowest element in the vector.
2453def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2454 MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002455 (MOVLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Chengcc0e98c2006-04-19 18:11:52 +00002456def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng017dcc62006-04-21 01:05:10 +00002457 MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002458 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002459
Evan Cheng9e062ed2006-05-03 20:32:03 +00002460// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
2461def : Pat<(v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
2462 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002463 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng9e062ed2006-05-03 20:32:03 +00002464def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2465 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002466 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng9e062ed2006-05-03 20:32:03 +00002467
Evan Chenga7fc6422006-04-24 23:34:56 +00002468// Set lowest element and zero upper elements.
2469def : Pat<(bc_v2i64 (vector_shuffle immAllZerosV,
2470 (v2f64 (scalar_to_vector (loadf64 addr:$src))),
2471 MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002472 (MOVZQI2PQIrm addr:$src)>, Requires<[HasSSE2]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002473}
Evan Chengcdfc3c82006-04-17 22:45:49 +00002474
Evan Chenga7fc6422006-04-24 23:34:56 +00002475// FIXME: Temporary workaround since 2-wide shuffle is broken.
2476def : Pat<(int_x86_sse2_movs_d VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002477 (v2f64 (MOVLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002478def : Pat<(int_x86_sse2_loadh_pd VR128:$src1, addr:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002479 (v2f64 (MOVHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002480def : Pat<(int_x86_sse2_loadl_pd VR128:$src1, addr:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002481 (v2f64 (MOVLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002482def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, VR128:$src2, imm:$src3),
Evan Chenga2137b52006-04-25 00:50:01 +00002483 (v2f64 (SHUFPDrri VR128:$src1, VR128:$src2, imm:$src3))>,
2484 Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002485def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, (load addr:$src2), imm:$src3),
Evan Chenga2137b52006-04-25 00:50:01 +00002486 (v2f64 (SHUFPDrmi VR128:$src1, addr:$src2, imm:$src3))>,
2487 Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002488def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002489 (v2f64 (UNPCKHPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002490def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, (load addr:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002491 (v2f64 (UNPCKHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002492def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002493 (v2f64 (UNPCKLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002494def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, (load addr:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002495 (v2f64 (UNPCKLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002496def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002497 (v2i64 (PUNPCKHQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002498def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, (load addr:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002499 (v2i64 (PUNPCKHQDQrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002500def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002501 (v2i64 (PUNPCKLQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002502def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, (load addr:$src2)),
2503 (PUNPCKLQDQrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2504
Evan Chengff65e382006-04-04 21:49:39 +00002505// 128-bit logical shifts
2506def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
Evan Cheng2c3ae372006-04-12 21:21:57 +00002507 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>,
2508 Requires<[HasSSE2]>;
Evan Chengff65e382006-04-04 21:49:39 +00002509def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
Evan Cheng2c3ae372006-04-12 21:21:57 +00002510 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>,
2511 Requires<[HasSSE2]>;
Evan Chengff65e382006-04-04 21:49:39 +00002512
Evan Cheng2c3ae372006-04-12 21:21:57 +00002513// Some special case pandn patterns.
2514def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
2515 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002516 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002517def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
2518 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002519 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002520def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
2521 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002522 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00002523
Evan Cheng2c3ae372006-04-12 21:21:57 +00002524def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
2525 (load addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00002526 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002527def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
2528 (load addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00002529 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002530def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
2531 (load addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00002532 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng206ee9d2006-07-07 08:33:52 +00002533
2534// Unaligned load
2535def : Pat<(v4f32 (X86loadu addr:$src)), (MOVUPSrm addr:$src)>,
2536 Requires<[HasSSE1]>;