blob: 6d7f242127c0d35a0a9f009abb13e5913e231ecb [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilsonc1d287b2009-08-14 05:13:08 +000068def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
69
Bob Wilson0ce37102009-08-14 05:08:32 +000070// VDUPLANE can produce a quad-register result from a double-register source,
71// so the result is not constrained to match the source.
72def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
73 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
74 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000075
Bob Wilsonde95c1b82009-08-19 17:03:43 +000076def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
77 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
78def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
79
Bob Wilsond8e17572009-08-12 22:31:50 +000080def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
81def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
82def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
83def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
84
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000085def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000086 SDTCisSameAs<0, 2>,
87 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000088def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
89def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
90def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000091
Bob Wilson5bafff32009-06-22 23:27:02 +000092//===----------------------------------------------------------------------===//
93// NEON operand definitions
94//===----------------------------------------------------------------------===//
95
96// addrmode_neonldstm := reg
97//
98/* TODO: Take advantage of vldm.
99def addrmode_neonldstm : Operand<i32>,
100 ComplexPattern<i32, 2, "SelectAddrModeNeonLdStM", []> {
101 let PrintMethod = "printAddrNeonLdStMOperand";
102 let MIOperandInfo = (ops GPR, i32imm);
103}
104*/
105
Bob Wilson54c78ef2009-11-06 23:33:28 +0000106def h8imm : Operand<i8> {
107 let PrintMethod = "printHex8ImmOperand";
108}
109def h16imm : Operand<i16> {
110 let PrintMethod = "printHex16ImmOperand";
111}
112def h32imm : Operand<i32> {
113 let PrintMethod = "printHex32ImmOperand";
114}
115def h64imm : Operand<i64> {
116 let PrintMethod = "printHex64ImmOperand";
117}
118
Bob Wilson5bafff32009-06-22 23:27:02 +0000119//===----------------------------------------------------------------------===//
120// NEON load / store instructions
121//===----------------------------------------------------------------------===//
122
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000123/* TODO: Take advantage of vldm.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000124let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +0000125def VLDMD : NI<(outs),
126 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000127 IIC_fpLoadm, "vldm", "${addr:submode} ${addr:base}, $dst1", []> {
Evan Chengdda0f4c2009-07-08 22:51:32 +0000128 let Inst{27-25} = 0b110;
129 let Inst{20} = 1;
130 let Inst{11-9} = 0b101;
131}
Bob Wilson5bafff32009-06-22 23:27:02 +0000132
133def VLDMS : NI<(outs),
134 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000135 IIC_fpLoadm, "vldm", "${addr:submode} ${addr:base}, $dst1", []> {
Evan Chengdda0f4c2009-07-08 22:51:32 +0000136 let Inst{27-25} = 0b110;
137 let Inst{20} = 1;
138 let Inst{11-9} = 0b101;
139}
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000140}
Bob Wilson5bafff32009-06-22 23:27:02 +0000141*/
142
143// Use vldmia to load a Q register as a D register pair.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000144def VLDRQ : NI4<(outs QPR:$dst), (ins addrmode4:$addr), IIC_fpLoadm,
145 "vldmia", "$addr, ${dst:dregpair}",
146 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]> {
Evan Chengdda0f4c2009-07-08 22:51:32 +0000147 let Inst{27-25} = 0b110;
148 let Inst{24} = 0; // P bit
149 let Inst{23} = 1; // U bit
150 let Inst{20} = 1;
Johnny Chenb731e872009-12-01 17:37:06 +0000151 let Inst{11-8} = 0b1011;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000152}
Bob Wilson5bafff32009-06-22 23:27:02 +0000153
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000154// Use vstmia to store a Q register as a D register pair.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000155def VSTRQ : NI4<(outs), (ins QPR:$src, addrmode4:$addr), IIC_fpStorem,
156 "vstmia", "$addr, ${src:dregpair}",
157 [(store (v2f64 QPR:$src), addrmode4:$addr)]> {
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000158 let Inst{27-25} = 0b110;
159 let Inst{24} = 0; // P bit
160 let Inst{23} = 1; // U bit
161 let Inst{20} = 0;
Johnny Chenb731e872009-12-01 17:37:06 +0000162 let Inst{11-8} = 0b1011;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000163}
164
Bob Wilson205a5ca2009-07-08 18:11:30 +0000165// VLD1 : Vector Load (multiple single elements)
Evan Chengf81bf152009-11-23 21:57:23 +0000166class VLD1D<bits<4> op7_4, string OpcodeStr, string Dt,
167 ValueType Ty, Intrinsic IntOp>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000168 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst), (ins addrmode6:$addr), IIC_VLD1,
Evan Chengf81bf152009-11-23 21:57:23 +0000169 OpcodeStr, Dt, "\\{$dst\\}, $addr", "",
Bob Wilsonb7d0c902009-07-29 16:39:22 +0000170 [(set DPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +0000171class VLD1Q<bits<4> op7_4, string OpcodeStr, string Dt,
172 ValueType Ty, Intrinsic IntOp>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000173 : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst), (ins addrmode6:$addr), IIC_VLD1,
Evan Chengf81bf152009-11-23 21:57:23 +0000174 OpcodeStr, Dt, "${dst:dregpair}, $addr", "",
Bob Wilsonb7d0c902009-07-29 16:39:22 +0000175 [(set QPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000176
Evan Chengf81bf152009-11-23 21:57:23 +0000177def VLD1d8 : VLD1D<0b0000, "vld1", "8", v8i8, int_arm_neon_vld1>;
178def VLD1d16 : VLD1D<0b0100, "vld1", "16", v4i16, int_arm_neon_vld1>;
179def VLD1d32 : VLD1D<0b1000, "vld1", "32", v2i32, int_arm_neon_vld1>;
180def VLD1df : VLD1D<0b1000, "vld1", "32", v2f32, int_arm_neon_vld1>;
181def VLD1d64 : VLD1D<0b1100, "vld1", "64", v1i64, int_arm_neon_vld1>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000182
Evan Chengf81bf152009-11-23 21:57:23 +0000183def VLD1q8 : VLD1Q<0b0000, "vld1", "8", v16i8, int_arm_neon_vld1>;
184def VLD1q16 : VLD1Q<0b0100, "vld1", "16", v8i16, int_arm_neon_vld1>;
185def VLD1q32 : VLD1Q<0b1000, "vld1", "32", v4i32, int_arm_neon_vld1>;
186def VLD1qf : VLD1Q<0b1000, "vld1", "32", v4f32, int_arm_neon_vld1>;
187def VLD1q64 : VLD1Q<0b1100, "vld1", "64", v2i64, int_arm_neon_vld1>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000188
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000189let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000190
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000191// VLD2 : Vector Load (multiple 2-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000192class VLD2D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000193 : NLdSt<0,0b10,0b1000,op7_4, (outs DPR:$dst1, DPR:$dst2),
194 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson9fedc332010-01-18 01:24:43 +0000195 OpcodeStr, Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000196class VLD2Q<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000197 : NLdSt<0,0b10,0b0011,op7_4,
198 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000199 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson9fedc332010-01-18 01:24:43 +0000200 OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr",
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000201 "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000202
Evan Chengf81bf152009-11-23 21:57:23 +0000203def VLD2d8 : VLD2D<0b0000, "vld2", "8">;
204def VLD2d16 : VLD2D<0b0100, "vld2", "16">;
205def VLD2d32 : VLD2D<0b1000, "vld2", "32">;
Bob Wilsona4288082009-10-07 22:57:01 +0000206def VLD2d64 : NLdSt<0,0b10,0b1010,0b1100, (outs DPR:$dst1, DPR:$dst2),
207 (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson9fedc332010-01-18 01:24:43 +0000208 "vld1", "64", "\\{$dst1, $dst2\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000209
Evan Chengf81bf152009-11-23 21:57:23 +0000210def VLD2q8 : VLD2Q<0b0000, "vld2", "8">;
211def VLD2q16 : VLD2Q<0b0100, "vld2", "16">;
212def VLD2q32 : VLD2Q<0b1000, "vld2", "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000213
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000214// VLD3 : Vector Load (multiple 3-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000215class VLD3D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000216 : NLdSt<0,0b10,0b0100,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
217 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson9fedc332010-01-18 01:24:43 +0000218 OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000219class VLD3WB<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000220 : NLdSt<0,0b10,0b0101,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilsonff8952e2009-10-07 17:24:55 +0000221 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson9fedc332010-01-18 01:24:43 +0000222 OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3\\}, $addr",
Bob Wilsonff8952e2009-10-07 17:24:55 +0000223 "$addr.addr = $wb", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000224
Evan Chengf81bf152009-11-23 21:57:23 +0000225def VLD3d8 : VLD3D<0b0000, "vld3", "8">;
226def VLD3d16 : VLD3D<0b0100, "vld3", "16">;
227def VLD3d32 : VLD3D<0b1000, "vld3", "32">;
Bob Wilsonc67160c2009-10-07 23:39:57 +0000228def VLD3d64 : NLdSt<0,0b10,0b0110,0b1100,
229 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
230 (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson9fedc332010-01-18 01:24:43 +0000231 "vld1", "64", "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000232
Bob Wilsonff8952e2009-10-07 17:24:55 +0000233// vld3 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000234def VLD3q8a : VLD3WB<0b0000, "vld3", "8">;
235def VLD3q16a : VLD3WB<0b0100, "vld3", "16">;
236def VLD3q32a : VLD3WB<0b1000, "vld3", "32">;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000237
238// vld3 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000239def VLD3q8b : VLD3WB<0b0000, "vld3", "8">;
240def VLD3q16b : VLD3WB<0b0100, "vld3", "16">;
241def VLD3q32b : VLD3WB<0b1000, "vld3", "32">;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000242
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000243// VLD4 : Vector Load (multiple 4-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000244class VLD4D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000245 : NLdSt<0,0b10,0b0000,op7_4,
246 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin127221f2009-09-23 21:38:08 +0000247 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson9fedc332010-01-18 01:24:43 +0000248 OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000249 "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000250class VLD4WB<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000251 : NLdSt<0,0b10,0b0001,op7_4,
252 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson7708c222009-10-07 18:09:32 +0000253 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson9fedc332010-01-18 01:24:43 +0000254 OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr",
Bob Wilson7708c222009-10-07 18:09:32 +0000255 "$addr.addr = $wb", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000256
Evan Chengf81bf152009-11-23 21:57:23 +0000257def VLD4d8 : VLD4D<0b0000, "vld4", "8">;
258def VLD4d16 : VLD4D<0b0100, "vld4", "16">;
259def VLD4d32 : VLD4D<0b1000, "vld4", "32">;
Bob Wilson0ea38bb2009-10-07 23:54:04 +0000260def VLD4d64 : NLdSt<0,0b10,0b0010,0b1100,
261 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
262 (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson9fedc332010-01-18 01:24:43 +0000263 "vld1", "64", "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr",
264 "", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000265
Bob Wilson7708c222009-10-07 18:09:32 +0000266// vld4 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000267def VLD4q8a : VLD4WB<0b0000, "vld4", "8">;
268def VLD4q16a : VLD4WB<0b0100, "vld4", "16">;
269def VLD4q32a : VLD4WB<0b1000, "vld4", "32">;
Bob Wilson7708c222009-10-07 18:09:32 +0000270
271// vld4 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000272def VLD4q8b : VLD4WB<0b0000, "vld4", "8">;
273def VLD4q16b : VLD4WB<0b0100, "vld4", "16">;
274def VLD4q32b : VLD4WB<0b1000, "vld4", "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000275
276// VLD1LN : Vector Load (single element to one lane)
277// FIXME: Not yet implemented.
Bob Wilson7708c222009-10-07 18:09:32 +0000278
Bob Wilson243fcc52009-09-01 04:26:28 +0000279// VLD2LN : Vector Load (single 2-element structure to one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000280class VLD2LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000281 : NLdSt<1,0b10,op11_8,{?,?,?,?}, (outs DPR:$dst1, DPR:$dst2),
Evan Chengf81bf152009-11-23 21:57:23 +0000282 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000283 IIC_VLD2, OpcodeStr, Dt, "\\{$dst1[$lane], $dst2[$lane]\\}, $addr",
Evan Chengf81bf152009-11-23 21:57:23 +0000284 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000285
Johnny Chen5c376ff2009-11-19 19:20:17 +0000286// vld2 to single-spaced registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000287def VLD2LNd8 : VLD2LN<0b0001, "vld2", "8">;
Bob Wilson9abe19d2010-02-17 00:31:29 +0000288def VLD2LNd16 : VLD2LN<0b0101, "vld2", "16"> { let Inst{5} = 0; }
289def VLD2LNd32 : VLD2LN<0b1001, "vld2", "32"> { let Inst{6} = 0; }
Bob Wilson30aea9d2009-10-08 18:56:10 +0000290
291// vld2 to double-spaced even registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000292def VLD2LNq16a: VLD2LN<0b0101, "vld2", "16"> { let Inst{5} = 1; }
293def VLD2LNq32a: VLD2LN<0b1001, "vld2", "32"> { let Inst{6} = 1; }
Bob Wilson30aea9d2009-10-08 18:56:10 +0000294
295// vld2 to double-spaced odd registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000296def VLD2LNq16b: VLD2LN<0b0101, "vld2", "16"> { let Inst{5} = 1; }
297def VLD2LNq32b: VLD2LN<0b1001, "vld2", "32"> { let Inst{6} = 1; }
Bob Wilson243fcc52009-09-01 04:26:28 +0000298
299// VLD3LN : Vector Load (single 3-element structure to one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000300class VLD3LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000301 : NLdSt<1,0b10,op11_8,{?,?,?,?}, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Evan Chengf81bf152009-11-23 21:57:23 +0000302 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000303 nohash_imm:$lane), IIC_VLD3, OpcodeStr, Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000304 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr",
Evan Chengf81bf152009-11-23 21:57:23 +0000305 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000306
Johnny Chen5c376ff2009-11-19 19:20:17 +0000307// vld3 to single-spaced registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000308def VLD3LNd8 : VLD3LN<0b0010, "vld3", "8"> { let Inst{4} = 0; }
309def VLD3LNd16 : VLD3LN<0b0110, "vld3", "16"> { let Inst{5-4} = 0b00; }
310def VLD3LNd32 : VLD3LN<0b1010, "vld3", "32"> { let Inst{6-4} = 0b000; }
Bob Wilson0bf7d992009-10-08 22:27:33 +0000311
312// vld3 to double-spaced even registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000313def VLD3LNq16a: VLD3LN<0b0110, "vld3", "16"> { let Inst{5-4} = 0b10; }
314def VLD3LNq32a: VLD3LN<0b1010, "vld3", "32"> { let Inst{6-4} = 0b100; }
Bob Wilson0bf7d992009-10-08 22:27:33 +0000315
316// vld3 to double-spaced odd registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000317def VLD3LNq16b: VLD3LN<0b0110, "vld3", "16"> { let Inst{5-4} = 0b10; }
318def VLD3LNq32b: VLD3LN<0b1010, "vld3", "32"> { let Inst{6-4} = 0b100; }
Bob Wilson243fcc52009-09-01 04:26:28 +0000319
320// VLD4LN : Vector Load (single 4-element structure to one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000321class VLD4LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000322 : NLdSt<1,0b10,op11_8,{?,?,?,?},
Evan Chengf81bf152009-11-23 21:57:23 +0000323 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
324 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000325 nohash_imm:$lane), IIC_VLD4, OpcodeStr, Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000326 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr",
Evan Chengf81bf152009-11-23 21:57:23 +0000327 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000328
Johnny Chen5c376ff2009-11-19 19:20:17 +0000329// vld4 to single-spaced registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000330def VLD4LNd8 : VLD4LN<0b0011, "vld4", "8">;
Bob Wilson9abe19d2010-02-17 00:31:29 +0000331def VLD4LNd16 : VLD4LN<0b0111, "vld4", "16"> { let Inst{5} = 0; }
332def VLD4LNd32 : VLD4LN<0b1011, "vld4", "32"> { let Inst{6} = 0; }
Bob Wilson62e053e2009-10-08 22:53:57 +0000333
334// vld4 to double-spaced even registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000335def VLD4LNq16a: VLD4LN<0b0111, "vld4", "16"> { let Inst{5} = 1; }
336def VLD4LNq32a: VLD4LN<0b1011, "vld4", "32"> { let Inst{6} = 1; }
Bob Wilson62e053e2009-10-08 22:53:57 +0000337
338// vld4 to double-spaced odd registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000339def VLD4LNq16b: VLD4LN<0b0111, "vld4", "16"> { let Inst{5} = 1; }
340def VLD4LNq32b: VLD4LN<0b1011, "vld4", "32"> { let Inst{6} = 1; }
Bob Wilsonb07c1712009-10-07 21:53:04 +0000341
342// VLD1DUP : Vector Load (single element to all lanes)
343// VLD2DUP : Vector Load (single 2-element structure to all lanes)
344// VLD3DUP : Vector Load (single 3-element structure to all lanes)
345// VLD4DUP : Vector Load (single 4-element structure to all lanes)
346// FIXME: Not yet implemented.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000347} // mayLoad = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000348
Bob Wilsonb36ec862009-08-06 18:47:44 +0000349// VST1 : Vector Store (multiple single elements)
Evan Chengf81bf152009-11-23 21:57:23 +0000350class VST1D<bits<4> op7_4, string OpcodeStr, string Dt,
351 ValueType Ty, Intrinsic IntOp>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000352 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST,
Evan Chengf81bf152009-11-23 21:57:23 +0000353 OpcodeStr, Dt, "\\{$src\\}, $addr", "",
Bob Wilsonb36ec862009-08-06 18:47:44 +0000354 [(IntOp addrmode6:$addr, (Ty DPR:$src))]>;
Evan Chengf81bf152009-11-23 21:57:23 +0000355class VST1Q<bits<4> op7_4, string OpcodeStr, string Dt,
356 ValueType Ty, Intrinsic IntOp>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000357 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$addr, QPR:$src), IIC_VST,
Evan Chengf81bf152009-11-23 21:57:23 +0000358 OpcodeStr, Dt, "${src:dregpair}, $addr", "",
Bob Wilsonb36ec862009-08-06 18:47:44 +0000359 [(IntOp addrmode6:$addr, (Ty QPR:$src))]>;
360
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000361let hasExtraSrcRegAllocReq = 1 in {
Evan Chengf81bf152009-11-23 21:57:23 +0000362def VST1d8 : VST1D<0b0000, "vst1", "8", v8i8, int_arm_neon_vst1>;
363def VST1d16 : VST1D<0b0100, "vst1", "16", v4i16, int_arm_neon_vst1>;
364def VST1d32 : VST1D<0b1000, "vst1", "32", v2i32, int_arm_neon_vst1>;
365def VST1df : VST1D<0b1000, "vst1", "32", v2f32, int_arm_neon_vst1>;
366def VST1d64 : VST1D<0b1100, "vst1", "64", v1i64, int_arm_neon_vst1>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000367
Evan Chengf81bf152009-11-23 21:57:23 +0000368def VST1q8 : VST1Q<0b0000, "vst1", "8", v16i8, int_arm_neon_vst1>;
369def VST1q16 : VST1Q<0b0100, "vst1", "16", v8i16, int_arm_neon_vst1>;
370def VST1q32 : VST1Q<0b1000, "vst1", "32", v4i32, int_arm_neon_vst1>;
371def VST1qf : VST1Q<0b1000, "vst1", "32", v4f32, int_arm_neon_vst1>;
372def VST1q64 : VST1Q<0b1100, "vst1", "64", v2i64, int_arm_neon_vst1>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000373} // hasExtraSrcRegAllocReq
Bob Wilsonb36ec862009-08-06 18:47:44 +0000374
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000375let mayStore = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000376
Bob Wilsonb36ec862009-08-06 18:47:44 +0000377// VST2 : Vector Store (multiple 2-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000378class VST2D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000379 : NLdSt<0,0b00,0b1000,op7_4, (outs),
380 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000381 OpcodeStr, Dt, "\\{$src1, $src2\\}, $addr", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000382class VST2Q<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000383 : NLdSt<0,0b00,0b0011,op7_4, (outs),
384 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000385 IIC_VST, OpcodeStr, Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilsond2855752009-10-07 18:47:39 +0000386 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000387
Evan Chengf81bf152009-11-23 21:57:23 +0000388def VST2d8 : VST2D<0b0000, "vst2", "8">;
389def VST2d16 : VST2D<0b0100, "vst2", "16">;
390def VST2d32 : VST2D<0b1000, "vst2", "32">;
Bob Wilson24e04c52009-10-08 00:21:01 +0000391def VST2d64 : NLdSt<0,0b00,0b1010,0b1100, (outs),
392 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000393 "vst1", "64", "\\{$src1, $src2\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000394
Evan Chengf81bf152009-11-23 21:57:23 +0000395def VST2q8 : VST2Q<0b0000, "vst2", "8">;
396def VST2q16 : VST2Q<0b0100, "vst2", "16">;
397def VST2q32 : VST2Q<0b1000, "vst2", "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000398
Bob Wilsonb36ec862009-08-06 18:47:44 +0000399// VST3 : Vector Store (multiple 3-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000400class VST3D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000401 : NLdSt<0,0b00,0b0100,op7_4, (outs),
402 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000403 OpcodeStr, Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000404class VST3WB<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000405 : NLdSt<0,0b00,0b0101,op7_4, (outs GPR:$wb),
406 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000407 OpcodeStr, Dt, "\\{$src1, $src2, $src3\\}, $addr",
Bob Wilson66a70632009-10-07 20:30:08 +0000408 "$addr.addr = $wb", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000409
Evan Chengf81bf152009-11-23 21:57:23 +0000410def VST3d8 : VST3D<0b0000, "vst3", "8">;
411def VST3d16 : VST3D<0b0100, "vst3", "16">;
412def VST3d32 : VST3D<0b1000, "vst3", "32">;
Bob Wilson5adf60c2009-10-08 00:28:28 +0000413def VST3d64 : NLdSt<0,0b00,0b0110,0b1100, (outs),
414 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
415 IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000416 "vst1", "64", "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000417
Bob Wilson66a70632009-10-07 20:30:08 +0000418// vst3 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000419def VST3q8a : VST3WB<0b0000, "vst3", "8">;
420def VST3q16a : VST3WB<0b0100, "vst3", "16">;
421def VST3q32a : VST3WB<0b1000, "vst3", "32">;
Bob Wilson66a70632009-10-07 20:30:08 +0000422
423// vst3 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000424def VST3q8b : VST3WB<0b0000, "vst3", "8">;
425def VST3q16b : VST3WB<0b0100, "vst3", "16">;
426def VST3q32b : VST3WB<0b1000, "vst3", "32">;
Bob Wilson66a70632009-10-07 20:30:08 +0000427
Bob Wilsonb36ec862009-08-06 18:47:44 +0000428// VST4 : Vector Store (multiple 4-element structures)
Evan Chengf81bf152009-11-23 21:57:23 +0000429class VST4D<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000430 : NLdSt<0,0b00,0b0000,op7_4, (outs),
431 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000432 IIC_VST, OpcodeStr, Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000433 "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +0000434class VST4WB<bits<4> op7_4, string OpcodeStr, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000435 : NLdSt<0,0b00,0b0001,op7_4, (outs GPR:$wb),
436 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000437 IIC_VST, OpcodeStr, Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson63c90632009-10-07 20:49:18 +0000438 "$addr.addr = $wb", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000439
Evan Chengf81bf152009-11-23 21:57:23 +0000440def VST4d8 : VST4D<0b0000, "vst4", "8">;
441def VST4d16 : VST4D<0b0100, "vst4", "16">;
442def VST4d32 : VST4D<0b1000, "vst4", "32">;
Bob Wilsondeb31412009-10-08 05:18:18 +0000443def VST4d64 : NLdSt<0,0b00,0b0010,0b1100, (outs),
444 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
445 DPR:$src4), IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000446 "vst1", "64", "\\{$src1, $src2, $src3, $src4\\}, $addr",
447 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000448
Bob Wilson63c90632009-10-07 20:49:18 +0000449// vst4 to double-spaced even registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000450def VST4q8a : VST4WB<0b0000, "vst4", "8">;
451def VST4q16a : VST4WB<0b0100, "vst4", "16">;
452def VST4q32a : VST4WB<0b1000, "vst4", "32">;
Bob Wilson63c90632009-10-07 20:49:18 +0000453
454// vst4 to double-spaced odd registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000455def VST4q8b : VST4WB<0b0000, "vst4", "8">;
456def VST4q16b : VST4WB<0b0100, "vst4", "16">;
457def VST4q32b : VST4WB<0b1000, "vst4", "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000458
459// VST1LN : Vector Store (single element from one lane)
460// FIXME: Not yet implemented.
Bob Wilson63c90632009-10-07 20:49:18 +0000461
Bob Wilson8a3198b2009-09-01 18:51:56 +0000462// VST2LN : Vector Store (single 2-element structure from one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000463class VST2LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000464 : NLdSt<1,0b00,op11_8,{?,?,?,?}, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000465 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
466 IIC_VST, OpcodeStr, Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr",
467 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000468
Johnny Chen5c376ff2009-11-19 19:20:17 +0000469// vst2 to single-spaced registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000470def VST2LNd8 : VST2LN<0b0001, "vst2", "8">;
Bob Wilson9abe19d2010-02-17 00:31:29 +0000471def VST2LNd16 : VST2LN<0b0101, "vst2", "16"> { let Inst{5} = 0; }
472def VST2LNd32 : VST2LN<0b1001, "vst2", "32"> { let Inst{6} = 0; }
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000473
474// vst2 to double-spaced even registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000475def VST2LNq16a: VST2LN<0b0101, "vst2", "16"> { let Inst{5} = 1; }
476def VST2LNq32a: VST2LN<0b1001, "vst2", "32"> { let Inst{6} = 1; }
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000477
478// vst2 to double-spaced odd registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000479def VST2LNq16b: VST2LN<0b0101, "vst2", "16"> { let Inst{5} = 1; }
480def VST2LNq32b: VST2LN<0b1001, "vst2", "32"> { let Inst{6} = 1; }
Bob Wilson8a3198b2009-09-01 18:51:56 +0000481
482// VST3LN : Vector Store (single 3-element structure from one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000483class VST3LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000484 : NLdSt<1,0b00,op11_8,{?,?,?,?}, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000485 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
486 nohash_imm:$lane), IIC_VST, OpcodeStr, Dt,
487 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000488
Johnny Chen5c376ff2009-11-19 19:20:17 +0000489// vst3 to single-spaced registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000490def VST3LNd8 : VST3LN<0b0010, "vst3", "8"> { let Inst{4} = 0; }
491def VST3LNd16 : VST3LN<0b0110, "vst3", "16"> { let Inst{5-4} = 0b00; }
492def VST3LNd32 : VST3LN<0b1010, "vst3", "32"> { let Inst{6-4} = 0b000; }
Bob Wilson8cdb2692009-10-08 23:51:31 +0000493
494// vst3 to double-spaced even registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000495def VST3LNq16a: VST3LN<0b0110, "vst3", "16"> { let Inst{5-4} = 0b10; }
496def VST3LNq32a: VST3LN<0b1010, "vst3", "32"> { let Inst{6-4} = 0b100; }
Bob Wilson8cdb2692009-10-08 23:51:31 +0000497
498// vst3 to double-spaced odd registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000499def VST3LNq16b: VST3LN<0b0110, "vst3", "16"> { let Inst{5-4} = 0b10; }
500def VST3LNq32b: VST3LN<0b1010, "vst3", "32"> { let Inst{6-4} = 0b100; }
Bob Wilson8a3198b2009-09-01 18:51:56 +0000501
502// VST4LN : Vector Store (single 4-element structure from one lane)
Evan Chengf81bf152009-11-23 21:57:23 +0000503class VST4LN<bits<4> op11_8, string OpcodeStr, string Dt>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000504 : NLdSt<1,0b00,op11_8,{?,?,?,?}, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000505 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
506 nohash_imm:$lane), IIC_VST, OpcodeStr, Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000507 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000508 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000509
Johnny Chen5c376ff2009-11-19 19:20:17 +0000510// vst4 to single-spaced registers.
Evan Chengf81bf152009-11-23 21:57:23 +0000511def VST4LNd8 : VST4LN<0b0011, "vst4", "8">;
Bob Wilson9abe19d2010-02-17 00:31:29 +0000512def VST4LNd16 : VST4LN<0b0111, "vst4", "16"> { let Inst{5} = 0; }
513def VST4LNd32 : VST4LN<0b1011, "vst4", "32"> { let Inst{6} = 0; }
Bob Wilson56311392009-10-09 00:01:36 +0000514
515// vst4 to double-spaced even registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000516def VST4LNq16a: VST4LN<0b0111, "vst4", "16"> { let Inst{5} = 1; }
517def VST4LNq32a: VST4LN<0b1011, "vst4", "32"> { let Inst{6} = 1; }
Bob Wilson56311392009-10-09 00:01:36 +0000518
519// vst4 to double-spaced odd registers.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000520def VST4LNq16b: VST4LN<0b0111, "vst4", "16"> { let Inst{5} = 1; }
521def VST4LNq32b: VST4LN<0b1011, "vst4", "32"> { let Inst{6} = 1; }
Bob Wilson56311392009-10-09 00:01:36 +0000522
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000523} // mayStore = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +0000524
Bob Wilson205a5ca2009-07-08 18:11:30 +0000525
Bob Wilson5bafff32009-06-22 23:27:02 +0000526//===----------------------------------------------------------------------===//
527// NEON pattern fragments
528//===----------------------------------------------------------------------===//
529
530// Extract D sub-registers of Q registers.
531// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000532def DSubReg_i8_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000533 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000534}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000535def DSubReg_i16_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000537}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000538def DSubReg_i32_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000539 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000540}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000541def DSubReg_f64_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000542 return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000543}]>;
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +0000544def DSubReg_f64_other_reg : SDNodeXForm<imm, [{
545 return CurDAG->getTargetConstant(5 + (1 - N->getZExtValue()), MVT::i32);
546}]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000547
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +0000548// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000549// (arm_ssubreg_0 is 1; arm_ssubreg_1 is 2; etc.)
550def SSubReg_f32_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000551 return CurDAG->getTargetConstant(1 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000552}]>;
553
Bob Wilson5bafff32009-06-22 23:27:02 +0000554// Translate lane numbers from Q registers to D subregs.
555def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000556 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000557}]>;
558def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000559 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000560}]>;
561def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000563}]>;
564
565//===----------------------------------------------------------------------===//
566// Instruction Classes
567//===----------------------------------------------------------------------===//
568
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000569// Basic 2-register operations: single-, double- and quad-register.
570class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
571 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
572 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
573 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
574 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
575 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000576class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000577 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
578 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000579 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000580 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000581 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
582class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000583 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
584 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000585 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000586 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000587 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
588
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000589// Basic 2-register intrinsics: single-, double- and quad-register.
590class N2VSInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
591 bits<2> op17_16, bits<5> op11_7, bit op4,
592 InstrItinClass itin, string OpcodeStr, string Dt,
593 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
David Goodwin338268c2009-08-10 22:17:39 +0000594 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000595 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), itin,
596 OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000597class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000598 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000599 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000600 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
601 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000602 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000603 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
604class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000605 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000606 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000607 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
608 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000609 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000610 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
611
612// Narrow 2-register intrinsics.
613class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
614 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000615 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000616 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000617 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000618 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000619 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
620
Bob Wilson507df402009-10-21 02:15:46 +0000621// Long 2-register intrinsics (currently only used for VMOVL).
622class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
623 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000624 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000625 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +0000626 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000627 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000628 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
629
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000630// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +0000631class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000632 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +0000633 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +0000634 OpcodeStr, Dt, "$dst1, $dst2",
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000635 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +0000636class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +0000637 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000638 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000639 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000640 "$src1 = $dst1, $src2 = $dst2", []>;
641
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000642// Basic 3-register operations: single-, double- and quad-register.
643class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
644 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
645 SDNode OpNode, bit Commutable>
646 : N3V<op24, op23, op21_20, op11_8, 0, op4,
647 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
648 OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
649 let isCommutable = Commutable;
650}
651
Bob Wilson5bafff32009-06-22 23:27:02 +0000652class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000653 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000654 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000655 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin127221f2009-09-23 21:38:08 +0000656 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000657 OpcodeStr, Dt, "$dst, $src1, $src2", "",
658 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
659 let isCommutable = Commutable;
660}
661// Same as N3VD but no data type.
662class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
663 InstrItinClass itin, string OpcodeStr,
664 ValueType ResTy, ValueType OpTy,
665 SDNode OpNode, bit Commutable>
666 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000667 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
668 OpcodeStr, "$dst, $src1, $src2", "",
669 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +0000670 let isCommutable = Commutable;
671}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000672class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000673 InstrItinClass itin, string OpcodeStr, string Dt,
674 ValueType Ty, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000675 : N3V<0, 1, op21_20, op11_8, 1, 0,
676 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000677 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000678 [(set (Ty DPR:$dst),
679 (Ty (ShOp (Ty DPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000680 (Ty (NEONvduplane (Ty DPR_VFP2:$src2), imm:$lane)))))]>{
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000681 let isCommutable = 0;
682}
683class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000684 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000685 : N3V<0, 1, op21_20, op11_8, 1, 0,
686 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000687 IIC_VMULi16D, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000688 [(set (Ty DPR:$dst),
689 (Ty (ShOp (Ty DPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000690 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000691 let isCommutable = 0;
692}
693
Bob Wilson5bafff32009-06-22 23:27:02 +0000694class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000695 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000696 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000697 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin127221f2009-09-23 21:38:08 +0000698 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000699 OpcodeStr, Dt, "$dst, $src1, $src2", "",
700 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
701 let isCommutable = Commutable;
702}
703class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
704 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000705 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +0000706 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000707 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
708 OpcodeStr, "$dst, $src1, $src2", "",
709 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +0000710 let isCommutable = Commutable;
711}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000712class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000713 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000714 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000715 : N3V<1, 1, op21_20, op11_8, 1, 0,
716 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000717 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000718 [(set (ResTy QPR:$dst),
719 (ResTy (ShOp (ResTy QPR:$src1),
720 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
721 imm:$lane)))))]> {
722 let isCommutable = 0;
723}
Bob Wilson9abe19d2010-02-17 00:31:29 +0000724class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +0000725 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000726 : N3V<1, 1, op21_20, op11_8, 1, 0,
727 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000728 IIC_VMULi16Q, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000729 [(set (ResTy QPR:$dst),
730 (ResTy (ShOp (ResTy QPR:$src1),
731 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
732 imm:$lane)))))]> {
733 let isCommutable = 0;
734}
Bob Wilson5bafff32009-06-22 23:27:02 +0000735
736// Basic 3-register intrinsics, both double- and quad-register.
737class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000738 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000739 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000740 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000741 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000742 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000743 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
744 let isCommutable = Commutable;
745}
David Goodwin658ea602009-09-25 18:38:29 +0000746class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000747 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000748 : N3V<0, 1, op21_20, op11_8, 1, 0,
749 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000750 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000751 [(set (Ty DPR:$dst),
752 (Ty (IntOp (Ty DPR:$src1),
753 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
754 imm:$lane)))))]> {
755 let isCommutable = 0;
756}
David Goodwin658ea602009-09-25 18:38:29 +0000757class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000758 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000759 : N3V<0, 1, op21_20, op11_8, 1, 0,
760 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000761 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000762 [(set (Ty DPR:$dst),
763 (Ty (IntOp (Ty DPR:$src1),
764 (Ty (NEONvduplane (Ty DPR_8:$src2),
765 imm:$lane)))))]> {
766 let isCommutable = 0;
767}
768
Bob Wilson5bafff32009-06-22 23:27:02 +0000769class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000770 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000771 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000772 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000773 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000774 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000775 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
776 let isCommutable = Commutable;
777}
David Goodwin658ea602009-09-25 18:38:29 +0000778class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000779 string OpcodeStr, string Dt,
780 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000781 : N3V<1, 1, op21_20, op11_8, 1, 0,
782 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000783 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000784 [(set (ResTy QPR:$dst),
785 (ResTy (IntOp (ResTy QPR:$src1),
786 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
787 imm:$lane)))))]> {
788 let isCommutable = 0;
789}
David Goodwin658ea602009-09-25 18:38:29 +0000790class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000791 string OpcodeStr, string Dt,
792 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000793 : N3V<1, 1, op21_20, op11_8, 1, 0,
794 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000795 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000796 [(set (ResTy QPR:$dst),
797 (ResTy (IntOp (ResTy QPR:$src1),
798 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
799 imm:$lane)))))]> {
800 let isCommutable = 0;
801}
Bob Wilson5bafff32009-06-22 23:27:02 +0000802
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000803// Multiply-Add/Sub operations: single-, double- and quad-register.
804class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
805 InstrItinClass itin, string OpcodeStr, string Dt,
806 ValueType Ty, SDNode MulOp, SDNode OpNode>
807 : N3V<op24, op23, op21_20, op11_8, 0, op4,
808 (outs DPR_VFP2:$dst),
809 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), itin,
810 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
811
Bob Wilson5bafff32009-06-22 23:27:02 +0000812class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000813 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000814 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000815 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000816 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000817 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +0000818 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
819 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000820class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000821 string OpcodeStr, string Dt,
822 ValueType Ty, SDNode MulOp, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000823 : N3V<0, 1, op21_20, op11_8, 1, 0,
824 (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000825 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000826 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000827 [(set (Ty DPR:$dst),
828 (Ty (ShOp (Ty DPR:$src1),
829 (Ty (MulOp DPR:$src2,
830 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
831 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000832class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000833 string OpcodeStr, string Dt,
834 ValueType Ty, SDNode MulOp, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000835 : N3V<0, 1, op21_20, op11_8, 1, 0,
836 (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000837 (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000838 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000839 [(set (Ty DPR:$dst),
840 (Ty (ShOp (Ty DPR:$src1),
841 (Ty (MulOp DPR:$src2,
842 (Ty (NEONvduplane (Ty DPR_8:$src3),
843 imm:$lane)))))))]>;
844
Bob Wilson5bafff32009-06-22 23:27:02 +0000845class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000846 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +0000847 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000848 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000849 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000850 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +0000851 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
852 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000853class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000854 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000855 SDNode MulOp, SDNode ShOp>
856 : N3V<1, 1, op21_20, op11_8, 1, 0,
857 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000858 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000859 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000860 [(set (ResTy QPR:$dst),
861 (ResTy (ShOp (ResTy QPR:$src1),
862 (ResTy (MulOp QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000863 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
864 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000865class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000866 string OpcodeStr, string Dt,
867 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000868 SDNode MulOp, SDNode ShOp>
869 : N3V<1, 1, op21_20, op11_8, 1, 0,
870 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000871 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000872 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000873 [(set (ResTy QPR:$dst),
874 (ResTy (ShOp (ResTy QPR:$src1),
875 (ResTy (MulOp QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000876 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
877 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000878
879// Neon 3-argument intrinsics, both double- and quad-register.
880// The destination register is also used as the first source operand register.
881class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000882 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000883 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000884 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000885 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000886 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +0000887 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
888 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
889class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000890 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000891 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000892 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000893 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000894 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +0000895 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
896 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
897
898// Neon Long 3-argument intrinsic. The destination register is
899// a quad-register and is also used as the first source operand register.
900class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000901 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000902 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000903 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000904 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000905 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +0000906 [(set QPR:$dst,
907 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000908class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000909 string OpcodeStr, string Dt,
910 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000911 : N3V<op24, 1, op21_20, op11_8, 1, 0,
912 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000913 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000914 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000915 [(set (ResTy QPR:$dst),
916 (ResTy (IntOp (ResTy QPR:$src1),
917 (OpTy DPR:$src2),
918 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
919 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +0000920class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
921 InstrItinClass itin, string OpcodeStr, string Dt,
922 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000923 : N3V<op24, 1, op21_20, op11_8, 1, 0,
924 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000925 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000926 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000927 [(set (ResTy QPR:$dst),
928 (ResTy (IntOp (ResTy QPR:$src1),
929 (OpTy DPR:$src2),
930 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
931 imm:$lane)))))]>;
932
Bob Wilson5bafff32009-06-22 23:27:02 +0000933// Narrowing 3-register intrinsics.
934class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000935 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +0000936 Intrinsic IntOp, bit Commutable>
937 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000938 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +0000939 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000940 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
941 let isCommutable = Commutable;
942}
943
944// Long 3-register intrinsics.
945class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000946 InstrItinClass itin, string OpcodeStr, string Dt,
947 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000948 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000949 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000950 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000951 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
952 let isCommutable = Commutable;
953}
David Goodwin658ea602009-09-25 18:38:29 +0000954class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000955 string OpcodeStr, string Dt,
956 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000957 : N3V<op24, 1, op21_20, op11_8, 1, 0,
958 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000959 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000960 [(set (ResTy QPR:$dst),
961 (ResTy (IntOp (OpTy DPR:$src1),
962 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
963 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +0000964class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
965 InstrItinClass itin, string OpcodeStr, string Dt,
966 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000967 : N3V<op24, 1, op21_20, op11_8, 1, 0,
968 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000969 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000970 [(set (ResTy QPR:$dst),
971 (ResTy (IntOp (OpTy DPR:$src1),
972 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
973 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000974
975// Wide 3-register intrinsics.
976class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000977 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
Bob Wilson5bafff32009-06-22 23:27:02 +0000978 Intrinsic IntOp, bit Commutable>
979 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000980 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), IIC_VSUBiD,
Evan Chengf81bf152009-11-23 21:57:23 +0000981 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000982 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
983 let isCommutable = Commutable;
984}
985
986// Pairwise long 2-register intrinsics, both double- and quad-register.
987class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +0000988 bits<2> op17_16, bits<5> op11_7, bit op4,
989 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000990 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
991 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000992 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000993 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
994class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +0000995 bits<2> op17_16, bits<5> op11_7, bit op4,
996 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000997 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
998 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000999 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001000 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1001
1002// Pairwise long 2-register accumulate intrinsics,
1003// both double- and quad-register.
1004// The destination register is also used as the first source operand register.
1005class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001006 bits<2> op17_16, bits<5> op11_7, bit op4,
1007 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001008 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1009 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001010 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001011 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001012 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
1013class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001014 bits<2> op17_16, bits<5> op11_7, bit op4,
1015 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001016 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1017 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001018 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001019 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001020 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
1021
1022// Shift by immediate,
1023// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001024class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001025 InstrItinClass itin, string OpcodeStr, string Dt,
1026 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001027 : N2VImm<op24, op23, op11_8, op7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001028 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001029 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001030 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001031class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001032 InstrItinClass itin, string OpcodeStr, string Dt,
1033 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001034 : N2VImm<op24, op23, op11_8, op7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001035 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001036 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001037 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1038
1039// Long shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001040class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001041 string OpcodeStr, string Dt,
1042 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001043 : N2VImm<op24, op23, op11_8, op7, op6, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001044 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001045 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001046 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1047 (i32 imm:$SIMM))))]>;
1048
1049// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001050class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001051 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001052 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001053 : N2VImm<op24, op23, op11_8, op7, op6, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001054 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001055 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001056 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1057 (i32 imm:$SIMM))))]>;
1058
1059// Shift right by immediate and accumulate,
1060// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001061class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001062 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001063 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
1064 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001065 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001066 [(set DPR:$dst, (Ty (add DPR:$src1,
1067 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001068class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001069 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001070 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
1071 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001072 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001073 [(set QPR:$dst, (Ty (add QPR:$src1,
1074 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
1075
1076// Shift by immediate and insert,
1077// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001078class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001079 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001080 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
1081 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001082 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001083 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001084class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001085 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001086 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
1087 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001088 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001089 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
1090
1091// Convert, with fractional bits immediate,
1092// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001093class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001094 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001095 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001096 : N2VImm<op24, op23, op11_8, op7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001097 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00001098 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001099 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001100class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001101 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001102 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001103 : N2VImm<op24, op23, op11_8, op7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001104 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001105 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001106 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
1107
1108//===----------------------------------------------------------------------===//
1109// Multiclasses
1110//===----------------------------------------------------------------------===//
1111
Bob Wilson916ac5b2009-10-03 04:44:16 +00001112// Abbreviations used in multiclass suffixes:
1113// Q = quarter int (8 bit) elements
1114// H = half int (16 bit) elements
1115// S = single int (32 bit) elements
1116// D = double int (64 bit) elements
1117
Bob Wilson5bafff32009-06-22 23:27:02 +00001118// Neon 3-register vector operations.
1119
1120// First with only element sizes of 8, 16 and 32 bits:
1121multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001122 InstrItinClass itinD16, InstrItinClass itinD32,
1123 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001124 string OpcodeStr, string Dt,
1125 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001126 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001127 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001128 OpcodeStr, !strconcat(Dt, "8"),
1129 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001130 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001131 OpcodeStr, !strconcat(Dt, "16"),
1132 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001133 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001134 OpcodeStr, !strconcat(Dt, "32"),
1135 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001136
1137 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001138 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001139 OpcodeStr, !strconcat(Dt, "8"),
1140 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001141 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001142 OpcodeStr, !strconcat(Dt, "16"),
1143 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001144 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001145 OpcodeStr, !strconcat(Dt, "32"),
1146 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001147}
1148
Evan Chengf81bf152009-11-23 21:57:23 +00001149multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
1150 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
1151 v4i16, ShOp>;
1152 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001153 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001154 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00001155 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001156 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001157 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001158}
1159
Bob Wilson5bafff32009-06-22 23:27:02 +00001160// ....then also with element size 64 bits:
1161multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001162 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001163 string OpcodeStr, string Dt,
1164 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00001165 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001166 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00001167 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00001168 OpcodeStr, !strconcat(Dt, "64"),
1169 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001170 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001171 OpcodeStr, !strconcat(Dt, "64"),
1172 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001173}
1174
1175
1176// Neon Narrowing 2-register vector intrinsics,
1177// source operand element sizes of 16, 32 and 64 bits:
1178multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001179 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001180 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001181 Intrinsic IntOp> {
1182 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001183 itin, OpcodeStr, !strconcat(Dt, "16"),
1184 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001185 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001186 itin, OpcodeStr, !strconcat(Dt, "32"),
1187 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001188 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001189 itin, OpcodeStr, !strconcat(Dt, "64"),
1190 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001191}
1192
1193
1194// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1195// source operand element sizes of 16, 32 and 64 bits:
Bob Wilson507df402009-10-21 02:15:46 +00001196multiclass N2VLInt_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001197 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001198 def v8i16 : N2VLInt<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001199 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001200 def v4i32 : N2VLInt<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001201 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001202 def v2i64 : N2VLInt<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001203 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001204}
1205
1206
1207// Neon 3-register vector intrinsics.
1208
1209// First with only element sizes of 16 and 32 bits:
1210multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001211 InstrItinClass itinD16, InstrItinClass itinD32,
1212 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001213 string OpcodeStr, string Dt,
1214 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001215 // 64-bit vector types.
Evan Chengac0869d2009-11-21 06:21:52 +00001216 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001217 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001218 v4i16, v4i16, IntOp, Commutable>;
Evan Chengac0869d2009-11-21 06:21:52 +00001219 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001220 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001221 v2i32, v2i32, IntOp, Commutable>;
1222
1223 // 128-bit vector types.
Evan Chengac0869d2009-11-21 06:21:52 +00001224 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001225 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001226 v8i16, v8i16, IntOp, Commutable>;
Evan Chengac0869d2009-11-21 06:21:52 +00001227 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001228 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001229 v4i32, v4i32, IntOp, Commutable>;
1230}
1231
David Goodwin658ea602009-09-25 18:38:29 +00001232multiclass N3VIntSL_HS<bits<4> op11_8,
1233 InstrItinClass itinD16, InstrItinClass itinD32,
1234 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001235 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00001236 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001237 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001238 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001239 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001240 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001241 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001242 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001243 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001244}
1245
Bob Wilson5bafff32009-06-22 23:27:02 +00001246// ....then also with element size of 8 bits:
1247multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001248 InstrItinClass itinD16, InstrItinClass itinD32,
1249 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001250 string OpcodeStr, string Dt,
1251 Intrinsic IntOp, bit Commutable = 0>
David Goodwin658ea602009-09-25 18:38:29 +00001252 : N3VInt_HS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001253 OpcodeStr, Dt, IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001254 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001255 OpcodeStr, !strconcat(Dt, "8"),
1256 v8i8, v8i8, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001257 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001258 OpcodeStr, !strconcat(Dt, "8"),
1259 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001260}
1261
1262// ....then also with element size of 64 bits:
1263multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001264 InstrItinClass itinD16, InstrItinClass itinD32,
1265 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001266 string OpcodeStr, string Dt,
1267 Intrinsic IntOp, bit Commutable = 0>
David Goodwin658ea602009-09-25 18:38:29 +00001268 : N3VInt_QHS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001269 OpcodeStr, Dt, IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001270 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001271 OpcodeStr, !strconcat(Dt, "64"),
1272 v1i64, v1i64, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001273 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001274 OpcodeStr, !strconcat(Dt, "64"),
1275 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001276}
1277
1278
1279// Neon Narrowing 3-register vector intrinsics,
1280// source operand element sizes of 16, 32 and 64 bits:
1281multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001282 string OpcodeStr, string Dt,
1283 Intrinsic IntOp, bit Commutable = 0> {
1284 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
1285 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001286 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001287 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
1288 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001289 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001290 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
1291 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001292 v2i32, v2i64, IntOp, Commutable>;
1293}
1294
1295
1296// Neon Long 3-register vector intrinsics.
1297
1298// First with only element sizes of 16 and 32 bits:
1299multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001300 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001301 Intrinsic IntOp, bit Commutable = 0> {
1302 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001303 OpcodeStr, !strconcat(Dt, "16"),
1304 v4i32, v4i16, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001305 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001306 OpcodeStr, !strconcat(Dt, "32"),
1307 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001308}
1309
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001310multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001311 InstrItinClass itin, string OpcodeStr, string Dt,
1312 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001313 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001314 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001315 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001316 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001317}
1318
Bob Wilson5bafff32009-06-22 23:27:02 +00001319// ....then also with element size of 8 bits:
1320multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001321 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001322 Intrinsic IntOp, bit Commutable = 0>
Evan Chengf81bf152009-11-23 21:57:23 +00001323 : N3VLInt_HS<op24, op23, op11_8, op4, itin, OpcodeStr, Dt,
1324 IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001325 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001326 OpcodeStr, !strconcat(Dt, "8"),
1327 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001328}
1329
1330
1331// Neon Wide 3-register vector intrinsics,
1332// source operand element sizes of 8, 16 and 32 bits:
1333multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001334 string OpcodeStr, string Dt,
1335 Intrinsic IntOp, bit Commutable = 0> {
1336 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4,
1337 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001338 v8i16, v8i8, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001339 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4,
1340 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001341 v4i32, v4i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001342 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4,
1343 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001344 v2i64, v2i32, IntOp, Commutable>;
1345}
1346
1347
1348// Neon Multiply-Op vector operations,
1349// element sizes of 8, 16 and 32 bits:
1350multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001351 InstrItinClass itinD16, InstrItinClass itinD32,
1352 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001353 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001354 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001355 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001356 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001357 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001358 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001359 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001360 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001361
1362 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001363 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001364 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001365 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001366 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001367 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001368 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001369}
1370
David Goodwin658ea602009-09-25 18:38:29 +00001371multiclass N3VMulOpSL_HS<bits<4> op11_8,
1372 InstrItinClass itinD16, InstrItinClass itinD32,
1373 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001374 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001375 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001376 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001377 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001378 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001379 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001380 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
1381 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001382 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001383 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
1384 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001385}
Bob Wilson5bafff32009-06-22 23:27:02 +00001386
1387// Neon 3-argument intrinsics,
1388// element sizes of 8, 16 and 32 bits:
1389multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001390 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001391 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001392 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001393 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001394 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001395 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001396 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32D,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001397 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001398
1399 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001400 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001401 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001402 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001403 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001404 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001405 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001406}
1407
1408
1409// Neon Long 3-argument intrinsics.
1410
1411// First with only element sizes of 16 and 32 bits:
1412multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001413 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001414 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001415 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001416 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001417 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001418}
1419
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001420multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001421 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001422 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001423 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001424 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001425 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001426}
1427
Bob Wilson5bafff32009-06-22 23:27:02 +00001428// ....then also with element size of 8 bits:
1429multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001430 string OpcodeStr, string Dt, Intrinsic IntOp>
1431 : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, Dt, IntOp> {
Bob Wilson6f122622009-10-15 21:57:47 +00001432 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001433 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001434}
1435
1436
1437// Neon 2-register vector intrinsics,
1438// element sizes of 8, 16 and 32 bits:
1439multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001440 bits<5> op11_7, bit op4,
1441 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001442 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001443 // 64-bit vector types.
1444 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001445 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001446 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001447 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001448 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001449 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001450
1451 // 128-bit vector types.
1452 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001453 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001454 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001455 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001456 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001457 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001458}
1459
1460
1461// Neon Pairwise long 2-register intrinsics,
1462// element sizes of 8, 16 and 32 bits:
1463multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1464 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001465 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001466 // 64-bit vector types.
1467 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001468 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001469 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001470 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001471 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001472 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001473
1474 // 128-bit vector types.
1475 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001476 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001477 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001478 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001479 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001480 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001481}
1482
1483
1484// Neon Pairwise long 2-register accumulate intrinsics,
1485// element sizes of 8, 16 and 32 bits:
1486multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1487 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001488 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001489 // 64-bit vector types.
1490 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001491 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001492 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001493 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001494 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001495 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001496
1497 // 128-bit vector types.
1498 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001499 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001500 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001501 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001502 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001503 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001504}
1505
1506
1507// Neon 2-register vector shift by immediate,
1508// element sizes of 8, 16, 32 and 64 bits:
1509multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001510 InstrItinClass itin, string OpcodeStr, string Dt,
1511 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001512 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001513 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001514 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001515 let Inst{21-19} = 0b001; // imm6 = 001xxx
1516 }
1517 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001518 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001519 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1520 }
1521 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001522 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001523 let Inst{21} = 0b1; // imm6 = 1xxxxx
1524 }
1525 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001526 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001527 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001528
1529 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001530 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001531 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001532 let Inst{21-19} = 0b001; // imm6 = 001xxx
1533 }
1534 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001535 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001536 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1537 }
1538 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001539 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001540 let Inst{21} = 0b1; // imm6 = 1xxxxx
1541 }
1542 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001543 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001544 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001545}
1546
1547
1548// Neon Shift-Accumulate vector operations,
1549// element sizes of 8, 16, 32 and 64 bits:
1550multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001551 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001552 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001553 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001554 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001555 let Inst{21-19} = 0b001; // imm6 = 001xxx
1556 }
1557 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001558 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001559 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1560 }
1561 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001562 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001563 let Inst{21} = 0b1; // imm6 = 1xxxxx
1564 }
1565 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001566 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001567 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001568
1569 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001570 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001571 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001572 let Inst{21-19} = 0b001; // imm6 = 001xxx
1573 }
1574 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001575 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001576 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1577 }
1578 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001579 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001580 let Inst{21} = 0b1; // imm6 = 1xxxxx
1581 }
1582 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001583 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001584 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001585}
1586
1587
1588// Neon Shift-Insert vector operations,
1589// element sizes of 8, 16, 32 and 64 bits:
1590multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1591 string OpcodeStr, SDNode ShOp> {
1592 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001593 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001594 OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001595 let Inst{21-19} = 0b001; // imm6 = 001xxx
1596 }
1597 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001598 OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001599 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1600 }
1601 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001602 OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001603 let Inst{21} = 0b1; // imm6 = 1xxxxx
1604 }
1605 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001606 OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001607 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001608
1609 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001610 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001611 OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001612 let Inst{21-19} = 0b001; // imm6 = 001xxx
1613 }
1614 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001615 OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001616 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1617 }
1618 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001619 OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001620 let Inst{21} = 0b1; // imm6 = 1xxxxx
1621 }
1622 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001623 OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001624 // imm6 = xxxxxx
1625}
1626
1627// Neon Shift Long operations,
1628// element sizes of 8, 16, 32 bits:
1629multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00001630 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001631 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001632 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001633 let Inst{21-19} = 0b001; // imm6 = 001xxx
1634 }
1635 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001636 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001637 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1638 }
1639 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001640 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001641 let Inst{21} = 0b1; // imm6 = 1xxxxx
1642 }
1643}
1644
1645// Neon Shift Narrow operations,
1646// element sizes of 16, 32, 64 bits:
1647multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00001648 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00001649 SDNode OpNode> {
1650 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001651 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001652 let Inst{21-19} = 0b001; // imm6 = 001xxx
1653 }
1654 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001655 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001656 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1657 }
1658 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001659 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001660 let Inst{21} = 0b1; // imm6 = 1xxxxx
1661 }
Bob Wilson5bafff32009-06-22 23:27:02 +00001662}
1663
1664//===----------------------------------------------------------------------===//
1665// Instruction Definitions.
1666//===----------------------------------------------------------------------===//
1667
1668// Vector Add Operations.
1669
1670// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00001671defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00001672 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001673def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001674 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001675def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001676 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001677// VADDL : Vector Add Long (Q = D + D)
Evan Chengf81bf152009-11-23 21:57:23 +00001678defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, IIC_VSHLiD, "vaddl", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001679 int_arm_neon_vaddls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001680defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, IIC_VSHLiD, "vaddl", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00001681 int_arm_neon_vaddlu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001682// VADDW : Vector Add Wide (Q = Q + D)
Evan Chengf81bf152009-11-23 21:57:23 +00001683defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw", "s", int_arm_neon_vaddws, 0>;
1684defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw", "u", int_arm_neon_vaddwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001685// VHADD : Vector Halving Add
David Goodwin658ea602009-09-25 18:38:29 +00001686defm VHADDs : N3VInt_QHS<0,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001687 IIC_VBINi4Q, "vhadd", "s", int_arm_neon_vhadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001688defm VHADDu : N3VInt_QHS<1,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001689 IIC_VBINi4Q, "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001690// VRHADD : Vector Rounding Halving Add
David Goodwin658ea602009-09-25 18:38:29 +00001691defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001692 IIC_VBINi4Q, "vrhadd", "s", int_arm_neon_vrhadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001693defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001694 IIC_VBINi4Q, "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001695// VQADD : Vector Saturating Add
David Goodwin658ea602009-09-25 18:38:29 +00001696defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001697 IIC_VBINi4Q, "vqadd", "s", int_arm_neon_vqadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001698defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001699 IIC_VBINi4Q, "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001700// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00001701defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
1702 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001703// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00001704defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
1705 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001706
1707// Vector Multiply Operations.
1708
1709// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00001710defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001711 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
1712def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16D, "vmul", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00001713 v8i8, v8i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001714def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16Q, "vmul", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00001715 v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001716def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00001717 v2f32, v2f32, fmul, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001718def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00001719 v4f32, v4f32, fmul, 1>;
1720defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
1721def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
1722def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
1723 v2f32, fmul>;
1724
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001725def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
1726 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
1727 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
1728 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001729 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001730 (SubReg_i16_lane imm:$lane)))>;
1731def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
1732 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
1733 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
1734 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001735 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001736 (SubReg_i32_lane imm:$lane)))>;
1737def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
1738 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
1739 (v4f32 (VMULslfq (v4f32 QPR:$src1),
1740 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001741 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001742 (SubReg_i32_lane imm:$lane)))>;
1743
Bob Wilson5bafff32009-06-22 23:27:02 +00001744// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
David Goodwin658ea602009-09-25 18:38:29 +00001745defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
1746 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001747 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001748defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
1749 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001750 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001751def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00001752 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
1753 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001754 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
1755 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001756 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001757 (SubReg_i16_lane imm:$lane)))>;
1758def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00001759 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
1760 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001761 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
1762 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001763 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001764 (SubReg_i32_lane imm:$lane)))>;
1765
Bob Wilson5bafff32009-06-22 23:27:02 +00001766// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
David Goodwin658ea602009-09-25 18:38:29 +00001767defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
1768 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001769 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001770defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
1771 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001772 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001773def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00001774 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
1775 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001776 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
1777 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001778 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001779 (SubReg_i16_lane imm:$lane)))>;
1780def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00001781 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
1782 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001783 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
1784 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001785 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001786 (SubReg_i32_lane imm:$lane)))>;
1787
Bob Wilson5bafff32009-06-22 23:27:02 +00001788// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00001789defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, IIC_VMULi16D, "vmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001790 int_arm_neon_vmulls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001791defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, IIC_VMULi16D, "vmull", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00001792 int_arm_neon_vmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001793def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00001794 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001795defm VMULLsls : N3VLIntSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001796 int_arm_neon_vmulls>;
Evan Chengf81bf152009-11-23 21:57:23 +00001797defm VMULLslu : N3VLIntSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00001798 int_arm_neon_vmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001799
Bob Wilson5bafff32009-06-22 23:27:02 +00001800// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00001801defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, "vqdmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001802 int_arm_neon_vqdmull, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001803defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D, "vqdmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001804 int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001805
1806// Vector Multiply-Accumulate and Multiply-Subtract Operations.
1807
1808// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00001809defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001810 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
1811def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001812 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00001813def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001814 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00001815defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001816 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
1817def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001818 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00001819def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001820 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001821
1822def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001823 (mul (v8i16 QPR:$src2),
1824 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
1825 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001826 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001827 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001828 (SubReg_i16_lane imm:$lane)))>;
1829
1830def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001831 (mul (v4i32 QPR:$src2),
1832 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
1833 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001834 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001835 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001836 (SubReg_i32_lane imm:$lane)))>;
1837
1838def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001839 (fmul (v4f32 QPR:$src2),
1840 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001841 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
1842 (v4f32 QPR:$src2),
1843 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001844 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001845 (SubReg_i32_lane imm:$lane)))>;
1846
Bob Wilson5bafff32009-06-22 23:27:02 +00001847// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00001848defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal", "s", int_arm_neon_vmlals>;
1849defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001850
Evan Chengf81bf152009-11-23 21:57:23 +00001851defm VMLALsls : N3VLInt3SL_HS<0, 0b0010, "vmlal", "s", int_arm_neon_vmlals>;
1852defm VMLALslu : N3VLInt3SL_HS<1, 0b0010, "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001853
Bob Wilson5bafff32009-06-22 23:27:02 +00001854// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00001855defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal", "s",
1856 int_arm_neon_vqdmlal>;
1857defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001858
Bob Wilson5bafff32009-06-22 23:27:02 +00001859// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00001860defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001861 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
1862def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001863 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00001864def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001865 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00001866defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001867 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
1868def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001869 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00001870def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001871 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001872
1873def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001874 (mul (v8i16 QPR:$src2),
1875 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
1876 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001877 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001878 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001879 (SubReg_i16_lane imm:$lane)))>;
1880
1881def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001882 (mul (v4i32 QPR:$src2),
1883 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
1884 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001885 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001886 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001887 (SubReg_i32_lane imm:$lane)))>;
1888
1889def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001890 (fmul (v4f32 QPR:$src2),
1891 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
1892 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001893 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001894 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001895 (SubReg_i32_lane imm:$lane)))>;
1896
Bob Wilson5bafff32009-06-22 23:27:02 +00001897// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00001898defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl", "s", int_arm_neon_vmlsls>;
1899defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001900
Evan Chengf81bf152009-11-23 21:57:23 +00001901defm VMLSLsls : N3VLInt3SL_HS<0, 0b0110, "vmlsl", "s", int_arm_neon_vmlsls>;
1902defm VMLSLslu : N3VLInt3SL_HS<1, 0b0110, "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001903
Bob Wilson5bafff32009-06-22 23:27:02 +00001904// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00001905defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl", "s",
1906 int_arm_neon_vqdmlsl>;
1907defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001908
1909// Vector Subtract Operations.
1910
1911// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00001912defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001913 "vsub", "i", sub, 0>;
1914def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001915 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00001916def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001917 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001918// VSUBL : Vector Subtract Long (Q = D - D)
Evan Chengf81bf152009-11-23 21:57:23 +00001919defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, IIC_VSHLiD, "vsubl", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001920 int_arm_neon_vsubls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001921defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, IIC_VSHLiD, "vsubl", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00001922 int_arm_neon_vsublu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001923// VSUBW : Vector Subtract Wide (Q = Q - D)
Evan Chengf81bf152009-11-23 21:57:23 +00001924defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw", "s", int_arm_neon_vsubws, 0>;
1925defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw", "u", int_arm_neon_vsubwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001926// VHSUB : Vector Halving Subtract
Evan Chengac0869d2009-11-21 06:21:52 +00001927defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D,
1928 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001929 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00001930defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D,
1931 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001932 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001933// VQSUB : Vector Saturing Subtract
Evan Chengac0869d2009-11-21 06:21:52 +00001934defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D,
1935 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001936 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00001937defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D,
1938 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001939 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001940// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00001941defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
1942 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001943// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00001944defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
1945 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001946
1947// Vector Comparisons.
1948
1949// VCEQ : Vector Compare Equal
David Goodwin127221f2009-09-23 21:38:08 +00001950defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001951 IIC_VBINi4Q, "vceq", "i", NEONvceq, 1>;
1952def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00001953 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001954def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00001955 NEONvceq, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001956// VCGE : Vector Compare Greater Than or Equal
David Goodwin127221f2009-09-23 21:38:08 +00001957defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001958 IIC_VBINi4Q, "vcge", "s", NEONvcge, 0>;
David Goodwin127221f2009-09-23 21:38:08 +00001959defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001960 IIC_VBINi4Q, "vcge", "u", NEONvcgeu, 0>;
1961def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001962 v2i32, v2f32, NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00001963def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00001964 NEONvcge, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001965// VCGT : Vector Compare Greater Than
David Goodwin127221f2009-09-23 21:38:08 +00001966defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001967 IIC_VBINi4Q, "vcgt", "s", NEONvcgt, 0>;
David Goodwin127221f2009-09-23 21:38:08 +00001968defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001969 IIC_VBINi4Q, "vcgt", "u", NEONvcgtu, 0>;
1970def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00001971 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00001972def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00001973 NEONvcgt, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001974// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Evan Chengf81bf152009-11-23 21:57:23 +00001975def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, IIC_VBIND, "vacge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001976 v2i32, v2f32, int_arm_neon_vacged, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00001977def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, IIC_VBINQ, "vacge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001978 v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001979// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Evan Chengf81bf152009-11-23 21:57:23 +00001980def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, IIC_VBIND, "vacgt", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001981 v2i32, v2f32, int_arm_neon_vacgtd, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00001982def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, IIC_VBINQ, "vacgt", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001983 v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001984// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00001985defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00001986 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001987
1988// Vector Bitwise Operations.
1989
1990// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00001991def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
1992 v2i32, v2i32, and, 1>;
1993def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
1994 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001995
1996// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00001997def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
1998 v2i32, v2i32, xor, 1>;
1999def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
2000 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002001
2002// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00002003def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
2004 v2i32, v2i32, or, 1>;
2005def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
2006 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002007
2008// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00002009def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +00002010 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002011 "vbic", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002012 [(set DPR:$dst, (v2i32 (and DPR:$src1,
2013 (vnot_conv DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002014def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002015 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002016 "vbic", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002017 [(set QPR:$dst, (v4i32 (and QPR:$src1,
2018 (vnot_conv QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002019
2020// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002021def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +00002022 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002023 "vorn", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002024 [(set DPR:$dst, (v2i32 (or DPR:$src1,
2025 (vnot_conv DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002026def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002027 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002028 "vorn", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002029 [(set QPR:$dst, (v4i32 (or QPR:$src1,
2030 (vnot_conv QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002031
2032// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002033def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002034 (outs DPR:$dst), (ins DPR:$src), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002035 "vmvn", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002036 [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002037def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002038 (outs QPR:$dst), (ins QPR:$src), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002039 "vmvn", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002040 [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>;
2041def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>;
2042def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>;
2043
2044// VBSL : Vector Bitwise Select
Evan Chengf81bf152009-11-23 21:57:23 +00002045def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002046 (ins DPR:$src1, DPR:$src2, DPR:$src3), IIC_VCNTiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002047 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00002048 [(set DPR:$dst,
2049 (v2i32 (or (and DPR:$src2, DPR:$src1),
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002050 (and DPR:$src3, (vnot_conv DPR:$src1)))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002051def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002052 (ins QPR:$src1, QPR:$src2, QPR:$src3), IIC_VCNTiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002053 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00002054 [(set QPR:$dst,
2055 (v4i32 (or (and QPR:$src2, QPR:$src1),
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002056 (and QPR:$src3, (vnot_conv QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002057
2058// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00002059// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002060def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
2061 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
2062 IIC_VBINiD, "vbif", "$dst, $src2, $src3", "$src1 = $dst",
2063 [/* For disassembly only; pattern left blank */]>;
2064def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
2065 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
2066 IIC_VBINiQ, "vbif", "$dst, $src2, $src3", "$src1 = $dst",
2067 [/* For disassembly only; pattern left blank */]>;
2068
Bob Wilson5bafff32009-06-22 23:27:02 +00002069// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00002070// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002071def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
2072 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
2073 IIC_VBINiD, "vbit", "$dst, $src2, $src3", "$src1 = $dst",
2074 [/* For disassembly only; pattern left blank */]>;
2075def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
2076 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
2077 IIC_VBINiQ, "vbit", "$dst, $src2, $src3", "$src1 = $dst",
2078 [/* For disassembly only; pattern left blank */]>;
2079
2080// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00002081// for equivalent operations with different register constraints; it just
2082// inserts copies.
2083
2084// Vector Absolute Differences.
2085
2086// VABD : Vector Absolute Difference
Evan Chengac0869d2009-11-21 06:21:52 +00002087defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D,
2088 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002089 "vabd", "s", int_arm_neon_vabds, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002090defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D,
2091 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002092 "vabd", "u", int_arm_neon_vabdu, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002093def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, IIC_VBIND,
Evan Chengf81bf152009-11-23 21:57:23 +00002094 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002095def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, IIC_VBINQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002096 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002097
2098// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Evan Chengac0869d2009-11-21 06:21:52 +00002099defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002100 "vabdl", "s", int_arm_neon_vabdls, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002101defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002102 "vabdl", "u", int_arm_neon_vabdlu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002103
2104// VABA : Vector Absolute Difference and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002105defm VABAs : N3VInt3_QHS<0,0,0b0111,1, "vaba", "s", int_arm_neon_vabas>;
2106defm VABAu : N3VInt3_QHS<1,0,0b0111,1, "vaba", "u", int_arm_neon_vabau>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002107
2108// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Evan Chengf81bf152009-11-23 21:57:23 +00002109defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal", "s", int_arm_neon_vabals>;
2110defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal", "u", int_arm_neon_vabalu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002111
2112// Vector Maximum and Minimum.
2113
2114// VMAX : Vector Maximum
Bob Wilson9abe19d2010-02-17 00:31:29 +00002115defm VMAXs : N3VInt_QHS<0,0,0b0110,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002116 IIC_VBINi4Q, "vmax", "s", int_arm_neon_vmaxs, 1>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002117defm VMAXu : N3VInt_QHS<1,0,0b0110,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002118 IIC_VBINi4Q, "vmax", "u", int_arm_neon_vmaxu, 1>;
2119def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, IIC_VBIND, "vmax", "f32",
2120 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
2121def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, IIC_VBINQ, "vmax", "f32",
2122 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002123
2124// VMIN : Vector Minimum
Bob Wilson9abe19d2010-02-17 00:31:29 +00002125defm VMINs : N3VInt_QHS<0,0,0b0110,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002126 IIC_VBINi4Q, "vmin", "s", int_arm_neon_vmins, 1>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002127defm VMINu : N3VInt_QHS<1,0,0b0110,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002128 IIC_VBINi4Q, "vmin", "u", int_arm_neon_vminu, 1>;
2129def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, IIC_VBIND, "vmin", "f32",
2130 v2f32, v2f32, int_arm_neon_vmins, 1>;
2131def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, IIC_VBINQ, "vmin", "f32",
2132 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002133
2134// Vector Pairwise Operations.
2135
2136// VPADD : Vector Pairwise Add
Evan Chengf81bf152009-11-23 21:57:23 +00002137def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, IIC_VBINiD, "vpadd", "i8",
2138 v8i8, v8i8, int_arm_neon_vpadd, 0>;
2139def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, IIC_VBINiD, "vpadd", "i16",
2140 v4i16, v4i16, int_arm_neon_vpadd, 0>;
2141def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, IIC_VBINiD, "vpadd", "i32",
2142 v2i32, v2i32, int_arm_neon_vpadd, 0>;
2143def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, IIC_VBIND, "vpadd", "f32",
2144 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002145
2146// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00002147defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002148 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002149defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002150 int_arm_neon_vpaddlu>;
2151
2152// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00002153defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002154 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00002155defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002156 int_arm_neon_vpadalu>;
2157
2158// VPMAX : Vector Pairwise Maximum
Evan Chengf81bf152009-11-23 21:57:23 +00002159def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax", "s8",
2160 v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
2161def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax", "s16",
2162 v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
2163def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax", "s32",
2164 v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
2165def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax", "u8",
2166 v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
2167def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax", "u16",
2168 v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
2169def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax", "u32",
2170 v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
2171def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, IIC_VBINi4D, "vpmax", "f32",
2172 v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002173
2174// VPMIN : Vector Pairwise Minimum
Evan Chengf81bf152009-11-23 21:57:23 +00002175def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin", "s8",
2176 v8i8, v8i8, int_arm_neon_vpmins, 0>;
2177def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin", "s16",
2178 v4i16, v4i16, int_arm_neon_vpmins, 0>;
2179def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin", "s32",
2180 v2i32, v2i32, int_arm_neon_vpmins, 0>;
2181def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin", "u8",
2182 v8i8, v8i8, int_arm_neon_vpminu, 0>;
2183def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin", "u16",
2184 v4i16, v4i16, int_arm_neon_vpminu, 0>;
2185def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin", "u32",
2186 v2i32, v2i32, int_arm_neon_vpminu, 0>;
2187def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, IIC_VBINi4D, "vpmin", "f32",
2188 v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002189
2190// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
2191
2192// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002193def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002194 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002195 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002196def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002197 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002198 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002199def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002200 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002201 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002202def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002203 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002204 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002205
2206// VRECPS : Vector Reciprocal Step
Evan Chengf81bf152009-11-23 21:57:23 +00002207def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1,
2208 IIC_VRECSD, "vrecps", "f32",
2209 v2f32, v2f32, int_arm_neon_vrecps, 1>;
2210def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1,
2211 IIC_VRECSQ, "vrecps", "f32",
2212 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002213
2214// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002215def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002216 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002217 v2i32, v2i32, int_arm_neon_vrsqrte>;
2218def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002219 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002220 v4i32, v4i32, int_arm_neon_vrsqrte>;
2221def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002222 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002223 v2f32, v2f32, int_arm_neon_vrsqrte>;
2224def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002225 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002226 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002227
2228// VRSQRTS : Vector Reciprocal Square Root Step
Evan Chengf81bf152009-11-23 21:57:23 +00002229def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1,
2230 IIC_VRECSD, "vrsqrts", "f32",
2231 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
2232def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1,
2233 IIC_VRECSQ, "vrsqrts", "f32",
2234 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002235
2236// Vector Shifts.
2237
2238// VSHL : Vector Shift
David Goodwin658ea602009-09-25 18:38:29 +00002239defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002240 IIC_VSHLiQ, "vshl", "s", int_arm_neon_vshifts, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002241defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002242 IIC_VSHLiQ, "vshl", "u", int_arm_neon_vshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002243// VSHL : Vector Shift Left (Immediate)
Evan Chengf81bf152009-11-23 21:57:23 +00002244defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002245// VSHR : Vector Shift Right (Immediate)
Evan Chengf81bf152009-11-23 21:57:23 +00002246defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs>;
2247defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002248
2249// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00002250defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
2251defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002252
2253// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00002254class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00002255 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00002256 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00002257 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
2258 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002259 let Inst{21-16} = op21_16;
2260}
Evan Chengf81bf152009-11-23 21:57:23 +00002261def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00002262 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002263def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00002264 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002265def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00002266 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002267
2268// VSHRN : Vector Shift Right and Narrow
Bob Wilson9abe19d2010-02-17 00:31:29 +00002269defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
2270 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002271
2272// VRSHL : Vector Rounding Shift
David Goodwin658ea602009-09-25 18:38:29 +00002273defm VRSHLs : N3VInt_QHSD<0,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002274 IIC_VSHLi4Q, "vrshl", "s", int_arm_neon_vrshifts,0>;
David Goodwin658ea602009-09-25 18:38:29 +00002275defm VRSHLu : N3VInt_QHSD<1,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002276 IIC_VSHLi4Q, "vrshl", "u", int_arm_neon_vrshiftu,0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002277// VRSHR : Vector Rounding Shift Right
Bob Wilson9abe19d2010-02-17 00:31:29 +00002278defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs>;
2279defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002280
2281// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002282defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00002283 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002284
2285// VQSHL : Vector Saturating Shift
David Goodwin658ea602009-09-25 18:38:29 +00002286defm VQSHLs : N3VInt_QHSD<0,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002287 IIC_VSHLi4Q, "vqshl", "s", int_arm_neon_vqshifts,0>;
David Goodwin658ea602009-09-25 18:38:29 +00002288defm VQSHLu : N3VInt_QHSD<1,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002289 IIC_VSHLi4Q, "vqshl", "u", int_arm_neon_vqshiftu,0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002290// VQSHL : Vector Saturating Shift Left (Immediate)
Bob Wilson9abe19d2010-02-17 00:31:29 +00002291defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s", NEONvqshls>;
2292defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u", NEONvqshlu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002293// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bob Wilson9abe19d2010-02-17 00:31:29 +00002294defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D, "vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002295
2296// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002297defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002298 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002299defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002300 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002301
2302// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002303defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002304 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002305
2306// VQRSHL : Vector Saturating Rounding Shift
Bob Wilson9abe19d2010-02-17 00:31:29 +00002307defm VQRSHLs : N3VInt_QHSD<0,0,0b0101,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002308 IIC_VSHLi4Q, "vqrshl", "s",
2309 int_arm_neon_vqrshifts, 0>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002310defm VQRSHLu : N3VInt_QHSD<1,0,0b0101,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002311 IIC_VSHLi4Q, "vqrshl", "u",
2312 int_arm_neon_vqrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002313
2314// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002315defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002316 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002317defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002318 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002319
2320// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002321defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002322 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002323
2324// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002325defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
2326defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002327// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002328defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
2329defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002330
2331// VSLI : Vector Shift Left and Insert
Evan Chengf81bf152009-11-23 21:57:23 +00002332defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002333// VSRI : Vector Shift Right and Insert
Evan Chengf81bf152009-11-23 21:57:23 +00002334defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002335
2336// Vector Absolute and Saturating Absolute.
2337
2338// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002339defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002340 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002341 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002342def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002343 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002344 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002345def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002346 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002347 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002348
2349// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002350defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002351 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002352 int_arm_neon_vqabs>;
2353
2354// Vector Negate.
2355
2356def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
2357def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>;
2358
Evan Chengf81bf152009-11-23 21:57:23 +00002359class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002360 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002361 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002362 [(set DPR:$dst, (Ty (vneg DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002363class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002364 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002365 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002366 [(set QPR:$dst, (Ty (vneg QPR:$src)))]>;
2367
2368// VNEG : Vector Negate
Evan Chengf81bf152009-11-23 21:57:23 +00002369def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
2370def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
2371def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
2372def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
2373def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
2374def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002375
2376// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002377def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002378 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00002379 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002380 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
2381def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002382 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002383 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002384 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
2385
2386def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>;
2387def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>;
2388def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>;
2389def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>;
2390def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>;
2391def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>;
2392
2393// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00002394defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002395 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002396 int_arm_neon_vqneg>;
2397
2398// Vector Bit Counting Operations.
2399
2400// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00002401defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002402 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002403 int_arm_neon_vcls>;
2404// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00002405defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002406 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00002407 int_arm_neon_vclz>;
2408// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00002409def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002410 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002411 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00002412def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002413 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002414 v16i8, v16i8, int_arm_neon_vcnt>;
2415
2416// Vector Move Operations.
2417
2418// VMOV : Vector Move (Register)
2419
Evan Chengf81bf152009-11-23 21:57:23 +00002420def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
2421 IIC_VMOVD, "vmov", "$dst, $src", "", []>;
2422def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
2423 IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002424
2425// VMOV : Vector Move (Immediate)
2426
2427// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
2428def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
2429 return ARM::getVMOVImm(N, 1, *CurDAG);
2430}]>;
2431def vmovImm8 : PatLeaf<(build_vector), [{
2432 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
2433}], VMOV_get_imm8>;
2434
2435// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
2436def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
2437 return ARM::getVMOVImm(N, 2, *CurDAG);
2438}]>;
2439def vmovImm16 : PatLeaf<(build_vector), [{
2440 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
2441}], VMOV_get_imm16>;
2442
2443// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
2444def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
2445 return ARM::getVMOVImm(N, 4, *CurDAG);
2446}]>;
2447def vmovImm32 : PatLeaf<(build_vector), [{
2448 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
2449}], VMOV_get_imm32>;
2450
2451// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
2452def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
2453 return ARM::getVMOVImm(N, 8, *CurDAG);
2454}]>;
2455def vmovImm64 : PatLeaf<(build_vector), [{
2456 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
2457}], VMOV_get_imm64>;
2458
2459// Note: Some of the cmode bits in the following VMOV instructions need to
2460// be encoded based on the immed values.
2461
2462def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002463 (ins h8imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002464 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002465 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
2466def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002467 (ins h8imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002468 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002469 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
2470
Johnny Chen208d76c2009-12-01 00:02:02 +00002471def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,?}, 0, 0, {?}, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002472 (ins h16imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002473 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002474 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
Johnny Chen208d76c2009-12-01 00:02:02 +00002475def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,?}, 0, 1, {?}, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002476 (ins h16imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002477 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002478 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
2479
Johnny Chen208d76c2009-12-01 00:02:02 +00002480def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, {?}, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002481 (ins h32imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002482 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002483 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
Johnny Chen208d76c2009-12-01 00:02:02 +00002484def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, {?}, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002485 (ins h32imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002486 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002487 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
2488
2489def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002490 (ins h64imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002491 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002492 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
2493def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002494 (ins h64imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002495 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002496 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
2497
2498// VMOV : Vector Get Lane (move scalar to ARM core register)
2499
Johnny Chen131c4a52009-11-23 17:48:17 +00002500def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002501 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002502 IIC_VMOVSI, "vmov", "s8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002503 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
2504 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002505def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002506 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002507 IIC_VMOVSI, "vmov", "s16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002508 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
2509 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002510def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002511 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002512 IIC_VMOVSI, "vmov", "u8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002513 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
2514 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002515def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002516 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002517 IIC_VMOVSI, "vmov", "u16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002518 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
2519 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002520def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Bob Wilson4f38b382009-08-21 21:58:55 +00002521 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002522 IIC_VMOVSI, "vmov", "32", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002523 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
2524 imm:$lane))]>;
2525// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
2526def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
2527 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002528 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002529 (SubReg_i8_lane imm:$lane))>;
2530def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
2531 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002532 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002533 (SubReg_i16_lane imm:$lane))>;
2534def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
2535 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002536 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002537 (SubReg_i8_lane imm:$lane))>;
2538def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
2539 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002540 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002541 (SubReg_i16_lane imm:$lane))>;
2542def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
2543 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002544 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002545 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002546def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002547 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002548 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002549def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002550 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002551 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002552//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002553// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002554def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002555 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002556
2557
2558// VMOV : Vector Set Lane (move ARM core register to scalar)
2559
2560let Constraints = "$src1 = $dst" in {
Johnny Chen131c4a52009-11-23 17:48:17 +00002561def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002562 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002563 IIC_VMOVISL, "vmov", "8", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002564 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
2565 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002566def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002567 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002568 IIC_VMOVISL, "vmov", "16", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002569 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
2570 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002571def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002572 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002573 IIC_VMOVISL, "vmov", "32", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002574 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
2575 GPR:$src2, imm:$lane))]>;
2576}
2577def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
2578 (v16i8 (INSERT_SUBREG QPR:$src1,
2579 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002580 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002581 GPR:$src2, (SubReg_i8_lane imm:$lane)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002582 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002583def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
2584 (v8i16 (INSERT_SUBREG QPR:$src1,
2585 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002586 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002587 GPR:$src2, (SubReg_i16_lane imm:$lane)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002588 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002589def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
2590 (v4i32 (INSERT_SUBREG QPR:$src1,
2591 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002592 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002593 GPR:$src2, (SubReg_i32_lane imm:$lane)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002594 (DSubReg_i32_reg imm:$lane)))>;
2595
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00002596def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002597 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
2598 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002599def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002600 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
2601 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002602
2603//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002604// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002605def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002606 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002607
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00002608def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
2609 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
2610def : Pat<(v2f64 (scalar_to_vector DPR:$src)),
2611 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, arm_dsubreg_0)>;
2612def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
2613 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
2614
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00002615def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
2616 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2617def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
2618 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2619def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
2620 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2621
2622def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
2623 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
2624 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2625 arm_dsubreg_0)>;
2626def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
2627 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
2628 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2629 arm_dsubreg_0)>;
2630def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
2631 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
2632 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2633 arm_dsubreg_0)>;
2634
Bob Wilson5bafff32009-06-22 23:27:02 +00002635// VDUP : Vector Duplicate (from ARM core register to all elements)
2636
Evan Chengf81bf152009-11-23 21:57:23 +00002637class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002638 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002639 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002640 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002641class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002642 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002643 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002644 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002645
Evan Chengf81bf152009-11-23 21:57:23 +00002646def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
2647def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
2648def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
2649def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
2650def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
2651def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002652
2653def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002654 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002655 [(set DPR:$dst, (v2f32 (NEONvdup
2656 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002657def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002658 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002659 [(set QPR:$dst, (v4f32 (NEONvdup
2660 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002661
2662// VDUP : Vector Duplicate Lane (from scalar to all elements)
2663
Evan Chengf81bf152009-11-23 21:57:23 +00002664class VDUPLND<bits<2> op19_18, bits<2> op17_16,
2665 string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenda1aea42009-11-23 21:00:43 +00002666 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002667 (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002668 OpcodeStr, Dt, "$dst, $src[$lane]", "",
Bob Wilson0ce37102009-08-14 05:08:32 +00002669 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002670
Evan Chengf81bf152009-11-23 21:57:23 +00002671class VDUPLNQ<bits<2> op19_18, bits<2> op17_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00002672 ValueType ResTy, ValueType OpTy>
2673 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002674 (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002675 OpcodeStr, Dt, "$dst, $src[$lane]", "",
Bob Wilson0ce37102009-08-14 05:08:32 +00002676 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002677
Bob Wilson507df402009-10-21 02:15:46 +00002678// Inst{19-16} is partially specified depending on the element size.
2679
Evan Chengf81bf152009-11-23 21:57:23 +00002680def VDUPLN8d : VDUPLND<{?,?}, {?,1}, "vdup", "8", v8i8>;
2681def VDUPLN16d : VDUPLND<{?,?}, {1,0}, "vdup", "16", v4i16>;
2682def VDUPLN32d : VDUPLND<{?,1}, {0,0}, "vdup", "32", v2i32>;
2683def VDUPLNfd : VDUPLND<{?,1}, {0,0}, "vdup", "32", v2f32>;
2684def VDUPLN8q : VDUPLNQ<{?,?}, {?,1}, "vdup", "8", v16i8, v8i8>;
2685def VDUPLN16q : VDUPLNQ<{?,?}, {1,0}, "vdup", "16", v8i16, v4i16>;
2686def VDUPLN32q : VDUPLNQ<{?,1}, {0,0}, "vdup", "32", v4i32, v2i32>;
2687def VDUPLNfq : VDUPLNQ<{?,1}, {0,0}, "vdup", "32", v4f32, v2f32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002688
Bob Wilson0ce37102009-08-14 05:08:32 +00002689def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
2690 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
2691 (DSubReg_i8_reg imm:$lane))),
2692 (SubReg_i8_lane imm:$lane)))>;
2693def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
2694 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
2695 (DSubReg_i16_reg imm:$lane))),
2696 (SubReg_i16_lane imm:$lane)))>;
2697def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
2698 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
2699 (DSubReg_i32_reg imm:$lane))),
2700 (SubReg_i32_lane imm:$lane)))>;
2701def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
2702 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
2703 (DSubReg_i32_reg imm:$lane))),
2704 (SubReg_i32_lane imm:$lane)))>;
2705
Johnny Chenda1aea42009-11-23 21:00:43 +00002706def VDUPfdf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 0, 0,
2707 (outs DPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002708 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00002709 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00002710
Johnny Chenda1aea42009-11-23 21:00:43 +00002711def VDUPfqf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 1, 0,
2712 (outs QPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002713 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00002714 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00002715
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00002716def : Pat<(v2i64 (NEONvduplane (v2i64 QPR:$src), imm:$lane)),
2717 (INSERT_SUBREG QPR:$src,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002718 (i64 (EXTRACT_SUBREG QPR:$src,
2719 (DSubReg_f64_reg imm:$lane))),
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00002720 (DSubReg_f64_other_reg imm:$lane))>;
2721def : Pat<(v2f64 (NEONvduplane (v2f64 QPR:$src), imm:$lane)),
2722 (INSERT_SUBREG QPR:$src,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002723 (f64 (EXTRACT_SUBREG QPR:$src,
2724 (DSubReg_f64_reg imm:$lane))),
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00002725 (DSubReg_f64_other_reg imm:$lane))>;
2726
Bob Wilson5bafff32009-06-22 23:27:02 +00002727// VMOVN : Vector Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00002728defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD,
2729 "vmovn", "i", int_arm_neon_vmovn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002730// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00002731defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
2732 "vqmovn", "s", int_arm_neon_vqmovns>;
2733defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
2734 "vqmovn", "u", int_arm_neon_vqmovnu>;
2735defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
2736 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002737// VMOVL : Vector Lengthening Move
Evan Chengf81bf152009-11-23 21:57:23 +00002738defm VMOVLs : N2VLInt_QHS<0b01,0b10100,0,1, "vmovl", "s",
2739 int_arm_neon_vmovls>;
2740defm VMOVLu : N2VLInt_QHS<0b11,0b10100,0,1, "vmovl", "u",
2741 int_arm_neon_vmovlu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002742
2743// Vector Conversions.
2744
2745// VCVT : Vector Convert Between Floating-Point and Integers
Evan Chengf81bf152009-11-23 21:57:23 +00002746def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002747 v2i32, v2f32, fp_to_sint>;
Evan Chengf81bf152009-11-23 21:57:23 +00002748def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002749 v2i32, v2f32, fp_to_uint>;
Evan Chengf81bf152009-11-23 21:57:23 +00002750def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002751 v2f32, v2i32, sint_to_fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002752def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002753 v2f32, v2i32, uint_to_fp>;
2754
Evan Chengf81bf152009-11-23 21:57:23 +00002755def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002756 v4i32, v4f32, fp_to_sint>;
Evan Chengf81bf152009-11-23 21:57:23 +00002757def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002758 v4i32, v4f32, fp_to_uint>;
Evan Chengf81bf152009-11-23 21:57:23 +00002759def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002760 v4f32, v4i32, sint_to_fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002761def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002762 v4f32, v4i32, uint_to_fp>;
2763
2764// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00002765def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002766 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00002767def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002768 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00002769def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002770 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002771def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002772 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
2773
Evan Chengf81bf152009-11-23 21:57:23 +00002774def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002775 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00002776def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002777 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00002778def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002779 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002780def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002781 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
2782
Bob Wilsond8e17572009-08-12 22:31:50 +00002783// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00002784
2785// VREV64 : Vector Reverse elements within 64-bit doublewords
2786
Evan Chengf81bf152009-11-23 21:57:23 +00002787class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00002788 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002789 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002790 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002791 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002792class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00002793 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002794 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002795 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002796 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002797
Evan Chengf81bf152009-11-23 21:57:23 +00002798def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
2799def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
2800def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
2801def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002802
Evan Chengf81bf152009-11-23 21:57:23 +00002803def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
2804def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
2805def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
2806def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002807
2808// VREV32 : Vector Reverse elements within 32-bit words
2809
Evan Chengf81bf152009-11-23 21:57:23 +00002810class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00002811 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002812 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002813 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002814 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002815class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00002816 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002817 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002818 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002819 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002820
Evan Chengf81bf152009-11-23 21:57:23 +00002821def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
2822def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002823
Evan Chengf81bf152009-11-23 21:57:23 +00002824def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
2825def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002826
2827// VREV16 : Vector Reverse elements within 16-bit halfwords
2828
Evan Chengf81bf152009-11-23 21:57:23 +00002829class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00002830 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002831 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002832 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002833 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002834class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00002835 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002836 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002837 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002838 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002839
Evan Chengf81bf152009-11-23 21:57:23 +00002840def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
2841def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002842
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002843// Other Vector Shuffles.
2844
2845// VEXT : Vector Extract
2846
Evan Chengf81bf152009-11-23 21:57:23 +00002847class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenb16ed112009-11-23 20:09:13 +00002848 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
2849 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), IIC_VEXTD,
Evan Chengf81bf152009-11-23 21:57:23 +00002850 OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
Johnny Chenb16ed112009-11-23 20:09:13 +00002851 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
2852 (Ty DPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00002853
Evan Chengf81bf152009-11-23 21:57:23 +00002854class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenb16ed112009-11-23 20:09:13 +00002855 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
2856 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), IIC_VEXTQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002857 OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
Johnny Chenb16ed112009-11-23 20:09:13 +00002858 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
2859 (Ty QPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00002860
Evan Chengf81bf152009-11-23 21:57:23 +00002861def VEXTd8 : VEXTd<"vext", "8", v8i8>;
2862def VEXTd16 : VEXTd<"vext", "16", v4i16>;
2863def VEXTd32 : VEXTd<"vext", "32", v2i32>;
2864def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00002865
Evan Chengf81bf152009-11-23 21:57:23 +00002866def VEXTq8 : VEXTq<"vext", "8", v16i8>;
2867def VEXTq16 : VEXTq<"vext", "16", v8i16>;
2868def VEXTq32 : VEXTq<"vext", "32", v4i32>;
2869def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002870
Bob Wilson64efd902009-08-08 05:53:00 +00002871// VTRN : Vector Transpose
2872
Evan Chengf81bf152009-11-23 21:57:23 +00002873def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
2874def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
2875def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00002876
Evan Chengf81bf152009-11-23 21:57:23 +00002877def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
2878def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
2879def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00002880
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002881// VUZP : Vector Unzip (Deinterleave)
2882
Evan Chengf81bf152009-11-23 21:57:23 +00002883def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
2884def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
2885def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002886
Evan Chengf81bf152009-11-23 21:57:23 +00002887def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
2888def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
2889def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002890
2891// VZIP : Vector Zip (Interleave)
2892
Evan Chengf81bf152009-11-23 21:57:23 +00002893def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
2894def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
2895def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002896
Evan Chengf81bf152009-11-23 21:57:23 +00002897def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
2898def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
2899def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00002900
Bob Wilson114a2662009-08-12 20:51:55 +00002901// Vector Table Lookup and Table Extension.
2902
2903// VTBL : Vector Table Lookup
2904def VTBL1
2905 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002906 (ins DPR:$tbl1, DPR:$src), IIC_VTB1,
Evan Chengf81bf152009-11-23 21:57:23 +00002907 "vtbl", "8", "$dst, \\{$tbl1\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00002908 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002909let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00002910def VTBL2
2911 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002912 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTB2,
Bob Wilson9fedc332010-01-18 01:24:43 +00002913 "vtbl", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00002914 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl2
2915 DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
2916def VTBL3
2917 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002918 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTB3,
Bob Wilson9fedc332010-01-18 01:24:43 +00002919 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00002920 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl3
2921 DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
2922def VTBL4
2923 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002924 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTB4,
Bob Wilson9fedc332010-01-18 01:24:43 +00002925 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00002926 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl4 DPR:$tbl1, DPR:$tbl2,
2927 DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002928} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00002929
2930// VTBX : Vector Table Extension
2931def VTBX1
2932 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002933 (ins DPR:$orig, DPR:$tbl1, DPR:$src), IIC_VTBX1,
Evan Chengf81bf152009-11-23 21:57:23 +00002934 "vtbx", "8", "$dst, \\{$tbl1\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00002935 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
2936 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002937let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00002938def VTBX2
2939 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002940 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTBX2,
Bob Wilson9fedc332010-01-18 01:24:43 +00002941 "vtbx", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00002942 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx2
2943 DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
2944def VTBX3
2945 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002946 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTBX3,
Bob Wilson9fedc332010-01-18 01:24:43 +00002947 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00002948 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx3 DPR:$orig, DPR:$tbl1,
2949 DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
2950def VTBX4
2951 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
David Goodwin658ea602009-09-25 18:38:29 +00002952 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTBX4,
Bob Wilson9fedc332010-01-18 01:24:43 +00002953 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src",
2954 "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00002955 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx4 DPR:$orig, DPR:$tbl1,
2956 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002957} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00002958
Bob Wilson5bafff32009-06-22 23:27:02 +00002959//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00002960// NEON instructions for single-precision FP math
2961//===----------------------------------------------------------------------===//
2962
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002963class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
2964 : NEONFPPat<(ResTy (OpNode SPR:$a)),
2965 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
2966 SPR:$a, arm_ssubreg_0)),
2967 arm_ssubreg_0)>;
2968
2969class N3VSPat<SDNode OpNode, NeonI Inst>
2970 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
2971 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
2972 SPR:$a, arm_ssubreg_0),
2973 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
2974 SPR:$b, arm_ssubreg_0)),
2975 arm_ssubreg_0)>;
2976
2977class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
2978 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
2979 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
2980 SPR:$acc, arm_ssubreg_0),
2981 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
2982 SPR:$a, arm_ssubreg_0),
2983 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
2984 SPR:$b, arm_ssubreg_0)),
2985 arm_ssubreg_0)>;
2986
Evan Cheng1d2426c2009-08-07 19:30:41 +00002987// These need separate instructions because they must use DPR_VFP2 register
2988// class which have SPR sub-registers.
2989
2990// Vector Add Operations used for single-precision FP
2991let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002992def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
2993def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00002994
David Goodwin338268c2009-08-10 22:17:39 +00002995// Vector Sub Operations used for single-precision FP
2996let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002997def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
2998def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00002999
Evan Cheng1d2426c2009-08-07 19:30:41 +00003000// Vector Multiply Operations used for single-precision FP
3001let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003002def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
3003def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003004
3005// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003006// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
3007// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00003008
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003009//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003010//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003011// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003012//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003013
3014//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003015//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003016// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003017//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003018
David Goodwin338268c2009-08-10 22:17:39 +00003019// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003020let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003021def VABSfd_sfp : N2VSInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, IIC_VUNAD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003022 "vabs", "f32", v2f32, v2f32, int_arm_neon_vabs>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003023def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003024
David Goodwin338268c2009-08-10 22:17:39 +00003025// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003026let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003027def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
3028 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3029 "vneg", "f32", "$dst, $src", "", []>;
3030def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003031
David Goodwin338268c2009-08-10 22:17:39 +00003032// Vector Convert between single-precision FP and integer
3033let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003034def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3035 v2i32, v2f32, fp_to_sint>;
3036def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003037
3038let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003039def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3040 v2i32, v2f32, fp_to_uint>;
3041def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003042
3043let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003044def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3045 v2f32, v2i32, sint_to_fp>;
3046def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003047
3048let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003049def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3050 v2f32, v2i32, uint_to_fp>;
3051def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003052
Evan Cheng1d2426c2009-08-07 19:30:41 +00003053//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00003054// Non-Instruction Patterns
3055//===----------------------------------------------------------------------===//
3056
3057// bit_convert
3058def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
3059def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
3060def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
3061def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
3062def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
3063def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
3064def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
3065def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
3066def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
3067def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
3068def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
3069def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
3070def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
3071def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
3072def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
3073def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
3074def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
3075def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
3076def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
3077def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
3078def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
3079def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
3080def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
3081def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
3082def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
3083def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
3084def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
3085def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
3086def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
3087def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
3088
3089def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
3090def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
3091def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
3092def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
3093def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
3094def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
3095def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
3096def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
3097def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
3098def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
3099def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
3100def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
3101def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
3102def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
3103def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
3104def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
3105def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
3106def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
3107def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
3108def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
3109def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
3110def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
3111def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
3112def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
3113def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
3114def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
3115def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
3116def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
3117def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
3118def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;