blob: 0a0f3146efdc91400387ee46318ed21db62b98e5 [file] [log] [blame]
Jim Grosbach31c24bf2009-11-07 22:00:39 +00001//===- Thumb2InstrInfo.cpp - Thumb-2 Instruction Information ----*- C++ -*-===//
Anton Korobeynikovd49ea772009-06-26 21:28:53 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
David Goodwinb50ea5c2009-07-02 22:18:33 +000010// This file contains the Thumb-2 implementation of the TargetInstrInfo class.
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000011//
12//===----------------------------------------------------------------------===//
13
Evan Chengb9803a82009-11-06 23:52:48 +000014#include "Thumb2InstrInfo.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000015#include "ARM.h"
Evan Chengb9803a82009-11-06 23:52:48 +000016#include "ARMConstantPoolValue.h"
Evan Cheng6495f632009-07-28 05:48:47 +000017#include "ARMAddressingModes.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000018#include "ARMGenInstrInfo.inc"
19#include "ARMMachineFunctionInfo.h"
Evan Cheng86050dc2010-06-18 23:09:54 +000020#include "Thumb2HazardRecognizer.h"
21#include "Thumb2InstrInfo.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge3ce8aa2009-11-01 22:04:35 +000024#include "llvm/CodeGen/MachineMemOperand.h"
25#include "llvm/CodeGen/PseudoSourceValue.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000026#include "llvm/ADT/SmallVector.h"
Evan Cheng13151432010-06-25 22:42:03 +000027#include "llvm/Support/CommandLine.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000028
29using namespace llvm;
30
Owen Andersonaa9f0a52010-10-01 20:28:06 +000031static cl::opt<bool>
32OldT2IfCvt("old-thumb2-ifcvt", cl::Hidden,
33 cl::desc("Use old-style Thumb2 if-conversion heuristics"),
34 cl::init(false));
35
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000036Thumb2InstrInfo::Thumb2InstrInfo(const ARMSubtarget &STI)
37 : ARMBaseInstrInfo(STI), RI(*this, STI) {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000038}
39
Evan Cheng446c4282009-07-11 06:43:01 +000040unsigned Thumb2InstrInfo::getUnindexedOpcode(unsigned Opc) const {
David Goodwin334c2642009-07-08 16:09:28 +000041 // FIXME
42 return 0;
43}
44
Owen Andersonaa9f0a52010-10-01 20:28:06 +000045bool Thumb2InstrInfo::isProfitableToIfCvt(MachineBasicBlock &MBB,
46 unsigned NumInstrs,
Owen Andersone3cc84a2010-10-01 22:45:50 +000047 float Prediction,
48 float Confidence) const {
Owen Andersonaa9f0a52010-10-01 20:28:06 +000049 if (!OldT2IfCvt)
Owen Andersone3cc84a2010-10-01 22:45:50 +000050 return ARMBaseInstrInfo::isProfitableToIfCvt(MBB, NumInstrs,
51 Prediction, Confidence);
Owen Andersonaa9f0a52010-10-01 20:28:06 +000052 return NumInstrs && NumInstrs <= 3;
53}
54
55bool Thumb2InstrInfo::
56isProfitableToIfCvt(MachineBasicBlock &TMBB, unsigned NumT,
57 MachineBasicBlock &FMBB, unsigned NumF,
Owen Andersone3cc84a2010-10-01 22:45:50 +000058 float Prediction, float Confidence) const {
Owen Andersonaa9f0a52010-10-01 20:28:06 +000059 if (!OldT2IfCvt)
60 return ARMBaseInstrInfo::isProfitableToIfCvt(TMBB, NumT,
Owen Andersone3cc84a2010-10-01 22:45:50 +000061 FMBB, NumF,
62 Prediction, Confidence);
Owen Andersonaa9f0a52010-10-01 20:28:06 +000063
64 // FIXME: Catch optimization such as:
65 // r0 = movne
66 // r0 = moveq
67 return NumT && NumF &&
68 NumT <= 3 && NumF <= 3;
69}
70
71
Evan Cheng86050dc2010-06-18 23:09:54 +000072void
73Thumb2InstrInfo::ReplaceTailWithBranchTo(MachineBasicBlock::iterator Tail,
74 MachineBasicBlock *NewDest) const {
75 MachineBasicBlock *MBB = Tail->getParent();
76 ARMFunctionInfo *AFI = MBB->getParent()->getInfo<ARMFunctionInfo>();
77 if (!AFI->hasITBlocks()) {
78 TargetInstrInfoImpl::ReplaceTailWithBranchTo(Tail, NewDest);
79 return;
80 }
81
82 // If the first instruction of Tail is predicated, we may have to update
83 // the IT instruction.
84 unsigned PredReg = 0;
85 ARMCC::CondCodes CC = llvm::getInstrPredicate(Tail, PredReg);
86 MachineBasicBlock::iterator MBBI = Tail;
87 if (CC != ARMCC::AL)
88 // Expecting at least the t2IT instruction before it.
89 --MBBI;
90
91 // Actually replace the tail.
92 TargetInstrInfoImpl::ReplaceTailWithBranchTo(Tail, NewDest);
93
94 // Fix up IT.
95 if (CC != ARMCC::AL) {
96 MachineBasicBlock::iterator E = MBB->begin();
97 unsigned Count = 4; // At most 4 instructions in an IT block.
98 while (Count && MBBI != E) {
99 if (MBBI->isDebugValue()) {
100 --MBBI;
101 continue;
102 }
103 if (MBBI->getOpcode() == ARM::t2IT) {
104 unsigned Mask = MBBI->getOperand(1).getImm();
105 if (Count == 4)
106 MBBI->eraseFromParent();
107 else {
108 unsigned MaskOn = 1 << Count;
109 unsigned MaskOff = ~(MaskOn - 1);
110 MBBI->getOperand(1).setImm((Mask & MaskOff) | MaskOn);
111 }
112 return;
113 }
114 --MBBI;
115 --Count;
116 }
117
118 // Ctrl flow can reach here if branch folding is run before IT block
119 // formation pass.
120 }
121}
122
David Goodwin334c2642009-07-08 16:09:28 +0000123bool
Evan Cheng4d54e5b2010-06-22 01:18:16 +0000124Thumb2InstrInfo::isLegalToSplitMBBAt(MachineBasicBlock &MBB,
125 MachineBasicBlock::iterator MBBI) const {
126 unsigned PredReg = 0;
127 return llvm::getITInstrPredicate(MBBI, PredReg) == ARMCC::AL;
128}
129
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000130void Thumb2InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
131 MachineBasicBlock::iterator I, DebugLoc DL,
132 unsigned DestReg, unsigned SrcReg,
133 bool KillSrc) const {
Evan Cheng08b93c62009-07-27 00:33:08 +0000134 // Handle SPR, DPR, and QPR copies.
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000135 if (!ARM::GPRRegClass.contains(DestReg, SrcReg))
136 return ARMBaseInstrInfo::copyPhysReg(MBB, I, DL, DestReg, SrcReg, KillSrc);
137
138 bool tDest = ARM::tGPRRegClass.contains(DestReg);
139 bool tSrc = ARM::tGPRRegClass.contains(SrcReg);
140 unsigned Opc = ARM::tMOVgpr2gpr;
141 if (tDest && tSrc)
142 Opc = ARM::tMOVr;
143 else if (tSrc)
144 Opc = ARM::tMOVtgpr2gpr;
145 else if (tDest)
146 Opc = ARM::tMOVgpr2tgpr;
147
148 BuildMI(MBB, I, DL, get(Opc), DestReg)
149 .addReg(SrcReg, getKillRegState(KillSrc));
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +0000150}
Evan Cheng5732ca02009-07-27 03:14:20 +0000151
152void Thumb2InstrInfo::
153storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
154 unsigned SrcReg, bool isKill, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000155 const TargetRegisterClass *RC,
156 const TargetRegisterInfo *TRI) const {
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000157 if (RC == ARM::GPRRegisterClass || RC == ARM::tGPRRegisterClass ||
158 RC == ARM::tcGPRRegisterClass || RC == ARM::rGPRRegisterClass) {
Evan Cheng746ad692010-05-06 19:06:44 +0000159 DebugLoc DL;
160 if (I != MBB.end()) DL = I->getDebugLoc();
161
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000162 MachineFunction &MF = *MBB.getParent();
163 MachineFrameInfo &MFI = *MF.getFrameInfo();
164 MachineMemOperand *MMO =
Chris Lattner59db5492010-09-21 04:39:43 +0000165 MF.getMachineMemOperand(
166 MachinePointerInfo(PseudoSourceValue::getFixedStack(FI)),
167 MachineMemOperand::MOStore,
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000168 MFI.getObjectSize(FI),
169 MFI.getObjectAlignment(FI));
Evan Cheng5732ca02009-07-27 03:14:20 +0000170 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2STRi12))
171 .addReg(SrcReg, getKillRegState(isKill))
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000172 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Evan Cheng5732ca02009-07-27 03:14:20 +0000173 return;
174 }
175
Evan Cheng746ad692010-05-06 19:06:44 +0000176 ARMBaseInstrInfo::storeRegToStackSlot(MBB, I, SrcReg, isKill, FI, RC, TRI);
Evan Cheng5732ca02009-07-27 03:14:20 +0000177}
178
179void Thumb2InstrInfo::
180loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
181 unsigned DestReg, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000182 const TargetRegisterClass *RC,
183 const TargetRegisterInfo *TRI) const {
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000184 if (RC == ARM::GPRRegisterClass || RC == ARM::tGPRRegisterClass ||
185 RC == ARM::tcGPRRegisterClass || RC == ARM::rGPRRegisterClass) {
Evan Cheng746ad692010-05-06 19:06:44 +0000186 DebugLoc DL;
187 if (I != MBB.end()) DL = I->getDebugLoc();
188
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000189 MachineFunction &MF = *MBB.getParent();
190 MachineFrameInfo &MFI = *MF.getFrameInfo();
191 MachineMemOperand *MMO =
Chris Lattner59db5492010-09-21 04:39:43 +0000192 MF.getMachineMemOperand(
193 MachinePointerInfo(PseudoSourceValue::getFixedStack(FI)),
194 MachineMemOperand::MOLoad,
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000195 MFI.getObjectSize(FI),
196 MFI.getObjectAlignment(FI));
Evan Cheng5732ca02009-07-27 03:14:20 +0000197 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2LDRi12), DestReg)
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000198 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Evan Cheng5732ca02009-07-27 03:14:20 +0000199 return;
200 }
201
Evan Cheng746ad692010-05-06 19:06:44 +0000202 ARMBaseInstrInfo::loadRegFromStackSlot(MBB, I, DestReg, FI, RC, TRI);
Evan Cheng5732ca02009-07-27 03:14:20 +0000203}
Evan Cheng6495f632009-07-28 05:48:47 +0000204
Evan Cheng86050dc2010-06-18 23:09:54 +0000205ScheduleHazardRecognizer *Thumb2InstrInfo::
Evan Cheng3ef1c872010-09-10 01:29:16 +0000206CreateTargetPostRAHazardRecognizer(const InstrItineraryData *II) const {
Evan Cheng86050dc2010-06-18 23:09:54 +0000207 return (ScheduleHazardRecognizer *)new Thumb2HazardRecognizer(II);
208}
209
Evan Cheng6495f632009-07-28 05:48:47 +0000210void llvm::emitT2RegPlusImmediate(MachineBasicBlock &MBB,
211 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
212 unsigned DestReg, unsigned BaseReg, int NumBytes,
213 ARMCC::CondCodes Pred, unsigned PredReg,
214 const ARMBaseInstrInfo &TII) {
215 bool isSub = NumBytes < 0;
216 if (isSub) NumBytes = -NumBytes;
217
218 // If profitable, use a movw or movt to materialize the offset.
219 // FIXME: Use the scavenger to grab a scratch register.
220 if (DestReg != ARM::SP && DestReg != BaseReg &&
221 NumBytes >= 4096 &&
222 ARM_AM::getT2SOImmVal(NumBytes) == -1) {
223 bool Fits = false;
224 if (NumBytes < 65536) {
225 // Use a movw to materialize the 16-bit constant.
226 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVi16), DestReg)
227 .addImm(NumBytes)
Bob Wilson1ab38462010-06-29 16:25:11 +0000228 .addImm((unsigned)Pred).addReg(PredReg);
Evan Cheng6495f632009-07-28 05:48:47 +0000229 Fits = true;
230 } else if ((NumBytes & 0xffff) == 0) {
231 // Use a movt to materialize the 32-bit constant.
232 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVTi16), DestReg)
233 .addReg(DestReg)
234 .addImm(NumBytes >> 16)
Bob Wilson1ab38462010-06-29 16:25:11 +0000235 .addImm((unsigned)Pred).addReg(PredReg);
Evan Cheng6495f632009-07-28 05:48:47 +0000236 Fits = true;
237 }
238
239 if (Fits) {
240 if (isSub) {
241 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2SUBrr), DestReg)
242 .addReg(BaseReg, RegState::Kill)
243 .addReg(DestReg, RegState::Kill)
244 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
245 } else {
246 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2ADDrr), DestReg)
247 .addReg(DestReg, RegState::Kill)
248 .addReg(BaseReg, RegState::Kill)
249 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
250 }
251 return;
252 }
253 }
254
255 while (NumBytes) {
Evan Cheng6495f632009-07-28 05:48:47 +0000256 unsigned ThisVal = NumBytes;
Evan Cheng86198642009-08-07 00:34:42 +0000257 unsigned Opc = 0;
258 if (DestReg == ARM::SP && BaseReg != ARM::SP) {
259 // mov sp, rn. Note t2MOVr cannot be used.
260 BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVgpr2gpr),DestReg).addReg(BaseReg);
261 BaseReg = ARM::SP;
262 continue;
263 }
264
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000265 bool HasCCOut = true;
Evan Cheng86198642009-08-07 00:34:42 +0000266 if (BaseReg == ARM::SP) {
267 // sub sp, sp, #imm7
268 if (DestReg == ARM::SP && (ThisVal < ((1 << 7)-1) * 4)) {
269 assert((ThisVal & 3) == 0 && "Stack update is not multiple of 4?");
270 Opc = isSub ? ARM::tSUBspi : ARM::tADDspi;
271 // FIXME: Fix Thumb1 immediate encoding.
272 BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
273 .addReg(BaseReg).addImm(ThisVal/4);
274 NumBytes = 0;
275 continue;
276 }
277
278 // sub rd, sp, so_imm
279 Opc = isSub ? ARM::t2SUBrSPi : ARM::t2ADDrSPi;
280 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
281 NumBytes = 0;
282 } else {
283 // FIXME: Move this to ARMAddressingModes.h?
284 unsigned RotAmt = CountLeadingZeros_32(ThisVal);
285 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
286 NumBytes &= ~ThisVal;
287 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
288 "Bit extraction didn't work?");
289 }
Evan Cheng6495f632009-07-28 05:48:47 +0000290 } else {
Evan Cheng86198642009-08-07 00:34:42 +0000291 assert(DestReg != ARM::SP && BaseReg != ARM::SP);
292 Opc = isSub ? ARM::t2SUBri : ARM::t2ADDri;
293 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
294 NumBytes = 0;
295 } else if (ThisVal < 4096) {
296 Opc = isSub ? ARM::t2SUBri12 : ARM::t2ADDri12;
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000297 HasCCOut = false;
Evan Cheng86198642009-08-07 00:34:42 +0000298 NumBytes = 0;
299 } else {
300 // FIXME: Move this to ARMAddressingModes.h?
301 unsigned RotAmt = CountLeadingZeros_32(ThisVal);
302 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
303 NumBytes &= ~ThisVal;
304 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
305 "Bit extraction didn't work?");
306 }
Evan Cheng6495f632009-07-28 05:48:47 +0000307 }
308
309 // Build the new ADD / SUB.
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000310 MachineInstrBuilder MIB =
311 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
312 .addReg(BaseReg, RegState::Kill)
313 .addImm(ThisVal));
314 if (HasCCOut)
315 AddDefaultCC(MIB);
Evan Cheng86198642009-08-07 00:34:42 +0000316
Evan Cheng6495f632009-07-28 05:48:47 +0000317 BaseReg = DestReg;
318 }
319}
320
321static unsigned
322negativeOffsetOpcode(unsigned opcode)
323{
324 switch (opcode) {
325 case ARM::t2LDRi12: return ARM::t2LDRi8;
326 case ARM::t2LDRHi12: return ARM::t2LDRHi8;
327 case ARM::t2LDRBi12: return ARM::t2LDRBi8;
328 case ARM::t2LDRSHi12: return ARM::t2LDRSHi8;
329 case ARM::t2LDRSBi12: return ARM::t2LDRSBi8;
330 case ARM::t2STRi12: return ARM::t2STRi8;
331 case ARM::t2STRBi12: return ARM::t2STRBi8;
332 case ARM::t2STRHi12: return ARM::t2STRHi8;
333
334 case ARM::t2LDRi8:
335 case ARM::t2LDRHi8:
336 case ARM::t2LDRBi8:
337 case ARM::t2LDRSHi8:
338 case ARM::t2LDRSBi8:
339 case ARM::t2STRi8:
340 case ARM::t2STRBi8:
341 case ARM::t2STRHi8:
342 return opcode;
343
344 default:
345 break;
346 }
347
348 return 0;
349}
350
351static unsigned
352positiveOffsetOpcode(unsigned opcode)
353{
354 switch (opcode) {
355 case ARM::t2LDRi8: return ARM::t2LDRi12;
356 case ARM::t2LDRHi8: return ARM::t2LDRHi12;
357 case ARM::t2LDRBi8: return ARM::t2LDRBi12;
358 case ARM::t2LDRSHi8: return ARM::t2LDRSHi12;
359 case ARM::t2LDRSBi8: return ARM::t2LDRSBi12;
360 case ARM::t2STRi8: return ARM::t2STRi12;
361 case ARM::t2STRBi8: return ARM::t2STRBi12;
362 case ARM::t2STRHi8: return ARM::t2STRHi12;
363
364 case ARM::t2LDRi12:
365 case ARM::t2LDRHi12:
366 case ARM::t2LDRBi12:
367 case ARM::t2LDRSHi12:
368 case ARM::t2LDRSBi12:
369 case ARM::t2STRi12:
370 case ARM::t2STRBi12:
371 case ARM::t2STRHi12:
372 return opcode;
373
374 default:
375 break;
376 }
377
378 return 0;
379}
380
381static unsigned
382immediateOffsetOpcode(unsigned opcode)
383{
384 switch (opcode) {
385 case ARM::t2LDRs: return ARM::t2LDRi12;
386 case ARM::t2LDRHs: return ARM::t2LDRHi12;
387 case ARM::t2LDRBs: return ARM::t2LDRBi12;
388 case ARM::t2LDRSHs: return ARM::t2LDRSHi12;
389 case ARM::t2LDRSBs: return ARM::t2LDRSBi12;
390 case ARM::t2STRs: return ARM::t2STRi12;
391 case ARM::t2STRBs: return ARM::t2STRBi12;
392 case ARM::t2STRHs: return ARM::t2STRHi12;
393
394 case ARM::t2LDRi12:
395 case ARM::t2LDRHi12:
396 case ARM::t2LDRBi12:
397 case ARM::t2LDRSHi12:
398 case ARM::t2LDRSBi12:
399 case ARM::t2STRi12:
400 case ARM::t2STRBi12:
401 case ARM::t2STRHi12:
402 case ARM::t2LDRi8:
403 case ARM::t2LDRHi8:
404 case ARM::t2LDRBi8:
405 case ARM::t2LDRSHi8:
406 case ARM::t2LDRSBi8:
407 case ARM::t2STRi8:
408 case ARM::t2STRBi8:
409 case ARM::t2STRHi8:
410 return opcode;
411
412 default:
413 break;
414 }
415
416 return 0;
417}
418
Evan Chengcdbb3f52009-08-27 01:23:50 +0000419bool llvm::rewriteT2FrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
420 unsigned FrameReg, int &Offset,
421 const ARMBaseInstrInfo &TII) {
Evan Cheng6495f632009-07-28 05:48:47 +0000422 unsigned Opcode = MI.getOpcode();
Evan Cheng6495f632009-07-28 05:48:47 +0000423 const TargetInstrDesc &Desc = MI.getDesc();
424 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
425 bool isSub = false;
426
427 // Memory operands in inline assembly always use AddrModeT2_i12.
428 if (Opcode == ARM::INLINEASM)
429 AddrMode = ARMII::AddrModeT2_i12; // FIXME. mode for thumb2?
Jim Grosbach764ab522009-08-11 15:33:49 +0000430
Evan Cheng6495f632009-07-28 05:48:47 +0000431 if (Opcode == ARM::t2ADDri || Opcode == ARM::t2ADDri12) {
432 Offset += MI.getOperand(FrameRegIdx+1).getImm();
Evan Cheng86198642009-08-07 00:34:42 +0000433
Jakob Stoklund Olesen35f0feb2010-01-19 21:08:28 +0000434 unsigned PredReg;
435 if (Offset == 0 && getInstrPredicate(&MI, PredReg) == ARMCC::AL) {
Evan Cheng6495f632009-07-28 05:48:47 +0000436 // Turn it into a move.
Evan Cheng09d97352009-08-10 02:06:53 +0000437 MI.setDesc(TII.get(ARM::tMOVgpr2gpr));
Evan Cheng6495f632009-07-28 05:48:47 +0000438 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Jakob Stoklund Olesen35f0feb2010-01-19 21:08:28 +0000439 // Remove offset and remaining explicit predicate operands.
440 do MI.RemoveOperand(FrameRegIdx+1);
441 while (MI.getNumOperands() > FrameRegIdx+1 &&
442 (!MI.getOperand(FrameRegIdx+1).isReg() ||
443 !MI.getOperand(FrameRegIdx+1).isImm()));
Evan Chengcdbb3f52009-08-27 01:23:50 +0000444 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000445 }
446
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000447 bool isSP = FrameReg == ARM::SP;
448 bool HasCCOut = Opcode != ARM::t2ADDri12;
449
Evan Cheng6495f632009-07-28 05:48:47 +0000450 if (Offset < 0) {
451 Offset = -Offset;
452 isSub = true;
Evan Cheng86198642009-08-07 00:34:42 +0000453 MI.setDesc(TII.get(isSP ? ARM::t2SUBrSPi : ARM::t2SUBri));
454 } else {
455 MI.setDesc(TII.get(isSP ? ARM::t2ADDrSPi : ARM::t2ADDri));
Evan Cheng6495f632009-07-28 05:48:47 +0000456 }
457
458 // Common case: small offset, fits into instruction.
459 if (ARM_AM::getT2SOImmVal(Offset) != -1) {
Evan Cheng6495f632009-07-28 05:48:47 +0000460 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
461 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000462 // Add cc_out operand if the original instruction did not have one.
463 if (!HasCCOut)
464 MI.addOperand(MachineOperand::CreateReg(0, false));
Evan Chengcdbb3f52009-08-27 01:23:50 +0000465 Offset = 0;
466 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000467 }
468 // Another common case: imm12.
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000469 if (Offset < 4096 &&
470 (!HasCCOut || MI.getOperand(MI.getNumOperands()-1).getReg() == 0)) {
Evan Cheng86198642009-08-07 00:34:42 +0000471 unsigned NewOpc = isSP
472 ? (isSub ? ARM::t2SUBrSPi12 : ARM::t2ADDrSPi12)
473 : (isSub ? ARM::t2SUBri12 : ARM::t2ADDri12);
474 MI.setDesc(TII.get(NewOpc));
Evan Cheng6495f632009-07-28 05:48:47 +0000475 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
476 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000477 // Remove the cc_out operand.
478 if (HasCCOut)
479 MI.RemoveOperand(MI.getNumOperands()-1);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000480 Offset = 0;
481 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000482 }
483
484 // Otherwise, extract 8 adjacent bits from the immediate into this
485 // t2ADDri/t2SUBri.
486 unsigned RotAmt = CountLeadingZeros_32(Offset);
487 unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xff000000U, RotAmt);
488
489 // We will handle these bits from offset, clear them.
490 Offset &= ~ThisImmVal;
491
492 assert(ARM_AM::getT2SOImmVal(ThisImmVal) != -1 &&
493 "Bit extraction didn't work?");
494 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000495 // Add cc_out operand if the original instruction did not have one.
496 if (!HasCCOut)
497 MI.addOperand(MachineOperand::CreateReg(0, false));
498
Evan Cheng6495f632009-07-28 05:48:47 +0000499 } else {
Bob Wilsone4863f42009-09-15 17:56:18 +0000500
Bob Wilsone6373eb2010-02-06 00:24:38 +0000501 // AddrMode4 and AddrMode6 cannot handle any offset.
502 if (AddrMode == ARMII::AddrMode4 || AddrMode == ARMII::AddrMode6)
Bob Wilsone4863f42009-09-15 17:56:18 +0000503 return false;
504
Evan Cheng6495f632009-07-28 05:48:47 +0000505 // AddrModeT2_so cannot handle any offset. If there is no offset
506 // register then we change to an immediate version.
Evan Cheng86198642009-08-07 00:34:42 +0000507 unsigned NewOpc = Opcode;
Evan Cheng6495f632009-07-28 05:48:47 +0000508 if (AddrMode == ARMII::AddrModeT2_so) {
509 unsigned OffsetReg = MI.getOperand(FrameRegIdx+1).getReg();
510 if (OffsetReg != 0) {
511 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000512 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +0000513 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000514
Evan Cheng6495f632009-07-28 05:48:47 +0000515 MI.RemoveOperand(FrameRegIdx+1);
516 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(0);
517 NewOpc = immediateOffsetOpcode(Opcode);
518 AddrMode = ARMII::AddrModeT2_i12;
519 }
520
521 unsigned NumBits = 0;
522 unsigned Scale = 1;
523 if (AddrMode == ARMII::AddrModeT2_i8 || AddrMode == ARMII::AddrModeT2_i12) {
524 // i8 supports only negative, and i12 supports only positive, so
525 // based on Offset sign convert Opcode to the appropriate
526 // instruction
527 Offset += MI.getOperand(FrameRegIdx+1).getImm();
528 if (Offset < 0) {
529 NewOpc = negativeOffsetOpcode(Opcode);
530 NumBits = 8;
531 isSub = true;
532 Offset = -Offset;
533 } else {
534 NewOpc = positiveOffsetOpcode(Opcode);
535 NumBits = 12;
536 }
Bob Wilsone6373eb2010-02-06 00:24:38 +0000537 } else if (AddrMode == ARMII::AddrMode5) {
538 // VFP address mode.
539 const MachineOperand &OffOp = MI.getOperand(FrameRegIdx+1);
540 int InstrOffs = ARM_AM::getAM5Offset(OffOp.getImm());
541 if (ARM_AM::getAM5Op(OffOp.getImm()) == ARM_AM::sub)
542 InstrOffs *= -1;
Evan Cheng6495f632009-07-28 05:48:47 +0000543 NumBits = 8;
544 Scale = 4;
545 Offset += InstrOffs * 4;
546 assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
547 if (Offset < 0) {
548 Offset = -Offset;
549 isSub = true;
550 }
Bob Wilsone6373eb2010-02-06 00:24:38 +0000551 } else {
552 llvm_unreachable("Unsupported addressing mode!");
Evan Cheng6495f632009-07-28 05:48:47 +0000553 }
554
555 if (NewOpc != Opcode)
556 MI.setDesc(TII.get(NewOpc));
557
558 MachineOperand &ImmOp = MI.getOperand(FrameRegIdx+1);
559
560 // Attempt to fold address computation
561 // Common case: small offset, fits into instruction.
562 int ImmedOffset = Offset / Scale;
563 unsigned Mask = (1 << NumBits) - 1;
564 if ((unsigned)Offset <= Mask * Scale) {
565 // Replace the FrameIndex with fp/sp
566 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
567 if (isSub) {
568 if (AddrMode == ARMII::AddrMode5)
569 // FIXME: Not consistent.
570 ImmedOffset |= 1 << NumBits;
Jim Grosbach764ab522009-08-11 15:33:49 +0000571 else
Evan Cheng6495f632009-07-28 05:48:47 +0000572 ImmedOffset = -ImmedOffset;
573 }
574 ImmOp.ChangeToImmediate(ImmedOffset);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000575 Offset = 0;
576 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000577 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000578
Evan Cheng6495f632009-07-28 05:48:47 +0000579 // Otherwise, offset doesn't fit. Pull in what we can to simplify
David Goodwind9453782009-07-28 23:52:33 +0000580 ImmedOffset = ImmedOffset & Mask;
Evan Cheng6495f632009-07-28 05:48:47 +0000581 if (isSub) {
582 if (AddrMode == ARMII::AddrMode5)
583 // FIXME: Not consistent.
584 ImmedOffset |= 1 << NumBits;
Evan Chenga8e89842009-08-03 02:38:06 +0000585 else {
Evan Cheng6495f632009-07-28 05:48:47 +0000586 ImmedOffset = -ImmedOffset;
Evan Chenga8e89842009-08-03 02:38:06 +0000587 if (ImmedOffset == 0)
588 // Change the opcode back if the encoded offset is zero.
589 MI.setDesc(TII.get(positiveOffsetOpcode(NewOpc)));
590 }
Evan Cheng6495f632009-07-28 05:48:47 +0000591 }
592 ImmOp.ChangeToImmediate(ImmedOffset);
593 Offset &= ~(Mask*Scale);
594 }
595
Evan Chengcdbb3f52009-08-27 01:23:50 +0000596 Offset = (isSub) ? -Offset : Offset;
597 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +0000598}
Evan Cheng68fc2da2010-06-09 19:26:01 +0000599
600/// scheduleTwoAddrSource - Schedule the copy / re-mat of the source of the
601/// two-addrss instruction inserted by two-address pass.
602void
603Thumb2InstrInfo::scheduleTwoAddrSource(MachineInstr *SrcMI,
604 MachineInstr *UseMI,
605 const TargetRegisterInfo &TRI) const {
606 if (SrcMI->getOpcode() != ARM::tMOVgpr2gpr ||
607 SrcMI->getOperand(1).isKill())
608 return;
609
610 unsigned PredReg = 0;
611 ARMCC::CondCodes CC = llvm::getInstrPredicate(UseMI, PredReg);
612 if (CC == ARMCC::AL || PredReg != ARM::CPSR)
613 return;
614
615 // Schedule the copy so it doesn't come between previous instructions
616 // and UseMI which can form an IT block.
617 unsigned SrcReg = SrcMI->getOperand(1).getReg();
618 ARMCC::CondCodes OCC = ARMCC::getOppositeCondition(CC);
619 MachineBasicBlock *MBB = UseMI->getParent();
620 MachineBasicBlock::iterator MBBI = SrcMI;
621 unsigned NumInsts = 0;
622 while (--MBBI != MBB->begin()) {
623 if (MBBI->isDebugValue())
624 continue;
625
626 MachineInstr *NMI = &*MBBI;
627 ARMCC::CondCodes NCC = llvm::getInstrPredicate(NMI, PredReg);
628 if (!(NCC == CC || NCC == OCC) ||
629 NMI->modifiesRegister(SrcReg, &TRI) ||
630 NMI->definesRegister(ARM::CPSR))
631 break;
632 if (++NumInsts == 4)
633 // Too many in a row!
634 return;
635 }
636
637 if (NumInsts) {
638 MBB->remove(SrcMI);
639 MBB->insert(++MBBI, SrcMI);
640 }
641}
Evan Cheng4d54e5b2010-06-22 01:18:16 +0000642
643ARMCC::CondCodes
644llvm::getITInstrPredicate(const MachineInstr *MI, unsigned &PredReg) {
645 unsigned Opc = MI->getOpcode();
646 if (Opc == ARM::tBcc || Opc == ARM::t2Bcc)
647 return ARMCC::AL;
648 return llvm::getInstrPredicate(MI, PredReg);
649}