Jim Grosbach | 31c24bf | 2009-11-07 22:00:39 +0000 | [diff] [blame] | 1 | //===- Thumb2InstrInfo.cpp - Thumb-2 Instruction Information ----*- C++ -*-===// |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
David Goodwin | b50ea5c | 2009-07-02 22:18:33 +0000 | [diff] [blame] | 10 | // This file contains the Thumb-2 implementation of the TargetInstrInfo class. |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 14 | #include "Thumb2InstrInfo.h" |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 15 | #include "ARM.h" |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 16 | #include "ARMConstantPoolValue.h" |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 17 | #include "ARMAddressingModes.h" |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 18 | #include "ARMGenInstrInfo.inc" |
| 19 | #include "ARMMachineFunctionInfo.h" |
Evan Cheng | 86050dc | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 20 | #include "Thumb2HazardRecognizer.h" |
| 21 | #include "Thumb2InstrInfo.h" |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 23 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Evan Cheng | e3ce8aa | 2009-11-01 22:04:35 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/MachineMemOperand.h" |
| 25 | #include "llvm/CodeGen/PseudoSourceValue.h" |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 26 | #include "llvm/ADT/SmallVector.h" |
Evan Cheng | 1315143 | 2010-06-25 22:42:03 +0000 | [diff] [blame] | 27 | #include "llvm/Support/CommandLine.h" |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 28 | |
| 29 | using namespace llvm; |
| 30 | |
Owen Anderson | aa9f0a5 | 2010-10-01 20:28:06 +0000 | [diff] [blame] | 31 | static cl::opt<bool> |
| 32 | OldT2IfCvt("old-thumb2-ifcvt", cl::Hidden, |
| 33 | cl::desc("Use old-style Thumb2 if-conversion heuristics"), |
| 34 | cl::init(false)); |
| 35 | |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 36 | Thumb2InstrInfo::Thumb2InstrInfo(const ARMSubtarget &STI) |
| 37 | : ARMBaseInstrInfo(STI), RI(*this, STI) { |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 38 | } |
| 39 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 40 | unsigned Thumb2InstrInfo::getUnindexedOpcode(unsigned Opc) const { |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 41 | // FIXME |
| 42 | return 0; |
| 43 | } |
| 44 | |
Owen Anderson | aa9f0a5 | 2010-10-01 20:28:06 +0000 | [diff] [blame] | 45 | bool Thumb2InstrInfo::isProfitableToIfCvt(MachineBasicBlock &MBB, |
| 46 | unsigned NumInstrs, |
Owen Anderson | e3cc84a | 2010-10-01 22:45:50 +0000 | [diff] [blame] | 47 | float Prediction, |
| 48 | float Confidence) const { |
Owen Anderson | aa9f0a5 | 2010-10-01 20:28:06 +0000 | [diff] [blame] | 49 | if (!OldT2IfCvt) |
Owen Anderson | e3cc84a | 2010-10-01 22:45:50 +0000 | [diff] [blame] | 50 | return ARMBaseInstrInfo::isProfitableToIfCvt(MBB, NumInstrs, |
| 51 | Prediction, Confidence); |
Owen Anderson | aa9f0a5 | 2010-10-01 20:28:06 +0000 | [diff] [blame] | 52 | return NumInstrs && NumInstrs <= 3; |
| 53 | } |
| 54 | |
| 55 | bool Thumb2InstrInfo:: |
| 56 | isProfitableToIfCvt(MachineBasicBlock &TMBB, unsigned NumT, |
| 57 | MachineBasicBlock &FMBB, unsigned NumF, |
Owen Anderson | e3cc84a | 2010-10-01 22:45:50 +0000 | [diff] [blame] | 58 | float Prediction, float Confidence) const { |
Owen Anderson | aa9f0a5 | 2010-10-01 20:28:06 +0000 | [diff] [blame] | 59 | if (!OldT2IfCvt) |
| 60 | return ARMBaseInstrInfo::isProfitableToIfCvt(TMBB, NumT, |
Owen Anderson | e3cc84a | 2010-10-01 22:45:50 +0000 | [diff] [blame] | 61 | FMBB, NumF, |
| 62 | Prediction, Confidence); |
Owen Anderson | aa9f0a5 | 2010-10-01 20:28:06 +0000 | [diff] [blame] | 63 | |
| 64 | // FIXME: Catch optimization such as: |
| 65 | // r0 = movne |
| 66 | // r0 = moveq |
| 67 | return NumT && NumF && |
| 68 | NumT <= 3 && NumF <= 3; |
| 69 | } |
| 70 | |
| 71 | |
Evan Cheng | 86050dc | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 72 | void |
| 73 | Thumb2InstrInfo::ReplaceTailWithBranchTo(MachineBasicBlock::iterator Tail, |
| 74 | MachineBasicBlock *NewDest) const { |
| 75 | MachineBasicBlock *MBB = Tail->getParent(); |
| 76 | ARMFunctionInfo *AFI = MBB->getParent()->getInfo<ARMFunctionInfo>(); |
| 77 | if (!AFI->hasITBlocks()) { |
| 78 | TargetInstrInfoImpl::ReplaceTailWithBranchTo(Tail, NewDest); |
| 79 | return; |
| 80 | } |
| 81 | |
| 82 | // If the first instruction of Tail is predicated, we may have to update |
| 83 | // the IT instruction. |
| 84 | unsigned PredReg = 0; |
| 85 | ARMCC::CondCodes CC = llvm::getInstrPredicate(Tail, PredReg); |
| 86 | MachineBasicBlock::iterator MBBI = Tail; |
| 87 | if (CC != ARMCC::AL) |
| 88 | // Expecting at least the t2IT instruction before it. |
| 89 | --MBBI; |
| 90 | |
| 91 | // Actually replace the tail. |
| 92 | TargetInstrInfoImpl::ReplaceTailWithBranchTo(Tail, NewDest); |
| 93 | |
| 94 | // Fix up IT. |
| 95 | if (CC != ARMCC::AL) { |
| 96 | MachineBasicBlock::iterator E = MBB->begin(); |
| 97 | unsigned Count = 4; // At most 4 instructions in an IT block. |
| 98 | while (Count && MBBI != E) { |
| 99 | if (MBBI->isDebugValue()) { |
| 100 | --MBBI; |
| 101 | continue; |
| 102 | } |
| 103 | if (MBBI->getOpcode() == ARM::t2IT) { |
| 104 | unsigned Mask = MBBI->getOperand(1).getImm(); |
| 105 | if (Count == 4) |
| 106 | MBBI->eraseFromParent(); |
| 107 | else { |
| 108 | unsigned MaskOn = 1 << Count; |
| 109 | unsigned MaskOff = ~(MaskOn - 1); |
| 110 | MBBI->getOperand(1).setImm((Mask & MaskOff) | MaskOn); |
| 111 | } |
| 112 | return; |
| 113 | } |
| 114 | --MBBI; |
| 115 | --Count; |
| 116 | } |
| 117 | |
| 118 | // Ctrl flow can reach here if branch folding is run before IT block |
| 119 | // formation pass. |
| 120 | } |
| 121 | } |
| 122 | |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 123 | bool |
Evan Cheng | 4d54e5b | 2010-06-22 01:18:16 +0000 | [diff] [blame] | 124 | Thumb2InstrInfo::isLegalToSplitMBBAt(MachineBasicBlock &MBB, |
| 125 | MachineBasicBlock::iterator MBBI) const { |
| 126 | unsigned PredReg = 0; |
| 127 | return llvm::getITInstrPredicate(MBBI, PredReg) == ARMCC::AL; |
| 128 | } |
| 129 | |
Jakob Stoklund Olesen | ac27366 | 2010-07-11 06:33:54 +0000 | [diff] [blame] | 130 | void Thumb2InstrInfo::copyPhysReg(MachineBasicBlock &MBB, |
| 131 | MachineBasicBlock::iterator I, DebugLoc DL, |
| 132 | unsigned DestReg, unsigned SrcReg, |
| 133 | bool KillSrc) const { |
Evan Cheng | 08b93c6 | 2009-07-27 00:33:08 +0000 | [diff] [blame] | 134 | // Handle SPR, DPR, and QPR copies. |
Jakob Stoklund Olesen | ac27366 | 2010-07-11 06:33:54 +0000 | [diff] [blame] | 135 | if (!ARM::GPRRegClass.contains(DestReg, SrcReg)) |
| 136 | return ARMBaseInstrInfo::copyPhysReg(MBB, I, DL, DestReg, SrcReg, KillSrc); |
| 137 | |
| 138 | bool tDest = ARM::tGPRRegClass.contains(DestReg); |
| 139 | bool tSrc = ARM::tGPRRegClass.contains(SrcReg); |
| 140 | unsigned Opc = ARM::tMOVgpr2gpr; |
| 141 | if (tDest && tSrc) |
| 142 | Opc = ARM::tMOVr; |
| 143 | else if (tSrc) |
| 144 | Opc = ARM::tMOVtgpr2gpr; |
| 145 | else if (tDest) |
| 146 | Opc = ARM::tMOVgpr2tgpr; |
| 147 | |
| 148 | BuildMI(MBB, I, DL, get(Opc), DestReg) |
| 149 | .addReg(SrcReg, getKillRegState(KillSrc)); |
Anton Korobeynikov | b8e9ac8 | 2009-07-16 23:26:06 +0000 | [diff] [blame] | 150 | } |
Evan Cheng | 5732ca0 | 2009-07-27 03:14:20 +0000 | [diff] [blame] | 151 | |
| 152 | void Thumb2InstrInfo:: |
| 153 | storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, |
| 154 | unsigned SrcReg, bool isKill, int FI, |
Evan Cheng | 746ad69 | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 155 | const TargetRegisterClass *RC, |
| 156 | const TargetRegisterInfo *TRI) const { |
Jim Grosbach | 6ccfc50 | 2010-07-30 02:41:01 +0000 | [diff] [blame] | 157 | if (RC == ARM::GPRRegisterClass || RC == ARM::tGPRRegisterClass || |
| 158 | RC == ARM::tcGPRRegisterClass || RC == ARM::rGPRRegisterClass) { |
Evan Cheng | 746ad69 | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 159 | DebugLoc DL; |
| 160 | if (I != MBB.end()) DL = I->getDebugLoc(); |
| 161 | |
Evan Cheng | e3ce8aa | 2009-11-01 22:04:35 +0000 | [diff] [blame] | 162 | MachineFunction &MF = *MBB.getParent(); |
| 163 | MachineFrameInfo &MFI = *MF.getFrameInfo(); |
| 164 | MachineMemOperand *MMO = |
Chris Lattner | 59db549 | 2010-09-21 04:39:43 +0000 | [diff] [blame] | 165 | MF.getMachineMemOperand( |
| 166 | MachinePointerInfo(PseudoSourceValue::getFixedStack(FI)), |
| 167 | MachineMemOperand::MOStore, |
Evan Cheng | e3ce8aa | 2009-11-01 22:04:35 +0000 | [diff] [blame] | 168 | MFI.getObjectSize(FI), |
| 169 | MFI.getObjectAlignment(FI)); |
Evan Cheng | 5732ca0 | 2009-07-27 03:14:20 +0000 | [diff] [blame] | 170 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2STRi12)) |
| 171 | .addReg(SrcReg, getKillRegState(isKill)) |
Evan Cheng | e3ce8aa | 2009-11-01 22:04:35 +0000 | [diff] [blame] | 172 | .addFrameIndex(FI).addImm(0).addMemOperand(MMO)); |
Evan Cheng | 5732ca0 | 2009-07-27 03:14:20 +0000 | [diff] [blame] | 173 | return; |
| 174 | } |
| 175 | |
Evan Cheng | 746ad69 | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 176 | ARMBaseInstrInfo::storeRegToStackSlot(MBB, I, SrcReg, isKill, FI, RC, TRI); |
Evan Cheng | 5732ca0 | 2009-07-27 03:14:20 +0000 | [diff] [blame] | 177 | } |
| 178 | |
| 179 | void Thumb2InstrInfo:: |
| 180 | loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, |
| 181 | unsigned DestReg, int FI, |
Evan Cheng | 746ad69 | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 182 | const TargetRegisterClass *RC, |
| 183 | const TargetRegisterInfo *TRI) const { |
Jim Grosbach | 6ccfc50 | 2010-07-30 02:41:01 +0000 | [diff] [blame] | 184 | if (RC == ARM::GPRRegisterClass || RC == ARM::tGPRRegisterClass || |
| 185 | RC == ARM::tcGPRRegisterClass || RC == ARM::rGPRRegisterClass) { |
Evan Cheng | 746ad69 | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 186 | DebugLoc DL; |
| 187 | if (I != MBB.end()) DL = I->getDebugLoc(); |
| 188 | |
Evan Cheng | e3ce8aa | 2009-11-01 22:04:35 +0000 | [diff] [blame] | 189 | MachineFunction &MF = *MBB.getParent(); |
| 190 | MachineFrameInfo &MFI = *MF.getFrameInfo(); |
| 191 | MachineMemOperand *MMO = |
Chris Lattner | 59db549 | 2010-09-21 04:39:43 +0000 | [diff] [blame] | 192 | MF.getMachineMemOperand( |
| 193 | MachinePointerInfo(PseudoSourceValue::getFixedStack(FI)), |
| 194 | MachineMemOperand::MOLoad, |
Evan Cheng | e3ce8aa | 2009-11-01 22:04:35 +0000 | [diff] [blame] | 195 | MFI.getObjectSize(FI), |
| 196 | MFI.getObjectAlignment(FI)); |
Evan Cheng | 5732ca0 | 2009-07-27 03:14:20 +0000 | [diff] [blame] | 197 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2LDRi12), DestReg) |
Evan Cheng | e3ce8aa | 2009-11-01 22:04:35 +0000 | [diff] [blame] | 198 | .addFrameIndex(FI).addImm(0).addMemOperand(MMO)); |
Evan Cheng | 5732ca0 | 2009-07-27 03:14:20 +0000 | [diff] [blame] | 199 | return; |
| 200 | } |
| 201 | |
Evan Cheng | 746ad69 | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 202 | ARMBaseInstrInfo::loadRegFromStackSlot(MBB, I, DestReg, FI, RC, TRI); |
Evan Cheng | 5732ca0 | 2009-07-27 03:14:20 +0000 | [diff] [blame] | 203 | } |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 204 | |
Evan Cheng | 86050dc | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 205 | ScheduleHazardRecognizer *Thumb2InstrInfo:: |
Evan Cheng | 3ef1c87 | 2010-09-10 01:29:16 +0000 | [diff] [blame] | 206 | CreateTargetPostRAHazardRecognizer(const InstrItineraryData *II) const { |
Evan Cheng | 86050dc | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 207 | return (ScheduleHazardRecognizer *)new Thumb2HazardRecognizer(II); |
| 208 | } |
| 209 | |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 210 | void llvm::emitT2RegPlusImmediate(MachineBasicBlock &MBB, |
| 211 | MachineBasicBlock::iterator &MBBI, DebugLoc dl, |
| 212 | unsigned DestReg, unsigned BaseReg, int NumBytes, |
| 213 | ARMCC::CondCodes Pred, unsigned PredReg, |
| 214 | const ARMBaseInstrInfo &TII) { |
| 215 | bool isSub = NumBytes < 0; |
| 216 | if (isSub) NumBytes = -NumBytes; |
| 217 | |
| 218 | // If profitable, use a movw or movt to materialize the offset. |
| 219 | // FIXME: Use the scavenger to grab a scratch register. |
| 220 | if (DestReg != ARM::SP && DestReg != BaseReg && |
| 221 | NumBytes >= 4096 && |
| 222 | ARM_AM::getT2SOImmVal(NumBytes) == -1) { |
| 223 | bool Fits = false; |
| 224 | if (NumBytes < 65536) { |
| 225 | // Use a movw to materialize the 16-bit constant. |
| 226 | BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVi16), DestReg) |
| 227 | .addImm(NumBytes) |
Bob Wilson | 1ab3846 | 2010-06-29 16:25:11 +0000 | [diff] [blame] | 228 | .addImm((unsigned)Pred).addReg(PredReg); |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 229 | Fits = true; |
| 230 | } else if ((NumBytes & 0xffff) == 0) { |
| 231 | // Use a movt to materialize the 32-bit constant. |
| 232 | BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVTi16), DestReg) |
| 233 | .addReg(DestReg) |
| 234 | .addImm(NumBytes >> 16) |
Bob Wilson | 1ab3846 | 2010-06-29 16:25:11 +0000 | [diff] [blame] | 235 | .addImm((unsigned)Pred).addReg(PredReg); |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 236 | Fits = true; |
| 237 | } |
| 238 | |
| 239 | if (Fits) { |
| 240 | if (isSub) { |
| 241 | BuildMI(MBB, MBBI, dl, TII.get(ARM::t2SUBrr), DestReg) |
| 242 | .addReg(BaseReg, RegState::Kill) |
| 243 | .addReg(DestReg, RegState::Kill) |
| 244 | .addImm((unsigned)Pred).addReg(PredReg).addReg(0); |
| 245 | } else { |
| 246 | BuildMI(MBB, MBBI, dl, TII.get(ARM::t2ADDrr), DestReg) |
| 247 | .addReg(DestReg, RegState::Kill) |
| 248 | .addReg(BaseReg, RegState::Kill) |
| 249 | .addImm((unsigned)Pred).addReg(PredReg).addReg(0); |
| 250 | } |
| 251 | return; |
| 252 | } |
| 253 | } |
| 254 | |
| 255 | while (NumBytes) { |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 256 | unsigned ThisVal = NumBytes; |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 257 | unsigned Opc = 0; |
| 258 | if (DestReg == ARM::SP && BaseReg != ARM::SP) { |
| 259 | // mov sp, rn. Note t2MOVr cannot be used. |
| 260 | BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVgpr2gpr),DestReg).addReg(BaseReg); |
| 261 | BaseReg = ARM::SP; |
| 262 | continue; |
| 263 | } |
| 264 | |
Bob Wilson | f5fd499 | 2010-03-08 22:56:15 +0000 | [diff] [blame] | 265 | bool HasCCOut = true; |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 266 | if (BaseReg == ARM::SP) { |
| 267 | // sub sp, sp, #imm7 |
| 268 | if (DestReg == ARM::SP && (ThisVal < ((1 << 7)-1) * 4)) { |
| 269 | assert((ThisVal & 3) == 0 && "Stack update is not multiple of 4?"); |
| 270 | Opc = isSub ? ARM::tSUBspi : ARM::tADDspi; |
| 271 | // FIXME: Fix Thumb1 immediate encoding. |
| 272 | BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg) |
| 273 | .addReg(BaseReg).addImm(ThisVal/4); |
| 274 | NumBytes = 0; |
| 275 | continue; |
| 276 | } |
| 277 | |
| 278 | // sub rd, sp, so_imm |
| 279 | Opc = isSub ? ARM::t2SUBrSPi : ARM::t2ADDrSPi; |
| 280 | if (ARM_AM::getT2SOImmVal(NumBytes) != -1) { |
| 281 | NumBytes = 0; |
| 282 | } else { |
| 283 | // FIXME: Move this to ARMAddressingModes.h? |
| 284 | unsigned RotAmt = CountLeadingZeros_32(ThisVal); |
| 285 | ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt); |
| 286 | NumBytes &= ~ThisVal; |
| 287 | assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 && |
| 288 | "Bit extraction didn't work?"); |
| 289 | } |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 290 | } else { |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 291 | assert(DestReg != ARM::SP && BaseReg != ARM::SP); |
| 292 | Opc = isSub ? ARM::t2SUBri : ARM::t2ADDri; |
| 293 | if (ARM_AM::getT2SOImmVal(NumBytes) != -1) { |
| 294 | NumBytes = 0; |
| 295 | } else if (ThisVal < 4096) { |
| 296 | Opc = isSub ? ARM::t2SUBri12 : ARM::t2ADDri12; |
Bob Wilson | f5fd499 | 2010-03-08 22:56:15 +0000 | [diff] [blame] | 297 | HasCCOut = false; |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 298 | NumBytes = 0; |
| 299 | } else { |
| 300 | // FIXME: Move this to ARMAddressingModes.h? |
| 301 | unsigned RotAmt = CountLeadingZeros_32(ThisVal); |
| 302 | ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt); |
| 303 | NumBytes &= ~ThisVal; |
| 304 | assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 && |
| 305 | "Bit extraction didn't work?"); |
| 306 | } |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 307 | } |
| 308 | |
| 309 | // Build the new ADD / SUB. |
Bob Wilson | f5fd499 | 2010-03-08 22:56:15 +0000 | [diff] [blame] | 310 | MachineInstrBuilder MIB = |
| 311 | AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg) |
| 312 | .addReg(BaseReg, RegState::Kill) |
| 313 | .addImm(ThisVal)); |
| 314 | if (HasCCOut) |
| 315 | AddDefaultCC(MIB); |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 316 | |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 317 | BaseReg = DestReg; |
| 318 | } |
| 319 | } |
| 320 | |
| 321 | static unsigned |
| 322 | negativeOffsetOpcode(unsigned opcode) |
| 323 | { |
| 324 | switch (opcode) { |
| 325 | case ARM::t2LDRi12: return ARM::t2LDRi8; |
| 326 | case ARM::t2LDRHi12: return ARM::t2LDRHi8; |
| 327 | case ARM::t2LDRBi12: return ARM::t2LDRBi8; |
| 328 | case ARM::t2LDRSHi12: return ARM::t2LDRSHi8; |
| 329 | case ARM::t2LDRSBi12: return ARM::t2LDRSBi8; |
| 330 | case ARM::t2STRi12: return ARM::t2STRi8; |
| 331 | case ARM::t2STRBi12: return ARM::t2STRBi8; |
| 332 | case ARM::t2STRHi12: return ARM::t2STRHi8; |
| 333 | |
| 334 | case ARM::t2LDRi8: |
| 335 | case ARM::t2LDRHi8: |
| 336 | case ARM::t2LDRBi8: |
| 337 | case ARM::t2LDRSHi8: |
| 338 | case ARM::t2LDRSBi8: |
| 339 | case ARM::t2STRi8: |
| 340 | case ARM::t2STRBi8: |
| 341 | case ARM::t2STRHi8: |
| 342 | return opcode; |
| 343 | |
| 344 | default: |
| 345 | break; |
| 346 | } |
| 347 | |
| 348 | return 0; |
| 349 | } |
| 350 | |
| 351 | static unsigned |
| 352 | positiveOffsetOpcode(unsigned opcode) |
| 353 | { |
| 354 | switch (opcode) { |
| 355 | case ARM::t2LDRi8: return ARM::t2LDRi12; |
| 356 | case ARM::t2LDRHi8: return ARM::t2LDRHi12; |
| 357 | case ARM::t2LDRBi8: return ARM::t2LDRBi12; |
| 358 | case ARM::t2LDRSHi8: return ARM::t2LDRSHi12; |
| 359 | case ARM::t2LDRSBi8: return ARM::t2LDRSBi12; |
| 360 | case ARM::t2STRi8: return ARM::t2STRi12; |
| 361 | case ARM::t2STRBi8: return ARM::t2STRBi12; |
| 362 | case ARM::t2STRHi8: return ARM::t2STRHi12; |
| 363 | |
| 364 | case ARM::t2LDRi12: |
| 365 | case ARM::t2LDRHi12: |
| 366 | case ARM::t2LDRBi12: |
| 367 | case ARM::t2LDRSHi12: |
| 368 | case ARM::t2LDRSBi12: |
| 369 | case ARM::t2STRi12: |
| 370 | case ARM::t2STRBi12: |
| 371 | case ARM::t2STRHi12: |
| 372 | return opcode; |
| 373 | |
| 374 | default: |
| 375 | break; |
| 376 | } |
| 377 | |
| 378 | return 0; |
| 379 | } |
| 380 | |
| 381 | static unsigned |
| 382 | immediateOffsetOpcode(unsigned opcode) |
| 383 | { |
| 384 | switch (opcode) { |
| 385 | case ARM::t2LDRs: return ARM::t2LDRi12; |
| 386 | case ARM::t2LDRHs: return ARM::t2LDRHi12; |
| 387 | case ARM::t2LDRBs: return ARM::t2LDRBi12; |
| 388 | case ARM::t2LDRSHs: return ARM::t2LDRSHi12; |
| 389 | case ARM::t2LDRSBs: return ARM::t2LDRSBi12; |
| 390 | case ARM::t2STRs: return ARM::t2STRi12; |
| 391 | case ARM::t2STRBs: return ARM::t2STRBi12; |
| 392 | case ARM::t2STRHs: return ARM::t2STRHi12; |
| 393 | |
| 394 | case ARM::t2LDRi12: |
| 395 | case ARM::t2LDRHi12: |
| 396 | case ARM::t2LDRBi12: |
| 397 | case ARM::t2LDRSHi12: |
| 398 | case ARM::t2LDRSBi12: |
| 399 | case ARM::t2STRi12: |
| 400 | case ARM::t2STRBi12: |
| 401 | case ARM::t2STRHi12: |
| 402 | case ARM::t2LDRi8: |
| 403 | case ARM::t2LDRHi8: |
| 404 | case ARM::t2LDRBi8: |
| 405 | case ARM::t2LDRSHi8: |
| 406 | case ARM::t2LDRSBi8: |
| 407 | case ARM::t2STRi8: |
| 408 | case ARM::t2STRBi8: |
| 409 | case ARM::t2STRHi8: |
| 410 | return opcode; |
| 411 | |
| 412 | default: |
| 413 | break; |
| 414 | } |
| 415 | |
| 416 | return 0; |
| 417 | } |
| 418 | |
Evan Cheng | cdbb3f5 | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 419 | bool llvm::rewriteT2FrameIndex(MachineInstr &MI, unsigned FrameRegIdx, |
| 420 | unsigned FrameReg, int &Offset, |
| 421 | const ARMBaseInstrInfo &TII) { |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 422 | unsigned Opcode = MI.getOpcode(); |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 423 | const TargetInstrDesc &Desc = MI.getDesc(); |
| 424 | unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask); |
| 425 | bool isSub = false; |
| 426 | |
| 427 | // Memory operands in inline assembly always use AddrModeT2_i12. |
| 428 | if (Opcode == ARM::INLINEASM) |
| 429 | AddrMode = ARMII::AddrModeT2_i12; // FIXME. mode for thumb2? |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 430 | |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 431 | if (Opcode == ARM::t2ADDri || Opcode == ARM::t2ADDri12) { |
| 432 | Offset += MI.getOperand(FrameRegIdx+1).getImm(); |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 433 | |
Jakob Stoklund Olesen | 35f0feb | 2010-01-19 21:08:28 +0000 | [diff] [blame] | 434 | unsigned PredReg; |
| 435 | if (Offset == 0 && getInstrPredicate(&MI, PredReg) == ARMCC::AL) { |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 436 | // Turn it into a move. |
Evan Cheng | 09d9735 | 2009-08-10 02:06:53 +0000 | [diff] [blame] | 437 | MI.setDesc(TII.get(ARM::tMOVgpr2gpr)); |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 438 | MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); |
Jakob Stoklund Olesen | 35f0feb | 2010-01-19 21:08:28 +0000 | [diff] [blame] | 439 | // Remove offset and remaining explicit predicate operands. |
| 440 | do MI.RemoveOperand(FrameRegIdx+1); |
| 441 | while (MI.getNumOperands() > FrameRegIdx+1 && |
| 442 | (!MI.getOperand(FrameRegIdx+1).isReg() || |
| 443 | !MI.getOperand(FrameRegIdx+1).isImm())); |
Evan Cheng | cdbb3f5 | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 444 | return true; |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 445 | } |
| 446 | |
Bob Wilson | f5fd499 | 2010-03-08 22:56:15 +0000 | [diff] [blame] | 447 | bool isSP = FrameReg == ARM::SP; |
| 448 | bool HasCCOut = Opcode != ARM::t2ADDri12; |
| 449 | |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 450 | if (Offset < 0) { |
| 451 | Offset = -Offset; |
| 452 | isSub = true; |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 453 | MI.setDesc(TII.get(isSP ? ARM::t2SUBrSPi : ARM::t2SUBri)); |
| 454 | } else { |
| 455 | MI.setDesc(TII.get(isSP ? ARM::t2ADDrSPi : ARM::t2ADDri)); |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 456 | } |
| 457 | |
| 458 | // Common case: small offset, fits into instruction. |
| 459 | if (ARM_AM::getT2SOImmVal(Offset) != -1) { |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 460 | MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); |
| 461 | MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset); |
Bob Wilson | f5fd499 | 2010-03-08 22:56:15 +0000 | [diff] [blame] | 462 | // Add cc_out operand if the original instruction did not have one. |
| 463 | if (!HasCCOut) |
| 464 | MI.addOperand(MachineOperand::CreateReg(0, false)); |
Evan Cheng | cdbb3f5 | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 465 | Offset = 0; |
| 466 | return true; |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 467 | } |
| 468 | // Another common case: imm12. |
Bob Wilson | f5fd499 | 2010-03-08 22:56:15 +0000 | [diff] [blame] | 469 | if (Offset < 4096 && |
| 470 | (!HasCCOut || MI.getOperand(MI.getNumOperands()-1).getReg() == 0)) { |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 471 | unsigned NewOpc = isSP |
| 472 | ? (isSub ? ARM::t2SUBrSPi12 : ARM::t2ADDrSPi12) |
| 473 | : (isSub ? ARM::t2SUBri12 : ARM::t2ADDri12); |
| 474 | MI.setDesc(TII.get(NewOpc)); |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 475 | MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); |
| 476 | MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset); |
Bob Wilson | f5fd499 | 2010-03-08 22:56:15 +0000 | [diff] [blame] | 477 | // Remove the cc_out operand. |
| 478 | if (HasCCOut) |
| 479 | MI.RemoveOperand(MI.getNumOperands()-1); |
Evan Cheng | cdbb3f5 | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 480 | Offset = 0; |
| 481 | return true; |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 482 | } |
| 483 | |
| 484 | // Otherwise, extract 8 adjacent bits from the immediate into this |
| 485 | // t2ADDri/t2SUBri. |
| 486 | unsigned RotAmt = CountLeadingZeros_32(Offset); |
| 487 | unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xff000000U, RotAmt); |
| 488 | |
| 489 | // We will handle these bits from offset, clear them. |
| 490 | Offset &= ~ThisImmVal; |
| 491 | |
| 492 | assert(ARM_AM::getT2SOImmVal(ThisImmVal) != -1 && |
| 493 | "Bit extraction didn't work?"); |
| 494 | MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal); |
Bob Wilson | f5fd499 | 2010-03-08 22:56:15 +0000 | [diff] [blame] | 495 | // Add cc_out operand if the original instruction did not have one. |
| 496 | if (!HasCCOut) |
| 497 | MI.addOperand(MachineOperand::CreateReg(0, false)); |
| 498 | |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 499 | } else { |
Bob Wilson | e4863f4 | 2009-09-15 17:56:18 +0000 | [diff] [blame] | 500 | |
Bob Wilson | e6373eb | 2010-02-06 00:24:38 +0000 | [diff] [blame] | 501 | // AddrMode4 and AddrMode6 cannot handle any offset. |
| 502 | if (AddrMode == ARMII::AddrMode4 || AddrMode == ARMII::AddrMode6) |
Bob Wilson | e4863f4 | 2009-09-15 17:56:18 +0000 | [diff] [blame] | 503 | return false; |
| 504 | |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 505 | // AddrModeT2_so cannot handle any offset. If there is no offset |
| 506 | // register then we change to an immediate version. |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 507 | unsigned NewOpc = Opcode; |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 508 | if (AddrMode == ARMII::AddrModeT2_so) { |
| 509 | unsigned OffsetReg = MI.getOperand(FrameRegIdx+1).getReg(); |
| 510 | if (OffsetReg != 0) { |
| 511 | MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); |
Evan Cheng | cdbb3f5 | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 512 | return Offset == 0; |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 513 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 514 | |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 515 | MI.RemoveOperand(FrameRegIdx+1); |
| 516 | MI.getOperand(FrameRegIdx+1).ChangeToImmediate(0); |
| 517 | NewOpc = immediateOffsetOpcode(Opcode); |
| 518 | AddrMode = ARMII::AddrModeT2_i12; |
| 519 | } |
| 520 | |
| 521 | unsigned NumBits = 0; |
| 522 | unsigned Scale = 1; |
| 523 | if (AddrMode == ARMII::AddrModeT2_i8 || AddrMode == ARMII::AddrModeT2_i12) { |
| 524 | // i8 supports only negative, and i12 supports only positive, so |
| 525 | // based on Offset sign convert Opcode to the appropriate |
| 526 | // instruction |
| 527 | Offset += MI.getOperand(FrameRegIdx+1).getImm(); |
| 528 | if (Offset < 0) { |
| 529 | NewOpc = negativeOffsetOpcode(Opcode); |
| 530 | NumBits = 8; |
| 531 | isSub = true; |
| 532 | Offset = -Offset; |
| 533 | } else { |
| 534 | NewOpc = positiveOffsetOpcode(Opcode); |
| 535 | NumBits = 12; |
| 536 | } |
Bob Wilson | e6373eb | 2010-02-06 00:24:38 +0000 | [diff] [blame] | 537 | } else if (AddrMode == ARMII::AddrMode5) { |
| 538 | // VFP address mode. |
| 539 | const MachineOperand &OffOp = MI.getOperand(FrameRegIdx+1); |
| 540 | int InstrOffs = ARM_AM::getAM5Offset(OffOp.getImm()); |
| 541 | if (ARM_AM::getAM5Op(OffOp.getImm()) == ARM_AM::sub) |
| 542 | InstrOffs *= -1; |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 543 | NumBits = 8; |
| 544 | Scale = 4; |
| 545 | Offset += InstrOffs * 4; |
| 546 | assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!"); |
| 547 | if (Offset < 0) { |
| 548 | Offset = -Offset; |
| 549 | isSub = true; |
| 550 | } |
Bob Wilson | e6373eb | 2010-02-06 00:24:38 +0000 | [diff] [blame] | 551 | } else { |
| 552 | llvm_unreachable("Unsupported addressing mode!"); |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 553 | } |
| 554 | |
| 555 | if (NewOpc != Opcode) |
| 556 | MI.setDesc(TII.get(NewOpc)); |
| 557 | |
| 558 | MachineOperand &ImmOp = MI.getOperand(FrameRegIdx+1); |
| 559 | |
| 560 | // Attempt to fold address computation |
| 561 | // Common case: small offset, fits into instruction. |
| 562 | int ImmedOffset = Offset / Scale; |
| 563 | unsigned Mask = (1 << NumBits) - 1; |
| 564 | if ((unsigned)Offset <= Mask * Scale) { |
| 565 | // Replace the FrameIndex with fp/sp |
| 566 | MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); |
| 567 | if (isSub) { |
| 568 | if (AddrMode == ARMII::AddrMode5) |
| 569 | // FIXME: Not consistent. |
| 570 | ImmedOffset |= 1 << NumBits; |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 571 | else |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 572 | ImmedOffset = -ImmedOffset; |
| 573 | } |
| 574 | ImmOp.ChangeToImmediate(ImmedOffset); |
Evan Cheng | cdbb3f5 | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 575 | Offset = 0; |
| 576 | return true; |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 577 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 578 | |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 579 | // Otherwise, offset doesn't fit. Pull in what we can to simplify |
David Goodwin | d945378 | 2009-07-28 23:52:33 +0000 | [diff] [blame] | 580 | ImmedOffset = ImmedOffset & Mask; |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 581 | if (isSub) { |
| 582 | if (AddrMode == ARMII::AddrMode5) |
| 583 | // FIXME: Not consistent. |
| 584 | ImmedOffset |= 1 << NumBits; |
Evan Cheng | a8e8984 | 2009-08-03 02:38:06 +0000 | [diff] [blame] | 585 | else { |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 586 | ImmedOffset = -ImmedOffset; |
Evan Cheng | a8e8984 | 2009-08-03 02:38:06 +0000 | [diff] [blame] | 587 | if (ImmedOffset == 0) |
| 588 | // Change the opcode back if the encoded offset is zero. |
| 589 | MI.setDesc(TII.get(positiveOffsetOpcode(NewOpc))); |
| 590 | } |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 591 | } |
| 592 | ImmOp.ChangeToImmediate(ImmedOffset); |
| 593 | Offset &= ~(Mask*Scale); |
| 594 | } |
| 595 | |
Evan Cheng | cdbb3f5 | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 596 | Offset = (isSub) ? -Offset : Offset; |
| 597 | return Offset == 0; |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 598 | } |
Evan Cheng | 68fc2da | 2010-06-09 19:26:01 +0000 | [diff] [blame] | 599 | |
| 600 | /// scheduleTwoAddrSource - Schedule the copy / re-mat of the source of the |
| 601 | /// two-addrss instruction inserted by two-address pass. |
| 602 | void |
| 603 | Thumb2InstrInfo::scheduleTwoAddrSource(MachineInstr *SrcMI, |
| 604 | MachineInstr *UseMI, |
| 605 | const TargetRegisterInfo &TRI) const { |
| 606 | if (SrcMI->getOpcode() != ARM::tMOVgpr2gpr || |
| 607 | SrcMI->getOperand(1).isKill()) |
| 608 | return; |
| 609 | |
| 610 | unsigned PredReg = 0; |
| 611 | ARMCC::CondCodes CC = llvm::getInstrPredicate(UseMI, PredReg); |
| 612 | if (CC == ARMCC::AL || PredReg != ARM::CPSR) |
| 613 | return; |
| 614 | |
| 615 | // Schedule the copy so it doesn't come between previous instructions |
| 616 | // and UseMI which can form an IT block. |
| 617 | unsigned SrcReg = SrcMI->getOperand(1).getReg(); |
| 618 | ARMCC::CondCodes OCC = ARMCC::getOppositeCondition(CC); |
| 619 | MachineBasicBlock *MBB = UseMI->getParent(); |
| 620 | MachineBasicBlock::iterator MBBI = SrcMI; |
| 621 | unsigned NumInsts = 0; |
| 622 | while (--MBBI != MBB->begin()) { |
| 623 | if (MBBI->isDebugValue()) |
| 624 | continue; |
| 625 | |
| 626 | MachineInstr *NMI = &*MBBI; |
| 627 | ARMCC::CondCodes NCC = llvm::getInstrPredicate(NMI, PredReg); |
| 628 | if (!(NCC == CC || NCC == OCC) || |
| 629 | NMI->modifiesRegister(SrcReg, &TRI) || |
| 630 | NMI->definesRegister(ARM::CPSR)) |
| 631 | break; |
| 632 | if (++NumInsts == 4) |
| 633 | // Too many in a row! |
| 634 | return; |
| 635 | } |
| 636 | |
| 637 | if (NumInsts) { |
| 638 | MBB->remove(SrcMI); |
| 639 | MBB->insert(++MBBI, SrcMI); |
| 640 | } |
| 641 | } |
Evan Cheng | 4d54e5b | 2010-06-22 01:18:16 +0000 | [diff] [blame] | 642 | |
| 643 | ARMCC::CondCodes |
| 644 | llvm::getITInstrPredicate(const MachineInstr *MI, unsigned &PredReg) { |
| 645 | unsigned Opc = MI->getOpcode(); |
| 646 | if (Opc == ARM::tBcc || Opc == ARM::t2Bcc) |
| 647 | return ARMCC::AL; |
| 648 | return llvm::getInstrPredicate(MI, PredReg); |
| 649 | } |