blob: 378fa4bf4da76351d2a208dc7ec63d0d83540f1c [file] [log] [blame]
Nate Begeman21e463b2005-10-16 05:39:50 +00001//===- PPCInstrInfo.cpp - PowerPC32 Instruction Information -----*- C++ -*-===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002//
Misha Brukmanf2ccb772004-08-17 04:55:41 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Misha Brukmanf2ccb772004-08-17 04:55:41 +00008//===----------------------------------------------------------------------===//
9//
10// This file contains the PowerPC implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCInstrInfo.h"
Owen Andersonf6372aa2008-01-01 21:11:32 +000015#include "PPCInstrBuilder.h"
Bill Wendling7194aaf2008-03-03 22:19:16 +000016#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000017#include "PPCPredicates.h"
Chris Lattner4c7b43b2005-10-14 23:37:35 +000018#include "PPCGenInstrInfo.inc"
Chris Lattnerb1d26f62006-06-17 00:01:04 +000019#include "PPCTargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Misha Brukmanf2ccb772004-08-17 04:55:41 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
Bill Wendling880d0f62008-03-04 23:13:51 +000022#include "llvm/Support/CommandLine.h"
Nicolas Geoffray52e724a2008-04-16 20:10:13 +000023#include "llvm/Target/TargetAsmInfo.h"
Misha Brukmanf2ccb772004-08-17 04:55:41 +000024using namespace llvm;
25
Bill Wendling4a66e9a2008-03-10 22:49:16 +000026extern cl::opt<bool> EnablePPC32RS; // FIXME (64-bit): See PPCRegisterInfo.cpp.
27extern cl::opt<bool> EnablePPC64RS; // FIXME (64-bit): See PPCRegisterInfo.cpp.
Bill Wendling880d0f62008-03-04 23:13:51 +000028
Chris Lattnerb1d26f62006-06-17 00:01:04 +000029PPCInstrInfo::PPCInstrInfo(PPCTargetMachine &tm)
Chris Lattner64105522008-01-01 01:03:04 +000030 : TargetInstrInfoImpl(PPCInsts, array_lengthof(PPCInsts)), TM(tm),
Evan Cheng7ce45782006-11-13 23:36:35 +000031 RI(*TM.getSubtargetImpl(), *this) {}
Chris Lattnerb1d26f62006-06-17 00:01:04 +000032
33/// getPointerRegClass - Return the register class to use to hold pointers.
34/// This is used for addressing modes.
35const TargetRegisterClass *PPCInstrInfo::getPointerRegClass() const {
36 if (TM.getSubtargetImpl()->isPPC64())
37 return &PPC::G8RCRegClass;
38 else
39 return &PPC::GPRCRegClass;
40}
41
Misha Brukmanf2ccb772004-08-17 04:55:41 +000042
Nate Begeman21e463b2005-10-16 05:39:50 +000043bool PPCInstrInfo::isMoveInstr(const MachineInstr& MI,
44 unsigned& sourceReg,
45 unsigned& destReg) const {
Chris Lattnercc8cd0c2008-01-07 02:48:55 +000046 unsigned oc = MI.getOpcode();
Chris Lattnerb410dc92006-06-20 23:18:58 +000047 if (oc == PPC::OR || oc == PPC::OR8 || oc == PPC::VOR ||
Chris Lattner14c09b82005-10-19 01:50:36 +000048 oc == PPC::OR4To8 || oc == PPC::OR8To4) { // or r1, r2, r2
Evan Cheng1e3417292007-04-25 07:12:14 +000049 assert(MI.getNumOperands() >= 3 &&
Misha Brukmanf2ccb772004-08-17 04:55:41 +000050 MI.getOperand(0).isRegister() &&
51 MI.getOperand(1).isRegister() &&
52 MI.getOperand(2).isRegister() &&
53 "invalid PPC OR instruction!");
54 if (MI.getOperand(1).getReg() == MI.getOperand(2).getReg()) {
55 sourceReg = MI.getOperand(1).getReg();
56 destReg = MI.getOperand(0).getReg();
57 return true;
58 }
59 } else if (oc == PPC::ADDI) { // addi r1, r2, 0
Evan Cheng1e3417292007-04-25 07:12:14 +000060 assert(MI.getNumOperands() >= 3 &&
Misha Brukmanf2ccb772004-08-17 04:55:41 +000061 MI.getOperand(0).isRegister() &&
62 MI.getOperand(2).isImmediate() &&
63 "invalid PPC ADDI instruction!");
Chris Lattner9a1ceae2007-12-30 20:49:49 +000064 if (MI.getOperand(1).isRegister() && MI.getOperand(2).getImm() == 0) {
Misha Brukmanf2ccb772004-08-17 04:55:41 +000065 sourceReg = MI.getOperand(1).getReg();
66 destReg = MI.getOperand(0).getReg();
67 return true;
68 }
Nate Begemancb90de32004-10-07 22:26:12 +000069 } else if (oc == PPC::ORI) { // ori r1, r2, 0
Evan Cheng1e3417292007-04-25 07:12:14 +000070 assert(MI.getNumOperands() >= 3 &&
Nate Begemancb90de32004-10-07 22:26:12 +000071 MI.getOperand(0).isRegister() &&
72 MI.getOperand(1).isRegister() &&
73 MI.getOperand(2).isImmediate() &&
74 "invalid PPC ORI instruction!");
Chris Lattner9a1ceae2007-12-30 20:49:49 +000075 if (MI.getOperand(2).getImm() == 0) {
Nate Begemancb90de32004-10-07 22:26:12 +000076 sourceReg = MI.getOperand(1).getReg();
77 destReg = MI.getOperand(0).getReg();
78 return true;
79 }
Chris Lattnereb5d47d2005-10-07 05:00:52 +000080 } else if (oc == PPC::FMRS || oc == PPC::FMRD ||
81 oc == PPC::FMRSD) { // fmr r1, r2
Evan Cheng1e3417292007-04-25 07:12:14 +000082 assert(MI.getNumOperands() >= 2 &&
Misha Brukmanf2ccb772004-08-17 04:55:41 +000083 MI.getOperand(0).isRegister() &&
84 MI.getOperand(1).isRegister() &&
85 "invalid PPC FMR instruction");
86 sourceReg = MI.getOperand(1).getReg();
87 destReg = MI.getOperand(0).getReg();
88 return true;
Nate Begeman7af02482005-04-12 07:04:16 +000089 } else if (oc == PPC::MCRF) { // mcrf cr1, cr2
Evan Cheng1e3417292007-04-25 07:12:14 +000090 assert(MI.getNumOperands() >= 2 &&
Nate Begeman7af02482005-04-12 07:04:16 +000091 MI.getOperand(0).isRegister() &&
92 MI.getOperand(1).isRegister() &&
93 "invalid PPC MCRF instruction");
94 sourceReg = MI.getOperand(1).getReg();
95 destReg = MI.getOperand(0).getReg();
96 return true;
Misha Brukmanf2ccb772004-08-17 04:55:41 +000097 }
98 return false;
99}
Chris Lattner043870d2005-09-09 18:17:41 +0000100
Chris Lattner40839602006-02-02 20:12:32 +0000101unsigned PPCInstrInfo::isLoadFromStackSlot(MachineInstr *MI,
Chris Lattner9c09c9e2006-03-16 22:24:02 +0000102 int &FrameIndex) const {
Chris Lattner40839602006-02-02 20:12:32 +0000103 switch (MI->getOpcode()) {
104 default: break;
105 case PPC::LD:
106 case PPC::LWZ:
107 case PPC::LFS:
108 case PPC::LFD:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000109 if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() &&
110 MI->getOperand(2).isFI()) {
111 FrameIndex = MI->getOperand(2).getIndex();
Chris Lattner40839602006-02-02 20:12:32 +0000112 return MI->getOperand(0).getReg();
113 }
114 break;
115 }
116 return 0;
Chris Lattner65242872006-02-02 20:16:12 +0000117}
Chris Lattner40839602006-02-02 20:12:32 +0000118
Chris Lattner65242872006-02-02 20:16:12 +0000119unsigned PPCInstrInfo::isStoreToStackSlot(MachineInstr *MI,
120 int &FrameIndex) const {
121 switch (MI->getOpcode()) {
122 default: break;
Nate Begeman3b478b32006-02-02 21:07:50 +0000123 case PPC::STD:
Chris Lattner65242872006-02-02 20:16:12 +0000124 case PPC::STW:
125 case PPC::STFS:
126 case PPC::STFD:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000127 if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() &&
128 MI->getOperand(2).isFI()) {
129 FrameIndex = MI->getOperand(2).getIndex();
Chris Lattner65242872006-02-02 20:16:12 +0000130 return MI->getOperand(0).getReg();
131 }
132 break;
133 }
134 return 0;
135}
Chris Lattner40839602006-02-02 20:12:32 +0000136
Chris Lattner043870d2005-09-09 18:17:41 +0000137// commuteInstruction - We can commute rlwimi instructions, but only if the
138// rotate amt is zero. We also have to munge the immediates a bit.
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000139MachineInstr *
140PPCInstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
Chris Lattner043870d2005-09-09 18:17:41 +0000141 // Normal instructions can be commuted the obvious way.
142 if (MI->getOpcode() != PPC::RLWIMI)
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000143 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Chris Lattner043870d2005-09-09 18:17:41 +0000144
145 // Cannot commute if it has a non-zero rotate count.
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000146 if (MI->getOperand(3).getImm() != 0)
Chris Lattner043870d2005-09-09 18:17:41 +0000147 return 0;
148
149 // If we have a zero rotate count, we have:
150 // M = mask(MB,ME)
151 // Op0 = (Op1 & ~M) | (Op2 & M)
152 // Change this to:
153 // M = mask((ME+1)&31, (MB-1)&31)
154 // Op0 = (Op2 & ~M) | (Op1 & M)
155
156 // Swap op1/op2
Evan Chenga4d16a12008-02-13 02:46:49 +0000157 unsigned Reg0 = MI->getOperand(0).getReg();
Chris Lattner043870d2005-09-09 18:17:41 +0000158 unsigned Reg1 = MI->getOperand(1).getReg();
159 unsigned Reg2 = MI->getOperand(2).getReg();
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000160 bool Reg1IsKill = MI->getOperand(1).isKill();
161 bool Reg2IsKill = MI->getOperand(2).isKill();
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000162 bool ChangeReg0 = false;
Evan Chenga4d16a12008-02-13 02:46:49 +0000163 // If machine instrs are no longer in two-address forms, update
164 // destination register as well.
165 if (Reg0 == Reg1) {
166 // Must be two address instruction!
167 assert(MI->getDesc().getOperandConstraint(0, TOI::TIED_TO) &&
168 "Expecting a two-address instruction!");
Evan Chenga4d16a12008-02-13 02:46:49 +0000169 Reg2IsKill = false;
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000170 ChangeReg0 = true;
Evan Chenga4d16a12008-02-13 02:46:49 +0000171 }
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000172
173 // Masks.
174 unsigned MB = MI->getOperand(4).getImm();
175 unsigned ME = MI->getOperand(5).getImm();
176
177 if (NewMI) {
178 // Create a new instruction.
179 unsigned Reg0 = ChangeReg0 ? Reg2 : MI->getOperand(0).getReg();
180 bool Reg0IsDead = MI->getOperand(0).isDead();
181 return BuildMI(MI->getDesc()).addReg(Reg0, true, false, false, Reg0IsDead)
182 .addReg(Reg2, false, false, Reg2IsKill)
183 .addReg(Reg1, false, false, Reg1IsKill)
184 .addImm((ME+1) & 31)
185 .addImm((MB-1) & 31);
186 }
187
188 if (ChangeReg0)
189 MI->getOperand(0).setReg(Reg2);
Chris Lattnere53f4a02006-05-04 17:52:23 +0000190 MI->getOperand(2).setReg(Reg1);
191 MI->getOperand(1).setReg(Reg2);
Chris Lattnerf7382302007-12-30 21:56:09 +0000192 MI->getOperand(2).setIsKill(Reg1IsKill);
193 MI->getOperand(1).setIsKill(Reg2IsKill);
Chris Lattner043870d2005-09-09 18:17:41 +0000194
195 // Swap the mask around.
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000196 MI->getOperand(4).setImm((ME+1) & 31);
197 MI->getOperand(5).setImm((MB-1) & 31);
Chris Lattner043870d2005-09-09 18:17:41 +0000198 return MI;
199}
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000200
201void PPCInstrInfo::insertNoop(MachineBasicBlock &MBB,
202 MachineBasicBlock::iterator MI) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +0000203 BuildMI(MBB, MI, get(PPC::NOP));
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000204}
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000205
206
207// Branch analysis.
208bool PPCInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
209 MachineBasicBlock *&FBB,
210 std::vector<MachineOperand> &Cond) const {
211 // If the block has no terminators, it just falls into the block after it.
212 MachineBasicBlock::iterator I = MBB.end();
Evan Chengbfd2ec42007-06-08 21:59:56 +0000213 if (I == MBB.begin() || !isUnpredicatedTerminator(--I))
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000214 return false;
215
216 // Get the last instruction in the block.
217 MachineInstr *LastInst = I;
218
219 // If there is only one terminator instruction, process it.
Evan Chengbfd2ec42007-06-08 21:59:56 +0000220 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000221 if (LastInst->getOpcode() == PPC::B) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000222 TBB = LastInst->getOperand(0).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000223 return false;
Chris Lattner289c2d52006-11-17 22:14:47 +0000224 } else if (LastInst->getOpcode() == PPC::BCC) {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000225 // Block ends with fall-through condbranch.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000226 TBB = LastInst->getOperand(2).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000227 Cond.push_back(LastInst->getOperand(0));
228 Cond.push_back(LastInst->getOperand(1));
Chris Lattner7c4fe252006-10-21 06:03:11 +0000229 return false;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000230 }
231 // Otherwise, don't know what this is.
232 return true;
233 }
234
235 // Get the instruction before it if it's a terminator.
236 MachineInstr *SecondLastInst = I;
237
238 // If there are three terminators, we don't know what sort of block this is.
239 if (SecondLastInst && I != MBB.begin() &&
Evan Chengbfd2ec42007-06-08 21:59:56 +0000240 isUnpredicatedTerminator(--I))
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000241 return true;
242
Chris Lattner289c2d52006-11-17 22:14:47 +0000243 // If the block ends with PPC::B and PPC:BCC, handle it.
244 if (SecondLastInst->getOpcode() == PPC::BCC &&
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000245 LastInst->getOpcode() == PPC::B) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000246 TBB = SecondLastInst->getOperand(2).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000247 Cond.push_back(SecondLastInst->getOperand(0));
248 Cond.push_back(SecondLastInst->getOperand(1));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000249 FBB = LastInst->getOperand(0).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000250 return false;
251 }
252
Dale Johannesen13e8b512007-06-13 17:59:52 +0000253 // If the block ends with two PPC:Bs, handle it. The second one is not
254 // executed, so remove it.
255 if (SecondLastInst->getOpcode() == PPC::B &&
256 LastInst->getOpcode() == PPC::B) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000257 TBB = SecondLastInst->getOperand(0).getMBB();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000258 I = LastInst;
259 I->eraseFromParent();
260 return false;
261 }
262
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000263 // Otherwise, can't handle this.
264 return true;
265}
266
Evan Chengb5cdaa22007-05-18 00:05:48 +0000267unsigned PPCInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000268 MachineBasicBlock::iterator I = MBB.end();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000269 if (I == MBB.begin()) return 0;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000270 --I;
Chris Lattner289c2d52006-11-17 22:14:47 +0000271 if (I->getOpcode() != PPC::B && I->getOpcode() != PPC::BCC)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000272 return 0;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000273
274 // Remove the branch.
275 I->eraseFromParent();
276
277 I = MBB.end();
278
Evan Chengb5cdaa22007-05-18 00:05:48 +0000279 if (I == MBB.begin()) return 1;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000280 --I;
Chris Lattner289c2d52006-11-17 22:14:47 +0000281 if (I->getOpcode() != PPC::BCC)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000282 return 1;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000283
284 // Remove the branch.
285 I->eraseFromParent();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000286 return 2;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000287}
288
Evan Chengb5cdaa22007-05-18 00:05:48 +0000289unsigned
290PPCInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
291 MachineBasicBlock *FBB,
292 const std::vector<MachineOperand> &Cond) const {
Chris Lattner2dc77232006-10-17 18:06:55 +0000293 // Shouldn't be a fall through.
294 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Chris Lattner54108062006-10-21 05:36:13 +0000295 assert((Cond.size() == 2 || Cond.size() == 0) &&
296 "PPC branch conditions have two components!");
Chris Lattner2dc77232006-10-17 18:06:55 +0000297
Chris Lattner54108062006-10-21 05:36:13 +0000298 // One-way branch.
Chris Lattner2dc77232006-10-17 18:06:55 +0000299 if (FBB == 0) {
Chris Lattner54108062006-10-21 05:36:13 +0000300 if (Cond.empty()) // Unconditional branch
Evan Chengc0f64ff2006-11-27 23:37:22 +0000301 BuildMI(&MBB, get(PPC::B)).addMBB(TBB);
Chris Lattner54108062006-10-21 05:36:13 +0000302 else // Conditional branch
Evan Chengc0f64ff2006-11-27 23:37:22 +0000303 BuildMI(&MBB, get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +0000304 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000305 return 1;
Chris Lattner2dc77232006-10-17 18:06:55 +0000306 }
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000307
Chris Lattner879d09c2006-10-21 05:42:09 +0000308 // Two-way Conditional Branch.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000309 BuildMI(&MBB, get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +0000310 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Evan Chengc0f64ff2006-11-27 23:37:22 +0000311 BuildMI(&MBB, get(PPC::B)).addMBB(FBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000312 return 2;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000313}
314
Owen Andersond10fd972007-12-31 06:32:00 +0000315void PPCInstrInfo::copyRegToReg(MachineBasicBlock &MBB,
316 MachineBasicBlock::iterator MI,
317 unsigned DestReg, unsigned SrcReg,
318 const TargetRegisterClass *DestRC,
319 const TargetRegisterClass *SrcRC) const {
320 if (DestRC != SrcRC) {
321 cerr << "Not yet supported!";
322 abort();
323 }
324
325 if (DestRC == PPC::GPRCRegisterClass) {
326 BuildMI(MBB, MI, get(PPC::OR), DestReg).addReg(SrcReg).addReg(SrcReg);
327 } else if (DestRC == PPC::G8RCRegisterClass) {
328 BuildMI(MBB, MI, get(PPC::OR8), DestReg).addReg(SrcReg).addReg(SrcReg);
329 } else if (DestRC == PPC::F4RCRegisterClass) {
330 BuildMI(MBB, MI, get(PPC::FMRS), DestReg).addReg(SrcReg);
331 } else if (DestRC == PPC::F8RCRegisterClass) {
332 BuildMI(MBB, MI, get(PPC::FMRD), DestReg).addReg(SrcReg);
333 } else if (DestRC == PPC::CRRCRegisterClass) {
334 BuildMI(MBB, MI, get(PPC::MCRF), DestReg).addReg(SrcReg);
335 } else if (DestRC == PPC::VRRCRegisterClass) {
336 BuildMI(MBB, MI, get(PPC::VOR), DestReg).addReg(SrcReg).addReg(SrcReg);
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000337 } else if (DestRC == PPC::CRBITRCRegisterClass) {
338 BuildMI(MBB, MI, get(PPC::CROR), DestReg).addReg(SrcReg).addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000339 } else {
340 cerr << "Attempt to copy register that is not GPR or FPR";
341 abort();
342 }
343}
344
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000345bool
346PPCInstrInfo::StoreRegToStackSlot(unsigned SrcReg, bool isKill,
347 int FrameIdx,
348 const TargetRegisterClass *RC,
349 SmallVectorImpl<MachineInstr*> &NewMIs) const{
Owen Andersonf6372aa2008-01-01 21:11:32 +0000350 if (RC == PPC::GPRCRegisterClass) {
351 if (SrcReg != PPC::LR) {
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000352 NewMIs.push_back(addFrameReference(BuildMI(get(PPC::STW))
353 .addReg(SrcReg, false, false, isKill),
354 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000355 } else {
356 // FIXME: this spills LR immediately to memory in one step. To do this,
357 // we use R11, which we know cannot be used in the prolog/epilog. This is
358 // a hack.
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000359 NewMIs.push_back(BuildMI(get(PPC::MFLR), PPC::R11));
360 NewMIs.push_back(addFrameReference(BuildMI(get(PPC::STW))
361 .addReg(PPC::R11, false, false, isKill),
362 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000363 }
364 } else if (RC == PPC::G8RCRegisterClass) {
365 if (SrcReg != PPC::LR8) {
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000366 NewMIs.push_back(addFrameReference(BuildMI(get(PPC::STD))
Chris Lattnercb341de2008-03-10 18:55:53 +0000367 .addReg(SrcReg, false, false, isKill), FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000368 } else {
369 // FIXME: this spills LR immediately to memory in one step. To do this,
370 // we use R11, which we know cannot be used in the prolog/epilog. This is
371 // a hack.
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000372 NewMIs.push_back(BuildMI(get(PPC::MFLR8), PPC::X11));
373 NewMIs.push_back(addFrameReference(BuildMI(get(PPC::STD))
Chris Lattnercb341de2008-03-10 18:55:53 +0000374 .addReg(PPC::X11, false, false, isKill), FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000375 }
376 } else if (RC == PPC::F8RCRegisterClass) {
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000377 NewMIs.push_back(addFrameReference(BuildMI(get(PPC::STFD))
Chris Lattnercb341de2008-03-10 18:55:53 +0000378 .addReg(SrcReg, false, false, isKill), FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000379 } else if (RC == PPC::F4RCRegisterClass) {
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000380 NewMIs.push_back(addFrameReference(BuildMI(get(PPC::STFS))
Chris Lattnercb341de2008-03-10 18:55:53 +0000381 .addReg(SrcReg, false, false, isKill), FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000382 } else if (RC == PPC::CRRCRegisterClass) {
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000383 if ((EnablePPC32RS && !TM.getSubtargetImpl()->isPPC64()) ||
384 (EnablePPC64RS && TM.getSubtargetImpl()->isPPC64())) {
385 // FIXME (64-bit): Enable
386 NewMIs.push_back(addFrameReference(BuildMI(get(PPC::SPILL_CR))
Bill Wendling7194aaf2008-03-03 22:19:16 +0000387 .addReg(SrcReg, false, false, isKill),
Chris Lattner71a2cb22008-03-20 01:22:40 +0000388 FrameIdx));
Bill Wendling7194aaf2008-03-03 22:19:16 +0000389 return true;
390 } else {
391 // FIXME: We use R0 here, because it isn't available for RA. We need to
392 // store the CR in the low 4-bits of the saved value. First, issue a MFCR
393 // to save all of the CRBits.
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000394 NewMIs.push_back(BuildMI(get(PPC::MFCR), PPC::R0));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000395
Bill Wendling7194aaf2008-03-03 22:19:16 +0000396 // If the saved register wasn't CR0, shift the bits left so that they are
397 // in CR0's slot.
398 if (SrcReg != PPC::CR0) {
399 unsigned ShiftBits = PPCRegisterInfo::getRegisterNumbering(SrcReg)*4;
400 // rlwinm r0, r0, ShiftBits, 0, 31.
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000401 NewMIs.push_back(BuildMI(get(PPC::RLWINM), PPC::R0)
Chris Lattnercb341de2008-03-10 18:55:53 +0000402 .addReg(PPC::R0).addImm(ShiftBits).addImm(0).addImm(31));
Bill Wendling7194aaf2008-03-03 22:19:16 +0000403 }
404
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000405 NewMIs.push_back(addFrameReference(BuildMI(get(PPC::STW))
Bill Wendling7194aaf2008-03-03 22:19:16 +0000406 .addReg(PPC::R0, false, false, isKill),
407 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000408 }
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000409 } else if (RC == PPC::CRBITRCRegisterClass) {
410 // FIXME: We use CRi here because there is no mtcrf on a bit. Since the
411 // backend currently only uses CR1EQ as an individual bit, this should
412 // not cause any bug. If we need other uses of CR bits, the following
413 // code may be invalid.
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000414 unsigned Reg = 0;
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000415 if (SrcReg >= PPC::CR0LT || SrcReg <= PPC::CR0UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000416 Reg = PPC::CR0;
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000417 else if (SrcReg >= PPC::CR1LT || SrcReg <= PPC::CR1UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000418 Reg = PPC::CR1;
419 else if (SrcReg >= PPC::CR2LT || SrcReg <= PPC::CR2UN)
420 Reg = PPC::CR2;
421 else if (SrcReg >= PPC::CR3LT || SrcReg <= PPC::CR3UN)
422 Reg = PPC::CR3;
423 else if (SrcReg >= PPC::CR4LT || SrcReg <= PPC::CR4UN)
424 Reg = PPC::CR4;
425 else if (SrcReg >= PPC::CR5LT || SrcReg <= PPC::CR5UN)
426 Reg = PPC::CR5;
427 else if (SrcReg >= PPC::CR6LT || SrcReg <= PPC::CR6UN)
428 Reg = PPC::CR6;
429 else if (SrcReg >= PPC::CR7LT || SrcReg <= PPC::CR7UN)
430 Reg = PPC::CR7;
431
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000432 return StoreRegToStackSlot(Reg, isKill, FrameIdx,
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000433 PPC::CRRCRegisterClass, NewMIs);
434
Owen Andersonf6372aa2008-01-01 21:11:32 +0000435 } else if (RC == PPC::VRRCRegisterClass) {
436 // We don't have indexed addressing for vector loads. Emit:
437 // R0 = ADDI FI#
438 // STVX VAL, 0, R0
439 //
440 // FIXME: We use R0 here, because it isn't available for RA.
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000441 NewMIs.push_back(addFrameReference(BuildMI(get(PPC::ADDI), PPC::R0),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000442 FrameIdx, 0, 0));
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000443 NewMIs.push_back(BuildMI(get(PPC::STVX))
Chris Lattnercb341de2008-03-10 18:55:53 +0000444 .addReg(SrcReg, false, false, isKill).addReg(PPC::R0).addReg(PPC::R0));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000445 } else {
446 assert(0 && "Unknown regclass!");
447 abort();
448 }
Bill Wendling7194aaf2008-03-03 22:19:16 +0000449
450 return false;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000451}
452
453void
454PPCInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
Bill Wendling7194aaf2008-03-03 22:19:16 +0000455 MachineBasicBlock::iterator MI,
456 unsigned SrcReg, bool isKill, int FrameIdx,
457 const TargetRegisterClass *RC) const {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000458 SmallVector<MachineInstr*, 4> NewMIs;
Bill Wendling7194aaf2008-03-03 22:19:16 +0000459
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000460 if (StoreRegToStackSlot(SrcReg, isKill, FrameIdx, RC, NewMIs)) {
Bill Wendling7194aaf2008-03-03 22:19:16 +0000461 PPCFunctionInfo *FuncInfo = MBB.getParent()->getInfo<PPCFunctionInfo>();
462 FuncInfo->setSpillsCR();
463 }
464
Owen Andersonf6372aa2008-01-01 21:11:32 +0000465 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
466 MBB.insert(MI, NewMIs[i]);
467}
468
469void PPCInstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
Bill Wendling7194aaf2008-03-03 22:19:16 +0000470 bool isKill,
471 SmallVectorImpl<MachineOperand> &Addr,
472 const TargetRegisterClass *RC,
473 SmallVectorImpl<MachineInstr*> &NewMIs) const{
Owen Andersonf6372aa2008-01-01 21:11:32 +0000474 if (Addr[0].isFrameIndex()) {
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000475 if (StoreRegToStackSlot(SrcReg, isKill, Addr[0].getIndex(), RC, NewMIs)) {
Bill Wendling7194aaf2008-03-03 22:19:16 +0000476 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
477 FuncInfo->setSpillsCR();
478 }
479
Owen Andersonf6372aa2008-01-01 21:11:32 +0000480 return;
481 }
482
483 unsigned Opc = 0;
484 if (RC == PPC::GPRCRegisterClass) {
485 Opc = PPC::STW;
486 } else if (RC == PPC::G8RCRegisterClass) {
487 Opc = PPC::STD;
488 } else if (RC == PPC::F8RCRegisterClass) {
489 Opc = PPC::STFD;
490 } else if (RC == PPC::F4RCRegisterClass) {
491 Opc = PPC::STFS;
492 } else if (RC == PPC::VRRCRegisterClass) {
493 Opc = PPC::STVX;
494 } else {
495 assert(0 && "Unknown regclass!");
496 abort();
497 }
498 MachineInstrBuilder MIB = BuildMI(get(Opc))
499 .addReg(SrcReg, false, false, isKill);
500 for (unsigned i = 0, e = Addr.size(); i != e; ++i) {
501 MachineOperand &MO = Addr[i];
502 if (MO.isRegister())
503 MIB.addReg(MO.getReg());
504 else if (MO.isImmediate())
505 MIB.addImm(MO.getImm());
506 else
507 MIB.addFrameIndex(MO.getIndex());
508 }
509 NewMIs.push_back(MIB);
510 return;
511}
512
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000513void
514PPCInstrInfo::LoadRegFromStackSlot(unsigned DestReg, int FrameIdx,
515 const TargetRegisterClass *RC,
516 SmallVectorImpl<MachineInstr*> &NewMIs)const{
Owen Andersonf6372aa2008-01-01 21:11:32 +0000517 if (RC == PPC::GPRCRegisterClass) {
518 if (DestReg != PPC::LR) {
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000519 NewMIs.push_back(addFrameReference(BuildMI(get(PPC::LWZ), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000520 FrameIdx));
521 } else {
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000522 NewMIs.push_back(addFrameReference(BuildMI(get(PPC::LWZ), PPC::R11),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000523 FrameIdx));
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000524 NewMIs.push_back(BuildMI(get(PPC::MTLR)).addReg(PPC::R11));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000525 }
526 } else if (RC == PPC::G8RCRegisterClass) {
527 if (DestReg != PPC::LR8) {
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000528 NewMIs.push_back(addFrameReference(BuildMI(get(PPC::LD), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000529 FrameIdx));
530 } else {
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000531 NewMIs.push_back(addFrameReference(BuildMI(get(PPC::LD), PPC::R11),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000532 FrameIdx));
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000533 NewMIs.push_back(BuildMI(get(PPC::MTLR8)).addReg(PPC::R11));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000534 }
535 } else if (RC == PPC::F8RCRegisterClass) {
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000536 NewMIs.push_back(addFrameReference(BuildMI(get(PPC::LFD), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000537 FrameIdx));
538 } else if (RC == PPC::F4RCRegisterClass) {
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000539 NewMIs.push_back(addFrameReference(BuildMI(get(PPC::LFS), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000540 FrameIdx));
541 } else if (RC == PPC::CRRCRegisterClass) {
542 // FIXME: We use R0 here, because it isn't available for RA.
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000543 NewMIs.push_back(addFrameReference(BuildMI(get(PPC::LWZ), PPC::R0),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000544 FrameIdx));
545
546 // If the reloaded register isn't CR0, shift the bits right so that they are
547 // in the right CR's slot.
548 if (DestReg != PPC::CR0) {
549 unsigned ShiftBits = PPCRegisterInfo::getRegisterNumbering(DestReg)*4;
550 // rlwinm r11, r11, 32-ShiftBits, 0, 31.
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000551 NewMIs.push_back(BuildMI(get(PPC::RLWINM), PPC::R0)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000552 .addReg(PPC::R0).addImm(32-ShiftBits).addImm(0).addImm(31));
553 }
554
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000555 NewMIs.push_back(BuildMI(get(PPC::MTCRF), DestReg).addReg(PPC::R0));
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000556 } else if (RC == PPC::CRBITRCRegisterClass) {
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000557
558 unsigned Reg = 0;
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000559 if (DestReg >= PPC::CR0LT || DestReg <= PPC::CR0UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000560 Reg = PPC::CR0;
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000561 else if (DestReg >= PPC::CR1LT || DestReg <= PPC::CR1UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000562 Reg = PPC::CR1;
563 else if (DestReg >= PPC::CR2LT || DestReg <= PPC::CR2UN)
564 Reg = PPC::CR2;
565 else if (DestReg >= PPC::CR3LT || DestReg <= PPC::CR3UN)
566 Reg = PPC::CR3;
567 else if (DestReg >= PPC::CR4LT || DestReg <= PPC::CR4UN)
568 Reg = PPC::CR4;
569 else if (DestReg >= PPC::CR5LT || DestReg <= PPC::CR5UN)
570 Reg = PPC::CR5;
571 else if (DestReg >= PPC::CR6LT || DestReg <= PPC::CR6UN)
572 Reg = PPC::CR6;
573 else if (DestReg >= PPC::CR7LT || DestReg <= PPC::CR7UN)
574 Reg = PPC::CR7;
575
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000576 return LoadRegFromStackSlot(Reg, FrameIdx,
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000577 PPC::CRRCRegisterClass, NewMIs);
578
Owen Andersonf6372aa2008-01-01 21:11:32 +0000579 } else if (RC == PPC::VRRCRegisterClass) {
580 // We don't have indexed addressing for vector loads. Emit:
581 // R0 = ADDI FI#
582 // Dest = LVX 0, R0
583 //
584 // FIXME: We use R0 here, because it isn't available for RA.
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000585 NewMIs.push_back(addFrameReference(BuildMI(get(PPC::ADDI), PPC::R0),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000586 FrameIdx, 0, 0));
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000587 NewMIs.push_back(BuildMI(get(PPC::LVX),DestReg).addReg(PPC::R0)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000588 .addReg(PPC::R0));
589 } else {
590 assert(0 && "Unknown regclass!");
591 abort();
592 }
593}
594
595void
596PPCInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
Bill Wendling7194aaf2008-03-03 22:19:16 +0000597 MachineBasicBlock::iterator MI,
598 unsigned DestReg, int FrameIdx,
599 const TargetRegisterClass *RC) const {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000600 SmallVector<MachineInstr*, 4> NewMIs;
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000601 LoadRegFromStackSlot(DestReg, FrameIdx, RC, NewMIs);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000602 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
603 MBB.insert(MI, NewMIs[i]);
604}
605
606void PPCInstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
Bill Wendling7194aaf2008-03-03 22:19:16 +0000607 SmallVectorImpl<MachineOperand> &Addr,
608 const TargetRegisterClass *RC,
609 SmallVectorImpl<MachineInstr*> &NewMIs)const{
Owen Andersonf6372aa2008-01-01 21:11:32 +0000610 if (Addr[0].isFrameIndex()) {
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000611 LoadRegFromStackSlot(DestReg, Addr[0].getIndex(), RC, NewMIs);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000612 return;
613 }
614
615 unsigned Opc = 0;
616 if (RC == PPC::GPRCRegisterClass) {
617 assert(DestReg != PPC::LR && "Can't handle this yet!");
618 Opc = PPC::LWZ;
619 } else if (RC == PPC::G8RCRegisterClass) {
620 assert(DestReg != PPC::LR8 && "Can't handle this yet!");
621 Opc = PPC::LD;
622 } else if (RC == PPC::F8RCRegisterClass) {
623 Opc = PPC::LFD;
624 } else if (RC == PPC::F4RCRegisterClass) {
625 Opc = PPC::LFS;
626 } else if (RC == PPC::VRRCRegisterClass) {
627 Opc = PPC::LVX;
628 } else {
629 assert(0 && "Unknown regclass!");
630 abort();
631 }
632 MachineInstrBuilder MIB = BuildMI(get(Opc), DestReg);
633 for (unsigned i = 0, e = Addr.size(); i != e; ++i) {
634 MachineOperand &MO = Addr[i];
635 if (MO.isRegister())
636 MIB.addReg(MO.getReg());
637 else if (MO.isImmediate())
638 MIB.addImm(MO.getImm());
639 else
640 MIB.addFrameIndex(MO.getIndex());
641 }
642 NewMIs.push_back(MIB);
643 return;
644}
645
Owen Anderson43dbe052008-01-07 01:35:02 +0000646/// foldMemoryOperand - PowerPC (like most RISC's) can only fold spills into
647/// copy instructions, turning them into load/store instructions.
Evan Cheng5fd79d02008-02-08 21:20:40 +0000648MachineInstr *PPCInstrInfo::foldMemoryOperand(MachineFunction &MF,
649 MachineInstr *MI,
Owen Anderson43dbe052008-01-07 01:35:02 +0000650 SmallVectorImpl<unsigned> &Ops,
651 int FrameIndex) const {
652 if (Ops.size() != 1) return NULL;
653
654 // Make sure this is a reg-reg copy. Note that we can't handle MCRF, because
655 // it takes more than one instruction to store it.
656 unsigned Opc = MI->getOpcode();
657 unsigned OpNum = Ops[0];
658
659 MachineInstr *NewMI = NULL;
660 if ((Opc == PPC::OR &&
661 MI->getOperand(1).getReg() == MI->getOperand(2).getReg())) {
662 if (OpNum == 0) { // move -> store
663 unsigned InReg = MI->getOperand(1).getReg();
664 NewMI = addFrameReference(BuildMI(get(PPC::STW)).addReg(InReg),
665 FrameIndex);
666 } else { // move -> load
667 unsigned OutReg = MI->getOperand(0).getReg();
668 NewMI = addFrameReference(BuildMI(get(PPC::LWZ), OutReg),
669 FrameIndex);
670 }
671 } else if ((Opc == PPC::OR8 &&
672 MI->getOperand(1).getReg() == MI->getOperand(2).getReg())) {
673 if (OpNum == 0) { // move -> store
674 unsigned InReg = MI->getOperand(1).getReg();
675 NewMI = addFrameReference(BuildMI(get(PPC::STD)).addReg(InReg),
676 FrameIndex);
677 } else { // move -> load
678 unsigned OutReg = MI->getOperand(0).getReg();
679 NewMI = addFrameReference(BuildMI(get(PPC::LD), OutReg), FrameIndex);
680 }
681 } else if (Opc == PPC::FMRD) {
682 if (OpNum == 0) { // move -> store
683 unsigned InReg = MI->getOperand(1).getReg();
684 NewMI = addFrameReference(BuildMI(get(PPC::STFD)).addReg(InReg),
685 FrameIndex);
686 } else { // move -> load
687 unsigned OutReg = MI->getOperand(0).getReg();
688 NewMI = addFrameReference(BuildMI(get(PPC::LFD), OutReg), FrameIndex);
689 }
690 } else if (Opc == PPC::FMRS) {
691 if (OpNum == 0) { // move -> store
692 unsigned InReg = MI->getOperand(1).getReg();
693 NewMI = addFrameReference(BuildMI(get(PPC::STFS)).addReg(InReg),
694 FrameIndex);
695 } else { // move -> load
696 unsigned OutReg = MI->getOperand(0).getReg();
697 NewMI = addFrameReference(BuildMI(get(PPC::LFS), OutReg), FrameIndex);
698 }
699 }
700
701 if (NewMI)
702 NewMI->copyKillDeadInfo(MI);
703 return NewMI;
704}
705
706bool PPCInstrInfo::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng5fd79d02008-02-08 21:20:40 +0000707 SmallVectorImpl<unsigned> &Ops) const {
Owen Anderson43dbe052008-01-07 01:35:02 +0000708 if (Ops.size() != 1) return false;
709
710 // Make sure this is a reg-reg copy. Note that we can't handle MCRF, because
711 // it takes more than one instruction to store it.
712 unsigned Opc = MI->getOpcode();
713
714 if ((Opc == PPC::OR &&
715 MI->getOperand(1).getReg() == MI->getOperand(2).getReg()))
716 return true;
717 else if ((Opc == PPC::OR8 &&
718 MI->getOperand(1).getReg() == MI->getOperand(2).getReg()))
719 return true;
720 else if (Opc == PPC::FMRD || Opc == PPC::FMRS)
721 return true;
722
723 return false;
724}
725
Owen Andersonf6372aa2008-01-01 21:11:32 +0000726
Chris Lattneref139822006-10-28 17:35:02 +0000727bool PPCInstrInfo::BlockHasNoFallThrough(MachineBasicBlock &MBB) const {
728 if (MBB.empty()) return false;
729
730 switch (MBB.back().getOpcode()) {
Evan Cheng126f17a2007-05-21 18:44:17 +0000731 case PPC::BLR: // Return.
Chris Lattneref139822006-10-28 17:35:02 +0000732 case PPC::B: // Uncond branch.
733 case PPC::BCTR: // Indirect branch.
734 return true;
735 default: return false;
736 }
737}
738
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000739bool PPCInstrInfo::
740ReverseBranchCondition(std::vector<MachineOperand> &Cond) const {
Chris Lattner7c4fe252006-10-21 06:03:11 +0000741 assert(Cond.size() == 2 && "Invalid PPC branch opcode!");
742 // Leave the CR# the same, but invert the condition.
Chris Lattner18258c62006-11-17 22:37:34 +0000743 Cond[0].setImm(PPC::InvertPredicate((PPC::Predicate)Cond[0].getImm()));
Chris Lattner7c4fe252006-10-21 06:03:11 +0000744 return false;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000745}
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000746
747/// GetInstSize - Return the number of bytes of code the specified
748/// instruction may be. This returns the maximum number of bytes.
749///
750unsigned PPCInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
751 switch (MI->getOpcode()) {
752 case PPC::INLINEASM: { // Inline Asm: Variable size.
753 const MachineFunction *MF = MI->getParent()->getParent();
754 const char *AsmStr = MI->getOperand(0).getSymbolName();
755 return MF->getTarget().getTargetAsmInfo()->getInlineAsmLength(AsmStr);
756 }
Dan Gohman44066042008-07-01 00:05:16 +0000757 case PPC::DBG_LABEL:
758 case PPC::EH_LABEL:
759 case PPC::GC_LABEL:
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000760 return 0;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000761 default:
762 return 4; // PowerPC instructions are all 4 bytes
763 }
764}