blob: 9776423a53d3d03c3aaa71463591542846ea1487 [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsInstrFPU.td - Mips FPU Instruction Information -*- tablegen -*-===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00009//
Eric Christopher49ac3d72011-05-09 18:16:46 +000010// This file describes the Mips FPU instruction set.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000011//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000013
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000014//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +000015// Floating Point Instructions
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000016// ------------------------
17// * 64bit fp:
18// - 32 64-bit registers (default mode)
19// - 16 even 32-bit registers (32-bit compatible mode) for
20// single and double access.
21// * 32bit fp:
22// - 16 even 32-bit registers - single and double (aliased)
23// - 32 32-bit registers (within single-only mode)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000024//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000025
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +000026// Floating Point Compare and Branch
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +000027def SDT_MipsFPBrcond : SDTypeProfile<0, 2, [SDTCisInt<0>,
28 SDTCisVT<1, OtherVT>]>;
29def SDT_MipsFPCmp : SDTypeProfile<0, 3, [SDTCisSameAs<0, 1>, SDTCisFP<1>,
Akira Hatanaka40eda462011-09-22 23:31:54 +000030 SDTCisVT<2, i32>]>;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +000031def SDT_MipsCMovFP : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
32 SDTCisSameAs<1, 2>]>;
Akira Hatanaka99a2e982011-04-15 19:52:08 +000033def SDT_MipsBuildPairF64 : SDTypeProfile<1, 2, [SDTCisVT<0, f64>,
34 SDTCisVT<1, i32>,
35 SDTCisSameAs<1, 2>]>;
36def SDT_MipsExtractElementF64 : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
37 SDTCisVT<1, f64>,
Akira Hatanaka40eda462011-09-22 23:31:54 +000038 SDTCisVT<2, i32>]>;
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +000039
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +000040def MipsFPCmp : SDNode<"MipsISD::FPCmp", SDT_MipsFPCmp, [SDNPOutGlue]>;
41def MipsCMovFP_T : SDNode<"MipsISD::CMovFP_T", SDT_MipsCMovFP, [SDNPInGlue]>;
42def MipsCMovFP_F : SDNode<"MipsISD::CMovFP_F", SDT_MipsCMovFP, [SDNPInGlue]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000043def MipsFPBrcond : SDNode<"MipsISD::FPBrcond", SDT_MipsFPBrcond,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +000044 [SDNPHasChain, SDNPOptInGlue]>;
Akira Hatanaka99a2e982011-04-15 19:52:08 +000045def MipsBuildPairF64 : SDNode<"MipsISD::BuildPairF64", SDT_MipsBuildPairF64>;
46def MipsExtractElementF64 : SDNode<"MipsISD::ExtractElementF64",
47 SDT_MipsExtractElementF64>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000048
49// Operand for printing out a condition code.
Akira Hatanakaecdc9d52012-04-17 18:03:21 +000050let PrintMethod = "printFCCOperand", DecoderMethod = "DecodeCondCode" in
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000051 def condcode : Operand<i32>;
52
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000053//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000054// Feature predicates.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000055//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000056
Akira Hatanaka14180452012-06-14 21:03:23 +000057def IsFP64bit : Predicate<"Subtarget.isFP64bit()">,
58 AssemblerPredicate<"FeatureFP64Bit">;
59def NotFP64bit : Predicate<"!Subtarget.isFP64bit()">,
60 AssemblerPredicate<"!FeatureFP64Bit">;
61def IsSingleFloat : Predicate<"Subtarget.isSingleFloat()">,
62 AssemblerPredicate<"FeatureSingleFloat">;
63def IsNotSingleFloat : Predicate<"!Subtarget.isSingleFloat()">,
64 AssemblerPredicate<"!FeatureSingleFloat">;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000065
Akira Hatanakae4ea2412012-02-25 00:21:52 +000066// FP immediate patterns.
67def fpimm0 : PatLeaf<(fpimm), [{
68 return N->isExactlyValue(+0.0);
69}]>;
70
71def fpimm0neg : PatLeaf<(fpimm), [{
72 return N->isExactlyValue(-0.0);
73}]>;
74
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000075//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000076// Instruction Class Templates
77//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000078// A set of multiclasses is used to address the register usage.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000079//
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +000080// S32 - single precision in 16 32bit even fp registers
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000081// single precision in 32 32bit fp registers in SingleOnly mode
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +000082// S64 - single precision in 32 64bit fp registers (In64BitMode)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000083// D32 - double precision in 16 32bit even fp registers
84// D64 - double precision in 32 64bit fp registers (In64BitMode)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000085//
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +000086// Only S32 and D32 are supported right now.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000087//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000088
Akira Hatanaka10bd7262012-12-13 00:49:23 +000089// FP unary instructions without patterns.
90class FFR1<bits<6> funct, bits<5> fmt, string opstr, RegisterClass DstRC,
91 RegisterClass SrcRC> :
92 FFR<0x11, funct, fmt, (outs DstRC:$fd), (ins SrcRC:$fs),
93 !strconcat(opstr, "\t$fd, $fs"), []> {
94 let ft = 0;
95}
96
97// FP unary instructions with patterns.
98class FFR1P<bits<6> funct, bits<5> fmt, string opstr, RegisterClass DstRC,
99 RegisterClass SrcRC, SDNode OpNode> :
100 FFR<0x11, funct, fmt, (outs DstRC:$fd), (ins SrcRC:$fs),
101 !strconcat(opstr, "\t$fd, $fs"),
102 [(set DstRC:$fd, (OpNode SrcRC:$fs))]> {
103 let ft = 0;
104}
105
106class FFR2P<bits<6> funct, bits<5> fmt, string opstr, RegisterClass RC,
107 SDNode OpNode> :
108 FFR<0x11, funct, fmt, (outs RC:$fd), (ins RC:$fs, RC:$ft),
109 !strconcat(opstr, "\t$fd, $fs, $ft"),
110 [(set RC:$fd, (OpNode RC:$fs, RC:$ft))]>;
111
Akira Hatanaka1acb7df2011-10-11 01:12:52 +0000112// FP load.
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000113let DecoderMethod = "DecodeFMem" in {
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +0000114class FPLoad<bits<6> op, string opstr, RegisterClass RC, Operand MemOpnd>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000115 FMem<op, (outs RC:$ft), (ins MemOpnd:$addr),
Akira Hatanaka5a7dd432012-09-15 01:52:08 +0000116 !strconcat(opstr, "\t$ft, $addr"), [(set RC:$ft, (load addr:$addr))],
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000117 IILoad>;
Akira Hatanaka1acb7df2011-10-11 01:12:52 +0000118
119// FP store.
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +0000120class FPStore<bits<6> op, string opstr, RegisterClass RC, Operand MemOpnd>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000121 FMem<op, (outs), (ins RC:$ft, MemOpnd:$addr),
Akira Hatanaka5a7dd432012-09-15 01:52:08 +0000122 !strconcat(opstr, "\t$ft, $addr"), [(store RC:$ft, addr:$addr)],
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000123 IIStore>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000124}
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000125// FP indexed load.
126class FPIdxLoad<bits<6> funct, string opstr, RegisterClass DRC,
Akira Hatanaka36bcc112012-07-31 18:16:49 +0000127 RegisterClass PRC, SDPatternOperator FOp = null_frag>:
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000128 FFMemIdx<funct, (outs DRC:$fd), (ins PRC:$base, PRC:$index),
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000129 !strconcat(opstr, "\t$fd, ${index}(${base})"),
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000130 [(set DRC:$fd, (FOp (add PRC:$base, PRC:$index)))]> {
131 let fs = 0;
132}
133
134// FP indexed store.
135class FPIdxStore<bits<6> funct, string opstr, RegisterClass DRC,
Akira Hatanaka36bcc112012-07-31 18:16:49 +0000136 RegisterClass PRC, SDPatternOperator FOp= null_frag>:
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000137 FFMemIdx<funct, (outs), (ins DRC:$fs, PRC:$base, PRC:$index),
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000138 !strconcat(opstr, "\t$fs, ${index}(${base})"),
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000139 [(FOp DRC:$fs, (add PRC:$base, PRC:$index))]> {
140 let fd = 0;
141}
142
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000143// Instructions that convert an FP value to 32-bit fixed point.
144multiclass FFR1_W_M<bits<6> funct, string opstr> {
Akira Hatanaka60857802012-12-13 00:29:29 +0000145 def _D32 : FFR1<funct, 17, opstr, FGR32, AFGR64>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000146 Requires<[NotFP64bit, HasStdEnc]>;
Akira Hatanaka60857802012-12-13 00:29:29 +0000147 def _D64 : FFR1<funct, 17, opstr, FGR32, FGR64>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000148 Requires<[IsFP64bit, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000149 let DecoderNamespace = "Mips64";
150 }
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000151}
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +0000152
Akira Hatanakabfca0792011-10-08 03:29:22 +0000153// FP-to-FP conversion instructions.
154multiclass FFR1P_M<bits<6> funct, string opstr, SDNode OpNode> {
Akira Hatanaka60857802012-12-13 00:29:29 +0000155 def _D32 : FFR1P<funct, 17, opstr, AFGR64, AFGR64, OpNode>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000156 Requires<[NotFP64bit, HasStdEnc]>;
Akira Hatanaka60857802012-12-13 00:29:29 +0000157 def _D64 : FFR1P<funct, 17, opstr, FGR64, FGR64, OpNode>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000158 Requires<[IsFP64bit, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000159 let DecoderNamespace = "Mips64";
160 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000161}
162
Akira Hatanaka2f3e0632012-12-13 00:46:23 +0000163multiclass FFR2P_M<bits<6> funct, string opstr, SDNode OpNode> {
Akira Hatanaka625cb5a2012-12-13 00:35:54 +0000164 def _D32 : FFR2P<funct, 17, opstr, AFGR64, OpNode>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000165 Requires<[NotFP64bit, HasStdEnc]>;
Akira Hatanaka625cb5a2012-12-13 00:35:54 +0000166 def _D64 : FFR2P<funct, 17, opstr, FGR64, OpNode>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000167 Requires<[IsFP64bit, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000168 let DecoderNamespace = "Mips64";
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +0000169 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000170}
171
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000172// FP madd/msub/nmadd/nmsub instruction classes.
Akira Hatanaka1c88a8d2012-12-13 00:38:59 +0000173class FMADDSUB<bits<3> funct, bits<3> fmt, string opstr,
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000174 SDNode OpNode, RegisterClass RC> :
175 FFMADDSUB<funct, fmt, (outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft),
Akira Hatanaka1c88a8d2012-12-13 00:38:59 +0000176 !strconcat(opstr, "\t$fd, $fr, $fs, $ft"),
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000177 [(set RC:$fd, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr))]>;
178
Akira Hatanaka1c88a8d2012-12-13 00:38:59 +0000179class FNMADDSUB<bits<3> funct, bits<3> fmt, string opstr,
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000180 SDNode OpNode, RegisterClass RC> :
181 FFMADDSUB<funct, fmt, (outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft),
Akira Hatanaka1c88a8d2012-12-13 00:38:59 +0000182 !strconcat(opstr, "\t$fd, $fr, $fs, $ft"),
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000183 [(set RC:$fd, (fsub fpimm0, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr)))]>;
184
Akira Hatanaka82fdad72012-12-13 01:07:37 +0000185class ADDS_FT<string opstr, RegisterClass RC, InstrItinClass Itin, bit IsComm,
186 SDPatternOperator OpNode= null_frag> :
187 InstSE<(outs RC:$fd), (ins RC:$fs, RC:$ft),
188 !strconcat(opstr, "\t$fd, $fs, $ft"),
189 [(set RC:$fd, (OpNode RC:$fs, RC:$ft))], Itin, FrmFR> {
190 let isCommutable = IsComm;
191}
192
193multiclass ADDS_M<string opstr, InstrItinClass Itin, bit IsComm,
194 SDPatternOperator OpNode = null_frag> {
195 def _D32 : ADDS_FT<opstr, AFGR64, Itin, IsComm, OpNode>,
196 Requires<[NotFP64bit, HasStdEnc]>;
197 def _D64 : ADDS_FT<opstr, FGR64, Itin, IsComm, OpNode>,
198 Requires<[IsFP64bit, HasStdEnc]> {
199 string DecoderNamespace = "Mips64";
200 }
201}
202
Akira Hatanaka4b921412012-12-13 01:14:07 +0000203class ABSS_FT<string opstr, RegisterClass DstRC, RegisterClass SrcRC,
204 InstrItinClass Itin, SDPatternOperator OpNode= null_frag> :
205 InstSE<(outs DstRC:$fd), (ins SrcRC:$fs), !strconcat(opstr, "\t$fd, $fs"),
206 [(set DstRC:$fd, (OpNode SrcRC:$fs))], Itin, FrmFR>;
207
208multiclass ABSS_M<string opstr, InstrItinClass Itin,
209 SDPatternOperator OpNode= null_frag> {
210 def _D32 : ABSS_FT<opstr, AFGR64, AFGR64, Itin, OpNode>,
211 Requires<[NotFP64bit, HasStdEnc]>;
212 def _D64 : ABSS_FT<opstr, FGR64, FGR64, Itin, OpNode>,
213 Requires<[IsFP64bit, HasStdEnc]> {
214 string DecoderNamespace = "Mips64";
215 }
216}
217
218multiclass ROUND_M<string opstr, InstrItinClass Itin> {
219 def _D32 : ABSS_FT<opstr, FGR32, AFGR64, Itin>,
220 Requires<[NotFP64bit, HasStdEnc]>;
221 def _D64 : ABSS_FT<opstr, FGR32, FGR64, Itin>,
222 Requires<[IsFP64bit, HasStdEnc]> {
223 let DecoderNamespace = "Mips64";
224 }
225}
226
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000227//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000228// Floating Point Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000229//===----------------------------------------------------------------------===//
Akira Hatanaka4b921412012-12-13 01:14:07 +0000230def ROUND_W_S : ABSS_FT<"round.w.s", FGR32, FGR32, IIFcvt>, ABSS_FM<0xc, 16>;
231def TRUNC_W_S : ABSS_FT<"trunc.w.s", FGR32, FGR32, IIFcvt>, ABSS_FM<0xd, 16>;
232def CEIL_W_S : ABSS_FT<"ceil.w.s", FGR32, FGR32, IIFcvt>, ABSS_FM<0xe, 16>;
233def FLOOR_W_S : ABSS_FT<"floor.w.s", FGR32, FGR32, IIFcvt>, ABSS_FM<0xf, 16>;
234def CVT_W_S : ABSS_FT<"cvt.w.s", FGR32, FGR32, IIFcvt>, ABSS_FM<0x24, 16>,
235 NeverHasSideEffects;
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000236
Akira Hatanaka4b921412012-12-13 01:14:07 +0000237defm ROUND_W : ROUND_M<"round.w.d", IIFcvt>, ABSS_FM<0xc, 17>;
238defm TRUNC_W : ROUND_M<"trunc.w.d", IIFcvt>, ABSS_FM<0xd, 17>;
239defm CEIL_W : ROUND_M<"ceil.w.d", IIFcvt>, ABSS_FM<0xe, 17>;
240defm FLOOR_W : ROUND_M<"floor.w.d", IIFcvt>, ABSS_FM<0xf, 17>;
241defm CVT_W : ROUND_M<"cvt.w.d", IIFcvt>, ABSS_FM<0x24, 17>,
242 NeverHasSideEffects;
Akira Hatanaka60857802012-12-13 00:29:29 +0000243
244let Predicates = [IsFP64bit, HasStdEnc], DecoderNamespace = "Mips64" in {
Akira Hatanaka4b921412012-12-13 01:14:07 +0000245 def ROUND_L_S : ABSS_FT<"round.l.s", FGR64, FGR32, IIFcvt>, ABSS_FM<0x8, 16>;
246 def ROUND_L_D64 : ABSS_FT<"round.l.d", FGR64, FGR64, IIFcvt>,
247 ABSS_FM<0x8, 17>;
248 def TRUNC_L_S : ABSS_FT<"trunc.l.s", FGR64, FGR32, IIFcvt>, ABSS_FM<0x9, 16>;
249 def TRUNC_L_D64 : ABSS_FT<"trunc.l.d", FGR64, FGR64, IIFcvt>,
250 ABSS_FM<0x9, 17>;
251 def CEIL_L_S : ABSS_FT<"ceil.l.s", FGR64, FGR32, IIFcvt>, ABSS_FM<0xa, 16>;
252 def CEIL_L_D64 : ABSS_FT<"ceil.l.d", FGR64, FGR64, IIFcvt>, ABSS_FM<0xa, 17>;
253 def FLOOR_L_S : ABSS_FT<"floor.l.s", FGR64, FGR32, IIFcvt>, ABSS_FM<0xb, 16>;
254 def FLOOR_L_D64 : ABSS_FT<"floor.l.d", FGR64, FGR64, IIFcvt>,
255 ABSS_FM<0xb, 17>;
Akira Hatanaka60857802012-12-13 00:29:29 +0000256}
257
Akira Hatanaka4b921412012-12-13 01:14:07 +0000258def CVT_S_W : ABSS_FT<"cvt.s.w", FGR32, FGR32, IIFcvt>, ABSS_FM<0x20, 20>;
259def CVT_L_S : ABSS_FT<"cvt.l.s", FGR64, FGR32, IIFcvt>, ABSS_FM<0x25, 16>,
260 NeverHasSideEffects;
261def CVT_L_D64: ABSS_FT<"cvt.l.d", FGR64, FGR64, IIFcvt>, ABSS_FM<0x25, 17>,
262 NeverHasSideEffects;
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000263
Akira Hatanaka249330e2012-12-07 03:06:09 +0000264let Predicates = [NotFP64bit, HasStdEnc], neverHasSideEffects = 1 in {
Akira Hatanaka4b921412012-12-13 01:14:07 +0000265 def CVT_S_D32 : ABSS_FT<"cvt.s.d", FGR32, AFGR64, IIFcvt>, ABSS_FM<0x20, 17>;
266 def CVT_D32_W : ABSS_FT<"cvt.d.w", AFGR64, FGR32, IIFcvt>, ABSS_FM<0x21, 20>;
267 def CVT_D32_S : ABSS_FT<"cvt.d.s", AFGR64, FGR32, IIFcvt>, ABSS_FM<0x21, 16>;
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000268}
269
Akira Hatanaka249330e2012-12-07 03:06:09 +0000270let Predicates = [IsFP64bit, HasStdEnc], DecoderNamespace = "Mips64",
Akira Hatanaka3c770332012-11-03 00:53:12 +0000271 neverHasSideEffects = 1 in {
Akira Hatanaka4b921412012-12-13 01:14:07 +0000272 def CVT_S_D64 : ABSS_FT<"cvt.s.d", FGR32, FGR64, IIFcvt>, ABSS_FM<0x20, 17>;
273 def CVT_S_L : ABSS_FT<"cvt.s.l", FGR32, FGR64, IIFcvt>, ABSS_FM<0x20, 21>;
274 def CVT_D64_W : ABSS_FT<"cvt.d.w", FGR64, FGR32, IIFcvt>, ABSS_FM<0x21, 20>;
275 def CVT_D64_S : ABSS_FT<"cvt.d.s", FGR64, FGR32, IIFcvt>, ABSS_FM<0x21, 16>;
276 def CVT_D64_L : ABSS_FT<"cvt.d.l", FGR64, FGR64, IIFcvt>, ABSS_FM<0x21, 21>;
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000277}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000278
Akira Hatanaka249330e2012-12-07 03:06:09 +0000279let Predicates = [NoNaNsFPMath, HasStdEnc] in {
Akira Hatanaka4b921412012-12-13 01:14:07 +0000280 def FABS_S : ABSS_FT<"abs.s", FGR32, FGR32, IIFcvt, fabs>, ABSS_FM<0x5, 16>;
281 def FNEG_S : ABSS_FT<"neg.s", FGR32, FGR32, IIFcvt, fneg>, ABSS_FM<0x7, 16>;
282 defm FABS : ABSS_M<"abs.d", IIFcvt, fabs>, ABSS_FM<0x5, 17>;
283 defm FNEG : ABSS_M<"neg.d", IIFcvt, fneg>, ABSS_FM<0x7, 17>;
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000284}
Akira Hatanaka60857802012-12-13 00:29:29 +0000285
Akira Hatanaka4b921412012-12-13 01:14:07 +0000286def FSQRT_S : ABSS_FT<"sqrt.s", FGR32, FGR32, IIFsqrtSingle, fsqrt>,
287 ABSS_FM<0x4, 16>;
288defm FSQRT : ABSS_M<"sqrt.d", IIFsqrtDouble, fsqrt>, ABSS_FM<0x4, 17>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000289
290// The odd-numbered registers are only referenced when doing loads,
291// stores, and moves between floating-point and integer registers.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000292// When defining instructions, we reference all 32-bit registers,
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000293// regardless of register aliasing.
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000294
295class FFRGPR<bits<5> _fmt, dag outs, dag ins, string asmstr, list<dag> pattern>:
296 FFR<0x11, 0x0, _fmt, outs, ins, asmstr, pattern> {
297 bits<5> rt;
298 let ft = rt;
299 let fd = 0;
300}
301
302/// Move Control Registers From/To CPU Registers
303def CFC1 : FFRGPR<0x2, (outs CPURegs:$rt), (ins CCR:$fs),
Akira Hatanakaffe9a712011-06-07 18:16:51 +0000304 "cfc1\t$rt, $fs", []>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000305
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000306def CTC1 : FFRGPR<0x6, (outs CCR:$fs), (ins CPURegs:$rt),
307 "ctc1\t$rt, $fs", []>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000308
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000309def MFC1 : FFRGPR<0x00, (outs CPURegs:$rt), (ins FGR32:$fs),
Akira Hatanaka8eea4612011-09-27 22:01:01 +0000310 "mfc1\t$rt, $fs",
311 [(set CPURegs:$rt, (bitconvert FGR32:$fs))]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000312
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000313def MTC1 : FFRGPR<0x04, (outs FGR32:$fs), (ins CPURegs:$rt),
Akira Hatanaka8eea4612011-09-27 22:01:01 +0000314 "mtc1\t$rt, $fs",
315 [(set FGR32:$fs, (bitconvert CPURegs:$rt))]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000316
Akira Hatanakae7126eb2011-11-07 21:32:58 +0000317def DMFC1 : FFRGPR<0x01, (outs CPU64Regs:$rt), (ins FGR64:$fs),
318 "dmfc1\t$rt, $fs",
319 [(set CPU64Regs:$rt, (bitconvert FGR64:$fs))]>;
320
321def DMTC1 : FFRGPR<0x05, (outs FGR64:$fs), (ins CPU64Regs:$rt),
322 "dmtc1\t$rt, $fs",
323 [(set FGR64:$fs, (bitconvert CPU64Regs:$rt))]>;
324
Akira Hatanaka4b921412012-12-13 01:14:07 +0000325def FMOV_S : ABSS_FT<"mov.s", FGR32, FGR32, IIFmove>, ABSS_FM<0x6, 16>;
326def FMOV_D32 : ABSS_FT<"mov.d", AFGR64, AFGR64, IIFmove>, ABSS_FM<0x6, 17>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000327 Requires<[NotFP64bit, HasStdEnc]>;
Akira Hatanaka4b921412012-12-13 01:14:07 +0000328def FMOV_D64 : ABSS_FT<"mov.d", FGR64, FGR64, IIFmove>, ABSS_FM<0x6, 17>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000329 Requires<[IsFP64bit, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000330 let DecoderNamespace = "Mips64";
331}
Bruno Cardoso Lopes5e194602010-01-30 18:29:19 +0000332
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000333/// Floating Point Memory Instructions
Akira Hatanaka249330e2012-12-07 03:06:09 +0000334let Predicates = [IsN64, HasStdEnc], DecoderNamespace = "Mips64" in {
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +0000335 def LWC1_P8 : FPLoad<0x31, "lwc1", FGR32, mem64>;
336 def SWC1_P8 : FPStore<0x39, "swc1", FGR32, mem64>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000337 def LDC164_P8 : FPLoad<0x35, "ldc1", FGR64, mem64> {
338 let isCodeGenOnly =1;
339 }
340 def SDC164_P8 : FPStore<0x3d, "sdc1", FGR64, mem64> {
341 let isCodeGenOnly =1;
342 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000343}
344
Akira Hatanaka249330e2012-12-07 03:06:09 +0000345let Predicates = [NotN64, HasStdEnc] in {
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +0000346 def LWC1 : FPLoad<0x31, "lwc1", FGR32, mem>;
347 def SWC1 : FPStore<0x39, "swc1", FGR32, mem>;
Akira Hatanakab90113a2012-02-27 19:09:08 +0000348}
349
Akira Hatanaka249330e2012-12-07 03:06:09 +0000350let Predicates = [NotN64, HasMips64, HasStdEnc],
Akira Hatanaka36bcc112012-07-31 18:16:49 +0000351 DecoderNamespace = "Mips64" in {
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +0000352 def LDC164 : FPLoad<0x35, "ldc1", FGR64, mem>;
353 def SDC164 : FPStore<0x3d, "sdc1", FGR64, mem>;
Akira Hatanakab90113a2012-02-27 19:09:08 +0000354}
355
Akira Hatanaka249330e2012-12-07 03:06:09 +0000356let Predicates = [NotN64, NotMips64, HasStdEnc] in {
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +0000357 def LDC1 : FPLoad<0x35, "ldc1", AFGR64, mem>;
358 def SDC1 : FPStore<0x3d, "sdc1", AFGR64, mem>;
Akira Hatanaka1acb7df2011-10-11 01:12:52 +0000359}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000360
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000361// Indexed loads and stores.
Akira Hatanaka249330e2012-12-07 03:06:09 +0000362let Predicates = [HasFPIdx, HasStdEnc] in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +0000363 def LWXC1 : FPIdxLoad<0x0, "lwxc1", FGR32, CPURegs, load>;
364 def SWXC1 : FPIdxStore<0x8, "swxc1", FGR32, CPURegs, store>;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000365}
366
Akira Hatanaka249330e2012-12-07 03:06:09 +0000367let Predicates = [HasMips32r2, NotMips64, HasStdEnc] in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +0000368 def LDXC1 : FPIdxLoad<0x1, "ldxc1", AFGR64, CPURegs, load>;
369 def SDXC1 : FPIdxStore<0x9, "sdxc1", AFGR64, CPURegs, store>;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000370}
371
Akira Hatanaka249330e2012-12-07 03:06:09 +0000372let Predicates = [HasMips64, NotN64, HasStdEnc], DecoderNamespace="Mips64" in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +0000373 def LDXC164 : FPIdxLoad<0x1, "ldxc1", FGR64, CPURegs, load>;
374 def SDXC164 : FPIdxStore<0x9, "sdxc1", FGR64, CPURegs, store>;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000375}
376
377// n64
Akira Hatanaka249330e2012-12-07 03:06:09 +0000378let Predicates = [IsN64, HasStdEnc], isCodeGenOnly=1 in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +0000379 def LWXC1_P8 : FPIdxLoad<0x0, "lwxc1", FGR32, CPU64Regs, load>;
380 def LDXC164_P8 : FPIdxLoad<0x1, "ldxc1", FGR64, CPU64Regs, load>;
381 def SWXC1_P8 : FPIdxStore<0x8, "swxc1", FGR32, CPU64Regs, store>;
382 def SDXC164_P8 : FPIdxStore<0x9, "sdxc1", FGR64, CPU64Regs, store>;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000383}
384
Akira Hatanaka36bcc112012-07-31 18:16:49 +0000385// Load/store doubleword indexed unaligned.
Akira Hatanaka249330e2012-12-07 03:06:09 +0000386let Predicates = [NotMips64, HasStdEnc] in {
Akira Hatanaka36bcc112012-07-31 18:16:49 +0000387 def LUXC1 : FPIdxLoad<0x5, "luxc1", AFGR64, CPURegs>;
388 def SUXC1 : FPIdxStore<0xd, "suxc1", AFGR64, CPURegs>;
389}
390
Akira Hatanaka249330e2012-12-07 03:06:09 +0000391let Predicates = [HasMips64, HasStdEnc],
Akira Hatanaka36bcc112012-07-31 18:16:49 +0000392 DecoderNamespace="Mips64" in {
393 def LUXC164 : FPIdxLoad<0x5, "luxc1", FGR64, CPURegs>;
394 def SUXC164 : FPIdxStore<0xd, "suxc1", FGR64, CPURegs>;
395}
396
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000397/// Floating-point Aritmetic
Akira Hatanaka82fdad72012-12-13 01:07:37 +0000398def FADD_S : ADDS_FT<"add.s", FGR32, IIFadd, 1, fadd>, ADDS_FM<0x00, 16>;
399defm FADD : ADDS_M<"add.d", IIFadd, 1, fadd>, ADDS_FM<0x00, 17>;
400def FDIV_S : ADDS_FT<"div.s", FGR32, IIFdivSingle, 0, fdiv>, ADDS_FM<0x03, 16>;
401defm FDIV : ADDS_M<"div.d", IIFdivDouble, 0, fdiv>, ADDS_FM<0x03, 17>;
402def FMUL_S : ADDS_FT<"mul.s", FGR32, IIFmulSingle, 1, fmul>, ADDS_FM<0x02, 16>;
403defm FMUL : ADDS_M<"mul.d", IIFmulDouble, 1, fmul>, ADDS_FM<0x02, 17>;
404def FSUB_S : ADDS_FT<"sub.s", FGR32, IIFadd, 0, fsub>, ADDS_FM<0x01, 16>;
405defm FSUB : ADDS_M<"sub.d", IIFadd, 0, fsub>, ADDS_FM<0x01, 17>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000406
Akira Hatanaka249330e2012-12-07 03:06:09 +0000407let Predicates = [HasMips32r2, HasStdEnc] in {
Akira Hatanaka1c88a8d2012-12-13 00:38:59 +0000408 def MADD_S : FMADDSUB<0x4, 0, "madd.s", fadd, FGR32>;
409 def MSUB_S : FMADDSUB<0x5, 0, "msub.s", fsub, FGR32>;
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000410}
411
Akira Hatanaka249330e2012-12-07 03:06:09 +0000412let Predicates = [HasMips32r2, NoNaNsFPMath, HasStdEnc] in {
Akira Hatanaka1c88a8d2012-12-13 00:38:59 +0000413 def NMADD_S : FNMADDSUB<0x6, 0, "nmadd.s", fadd, FGR32>;
414 def NMSUB_S : FNMADDSUB<0x7, 0, "nmsub.s", fsub, FGR32>;
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000415}
416
Akira Hatanaka249330e2012-12-07 03:06:09 +0000417let Predicates = [HasMips32r2, NotFP64bit, HasStdEnc] in {
Akira Hatanaka1c88a8d2012-12-13 00:38:59 +0000418 def MADD_D32 : FMADDSUB<0x4, 1, "madd.d", fadd, AFGR64>;
419 def MSUB_D32 : FMADDSUB<0x5, 1, "msub.d", fsub, AFGR64>;
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000420}
421
Akira Hatanaka249330e2012-12-07 03:06:09 +0000422let Predicates = [HasMips32r2, NotFP64bit, NoNaNsFPMath, HasStdEnc] in {
Akira Hatanaka1c88a8d2012-12-13 00:38:59 +0000423 def NMADD_D32 : FNMADDSUB<0x6, 1, "nmadd.d", fadd, AFGR64>;
424 def NMSUB_D32 : FNMADDSUB<0x7, 1, "nmsub.d", fsub, AFGR64>;
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000425}
426
Akira Hatanaka249330e2012-12-07 03:06:09 +0000427let Predicates = [HasMips32r2, IsFP64bit, HasStdEnc], isCodeGenOnly=1 in {
Akira Hatanaka1c88a8d2012-12-13 00:38:59 +0000428 def MADD_D64 : FMADDSUB<0x4, 1, "madd.d", fadd, FGR64>;
429 def MSUB_D64 : FMADDSUB<0x5, 1, "msub.d", fsub, FGR64>;
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000430}
431
Akira Hatanaka249330e2012-12-07 03:06:09 +0000432let Predicates = [HasMips32r2, IsFP64bit, NoNaNsFPMath, HasStdEnc],
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000433 isCodeGenOnly=1 in {
Akira Hatanaka1c88a8d2012-12-13 00:38:59 +0000434 def NMADD_D64 : FNMADDSUB<0x6, 1, "nmadd.d", fadd, FGR64>;
435 def NMSUB_D64 : FNMADDSUB<0x7, 1, "nmsub.d", fsub, FGR64>;
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000436}
437
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000438//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000439// Floating Point Branch Codes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000440//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000441// Mips branch codes. These correspond to condcode in MipsInstrInfo.h.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000442// They must be kept in synch.
443def MIPS_BRANCH_F : PatLeaf<(i32 0)>;
444def MIPS_BRANCH_T : PatLeaf<(i32 1)>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000445
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000446/// Floating Point Branch of False/True (Likely)
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000447let isBranch=1, isTerminator=1, hasDelaySlot=1, base=0x8, Uses=[FCR31] in
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000448 class FBRANCH<bits<1> nd, bits<1> tf, PatLeaf op, string asmstr> :
449 FFI<0x11, (outs), (ins brtarget:$dst), !strconcat(asmstr, "\t$dst"),
450 [(MipsFPBrcond op, bb:$dst)]> {
451 let Inst{20-18} = 0;
452 let Inst{17} = nd;
453 let Inst{16} = tf;
454}
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000455
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000456let DecoderMethod = "DecodeBC1" in {
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000457def BC1F : FBRANCH<0, 0, MIPS_BRANCH_F, "bc1f">;
458def BC1T : FBRANCH<0, 1, MIPS_BRANCH_T, "bc1t">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000459}
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000460//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000461// Floating Point Flag Conditions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000462//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000463// Mips condition codes. They must correspond to condcode in MipsInstrInfo.h.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000464// They must be kept in synch.
465def MIPS_FCOND_F : PatLeaf<(i32 0)>;
466def MIPS_FCOND_UN : PatLeaf<(i32 1)>;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000467def MIPS_FCOND_OEQ : PatLeaf<(i32 2)>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000468def MIPS_FCOND_UEQ : PatLeaf<(i32 3)>;
469def MIPS_FCOND_OLT : PatLeaf<(i32 4)>;
470def MIPS_FCOND_ULT : PatLeaf<(i32 5)>;
471def MIPS_FCOND_OLE : PatLeaf<(i32 6)>;
472def MIPS_FCOND_ULE : PatLeaf<(i32 7)>;
473def MIPS_FCOND_SF : PatLeaf<(i32 8)>;
474def MIPS_FCOND_NGLE : PatLeaf<(i32 9)>;
475def MIPS_FCOND_SEQ : PatLeaf<(i32 10)>;
476def MIPS_FCOND_NGL : PatLeaf<(i32 11)>;
477def MIPS_FCOND_LT : PatLeaf<(i32 12)>;
478def MIPS_FCOND_NGE : PatLeaf<(i32 13)>;
479def MIPS_FCOND_LE : PatLeaf<(i32 14)>;
480def MIPS_FCOND_NGT : PatLeaf<(i32 15)>;
481
Akira Hatanakac3706192011-11-07 21:37:33 +0000482class FCMP<bits<5> fmt, RegisterClass RC, string typestr> :
483 FCC<fmt, (outs), (ins RC:$fs, RC:$ft, condcode:$cc),
484 !strconcat("c.$cc.", typestr, "\t$fs, $ft"),
485 [(MipsFPCmp RC:$fs, RC:$ft, imm:$cc)]>;
486
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000487/// Floating Point Compare
Akira Hatanaka8ddf6532011-09-09 20:45:50 +0000488let Defs=[FCR31] in {
Akira Hatanakac3706192011-11-07 21:37:33 +0000489 def FCMP_S32 : FCMP<0x10, FGR32, "s">;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000490 def FCMP_D32 : FCMP<0x11, AFGR64, "d">,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000491 Requires<[NotFP64bit, HasStdEnc]>;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000492 def FCMP_D64 : FCMP<0x11, FGR64, "d">,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000493 Requires<[IsFP64bit, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000494 let DecoderNamespace = "Mips64";
495 }
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000496}
497
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000498//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000499// Floating Point Pseudo-Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000500//===----------------------------------------------------------------------===//
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000501def MOVCCRToCCR : PseudoSE<(outs CCR:$dst), (ins CCR:$src),
502 "# MOVCCRToCCR", []>;
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000503
Akira Hatanaka99a2e982011-04-15 19:52:08 +0000504// This pseudo instr gets expanded into 2 mtc1 instrs after register
505// allocation.
506def BuildPairF64 :
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000507 PseudoSE<(outs AFGR64:$dst),
508 (ins CPURegs:$lo, CPURegs:$hi), "",
509 [(set AFGR64:$dst, (MipsBuildPairF64 CPURegs:$lo, CPURegs:$hi))]>;
Akira Hatanaka99a2e982011-04-15 19:52:08 +0000510
511// This pseudo instr gets expanded into 2 mfc1 instrs after register
512// allocation.
513// if n is 0, lower part of src is extracted.
514// if n is 1, higher part of src is extracted.
515def ExtractElementF64 :
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000516 PseudoSE<(outs CPURegs:$dst), (ins AFGR64:$src, i32imm:$n), "",
517 [(set CPURegs:$dst, (MipsExtractElementF64 AFGR64:$src, imm:$n))]>;
Akira Hatanaka99a2e982011-04-15 19:52:08 +0000518
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000519//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000520// Floating Point Patterns
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000521//===----------------------------------------------------------------------===//
Akira Hatanaka14180452012-06-14 21:03:23 +0000522def : MipsPat<(f32 fpimm0), (MTC1 ZERO)>;
523def : MipsPat<(f32 fpimm0neg), (FNEG_S (MTC1 ZERO))>;
Bruno Cardoso Lopes7030ae72008-07-30 19:00:31 +0000524
Akira Hatanaka14180452012-06-14 21:03:23 +0000525def : MipsPat<(f32 (sint_to_fp CPURegs:$src)), (CVT_S_W (MTC1 CPURegs:$src))>;
526def : MipsPat<(i32 (fp_to_sint FGR32:$src)), (MFC1 (TRUNC_W_S FGR32:$src))>;
Bruno Cardoso Lopes7030ae72008-07-30 19:00:31 +0000527
Akira Hatanaka249330e2012-12-07 03:06:09 +0000528let Predicates = [NotFP64bit, HasStdEnc] in {
Akira Hatanaka14180452012-06-14 21:03:23 +0000529 def : MipsPat<(f64 (sint_to_fp CPURegs:$src)),
530 (CVT_D32_W (MTC1 CPURegs:$src))>;
531 def : MipsPat<(i32 (fp_to_sint AFGR64:$src)),
532 (MFC1 (TRUNC_W_D32 AFGR64:$src))>;
533 def : MipsPat<(f32 (fround AFGR64:$src)), (CVT_S_D32 AFGR64:$src)>;
534 def : MipsPat<(f64 (fextend FGR32:$src)), (CVT_D32_S FGR32:$src)>;
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000535}
536
Akira Hatanaka249330e2012-12-07 03:06:09 +0000537let Predicates = [IsFP64bit, HasStdEnc] in {
Akira Hatanaka14180452012-06-14 21:03:23 +0000538 def : MipsPat<(f64 fpimm0), (DMTC1 ZERO_64)>;
539 def : MipsPat<(f64 fpimm0neg), (FNEG_D64 (DMTC1 ZERO_64))>;
Akira Hatanaka4cae74b2011-11-07 21:38:58 +0000540
Akira Hatanaka14180452012-06-14 21:03:23 +0000541 def : MipsPat<(f64 (sint_to_fp CPURegs:$src)),
542 (CVT_D64_W (MTC1 CPURegs:$src))>;
543 def : MipsPat<(f32 (sint_to_fp CPU64Regs:$src)),
544 (CVT_S_L (DMTC1 CPU64Regs:$src))>;
545 def : MipsPat<(f64 (sint_to_fp CPU64Regs:$src)),
546 (CVT_D64_L (DMTC1 CPU64Regs:$src))>;
Akira Hatanaka4cae74b2011-11-07 21:38:58 +0000547
Akira Hatanaka14180452012-06-14 21:03:23 +0000548 def : MipsPat<(i32 (fp_to_sint FGR64:$src)),
549 (MFC1 (TRUNC_W_D64 FGR64:$src))>;
550 def : MipsPat<(i64 (fp_to_sint FGR32:$src)), (DMFC1 (TRUNC_L_S FGR32:$src))>;
551 def : MipsPat<(i64 (fp_to_sint FGR64:$src)),
552 (DMFC1 (TRUNC_L_D64 FGR64:$src))>;
Akira Hatanaka4cae74b2011-11-07 21:38:58 +0000553
Akira Hatanaka14180452012-06-14 21:03:23 +0000554 def : MipsPat<(f32 (fround FGR64:$src)), (CVT_S_D64 FGR64:$src)>;
555 def : MipsPat<(f64 (fextend FGR32:$src)), (CVT_D64_S FGR32:$src)>;
Akira Hatanakae3186772012-02-16 17:48:20 +0000556}