blob: 1ed9e8080a200b8941f14d1caffcec1e26d50007 [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
Evan Chenge5ad88e2008-12-10 21:54:21 +000015#include "ARMAddressingModes.h"
16#include "ARMConstantPoolValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000017#include "ARMISelLowering.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000018#include "ARMTargetMachine.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000019#include "llvm/CallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
27#include "llvm/CodeGen/SelectionDAG.h"
28#include "llvm/CodeGen/SelectionDAGISel.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/Target/TargetLowering.h"
Chris Lattner72939122007-05-03 00:32:00 +000030#include "llvm/Target/TargetOptions.h"
Chris Lattner3d62d782008-02-03 05:43:57 +000031#include "llvm/Support/Compiler.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000032#include "llvm/Support/Debug.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033using namespace llvm;
34
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000035//===--------------------------------------------------------------------===//
36/// ARMDAGToDAGISel - ARM specific code to select ARM machine
37/// instructions for SelectionDAG operations.
38///
39namespace {
40class ARMDAGToDAGISel : public SelectionDAGISel {
Evan Cheng3f7eb8e2008-09-18 07:24:33 +000041 ARMTargetMachine &TM;
42
Evan Chenga8e29892007-01-19 07:51:42 +000043 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
44 /// make the right decision when generating code for different targets.
45 const ARMSubtarget *Subtarget;
46
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000047public:
Evan Cheng3f7eb8e2008-09-18 07:24:33 +000048 explicit ARMDAGToDAGISel(ARMTargetMachine &tm)
Dan Gohman79ce2762009-01-15 19:20:50 +000049 : SelectionDAGISel(tm), TM(tm),
Evan Chenga8e29892007-01-19 07:51:42 +000050 Subtarget(&TM.getSubtarget<ARMSubtarget>()) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000051 }
52
Evan Chenga8e29892007-01-19 07:51:42 +000053 virtual const char *getPassName() const {
54 return "ARM Instruction Selection";
Anton Korobeynikov52237112009-06-17 18:13:58 +000055 }
56
57 /// getI32Imm - Return a target constant with the specified value, of type i32.
58 inline SDValue getI32Imm(unsigned Imm) {
59 return CurDAG->getTargetConstant(Imm, MVT::i32);
60 }
61
Dan Gohman475871a2008-07-27 21:46:04 +000062 SDNode *Select(SDValue Op);
Dan Gohmanf350b272008-08-23 02:25:05 +000063 virtual void InstructionSelect();
Dan Gohman475871a2008-07-27 21:46:04 +000064 bool SelectAddrMode2(SDValue Op, SDValue N, SDValue &Base,
65 SDValue &Offset, SDValue &Opc);
66 bool SelectAddrMode2Offset(SDValue Op, SDValue N,
67 SDValue &Offset, SDValue &Opc);
68 bool SelectAddrMode3(SDValue Op, SDValue N, SDValue &Base,
69 SDValue &Offset, SDValue &Opc);
70 bool SelectAddrMode3Offset(SDValue Op, SDValue N,
71 SDValue &Offset, SDValue &Opc);
72 bool SelectAddrMode5(SDValue Op, SDValue N, SDValue &Base,
73 SDValue &Offset);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000074
Dan Gohman475871a2008-07-27 21:46:04 +000075 bool SelectAddrModePC(SDValue Op, SDValue N, SDValue &Offset,
76 SDValue &Label);
Evan Chenga8e29892007-01-19 07:51:42 +000077
Dan Gohman475871a2008-07-27 21:46:04 +000078 bool SelectThumbAddrModeRR(SDValue Op, SDValue N, SDValue &Base,
79 SDValue &Offset);
80 bool SelectThumbAddrModeRI5(SDValue Op, SDValue N, unsigned Scale,
81 SDValue &Base, SDValue &OffImm,
82 SDValue &Offset);
83 bool SelectThumbAddrModeS1(SDValue Op, SDValue N, SDValue &Base,
84 SDValue &OffImm, SDValue &Offset);
85 bool SelectThumbAddrModeS2(SDValue Op, SDValue N, SDValue &Base,
86 SDValue &OffImm, SDValue &Offset);
87 bool SelectThumbAddrModeS4(SDValue Op, SDValue N, SDValue &Base,
88 SDValue &OffImm, SDValue &Offset);
89 bool SelectThumbAddrModeSP(SDValue Op, SDValue N, SDValue &Base,
90 SDValue &OffImm);
Evan Chenga8e29892007-01-19 07:51:42 +000091
Anton Korobeynikov52237112009-06-17 18:13:58 +000092 bool SelectShifterOperand(SDValue Op, SDValue N,
93 SDValue &BaseReg, SDValue &Opc);
94
Dan Gohman475871a2008-07-27 21:46:04 +000095 bool SelectShifterOperandReg(SDValue Op, SDValue N, SDValue &A,
96 SDValue &B, SDValue &C);
Evan Chenga8e29892007-01-19 07:51:42 +000097
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000098 // Include the pieces autogenerated from the target description.
99#include "ARMGenDAGISel.inc"
Bob Wilson224c2442009-05-19 05:53:42 +0000100
101private:
102 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
103 /// inline asm expressions.
104 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
105 char ConstraintCode,
106 std::vector<SDValue> &OutOps);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000107};
Evan Chenga8e29892007-01-19 07:51:42 +0000108}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000109
Dan Gohmanf350b272008-08-23 02:25:05 +0000110void ARMDAGToDAGISel::InstructionSelect() {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000111 DEBUG(BB->dump());
112
David Greene8ad4c002008-10-27 21:56:29 +0000113 SelectRoot(*CurDAG);
Dan Gohmanf350b272008-08-23 02:25:05 +0000114 CurDAG->RemoveDeadNodes();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000115}
116
Dan Gohman475871a2008-07-27 21:46:04 +0000117bool ARMDAGToDAGISel::SelectAddrMode2(SDValue Op, SDValue N,
118 SDValue &Base, SDValue &Offset,
119 SDValue &Opc) {
Evan Chenga13fd102007-03-13 21:05:54 +0000120 if (N.getOpcode() == ISD::MUL) {
121 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
122 // X * [3,5,9] -> X + X * [2,4,8] etc.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000123 int RHSC = (int)RHS->getZExtValue();
Evan Chenga13fd102007-03-13 21:05:54 +0000124 if (RHSC & 1) {
125 RHSC = RHSC & ~1;
126 ARM_AM::AddrOpc AddSub = ARM_AM::add;
127 if (RHSC < 0) {
128 AddSub = ARM_AM::sub;
129 RHSC = - RHSC;
130 }
131 if (isPowerOf2_32(RHSC)) {
132 unsigned ShAmt = Log2_32(RHSC);
133 Base = Offset = N.getOperand(0);
134 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt,
135 ARM_AM::lsl),
136 MVT::i32);
137 return true;
138 }
139 }
140 }
141 }
142
Evan Chenga8e29892007-01-19 07:51:42 +0000143 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
144 Base = N;
145 if (N.getOpcode() == ISD::FrameIndex) {
146 int FI = cast<FrameIndexSDNode>(N)->getIndex();
147 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
148 } else if (N.getOpcode() == ARMISD::Wrapper) {
149 Base = N.getOperand(0);
150 }
151 Offset = CurDAG->getRegister(0, MVT::i32);
152 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0,
153 ARM_AM::no_shift),
154 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000155 return true;
156 }
Evan Chenga8e29892007-01-19 07:51:42 +0000157
158 // Match simple R +/- imm12 operands.
159 if (N.getOpcode() == ISD::ADD)
160 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000161 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000162 if ((RHSC >= 0 && RHSC < 0x1000) ||
163 (RHSC < 0 && RHSC > -0x1000)) { // 12 bits.
Evan Chenga8e29892007-01-19 07:51:42 +0000164 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000165 if (Base.getOpcode() == ISD::FrameIndex) {
166 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
167 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
168 }
Evan Chenga8e29892007-01-19 07:51:42 +0000169 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000170
171 ARM_AM::AddrOpc AddSub = ARM_AM::add;
172 if (RHSC < 0) {
173 AddSub = ARM_AM::sub;
174 RHSC = - RHSC;
175 }
176 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, RHSC,
Evan Chenga8e29892007-01-19 07:51:42 +0000177 ARM_AM::no_shift),
178 MVT::i32);
179 return true;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000180 }
Evan Chenga8e29892007-01-19 07:51:42 +0000181 }
182
183 // Otherwise this is R +/- [possibly shifted] R
184 ARM_AM::AddrOpc AddSub = N.getOpcode() == ISD::ADD ? ARM_AM::add:ARM_AM::sub;
185 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(1));
186 unsigned ShAmt = 0;
187
188 Base = N.getOperand(0);
189 Offset = N.getOperand(1);
190
191 if (ShOpcVal != ARM_AM::no_shift) {
192 // Check to see if the RHS of the shift is a constant, if not, we can't fold
193 // it.
194 if (ConstantSDNode *Sh =
195 dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000196 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000197 Offset = N.getOperand(1).getOperand(0);
198 } else {
199 ShOpcVal = ARM_AM::no_shift;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000200 }
201 }
Evan Chenga8e29892007-01-19 07:51:42 +0000202
203 // Try matching (R shl C) + (R).
204 if (N.getOpcode() == ISD::ADD && ShOpcVal == ARM_AM::no_shift) {
205 ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0));
206 if (ShOpcVal != ARM_AM::no_shift) {
207 // Check to see if the RHS of the shift is a constant, if not, we can't
208 // fold it.
209 if (ConstantSDNode *Sh =
210 dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000211 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000212 Offset = N.getOperand(0).getOperand(0);
213 Base = N.getOperand(1);
214 } else {
215 ShOpcVal = ARM_AM::no_shift;
216 }
217 }
218 }
219
220 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
221 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000222 return true;
223}
224
Dan Gohman475871a2008-07-27 21:46:04 +0000225bool ARMDAGToDAGISel::SelectAddrMode2Offset(SDValue Op, SDValue N,
226 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000227 unsigned Opcode = Op.getOpcode();
228 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
229 ? cast<LoadSDNode>(Op)->getAddressingMode()
230 : cast<StoreSDNode>(Op)->getAddressingMode();
231 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
232 ? ARM_AM::add : ARM_AM::sub;
233 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000235 if (Val >= 0 && Val < 0x1000) { // 12 bits.
236 Offset = CurDAG->getRegister(0, MVT::i32);
237 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, Val,
238 ARM_AM::no_shift),
239 MVT::i32);
240 return true;
241 }
242 }
243
244 Offset = N;
245 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
246 unsigned ShAmt = 0;
247 if (ShOpcVal != ARM_AM::no_shift) {
248 // Check to see if the RHS of the shift is a constant, if not, we can't fold
249 // it.
250 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000251 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000252 Offset = N.getOperand(0);
253 } else {
254 ShOpcVal = ARM_AM::no_shift;
255 }
256 }
257
258 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
259 MVT::i32);
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000260 return true;
261}
262
Evan Chenga8e29892007-01-19 07:51:42 +0000263
Dan Gohman475871a2008-07-27 21:46:04 +0000264bool ARMDAGToDAGISel::SelectAddrMode3(SDValue Op, SDValue N,
265 SDValue &Base, SDValue &Offset,
266 SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000267 if (N.getOpcode() == ISD::SUB) {
268 // X - C is canonicalize to X + -C, no need to handle it here.
269 Base = N.getOperand(0);
270 Offset = N.getOperand(1);
271 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::sub, 0),MVT::i32);
272 return true;
273 }
274
275 if (N.getOpcode() != ISD::ADD) {
276 Base = N;
277 if (N.getOpcode() == ISD::FrameIndex) {
278 int FI = cast<FrameIndexSDNode>(N)->getIndex();
279 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
280 }
281 Offset = CurDAG->getRegister(0, MVT::i32);
282 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0),MVT::i32);
283 return true;
284 }
285
286 // If the RHS is +/- imm8, fold into addr mode.
287 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000288 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000289 if ((RHSC >= 0 && RHSC < 256) ||
290 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000291 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000292 if (Base.getOpcode() == ISD::FrameIndex) {
293 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
294 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
295 }
Evan Chenga8e29892007-01-19 07:51:42 +0000296 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000297
298 ARM_AM::AddrOpc AddSub = ARM_AM::add;
299 if (RHSC < 0) {
300 AddSub = ARM_AM::sub;
301 RHSC = - RHSC;
302 }
303 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, RHSC),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000304 return true;
305 }
306 }
307
308 Base = N.getOperand(0);
309 Offset = N.getOperand(1);
310 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0), MVT::i32);
311 return true;
312}
313
Dan Gohman475871a2008-07-27 21:46:04 +0000314bool ARMDAGToDAGISel::SelectAddrMode3Offset(SDValue Op, SDValue N,
315 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000316 unsigned Opcode = Op.getOpcode();
317 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
318 ? cast<LoadSDNode>(Op)->getAddressingMode()
319 : cast<StoreSDNode>(Op)->getAddressingMode();
320 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
321 ? ARM_AM::add : ARM_AM::sub;
322 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000323 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000324 if (Val >= 0 && Val < 256) {
325 Offset = CurDAG->getRegister(0, MVT::i32);
326 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, Val), MVT::i32);
327 return true;
328 }
329 }
330
331 Offset = N;
332 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, 0), MVT::i32);
333 return true;
334}
335
336
Dan Gohman475871a2008-07-27 21:46:04 +0000337bool ARMDAGToDAGISel::SelectAddrMode5(SDValue Op, SDValue N,
338 SDValue &Base, SDValue &Offset) {
Evan Chenga8e29892007-01-19 07:51:42 +0000339 if (N.getOpcode() != ISD::ADD) {
340 Base = N;
341 if (N.getOpcode() == ISD::FrameIndex) {
342 int FI = cast<FrameIndexSDNode>(N)->getIndex();
343 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
344 } else if (N.getOpcode() == ARMISD::Wrapper) {
345 Base = N.getOperand(0);
346 }
347 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
348 MVT::i32);
349 return true;
350 }
351
352 // If the RHS is +/- imm8, fold into addr mode.
353 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000354 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000355 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied by 4.
356 RHSC >>= 2;
Evan Chenge966d642007-01-24 02:45:25 +0000357 if ((RHSC >= 0 && RHSC < 256) ||
358 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000359 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000360 if (Base.getOpcode() == ISD::FrameIndex) {
361 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
362 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
363 }
364
365 ARM_AM::AddrOpc AddSub = ARM_AM::add;
366 if (RHSC < 0) {
367 AddSub = ARM_AM::sub;
368 RHSC = - RHSC;
369 }
370 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(AddSub, RHSC),
Evan Chenga8e29892007-01-19 07:51:42 +0000371 MVT::i32);
372 return true;
373 }
374 }
375 }
376
377 Base = N;
378 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
379 MVT::i32);
380 return true;
381}
382
Dan Gohman475871a2008-07-27 21:46:04 +0000383bool ARMDAGToDAGISel::SelectAddrModePC(SDValue Op, SDValue N,
384 SDValue &Offset, SDValue &Label) {
Evan Chenga8e29892007-01-19 07:51:42 +0000385 if (N.getOpcode() == ARMISD::PIC_ADD && N.hasOneUse()) {
386 Offset = N.getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000387 SDValue N1 = N.getOperand(1);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000388 Label = CurDAG->getTargetConstant(cast<ConstantSDNode>(N1)->getZExtValue(),
Evan Chenga8e29892007-01-19 07:51:42 +0000389 MVT::i32);
390 return true;
391 }
392 return false;
393}
394
Dan Gohman475871a2008-07-27 21:46:04 +0000395bool ARMDAGToDAGISel::SelectThumbAddrModeRR(SDValue Op, SDValue N,
396 SDValue &Base, SDValue &Offset){
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000397 // FIXME dl should come from the parent load or store, not the address
398 DebugLoc dl = Op.getDebugLoc();
Evan Chengc38f2bc2007-01-23 22:59:13 +0000399 if (N.getOpcode() != ISD::ADD) {
400 Base = N;
Dan Gohmanf033b5a2008-12-03 17:10:41 +0000401 // We must materialize a zero in a reg! Returning a constant here
402 // wouldn't work without additional code to position the node within
403 // ISel's topological ordering in a place where ISel will process it
404 // normally. Instead, just explicitly issue a tMOVri8 node!
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000405 Offset = SDValue(CurDAG->getTargetNode(ARM::tMOVi8, dl, MVT::i32,
Evan Chengc38f2bc2007-01-23 22:59:13 +0000406 CurDAG->getTargetConstant(0, MVT::i32)), 0);
407 return true;
408 }
409
Evan Chenga8e29892007-01-19 07:51:42 +0000410 Base = N.getOperand(0);
411 Offset = N.getOperand(1);
412 return true;
413}
414
Evan Cheng79d43262007-01-24 02:21:22 +0000415bool
Dan Gohman475871a2008-07-27 21:46:04 +0000416ARMDAGToDAGISel::SelectThumbAddrModeRI5(SDValue Op, SDValue N,
417 unsigned Scale, SDValue &Base,
418 SDValue &OffImm, SDValue &Offset) {
Evan Cheng79d43262007-01-24 02:21:22 +0000419 if (Scale == 4) {
Dan Gohman475871a2008-07-27 21:46:04 +0000420 SDValue TmpBase, TmpOffImm;
Evan Cheng79d43262007-01-24 02:21:22 +0000421 if (SelectThumbAddrModeSP(Op, N, TmpBase, TmpOffImm))
422 return false; // We want to select tLDRspi / tSTRspi instead.
Evan Cheng012f2d92007-01-24 08:53:17 +0000423 if (N.getOpcode() == ARMISD::Wrapper &&
424 N.getOperand(0).getOpcode() == ISD::TargetConstantPool)
425 return false; // We want to select tLDRpci instead.
Evan Cheng79d43262007-01-24 02:21:22 +0000426 }
427
Evan Chenga8e29892007-01-19 07:51:42 +0000428 if (N.getOpcode() != ISD::ADD) {
429 Base = (N.getOpcode() == ARMISD::Wrapper) ? N.getOperand(0) : N;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000430 Offset = CurDAG->getRegister(0, MVT::i32);
431 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000432 return true;
433 }
434
Evan Chengad0e4652007-02-06 00:22:06 +0000435 // Thumb does not have [sp, r] address mode.
436 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
437 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1));
438 if ((LHSR && LHSR->getReg() == ARM::SP) ||
439 (RHSR && RHSR->getReg() == ARM::SP)) {
440 Base = N;
441 Offset = CurDAG->getRegister(0, MVT::i32);
442 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
443 return true;
444 }
445
Evan Chenga8e29892007-01-19 07:51:42 +0000446 // If the RHS is + imm5 * scale, fold into addr mode.
447 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000448 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000449 if ((RHSC & (Scale-1)) == 0) { // The constant is implicitly multiplied.
450 RHSC /= Scale;
451 if (RHSC >= 0 && RHSC < 32) {
452 Base = N.getOperand(0);
Evan Chengc38f2bc2007-01-23 22:59:13 +0000453 Offset = CurDAG->getRegister(0, MVT::i32);
454 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000455 return true;
456 }
457 }
458 }
459
Evan Chengc38f2bc2007-01-23 22:59:13 +0000460 Base = N.getOperand(0);
461 Offset = N.getOperand(1);
462 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
463 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000464}
465
Dan Gohman475871a2008-07-27 21:46:04 +0000466bool ARMDAGToDAGISel::SelectThumbAddrModeS1(SDValue Op, SDValue N,
467 SDValue &Base, SDValue &OffImm,
468 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000469 return SelectThumbAddrModeRI5(Op, N, 1, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000470}
471
Dan Gohman475871a2008-07-27 21:46:04 +0000472bool ARMDAGToDAGISel::SelectThumbAddrModeS2(SDValue Op, SDValue N,
473 SDValue &Base, SDValue &OffImm,
474 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000475 return SelectThumbAddrModeRI5(Op, N, 2, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000476}
477
Dan Gohman475871a2008-07-27 21:46:04 +0000478bool ARMDAGToDAGISel::SelectThumbAddrModeS4(SDValue Op, SDValue N,
479 SDValue &Base, SDValue &OffImm,
480 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000481 return SelectThumbAddrModeRI5(Op, N, 4, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000482}
483
Dan Gohman475871a2008-07-27 21:46:04 +0000484bool ARMDAGToDAGISel::SelectThumbAddrModeSP(SDValue Op, SDValue N,
485 SDValue &Base, SDValue &OffImm) {
Evan Chenga8e29892007-01-19 07:51:42 +0000486 if (N.getOpcode() == ISD::FrameIndex) {
487 int FI = cast<FrameIndexSDNode>(N)->getIndex();
488 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Evan Cheng79d43262007-01-24 02:21:22 +0000489 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000490 return true;
491 }
Evan Cheng79d43262007-01-24 02:21:22 +0000492
Evan Chengad0e4652007-02-06 00:22:06 +0000493 if (N.getOpcode() != ISD::ADD)
494 return false;
495
496 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000497 if (N.getOperand(0).getOpcode() == ISD::FrameIndex ||
498 (LHSR && LHSR->getReg() == ARM::SP)) {
Evan Cheng79d43262007-01-24 02:21:22 +0000499 // If the RHS is + imm8 * scale, fold into addr mode.
500 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000501 int RHSC = (int)RHS->getZExtValue();
Evan Cheng79d43262007-01-24 02:21:22 +0000502 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied.
503 RHSC >>= 2;
504 if (RHSC >= 0 && RHSC < 256) {
Evan Chengad0e4652007-02-06 00:22:06 +0000505 Base = N.getOperand(0);
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000506 if (Base.getOpcode() == ISD::FrameIndex) {
507 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
508 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
509 }
Evan Cheng79d43262007-01-24 02:21:22 +0000510 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
511 return true;
512 }
513 }
514 }
515 }
Evan Chenga8e29892007-01-19 07:51:42 +0000516
517 return false;
518}
519
Anton Korobeynikov52237112009-06-17 18:13:58 +0000520bool ARMDAGToDAGISel::SelectShifterOperand(SDValue Op,
521 SDValue N,
522 SDValue &BaseReg,
523 SDValue &Opc) {
524 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
525
526 // Don't match base register only case. That is matched to a separate
527 // lower complexity pattern with explicit register operand.
528 if (ShOpcVal == ARM_AM::no_shift) return false;
529
530 BaseReg = N.getOperand(0);
531 unsigned ShImmVal = 0;
532 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1)))
533 ShImmVal = RHS->getZExtValue() & 31;
534 else
535 return false;
536
537 Opc = getI32Imm(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal));
538
539 return true;
540}
541
Dan Gohman475871a2008-07-27 21:46:04 +0000542bool ARMDAGToDAGISel::SelectShifterOperandReg(SDValue Op,
Anton Korobeynikov52237112009-06-17 18:13:58 +0000543 SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +0000544 SDValue &BaseReg,
545 SDValue &ShReg,
546 SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000547 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
548
549 // Don't match base register only case. That is matched to a separate
550 // lower complexity pattern with explicit register operand.
551 if (ShOpcVal == ARM_AM::no_shift) return false;
552
553 BaseReg = N.getOperand(0);
554 unsigned ShImmVal = 0;
555 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
556 ShReg = CurDAG->getRegister(0, MVT::i32);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000557 ShImmVal = RHS->getZExtValue() & 31;
Evan Chenga8e29892007-01-19 07:51:42 +0000558 } else {
559 ShReg = N.getOperand(1);
560 }
561 Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal),
562 MVT::i32);
563 return true;
564}
565
Evan Chengee568cf2007-07-05 07:15:27 +0000566/// getAL - Returns a ARMCC::AL immediate node.
Dan Gohman475871a2008-07-27 21:46:04 +0000567static inline SDValue getAL(SelectionDAG *CurDAG) {
Evan Cheng44bec522007-05-15 01:29:07 +0000568 return CurDAG->getTargetConstant((uint64_t)ARMCC::AL, MVT::i32);
569}
570
Evan Chenga8e29892007-01-19 07:51:42 +0000571
Dan Gohman475871a2008-07-27 21:46:04 +0000572SDNode *ARMDAGToDAGISel::Select(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000573 SDNode *N = Op.getNode();
Dale Johannesened2eee62009-02-06 01:31:28 +0000574 DebugLoc dl = N->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000575
Dan Gohmane8be6c62008-07-17 19:10:17 +0000576 if (N->isMachineOpcode())
Evan Chenga8e29892007-01-19 07:51:42 +0000577 return NULL; // Already selected.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000578
579 switch (N->getOpcode()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000580 default: break;
581 case ISD::Constant: {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000582 // ARMv6T2 and later should materialize imms via MOV / MOVT pair.
583 if (Subtarget->hasV6T2Ops() || Subtarget->hasThumb2())
584 break;
585
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000586 unsigned Val = cast<ConstantSDNode>(N)->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000587 bool UseCP = true;
588 if (Subtarget->isThumb())
589 UseCP = (Val > 255 && // MOV
590 ~Val > 255 && // MOV + MVN
591 !ARM_AM::isThumbImmShiftedVal(Val)); // MOV + LSL
592 else
593 UseCP = (ARM_AM::getSOImmVal(Val) == -1 && // MOV
594 ARM_AM::getSOImmVal(~Val) == -1 && // MVN
595 !ARM_AM::isSOImmTwoPartVal(Val)); // two instrs.
596 if (UseCP) {
Dan Gohman475871a2008-07-27 21:46:04 +0000597 SDValue CPIdx =
Evan Chenga8e29892007-01-19 07:51:42 +0000598 CurDAG->getTargetConstantPool(ConstantInt::get(Type::Int32Ty, Val),
599 TLI.getPointerTy());
Evan Cheng012f2d92007-01-24 08:53:17 +0000600
601 SDNode *ResNode;
602 if (Subtarget->isThumb())
Dale Johannesened2eee62009-02-06 01:31:28 +0000603 ResNode = CurDAG->getTargetNode(ARM::tLDRcp, dl, MVT::i32, MVT::Other,
Evan Cheng012f2d92007-01-24 08:53:17 +0000604 CPIdx, CurDAG->getEntryNode());
605 else {
Dan Gohman475871a2008-07-27 21:46:04 +0000606 SDValue Ops[] = {
Anton Korobeynikovdada95b2009-06-08 22:57:18 +0000607 CPIdx,
Evan Cheng012f2d92007-01-24 08:53:17 +0000608 CurDAG->getRegister(0, MVT::i32),
609 CurDAG->getTargetConstant(0, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +0000610 getAL(CurDAG),
611 CurDAG->getRegister(0, MVT::i32),
Evan Cheng012f2d92007-01-24 08:53:17 +0000612 CurDAG->getEntryNode()
613 };
Dale Johannesened2eee62009-02-06 01:31:28 +0000614 ResNode=CurDAG->getTargetNode(ARM::LDRcp, dl, MVT::i32, MVT::Other,
615 Ops, 6);
Evan Cheng012f2d92007-01-24 08:53:17 +0000616 }
Dan Gohman475871a2008-07-27 21:46:04 +0000617 ReplaceUses(Op, SDValue(ResNode, 0));
Evan Chenga8e29892007-01-19 07:51:42 +0000618 return NULL;
619 }
Anton Korobeynikovdada95b2009-06-08 22:57:18 +0000620
Evan Chenga8e29892007-01-19 07:51:42 +0000621 // Other cases are autogenerated.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000622 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000623 }
Rafael Espindolaf819a492006-11-09 13:58:55 +0000624 case ISD::FrameIndex: {
Evan Chenga8e29892007-01-19 07:51:42 +0000625 // Selects to ADDri FI, 0 which in turn will become ADDri SP, imm.
Rafael Espindolaf819a492006-11-09 13:58:55 +0000626 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Dan Gohman475871a2008-07-27 21:46:04 +0000627 SDValue TFI = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000628 if (Subtarget->isThumb()) {
Evan Cheng44bec522007-05-15 01:29:07 +0000629 return CurDAG->SelectNodeTo(N, ARM::tADDrSPi, MVT::i32, TFI,
630 CurDAG->getTargetConstant(0, MVT::i32));
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000631 } else {
Dan Gohman475871a2008-07-27 21:46:04 +0000632 SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000633 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
634 CurDAG->getRegister(0, MVT::i32) };
635 return CurDAG->SelectNodeTo(N, ARM::ADDri, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000636 }
Evan Chenga8e29892007-01-19 07:51:42 +0000637 }
Evan Chengad0e4652007-02-06 00:22:06 +0000638 case ISD::ADD: {
Evan Cheng9d7b5302009-03-26 19:09:01 +0000639 if (!Subtarget->isThumb())
640 break;
Evan Chengad0e4652007-02-06 00:22:06 +0000641 // Select add sp, c to tADDhirr.
Dan Gohman475871a2008-07-27 21:46:04 +0000642 SDValue N0 = Op.getOperand(0);
643 SDValue N1 = Op.getOperand(1);
Evan Chengad0e4652007-02-06 00:22:06 +0000644 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(Op.getOperand(0));
645 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(Op.getOperand(1));
646 if (LHSR && LHSR->getReg() == ARM::SP) {
647 std::swap(N0, N1);
648 std::swap(LHSR, RHSR);
649 }
650 if (RHSR && RHSR->getReg() == ARM::SP) {
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000651 SDValue Val = SDValue(CurDAG->getTargetNode(ARM::tMOVlor2hir, dl,
652 Op.getValueType(), N0, N0), 0);
653 return CurDAG->SelectNodeTo(N, ARM::tADDhirr, Op.getValueType(), Val, N1);
Evan Chengad0e4652007-02-06 00:22:06 +0000654 }
655 break;
656 }
Evan Chenga8e29892007-01-19 07:51:42 +0000657 case ISD::MUL:
Evan Cheng79d43262007-01-24 02:21:22 +0000658 if (Subtarget->isThumb())
659 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000660 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000661 unsigned RHSV = C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000662 if (!RHSV) break;
663 if (isPowerOf2_32(RHSV-1)) { // 2^n+1?
Dan Gohman475871a2008-07-27 21:46:04 +0000664 SDValue V = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000665 unsigned ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, Log2_32(RHSV-1));
Dan Gohman475871a2008-07-27 21:46:04 +0000666 SDValue Ops[] = { V, V, CurDAG->getRegister(0, MVT::i32),
Evan Cheng44bec522007-05-15 01:29:07 +0000667 CurDAG->getTargetConstant(ShImm, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000668 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
669 CurDAG->getRegister(0, MVT::i32) };
670 return CurDAG->SelectNodeTo(N, ARM::ADDrs, MVT::i32, Ops, 7);
Evan Chenga8e29892007-01-19 07:51:42 +0000671 }
672 if (isPowerOf2_32(RHSV+1)) { // 2^n-1?
Dan Gohman475871a2008-07-27 21:46:04 +0000673 SDValue V = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000674 unsigned ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, Log2_32(RHSV+1));
Dan Gohman475871a2008-07-27 21:46:04 +0000675 SDValue Ops[] = { V, V, CurDAG->getRegister(0, MVT::i32),
Evan Cheng44bec522007-05-15 01:29:07 +0000676 CurDAG->getTargetConstant(ShImm, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +0000677 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000678 CurDAG->getRegister(0, MVT::i32) };
679 return CurDAG->SelectNodeTo(N, ARM::RSBrs, MVT::i32, Ops, 7);
Evan Chenga8e29892007-01-19 07:51:42 +0000680 }
681 }
682 break;
683 case ARMISD::FMRRD:
Dale Johannesened2eee62009-02-06 01:31:28 +0000684 return CurDAG->getTargetNode(ARM::FMRRD, dl, MVT::i32, MVT::i32,
Evan Chengee568cf2007-07-05 07:15:27 +0000685 Op.getOperand(0), getAL(CurDAG),
686 CurDAG->getRegister(0, MVT::i32));
Dan Gohman525178c2007-10-08 18:33:35 +0000687 case ISD::UMUL_LOHI: {
Dan Gohman475871a2008-07-27 21:46:04 +0000688 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Evan Cheng13ab0202007-07-10 18:08:01 +0000689 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
690 CurDAG->getRegister(0, MVT::i32) };
Dale Johannesened2eee62009-02-06 01:31:28 +0000691 return CurDAG->getTargetNode(ARM::UMULL, dl, MVT::i32, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000692 }
Dan Gohman525178c2007-10-08 18:33:35 +0000693 case ISD::SMUL_LOHI: {
Dan Gohman475871a2008-07-27 21:46:04 +0000694 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Evan Cheng13ab0202007-07-10 18:08:01 +0000695 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
696 CurDAG->getRegister(0, MVT::i32) };
Dale Johannesened2eee62009-02-06 01:31:28 +0000697 return CurDAG->getTargetNode(ARM::SMULL, dl, MVT::i32, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000698 }
Evan Chenga8e29892007-01-19 07:51:42 +0000699 case ISD::LOAD: {
700 LoadSDNode *LD = cast<LoadSDNode>(Op);
701 ISD::MemIndexedMode AM = LD->getAddressingMode();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000702 MVT LoadedVT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +0000703 if (AM != ISD::UNINDEXED) {
Dan Gohman475871a2008-07-27 21:46:04 +0000704 SDValue Offset, AMOpc;
Evan Chenga8e29892007-01-19 07:51:42 +0000705 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
706 unsigned Opcode = 0;
707 bool Match = false;
708 if (LoadedVT == MVT::i32 &&
709 SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
710 Opcode = isPre ? ARM::LDR_PRE : ARM::LDR_POST;
711 Match = true;
712 } else if (LoadedVT == MVT::i16 &&
713 SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
714 Match = true;
715 Opcode = (LD->getExtensionType() == ISD::SEXTLOAD)
716 ? (isPre ? ARM::LDRSH_PRE : ARM::LDRSH_POST)
717 : (isPre ? ARM::LDRH_PRE : ARM::LDRH_POST);
718 } else if (LoadedVT == MVT::i8 || LoadedVT == MVT::i1) {
719 if (LD->getExtensionType() == ISD::SEXTLOAD) {
720 if (SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
721 Match = true;
722 Opcode = isPre ? ARM::LDRSB_PRE : ARM::LDRSB_POST;
723 }
724 } else {
725 if (SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
726 Match = true;
727 Opcode = isPre ? ARM::LDRB_PRE : ARM::LDRB_POST;
728 }
729 }
730 }
Rafael Espindolaf819a492006-11-09 13:58:55 +0000731
Evan Chenga8e29892007-01-19 07:51:42 +0000732 if (Match) {
Dan Gohman475871a2008-07-27 21:46:04 +0000733 SDValue Chain = LD->getChain();
734 SDValue Base = LD->getBasePtr();
Dan Gohman475871a2008-07-27 21:46:04 +0000735 SDValue Ops[]= { Base, Offset, AMOpc, getAL(CurDAG),
Evan Chengee568cf2007-07-05 07:15:27 +0000736 CurDAG->getRegister(0, MVT::i32), Chain };
Dale Johannesened2eee62009-02-06 01:31:28 +0000737 return CurDAG->getTargetNode(Opcode, dl, MVT::i32, MVT::i32,
Evan Chengee568cf2007-07-05 07:15:27 +0000738 MVT::Other, Ops, 6);
Evan Chenga8e29892007-01-19 07:51:42 +0000739 }
740 }
741 // Other cases are autogenerated.
Rafael Espindolaf819a492006-11-09 13:58:55 +0000742 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000743 }
Evan Chengee568cf2007-07-05 07:15:27 +0000744 case ARMISD::BRCOND: {
745 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
746 // Emits: (Bcc:void (bb:Other):$dst, (imm:i32):$cc)
747 // Pattern complexity = 6 cost = 1 size = 0
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000748
Evan Chengee568cf2007-07-05 07:15:27 +0000749 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
750 // Emits: (tBcc:void (bb:Other):$dst, (imm:i32):$cc)
751 // Pattern complexity = 6 cost = 1 size = 0
752
753 unsigned Opc = Subtarget->isThumb() ? ARM::tBcc : ARM::Bcc;
Dan Gohman475871a2008-07-27 21:46:04 +0000754 SDValue Chain = Op.getOperand(0);
755 SDValue N1 = Op.getOperand(1);
756 SDValue N2 = Op.getOperand(2);
757 SDValue N3 = Op.getOperand(3);
758 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +0000759 assert(N1.getOpcode() == ISD::BasicBlock);
760 assert(N2.getOpcode() == ISD::Constant);
761 assert(N3.getOpcode() == ISD::Register);
762
Dan Gohman475871a2008-07-27 21:46:04 +0000763 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000764 cast<ConstantSDNode>(N2)->getZExtValue()),
765 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000766 SDValue Ops[] = { N1, Tmp2, N3, Chain, InFlag };
Dale Johannesenf90b2a72009-02-06 02:08:06 +0000767 SDNode *ResNode = CurDAG->getTargetNode(Opc, dl, MVT::Other,
768 MVT::Flag, Ops, 5);
Dan Gohman475871a2008-07-27 21:46:04 +0000769 Chain = SDValue(ResNode, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +0000770 if (Op.getNode()->getNumValues() == 2) {
Dan Gohman475871a2008-07-27 21:46:04 +0000771 InFlag = SDValue(ResNode, 1);
Gabor Greifba36cb52008-08-28 21:40:38 +0000772 ReplaceUses(SDValue(Op.getNode(), 1), InFlag);
Chris Lattnera47b9bc2008-02-03 03:20:59 +0000773 }
Gabor Greifba36cb52008-08-28 21:40:38 +0000774 ReplaceUses(SDValue(Op.getNode(), 0), SDValue(Chain.getNode(), Chain.getResNo()));
Evan Chengee568cf2007-07-05 07:15:27 +0000775 return NULL;
776 }
777 case ARMISD::CMOV: {
778 bool isThumb = Subtarget->isThumb();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000779 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000780 SDValue N0 = Op.getOperand(0);
781 SDValue N1 = Op.getOperand(1);
782 SDValue N2 = Op.getOperand(2);
783 SDValue N3 = Op.getOperand(3);
784 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +0000785 assert(N2.getOpcode() == ISD::Constant);
786 assert(N3.getOpcode() == ISD::Register);
787
788 // Pattern: (ARMcmov:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
789 // Emits: (MOVCCs:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
790 // Pattern complexity = 18 cost = 1 size = 0
Dan Gohman475871a2008-07-27 21:46:04 +0000791 SDValue CPTmp0;
792 SDValue CPTmp1;
793 SDValue CPTmp2;
Evan Chengee568cf2007-07-05 07:15:27 +0000794 if (!isThumb && VT == MVT::i32 &&
795 SelectShifterOperandReg(Op, N1, CPTmp0, CPTmp1, CPTmp2)) {
Dan Gohman475871a2008-07-27 21:46:04 +0000796 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000797 cast<ConstantSDNode>(N2)->getZExtValue()),
798 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000799 SDValue Ops[] = { N0, CPTmp0, CPTmp1, CPTmp2, Tmp2, N3, InFlag };
Gabor Greifba36cb52008-08-28 21:40:38 +0000800 return CurDAG->SelectNodeTo(Op.getNode(), ARM::MOVCCs, MVT::i32, Ops, 7);
Evan Chengee568cf2007-07-05 07:15:27 +0000801 }
802
803 // Pattern: (ARMcmov:i32 GPR:i32:$false,
804 // (imm:i32)<<P:Predicate_so_imm>><<X:so_imm_XFORM>>:$true,
805 // (imm:i32):$cc)
806 // Emits: (MOVCCi:i32 GPR:i32:$false,
807 // (so_imm_XFORM:i32 (imm:i32):$true), (imm:i32):$cc)
808 // Pattern complexity = 10 cost = 1 size = 0
809 if (VT == MVT::i32 &&
810 N3.getOpcode() == ISD::Constant &&
Gabor Greifba36cb52008-08-28 21:40:38 +0000811 Predicate_so_imm(N3.getNode())) {
Dan Gohman475871a2008-07-27 21:46:04 +0000812 SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000813 cast<ConstantSDNode>(N1)->getZExtValue()),
814 MVT::i32);
Gabor Greifba36cb52008-08-28 21:40:38 +0000815 Tmp1 = Transform_so_imm_XFORM(Tmp1.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +0000816 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000817 cast<ConstantSDNode>(N2)->getZExtValue()),
818 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000819 SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
Gabor Greifba36cb52008-08-28 21:40:38 +0000820 return CurDAG->SelectNodeTo(Op.getNode(), ARM::MOVCCi, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000821 }
822
823 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
824 // Emits: (MOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
825 // Pattern complexity = 6 cost = 1 size = 0
826 //
827 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
828 // Emits: (tMOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
829 // Pattern complexity = 6 cost = 11 size = 0
830 //
831 // Also FCPYScc and FCPYDcc.
Dan Gohman475871a2008-07-27 21:46:04 +0000832 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000833 cast<ConstantSDNode>(N2)->getZExtValue()),
834 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000835 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +0000836 unsigned Opc = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000837 switch (VT.getSimpleVT()) {
Evan Chengee568cf2007-07-05 07:15:27 +0000838 default: assert(false && "Illegal conditional move type!");
839 break;
840 case MVT::i32:
841 Opc = isThumb ? ARM::tMOVCCr : ARM::MOVCCr;
842 break;
843 case MVT::f32:
844 Opc = ARM::FCPYScc;
845 break;
846 case MVT::f64:
847 Opc = ARM::FCPYDcc;
848 break;
849 }
Gabor Greifba36cb52008-08-28 21:40:38 +0000850 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000851 }
852 case ARMISD::CNEG: {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000853 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000854 SDValue N0 = Op.getOperand(0);
855 SDValue N1 = Op.getOperand(1);
856 SDValue N2 = Op.getOperand(2);
857 SDValue N3 = Op.getOperand(3);
858 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +0000859 assert(N2.getOpcode() == ISD::Constant);
860 assert(N3.getOpcode() == ISD::Register);
861
Dan Gohman475871a2008-07-27 21:46:04 +0000862 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000863 cast<ConstantSDNode>(N2)->getZExtValue()),
864 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000865 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +0000866 unsigned Opc = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000867 switch (VT.getSimpleVT()) {
Evan Chengee568cf2007-07-05 07:15:27 +0000868 default: assert(false && "Illegal conditional move type!");
869 break;
870 case MVT::f32:
871 Opc = ARM::FNEGScc;
872 break;
873 case MVT::f64:
874 Opc = ARM::FNEGDcc;
Evan Chenge5ad88e2008-12-10 21:54:21 +0000875 break;
Evan Chengee568cf2007-07-05 07:15:27 +0000876 }
Gabor Greifba36cb52008-08-28 21:40:38 +0000877 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000878 }
Evan Chenge5ad88e2008-12-10 21:54:21 +0000879
880 case ISD::DECLARE: {
881 SDValue Chain = Op.getOperand(0);
882 SDValue N1 = Op.getOperand(1);
883 SDValue N2 = Op.getOperand(2);
884 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N1);
Chris Lattner8c4d1b22009-02-12 17:38:23 +0000885 // FIXME: handle VLAs.
886 if (!FINode) {
887 ReplaceUses(Op.getValue(0), Chain);
888 return NULL;
889 }
Evan Chenge5ad88e2008-12-10 21:54:21 +0000890 if (N2.getOpcode() == ARMISD::PIC_ADD && isa<LoadSDNode>(N2.getOperand(0)))
891 N2 = N2.getOperand(0);
892 LoadSDNode *Ld = dyn_cast<LoadSDNode>(N2);
Chris Lattner8c4d1b22009-02-12 17:38:23 +0000893 if (!Ld) {
894 ReplaceUses(Op.getValue(0), Chain);
895 return NULL;
896 }
Evan Chenge5ad88e2008-12-10 21:54:21 +0000897 SDValue BasePtr = Ld->getBasePtr();
898 assert(BasePtr.getOpcode() == ARMISD::Wrapper &&
899 isa<ConstantPoolSDNode>(BasePtr.getOperand(0)) &&
900 "llvm.dbg.variable should be a constantpool node");
901 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(BasePtr.getOperand(0));
902 GlobalValue *GV = 0;
903 if (CP->isMachineConstantPoolEntry()) {
904 ARMConstantPoolValue *ACPV = (ARMConstantPoolValue*)CP->getMachineCPVal();
905 GV = ACPV->getGV();
906 } else
907 GV = dyn_cast<GlobalValue>(CP->getConstVal());
Chris Lattner8c4d1b22009-02-12 17:38:23 +0000908 if (!GV) {
909 ReplaceUses(Op.getValue(0), Chain);
910 return NULL;
Evan Chenge5ad88e2008-12-10 21:54:21 +0000911 }
Chris Lattner8c4d1b22009-02-12 17:38:23 +0000912
913 SDValue Tmp1 = CurDAG->getTargetFrameIndex(FINode->getIndex(),
914 TLI.getPointerTy());
915 SDValue Tmp2 = CurDAG->getTargetGlobalAddress(GV, TLI.getPointerTy());
916 SDValue Ops[] = { Tmp1, Tmp2, Chain };
917 return CurDAG->getTargetNode(TargetInstrInfo::DECLARE, dl,
918 MVT::Other, Ops, 3);
Evan Chengee568cf2007-07-05 07:15:27 +0000919 }
Evan Chenge5ad88e2008-12-10 21:54:21 +0000920 }
921
Evan Chenga8e29892007-01-19 07:51:42 +0000922 return SelectCode(Op);
923}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000924
Bob Wilson224c2442009-05-19 05:53:42 +0000925bool ARMDAGToDAGISel::
926SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
927 std::vector<SDValue> &OutOps) {
928 assert(ConstraintCode == 'm' && "unexpected asm memory constraint");
929
930 SDValue Base, Offset, Opc;
931 if (!SelectAddrMode2(Op, Op, Base, Offset, Opc))
932 return true;
933
934 OutOps.push_back(Base);
935 OutOps.push_back(Offset);
936 OutOps.push_back(Opc);
937 return false;
938}
939
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000940/// createARMISelDag - This pass converts a legalized DAG into a
941/// ARM-specific DAG, ready for instruction scheduling.
942///
Evan Chenga8e29892007-01-19 07:51:42 +0000943FunctionPass *llvm::createARMISelDag(ARMTargetMachine &TM) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000944 return new ARMDAGToDAGISel(TM);
945}