Jia Liu | 31d157a | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- PPCInstrAltivec.td - The PowerPC Altivec Extension -*- tablegen -*-===// |
| 2 | // |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Jia Liu | 31d157a | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 7 | // |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the Altivec extension to the PowerPC instruction set. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | // Altivec transformation functions and pattern fragments. |
| 16 | // |
| 17 | |
Chris Lattner | e4c868f | 2010-03-28 08:00:23 +0000 | [diff] [blame] | 18 | // Since we canonicalize buildvectors to v16i8, all vnots "-1" operands will be |
| 19 | // of that type. |
| 20 | def vnot_ppc : PatFrag<(ops node:$in), |
| 21 | (xor node:$in, (bitconvert (v16i8 immAllOnesV)))>; |
Chris Lattner | ddb739e | 2006-04-06 17:23:16 +0000 | [diff] [blame] | 22 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 23 | def vpkuhum_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 24 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 25 | return PPC::isVPKUHUMShuffleMask(cast<ShuffleVectorSDNode>(N), false); |
Chris Lattner | f24380e | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 26 | }]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 27 | def vpkuwum_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 28 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 29 | return PPC::isVPKUWUMShuffleMask(cast<ShuffleVectorSDNode>(N), false); |
| 30 | }]>; |
| 31 | def vpkuhum_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 32 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 33 | return PPC::isVPKUHUMShuffleMask(cast<ShuffleVectorSDNode>(N), true); |
| 34 | }]>; |
| 35 | def vpkuwum_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 36 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 37 | return PPC::isVPKUWUMShuffleMask(cast<ShuffleVectorSDNode>(N), true); |
Chris Lattner | f24380e | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 38 | }]>; |
| 39 | |
| 40 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 41 | def vmrglb_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
Chris Lattner | b200f1c | 2010-03-08 18:44:04 +0000 | [diff] [blame] | 42 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 43 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 1, false); |
Chris Lattner | 116cc48 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 44 | }]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 45 | def vmrglh_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
Chris Lattner | b200f1c | 2010-03-08 18:44:04 +0000 | [diff] [blame] | 46 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 47 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 2, false); |
Chris Lattner | 116cc48 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 48 | }]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 49 | def vmrglw_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
Chris Lattner | b200f1c | 2010-03-08 18:44:04 +0000 | [diff] [blame] | 50 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 51 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 4, false); |
Chris Lattner | 116cc48 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 52 | }]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 53 | def vmrghb_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
Chris Lattner | b200f1c | 2010-03-08 18:44:04 +0000 | [diff] [blame] | 54 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 55 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 1, false); |
Chris Lattner | 116cc48 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 56 | }]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 57 | def vmrghh_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
Chris Lattner | b200f1c | 2010-03-08 18:44:04 +0000 | [diff] [blame] | 58 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 59 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 2, false); |
Chris Lattner | 116cc48 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 60 | }]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 61 | def vmrghw_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
Chris Lattner | b200f1c | 2010-03-08 18:44:04 +0000 | [diff] [blame] | 62 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 63 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 4, false); |
Chris Lattner | caad163 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 64 | }]>; |
| 65 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 66 | |
| 67 | def vmrglb_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
Chris Lattner | b200f1c | 2010-03-08 18:44:04 +0000 | [diff] [blame] | 68 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 69 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 1, true); |
Chris Lattner | caad163 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 70 | }]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 71 | def vmrglh_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 72 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 73 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 2, true); |
Chris Lattner | caad163 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 74 | }]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 75 | def vmrglw_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 76 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 77 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 4, true); |
Chris Lattner | caad163 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 78 | }]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 79 | def vmrghb_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 80 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 81 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 1, true); |
Chris Lattner | caad163 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 82 | }]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 83 | def vmrghh_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 84 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 85 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 2, true); |
Chris Lattner | caad163 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 86 | }]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 87 | def vmrghw_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 88 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 89 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 4, true); |
Chris Lattner | 116cc48 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 90 | }]>; |
| 91 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 92 | |
| 93 | def VSLDOI_get_imm : SDNodeXForm<vector_shuffle, [{ |
Chris Lattner | f24380e | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 94 | return getI32Imm(PPC::isVSLDOIShuffleMask(N, false)); |
Chris Lattner | d0608e1 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 95 | }]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 96 | def vsldoi_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 97 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Chris Lattner | f24380e | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 98 | return PPC::isVSLDOIShuffleMask(N, false) != -1; |
Chris Lattner | d0608e1 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 99 | }], VSLDOI_get_imm>; |
| 100 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 101 | |
Chris Lattner | f24380e | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 102 | /// VSLDOI_unary* - These are used to match vsldoi(X,X), which is turned into |
Chris Lattner | d0608e1 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 103 | /// vector_shuffle(X,undef,mask) by the dag combiner. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 104 | def VSLDOI_unary_get_imm : SDNodeXForm<vector_shuffle, [{ |
Chris Lattner | f24380e | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 105 | return getI32Imm(PPC::isVSLDOIShuffleMask(N, true)); |
Chris Lattner | d0608e1 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 106 | }]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 107 | def vsldoi_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 108 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Chris Lattner | f24380e | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 109 | return PPC::isVSLDOIShuffleMask(N, true) != -1; |
| 110 | }], VSLDOI_unary_get_imm>; |
Chris Lattner | d0608e1 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 111 | |
| 112 | |
Chris Lattner | 7ff7e67 | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 113 | // VSPLT*_get_imm xform function: convert vector_shuffle mask to VSPLT* imm. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 114 | def VSPLTB_get_imm : SDNodeXForm<vector_shuffle, [{ |
Chris Lattner | 7ff7e67 | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 115 | return getI32Imm(PPC::getVSPLTImmediate(N, 1)); |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 116 | }]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 117 | def vspltb_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 118 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 119 | return PPC::isSplatShuffleMask(cast<ShuffleVectorSDNode>(N), 1); |
Chris Lattner | 7ff7e67 | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 120 | }], VSPLTB_get_imm>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 121 | def VSPLTH_get_imm : SDNodeXForm<vector_shuffle, [{ |
Chris Lattner | 7ff7e67 | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 122 | return getI32Imm(PPC::getVSPLTImmediate(N, 2)); |
| 123 | }]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 124 | def vsplth_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 125 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 126 | return PPC::isSplatShuffleMask(cast<ShuffleVectorSDNode>(N), 2); |
Chris Lattner | 7ff7e67 | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 127 | }], VSPLTH_get_imm>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 128 | def VSPLTW_get_imm : SDNodeXForm<vector_shuffle, [{ |
Chris Lattner | 7ff7e67 | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 129 | return getI32Imm(PPC::getVSPLTImmediate(N, 4)); |
| 130 | }]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 131 | def vspltw_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 132 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 133 | return PPC::isSplatShuffleMask(cast<ShuffleVectorSDNode>(N), 4); |
Chris Lattner | 7ff7e67 | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 134 | }], VSPLTW_get_imm>; |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 135 | |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 136 | |
| 137 | // VSPLTISB_get_imm xform function: convert build_vector to VSPLTISB imm. |
| 138 | def VSPLTISB_get_imm : SDNodeXForm<build_vector, [{ |
Chris Lattner | e87192a | 2006-04-12 17:37:20 +0000 | [diff] [blame] | 139 | return PPC::get_VSPLTI_elt(N, 1, *CurDAG); |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 140 | }]>; |
| 141 | def vecspltisb : PatLeaf<(build_vector), [{ |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 142 | return PPC::get_VSPLTI_elt(N, 1, *CurDAG).getNode() != 0; |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 143 | }], VSPLTISB_get_imm>; |
| 144 | |
| 145 | // VSPLTISH_get_imm xform function: convert build_vector to VSPLTISH imm. |
| 146 | def VSPLTISH_get_imm : SDNodeXForm<build_vector, [{ |
Chris Lattner | e87192a | 2006-04-12 17:37:20 +0000 | [diff] [blame] | 147 | return PPC::get_VSPLTI_elt(N, 2, *CurDAG); |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 148 | }]>; |
| 149 | def vecspltish : PatLeaf<(build_vector), [{ |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 150 | return PPC::get_VSPLTI_elt(N, 2, *CurDAG).getNode() != 0; |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 151 | }], VSPLTISH_get_imm>; |
| 152 | |
| 153 | // VSPLTISW_get_imm xform function: convert build_vector to VSPLTISW imm. |
| 154 | def VSPLTISW_get_imm : SDNodeXForm<build_vector, [{ |
Chris Lattner | e87192a | 2006-04-12 17:37:20 +0000 | [diff] [blame] | 155 | return PPC::get_VSPLTI_elt(N, 4, *CurDAG); |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 156 | }]>; |
| 157 | def vecspltisw : PatLeaf<(build_vector), [{ |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 158 | return PPC::get_VSPLTI_elt(N, 4, *CurDAG).getNode() != 0; |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 159 | }], VSPLTISW_get_imm>; |
| 160 | |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 161 | //===----------------------------------------------------------------------===// |
Chris Lattner | 3c4f4e9f | 2006-03-30 23:21:27 +0000 | [diff] [blame] | 162 | // Helpers for defining instructions that directly correspond to intrinsics. |
| 163 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 164 | // VA1a_Int_Ty - A VAForm_1a intrinsic definition of specific type. |
| 165 | class VA1a_Int_Ty<bits<6> xo, string opc, Intrinsic IntID, ValueType Ty> |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 166 | : VAForm_1a<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vC), |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 167 | !strconcat(opc, " $vD, $vA, $vB, $vC"), VecFP, |
| 168 | [(set Ty:$vD, (IntID Ty:$vA, Ty:$vB, Ty:$vC))]>; |
| 169 | |
| 170 | // VA1a_Int_Ty2 - A VAForm_1a intrinsic definition where the type of the |
| 171 | // inputs doesn't match the type of the output. |
| 172 | class VA1a_Int_Ty2<bits<6> xo, string opc, Intrinsic IntID, ValueType OutTy, |
| 173 | ValueType InTy> |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 174 | : VAForm_1a<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vC), |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 175 | !strconcat(opc, " $vD, $vA, $vB, $vC"), VecFP, |
| 176 | [(set OutTy:$vD, (IntID InTy:$vA, InTy:$vB, InTy:$vC))]>; |
| 177 | |
| 178 | // VA1a_Int_Ty3 - A VAForm_1a intrinsic definition where there are two |
| 179 | // input types and an output type. |
| 180 | class VA1a_Int_Ty3<bits<6> xo, string opc, Intrinsic IntID, ValueType OutTy, |
| 181 | ValueType In1Ty, ValueType In2Ty> |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 182 | : VAForm_1a<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vC), |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 183 | !strconcat(opc, " $vD, $vA, $vB, $vC"), VecFP, |
| 184 | [(set OutTy:$vD, |
| 185 | (IntID In1Ty:$vA, In1Ty:$vB, In2Ty:$vC))]>; |
| 186 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 187 | // VX1_Int_Ty - A VXForm_1 intrinsic definition of specific type. |
| 188 | class VX1_Int_Ty<bits<11> xo, string opc, Intrinsic IntID, ValueType Ty> |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 189 | : VXForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 190 | !strconcat(opc, " $vD, $vA, $vB"), VecFP, |
| 191 | [(set Ty:$vD, (IntID Ty:$vA, Ty:$vB))]>; |
| 192 | |
| 193 | // VX1_Int_Ty2 - A VXForm_1 intrinsic definition where the type of the |
| 194 | // inputs doesn't match the type of the output. |
| 195 | class VX1_Int_Ty2<bits<11> xo, string opc, Intrinsic IntID, ValueType OutTy, |
| 196 | ValueType InTy> |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 197 | : VXForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 198 | !strconcat(opc, " $vD, $vA, $vB"), VecFP, |
| 199 | [(set OutTy:$vD, (IntID InTy:$vA, InTy:$vB))]>; |
| 200 | |
| 201 | // VX1_Int_Ty3 - A VXForm_1 intrinsic definition where there are two |
| 202 | // input types and an output type. |
| 203 | class VX1_Int_Ty3<bits<11> xo, string opc, Intrinsic IntID, ValueType OutTy, |
| 204 | ValueType In1Ty, ValueType In2Ty> |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 205 | : VXForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 206 | !strconcat(opc, " $vD, $vA, $vB"), VecFP, |
| 207 | [(set OutTy:$vD, (IntID In1Ty:$vA, In2Ty:$vB))]>; |
| 208 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 209 | // VX2_Int_SP - A VXForm_2 intrinsic definition of vector single-precision type. |
| 210 | class VX2_Int_SP<bits<11> xo, string opc, Intrinsic IntID> |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 211 | : VXForm_2<xo, (outs vrrc:$vD), (ins vrrc:$vB), |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 212 | !strconcat(opc, " $vD, $vB"), VecFP, |
| 213 | [(set v4f32:$vD, (IntID v4f32:$vB))]>; |
| 214 | |
| 215 | // VX2_Int_Ty2 - A VXForm_2 intrinsic definition where the type of the |
| 216 | // inputs doesn't match the type of the output. |
| 217 | class VX2_Int_Ty2<bits<11> xo, string opc, Intrinsic IntID, ValueType OutTy, |
| 218 | ValueType InTy> |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 219 | : VXForm_2<xo, (outs vrrc:$vD), (ins vrrc:$vB), |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 220 | !strconcat(opc, " $vD, $vB"), VecFP, |
| 221 | [(set OutTy:$vD, (IntID InTy:$vB))]>; |
| 222 | |
Chris Lattner | 3c4f4e9f | 2006-03-30 23:21:27 +0000 | [diff] [blame] | 223 | //===----------------------------------------------------------------------===// |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 224 | // Instruction Definitions. |
| 225 | |
Hal Finkel | 044f841 | 2013-03-15 13:21:21 +0000 | [diff] [blame] | 226 | def HasAltivec : Predicate<"PPCSubTarget.hasAltivec()">; |
| 227 | let Predicates = [HasAltivec] in { |
| 228 | |
Ulrich Weigand | 3d38642 | 2013-03-26 10:57:16 +0000 | [diff] [blame] | 229 | let isCodeGenOnly = 1 in { |
Bill Wendling | c3536b8 | 2007-09-05 04:05:20 +0000 | [diff] [blame] | 230 | def DSS : DSS_Form<822, (outs), |
| 231 | (ins u5imm:$ZERO0, u5imm:$STRM,u5imm:$ZERO1,u5imm:$ZERO2), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 232 | "dss $STRM", LdStLoad /*FIXME*/, []>; |
Bill Wendling | c3536b8 | 2007-09-05 04:05:20 +0000 | [diff] [blame] | 233 | def DSSALL : DSS_Form<822, (outs), |
| 234 | (ins u5imm:$ONE, u5imm:$ZERO0,u5imm:$ZERO1,u5imm:$ZERO2), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 235 | "dssall", LdStLoad /*FIXME*/, []>; |
Bill Wendling | c3536b8 | 2007-09-05 04:05:20 +0000 | [diff] [blame] | 236 | def DST : DSS_Form<342, (outs), |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 237 | (ins u5imm:$ZERO, u5imm:$STRM, gprc:$rA, gprc:$rB), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 238 | "dst $rA, $rB, $STRM", LdStLoad /*FIXME*/, []>; |
Bill Wendling | c3536b8 | 2007-09-05 04:05:20 +0000 | [diff] [blame] | 239 | def DSTT : DSS_Form<342, (outs), |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 240 | (ins u5imm:$ONE, u5imm:$STRM, gprc:$rA, gprc:$rB), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 241 | "dstt $rA, $rB, $STRM", LdStLoad /*FIXME*/, []>; |
Bill Wendling | c3536b8 | 2007-09-05 04:05:20 +0000 | [diff] [blame] | 242 | def DSTST : DSS_Form<374, (outs), |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 243 | (ins u5imm:$ZERO, u5imm:$STRM, gprc:$rA, gprc:$rB), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 244 | "dstst $rA, $rB, $STRM", LdStLoad /*FIXME*/, []>; |
Bill Wendling | c3536b8 | 2007-09-05 04:05:20 +0000 | [diff] [blame] | 245 | def DSTSTT : DSS_Form<374, (outs), |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 246 | (ins u5imm:$ONE, u5imm:$STRM, gprc:$rA, gprc:$rB), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 247 | "dststt $rA, $rB, $STRM", LdStLoad /*FIXME*/, []>; |
Bill Wendling | c3536b8 | 2007-09-05 04:05:20 +0000 | [diff] [blame] | 248 | |
| 249 | def DST64 : DSS_Form<342, (outs), |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 250 | (ins u5imm:$ZERO, u5imm:$STRM, g8rc:$rA, gprc:$rB), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 251 | "dst $rA, $rB, $STRM", LdStLoad /*FIXME*/, []>; |
Bill Wendling | c3536b8 | 2007-09-05 04:05:20 +0000 | [diff] [blame] | 252 | def DSTT64 : DSS_Form<342, (outs), |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 253 | (ins u5imm:$ONE, u5imm:$STRM, g8rc:$rA, gprc:$rB), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 254 | "dstt $rA, $rB, $STRM", LdStLoad /*FIXME*/, []>; |
Bill Wendling | c3536b8 | 2007-09-05 04:05:20 +0000 | [diff] [blame] | 255 | def DSTST64 : DSS_Form<374, (outs), |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 256 | (ins u5imm:$ZERO, u5imm:$STRM, g8rc:$rA, gprc:$rB), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 257 | "dstst $rA, $rB, $STRM", LdStLoad /*FIXME*/, []>; |
Bill Wendling | c3536b8 | 2007-09-05 04:05:20 +0000 | [diff] [blame] | 258 | def DSTSTT64 : DSS_Form<374, (outs), |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 259 | (ins u5imm:$ONE, u5imm:$STRM, g8rc:$rA, gprc:$rB), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 260 | "dststt $rA, $rB, $STRM", LdStLoad /*FIXME*/, []>; |
Ulrich Weigand | 3d38642 | 2013-03-26 10:57:16 +0000 | [diff] [blame] | 261 | } |
Chris Lattner | d8242b4 | 2006-04-05 22:27:14 +0000 | [diff] [blame] | 262 | |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 263 | def MFVSCR : VXForm_4<1540, (outs vrrc:$vD), (ins), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 264 | "mfvscr $vD", LdStStore, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 265 | [(set v8i16:$vD, (int_ppc_altivec_mfvscr))]>; |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 266 | def MTVSCR : VXForm_5<1604, (outs), (ins vrrc:$vB), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 267 | "mtvscr $vB", LdStLoad, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 268 | [(int_ppc_altivec_mtvscr v4i32:$vB)]>; |
Chris Lattner | 4d9100d | 2006-04-05 00:03:57 +0000 | [diff] [blame] | 269 | |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 270 | let canFoldAsLoad = 1, PPC970_Unit = 2 in { // Loads. |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 271 | def LVEBX: XForm_1<31, 7, (outs vrrc:$vD), (ins memrr:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 272 | "lvebx $vD, $src", LdStLoad, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 273 | [(set v16i8:$vD, (int_ppc_altivec_lvebx xoaddr:$src))]>; |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 274 | def LVEHX: XForm_1<31, 39, (outs vrrc:$vD), (ins memrr:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 275 | "lvehx $vD, $src", LdStLoad, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 276 | [(set v8i16:$vD, (int_ppc_altivec_lvehx xoaddr:$src))]>; |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 277 | def LVEWX: XForm_1<31, 71, (outs vrrc:$vD), (ins memrr:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 278 | "lvewx $vD, $src", LdStLoad, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 279 | [(set v4i32:$vD, (int_ppc_altivec_lvewx xoaddr:$src))]>; |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 280 | def LVX : XForm_1<31, 103, (outs vrrc:$vD), (ins memrr:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 281 | "lvx $vD, $src", LdStLoad, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 282 | [(set v4i32:$vD, (int_ppc_altivec_lvx xoaddr:$src))]>; |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 283 | def LVXL : XForm_1<31, 359, (outs vrrc:$vD), (ins memrr:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 284 | "lvxl $vD, $src", LdStLoad, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 285 | [(set v4i32:$vD, (int_ppc_altivec_lvxl xoaddr:$src))]>; |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 286 | } |
| 287 | |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 288 | def LVSL : XForm_1<31, 6, (outs vrrc:$vD), (ins memrr:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 289 | "lvsl $vD, $src", LdStLoad, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 290 | [(set v16i8:$vD, (int_ppc_altivec_lvsl xoaddr:$src))]>, |
Chris Lattner | 30a6aba | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 291 | PPC970_Unit_LSU; |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 292 | def LVSR : XForm_1<31, 38, (outs vrrc:$vD), (ins memrr:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 293 | "lvsr $vD, $src", LdStLoad, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 294 | [(set v16i8:$vD, (int_ppc_altivec_lvsr xoaddr:$src))]>, |
Chris Lattner | 30a6aba | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 295 | PPC970_Unit_LSU; |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 296 | |
Chris Lattner | 9c9fbf8 | 2008-01-06 05:53:26 +0000 | [diff] [blame] | 297 | let PPC970_Unit = 2 in { // Stores. |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 298 | def STVEBX: XForm_8<31, 135, (outs), (ins vrrc:$rS, memrr:$dst), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 299 | "stvebx $rS, $dst", LdStStore, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 300 | [(int_ppc_altivec_stvebx v16i8:$rS, xoaddr:$dst)]>; |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 301 | def STVEHX: XForm_8<31, 167, (outs), (ins vrrc:$rS, memrr:$dst), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 302 | "stvehx $rS, $dst", LdStStore, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 303 | [(int_ppc_altivec_stvehx v8i16:$rS, xoaddr:$dst)]>; |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 304 | def STVEWX: XForm_8<31, 199, (outs), (ins vrrc:$rS, memrr:$dst), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 305 | "stvewx $rS, $dst", LdStStore, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 306 | [(int_ppc_altivec_stvewx v4i32:$rS, xoaddr:$dst)]>; |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 307 | def STVX : XForm_8<31, 231, (outs), (ins vrrc:$rS, memrr:$dst), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 308 | "stvx $rS, $dst", LdStStore, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 309 | [(int_ppc_altivec_stvx v4i32:$rS, xoaddr:$dst)]>; |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 310 | def STVXL : XForm_8<31, 487, (outs), (ins vrrc:$rS, memrr:$dst), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 311 | "stvxl $rS, $dst", LdStStore, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 312 | [(int_ppc_altivec_stvxl v4i32:$rS, xoaddr:$dst)]>; |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 313 | } |
| 314 | |
| 315 | let PPC970_Unit = 5 in { // VALU Operations. |
| 316 | // VA-Form instructions. 3-input AltiVec ops. |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 317 | def VMADDFP : VAForm_1<46, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vC, vrrc:$vB), |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 318 | "vmaddfp $vD, $vA, $vC, $vB", VecFP, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 319 | [(set v4f32:$vD, |
| 320 | (fma v4f32:$vA, v4f32:$vC, v4f32:$vB))]>; |
Hal Finkel | 7d52a41 | 2013-04-03 14:40:16 +0000 | [diff] [blame] | 321 | |
| 322 | // FIXME: The fma+fneg pattern won't match because fneg is not legal. |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 323 | def VNMSUBFP: VAForm_1<47, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vC, vrrc:$vB), |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 324 | "vnmsubfp $vD, $vA, $vC, $vB", VecFP, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 325 | [(set v4f32:$vD, (fneg (fma v4f32:$vA, v4f32:$vC, |
| 326 | (fneg v4f32:$vB))))]>; |
Chris Lattner | 0d2cf6b | 2006-04-05 00:49:48 +0000 | [diff] [blame] | 327 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 328 | def VMHADDSHS : VA1a_Int_Ty<32, "vmhaddshs", int_ppc_altivec_vmhaddshs, v8i16>; |
| 329 | def VMHRADDSHS : VA1a_Int_Ty<33, "vmhraddshs", int_ppc_altivec_vmhraddshs, |
| 330 | v8i16>; |
| 331 | def VMLADDUHM : VA1a_Int_Ty<34, "vmladduhm", int_ppc_altivec_vmladduhm, v8i16>; |
| 332 | |
| 333 | def VPERM : VA1a_Int_Ty3<43, "vperm", int_ppc_altivec_vperm, |
| 334 | v4i32, v4i32, v16i8>; |
| 335 | def VSEL : VA1a_Int_Ty<42, "vsel", int_ppc_altivec_vsel, v4i32>; |
Chris Lattner | a9cb441 | 2006-03-31 20:00:35 +0000 | [diff] [blame] | 336 | |
Chris Lattner | d0608e1 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 337 | // Shuffles. |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 338 | def VSLDOI : VAForm_2<44, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, u5imm:$SH), |
Chris Lattner | e7d959c | 2006-03-26 00:41:48 +0000 | [diff] [blame] | 339 | "vsldoi $vD, $vA, $vB, $SH", VecFP, |
Ulrich Weigand | 6b9d52e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 340 | [(set v16i8:$vD, |
| 341 | (vsldoi_shuffle:$SH v16i8:$vA, v16i8:$vB))]>; |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 342 | |
| 343 | // VX-Form instructions. AltiVec arithmetic ops. |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 344 | def VADDFP : VXForm_1<10, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 345 | "vaddfp $vD, $vA, $vB", VecFP, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 346 | [(set v4f32:$vD, (fadd v4f32:$vA, v4f32:$vB))]>; |
Chris Lattner | 5d72907 | 2006-03-26 02:39:02 +0000 | [diff] [blame] | 347 | |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 348 | def VADDUBM : VXForm_1<0, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Chris Lattner | 5d72907 | 2006-03-26 02:39:02 +0000 | [diff] [blame] | 349 | "vaddubm $vD, $vA, $vB", VecGeneral, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 350 | [(set v16i8:$vD, (add v16i8:$vA, v16i8:$vB))]>; |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 351 | def VADDUHM : VXForm_1<64, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Chris Lattner | 5d72907 | 2006-03-26 02:39:02 +0000 | [diff] [blame] | 352 | "vadduhm $vD, $vA, $vB", VecGeneral, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 353 | [(set v8i16:$vD, (add v8i16:$vA, v8i16:$vB))]>; |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 354 | def VADDUWM : VXForm_1<128, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Chris Lattner | 5d72907 | 2006-03-26 02:39:02 +0000 | [diff] [blame] | 355 | "vadduwm $vD, $vA, $vB", VecGeneral, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 356 | [(set v4i32:$vD, (add v4i32:$vA, v4i32:$vB))]>; |
Chris Lattner | 5d72907 | 2006-03-26 02:39:02 +0000 | [diff] [blame] | 357 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 358 | def VADDCUW : VX1_Int_Ty<384, "vaddcuw", int_ppc_altivec_vaddcuw, v4i32>; |
| 359 | def VADDSBS : VX1_Int_Ty<768, "vaddsbs", int_ppc_altivec_vaddsbs, v16i8>; |
| 360 | def VADDSHS : VX1_Int_Ty<832, "vaddshs", int_ppc_altivec_vaddshs, v8i16>; |
| 361 | def VADDSWS : VX1_Int_Ty<896, "vaddsws", int_ppc_altivec_vaddsws, v4i32>; |
| 362 | def VADDUBS : VX1_Int_Ty<512, "vaddubs", int_ppc_altivec_vaddubs, v16i8>; |
| 363 | def VADDUHS : VX1_Int_Ty<576, "vadduhs", int_ppc_altivec_vadduhs, v8i16>; |
| 364 | def VADDUWS : VX1_Int_Ty<640, "vadduws", int_ppc_altivec_vadduws, v4i32>; |
Chris Lattner | 5d72907 | 2006-03-26 02:39:02 +0000 | [diff] [blame] | 365 | |
Chris Lattner | 348ba3f | 2006-03-31 22:41:56 +0000 | [diff] [blame] | 366 | |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 367 | def VAND : VXForm_1<1028, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Chris Lattner | 2430a5f | 2006-03-25 22:16:05 +0000 | [diff] [blame] | 368 | "vand $vD, $vA, $vB", VecFP, |
Ulrich Weigand | 6b9d52e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 369 | [(set v4i32:$vD, (and v4i32:$vA, v4i32:$vB))]>; |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 370 | def VANDC : VXForm_1<1092, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Chris Lattner | 2430a5f | 2006-03-25 22:16:05 +0000 | [diff] [blame] | 371 | "vandc $vD, $vA, $vB", VecFP, |
Ulrich Weigand | 6b9d52e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 372 | [(set v4i32:$vD, (and v4i32:$vA, |
| 373 | (vnot_ppc v4i32:$vB)))]>; |
Chris Lattner | 2430a5f | 2006-03-25 22:16:05 +0000 | [diff] [blame] | 374 | |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 375 | def VCFSX : VXForm_1<842, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB), |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 376 | "vcfsx $vD, $vB, $UIMM", VecFP, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 377 | [(set v4f32:$vD, |
| 378 | (int_ppc_altivec_vcfsx v4i32:$vB, imm:$UIMM))]>; |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 379 | def VCFUX : VXForm_1<778, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB), |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 380 | "vcfux $vD, $vB, $UIMM", VecFP, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 381 | [(set v4f32:$vD, |
| 382 | (int_ppc_altivec_vcfux v4i32:$vB, imm:$UIMM))]>; |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 383 | def VCTSXS : VXForm_1<970, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB), |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 384 | "vctsxs $vD, $vB, $UIMM", VecFP, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 385 | [(set v4i32:$vD, |
| 386 | (int_ppc_altivec_vctsxs v4f32:$vB, imm:$UIMM))]>; |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 387 | def VCTUXS : VXForm_1<906, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB), |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 388 | "vctuxs $vD, $vB, $UIMM", VecFP, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 389 | [(set v4i32:$vD, |
| 390 | (int_ppc_altivec_vctuxs v4f32:$vB, imm:$UIMM))]>; |
Adhemerval Zanella | 51aaadb | 2012-10-08 17:27:24 +0000 | [diff] [blame] | 391 | |
| 392 | // Defines with the UIM field set to 0 for floating-point |
| 393 | // to integer (fp_to_sint/fp_to_uint) conversions and integer |
| 394 | // to floating-point (sint_to_fp/uint_to_fp) conversions. |
| 395 | let VA = 0 in { |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 396 | def VCFSX_0 : VXForm_1<842, (outs vrrc:$vD), (ins vrrc:$vB), |
Adhemerval Zanella | 51aaadb | 2012-10-08 17:27:24 +0000 | [diff] [blame] | 397 | "vcfsx $vD, $vB, 0", VecFP, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 398 | [(set v4f32:$vD, |
| 399 | (int_ppc_altivec_vcfsx v4i32:$vB, 0))]>; |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 400 | def VCTUXS_0 : VXForm_1<906, (outs vrrc:$vD), (ins vrrc:$vB), |
Adhemerval Zanella | 51aaadb | 2012-10-08 17:27:24 +0000 | [diff] [blame] | 401 | "vctuxs $vD, $vB, 0", VecFP, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 402 | [(set v4i32:$vD, |
| 403 | (int_ppc_altivec_vctuxs v4f32:$vB, 0))]>; |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 404 | def VCFUX_0 : VXForm_1<778, (outs vrrc:$vD), (ins vrrc:$vB), |
Adhemerval Zanella | 51aaadb | 2012-10-08 17:27:24 +0000 | [diff] [blame] | 405 | "vcfux $vD, $vB, 0", VecFP, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 406 | [(set v4f32:$vD, |
| 407 | (int_ppc_altivec_vcfux v4i32:$vB, 0))]>; |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 408 | def VCTSXS_0 : VXForm_1<970, (outs vrrc:$vD), (ins vrrc:$vB), |
Adhemerval Zanella | 51aaadb | 2012-10-08 17:27:24 +0000 | [diff] [blame] | 409 | "vctsxs $vD, $vB, 0", VecFP, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 410 | [(set v4i32:$vD, |
| 411 | (int_ppc_altivec_vctsxs v4f32:$vB, 0))]>; |
Adhemerval Zanella | 51aaadb | 2012-10-08 17:27:24 +0000 | [diff] [blame] | 412 | } |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 413 | def VEXPTEFP : VX2_Int_SP<394, "vexptefp", int_ppc_altivec_vexptefp>; |
| 414 | def VLOGEFP : VX2_Int_SP<458, "vlogefp", int_ppc_altivec_vlogefp>; |
Chris Lattner | 348ba3f | 2006-03-31 22:41:56 +0000 | [diff] [blame] | 415 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 416 | def VAVGSB : VX1_Int_Ty<1282, "vavgsb", int_ppc_altivec_vavgsb, v16i8>; |
| 417 | def VAVGSH : VX1_Int_Ty<1346, "vavgsh", int_ppc_altivec_vavgsh, v8i16>; |
| 418 | def VAVGSW : VX1_Int_Ty<1410, "vavgsw", int_ppc_altivec_vavgsw, v4i32>; |
| 419 | def VAVGUB : VX1_Int_Ty<1026, "vavgub", int_ppc_altivec_vavgub, v16i8>; |
| 420 | def VAVGUH : VX1_Int_Ty<1090, "vavguh", int_ppc_altivec_vavguh, v8i16>; |
| 421 | def VAVGUW : VX1_Int_Ty<1154, "vavguw", int_ppc_altivec_vavguw, v4i32>; |
Chris Lattner | 3f0b7ff | 2006-04-04 23:14:00 +0000 | [diff] [blame] | 422 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 423 | def VMAXFP : VX1_Int_Ty<1034, "vmaxfp", int_ppc_altivec_vmaxfp, v4f32>; |
| 424 | def VMAXSB : VX1_Int_Ty< 258, "vmaxsb", int_ppc_altivec_vmaxsb, v16i8>; |
| 425 | def VMAXSH : VX1_Int_Ty< 322, "vmaxsh", int_ppc_altivec_vmaxsh, v8i16>; |
| 426 | def VMAXSW : VX1_Int_Ty< 386, "vmaxsw", int_ppc_altivec_vmaxsw, v4i32>; |
| 427 | def VMAXUB : VX1_Int_Ty< 2, "vmaxub", int_ppc_altivec_vmaxub, v16i8>; |
| 428 | def VMAXUH : VX1_Int_Ty< 66, "vmaxuh", int_ppc_altivec_vmaxuh, v8i16>; |
| 429 | def VMAXUW : VX1_Int_Ty< 130, "vmaxuw", int_ppc_altivec_vmaxuw, v4i32>; |
| 430 | def VMINFP : VX1_Int_Ty<1098, "vminfp", int_ppc_altivec_vminfp, v4f32>; |
| 431 | def VMINSB : VX1_Int_Ty< 770, "vminsb", int_ppc_altivec_vminsb, v16i8>; |
| 432 | def VMINSH : VX1_Int_Ty< 834, "vminsh", int_ppc_altivec_vminsh, v8i16>; |
| 433 | def VMINSW : VX1_Int_Ty< 898, "vminsw", int_ppc_altivec_vminsw, v4i32>; |
| 434 | def VMINUB : VX1_Int_Ty< 514, "vminub", int_ppc_altivec_vminub, v16i8>; |
| 435 | def VMINUH : VX1_Int_Ty< 578, "vminuh", int_ppc_altivec_vminuh, v8i16>; |
| 436 | def VMINUW : VX1_Int_Ty< 642, "vminuw", int_ppc_altivec_vminuw, v4i32>; |
Chris Lattner | 30a6aba | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 437 | |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 438 | def VMRGHB : VXForm_1< 12, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Chris Lattner | 116cc48 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 439 | "vmrghb $vD, $vA, $vB", VecFP, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 440 | [(set v16i8:$vD, (vmrghb_shuffle v16i8:$vA, v16i8:$vB))]>; |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 441 | def VMRGHH : VXForm_1< 76, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Chris Lattner | 116cc48 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 442 | "vmrghh $vD, $vA, $vB", VecFP, |
Ulrich Weigand | 6b9d52e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 443 | [(set v16i8:$vD, (vmrghh_shuffle v16i8:$vA, v16i8:$vB))]>; |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 444 | def VMRGHW : VXForm_1<140, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Chris Lattner | 116cc48 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 445 | "vmrghw $vD, $vA, $vB", VecFP, |
Ulrich Weigand | 6b9d52e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 446 | [(set v16i8:$vD, (vmrghw_shuffle v16i8:$vA, v16i8:$vB))]>; |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 447 | def VMRGLB : VXForm_1<268, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Chris Lattner | 116cc48 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 448 | "vmrglb $vD, $vA, $vB", VecFP, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 449 | [(set v16i8:$vD, (vmrglb_shuffle v16i8:$vA, v16i8:$vB))]>; |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 450 | def VMRGLH : VXForm_1<332, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Chris Lattner | 116cc48 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 451 | "vmrglh $vD, $vA, $vB", VecFP, |
Ulrich Weigand | 6b9d52e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 452 | [(set v16i8:$vD, (vmrglh_shuffle v16i8:$vA, v16i8:$vB))]>; |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 453 | def VMRGLW : VXForm_1<396, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Chris Lattner | 116cc48 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 454 | "vmrglw $vD, $vA, $vB", VecFP, |
Ulrich Weigand | 6b9d52e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 455 | [(set v16i8:$vD, (vmrglw_shuffle v16i8:$vA, v16i8:$vB))]>; |
Chris Lattner | 3c4f4e9f | 2006-03-30 23:21:27 +0000 | [diff] [blame] | 456 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 457 | def VMSUMMBM : VA1a_Int_Ty3<37, "vmsummbm", int_ppc_altivec_vmsummbm, |
| 458 | v4i32, v16i8, v4i32>; |
| 459 | def VMSUMSHM : VA1a_Int_Ty3<40, "vmsumshm", int_ppc_altivec_vmsumshm, |
| 460 | v4i32, v8i16, v4i32>; |
| 461 | def VMSUMSHS : VA1a_Int_Ty3<41, "vmsumshs", int_ppc_altivec_vmsumshs, |
| 462 | v4i32, v8i16, v4i32>; |
| 463 | def VMSUMUBM : VA1a_Int_Ty3<36, "vmsumubm", int_ppc_altivec_vmsumubm, |
| 464 | v4i32, v16i8, v4i32>; |
| 465 | def VMSUMUHM : VA1a_Int_Ty3<38, "vmsumuhm", int_ppc_altivec_vmsumuhm, |
| 466 | v4i32, v8i16, v4i32>; |
| 467 | def VMSUMUHS : VA1a_Int_Ty3<39, "vmsumuhs", int_ppc_altivec_vmsumuhs, |
| 468 | v4i32, v8i16, v4i32>; |
Chris Lattner | 8768bf6 | 2006-03-30 23:39:06 +0000 | [diff] [blame] | 469 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 470 | def VMULESB : VX1_Int_Ty2<776, "vmulesb", int_ppc_altivec_vmulesb, |
| 471 | v8i16, v16i8>; |
| 472 | def VMULESH : VX1_Int_Ty2<840, "vmulesh", int_ppc_altivec_vmulesh, |
| 473 | v4i32, v8i16>; |
| 474 | def VMULEUB : VX1_Int_Ty2<520, "vmuleub", int_ppc_altivec_vmuleub, |
| 475 | v8i16, v16i8>; |
| 476 | def VMULEUH : VX1_Int_Ty2<584, "vmuleuh", int_ppc_altivec_vmuleuh, |
| 477 | v4i32, v8i16>; |
| 478 | def VMULOSB : VX1_Int_Ty2<264, "vmulosb", int_ppc_altivec_vmulosb, |
| 479 | v8i16, v16i8>; |
| 480 | def VMULOSH : VX1_Int_Ty2<328, "vmulosh", int_ppc_altivec_vmulosh, |
| 481 | v4i32, v8i16>; |
| 482 | def VMULOUB : VX1_Int_Ty2< 8, "vmuloub", int_ppc_altivec_vmuloub, |
| 483 | v8i16, v16i8>; |
| 484 | def VMULOUH : VX1_Int_Ty2< 72, "vmulouh", int_ppc_altivec_vmulouh, |
| 485 | v4i32, v8i16>; |
Chris Lattner | 30a6aba | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 486 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 487 | def VREFP : VX2_Int_SP<266, "vrefp", int_ppc_altivec_vrefp>; |
| 488 | def VRFIM : VX2_Int_SP<714, "vrfim", int_ppc_altivec_vrfim>; |
| 489 | def VRFIN : VX2_Int_SP<522, "vrfin", int_ppc_altivec_vrfin>; |
| 490 | def VRFIP : VX2_Int_SP<650, "vrfip", int_ppc_altivec_vrfip>; |
| 491 | def VRFIZ : VX2_Int_SP<586, "vrfiz", int_ppc_altivec_vrfiz>; |
| 492 | def VRSQRTEFP : VX2_Int_SP<330, "vrsqrtefp", int_ppc_altivec_vrsqrtefp>; |
Chris Lattner | 3c4f4e9f | 2006-03-30 23:21:27 +0000 | [diff] [blame] | 493 | |
Ulrich Weigand | 069a4a9 | 2013-04-26 15:39:57 +0000 | [diff] [blame] | 494 | def VSUBCUW : VX1_Int_Ty<1408, "vsubcuw", int_ppc_altivec_vsubcuw, v4i32>; |
Chris Lattner | 3c4f4e9f | 2006-03-30 23:21:27 +0000 | [diff] [blame] | 495 | |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 496 | def VSUBFP : VXForm_1<74, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Chris Lattner | 3c4f4e9f | 2006-03-30 23:21:27 +0000 | [diff] [blame] | 497 | "vsubfp $vD, $vA, $vB", VecGeneral, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 498 | [(set v4f32:$vD, (fsub v4f32:$vA, v4f32:$vB))]>; |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 499 | def VSUBUBM : VXForm_1<1024, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Chris Lattner | 5d72907 | 2006-03-26 02:39:02 +0000 | [diff] [blame] | 500 | "vsububm $vD, $vA, $vB", VecGeneral, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 501 | [(set v16i8:$vD, (sub v16i8:$vA, v16i8:$vB))]>; |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 502 | def VSUBUHM : VXForm_1<1088, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Chris Lattner | 5d72907 | 2006-03-26 02:39:02 +0000 | [diff] [blame] | 503 | "vsubuhm $vD, $vA, $vB", VecGeneral, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 504 | [(set v8i16:$vD, (sub v8i16:$vA, v8i16:$vB))]>; |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 505 | def VSUBUWM : VXForm_1<1152, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Chris Lattner | 5d72907 | 2006-03-26 02:39:02 +0000 | [diff] [blame] | 506 | "vsubuwm $vD, $vA, $vB", VecGeneral, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 507 | [(set v4i32:$vD, (sub v4i32:$vA, v4i32:$vB))]>; |
Chris Lattner | 5d72907 | 2006-03-26 02:39:02 +0000 | [diff] [blame] | 508 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 509 | def VSUBSBS : VX1_Int_Ty<1792, "vsubsbs" , int_ppc_altivec_vsubsbs, v16i8>; |
| 510 | def VSUBSHS : VX1_Int_Ty<1856, "vsubshs" , int_ppc_altivec_vsubshs, v8i16>; |
| 511 | def VSUBSWS : VX1_Int_Ty<1920, "vsubsws" , int_ppc_altivec_vsubsws, v4i32>; |
| 512 | def VSUBUBS : VX1_Int_Ty<1536, "vsububs" , int_ppc_altivec_vsububs, v16i8>; |
| 513 | def VSUBUHS : VX1_Int_Ty<1600, "vsubuhs" , int_ppc_altivec_vsubuhs, v8i16>; |
| 514 | def VSUBUWS : VX1_Int_Ty<1664, "vsubuws" , int_ppc_altivec_vsubuws, v4i32>; |
| 515 | |
| 516 | def VSUMSWS : VX1_Int_Ty<1928, "vsumsws" , int_ppc_altivec_vsumsws, v4i32>; |
| 517 | def VSUM2SWS: VX1_Int_Ty<1672, "vsum2sws", int_ppc_altivec_vsum2sws, v4i32>; |
| 518 | |
Ulrich Weigand | 069a4a9 | 2013-04-26 15:39:57 +0000 | [diff] [blame] | 519 | def VSUM4SBS: VX1_Int_Ty3<1800, "vsum4sbs", int_ppc_altivec_vsum4sbs, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 520 | v4i32, v16i8, v4i32>; |
| 521 | def VSUM4SHS: VX1_Int_Ty3<1608, "vsum4shs", int_ppc_altivec_vsum4shs, |
| 522 | v4i32, v8i16, v4i32>; |
| 523 | def VSUM4UBS: VX1_Int_Ty3<1544, "vsum4ubs", int_ppc_altivec_vsum4ubs, |
| 524 | v4i32, v16i8, v4i32>; |
Chris Lattner | ecc219b | 2006-03-28 02:29:37 +0000 | [diff] [blame] | 525 | |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 526 | def VNOR : VXForm_1<1284, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Chris Lattner | 2430a5f | 2006-03-25 22:16:05 +0000 | [diff] [blame] | 527 | "vnor $vD, $vA, $vB", VecFP, |
Ulrich Weigand | 6b9d52e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 528 | [(set v4i32:$vD, (vnot_ppc (or v4i32:$vA, |
| 529 | v4i32:$vB)))]>; |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 530 | def VOR : VXForm_1<1156, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 531 | "vor $vD, $vA, $vB", VecFP, |
Ulrich Weigand | 6b9d52e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 532 | [(set v4i32:$vD, (or v4i32:$vA, v4i32:$vB))]>; |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 533 | def VXOR : VXForm_1<1220, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 534 | "vxor $vD, $vA, $vB", VecFP, |
Ulrich Weigand | 6b9d52e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 535 | [(set v4i32:$vD, (xor v4i32:$vA, v4i32:$vB))]>; |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 536 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 537 | def VRLB : VX1_Int_Ty< 4, "vrlb", int_ppc_altivec_vrlb, v16i8>; |
| 538 | def VRLH : VX1_Int_Ty< 68, "vrlh", int_ppc_altivec_vrlh, v8i16>; |
| 539 | def VRLW : VX1_Int_Ty< 132, "vrlw", int_ppc_altivec_vrlw, v4i32>; |
Chris Lattner | 3827f71 | 2006-04-05 01:16:22 +0000 | [diff] [blame] | 540 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 541 | def VSL : VX1_Int_Ty< 452, "vsl" , int_ppc_altivec_vsl, v4i32 >; |
| 542 | def VSLO : VX1_Int_Ty<1036, "vslo", int_ppc_altivec_vslo, v4i32>; |
| 543 | |
| 544 | def VSLB : VX1_Int_Ty< 260, "vslb", int_ppc_altivec_vslb, v16i8>; |
| 545 | def VSLH : VX1_Int_Ty< 324, "vslh", int_ppc_altivec_vslh, v8i16>; |
| 546 | def VSLW : VX1_Int_Ty< 388, "vslw", int_ppc_altivec_vslw, v4i32>; |
Chris Lattner | ecc219b | 2006-03-28 02:29:37 +0000 | [diff] [blame] | 547 | |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 548 | def VSPLTB : VXForm_1<524, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB), |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 549 | "vspltb $vD, $vB, $UIMM", VecPerm, |
Ulrich Weigand | 6b9d52e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 550 | [(set v16i8:$vD, |
| 551 | (vspltb_shuffle:$UIMM v16i8:$vB, (undef)))]>; |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 552 | def VSPLTH : VXForm_1<588, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB), |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 553 | "vsplth $vD, $vB, $UIMM", VecPerm, |
Ulrich Weigand | 6b9d52e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 554 | [(set v16i8:$vD, |
| 555 | (vsplth_shuffle:$UIMM v16i8:$vB, (undef)))]>; |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 556 | def VSPLTW : VXForm_1<652, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB), |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 557 | "vspltw $vD, $vB, $UIMM", VecPerm, |
Ulrich Weigand | 6b9d52e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 558 | [(set v16i8:$vD, |
| 559 | (vspltw_shuffle:$UIMM v16i8:$vB, (undef)))]>; |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 560 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 561 | def VSR : VX1_Int_Ty< 708, "vsr" , int_ppc_altivec_vsr, v4i32>; |
| 562 | def VSRO : VX1_Int_Ty<1100, "vsro" , int_ppc_altivec_vsro, v4i32>; |
| 563 | |
| 564 | def VSRAB : VX1_Int_Ty< 772, "vsrab", int_ppc_altivec_vsrab, v16i8>; |
| 565 | def VSRAH : VX1_Int_Ty< 836, "vsrah", int_ppc_altivec_vsrah, v8i16>; |
| 566 | def VSRAW : VX1_Int_Ty< 900, "vsraw", int_ppc_altivec_vsraw, v4i32>; |
| 567 | def VSRB : VX1_Int_Ty< 516, "vsrb" , int_ppc_altivec_vsrb , v16i8>; |
| 568 | def VSRH : VX1_Int_Ty< 580, "vsrh" , int_ppc_altivec_vsrh , v8i16>; |
| 569 | def VSRW : VX1_Int_Ty< 644, "vsrw" , int_ppc_altivec_vsrw , v4i32>; |
Chris Lattner | ecc219b | 2006-03-28 02:29:37 +0000 | [diff] [blame] | 570 | |
| 571 | |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 572 | def VSPLTISB : VXForm_3<780, (outs vrrc:$vD), (ins s5imm:$SIMM), |
Chris Lattner | eeaf72a | 2006-03-27 03:28:57 +0000 | [diff] [blame] | 573 | "vspltisb $vD, $SIMM", VecPerm, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 574 | [(set v16i8:$vD, (v16i8 vecspltisb:$SIMM))]>; |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 575 | def VSPLTISH : VXForm_3<844, (outs vrrc:$vD), (ins s5imm:$SIMM), |
Chris Lattner | eeaf72a | 2006-03-27 03:28:57 +0000 | [diff] [blame] | 576 | "vspltish $vD, $SIMM", VecPerm, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 577 | [(set v8i16:$vD, (v8i16 vecspltish:$SIMM))]>; |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 578 | def VSPLTISW : VXForm_3<908, (outs vrrc:$vD), (ins s5imm:$SIMM), |
Chris Lattner | eeaf72a | 2006-03-27 03:28:57 +0000 | [diff] [blame] | 579 | "vspltisw $vD, $SIMM", VecPerm, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 580 | [(set v4i32:$vD, (v4i32 vecspltisw:$SIMM))]>; |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 581 | |
Chris Lattner | 30a6aba | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 582 | // Vector Pack. |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 583 | def VPKPX : VX1_Int_Ty2<782, "vpkpx", int_ppc_altivec_vpkpx, |
| 584 | v8i16, v4i32>; |
| 585 | def VPKSHSS : VX1_Int_Ty2<398, "vpkshss", int_ppc_altivec_vpkshss, |
| 586 | v16i8, v8i16>; |
| 587 | def VPKSHUS : VX1_Int_Ty2<270, "vpkshus", int_ppc_altivec_vpkshus, |
| 588 | v16i8, v8i16>; |
| 589 | def VPKSWSS : VX1_Int_Ty2<462, "vpkswss", int_ppc_altivec_vpkswss, |
| 590 | v16i8, v4i32>; |
| 591 | def VPKSWUS : VX1_Int_Ty2<334, "vpkswus", int_ppc_altivec_vpkswus, |
| 592 | v8i16, v4i32>; |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 593 | def VPKUHUM : VXForm_1<14, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Chris Lattner | 30a6aba | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 594 | "vpkuhum $vD, $vA, $vB", VecFP, |
Ulrich Weigand | 6b9d52e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 595 | [(set v16i8:$vD, |
| 596 | (vpkuhum_shuffle v16i8:$vA, v16i8:$vB))]>; |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 597 | def VPKUHUS : VX1_Int_Ty2<142, "vpkuhus", int_ppc_altivec_vpkuhus, |
| 598 | v16i8, v8i16>; |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 599 | def VPKUWUM : VXForm_1<78, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Chris Lattner | 30a6aba | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 600 | "vpkuwum $vD, $vA, $vB", VecFP, |
Ulrich Weigand | 6b9d52e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 601 | [(set v16i8:$vD, |
| 602 | (vpkuwum_shuffle v16i8:$vA, v16i8:$vB))]>; |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 603 | def VPKUWUS : VX1_Int_Ty2<206, "vpkuwus", int_ppc_altivec_vpkuwus, |
| 604 | v8i16, v4i32>; |
Chris Lattner | 30a6aba | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 605 | |
| 606 | // Vector Unpack. |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 607 | def VUPKHPX : VX2_Int_Ty2<846, "vupkhpx", int_ppc_altivec_vupkhpx, |
| 608 | v4i32, v8i16>; |
| 609 | def VUPKHSB : VX2_Int_Ty2<526, "vupkhsb", int_ppc_altivec_vupkhsb, |
| 610 | v8i16, v16i8>; |
| 611 | def VUPKHSH : VX2_Int_Ty2<590, "vupkhsh", int_ppc_altivec_vupkhsh, |
| 612 | v4i32, v8i16>; |
| 613 | def VUPKLPX : VX2_Int_Ty2<974, "vupklpx", int_ppc_altivec_vupklpx, |
| 614 | v4i32, v8i16>; |
| 615 | def VUPKLSB : VX2_Int_Ty2<654, "vupklsb", int_ppc_altivec_vupklsb, |
| 616 | v8i16, v16i8>; |
| 617 | def VUPKLSH : VX2_Int_Ty2<718, "vupklsh", int_ppc_altivec_vupklsh, |
| 618 | v4i32, v8i16>; |
Chris Lattner | 30a6aba | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 619 | |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 620 | |
Chris Lattner | b8a45c2 | 2006-03-26 04:57:17 +0000 | [diff] [blame] | 621 | // Altivec Comparisons. |
| 622 | |
Chris Lattner | 5f7b019 | 2006-03-31 05:32:57 +0000 | [diff] [blame] | 623 | class VCMP<bits<10> xo, string asmstr, ValueType Ty> |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 624 | : VXRForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),asmstr,VecFPCompare, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 625 | [(set Ty:$vD, (Ty (PPCvcmp Ty:$vA, Ty:$vB, xo)))]>; |
Chris Lattner | 5f7b019 | 2006-03-31 05:32:57 +0000 | [diff] [blame] | 626 | class VCMPo<bits<10> xo, string asmstr, ValueType Ty> |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 627 | : VXRForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),asmstr,VecFPCompare, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 628 | [(set Ty:$vD, (Ty (PPCvcmp_o Ty:$vA, Ty:$vB, xo)))]> { |
Chris Lattner | 7ff7e67 | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 629 | let Defs = [CR6]; |
| 630 | let RC = 1; |
| 631 | } |
Chris Lattner | 5f7b019 | 2006-03-31 05:32:57 +0000 | [diff] [blame] | 632 | |
| 633 | // f32 element comparisons.0 |
| 634 | def VCMPBFP : VCMP <966, "vcmpbfp $vD, $vA, $vB" , v4f32>; |
| 635 | def VCMPBFPo : VCMPo<966, "vcmpbfp. $vD, $vA, $vB" , v4f32>; |
| 636 | def VCMPEQFP : VCMP <198, "vcmpeqfp $vD, $vA, $vB" , v4f32>; |
| 637 | def VCMPEQFPo : VCMPo<198, "vcmpeqfp. $vD, $vA, $vB", v4f32>; |
| 638 | def VCMPGEFP : VCMP <454, "vcmpgefp $vD, $vA, $vB" , v4f32>; |
| 639 | def VCMPGEFPo : VCMPo<454, "vcmpgefp. $vD, $vA, $vB", v4f32>; |
| 640 | def VCMPGTFP : VCMP <710, "vcmpgtfp $vD, $vA, $vB" , v4f32>; |
| 641 | def VCMPGTFPo : VCMPo<710, "vcmpgtfp. $vD, $vA, $vB", v4f32>; |
Chris Lattner | b8a45c2 | 2006-03-26 04:57:17 +0000 | [diff] [blame] | 642 | |
| 643 | // i8 element comparisons. |
Chris Lattner | 5f7b019 | 2006-03-31 05:32:57 +0000 | [diff] [blame] | 644 | def VCMPEQUB : VCMP < 6, "vcmpequb $vD, $vA, $vB" , v16i8>; |
| 645 | def VCMPEQUBo : VCMPo< 6, "vcmpequb. $vD, $vA, $vB", v16i8>; |
| 646 | def VCMPGTSB : VCMP <774, "vcmpgtsb $vD, $vA, $vB" , v16i8>; |
| 647 | def VCMPGTSBo : VCMPo<774, "vcmpgtsb. $vD, $vA, $vB", v16i8>; |
| 648 | def VCMPGTUB : VCMP <518, "vcmpgtub $vD, $vA, $vB" , v16i8>; |
| 649 | def VCMPGTUBo : VCMPo<518, "vcmpgtub. $vD, $vA, $vB", v16i8>; |
Chris Lattner | b8a45c2 | 2006-03-26 04:57:17 +0000 | [diff] [blame] | 650 | |
| 651 | // i16 element comparisons. |
Chris Lattner | 5f7b019 | 2006-03-31 05:32:57 +0000 | [diff] [blame] | 652 | def VCMPEQUH : VCMP < 70, "vcmpequh $vD, $vA, $vB" , v8i16>; |
| 653 | def VCMPEQUHo : VCMPo< 70, "vcmpequh. $vD, $vA, $vB", v8i16>; |
| 654 | def VCMPGTSH : VCMP <838, "vcmpgtsh $vD, $vA, $vB" , v8i16>; |
| 655 | def VCMPGTSHo : VCMPo<838, "vcmpgtsh. $vD, $vA, $vB", v8i16>; |
| 656 | def VCMPGTUH : VCMP <582, "vcmpgtuh $vD, $vA, $vB" , v8i16>; |
| 657 | def VCMPGTUHo : VCMPo<582, "vcmpgtuh. $vD, $vA, $vB", v8i16>; |
Chris Lattner | b8a45c2 | 2006-03-26 04:57:17 +0000 | [diff] [blame] | 658 | |
| 659 | // i32 element comparisons. |
Chris Lattner | 5f7b019 | 2006-03-31 05:32:57 +0000 | [diff] [blame] | 660 | def VCMPEQUW : VCMP <134, "vcmpequw $vD, $vA, $vB" , v4i32>; |
| 661 | def VCMPEQUWo : VCMPo<134, "vcmpequw. $vD, $vA, $vB", v4i32>; |
| 662 | def VCMPGTSW : VCMP <902, "vcmpgtsw $vD, $vA, $vB" , v4i32>; |
| 663 | def VCMPGTSWo : VCMPo<902, "vcmpgtsw. $vD, $vA, $vB", v4i32>; |
| 664 | def VCMPGTUW : VCMP <646, "vcmpgtuw $vD, $vA, $vB" , v4i32>; |
| 665 | def VCMPGTUWo : VCMPo<646, "vcmpgtuw. $vD, $vA, $vB", v4i32>; |
Chris Lattner | b8a45c2 | 2006-03-26 04:57:17 +0000 | [diff] [blame] | 666 | |
Ulrich Weigand | 3d38642 | 2013-03-26 10:57:16 +0000 | [diff] [blame] | 667 | let isCodeGenOnly = 1 in |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 668 | def V_SET0 : VXForm_setzero<1220, (outs vrrc:$vD), (ins), |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 669 | "vxor $vD, $vD, $vD", VecFP, |
Ulrich Weigand | 6b9d52e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 670 | [(set v4i32:$vD, (v4i32 immAllZerosV))]>; |
Adhemerval Zanella | 375cbe4 | 2012-11-30 13:05:44 +0000 | [diff] [blame] | 671 | let IMM=-1 in { |
Ulrich Weigand | a3acc2b | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 672 | def V_SETALLONES : VXForm_3<908, (outs vrrc:$vD), (ins), |
Adhemerval Zanella | 375cbe4 | 2012-11-30 13:05:44 +0000 | [diff] [blame] | 673 | "vspltisw $vD, -1", VecFP, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 674 | [(set v4i32:$vD, (v4i32 immAllOnesV))]>; |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 675 | } |
Adhemerval Zanella | 375cbe4 | 2012-11-30 13:05:44 +0000 | [diff] [blame] | 676 | } // VALU Operations. |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 677 | |
| 678 | //===----------------------------------------------------------------------===// |
| 679 | // Additional Altivec Patterns |
| 680 | // |
| 681 | |
Bill Wendling | c3536b8 | 2007-09-05 04:05:20 +0000 | [diff] [blame] | 682 | // DS* intrinsics |
Dale Johannesen | 48bd15e | 2007-08-09 00:49:19 +0000 | [diff] [blame] | 683 | def : Pat<(int_ppc_altivec_dssall), (DSSALL 1, 0, 0, 0)>; |
Bill Wendling | c3536b8 | 2007-09-05 04:05:20 +0000 | [diff] [blame] | 684 | def : Pat<(int_ppc_altivec_dss imm:$STRM), (DSS 0, imm:$STRM, 0, 0)>; |
| 685 | |
| 686 | // * 32-bit |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 687 | def : Pat<(int_ppc_altivec_dst i32:$rA, i32:$rB, imm:$STRM), |
| 688 | (DST 0, imm:$STRM, $rA, $rB)>; |
| 689 | def : Pat<(int_ppc_altivec_dstt i32:$rA, i32:$rB, imm:$STRM), |
| 690 | (DSTT 1, imm:$STRM, $rA, $rB)>; |
| 691 | def : Pat<(int_ppc_altivec_dstst i32:$rA, i32:$rB, imm:$STRM), |
| 692 | (DSTST 0, imm:$STRM, $rA, $rB)>; |
| 693 | def : Pat<(int_ppc_altivec_dststt i32:$rA, i32:$rB, imm:$STRM), |
| 694 | (DSTSTT 1, imm:$STRM, $rA, $rB)>; |
Chris Lattner | d8242b4 | 2006-04-05 22:27:14 +0000 | [diff] [blame] | 695 | |
Bill Wendling | c3536b8 | 2007-09-05 04:05:20 +0000 | [diff] [blame] | 696 | // * 64-bit |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 697 | def : Pat<(int_ppc_altivec_dst i64:$rA, i32:$rB, imm:$STRM), |
| 698 | (DST64 0, imm:$STRM, $rA, $rB)>; |
| 699 | def : Pat<(int_ppc_altivec_dstt i64:$rA, i32:$rB, imm:$STRM), |
| 700 | (DSTT64 1, imm:$STRM, $rA, $rB)>; |
| 701 | def : Pat<(int_ppc_altivec_dstst i64:$rA, i32:$rB, imm:$STRM), |
| 702 | (DSTST64 0, imm:$STRM, $rA, $rB)>; |
| 703 | def : Pat<(int_ppc_altivec_dststt i64:$rA, i32:$rB, imm:$STRM), |
| 704 | (DSTSTT64 1, imm:$STRM, $rA, $rB)>; |
Bill Wendling | c3536b8 | 2007-09-05 04:05:20 +0000 | [diff] [blame] | 705 | |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 706 | // Loads. |
Chris Lattner | 4e85e64 | 2006-06-20 00:39:56 +0000 | [diff] [blame] | 707 | def : Pat<(v4i32 (load xoaddr:$src)), (LVX xoaddr:$src)>; |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 708 | |
| 709 | // Stores. |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 710 | def : Pat<(store v4i32:$rS, xoaddr:$dst), |
| 711 | (STVX $rS, xoaddr:$dst)>; |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 712 | |
| 713 | // Bit conversions. |
| 714 | def : Pat<(v16i8 (bitconvert (v8i16 VRRC:$src))), (v16i8 VRRC:$src)>; |
| 715 | def : Pat<(v16i8 (bitconvert (v4i32 VRRC:$src))), (v16i8 VRRC:$src)>; |
| 716 | def : Pat<(v16i8 (bitconvert (v4f32 VRRC:$src))), (v16i8 VRRC:$src)>; |
| 717 | |
| 718 | def : Pat<(v8i16 (bitconvert (v16i8 VRRC:$src))), (v8i16 VRRC:$src)>; |
| 719 | def : Pat<(v8i16 (bitconvert (v4i32 VRRC:$src))), (v8i16 VRRC:$src)>; |
| 720 | def : Pat<(v8i16 (bitconvert (v4f32 VRRC:$src))), (v8i16 VRRC:$src)>; |
| 721 | |
| 722 | def : Pat<(v4i32 (bitconvert (v16i8 VRRC:$src))), (v4i32 VRRC:$src)>; |
| 723 | def : Pat<(v4i32 (bitconvert (v8i16 VRRC:$src))), (v4i32 VRRC:$src)>; |
| 724 | def : Pat<(v4i32 (bitconvert (v4f32 VRRC:$src))), (v4i32 VRRC:$src)>; |
| 725 | |
| 726 | def : Pat<(v4f32 (bitconvert (v16i8 VRRC:$src))), (v4f32 VRRC:$src)>; |
| 727 | def : Pat<(v4f32 (bitconvert (v8i16 VRRC:$src))), (v4f32 VRRC:$src)>; |
| 728 | def : Pat<(v4f32 (bitconvert (v4i32 VRRC:$src))), (v4f32 VRRC:$src)>; |
| 729 | |
Chris Lattner | d0608e1 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 730 | // Shuffles. |
| 731 | |
Chris Lattner | f24380e | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 732 | // Match vsldoi(x,x), vpkuwum(x,x), vpkuhum(x,x) |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 733 | def:Pat<(vsldoi_unary_shuffle:$in v16i8:$vA, undef), |
Ulrich Weigand | 6b9d52e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 734 | (VSLDOI $vA, $vA, (VSLDOI_unary_get_imm $in))>; |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 735 | def:Pat<(vpkuwum_unary_shuffle v16i8:$vA, undef), |
| 736 | (VPKUWUM $vA, $vA)>; |
| 737 | def:Pat<(vpkuhum_unary_shuffle v16i8:$vA, undef), |
| 738 | (VPKUHUM $vA, $vA)>; |
Chris Lattner | d0608e1 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 739 | |
Chris Lattner | caad163 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 740 | // Match vmrg*(x,x) |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 741 | def:Pat<(vmrglb_unary_shuffle v16i8:$vA, undef), |
| 742 | (VMRGLB $vA, $vA)>; |
| 743 | def:Pat<(vmrglh_unary_shuffle v16i8:$vA, undef), |
| 744 | (VMRGLH $vA, $vA)>; |
| 745 | def:Pat<(vmrglw_unary_shuffle v16i8:$vA, undef), |
| 746 | (VMRGLW $vA, $vA)>; |
| 747 | def:Pat<(vmrghb_unary_shuffle v16i8:$vA, undef), |
| 748 | (VMRGHB $vA, $vA)>; |
| 749 | def:Pat<(vmrghh_unary_shuffle v16i8:$vA, undef), |
| 750 | (VMRGHH $vA, $vA)>; |
| 751 | def:Pat<(vmrghw_unary_shuffle v16i8:$vA, undef), |
| 752 | (VMRGHW $vA, $vA)>; |
Chris Lattner | caad163 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 753 | |
Chris Lattner | 2430a5f | 2006-03-25 22:16:05 +0000 | [diff] [blame] | 754 | // Logical Operations |
Ulrich Weigand | 6b9d52e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 755 | def : Pat<(vnot_ppc v4i32:$vA), (VNOR $vA, $vA)>; |
Chris Lattner | 6e94af7 | 2006-04-15 23:45:24 +0000 | [diff] [blame] | 756 | |
Ulrich Weigand | 6b9d52e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 757 | def : Pat<(vnot_ppc (or v4i32:$A, v4i32:$B)), |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 758 | (VNOR $A, $B)>; |
Ulrich Weigand | 6b9d52e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 759 | def : Pat<(and v4i32:$A, (vnot_ppc v4i32:$B)), |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 760 | (VANDC $A, $B)>; |
Chris Lattner | 6e94af7 | 2006-04-15 23:45:24 +0000 | [diff] [blame] | 761 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 762 | def : Pat<(fmul v4f32:$vA, v4f32:$vB), |
| 763 | (VMADDFP $vA, $vB, |
Adhemerval Zanella | 375cbe4 | 2012-11-30 13:05:44 +0000 | [diff] [blame] | 764 | (v4i32 (VSLW (V_SETALLONES), (V_SETALLONES))))>; |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 765 | |
| 766 | // Fused multiply add and multiply sub for packed float. These are represented |
| 767 | // separately from the real instructions above, for operations that must have |
| 768 | // the additional precision, such as Newton-Rhapson (used by divide, sqrt) |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 769 | def : Pat<(PPCvmaddfp v4f32:$A, v4f32:$B, v4f32:$C), |
| 770 | (VMADDFP $A, $B, $C)>; |
| 771 | def : Pat<(PPCvnmsubfp v4f32:$A, v4f32:$B, v4f32:$C), |
| 772 | (VNMSUBFP $A, $B, $C)>; |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 773 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 774 | def : Pat<(int_ppc_altivec_vmaddfp v4f32:$A, v4f32:$B, v4f32:$C), |
| 775 | (VMADDFP $A, $B, $C)>; |
| 776 | def : Pat<(int_ppc_altivec_vnmsubfp v4f32:$A, v4f32:$B, v4f32:$C), |
| 777 | (VNMSUBFP $A, $B, $C)>; |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 778 | |
Ulrich Weigand | 6b9d52e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 779 | def : Pat<(PPCvperm v16i8:$vA, v16i8:$vB, v16i8:$vC), |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 780 | (VPERM $vA, $vB, $vC)>; |
Eli Friedman | 0da9975 | 2009-06-07 01:07:55 +0000 | [diff] [blame] | 781 | |
Hal Finkel | 827307b | 2013-04-03 04:01:11 +0000 | [diff] [blame] | 782 | def : Pat<(PPCfre v4f32:$A), (VREFP $A)>; |
| 783 | def : Pat<(PPCfrsqrte v4f32:$A), (VRSQRTEFP $A)>; |
| 784 | |
Eli Friedman | 0da9975 | 2009-06-07 01:07:55 +0000 | [diff] [blame] | 785 | // Vector shifts |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 786 | def : Pat<(v16i8 (shl v16i8:$vA, v16i8:$vB)), |
| 787 | (v16i8 (VSLB $vA, $vB))>; |
| 788 | def : Pat<(v8i16 (shl v8i16:$vA, v8i16:$vB)), |
| 789 | (v8i16 (VSLH $vA, $vB))>; |
| 790 | def : Pat<(v4i32 (shl v4i32:$vA, v4i32:$vB)), |
| 791 | (v4i32 (VSLW $vA, $vB))>; |
Eli Friedman | 0da9975 | 2009-06-07 01:07:55 +0000 | [diff] [blame] | 792 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 793 | def : Pat<(v16i8 (srl v16i8:$vA, v16i8:$vB)), |
| 794 | (v16i8 (VSRB $vA, $vB))>; |
| 795 | def : Pat<(v8i16 (srl v8i16:$vA, v8i16:$vB)), |
| 796 | (v8i16 (VSRH $vA, $vB))>; |
| 797 | def : Pat<(v4i32 (srl v4i32:$vA, v4i32:$vB)), |
| 798 | (v4i32 (VSRW $vA, $vB))>; |
Eli Friedman | 0da9975 | 2009-06-07 01:07:55 +0000 | [diff] [blame] | 799 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 800 | def : Pat<(v16i8 (sra v16i8:$vA, v16i8:$vB)), |
| 801 | (v16i8 (VSRAB $vA, $vB))>; |
| 802 | def : Pat<(v8i16 (sra v8i16:$vA, v8i16:$vB)), |
| 803 | (v8i16 (VSRAH $vA, $vB))>; |
| 804 | def : Pat<(v4i32 (sra v4i32:$vA, v4i32:$vB)), |
| 805 | (v4i32 (VSRAW $vA, $vB))>; |
Adhemerval Zanella | 51aaadb | 2012-10-08 17:27:24 +0000 | [diff] [blame] | 806 | |
| 807 | // Float to integer and integer to float conversions |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 808 | def : Pat<(v4i32 (fp_to_sint v4f32:$vA)), |
| 809 | (VCTSXS_0 $vA)>; |
| 810 | def : Pat<(v4i32 (fp_to_uint v4f32:$vA)), |
| 811 | (VCTUXS_0 $vA)>; |
| 812 | def : Pat<(v4f32 (sint_to_fp v4i32:$vA)), |
| 813 | (VCFSX_0 $vA)>; |
| 814 | def : Pat<(v4f32 (uint_to_fp v4i32:$vA)), |
| 815 | (VCFUX_0 $vA)>; |
Adhemerval Zanella | e95ed2b | 2012-11-15 20:56:03 +0000 | [diff] [blame] | 816 | |
| 817 | // Floating-point rounding |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 818 | def : Pat<(v4f32 (ffloor v4f32:$vA)), |
| 819 | (VRFIM $vA)>; |
| 820 | def : Pat<(v4f32 (fceil v4f32:$vA)), |
| 821 | (VRFIP $vA)>; |
| 822 | def : Pat<(v4f32 (ftrunc v4f32:$vA)), |
| 823 | (VRFIZ $vA)>; |
| 824 | def : Pat<(v4f32 (fnearbyint v4f32:$vA)), |
| 825 | (VRFIN $vA)>; |
Hal Finkel | 044f841 | 2013-03-15 13:21:21 +0000 | [diff] [blame] | 826 | |
| 827 | } // end HasAltivec |
| 828 | |