Jia Liu | 31d157a | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- PPCInstrAltivec.td - The PowerPC Altivec Extension -*- tablegen -*-===// |
| 2 | // |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Jia Liu | 31d157a | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 7 | // |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the Altivec extension to the PowerPC instruction set. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | // Altivec transformation functions and pattern fragments. |
| 16 | // |
| 17 | |
Chris Lattner | e4c868f | 2010-03-28 08:00:23 +0000 | [diff] [blame] | 18 | // Since we canonicalize buildvectors to v16i8, all vnots "-1" operands will be |
| 19 | // of that type. |
| 20 | def vnot_ppc : PatFrag<(ops node:$in), |
| 21 | (xor node:$in, (bitconvert (v16i8 immAllOnesV)))>; |
Chris Lattner | ddb739e | 2006-04-06 17:23:16 +0000 | [diff] [blame] | 22 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 23 | def vpkuhum_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 24 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 25 | return PPC::isVPKUHUMShuffleMask(cast<ShuffleVectorSDNode>(N), false); |
Chris Lattner | f24380e | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 26 | }]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 27 | def vpkuwum_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 28 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 29 | return PPC::isVPKUWUMShuffleMask(cast<ShuffleVectorSDNode>(N), false); |
| 30 | }]>; |
| 31 | def vpkuhum_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 32 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 33 | return PPC::isVPKUHUMShuffleMask(cast<ShuffleVectorSDNode>(N), true); |
| 34 | }]>; |
| 35 | def vpkuwum_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 36 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 37 | return PPC::isVPKUWUMShuffleMask(cast<ShuffleVectorSDNode>(N), true); |
Chris Lattner | f24380e | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 38 | }]>; |
| 39 | |
| 40 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 41 | def vmrglb_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
Chris Lattner | b200f1c | 2010-03-08 18:44:04 +0000 | [diff] [blame] | 42 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 43 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 1, false); |
Chris Lattner | 116cc48 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 44 | }]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 45 | def vmrglh_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
Chris Lattner | b200f1c | 2010-03-08 18:44:04 +0000 | [diff] [blame] | 46 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 47 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 2, false); |
Chris Lattner | 116cc48 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 48 | }]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 49 | def vmrglw_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
Chris Lattner | b200f1c | 2010-03-08 18:44:04 +0000 | [diff] [blame] | 50 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 51 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 4, false); |
Chris Lattner | 116cc48 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 52 | }]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 53 | def vmrghb_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
Chris Lattner | b200f1c | 2010-03-08 18:44:04 +0000 | [diff] [blame] | 54 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 55 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 1, false); |
Chris Lattner | 116cc48 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 56 | }]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 57 | def vmrghh_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
Chris Lattner | b200f1c | 2010-03-08 18:44:04 +0000 | [diff] [blame] | 58 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 59 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 2, false); |
Chris Lattner | 116cc48 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 60 | }]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 61 | def vmrghw_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
Chris Lattner | b200f1c | 2010-03-08 18:44:04 +0000 | [diff] [blame] | 62 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 63 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 4, false); |
Chris Lattner | caad163 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 64 | }]>; |
| 65 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 66 | |
| 67 | def vmrglb_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
Chris Lattner | b200f1c | 2010-03-08 18:44:04 +0000 | [diff] [blame] | 68 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 69 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 1, true); |
Chris Lattner | caad163 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 70 | }]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 71 | def vmrglh_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 72 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 73 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 2, true); |
Chris Lattner | caad163 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 74 | }]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 75 | def vmrglw_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 76 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 77 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 4, true); |
Chris Lattner | caad163 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 78 | }]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 79 | def vmrghb_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 80 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 81 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 1, true); |
Chris Lattner | caad163 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 82 | }]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 83 | def vmrghh_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 84 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 85 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 2, true); |
Chris Lattner | caad163 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 86 | }]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 87 | def vmrghw_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 88 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 89 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 4, true); |
Chris Lattner | 116cc48 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 90 | }]>; |
| 91 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 92 | |
| 93 | def VSLDOI_get_imm : SDNodeXForm<vector_shuffle, [{ |
Chris Lattner | f24380e | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 94 | return getI32Imm(PPC::isVSLDOIShuffleMask(N, false)); |
Chris Lattner | d0608e1 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 95 | }]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 96 | def vsldoi_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 97 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Chris Lattner | f24380e | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 98 | return PPC::isVSLDOIShuffleMask(N, false) != -1; |
Chris Lattner | d0608e1 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 99 | }], VSLDOI_get_imm>; |
| 100 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 101 | |
Chris Lattner | f24380e | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 102 | /// VSLDOI_unary* - These are used to match vsldoi(X,X), which is turned into |
Chris Lattner | d0608e1 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 103 | /// vector_shuffle(X,undef,mask) by the dag combiner. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 104 | def VSLDOI_unary_get_imm : SDNodeXForm<vector_shuffle, [{ |
Chris Lattner | f24380e | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 105 | return getI32Imm(PPC::isVSLDOIShuffleMask(N, true)); |
Chris Lattner | d0608e1 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 106 | }]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 107 | def vsldoi_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 108 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Chris Lattner | f24380e | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 109 | return PPC::isVSLDOIShuffleMask(N, true) != -1; |
| 110 | }], VSLDOI_unary_get_imm>; |
Chris Lattner | d0608e1 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 111 | |
| 112 | |
Chris Lattner | 7ff7e67 | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 113 | // VSPLT*_get_imm xform function: convert vector_shuffle mask to VSPLT* imm. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 114 | def VSPLTB_get_imm : SDNodeXForm<vector_shuffle, [{ |
Chris Lattner | 7ff7e67 | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 115 | return getI32Imm(PPC::getVSPLTImmediate(N, 1)); |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 116 | }]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 117 | def vspltb_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 118 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 119 | return PPC::isSplatShuffleMask(cast<ShuffleVectorSDNode>(N), 1); |
Chris Lattner | 7ff7e67 | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 120 | }], VSPLTB_get_imm>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 121 | def VSPLTH_get_imm : SDNodeXForm<vector_shuffle, [{ |
Chris Lattner | 7ff7e67 | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 122 | return getI32Imm(PPC::getVSPLTImmediate(N, 2)); |
| 123 | }]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 124 | def vsplth_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 125 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 126 | return PPC::isSplatShuffleMask(cast<ShuffleVectorSDNode>(N), 2); |
Chris Lattner | 7ff7e67 | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 127 | }], VSPLTH_get_imm>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 128 | def VSPLTW_get_imm : SDNodeXForm<vector_shuffle, [{ |
Chris Lattner | 7ff7e67 | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 129 | return getI32Imm(PPC::getVSPLTImmediate(N, 4)); |
| 130 | }]>; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 131 | def vspltw_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 132 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 133 | return PPC::isSplatShuffleMask(cast<ShuffleVectorSDNode>(N), 4); |
Chris Lattner | 7ff7e67 | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 134 | }], VSPLTW_get_imm>; |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 135 | |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 136 | |
| 137 | // VSPLTISB_get_imm xform function: convert build_vector to VSPLTISB imm. |
| 138 | def VSPLTISB_get_imm : SDNodeXForm<build_vector, [{ |
Chris Lattner | e87192a | 2006-04-12 17:37:20 +0000 | [diff] [blame] | 139 | return PPC::get_VSPLTI_elt(N, 1, *CurDAG); |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 140 | }]>; |
| 141 | def vecspltisb : PatLeaf<(build_vector), [{ |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 142 | return PPC::get_VSPLTI_elt(N, 1, *CurDAG).getNode() != 0; |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 143 | }], VSPLTISB_get_imm>; |
| 144 | |
| 145 | // VSPLTISH_get_imm xform function: convert build_vector to VSPLTISH imm. |
| 146 | def VSPLTISH_get_imm : SDNodeXForm<build_vector, [{ |
Chris Lattner | e87192a | 2006-04-12 17:37:20 +0000 | [diff] [blame] | 147 | return PPC::get_VSPLTI_elt(N, 2, *CurDAG); |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 148 | }]>; |
| 149 | def vecspltish : PatLeaf<(build_vector), [{ |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 150 | return PPC::get_VSPLTI_elt(N, 2, *CurDAG).getNode() != 0; |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 151 | }], VSPLTISH_get_imm>; |
| 152 | |
| 153 | // VSPLTISW_get_imm xform function: convert build_vector to VSPLTISW imm. |
| 154 | def VSPLTISW_get_imm : SDNodeXForm<build_vector, [{ |
Chris Lattner | e87192a | 2006-04-12 17:37:20 +0000 | [diff] [blame] | 155 | return PPC::get_VSPLTI_elt(N, 4, *CurDAG); |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 156 | }]>; |
| 157 | def vecspltisw : PatLeaf<(build_vector), [{ |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 158 | return PPC::get_VSPLTI_elt(N, 4, *CurDAG).getNode() != 0; |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 159 | }], VSPLTISW_get_imm>; |
| 160 | |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 161 | //===----------------------------------------------------------------------===// |
Chris Lattner | 3c4f4e9f | 2006-03-30 23:21:27 +0000 | [diff] [blame] | 162 | // Helpers for defining instructions that directly correspond to intrinsics. |
| 163 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 164 | // VA1a_Int - A VAForm_1a intrinsic definition of generic type. |
Chris Lattner | b5c4d17 | 2006-03-31 21:57:36 +0000 | [diff] [blame] | 165 | class VA1a_Int<bits<6> xo, string opc, Intrinsic IntID> |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 166 | : VAForm_1a<xo, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB, VRRC:$vC), |
Chris Lattner | b5c4d17 | 2006-03-31 21:57:36 +0000 | [diff] [blame] | 167 | !strconcat(opc, " $vD, $vA, $vB, $vC"), VecFP, |
Chris Lattner | 8768bf6 | 2006-03-30 23:39:06 +0000 | [diff] [blame] | 168 | [(set VRRC:$vD, (IntID VRRC:$vA, VRRC:$vB, VRRC:$vC))]>; |
| 169 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 170 | // VA1a_Int_Ty - A VAForm_1a intrinsic definition of specific type. |
| 171 | class VA1a_Int_Ty<bits<6> xo, string opc, Intrinsic IntID, ValueType Ty> |
| 172 | : VAForm_1a<xo, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB, VRRC:$vC), |
| 173 | !strconcat(opc, " $vD, $vA, $vB, $vC"), VecFP, |
| 174 | [(set Ty:$vD, (IntID Ty:$vA, Ty:$vB, Ty:$vC))]>; |
| 175 | |
| 176 | // VA1a_Int_Ty2 - A VAForm_1a intrinsic definition where the type of the |
| 177 | // inputs doesn't match the type of the output. |
| 178 | class VA1a_Int_Ty2<bits<6> xo, string opc, Intrinsic IntID, ValueType OutTy, |
| 179 | ValueType InTy> |
| 180 | : VAForm_1a<xo, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB, VRRC:$vC), |
| 181 | !strconcat(opc, " $vD, $vA, $vB, $vC"), VecFP, |
| 182 | [(set OutTy:$vD, (IntID InTy:$vA, InTy:$vB, InTy:$vC))]>; |
| 183 | |
| 184 | // VA1a_Int_Ty3 - A VAForm_1a intrinsic definition where there are two |
| 185 | // input types and an output type. |
| 186 | class VA1a_Int_Ty3<bits<6> xo, string opc, Intrinsic IntID, ValueType OutTy, |
| 187 | ValueType In1Ty, ValueType In2Ty> |
| 188 | : VAForm_1a<xo, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB, VRRC:$vC), |
| 189 | !strconcat(opc, " $vD, $vA, $vB, $vC"), VecFP, |
| 190 | [(set OutTy:$vD, |
| 191 | (IntID In1Ty:$vA, In1Ty:$vB, In2Ty:$vC))]>; |
| 192 | |
| 193 | // VX1_Int - A VXForm_1 intrinsic definition of generic type. |
Chris Lattner | 6cea814 | 2006-03-31 22:34:05 +0000 | [diff] [blame] | 194 | class VX1_Int<bits<11> xo, string opc, Intrinsic IntID> |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 195 | : VXForm_1<xo, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB), |
Chris Lattner | 6cea814 | 2006-03-31 22:34:05 +0000 | [diff] [blame] | 196 | !strconcat(opc, " $vD, $vA, $vB"), VecFP, |
Chris Lattner | 3c4f4e9f | 2006-03-30 23:21:27 +0000 | [diff] [blame] | 197 | [(set VRRC:$vD, (IntID VRRC:$vA, VRRC:$vB))]>; |
| 198 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 199 | // VX1_Int_Ty - A VXForm_1 intrinsic definition of specific type. |
| 200 | class VX1_Int_Ty<bits<11> xo, string opc, Intrinsic IntID, ValueType Ty> |
| 201 | : VXForm_1<xo, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB), |
| 202 | !strconcat(opc, " $vD, $vA, $vB"), VecFP, |
| 203 | [(set Ty:$vD, (IntID Ty:$vA, Ty:$vB))]>; |
| 204 | |
| 205 | // VX1_Int_Ty2 - A VXForm_1 intrinsic definition where the type of the |
| 206 | // inputs doesn't match the type of the output. |
| 207 | class VX1_Int_Ty2<bits<11> xo, string opc, Intrinsic IntID, ValueType OutTy, |
| 208 | ValueType InTy> |
| 209 | : VXForm_1<xo, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB), |
| 210 | !strconcat(opc, " $vD, $vA, $vB"), VecFP, |
| 211 | [(set OutTy:$vD, (IntID InTy:$vA, InTy:$vB))]>; |
| 212 | |
| 213 | // VX1_Int_Ty3 - A VXForm_1 intrinsic definition where there are two |
| 214 | // input types and an output type. |
| 215 | class VX1_Int_Ty3<bits<11> xo, string opc, Intrinsic IntID, ValueType OutTy, |
| 216 | ValueType In1Ty, ValueType In2Ty> |
| 217 | : VXForm_1<xo, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB), |
| 218 | !strconcat(opc, " $vD, $vA, $vB"), VecFP, |
| 219 | [(set OutTy:$vD, (IntID In1Ty:$vA, In2Ty:$vB))]>; |
| 220 | |
| 221 | // VX2_Int - A VXForm_1 intrinsic definition of generic type. |
Chris Lattner | 6cea814 | 2006-03-31 22:34:05 +0000 | [diff] [blame] | 222 | class VX2_Int<bits<11> xo, string opc, Intrinsic IntID> |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 223 | : VXForm_2<xo, (outs VRRC:$vD), (ins VRRC:$vB), |
Chris Lattner | 6cea814 | 2006-03-31 22:34:05 +0000 | [diff] [blame] | 224 | !strconcat(opc, " $vD, $vB"), VecFP, |
Chris Lattner | 3c4f4e9f | 2006-03-30 23:21:27 +0000 | [diff] [blame] | 225 | [(set VRRC:$vD, (IntID VRRC:$vB))]>; |
| 226 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 227 | // VX2_Int_SP - A VXForm_2 intrinsic definition of vector single-precision type. |
| 228 | class VX2_Int_SP<bits<11> xo, string opc, Intrinsic IntID> |
| 229 | : VXForm_2<xo, (outs VRRC:$vD), (ins VRRC:$vB), |
| 230 | !strconcat(opc, " $vD, $vB"), VecFP, |
| 231 | [(set v4f32:$vD, (IntID v4f32:$vB))]>; |
| 232 | |
| 233 | // VX2_Int_Ty2 - A VXForm_2 intrinsic definition where the type of the |
| 234 | // inputs doesn't match the type of the output. |
| 235 | class VX2_Int_Ty2<bits<11> xo, string opc, Intrinsic IntID, ValueType OutTy, |
| 236 | ValueType InTy> |
| 237 | : VXForm_2<xo, (outs VRRC:$vD), (ins VRRC:$vB), |
| 238 | !strconcat(opc, " $vD, $vB"), VecFP, |
| 239 | [(set OutTy:$vD, (IntID InTy:$vB))]>; |
| 240 | |
Chris Lattner | 3c4f4e9f | 2006-03-30 23:21:27 +0000 | [diff] [blame] | 241 | //===----------------------------------------------------------------------===// |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 242 | // Instruction Definitions. |
| 243 | |
Hal Finkel | 044f841 | 2013-03-15 13:21:21 +0000 | [diff] [blame] | 244 | def HasAltivec : Predicate<"PPCSubTarget.hasAltivec()">; |
| 245 | let Predicates = [HasAltivec] in { |
| 246 | |
Ulrich Weigand | 3d38642 | 2013-03-26 10:57:16 +0000 | [diff] [blame] | 247 | let isCodeGenOnly = 1 in { |
Bill Wendling | c3536b8 | 2007-09-05 04:05:20 +0000 | [diff] [blame] | 248 | def DSS : DSS_Form<822, (outs), |
| 249 | (ins u5imm:$ZERO0, u5imm:$STRM,u5imm:$ZERO1,u5imm:$ZERO2), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 250 | "dss $STRM", LdStLoad /*FIXME*/, []>; |
Bill Wendling | c3536b8 | 2007-09-05 04:05:20 +0000 | [diff] [blame] | 251 | def DSSALL : DSS_Form<822, (outs), |
| 252 | (ins u5imm:$ONE, u5imm:$ZERO0,u5imm:$ZERO1,u5imm:$ZERO2), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 253 | "dssall", LdStLoad /*FIXME*/, []>; |
Bill Wendling | c3536b8 | 2007-09-05 04:05:20 +0000 | [diff] [blame] | 254 | def DST : DSS_Form<342, (outs), |
| 255 | (ins u5imm:$ZERO, u5imm:$STRM, GPRC:$rA, GPRC:$rB), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 256 | "dst $rA, $rB, $STRM", LdStLoad /*FIXME*/, []>; |
Bill Wendling | c3536b8 | 2007-09-05 04:05:20 +0000 | [diff] [blame] | 257 | def DSTT : DSS_Form<342, (outs), |
| 258 | (ins u5imm:$ONE, u5imm:$STRM, GPRC:$rA, GPRC:$rB), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 259 | "dstt $rA, $rB, $STRM", LdStLoad /*FIXME*/, []>; |
Bill Wendling | c3536b8 | 2007-09-05 04:05:20 +0000 | [diff] [blame] | 260 | def DSTST : DSS_Form<374, (outs), |
| 261 | (ins u5imm:$ZERO, u5imm:$STRM, GPRC:$rA, GPRC:$rB), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 262 | "dstst $rA, $rB, $STRM", LdStLoad /*FIXME*/, []>; |
Bill Wendling | c3536b8 | 2007-09-05 04:05:20 +0000 | [diff] [blame] | 263 | def DSTSTT : DSS_Form<374, (outs), |
| 264 | (ins u5imm:$ONE, u5imm:$STRM, GPRC:$rA, GPRC:$rB), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 265 | "dststt $rA, $rB, $STRM", LdStLoad /*FIXME*/, []>; |
Bill Wendling | c3536b8 | 2007-09-05 04:05:20 +0000 | [diff] [blame] | 266 | |
| 267 | def DST64 : DSS_Form<342, (outs), |
| 268 | (ins u5imm:$ZERO, u5imm:$STRM, G8RC:$rA, GPRC:$rB), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 269 | "dst $rA, $rB, $STRM", LdStLoad /*FIXME*/, []>; |
Bill Wendling | c3536b8 | 2007-09-05 04:05:20 +0000 | [diff] [blame] | 270 | def DSTT64 : DSS_Form<342, (outs), |
| 271 | (ins u5imm:$ONE, u5imm:$STRM, G8RC:$rA, GPRC:$rB), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 272 | "dstt $rA, $rB, $STRM", LdStLoad /*FIXME*/, []>; |
Bill Wendling | c3536b8 | 2007-09-05 04:05:20 +0000 | [diff] [blame] | 273 | def DSTST64 : DSS_Form<374, (outs), |
| 274 | (ins u5imm:$ZERO, u5imm:$STRM, G8RC:$rA, GPRC:$rB), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 275 | "dstst $rA, $rB, $STRM", LdStLoad /*FIXME*/, []>; |
Bill Wendling | c3536b8 | 2007-09-05 04:05:20 +0000 | [diff] [blame] | 276 | def DSTSTT64 : DSS_Form<374, (outs), |
| 277 | (ins u5imm:$ONE, u5imm:$STRM, G8RC:$rA, GPRC:$rB), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 278 | "dststt $rA, $rB, $STRM", LdStLoad /*FIXME*/, []>; |
Ulrich Weigand | 3d38642 | 2013-03-26 10:57:16 +0000 | [diff] [blame] | 279 | } |
Chris Lattner | d8242b4 | 2006-04-05 22:27:14 +0000 | [diff] [blame] | 280 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 281 | def MFVSCR : VXForm_4<1540, (outs VRRC:$vD), (ins), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 282 | "mfvscr $vD", LdStStore, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 283 | [(set v8i16:$vD, (int_ppc_altivec_mfvscr))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 284 | def MTVSCR : VXForm_5<1604, (outs), (ins VRRC:$vB), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 285 | "mtvscr $vB", LdStLoad, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 286 | [(int_ppc_altivec_mtvscr v4i32:$vB)]>; |
Chris Lattner | 4d9100d | 2006-04-05 00:03:57 +0000 | [diff] [blame] | 287 | |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 288 | let canFoldAsLoad = 1, PPC970_Unit = 2 in { // Loads. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 289 | def LVEBX: XForm_1<31, 7, (outs VRRC:$vD), (ins memrr:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 290 | "lvebx $vD, $src", LdStLoad, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 291 | [(set v16i8:$vD, (int_ppc_altivec_lvebx xoaddr:$src))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 292 | def LVEHX: XForm_1<31, 39, (outs VRRC:$vD), (ins memrr:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 293 | "lvehx $vD, $src", LdStLoad, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 294 | [(set v8i16:$vD, (int_ppc_altivec_lvehx xoaddr:$src))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 295 | def LVEWX: XForm_1<31, 71, (outs VRRC:$vD), (ins memrr:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 296 | "lvewx $vD, $src", LdStLoad, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 297 | [(set v4i32:$vD, (int_ppc_altivec_lvewx xoaddr:$src))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 298 | def LVX : XForm_1<31, 103, (outs VRRC:$vD), (ins memrr:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 299 | "lvx $vD, $src", LdStLoad, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 300 | [(set v4i32:$vD, (int_ppc_altivec_lvx xoaddr:$src))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 301 | def LVXL : XForm_1<31, 359, (outs VRRC:$vD), (ins memrr:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 302 | "lvxl $vD, $src", LdStLoad, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 303 | [(set v4i32:$vD, (int_ppc_altivec_lvxl xoaddr:$src))]>; |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 304 | } |
| 305 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 306 | def LVSL : XForm_1<31, 6, (outs VRRC:$vD), (ins memrr:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 307 | "lvsl $vD, $src", LdStLoad, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 308 | [(set v16i8:$vD, (int_ppc_altivec_lvsl xoaddr:$src))]>, |
Chris Lattner | 30a6aba | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 309 | PPC970_Unit_LSU; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 310 | def LVSR : XForm_1<31, 38, (outs VRRC:$vD), (ins memrr:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 311 | "lvsr $vD, $src", LdStLoad, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 312 | [(set v16i8:$vD, (int_ppc_altivec_lvsr xoaddr:$src))]>, |
Chris Lattner | 30a6aba | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 313 | PPC970_Unit_LSU; |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 314 | |
Chris Lattner | 9c9fbf8 | 2008-01-06 05:53:26 +0000 | [diff] [blame] | 315 | let PPC970_Unit = 2 in { // Stores. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 316 | def STVEBX: XForm_8<31, 135, (outs), (ins VRRC:$rS, memrr:$dst), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 317 | "stvebx $rS, $dst", LdStStore, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 318 | [(int_ppc_altivec_stvebx v16i8:$rS, xoaddr:$dst)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 319 | def STVEHX: XForm_8<31, 167, (outs), (ins VRRC:$rS, memrr:$dst), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 320 | "stvehx $rS, $dst", LdStStore, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 321 | [(int_ppc_altivec_stvehx v8i16:$rS, xoaddr:$dst)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 322 | def STVEWX: XForm_8<31, 199, (outs), (ins VRRC:$rS, memrr:$dst), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 323 | "stvewx $rS, $dst", LdStStore, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 324 | [(int_ppc_altivec_stvewx v4i32:$rS, xoaddr:$dst)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 325 | def STVX : XForm_8<31, 231, (outs), (ins VRRC:$rS, memrr:$dst), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 326 | "stvx $rS, $dst", LdStStore, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 327 | [(int_ppc_altivec_stvx v4i32:$rS, xoaddr:$dst)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 328 | def STVXL : XForm_8<31, 487, (outs), (ins VRRC:$rS, memrr:$dst), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 329 | "stvxl $rS, $dst", LdStStore, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 330 | [(int_ppc_altivec_stvxl v4i32:$rS, xoaddr:$dst)]>; |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 331 | } |
| 332 | |
| 333 | let PPC970_Unit = 5 in { // VALU Operations. |
| 334 | // VA-Form instructions. 3-input AltiVec ops. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 335 | def VMADDFP : VAForm_1<46, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vC, VRRC:$vB), |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 336 | "vmaddfp $vD, $vA, $vC, $vB", VecFP, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 337 | [(set v4f32:$vD, |
| 338 | (fma v4f32:$vA, v4f32:$vC, v4f32:$vB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 339 | def VNMSUBFP: VAForm_1<47, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vC, VRRC:$vB), |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 340 | "vnmsubfp $vD, $vA, $vC, $vB", VecFP, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 341 | [(set v4f32:$vD, (fneg (fma v4f32:$vA, v4f32:$vC, |
| 342 | (fneg v4f32:$vB))))]>; |
Chris Lattner | 0d2cf6b | 2006-04-05 00:49:48 +0000 | [diff] [blame] | 343 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 344 | def VMHADDSHS : VA1a_Int_Ty<32, "vmhaddshs", int_ppc_altivec_vmhaddshs, v8i16>; |
| 345 | def VMHRADDSHS : VA1a_Int_Ty<33, "vmhraddshs", int_ppc_altivec_vmhraddshs, |
| 346 | v8i16>; |
| 347 | def VMLADDUHM : VA1a_Int_Ty<34, "vmladduhm", int_ppc_altivec_vmladduhm, v8i16>; |
| 348 | |
| 349 | def VPERM : VA1a_Int_Ty3<43, "vperm", int_ppc_altivec_vperm, |
| 350 | v4i32, v4i32, v16i8>; |
| 351 | def VSEL : VA1a_Int_Ty<42, "vsel", int_ppc_altivec_vsel, v4i32>; |
Chris Lattner | a9cb441 | 2006-03-31 20:00:35 +0000 | [diff] [blame] | 352 | |
Chris Lattner | d0608e1 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 353 | // Shuffles. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 354 | def VSLDOI : VAForm_2<44, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB, u5imm:$SH), |
Chris Lattner | e7d959c | 2006-03-26 00:41:48 +0000 | [diff] [blame] | 355 | "vsldoi $vD, $vA, $vB, $SH", VecFP, |
Chris Lattner | d0608e1 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 356 | [(set VRRC:$vD, |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 357 | (vsldoi_shuffle:$SH (v16i8 VRRC:$vA), VRRC:$vB))]>; |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 358 | |
| 359 | // VX-Form instructions. AltiVec arithmetic ops. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 360 | def VADDFP : VXForm_1<10, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB), |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 361 | "vaddfp $vD, $vA, $vB", VecFP, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 362 | [(set v4f32:$vD, (fadd v4f32:$vA, v4f32:$vB))]>; |
Chris Lattner | 5d72907 | 2006-03-26 02:39:02 +0000 | [diff] [blame] | 363 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 364 | def VADDUBM : VXForm_1<0, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB), |
Chris Lattner | 5d72907 | 2006-03-26 02:39:02 +0000 | [diff] [blame] | 365 | "vaddubm $vD, $vA, $vB", VecGeneral, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 366 | [(set v16i8:$vD, (add v16i8:$vA, v16i8:$vB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 367 | def VADDUHM : VXForm_1<64, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB), |
Chris Lattner | 5d72907 | 2006-03-26 02:39:02 +0000 | [diff] [blame] | 368 | "vadduhm $vD, $vA, $vB", VecGeneral, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 369 | [(set v8i16:$vD, (add v8i16:$vA, v8i16:$vB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 370 | def VADDUWM : VXForm_1<128, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB), |
Chris Lattner | 5d72907 | 2006-03-26 02:39:02 +0000 | [diff] [blame] | 371 | "vadduwm $vD, $vA, $vB", VecGeneral, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 372 | [(set v4i32:$vD, (add v4i32:$vA, v4i32:$vB))]>; |
Chris Lattner | 5d72907 | 2006-03-26 02:39:02 +0000 | [diff] [blame] | 373 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 374 | def VADDCUW : VX1_Int_Ty<384, "vaddcuw", int_ppc_altivec_vaddcuw, v4i32>; |
| 375 | def VADDSBS : VX1_Int_Ty<768, "vaddsbs", int_ppc_altivec_vaddsbs, v16i8>; |
| 376 | def VADDSHS : VX1_Int_Ty<832, "vaddshs", int_ppc_altivec_vaddshs, v8i16>; |
| 377 | def VADDSWS : VX1_Int_Ty<896, "vaddsws", int_ppc_altivec_vaddsws, v4i32>; |
| 378 | def VADDUBS : VX1_Int_Ty<512, "vaddubs", int_ppc_altivec_vaddubs, v16i8>; |
| 379 | def VADDUHS : VX1_Int_Ty<576, "vadduhs", int_ppc_altivec_vadduhs, v8i16>; |
| 380 | def VADDUWS : VX1_Int_Ty<640, "vadduws", int_ppc_altivec_vadduws, v4i32>; |
Chris Lattner | 5d72907 | 2006-03-26 02:39:02 +0000 | [diff] [blame] | 381 | |
Chris Lattner | 348ba3f | 2006-03-31 22:41:56 +0000 | [diff] [blame] | 382 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 383 | def VAND : VXForm_1<1028, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB), |
Chris Lattner | 2430a5f | 2006-03-25 22:16:05 +0000 | [diff] [blame] | 384 | "vand $vD, $vA, $vB", VecFP, |
| 385 | [(set VRRC:$vD, (and (v4i32 VRRC:$vA), VRRC:$vB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 386 | def VANDC : VXForm_1<1092, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB), |
Chris Lattner | 2430a5f | 2006-03-25 22:16:05 +0000 | [diff] [blame] | 387 | "vandc $vD, $vA, $vB", VecFP, |
Chris Lattner | e4c868f | 2010-03-28 08:00:23 +0000 | [diff] [blame] | 388 | [(set VRRC:$vD, (and (v4i32 VRRC:$vA), |
| 389 | (vnot_ppc VRRC:$vB)))]>; |
Chris Lattner | 2430a5f | 2006-03-25 22:16:05 +0000 | [diff] [blame] | 390 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 391 | def VCFSX : VXForm_1<842, (outs VRRC:$vD), (ins u5imm:$UIMM, VRRC:$vB), |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 392 | "vcfsx $vD, $vB, $UIMM", VecFP, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 393 | [(set v4f32:$vD, |
| 394 | (int_ppc_altivec_vcfsx v4i32:$vB, imm:$UIMM))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 395 | def VCFUX : VXForm_1<778, (outs VRRC:$vD), (ins u5imm:$UIMM, VRRC:$vB), |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 396 | "vcfux $vD, $vB, $UIMM", VecFP, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 397 | [(set v4f32:$vD, |
| 398 | (int_ppc_altivec_vcfux v4i32:$vB, imm:$UIMM))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 399 | def VCTSXS : VXForm_1<970, (outs VRRC:$vD), (ins u5imm:$UIMM, VRRC:$vB), |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 400 | "vctsxs $vD, $vB, $UIMM", VecFP, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 401 | [(set v4i32:$vD, |
| 402 | (int_ppc_altivec_vctsxs v4f32:$vB, imm:$UIMM))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 403 | def VCTUXS : VXForm_1<906, (outs VRRC:$vD), (ins u5imm:$UIMM, VRRC:$vB), |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 404 | "vctuxs $vD, $vB, $UIMM", VecFP, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 405 | [(set v4i32:$vD, |
| 406 | (int_ppc_altivec_vctuxs v4f32:$vB, imm:$UIMM))]>; |
Adhemerval Zanella | 51aaadb | 2012-10-08 17:27:24 +0000 | [diff] [blame] | 407 | |
| 408 | // Defines with the UIM field set to 0 for floating-point |
| 409 | // to integer (fp_to_sint/fp_to_uint) conversions and integer |
| 410 | // to floating-point (sint_to_fp/uint_to_fp) conversions. |
| 411 | let VA = 0 in { |
| 412 | def VCFSX_0 : VXForm_1<842, (outs VRRC:$vD), (ins VRRC:$vB), |
| 413 | "vcfsx $vD, $vB, 0", VecFP, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 414 | [(set v4f32:$vD, |
| 415 | (int_ppc_altivec_vcfsx v4i32:$vB, 0))]>; |
Adhemerval Zanella | 51aaadb | 2012-10-08 17:27:24 +0000 | [diff] [blame] | 416 | def VCTUXS_0 : VXForm_1<906, (outs VRRC:$vD), (ins VRRC:$vB), |
| 417 | "vctuxs $vD, $vB, 0", VecFP, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 418 | [(set v4i32:$vD, |
| 419 | (int_ppc_altivec_vctuxs v4f32:$vB, 0))]>; |
Adhemerval Zanella | 51aaadb | 2012-10-08 17:27:24 +0000 | [diff] [blame] | 420 | def VCFUX_0 : VXForm_1<778, (outs VRRC:$vD), (ins VRRC:$vB), |
| 421 | "vcfux $vD, $vB, 0", VecFP, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 422 | [(set v4f32:$vD, |
| 423 | (int_ppc_altivec_vcfux v4i32:$vB, 0))]>; |
Adhemerval Zanella | 51aaadb | 2012-10-08 17:27:24 +0000 | [diff] [blame] | 424 | def VCTSXS_0 : VXForm_1<970, (outs VRRC:$vD), (ins VRRC:$vB), |
| 425 | "vctsxs $vD, $vB, 0", VecFP, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 426 | [(set v4i32:$vD, |
| 427 | (int_ppc_altivec_vctsxs v4f32:$vB, 0))]>; |
Adhemerval Zanella | 51aaadb | 2012-10-08 17:27:24 +0000 | [diff] [blame] | 428 | } |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 429 | def VEXPTEFP : VX2_Int_SP<394, "vexptefp", int_ppc_altivec_vexptefp>; |
| 430 | def VLOGEFP : VX2_Int_SP<458, "vlogefp", int_ppc_altivec_vlogefp>; |
Chris Lattner | 348ba3f | 2006-03-31 22:41:56 +0000 | [diff] [blame] | 431 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 432 | def VAVGSB : VX1_Int_Ty<1282, "vavgsb", int_ppc_altivec_vavgsb, v16i8>; |
| 433 | def VAVGSH : VX1_Int_Ty<1346, "vavgsh", int_ppc_altivec_vavgsh, v8i16>; |
| 434 | def VAVGSW : VX1_Int_Ty<1410, "vavgsw", int_ppc_altivec_vavgsw, v4i32>; |
| 435 | def VAVGUB : VX1_Int_Ty<1026, "vavgub", int_ppc_altivec_vavgub, v16i8>; |
| 436 | def VAVGUH : VX1_Int_Ty<1090, "vavguh", int_ppc_altivec_vavguh, v8i16>; |
| 437 | def VAVGUW : VX1_Int_Ty<1154, "vavguw", int_ppc_altivec_vavguw, v4i32>; |
Chris Lattner | 3f0b7ff | 2006-04-04 23:14:00 +0000 | [diff] [blame] | 438 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 439 | def VMAXFP : VX1_Int_Ty<1034, "vmaxfp", int_ppc_altivec_vmaxfp, v4f32>; |
| 440 | def VMAXSB : VX1_Int_Ty< 258, "vmaxsb", int_ppc_altivec_vmaxsb, v16i8>; |
| 441 | def VMAXSH : VX1_Int_Ty< 322, "vmaxsh", int_ppc_altivec_vmaxsh, v8i16>; |
| 442 | def VMAXSW : VX1_Int_Ty< 386, "vmaxsw", int_ppc_altivec_vmaxsw, v4i32>; |
| 443 | def VMAXUB : VX1_Int_Ty< 2, "vmaxub", int_ppc_altivec_vmaxub, v16i8>; |
| 444 | def VMAXUH : VX1_Int_Ty< 66, "vmaxuh", int_ppc_altivec_vmaxuh, v8i16>; |
| 445 | def VMAXUW : VX1_Int_Ty< 130, "vmaxuw", int_ppc_altivec_vmaxuw, v4i32>; |
| 446 | def VMINFP : VX1_Int_Ty<1098, "vminfp", int_ppc_altivec_vminfp, v4f32>; |
| 447 | def VMINSB : VX1_Int_Ty< 770, "vminsb", int_ppc_altivec_vminsb, v16i8>; |
| 448 | def VMINSH : VX1_Int_Ty< 834, "vminsh", int_ppc_altivec_vminsh, v8i16>; |
| 449 | def VMINSW : VX1_Int_Ty< 898, "vminsw", int_ppc_altivec_vminsw, v4i32>; |
| 450 | def VMINUB : VX1_Int_Ty< 514, "vminub", int_ppc_altivec_vminub, v16i8>; |
| 451 | def VMINUH : VX1_Int_Ty< 578, "vminuh", int_ppc_altivec_vminuh, v8i16>; |
| 452 | def VMINUW : VX1_Int_Ty< 642, "vminuw", int_ppc_altivec_vminuw, v4i32>; |
Chris Lattner | 30a6aba | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 453 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 454 | def VMRGHB : VXForm_1< 12, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB), |
Chris Lattner | 116cc48 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 455 | "vmrghb $vD, $vA, $vB", VecFP, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 456 | [(set v16i8:$vD, (vmrghb_shuffle v16i8:$vA, v16i8:$vB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 457 | def VMRGHH : VXForm_1< 76, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB), |
Chris Lattner | 116cc48 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 458 | "vmrghh $vD, $vA, $vB", VecFP, |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 459 | [(set VRRC:$vD, (vmrghh_shuffle VRRC:$vA, VRRC:$vB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 460 | def VMRGHW : VXForm_1<140, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB), |
Chris Lattner | 116cc48 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 461 | "vmrghw $vD, $vA, $vB", VecFP, |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 462 | [(set VRRC:$vD, (vmrghw_shuffle VRRC:$vA, VRRC:$vB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 463 | def VMRGLB : VXForm_1<268, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB), |
Chris Lattner | 116cc48 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 464 | "vmrglb $vD, $vA, $vB", VecFP, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 465 | [(set v16i8:$vD, (vmrglb_shuffle v16i8:$vA, v16i8:$vB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 466 | def VMRGLH : VXForm_1<332, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB), |
Chris Lattner | 116cc48 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 467 | "vmrglh $vD, $vA, $vB", VecFP, |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 468 | [(set VRRC:$vD, (vmrglh_shuffle VRRC:$vA, VRRC:$vB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 469 | def VMRGLW : VXForm_1<396, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB), |
Chris Lattner | 116cc48 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 470 | "vmrglw $vD, $vA, $vB", VecFP, |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 471 | [(set VRRC:$vD, (vmrglw_shuffle VRRC:$vA, VRRC:$vB))]>; |
Chris Lattner | 3c4f4e9f | 2006-03-30 23:21:27 +0000 | [diff] [blame] | 472 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 473 | def VMSUMMBM : VA1a_Int_Ty3<37, "vmsummbm", int_ppc_altivec_vmsummbm, |
| 474 | v4i32, v16i8, v4i32>; |
| 475 | def VMSUMSHM : VA1a_Int_Ty3<40, "vmsumshm", int_ppc_altivec_vmsumshm, |
| 476 | v4i32, v8i16, v4i32>; |
| 477 | def VMSUMSHS : VA1a_Int_Ty3<41, "vmsumshs", int_ppc_altivec_vmsumshs, |
| 478 | v4i32, v8i16, v4i32>; |
| 479 | def VMSUMUBM : VA1a_Int_Ty3<36, "vmsumubm", int_ppc_altivec_vmsumubm, |
| 480 | v4i32, v16i8, v4i32>; |
| 481 | def VMSUMUHM : VA1a_Int_Ty3<38, "vmsumuhm", int_ppc_altivec_vmsumuhm, |
| 482 | v4i32, v8i16, v4i32>; |
| 483 | def VMSUMUHS : VA1a_Int_Ty3<39, "vmsumuhs", int_ppc_altivec_vmsumuhs, |
| 484 | v4i32, v8i16, v4i32>; |
Chris Lattner | 8768bf6 | 2006-03-30 23:39:06 +0000 | [diff] [blame] | 485 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 486 | def VMULESB : VX1_Int_Ty2<776, "vmulesb", int_ppc_altivec_vmulesb, |
| 487 | v8i16, v16i8>; |
| 488 | def VMULESH : VX1_Int_Ty2<840, "vmulesh", int_ppc_altivec_vmulesh, |
| 489 | v4i32, v8i16>; |
| 490 | def VMULEUB : VX1_Int_Ty2<520, "vmuleub", int_ppc_altivec_vmuleub, |
| 491 | v8i16, v16i8>; |
| 492 | def VMULEUH : VX1_Int_Ty2<584, "vmuleuh", int_ppc_altivec_vmuleuh, |
| 493 | v4i32, v8i16>; |
| 494 | def VMULOSB : VX1_Int_Ty2<264, "vmulosb", int_ppc_altivec_vmulosb, |
| 495 | v8i16, v16i8>; |
| 496 | def VMULOSH : VX1_Int_Ty2<328, "vmulosh", int_ppc_altivec_vmulosh, |
| 497 | v4i32, v8i16>; |
| 498 | def VMULOUB : VX1_Int_Ty2< 8, "vmuloub", int_ppc_altivec_vmuloub, |
| 499 | v8i16, v16i8>; |
| 500 | def VMULOUH : VX1_Int_Ty2< 72, "vmulouh", int_ppc_altivec_vmulouh, |
| 501 | v4i32, v8i16>; |
Chris Lattner | 30a6aba | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 502 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 503 | def VREFP : VX2_Int_SP<266, "vrefp", int_ppc_altivec_vrefp>; |
| 504 | def VRFIM : VX2_Int_SP<714, "vrfim", int_ppc_altivec_vrfim>; |
| 505 | def VRFIN : VX2_Int_SP<522, "vrfin", int_ppc_altivec_vrfin>; |
| 506 | def VRFIP : VX2_Int_SP<650, "vrfip", int_ppc_altivec_vrfip>; |
| 507 | def VRFIZ : VX2_Int_SP<586, "vrfiz", int_ppc_altivec_vrfiz>; |
| 508 | def VRSQRTEFP : VX2_Int_SP<330, "vrsqrtefp", int_ppc_altivec_vrsqrtefp>; |
Chris Lattner | 3c4f4e9f | 2006-03-30 23:21:27 +0000 | [diff] [blame] | 509 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 510 | def VSUBCUW : VX1_Int_Ty<74, "vsubcuw", int_ppc_altivec_vsubcuw, v4i32>; |
Chris Lattner | 3c4f4e9f | 2006-03-30 23:21:27 +0000 | [diff] [blame] | 511 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 512 | def VSUBFP : VXForm_1<74, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB), |
Chris Lattner | 3c4f4e9f | 2006-03-30 23:21:27 +0000 | [diff] [blame] | 513 | "vsubfp $vD, $vA, $vB", VecGeneral, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 514 | [(set v4f32:$vD, (fsub v4f32:$vA, v4f32:$vB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 515 | def VSUBUBM : VXForm_1<1024, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB), |
Chris Lattner | 5d72907 | 2006-03-26 02:39:02 +0000 | [diff] [blame] | 516 | "vsububm $vD, $vA, $vB", VecGeneral, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 517 | [(set v16i8:$vD, (sub v16i8:$vA, v16i8:$vB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 518 | def VSUBUHM : VXForm_1<1088, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB), |
Chris Lattner | 5d72907 | 2006-03-26 02:39:02 +0000 | [diff] [blame] | 519 | "vsubuhm $vD, $vA, $vB", VecGeneral, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 520 | [(set v8i16:$vD, (sub v8i16:$vA, v8i16:$vB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 521 | def VSUBUWM : VXForm_1<1152, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB), |
Chris Lattner | 5d72907 | 2006-03-26 02:39:02 +0000 | [diff] [blame] | 522 | "vsubuwm $vD, $vA, $vB", VecGeneral, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 523 | [(set v4i32:$vD, (sub v4i32:$vA, v4i32:$vB))]>; |
Chris Lattner | 5d72907 | 2006-03-26 02:39:02 +0000 | [diff] [blame] | 524 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 525 | def VSUBSBS : VX1_Int_Ty<1792, "vsubsbs" , int_ppc_altivec_vsubsbs, v16i8>; |
| 526 | def VSUBSHS : VX1_Int_Ty<1856, "vsubshs" , int_ppc_altivec_vsubshs, v8i16>; |
| 527 | def VSUBSWS : VX1_Int_Ty<1920, "vsubsws" , int_ppc_altivec_vsubsws, v4i32>; |
| 528 | def VSUBUBS : VX1_Int_Ty<1536, "vsububs" , int_ppc_altivec_vsububs, v16i8>; |
| 529 | def VSUBUHS : VX1_Int_Ty<1600, "vsubuhs" , int_ppc_altivec_vsubuhs, v8i16>; |
| 530 | def VSUBUWS : VX1_Int_Ty<1664, "vsubuws" , int_ppc_altivec_vsubuws, v4i32>; |
| 531 | |
| 532 | def VSUMSWS : VX1_Int_Ty<1928, "vsumsws" , int_ppc_altivec_vsumsws, v4i32>; |
| 533 | def VSUM2SWS: VX1_Int_Ty<1672, "vsum2sws", int_ppc_altivec_vsum2sws, v4i32>; |
| 534 | |
| 535 | def VSUM4SBS: VX1_Int_Ty3<1672, "vsum4sbs", int_ppc_altivec_vsum4sbs, |
| 536 | v4i32, v16i8, v4i32>; |
| 537 | def VSUM4SHS: VX1_Int_Ty3<1608, "vsum4shs", int_ppc_altivec_vsum4shs, |
| 538 | v4i32, v8i16, v4i32>; |
| 539 | def VSUM4UBS: VX1_Int_Ty3<1544, "vsum4ubs", int_ppc_altivec_vsum4ubs, |
| 540 | v4i32, v16i8, v4i32>; |
Chris Lattner | ecc219b | 2006-03-28 02:29:37 +0000 | [diff] [blame] | 541 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 542 | def VNOR : VXForm_1<1284, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB), |
Chris Lattner | 2430a5f | 2006-03-25 22:16:05 +0000 | [diff] [blame] | 543 | "vnor $vD, $vA, $vB", VecFP, |
Chris Lattner | e4c868f | 2010-03-28 08:00:23 +0000 | [diff] [blame] | 544 | [(set VRRC:$vD, (vnot_ppc (or (v4i32 VRRC:$vA), |
| 545 | VRRC:$vB)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 546 | def VOR : VXForm_1<1156, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB), |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 547 | "vor $vD, $vA, $vB", VecFP, |
Chris Lattner | 2430a5f | 2006-03-25 22:16:05 +0000 | [diff] [blame] | 548 | [(set VRRC:$vD, (or (v4i32 VRRC:$vA), VRRC:$vB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 549 | def VXOR : VXForm_1<1220, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB), |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 550 | "vxor $vD, $vA, $vB", VecFP, |
Chris Lattner | 2430a5f | 2006-03-25 22:16:05 +0000 | [diff] [blame] | 551 | [(set VRRC:$vD, (xor (v4i32 VRRC:$vA), VRRC:$vB))]>; |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 552 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 553 | def VRLB : VX1_Int_Ty< 4, "vrlb", int_ppc_altivec_vrlb, v16i8>; |
| 554 | def VRLH : VX1_Int_Ty< 68, "vrlh", int_ppc_altivec_vrlh, v8i16>; |
| 555 | def VRLW : VX1_Int_Ty< 132, "vrlw", int_ppc_altivec_vrlw, v4i32>; |
Chris Lattner | 3827f71 | 2006-04-05 01:16:22 +0000 | [diff] [blame] | 556 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 557 | def VSL : VX1_Int_Ty< 452, "vsl" , int_ppc_altivec_vsl, v4i32 >; |
| 558 | def VSLO : VX1_Int_Ty<1036, "vslo", int_ppc_altivec_vslo, v4i32>; |
| 559 | |
| 560 | def VSLB : VX1_Int_Ty< 260, "vslb", int_ppc_altivec_vslb, v16i8>; |
| 561 | def VSLH : VX1_Int_Ty< 324, "vslh", int_ppc_altivec_vslh, v8i16>; |
| 562 | def VSLW : VX1_Int_Ty< 388, "vslw", int_ppc_altivec_vslw, v4i32>; |
Chris Lattner | ecc219b | 2006-03-28 02:29:37 +0000 | [diff] [blame] | 563 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 564 | def VSPLTB : VXForm_1<524, (outs VRRC:$vD), (ins u5imm:$UIMM, VRRC:$vB), |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 565 | "vspltb $vD, $vB, $UIMM", VecPerm, |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 566 | [(set VRRC:$vD, |
| 567 | (vspltb_shuffle:$UIMM (v16i8 VRRC:$vB), (undef)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 568 | def VSPLTH : VXForm_1<588, (outs VRRC:$vD), (ins u5imm:$UIMM, VRRC:$vB), |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 569 | "vsplth $vD, $vB, $UIMM", VecPerm, |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 570 | [(set VRRC:$vD, |
| 571 | (vsplth_shuffle:$UIMM (v16i8 VRRC:$vB), (undef)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 572 | def VSPLTW : VXForm_1<652, (outs VRRC:$vD), (ins u5imm:$UIMM, VRRC:$vB), |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 573 | "vspltw $vD, $vB, $UIMM", VecPerm, |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 574 | [(set VRRC:$vD, |
| 575 | (vspltw_shuffle:$UIMM (v16i8 VRRC:$vB), (undef)))]>; |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 576 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 577 | def VSR : VX1_Int_Ty< 708, "vsr" , int_ppc_altivec_vsr, v4i32>; |
| 578 | def VSRO : VX1_Int_Ty<1100, "vsro" , int_ppc_altivec_vsro, v4i32>; |
| 579 | |
| 580 | def VSRAB : VX1_Int_Ty< 772, "vsrab", int_ppc_altivec_vsrab, v16i8>; |
| 581 | def VSRAH : VX1_Int_Ty< 836, "vsrah", int_ppc_altivec_vsrah, v8i16>; |
| 582 | def VSRAW : VX1_Int_Ty< 900, "vsraw", int_ppc_altivec_vsraw, v4i32>; |
| 583 | def VSRB : VX1_Int_Ty< 516, "vsrb" , int_ppc_altivec_vsrb , v16i8>; |
| 584 | def VSRH : VX1_Int_Ty< 580, "vsrh" , int_ppc_altivec_vsrh , v8i16>; |
| 585 | def VSRW : VX1_Int_Ty< 644, "vsrw" , int_ppc_altivec_vsrw , v4i32>; |
Chris Lattner | ecc219b | 2006-03-28 02:29:37 +0000 | [diff] [blame] | 586 | |
| 587 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 588 | def VSPLTISB : VXForm_3<780, (outs VRRC:$vD), (ins s5imm:$SIMM), |
Chris Lattner | eeaf72a | 2006-03-27 03:28:57 +0000 | [diff] [blame] | 589 | "vspltisb $vD, $SIMM", VecPerm, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 590 | [(set v16i8:$vD, (v16i8 vecspltisb:$SIMM))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 591 | def VSPLTISH : VXForm_3<844, (outs VRRC:$vD), (ins s5imm:$SIMM), |
Chris Lattner | eeaf72a | 2006-03-27 03:28:57 +0000 | [diff] [blame] | 592 | "vspltish $vD, $SIMM", VecPerm, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 593 | [(set v8i16:$vD, (v8i16 vecspltish:$SIMM))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 594 | def VSPLTISW : VXForm_3<908, (outs VRRC:$vD), (ins s5imm:$SIMM), |
Chris Lattner | eeaf72a | 2006-03-27 03:28:57 +0000 | [diff] [blame] | 595 | "vspltisw $vD, $SIMM", VecPerm, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 596 | [(set v4i32:$vD, (v4i32 vecspltisw:$SIMM))]>; |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 597 | |
Chris Lattner | 30a6aba | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 598 | // Vector Pack. |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 599 | def VPKPX : VX1_Int_Ty2<782, "vpkpx", int_ppc_altivec_vpkpx, |
| 600 | v8i16, v4i32>; |
| 601 | def VPKSHSS : VX1_Int_Ty2<398, "vpkshss", int_ppc_altivec_vpkshss, |
| 602 | v16i8, v8i16>; |
| 603 | def VPKSHUS : VX1_Int_Ty2<270, "vpkshus", int_ppc_altivec_vpkshus, |
| 604 | v16i8, v8i16>; |
| 605 | def VPKSWSS : VX1_Int_Ty2<462, "vpkswss", int_ppc_altivec_vpkswss, |
| 606 | v16i8, v4i32>; |
| 607 | def VPKSWUS : VX1_Int_Ty2<334, "vpkswus", int_ppc_altivec_vpkswus, |
| 608 | v8i16, v4i32>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 609 | def VPKUHUM : VXForm_1<14, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB), |
Chris Lattner | 30a6aba | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 610 | "vpkuhum $vD, $vA, $vB", VecFP, |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 611 | [(set VRRC:$vD, |
| 612 | (vpkuhum_shuffle (v16i8 VRRC:$vA), VRRC:$vB))]>; |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 613 | def VPKUHUS : VX1_Int_Ty2<142, "vpkuhus", int_ppc_altivec_vpkuhus, |
| 614 | v16i8, v8i16>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 615 | def VPKUWUM : VXForm_1<78, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB), |
Chris Lattner | 30a6aba | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 616 | "vpkuwum $vD, $vA, $vB", VecFP, |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 617 | [(set VRRC:$vD, |
| 618 | (vpkuwum_shuffle (v16i8 VRRC:$vA), VRRC:$vB))]>; |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 619 | def VPKUWUS : VX1_Int_Ty2<206, "vpkuwus", int_ppc_altivec_vpkuwus, |
| 620 | v8i16, v4i32>; |
Chris Lattner | 30a6aba | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 621 | |
| 622 | // Vector Unpack. |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 623 | def VUPKHPX : VX2_Int_Ty2<846, "vupkhpx", int_ppc_altivec_vupkhpx, |
| 624 | v4i32, v8i16>; |
| 625 | def VUPKHSB : VX2_Int_Ty2<526, "vupkhsb", int_ppc_altivec_vupkhsb, |
| 626 | v8i16, v16i8>; |
| 627 | def VUPKHSH : VX2_Int_Ty2<590, "vupkhsh", int_ppc_altivec_vupkhsh, |
| 628 | v4i32, v8i16>; |
| 629 | def VUPKLPX : VX2_Int_Ty2<974, "vupklpx", int_ppc_altivec_vupklpx, |
| 630 | v4i32, v8i16>; |
| 631 | def VUPKLSB : VX2_Int_Ty2<654, "vupklsb", int_ppc_altivec_vupklsb, |
| 632 | v8i16, v16i8>; |
| 633 | def VUPKLSH : VX2_Int_Ty2<718, "vupklsh", int_ppc_altivec_vupklsh, |
| 634 | v4i32, v8i16>; |
Chris Lattner | 30a6aba | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 635 | |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 636 | |
Chris Lattner | b8a45c2 | 2006-03-26 04:57:17 +0000 | [diff] [blame] | 637 | // Altivec Comparisons. |
| 638 | |
Chris Lattner | 5f7b019 | 2006-03-31 05:32:57 +0000 | [diff] [blame] | 639 | class VCMP<bits<10> xo, string asmstr, ValueType Ty> |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 640 | : VXRForm_1<xo, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB),asmstr,VecFPCompare, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 641 | [(set Ty:$vD, (Ty (PPCvcmp Ty:$vA, Ty:$vB, xo)))]>; |
Chris Lattner | 5f7b019 | 2006-03-31 05:32:57 +0000 | [diff] [blame] | 642 | class VCMPo<bits<10> xo, string asmstr, ValueType Ty> |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 643 | : VXRForm_1<xo, (outs VRRC:$vD), (ins VRRC:$vA, VRRC:$vB),asmstr,VecFPCompare, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 644 | [(set Ty:$vD, (Ty (PPCvcmp_o Ty:$vA, Ty:$vB, xo)))]> { |
Chris Lattner | 7ff7e67 | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 645 | let Defs = [CR6]; |
| 646 | let RC = 1; |
| 647 | } |
Chris Lattner | 5f7b019 | 2006-03-31 05:32:57 +0000 | [diff] [blame] | 648 | |
| 649 | // f32 element comparisons.0 |
| 650 | def VCMPBFP : VCMP <966, "vcmpbfp $vD, $vA, $vB" , v4f32>; |
| 651 | def VCMPBFPo : VCMPo<966, "vcmpbfp. $vD, $vA, $vB" , v4f32>; |
| 652 | def VCMPEQFP : VCMP <198, "vcmpeqfp $vD, $vA, $vB" , v4f32>; |
| 653 | def VCMPEQFPo : VCMPo<198, "vcmpeqfp. $vD, $vA, $vB", v4f32>; |
| 654 | def VCMPGEFP : VCMP <454, "vcmpgefp $vD, $vA, $vB" , v4f32>; |
| 655 | def VCMPGEFPo : VCMPo<454, "vcmpgefp. $vD, $vA, $vB", v4f32>; |
| 656 | def VCMPGTFP : VCMP <710, "vcmpgtfp $vD, $vA, $vB" , v4f32>; |
| 657 | def VCMPGTFPo : VCMPo<710, "vcmpgtfp. $vD, $vA, $vB", v4f32>; |
Chris Lattner | b8a45c2 | 2006-03-26 04:57:17 +0000 | [diff] [blame] | 658 | |
| 659 | // i8 element comparisons. |
Chris Lattner | 5f7b019 | 2006-03-31 05:32:57 +0000 | [diff] [blame] | 660 | def VCMPEQUB : VCMP < 6, "vcmpequb $vD, $vA, $vB" , v16i8>; |
| 661 | def VCMPEQUBo : VCMPo< 6, "vcmpequb. $vD, $vA, $vB", v16i8>; |
| 662 | def VCMPGTSB : VCMP <774, "vcmpgtsb $vD, $vA, $vB" , v16i8>; |
| 663 | def VCMPGTSBo : VCMPo<774, "vcmpgtsb. $vD, $vA, $vB", v16i8>; |
| 664 | def VCMPGTUB : VCMP <518, "vcmpgtub $vD, $vA, $vB" , v16i8>; |
| 665 | def VCMPGTUBo : VCMPo<518, "vcmpgtub. $vD, $vA, $vB", v16i8>; |
Chris Lattner | b8a45c2 | 2006-03-26 04:57:17 +0000 | [diff] [blame] | 666 | |
| 667 | // i16 element comparisons. |
Chris Lattner | 5f7b019 | 2006-03-31 05:32:57 +0000 | [diff] [blame] | 668 | def VCMPEQUH : VCMP < 70, "vcmpequh $vD, $vA, $vB" , v8i16>; |
| 669 | def VCMPEQUHo : VCMPo< 70, "vcmpequh. $vD, $vA, $vB", v8i16>; |
| 670 | def VCMPGTSH : VCMP <838, "vcmpgtsh $vD, $vA, $vB" , v8i16>; |
| 671 | def VCMPGTSHo : VCMPo<838, "vcmpgtsh. $vD, $vA, $vB", v8i16>; |
| 672 | def VCMPGTUH : VCMP <582, "vcmpgtuh $vD, $vA, $vB" , v8i16>; |
| 673 | def VCMPGTUHo : VCMPo<582, "vcmpgtuh. $vD, $vA, $vB", v8i16>; |
Chris Lattner | b8a45c2 | 2006-03-26 04:57:17 +0000 | [diff] [blame] | 674 | |
| 675 | // i32 element comparisons. |
Chris Lattner | 5f7b019 | 2006-03-31 05:32:57 +0000 | [diff] [blame] | 676 | def VCMPEQUW : VCMP <134, "vcmpequw $vD, $vA, $vB" , v4i32>; |
| 677 | def VCMPEQUWo : VCMPo<134, "vcmpequw. $vD, $vA, $vB", v4i32>; |
| 678 | def VCMPGTSW : VCMP <902, "vcmpgtsw $vD, $vA, $vB" , v4i32>; |
| 679 | def VCMPGTSWo : VCMPo<902, "vcmpgtsw. $vD, $vA, $vB", v4i32>; |
| 680 | def VCMPGTUW : VCMP <646, "vcmpgtuw $vD, $vA, $vB" , v4i32>; |
| 681 | def VCMPGTUWo : VCMPo<646, "vcmpgtuw. $vD, $vA, $vB", v4i32>; |
Chris Lattner | b8a45c2 | 2006-03-26 04:57:17 +0000 | [diff] [blame] | 682 | |
Ulrich Weigand | 3d38642 | 2013-03-26 10:57:16 +0000 | [diff] [blame] | 683 | let isCodeGenOnly = 1 in |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 684 | def V_SET0 : VXForm_setzero<1220, (outs VRRC:$vD), (ins), |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 685 | "vxor $vD, $vD, $vD", VecFP, |
Chris Lattner | 2b1c325 | 2006-04-12 16:53:28 +0000 | [diff] [blame] | 686 | [(set VRRC:$vD, (v4i32 immAllZerosV))]>; |
Adhemerval Zanella | 375cbe4 | 2012-11-30 13:05:44 +0000 | [diff] [blame] | 687 | let IMM=-1 in { |
| 688 | def V_SETALLONES : VXForm_3<908, (outs VRRC:$vD), (ins), |
| 689 | "vspltisw $vD, -1", VecFP, |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 690 | [(set v4i32:$vD, (v4i32 immAllOnesV))]>; |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 691 | } |
Adhemerval Zanella | 375cbe4 | 2012-11-30 13:05:44 +0000 | [diff] [blame] | 692 | } // VALU Operations. |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 693 | |
| 694 | //===----------------------------------------------------------------------===// |
| 695 | // Additional Altivec Patterns |
| 696 | // |
| 697 | |
Bill Wendling | c3536b8 | 2007-09-05 04:05:20 +0000 | [diff] [blame] | 698 | // DS* intrinsics |
Dale Johannesen | 48bd15e | 2007-08-09 00:49:19 +0000 | [diff] [blame] | 699 | def : Pat<(int_ppc_altivec_dssall), (DSSALL 1, 0, 0, 0)>; |
Bill Wendling | c3536b8 | 2007-09-05 04:05:20 +0000 | [diff] [blame] | 700 | def : Pat<(int_ppc_altivec_dss imm:$STRM), (DSS 0, imm:$STRM, 0, 0)>; |
| 701 | |
| 702 | // * 32-bit |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 703 | def : Pat<(int_ppc_altivec_dst i32:$rA, i32:$rB, imm:$STRM), |
| 704 | (DST 0, imm:$STRM, $rA, $rB)>; |
| 705 | def : Pat<(int_ppc_altivec_dstt i32:$rA, i32:$rB, imm:$STRM), |
| 706 | (DSTT 1, imm:$STRM, $rA, $rB)>; |
| 707 | def : Pat<(int_ppc_altivec_dstst i32:$rA, i32:$rB, imm:$STRM), |
| 708 | (DSTST 0, imm:$STRM, $rA, $rB)>; |
| 709 | def : Pat<(int_ppc_altivec_dststt i32:$rA, i32:$rB, imm:$STRM), |
| 710 | (DSTSTT 1, imm:$STRM, $rA, $rB)>; |
Chris Lattner | d8242b4 | 2006-04-05 22:27:14 +0000 | [diff] [blame] | 711 | |
Bill Wendling | c3536b8 | 2007-09-05 04:05:20 +0000 | [diff] [blame] | 712 | // * 64-bit |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 713 | def : Pat<(int_ppc_altivec_dst i64:$rA, i32:$rB, imm:$STRM), |
| 714 | (DST64 0, imm:$STRM, $rA, $rB)>; |
| 715 | def : Pat<(int_ppc_altivec_dstt i64:$rA, i32:$rB, imm:$STRM), |
| 716 | (DSTT64 1, imm:$STRM, $rA, $rB)>; |
| 717 | def : Pat<(int_ppc_altivec_dstst i64:$rA, i32:$rB, imm:$STRM), |
| 718 | (DSTST64 0, imm:$STRM, $rA, $rB)>; |
| 719 | def : Pat<(int_ppc_altivec_dststt i64:$rA, i32:$rB, imm:$STRM), |
| 720 | (DSTSTT64 1, imm:$STRM, $rA, $rB)>; |
Bill Wendling | c3536b8 | 2007-09-05 04:05:20 +0000 | [diff] [blame] | 721 | |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 722 | // Loads. |
Chris Lattner | 4e85e64 | 2006-06-20 00:39:56 +0000 | [diff] [blame] | 723 | def : Pat<(v4i32 (load xoaddr:$src)), (LVX xoaddr:$src)>; |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 724 | |
| 725 | // Stores. |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 726 | def : Pat<(store v4i32:$rS, xoaddr:$dst), |
| 727 | (STVX $rS, xoaddr:$dst)>; |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 728 | |
| 729 | // Bit conversions. |
| 730 | def : Pat<(v16i8 (bitconvert (v8i16 VRRC:$src))), (v16i8 VRRC:$src)>; |
| 731 | def : Pat<(v16i8 (bitconvert (v4i32 VRRC:$src))), (v16i8 VRRC:$src)>; |
| 732 | def : Pat<(v16i8 (bitconvert (v4f32 VRRC:$src))), (v16i8 VRRC:$src)>; |
| 733 | |
| 734 | def : Pat<(v8i16 (bitconvert (v16i8 VRRC:$src))), (v8i16 VRRC:$src)>; |
| 735 | def : Pat<(v8i16 (bitconvert (v4i32 VRRC:$src))), (v8i16 VRRC:$src)>; |
| 736 | def : Pat<(v8i16 (bitconvert (v4f32 VRRC:$src))), (v8i16 VRRC:$src)>; |
| 737 | |
| 738 | def : Pat<(v4i32 (bitconvert (v16i8 VRRC:$src))), (v4i32 VRRC:$src)>; |
| 739 | def : Pat<(v4i32 (bitconvert (v8i16 VRRC:$src))), (v4i32 VRRC:$src)>; |
| 740 | def : Pat<(v4i32 (bitconvert (v4f32 VRRC:$src))), (v4i32 VRRC:$src)>; |
| 741 | |
| 742 | def : Pat<(v4f32 (bitconvert (v16i8 VRRC:$src))), (v4f32 VRRC:$src)>; |
| 743 | def : Pat<(v4f32 (bitconvert (v8i16 VRRC:$src))), (v4f32 VRRC:$src)>; |
| 744 | def : Pat<(v4f32 (bitconvert (v4i32 VRRC:$src))), (v4f32 VRRC:$src)>; |
| 745 | |
Chris Lattner | d0608e1 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 746 | // Shuffles. |
| 747 | |
Chris Lattner | f24380e | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 748 | // Match vsldoi(x,x), vpkuwum(x,x), vpkuhum(x,x) |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 749 | def:Pat<(vsldoi_unary_shuffle:$in v16i8:$vA, undef), |
| 750 | (VSLDOI $vA, $vA, (VSLDOI_unary_get_imm VRRC:$in))>; |
| 751 | def:Pat<(vpkuwum_unary_shuffle v16i8:$vA, undef), |
| 752 | (VPKUWUM $vA, $vA)>; |
| 753 | def:Pat<(vpkuhum_unary_shuffle v16i8:$vA, undef), |
| 754 | (VPKUHUM $vA, $vA)>; |
Chris Lattner | d0608e1 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 755 | |
Chris Lattner | caad163 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 756 | // Match vmrg*(x,x) |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 757 | def:Pat<(vmrglb_unary_shuffle v16i8:$vA, undef), |
| 758 | (VMRGLB $vA, $vA)>; |
| 759 | def:Pat<(vmrglh_unary_shuffle v16i8:$vA, undef), |
| 760 | (VMRGLH $vA, $vA)>; |
| 761 | def:Pat<(vmrglw_unary_shuffle v16i8:$vA, undef), |
| 762 | (VMRGLW $vA, $vA)>; |
| 763 | def:Pat<(vmrghb_unary_shuffle v16i8:$vA, undef), |
| 764 | (VMRGHB $vA, $vA)>; |
| 765 | def:Pat<(vmrghh_unary_shuffle v16i8:$vA, undef), |
| 766 | (VMRGHH $vA, $vA)>; |
| 767 | def:Pat<(vmrghw_unary_shuffle v16i8:$vA, undef), |
| 768 | (VMRGHW $vA, $vA)>; |
Chris Lattner | caad163 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 769 | |
Chris Lattner | 2430a5f | 2006-03-25 22:16:05 +0000 | [diff] [blame] | 770 | // Logical Operations |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 771 | def : Pat<(v4i32 (vnot_ppc VRRC:$vA)), (VNOR $vA, $vA)>; |
Chris Lattner | 6e94af7 | 2006-04-15 23:45:24 +0000 | [diff] [blame] | 772 | |
Chris Lattner | e4c868f | 2010-03-28 08:00:23 +0000 | [diff] [blame] | 773 | def : Pat<(v4i32 (vnot_ppc (or VRRC:$A, VRRC:$B))), |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 774 | (VNOR $A, $B)>; |
Chris Lattner | e4c868f | 2010-03-28 08:00:23 +0000 | [diff] [blame] | 775 | def : Pat<(v4i32 (and VRRC:$A, (vnot_ppc VRRC:$B))), |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 776 | (VANDC $A, $B)>; |
Chris Lattner | 6e94af7 | 2006-04-15 23:45:24 +0000 | [diff] [blame] | 777 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 778 | def : Pat<(fmul v4f32:$vA, v4f32:$vB), |
| 779 | (VMADDFP $vA, $vB, |
Adhemerval Zanella | 375cbe4 | 2012-11-30 13:05:44 +0000 | [diff] [blame] | 780 | (v4i32 (VSLW (V_SETALLONES), (V_SETALLONES))))>; |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 781 | |
| 782 | // Fused multiply add and multiply sub for packed float. These are represented |
| 783 | // separately from the real instructions above, for operations that must have |
| 784 | // the additional precision, such as Newton-Rhapson (used by divide, sqrt) |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 785 | def : Pat<(PPCvmaddfp v4f32:$A, v4f32:$B, v4f32:$C), |
| 786 | (VMADDFP $A, $B, $C)>; |
| 787 | def : Pat<(PPCvnmsubfp v4f32:$A, v4f32:$B, v4f32:$C), |
| 788 | (VNMSUBFP $A, $B, $C)>; |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 789 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 790 | def : Pat<(int_ppc_altivec_vmaddfp v4f32:$A, v4f32:$B, v4f32:$C), |
| 791 | (VMADDFP $A, $B, $C)>; |
| 792 | def : Pat<(int_ppc_altivec_vnmsubfp v4f32:$A, v4f32:$B, v4f32:$C), |
| 793 | (VNMSUBFP $A, $B, $C)>; |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 794 | |
Chris Lattner | a9cb441 | 2006-03-31 20:00:35 +0000 | [diff] [blame] | 795 | def : Pat<(PPCvperm (v16i8 VRRC:$vA), VRRC:$vB, VRRC:$vC), |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 796 | (VPERM $vA, $vB, $vC)>; |
Eli Friedman | 0da9975 | 2009-06-07 01:07:55 +0000 | [diff] [blame] | 797 | |
Hal Finkel | 827307b | 2013-04-03 04:01:11 +0000 | [diff] [blame^] | 798 | def : Pat<(PPCfre v4f32:$A), (VREFP $A)>; |
| 799 | def : Pat<(PPCfrsqrte v4f32:$A), (VRSQRTEFP $A)>; |
| 800 | |
Eli Friedman | 0da9975 | 2009-06-07 01:07:55 +0000 | [diff] [blame] | 801 | // Vector shifts |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 802 | def : Pat<(v16i8 (shl v16i8:$vA, v16i8:$vB)), |
| 803 | (v16i8 (VSLB $vA, $vB))>; |
| 804 | def : Pat<(v8i16 (shl v8i16:$vA, v8i16:$vB)), |
| 805 | (v8i16 (VSLH $vA, $vB))>; |
| 806 | def : Pat<(v4i32 (shl v4i32:$vA, v4i32:$vB)), |
| 807 | (v4i32 (VSLW $vA, $vB))>; |
Eli Friedman | 0da9975 | 2009-06-07 01:07:55 +0000 | [diff] [blame] | 808 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 809 | def : Pat<(v16i8 (srl v16i8:$vA, v16i8:$vB)), |
| 810 | (v16i8 (VSRB $vA, $vB))>; |
| 811 | def : Pat<(v8i16 (srl v8i16:$vA, v8i16:$vB)), |
| 812 | (v8i16 (VSRH $vA, $vB))>; |
| 813 | def : Pat<(v4i32 (srl v4i32:$vA, v4i32:$vB)), |
| 814 | (v4i32 (VSRW $vA, $vB))>; |
Eli Friedman | 0da9975 | 2009-06-07 01:07:55 +0000 | [diff] [blame] | 815 | |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 816 | def : Pat<(v16i8 (sra v16i8:$vA, v16i8:$vB)), |
| 817 | (v16i8 (VSRAB $vA, $vB))>; |
| 818 | def : Pat<(v8i16 (sra v8i16:$vA, v8i16:$vB)), |
| 819 | (v8i16 (VSRAH $vA, $vB))>; |
| 820 | def : Pat<(v4i32 (sra v4i32:$vA, v4i32:$vB)), |
| 821 | (v4i32 (VSRAW $vA, $vB))>; |
Adhemerval Zanella | 51aaadb | 2012-10-08 17:27:24 +0000 | [diff] [blame] | 822 | |
| 823 | // Float to integer and integer to float conversions |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 824 | def : Pat<(v4i32 (fp_to_sint v4f32:$vA)), |
| 825 | (VCTSXS_0 $vA)>; |
| 826 | def : Pat<(v4i32 (fp_to_uint v4f32:$vA)), |
| 827 | (VCTUXS_0 $vA)>; |
| 828 | def : Pat<(v4f32 (sint_to_fp v4i32:$vA)), |
| 829 | (VCFSX_0 $vA)>; |
| 830 | def : Pat<(v4f32 (uint_to_fp v4i32:$vA)), |
| 831 | (VCFUX_0 $vA)>; |
Adhemerval Zanella | e95ed2b | 2012-11-15 20:56:03 +0000 | [diff] [blame] | 832 | |
| 833 | // Floating-point rounding |
Bill Schmidt | 53774a8 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 834 | def : Pat<(v4f32 (ffloor v4f32:$vA)), |
| 835 | (VRFIM $vA)>; |
| 836 | def : Pat<(v4f32 (fceil v4f32:$vA)), |
| 837 | (VRFIP $vA)>; |
| 838 | def : Pat<(v4f32 (ftrunc v4f32:$vA)), |
| 839 | (VRFIZ $vA)>; |
| 840 | def : Pat<(v4f32 (fnearbyint v4f32:$vA)), |
| 841 | (VRFIN $vA)>; |
Hal Finkel | 044f841 | 2013-03-15 13:21:21 +0000 | [diff] [blame] | 842 | |
| 843 | } // end HasAltivec |
| 844 | |