blob: d01908e5dd237c32552199dcc14156dde83aebf0 [file] [log] [blame]
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001//===- PPCInstrAltivec.td - The PowerPC Altivec Extension --*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Altivec extension to the PowerPC instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Altivec transformation functions and pattern fragments.
16//
17
Chris Lattnerddb739e2006-04-06 17:23:16 +000018/// VPKUHUM_shuffle_mask/VPKUWUM_shuffle_mask - Return true if this is a valid
19/// shuffle mask for the VPKUHUM or VPKUWUM instructions.
20def VPKUHUM_shuffle_mask : PatLeaf<(build_vector), [{
Chris Lattnerf24380e2006-04-06 22:28:36 +000021 return PPC::isVPKUHUMShuffleMask(N, false);
Chris Lattnerddb739e2006-04-06 17:23:16 +000022}]>;
23def VPKUWUM_shuffle_mask : PatLeaf<(build_vector), [{
Chris Lattnerf24380e2006-04-06 22:28:36 +000024 return PPC::isVPKUWUMShuffleMask(N, false);
Chris Lattnerddb739e2006-04-06 17:23:16 +000025}]>;
26
Chris Lattnerf24380e2006-04-06 22:28:36 +000027def VPKUHUM_unary_shuffle_mask : PatLeaf<(build_vector), [{
28 return PPC::isVPKUHUMShuffleMask(N, true);
29}]>;
30def VPKUWUM_unary_shuffle_mask : PatLeaf<(build_vector), [{
31 return PPC::isVPKUWUMShuffleMask(N, true);
32}]>;
33
34
Chris Lattner116cc482006-04-06 21:11:54 +000035def VMRGLB_shuffle_mask : PatLeaf<(build_vector), [{
Chris Lattnercaad1632006-04-06 22:02:42 +000036 return PPC::isVMRGLShuffleMask(N, 1, false);
Chris Lattner116cc482006-04-06 21:11:54 +000037}]>;
38def VMRGLH_shuffle_mask : PatLeaf<(build_vector), [{
Chris Lattnercaad1632006-04-06 22:02:42 +000039 return PPC::isVMRGLShuffleMask(N, 2, false);
Chris Lattner116cc482006-04-06 21:11:54 +000040}]>;
41def VMRGLW_shuffle_mask : PatLeaf<(build_vector), [{
Chris Lattnercaad1632006-04-06 22:02:42 +000042 return PPC::isVMRGLShuffleMask(N, 4, false);
Chris Lattner116cc482006-04-06 21:11:54 +000043}]>;
44def VMRGHB_shuffle_mask : PatLeaf<(build_vector), [{
Chris Lattnercaad1632006-04-06 22:02:42 +000045 return PPC::isVMRGHShuffleMask(N, 1, false);
Chris Lattner116cc482006-04-06 21:11:54 +000046}]>;
47def VMRGHH_shuffle_mask : PatLeaf<(build_vector), [{
Chris Lattnercaad1632006-04-06 22:02:42 +000048 return PPC::isVMRGHShuffleMask(N, 2, false);
Chris Lattner116cc482006-04-06 21:11:54 +000049}]>;
50def VMRGHW_shuffle_mask : PatLeaf<(build_vector), [{
Chris Lattnercaad1632006-04-06 22:02:42 +000051 return PPC::isVMRGHShuffleMask(N, 4, false);
52}]>;
53
54def VMRGLB_unary_shuffle_mask : PatLeaf<(build_vector), [{
55 return PPC::isVMRGLShuffleMask(N, 1, true);
56}]>;
57def VMRGLH_unary_shuffle_mask : PatLeaf<(build_vector), [{
58 return PPC::isVMRGLShuffleMask(N, 2, true);
59}]>;
60def VMRGLW_unary_shuffle_mask : PatLeaf<(build_vector), [{
61 return PPC::isVMRGLShuffleMask(N, 4, true);
62}]>;
63def VMRGHB_unary_shuffle_mask : PatLeaf<(build_vector), [{
64 return PPC::isVMRGHShuffleMask(N, 1, true);
65}]>;
66def VMRGHH_unary_shuffle_mask : PatLeaf<(build_vector), [{
67 return PPC::isVMRGHShuffleMask(N, 2, true);
68}]>;
69def VMRGHW_unary_shuffle_mask : PatLeaf<(build_vector), [{
70 return PPC::isVMRGHShuffleMask(N, 4, true);
Chris Lattner116cc482006-04-06 21:11:54 +000071}]>;
72
73
Chris Lattnerd0608e12006-04-06 18:26:28 +000074def VSLDOI_get_imm : SDNodeXForm<build_vector, [{
Chris Lattnerf24380e2006-04-06 22:28:36 +000075 return getI32Imm(PPC::isVSLDOIShuffleMask(N, false));
Chris Lattnerd0608e12006-04-06 18:26:28 +000076}]>;
77def VSLDOI_shuffle_mask : PatLeaf<(build_vector), [{
Chris Lattnerf24380e2006-04-06 22:28:36 +000078 return PPC::isVSLDOIShuffleMask(N, false) != -1;
Chris Lattnerd0608e12006-04-06 18:26:28 +000079}], VSLDOI_get_imm>;
80
Chris Lattnerf24380e2006-04-06 22:28:36 +000081/// VSLDOI_unary* - These are used to match vsldoi(X,X), which is turned into
Chris Lattnerd0608e12006-04-06 18:26:28 +000082/// vector_shuffle(X,undef,mask) by the dag combiner.
Chris Lattnerf24380e2006-04-06 22:28:36 +000083def VSLDOI_unary_get_imm : SDNodeXForm<build_vector, [{
84 return getI32Imm(PPC::isVSLDOIShuffleMask(N, true));
Chris Lattnerd0608e12006-04-06 18:26:28 +000085}]>;
Chris Lattnerf24380e2006-04-06 22:28:36 +000086def VSLDOI_unary_shuffle_mask : PatLeaf<(build_vector), [{
87 return PPC::isVSLDOIShuffleMask(N, true) != -1;
88}], VSLDOI_unary_get_imm>;
Chris Lattnerd0608e12006-04-06 18:26:28 +000089
90
Chris Lattner7ff7e672006-04-04 17:25:31 +000091// VSPLT*_get_imm xform function: convert vector_shuffle mask to VSPLT* imm.
92def VSPLTB_get_imm : SDNodeXForm<build_vector, [{
93 return getI32Imm(PPC::getVSPLTImmediate(N, 1));
Chris Lattnerb22a04d2006-03-25 07:51:43 +000094}]>;
Chris Lattner7ff7e672006-04-04 17:25:31 +000095def VSPLTB_shuffle_mask : PatLeaf<(build_vector), [{
96 return PPC::isSplatShuffleMask(N, 1);
97}], VSPLTB_get_imm>;
98def VSPLTH_get_imm : SDNodeXForm<build_vector, [{
99 return getI32Imm(PPC::getVSPLTImmediate(N, 2));
100}]>;
101def VSPLTH_shuffle_mask : PatLeaf<(build_vector), [{
102 return PPC::isSplatShuffleMask(N, 2);
103}], VSPLTH_get_imm>;
104def VSPLTW_get_imm : SDNodeXForm<build_vector, [{
105 return getI32Imm(PPC::getVSPLTImmediate(N, 4));
106}]>;
107def VSPLTW_shuffle_mask : PatLeaf<(build_vector), [{
108 return PPC::isSplatShuffleMask(N, 4);
109}], VSPLTW_get_imm>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000110
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000111
112// VSPLTISB_get_imm xform function: convert build_vector to VSPLTISB imm.
113def VSPLTISB_get_imm : SDNodeXForm<build_vector, [{
114 char Val;
115 PPC::isVecSplatImm(N, 1, &Val);
116 return getI32Imm(Val);
117}]>;
118def vecspltisb : PatLeaf<(build_vector), [{
119 return PPC::isVecSplatImm(N, 1);
120}], VSPLTISB_get_imm>;
121
122// VSPLTISH_get_imm xform function: convert build_vector to VSPLTISH imm.
123def VSPLTISH_get_imm : SDNodeXForm<build_vector, [{
124 char Val;
125 PPC::isVecSplatImm(N, 2, &Val);
126 return getI32Imm(Val);
127}]>;
128def vecspltish : PatLeaf<(build_vector), [{
129 return PPC::isVecSplatImm(N, 2);
130}], VSPLTISH_get_imm>;
131
132// VSPLTISW_get_imm xform function: convert build_vector to VSPLTISW imm.
133def VSPLTISW_get_imm : SDNodeXForm<build_vector, [{
134 char Val;
135 PPC::isVecSplatImm(N, 4, &Val);
136 return getI32Imm(Val);
137}]>;
138def vecspltisw : PatLeaf<(build_vector), [{
139 return PPC::isVecSplatImm(N, 4);
140}], VSPLTISW_get_imm>;
141
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000142//===----------------------------------------------------------------------===//
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000143// Helpers for defining instructions that directly correspond to intrinsics.
144
Chris Lattner8768bf62006-03-30 23:39:06 +0000145// VA1a_Int - A VAForm_1a intrinsic definition.
Chris Lattnerb5c4d172006-03-31 21:57:36 +0000146class VA1a_Int<bits<6> xo, string opc, Intrinsic IntID>
147 : VAForm_1a<xo, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
148 !strconcat(opc, " $vD, $vA, $vB, $vC"), VecFP,
Chris Lattner8768bf62006-03-30 23:39:06 +0000149 [(set VRRC:$vD, (IntID VRRC:$vA, VRRC:$vB, VRRC:$vC))]>;
150
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000151// VX1_Int - A VXForm_1 intrinsic definition.
Chris Lattner6cea8142006-03-31 22:34:05 +0000152class VX1_Int<bits<11> xo, string opc, Intrinsic IntID>
153 : VXForm_1<xo, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
154 !strconcat(opc, " $vD, $vA, $vB"), VecFP,
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000155 [(set VRRC:$vD, (IntID VRRC:$vA, VRRC:$vB))]>;
156
157// VX2_Int - A VXForm_2 intrinsic definition.
Chris Lattner6cea8142006-03-31 22:34:05 +0000158class VX2_Int<bits<11> xo, string opc, Intrinsic IntID>
159 : VXForm_2<xo, (ops VRRC:$vD, VRRC:$vB),
160 !strconcat(opc, " $vD, $vB"), VecFP,
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000161 [(set VRRC:$vD, (IntID VRRC:$vB))]>;
162
163//===----------------------------------------------------------------------===//
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000164// Instruction Definitions.
165
166def IMPLICIT_DEF_VRRC : Pseudo<(ops VRRC:$rD), "; $rD = IMPLICIT_DEF_VRRC",
167 [(set VRRC:$rD, (v4f32 (undef)))]>;
168
Chris Lattnerd8242b42006-04-05 22:27:14 +0000169let noResults = 1 in {
170def DSS : DSS_Form<822, (ops u5imm:$A, u5imm:$STRM,u5imm:$ZERO1,u5imm:$ZERO2),
171 "dss $STRM, $A", LdStGeneral /*FIXME*/, []>;
172def DST : DSS_Form<342, (ops u5imm:$T, u5imm:$STRM, GPRC:$rA, GPRC:$rB),
173 "dst $rA, $rB, $STRM, $T", LdStGeneral /*FIXME*/, []>;
174def DSTST : DSS_Form<374, (ops u5imm:$T, u5imm:$STRM, GPRC:$rA, GPRC:$rB),
175 "dstst $rA, $rB, $STRM, $T", LdStGeneral /*FIXME*/, []>;
176}
177
Chris Lattner4d9100d2006-04-05 00:03:57 +0000178def MFVSCR : VXForm_4<1540, (ops VRRC:$vD),
179 "mfvcr $vD", LdStGeneral,
180 [(set VRRC:$vD, (int_ppc_altivec_mfvscr))]>;
181def MTVSCR : VXForm_5<1604, (ops VRRC:$vB),
182 "mtvcr $vB", LdStGeneral,
183 [(int_ppc_altivec_mtvscr VRRC:$vB)]>;
184
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000185let isLoad = 1, PPC970_Unit = 2 in { // Loads.
186def LVEBX: XForm_1<31, 7, (ops VRRC:$vD, memrr:$src),
187 "lvebx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000188 [(set VRRC:$vD, (int_ppc_altivec_lvebx xoaddr:$src))]>;
Chris Lattnere7d959c2006-03-26 00:41:48 +0000189def LVEHX: XForm_1<31, 39, (ops VRRC:$vD, memrr:$src),
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000190 "lvehx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000191 [(set VRRC:$vD, (int_ppc_altivec_lvehx xoaddr:$src))]>;
Chris Lattnere7d959c2006-03-26 00:41:48 +0000192def LVEWX: XForm_1<31, 71, (ops VRRC:$vD, memrr:$src),
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000193 "lvewx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000194 [(set VRRC:$vD, (int_ppc_altivec_lvewx xoaddr:$src))]>;
Chris Lattnere7d959c2006-03-26 00:41:48 +0000195def LVX : XForm_1<31, 103, (ops VRRC:$vD, memrr:$src),
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000196 "lvx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000197 [(set VRRC:$vD, (int_ppc_altivec_lvx xoaddr:$src))]>;
198def LVXL : XForm_1<31, 359, (ops VRRC:$vD, memrr:$src),
199 "lvxl $vD, $src", LdStGeneral,
200 [(set VRRC:$vD, (int_ppc_altivec_lvxl xoaddr:$src))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000201}
202
Chris Lattner30a6aba2006-03-30 23:07:36 +0000203def LVSL : XForm_1<31, 6, (ops VRRC:$vD, memrr:$src),
204 "lvsl $vD, $src", LdStGeneral,
205 [(set VRRC:$vD, (int_ppc_altivec_lvsl xoaddr:$src))]>,
206 PPC970_Unit_LSU;
207def LVSR : XForm_1<31, 38, (ops VRRC:$vD, memrr:$src),
Chris Lattner99bdc652006-04-05 20:15:25 +0000208 "lvsr $vD, $src", LdStGeneral,
Chris Lattner30a6aba2006-03-30 23:07:36 +0000209 [(set VRRC:$vD, (int_ppc_altivec_lvsr xoaddr:$src))]>,
210 PPC970_Unit_LSU;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000211
212let isStore = 1, noResults = 1, PPC970_Unit = 2 in { // Stores.
Chris Lattner48b61a72006-03-28 00:40:33 +0000213def STVEBX: XForm_8<31, 135, (ops VRRC:$rS, memrr:$dst),
214 "stvebx $rS, $dst", LdStGeneral,
215 [(int_ppc_altivec_stvebx VRRC:$rS, xoaddr:$dst)]>;
216def STVEHX: XForm_8<31, 167, (ops VRRC:$rS, memrr:$dst),
217 "stvehx $rS, $dst", LdStGeneral,
218 [(int_ppc_altivec_stvehx VRRC:$rS, xoaddr:$dst)]>;
219def STVEWX: XForm_8<31, 199, (ops VRRC:$rS, memrr:$dst),
220 "stvewx $rS, $dst", LdStGeneral,
221 [(int_ppc_altivec_stvewx VRRC:$rS, xoaddr:$dst)]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000222def STVX : XForm_8<31, 231, (ops VRRC:$rS, memrr:$dst),
223 "stvx $rS, $dst", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000224 [(int_ppc_altivec_stvx VRRC:$rS, xoaddr:$dst)]>;
225def STVXL : XForm_8<31, 487, (ops VRRC:$rS, memrr:$dst),
226 "stvxl $rS, $dst", LdStGeneral,
227 [(int_ppc_altivec_stvxl VRRC:$rS, xoaddr:$dst)]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000228}
229
230let PPC970_Unit = 5 in { // VALU Operations.
231// VA-Form instructions. 3-input AltiVec ops.
232def VMADDFP : VAForm_1<46, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB),
233 "vmaddfp $vD, $vA, $vC, $vB", VecFP,
234 [(set VRRC:$vD, (fadd (fmul VRRC:$vA, VRRC:$vC),
235 VRRC:$vB))]>,
236 Requires<[FPContractions]>;
237def VNMSUBFP: VAForm_1<47, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB),
238 "vnmsubfp $vD, $vA, $vC, $vB", VecFP,
239 [(set VRRC:$vD, (fneg (fsub (fmul VRRC:$vA, VRRC:$vC),
240 VRRC:$vB)))]>,
241 Requires<[FPContractions]>;
Chris Lattner0d2cf6b2006-04-05 00:49:48 +0000242
Chris Lattnerb5c4d172006-03-31 21:57:36 +0000243def VMHADDSHS : VA1a_Int<32, "vmhaddshs", int_ppc_altivec_vmhaddshs>;
244def VMHRADDSHS : VA1a_Int<33, "vmhraddshs", int_ppc_altivec_vmhraddshs>;
Chris Lattner0d2cf6b2006-04-05 00:49:48 +0000245def VMLADDUHM : VA1a_Int<34, "vmladduhm", int_ppc_altivec_vmladduhm>;
Chris Lattnerb5c4d172006-03-31 21:57:36 +0000246def VPERM : VA1a_Int<43, "vperm", int_ppc_altivec_vperm>;
247def VSEL : VA1a_Int<42, "vsel", int_ppc_altivec_vsel>;
Chris Lattnera9cb4412006-03-31 20:00:35 +0000248
Chris Lattnerd0608e12006-04-06 18:26:28 +0000249// Shuffles.
Chris Lattnere7d959c2006-03-26 00:41:48 +0000250def VSLDOI : VAForm_2<44, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, u5imm:$SH),
251 "vsldoi $vD, $vA, $vB, $SH", VecFP,
Chris Lattnerd0608e12006-04-06 18:26:28 +0000252 [(set VRRC:$vD,
253 (vector_shuffle (v16i8 VRRC:$vA), VRRC:$vB,
254 VSLDOI_shuffle_mask:$SH))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000255
256// VX-Form instructions. AltiVec arithmetic ops.
257def VADDFP : VXForm_1<10, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
258 "vaddfp $vD, $vA, $vB", VecFP,
259 [(set VRRC:$vD, (fadd VRRC:$vA, VRRC:$vB))]>;
Chris Lattner5d729072006-03-26 02:39:02 +0000260
261def VADDUBM : VXForm_1<0, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
262 "vaddubm $vD, $vA, $vB", VecGeneral,
263 [(set VRRC:$vD, (add (v16i8 VRRC:$vA), VRRC:$vB))]>;
264def VADDUHM : VXForm_1<64, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
265 "vadduhm $vD, $vA, $vB", VecGeneral,
266 [(set VRRC:$vD, (add (v8i16 VRRC:$vA), VRRC:$vB))]>;
267def VADDUWM : VXForm_1<128, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
268 "vadduwm $vD, $vA, $vB", VecGeneral,
269 [(set VRRC:$vD, (add (v4i32 VRRC:$vA), VRRC:$vB))]>;
270
Chris Lattner348ba3f2006-03-31 22:41:56 +0000271def VADDCUW : VX1_Int<384, "vaddcuw", int_ppc_altivec_vaddcuw>;
272def VADDSBS : VX1_Int<768, "vaddsbs", int_ppc_altivec_vaddsbs>;
273def VADDSHS : VX1_Int<832, "vaddshs", int_ppc_altivec_vaddshs>;
274def VADDSWS : VX1_Int<896, "vaddsws", int_ppc_altivec_vaddsws>;
275def VADDUBS : VX1_Int<512, "vaddubs", int_ppc_altivec_vaddubs>;
276def VADDUHS : VX1_Int<576, "vadduhs", int_ppc_altivec_vadduhs>;
277def VADDUWS : VX1_Int<640, "vadduws", int_ppc_altivec_vadduws>;
Chris Lattner5d729072006-03-26 02:39:02 +0000278
Chris Lattner348ba3f2006-03-31 22:41:56 +0000279
Chris Lattner2430a5f2006-03-25 22:16:05 +0000280def VAND : VXForm_1<1028, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
281 "vand $vD, $vA, $vB", VecFP,
282 [(set VRRC:$vD, (and (v4i32 VRRC:$vA), VRRC:$vB))]>;
283def VANDC : VXForm_1<1092, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
284 "vandc $vD, $vA, $vB", VecFP,
Chris Lattneraf9136b2006-03-25 23:10:40 +0000285 [(set VRRC:$vD, (and (v4i32 VRRC:$vA), (vnot VRRC:$vB)))]>;
Chris Lattner2430a5f2006-03-25 22:16:05 +0000286
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000287def VCFSX : VXForm_1<842, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
288 "vcfsx $vD, $vB, $UIMM", VecFP,
Chris Lattner984f38b2006-03-25 08:01:02 +0000289 [(set VRRC:$vD,
290 (int_ppc_altivec_vcfsx VRRC:$vB, imm:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000291def VCFUX : VXForm_1<778, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
292 "vcfux $vD, $vB, $UIMM", VecFP,
Chris Lattner984f38b2006-03-25 08:01:02 +0000293 [(set VRRC:$vD,
294 (int_ppc_altivec_vcfux VRRC:$vB, imm:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000295def VCTSXS : VXForm_1<970, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
296 "vctsxs $vD, $vB, $UIMM", VecFP,
Chris Lattnera046d4a2006-04-04 23:25:02 +0000297 [(set VRRC:$vD,
298 (int_ppc_altivec_vctsxs VRRC:$vB, imm:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000299def VCTUXS : VXForm_1<906, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
300 "vctuxs $vD, $vB, $UIMM", VecFP,
Chris Lattnera046d4a2006-04-04 23:25:02 +0000301 [(set VRRC:$vD,
302 (int_ppc_altivec_vctuxs VRRC:$vB, imm:$UIMM))]>;
Chris Lattner348ba3f2006-03-31 22:41:56 +0000303def VEXPTEFP : VX2_Int<394, "vexptefp", int_ppc_altivec_vexptefp>;
304def VLOGEFP : VX2_Int<458, "vlogefp", int_ppc_altivec_vlogefp>;
305
Chris Lattner3f0b7ff2006-04-04 23:14:00 +0000306def VAVGSB : VX1_Int<1282, "vavgsb", int_ppc_altivec_vavgsb>;
307def VAVGSH : VX1_Int<1346, "vavgsh", int_ppc_altivec_vavgsh>;
308def VAVGSW : VX1_Int<1410, "vavgsw", int_ppc_altivec_vavgsw>;
309def VAVGUB : VX1_Int<1026, "vavgub", int_ppc_altivec_vavgub>;
310def VAVGUH : VX1_Int<1090, "vavguh", int_ppc_altivec_vavguh>;
311def VAVGUW : VX1_Int<1154, "vavguw", int_ppc_altivec_vavguw>;
312
Chris Lattnerc461a512006-04-03 15:58:28 +0000313def VMAXFP : VX1_Int<1034, "vmaxfp", int_ppc_altivec_vmaxfp>;
314def VMAXSB : VX1_Int< 258, "vmaxsb", int_ppc_altivec_vmaxsb>;
315def VMAXSH : VX1_Int< 322, "vmaxsh", int_ppc_altivec_vmaxsh>;
316def VMAXSW : VX1_Int< 386, "vmaxsw", int_ppc_altivec_vmaxsw>;
317def VMAXUB : VX1_Int< 2, "vmaxub", int_ppc_altivec_vmaxub>;
318def VMAXUH : VX1_Int< 66, "vmaxuh", int_ppc_altivec_vmaxuh>;
319def VMAXUW : VX1_Int< 130, "vmaxuw", int_ppc_altivec_vmaxuw>;
320def VMINFP : VX1_Int<1098, "vminfp", int_ppc_altivec_vminfp>;
321def VMINSB : VX1_Int< 770, "vminsb", int_ppc_altivec_vminsb>;
322def VMINSH : VX1_Int< 834, "vminsh", int_ppc_altivec_vminsh>;
323def VMINSW : VX1_Int< 896, "vminsw", int_ppc_altivec_vminsw>;
324def VMINUB : VX1_Int< 514, "vminub", int_ppc_altivec_vminub>;
325def VMINUH : VX1_Int< 578, "vminuh", int_ppc_altivec_vminuh>;
326def VMINUW : VX1_Int< 642, "vminuw", int_ppc_altivec_vminuw>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000327
Chris Lattner116cc482006-04-06 21:11:54 +0000328def VMRGHB : VXForm_1< 12, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
329 "vmrghb $vD, $vA, $vB", VecFP,
330 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vA),
331 VRRC:$vB, VMRGHB_shuffle_mask))]>;
332def VMRGHH : VXForm_1< 76, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
333 "vmrghh $vD, $vA, $vB", VecFP,
334 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vA),
335 VRRC:$vB, VMRGHH_shuffle_mask))]>;
336def VMRGHW : VXForm_1<140, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
337 "vmrghw $vD, $vA, $vB", VecFP,
338 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vA),
339 VRRC:$vB, VMRGHW_shuffle_mask))]>;
340def VMRGLB : VXForm_1<268, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
341 "vmrglb $vD, $vA, $vB", VecFP,
342 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vA),
343 VRRC:$vB, VMRGLB_shuffle_mask))]>;
344def VMRGLH : VXForm_1<332, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
345 "vmrglh $vD, $vA, $vB", VecFP,
346 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vA),
347 VRRC:$vB, VMRGLH_shuffle_mask))]>;
348def VMRGLW : VXForm_1<396, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
349 "vmrglw $vD, $vA, $vB", VecFP,
350 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vA),
351 VRRC:$vB, VMRGLW_shuffle_mask))]>;
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000352
Chris Lattnerb5c4d172006-03-31 21:57:36 +0000353def VMSUMMBM : VA1a_Int<37, "vmsummbm", int_ppc_altivec_vmsummbm>;
354def VMSUMSHM : VA1a_Int<40, "vmsumshm", int_ppc_altivec_vmsumshm>;
355def VMSUMSHS : VA1a_Int<41, "vmsumshs", int_ppc_altivec_vmsumshs>;
356def VMSUMUBM : VA1a_Int<36, "vmsumubm", int_ppc_altivec_vmsumubm>;
357def VMSUMUHM : VA1a_Int<38, "vmsumuhm", int_ppc_altivec_vmsumuhm>;
358def VMSUMUHS : VA1a_Int<39, "vmsumuhs", int_ppc_altivec_vmsumuhs>;
Chris Lattner8768bf62006-03-30 23:39:06 +0000359
Chris Lattner6cea8142006-03-31 22:34:05 +0000360def VMULESB : VX1_Int<776, "vmulesb", int_ppc_altivec_vmulesb>;
361def VMULESH : VX1_Int<840, "vmulesh", int_ppc_altivec_vmulesh>;
362def VMULEUB : VX1_Int<520, "vmuleub", int_ppc_altivec_vmuleub>;
363def VMULEUH : VX1_Int<584, "vmuleuh", int_ppc_altivec_vmuleuh>;
364def VMULOSB : VX1_Int<264, "vmulosb", int_ppc_altivec_vmulosb>;
365def VMULOSH : VX1_Int<328, "vmulosh", int_ppc_altivec_vmulosh>;
366def VMULOUB : VX1_Int< 8, "vmuloub", int_ppc_altivec_vmuloub>;
367def VMULOUH : VX1_Int< 72, "vmulouh", int_ppc_altivec_vmulouh>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000368
Chris Lattner6cea8142006-03-31 22:34:05 +0000369def VREFP : VX2_Int<266, "vrefp", int_ppc_altivec_vrefp>;
370def VRFIM : VX2_Int<714, "vrfim", int_ppc_altivec_vrfim>;
371def VRFIN : VX2_Int<522, "vrfin", int_ppc_altivec_vrfin>;
372def VRFIP : VX2_Int<650, "vrfip", int_ppc_altivec_vrfip>;
373def VRFIZ : VX2_Int<586, "vrfiz", int_ppc_altivec_vrfiz>;
374def VRSQRTEFP : VX2_Int<330, "vrsqrtefp", int_ppc_altivec_vrsqrtefp>;
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000375
Chris Lattner6cea8142006-03-31 22:34:05 +0000376def VSUBCUW : VX1_Int<74, "vsubcuw", int_ppc_altivec_vsubcuw>;
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000377
378def VSUBFP : VXForm_1<74, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
379 "vsubfp $vD, $vA, $vB", VecGeneral,
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000380 [(set VRRC:$vD, (fsub VRRC:$vA, VRRC:$vB))]>;
Chris Lattner5d729072006-03-26 02:39:02 +0000381def VSUBUBM : VXForm_1<1024, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
382 "vsububm $vD, $vA, $vB", VecGeneral,
383 [(set VRRC:$vD, (sub (v16i8 VRRC:$vA), VRRC:$vB))]>;
384def VSUBUHM : VXForm_1<1088, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
385 "vsubuhm $vD, $vA, $vB", VecGeneral,
386 [(set VRRC:$vD, (sub (v8i16 VRRC:$vA), VRRC:$vB))]>;
387def VSUBUWM : VXForm_1<1152, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
388 "vsubuwm $vD, $vA, $vB", VecGeneral,
389 [(set VRRC:$vD, (sub (v4i32 VRRC:$vA), VRRC:$vB))]>;
390
Chris Lattner6cea8142006-03-31 22:34:05 +0000391def VSUBSBS : VX1_Int<1792, "vsubsbs" , int_ppc_altivec_vsubsbs>;
392def VSUBSHS : VX1_Int<1856, "vsubshs" , int_ppc_altivec_vsubshs>;
393def VSUBSWS : VX1_Int<1920, "vsubsws" , int_ppc_altivec_vsubsws>;
394def VSUBUBS : VX1_Int<1536, "vsububs" , int_ppc_altivec_vsububs>;
395def VSUBUHS : VX1_Int<1600, "vsubuhs" , int_ppc_altivec_vsubuhs>;
396def VSUBUWS : VX1_Int<1664, "vsubuws" , int_ppc_altivec_vsubuws>;
397def VSUMSWS : VX1_Int<1928, "vsumsws" , int_ppc_altivec_vsumsws>;
398def VSUM2SWS: VX1_Int<1672, "vsum2sws", int_ppc_altivec_vsum2sws>;
399def VSUM4SBS: VX1_Int<1672, "vsum4sbs", int_ppc_altivec_vsum4sbs>;
400def VSUM4SHS: VX1_Int<1608, "vsum4shs", int_ppc_altivec_vsum4shs>;
401def VSUM4UBS: VX1_Int<1544, "vsum4ubs", int_ppc_altivec_vsum4ubs>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000402
Chris Lattner2430a5f2006-03-25 22:16:05 +0000403def VNOR : VXForm_1<1284, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
404 "vnor $vD, $vA, $vB", VecFP,
Chris Lattner6509ae82006-03-25 23:05:29 +0000405 [(set VRRC:$vD, (vnot (or (v4i32 VRRC:$vA), VRRC:$vB)))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000406def VOR : VXForm_1<1156, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
407 "vor $vD, $vA, $vB", VecFP,
Chris Lattner2430a5f2006-03-25 22:16:05 +0000408 [(set VRRC:$vD, (or (v4i32 VRRC:$vA), VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000409def VXOR : VXForm_1<1220, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
410 "vxor $vD, $vA, $vB", VecFP,
Chris Lattner2430a5f2006-03-25 22:16:05 +0000411 [(set VRRC:$vD, (xor (v4i32 VRRC:$vA), VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000412
Chris Lattner6cea8142006-03-31 22:34:05 +0000413def VRLB : VX1_Int< 4, "vrlb", int_ppc_altivec_vrlb>;
414def VRLH : VX1_Int< 68, "vrlh", int_ppc_altivec_vrlh>;
415def VRLW : VX1_Int< 132, "vrlw", int_ppc_altivec_vrlw>;
Chris Lattner3827f712006-04-05 01:16:22 +0000416
417def VSL : VX1_Int< 452, "vsl" , int_ppc_altivec_vsl >;
Chris Lattner6cea8142006-03-31 22:34:05 +0000418def VSLO : VX1_Int<1036, "vslo", int_ppc_altivec_vslo>;
419def VSLB : VX1_Int< 260, "vslb", int_ppc_altivec_vslb>;
420def VSLH : VX1_Int< 324, "vslh", int_ppc_altivec_vslh>;
421def VSLW : VX1_Int< 388, "vslw", int_ppc_altivec_vslw>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000422
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000423def VSPLTB : VXForm_1<524, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
424 "vspltb $vD, $vB, $UIMM", VecPerm,
Chris Lattner684ad772006-04-04 00:05:13 +0000425 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vB), (undef),
Chris Lattner7ff7e672006-04-04 17:25:31 +0000426 VSPLTB_shuffle_mask:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000427def VSPLTH : VXForm_1<588, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
428 "vsplth $vD, $vB, $UIMM", VecPerm,
Chris Lattner7ff7e672006-04-04 17:25:31 +0000429 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vB), (undef),
430 VSPLTH_shuffle_mask:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000431def VSPLTW : VXForm_1<652, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
432 "vspltw $vD, $vB, $UIMM", VecPerm,
Chris Lattner7ff7e672006-04-04 17:25:31 +0000433 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vB), (undef),
434 VSPLTW_shuffle_mask:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000435
Chris Lattner6cea8142006-03-31 22:34:05 +0000436def VSR : VX1_Int< 708, "vsr" , int_ppc_altivec_vsr>;
437def VSRO : VX1_Int<1100, "vsro" , int_ppc_altivec_vsro>;
438def VSRAB : VX1_Int< 772, "vsrab", int_ppc_altivec_vsrab>;
439def VSRAH : VX1_Int< 836, "vsrah", int_ppc_altivec_vsrah>;
440def VSRAW : VX1_Int< 900, "vsraw", int_ppc_altivec_vsraw>;
441def VSRB : VX1_Int< 516, "vsrb" , int_ppc_altivec_vsrb>;
442def VSRH : VX1_Int< 580, "vsrh" , int_ppc_altivec_vsrh>;
443def VSRW : VX1_Int< 644, "vsrw" , int_ppc_altivec_vsrw>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000444
445
Chris Lattnereeaf72a2006-03-27 03:28:57 +0000446def VSPLTISB : VXForm_3<780, (ops VRRC:$vD, s5imm:$SIMM),
447 "vspltisb $vD, $SIMM", VecPerm,
448 [(set VRRC:$vD, (v4f32 vecspltisb:$SIMM))]>;
449def VSPLTISH : VXForm_3<844, (ops VRRC:$vD, s5imm:$SIMM),
450 "vspltish $vD, $SIMM", VecPerm,
451 [(set VRRC:$vD, (v4f32 vecspltish:$SIMM))]>;
452def VSPLTISW : VXForm_3<908, (ops VRRC:$vD, s5imm:$SIMM),
453 "vspltisw $vD, $SIMM", VecPerm,
454 [(set VRRC:$vD, (v4f32 vecspltisw:$SIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000455
Chris Lattner30a6aba2006-03-30 23:07:36 +0000456// Vector Pack.
Chris Lattner6cea8142006-03-31 22:34:05 +0000457def VPKPX : VX1_Int<782, "vpkpx", int_ppc_altivec_vpkpx>;
458def VPKSHSS : VX1_Int<398, "vpkshss", int_ppc_altivec_vpkshss>;
459def VPKSHUS : VX1_Int<270, "vpkshus", int_ppc_altivec_vpkshus>;
460def VPKSWSS : VX1_Int<462, "vpkswss", int_ppc_altivec_vpkswss>;
461def VPKSWUS : VX1_Int<334, "vpkswus", int_ppc_altivec_vpkswus>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000462def VPKUHUM : VXForm_1<14, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
463 "vpkuhum $vD, $vA, $vB", VecFP,
Chris Lattnerddb739e2006-04-06 17:23:16 +0000464 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vA),
465 VRRC:$vB, VPKUHUM_shuffle_mask))]>;
Chris Lattner6cea8142006-03-31 22:34:05 +0000466def VPKUHUS : VX1_Int<142, "vpkuhus", int_ppc_altivec_vpkuhus>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000467def VPKUWUM : VXForm_1<78, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
468 "vpkuwum $vD, $vA, $vB", VecFP,
Chris Lattnerddb739e2006-04-06 17:23:16 +0000469 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vA),
470 VRRC:$vB, VPKUWUM_shuffle_mask))]>;
Chris Lattner6cea8142006-03-31 22:34:05 +0000471def VPKUWUS : VX1_Int<206, "vpkuwus", int_ppc_altivec_vpkuwus>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000472
473// Vector Unpack.
Chris Lattner348ba3f2006-03-31 22:41:56 +0000474def VUPKHPX : VX2_Int<846, "vupkhpx", int_ppc_altivec_vupkhpx>;
475def VUPKHSB : VX2_Int<526, "vupkhsb", int_ppc_altivec_vupkhsb>;
476def VUPKHSH : VX2_Int<590, "vupkhsh", int_ppc_altivec_vupkhsh>;
477def VUPKLPX : VX2_Int<974, "vupklpx", int_ppc_altivec_vupklpx>;
478def VUPKLSB : VX2_Int<654, "vupklsb", int_ppc_altivec_vupklsb>;
479def VUPKLSH : VX2_Int<718, "vupklsh", int_ppc_altivec_vupklsh>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000480
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000481
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000482// Altivec Comparisons.
483
Chris Lattner5f7b0192006-03-31 05:32:57 +0000484class VCMP<bits<10> xo, string asmstr, ValueType Ty>
485 : VXRForm_1<xo, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB), asmstr, VecFPCompare,
486 [(set VRRC:$vD, (Ty (PPCvcmp VRRC:$vA, VRRC:$vB, xo)))]>;
487class VCMPo<bits<10> xo, string asmstr, ValueType Ty>
488 : VXRForm_1<xo, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB), asmstr, VecFPCompare,
Chris Lattner7ff7e672006-04-04 17:25:31 +0000489 [(set VRRC:$vD, (Ty (PPCvcmp_o VRRC:$vA, VRRC:$vB, xo)))]> {
490 let Defs = [CR6];
491 let RC = 1;
492}
Chris Lattner5f7b0192006-03-31 05:32:57 +0000493
494// f32 element comparisons.0
495def VCMPBFP : VCMP <966, "vcmpbfp $vD, $vA, $vB" , v4f32>;
496def VCMPBFPo : VCMPo<966, "vcmpbfp. $vD, $vA, $vB" , v4f32>;
497def VCMPEQFP : VCMP <198, "vcmpeqfp $vD, $vA, $vB" , v4f32>;
498def VCMPEQFPo : VCMPo<198, "vcmpeqfp. $vD, $vA, $vB", v4f32>;
499def VCMPGEFP : VCMP <454, "vcmpgefp $vD, $vA, $vB" , v4f32>;
500def VCMPGEFPo : VCMPo<454, "vcmpgefp. $vD, $vA, $vB", v4f32>;
501def VCMPGTFP : VCMP <710, "vcmpgtfp $vD, $vA, $vB" , v4f32>;
502def VCMPGTFPo : VCMPo<710, "vcmpgtfp. $vD, $vA, $vB", v4f32>;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000503
504// i8 element comparisons.
Chris Lattner5f7b0192006-03-31 05:32:57 +0000505def VCMPEQUB : VCMP < 6, "vcmpequb $vD, $vA, $vB" , v16i8>;
506def VCMPEQUBo : VCMPo< 6, "vcmpequb. $vD, $vA, $vB", v16i8>;
507def VCMPGTSB : VCMP <774, "vcmpgtsb $vD, $vA, $vB" , v16i8>;
508def VCMPGTSBo : VCMPo<774, "vcmpgtsb. $vD, $vA, $vB", v16i8>;
509def VCMPGTUB : VCMP <518, "vcmpgtub $vD, $vA, $vB" , v16i8>;
510def VCMPGTUBo : VCMPo<518, "vcmpgtub. $vD, $vA, $vB", v16i8>;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000511
512// i16 element comparisons.
Chris Lattner5f7b0192006-03-31 05:32:57 +0000513def VCMPEQUH : VCMP < 70, "vcmpequh $vD, $vA, $vB" , v8i16>;
514def VCMPEQUHo : VCMPo< 70, "vcmpequh. $vD, $vA, $vB", v8i16>;
515def VCMPGTSH : VCMP <838, "vcmpgtsh $vD, $vA, $vB" , v8i16>;
516def VCMPGTSHo : VCMPo<838, "vcmpgtsh. $vD, $vA, $vB", v8i16>;
517def VCMPGTUH : VCMP <582, "vcmpgtuh $vD, $vA, $vB" , v8i16>;
518def VCMPGTUHo : VCMPo<582, "vcmpgtuh. $vD, $vA, $vB", v8i16>;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000519
520// i32 element comparisons.
Chris Lattner5f7b0192006-03-31 05:32:57 +0000521def VCMPEQUW : VCMP <134, "vcmpequw $vD, $vA, $vB" , v4i32>;
522def VCMPEQUWo : VCMPo<134, "vcmpequw. $vD, $vA, $vB", v4i32>;
523def VCMPGTSW : VCMP <902, "vcmpgtsw $vD, $vA, $vB" , v4i32>;
524def VCMPGTSWo : VCMPo<902, "vcmpgtsw. $vD, $vA, $vB", v4i32>;
525def VCMPGTUW : VCMP <646, "vcmpgtuw $vD, $vA, $vB" , v4i32>;
526def VCMPGTUWo : VCMPo<646, "vcmpgtuw. $vD, $vA, $vB", v4i32>;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000527
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000528def V_SET0 : VXForm_setzero<1220, (ops VRRC:$vD),
529 "vxor $vD, $vD, $vD", VecFP,
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000530 [(set VRRC:$vD, (v4f32 immAllZerosV))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000531}
532
533//===----------------------------------------------------------------------===//
534// Additional Altivec Patterns
535//
536
Chris Lattnerd8242b42006-04-05 22:27:14 +0000537// DS* intrinsics.
538def : Pat<(int_ppc_altivec_dss imm:$STRM), (DSS 0, imm:$STRM, 0, 0)>;
539def : Pat<(int_ppc_altivec_dssall), (DSS 1, 0, 0, 0)>;
540def : Pat<(int_ppc_altivec_dst GPRC:$rA, GPRC:$rB, imm:$STRM),
541 (DST 0, imm:$STRM, GPRC:$rA, GPRC:$rB)>;
542def : Pat<(int_ppc_altivec_dstt GPRC:$rA, GPRC:$rB, imm:$STRM),
543 (DST 1, imm:$STRM, GPRC:$rA, GPRC:$rB)>;
544def : Pat<(int_ppc_altivec_dstst GPRC:$rA, GPRC:$rB, imm:$STRM),
545 (DSTST 0, imm:$STRM, GPRC:$rA, GPRC:$rB)>;
546def : Pat<(int_ppc_altivec_dststt GPRC:$rA, GPRC:$rB, imm:$STRM),
547 (DSTST 1, imm:$STRM, GPRC:$rA, GPRC:$rB)>;
548
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000549// Undef/Zero.
550def : Pat<(v16i8 (undef)), (v16i8 (IMPLICIT_DEF_VRRC))>;
551def : Pat<(v8i16 (undef)), (v8i16 (IMPLICIT_DEF_VRRC))>;
552def : Pat<(v4i32 (undef)), (v4i32 (IMPLICIT_DEF_VRRC))>;
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000553def : Pat<(v16i8 immAllZerosV), (v16i8 (V_SET0))>;
554def : Pat<(v8i16 immAllZerosV), (v8i16 (V_SET0))>;
555def : Pat<(v4i32 immAllZerosV), (v4i32 (V_SET0))>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000556
557// Loads.
558def : Pat<(v16i8 (load xoaddr:$src)), (v16i8 (LVX xoaddr:$src))>;
559def : Pat<(v8i16 (load xoaddr:$src)), (v8i16 (LVX xoaddr:$src))>;
560def : Pat<(v4i32 (load xoaddr:$src)), (v4i32 (LVX xoaddr:$src))>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000561def : Pat<(v4f32 (load xoaddr:$src)), (v4f32 (LVX xoaddr:$src))>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000562
563// Stores.
564def : Pat<(store (v16i8 VRRC:$rS), xoaddr:$dst),
565 (STVX (v16i8 VRRC:$rS), xoaddr:$dst)>;
566def : Pat<(store (v8i16 VRRC:$rS), xoaddr:$dst),
567 (STVX (v8i16 VRRC:$rS), xoaddr:$dst)>;
568def : Pat<(store (v4i32 VRRC:$rS), xoaddr:$dst),
569 (STVX (v4i32 VRRC:$rS), xoaddr:$dst)>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000570def : Pat<(store (v4f32 VRRC:$rS), xoaddr:$dst),
571 (STVX (v4f32 VRRC:$rS), xoaddr:$dst)>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000572
573// Bit conversions.
574def : Pat<(v16i8 (bitconvert (v8i16 VRRC:$src))), (v16i8 VRRC:$src)>;
575def : Pat<(v16i8 (bitconvert (v4i32 VRRC:$src))), (v16i8 VRRC:$src)>;
576def : Pat<(v16i8 (bitconvert (v4f32 VRRC:$src))), (v16i8 VRRC:$src)>;
577
578def : Pat<(v8i16 (bitconvert (v16i8 VRRC:$src))), (v8i16 VRRC:$src)>;
579def : Pat<(v8i16 (bitconvert (v4i32 VRRC:$src))), (v8i16 VRRC:$src)>;
580def : Pat<(v8i16 (bitconvert (v4f32 VRRC:$src))), (v8i16 VRRC:$src)>;
581
582def : Pat<(v4i32 (bitconvert (v16i8 VRRC:$src))), (v4i32 VRRC:$src)>;
583def : Pat<(v4i32 (bitconvert (v8i16 VRRC:$src))), (v4i32 VRRC:$src)>;
584def : Pat<(v4i32 (bitconvert (v4f32 VRRC:$src))), (v4i32 VRRC:$src)>;
585
586def : Pat<(v4f32 (bitconvert (v16i8 VRRC:$src))), (v4f32 VRRC:$src)>;
587def : Pat<(v4f32 (bitconvert (v8i16 VRRC:$src))), (v4f32 VRRC:$src)>;
588def : Pat<(v4f32 (bitconvert (v4i32 VRRC:$src))), (v4f32 VRRC:$src)>;
589
Chris Lattnerd0608e12006-04-06 18:26:28 +0000590// Shuffles.
591
Chris Lattnerf24380e2006-04-06 22:28:36 +0000592// Match vsldoi(x,x), vpkuwum(x,x), vpkuhum(x,x)
593def:Pat<(vector_shuffle (v16i8 VRRC:$vA), undef, VSLDOI_unary_shuffle_mask:$in),
594 (VSLDOI VRRC:$vA, VRRC:$vA, VSLDOI_unary_shuffle_mask:$in)>;
595def:Pat<(vector_shuffle (v16i8 VRRC:$vA), undef,VPKUWUM_unary_shuffle_mask:$in),
596 (VPKUWUM VRRC:$vA, VRRC:$vA)>;
597def:Pat<(vector_shuffle (v16i8 VRRC:$vA), undef,VPKUHUM_unary_shuffle_mask:$in),
598 (VPKUHUM VRRC:$vA, VRRC:$vA)>;
Chris Lattnerd0608e12006-04-06 18:26:28 +0000599
Chris Lattnercaad1632006-04-06 22:02:42 +0000600// Match vmrg*(x,x)
601def:Pat<(vector_shuffle (v16i8 VRRC:$vA), undef, VMRGLB_unary_shuffle_mask:$in),
602 (VMRGLB VRRC:$vA, VRRC:$vA)>;
603def:Pat<(vector_shuffle (v16i8 VRRC:$vA), undef, VMRGLH_unary_shuffle_mask:$in),
604 (VMRGLH VRRC:$vA, VRRC:$vA)>;
605def:Pat<(vector_shuffle (v16i8 VRRC:$vA), undef, VMRGLW_unary_shuffle_mask:$in),
606 (VMRGLW VRRC:$vA, VRRC:$vA)>;
607def:Pat<(vector_shuffle (v16i8 VRRC:$vA), undef, VMRGHB_unary_shuffle_mask:$in),
608 (VMRGHB VRRC:$vA, VRRC:$vA)>;
609def:Pat<(vector_shuffle (v16i8 VRRC:$vA), undef, VMRGHH_unary_shuffle_mask:$in),
610 (VMRGHH VRRC:$vA, VRRC:$vA)>;
611def:Pat<(vector_shuffle (v16i8 VRRC:$vA), undef, VMRGHW_unary_shuffle_mask:$in),
612 (VMRGHW VRRC:$vA, VRRC:$vA)>;
613
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000614// Immediate vector formation with vsplti*.
615def : Pat<(v16i8 vecspltisb:$invec), (v16i8 (VSPLTISB vecspltisb:$invec))>;
616def : Pat<(v16i8 vecspltish:$invec), (v16i8 (VSPLTISH vecspltish:$invec))>;
617def : Pat<(v16i8 vecspltisw:$invec), (v16i8 (VSPLTISW vecspltisw:$invec))>;
618
619def : Pat<(v8i16 vecspltisb:$invec), (v8i16 (VSPLTISB vecspltisb:$invec))>;
620def : Pat<(v8i16 vecspltish:$invec), (v8i16 (VSPLTISH vecspltish:$invec))>;
621def : Pat<(v8i16 vecspltisw:$invec), (v8i16 (VSPLTISW vecspltisw:$invec))>;
622
623def : Pat<(v4i32 vecspltisb:$invec), (v4i32 (VSPLTISB vecspltisb:$invec))>;
624def : Pat<(v4i32 vecspltish:$invec), (v4i32 (VSPLTISH vecspltish:$invec))>;
625def : Pat<(v4i32 vecspltisw:$invec), (v4i32 (VSPLTISW vecspltisw:$invec))>;
626
Chris Lattner2430a5f2006-03-25 22:16:05 +0000627// Logical Operations
Chris Lattnerc3837d42006-04-01 22:41:47 +0000628def : Pat<(v16i8 (vnot VRRC:$vA)), (v16i8 (VNOR VRRC:$vA, VRRC:$vA))>;
629def : Pat<(v8i16 (vnot VRRC:$vA)), (v8i16 (VNOR VRRC:$vA, VRRC:$vA))>;
630def : Pat<(v4i32 (vnot VRRC:$vA)), (v4i32 (VNOR VRRC:$vA, VRRC:$vA))>;
631
Chris Lattner2430a5f2006-03-25 22:16:05 +0000632def : Pat<(v16i8 (and VRRC:$A, VRRC:$B)), (v16i8 (VAND VRRC:$A, VRRC:$B))>;
633def : Pat<(v8i16 (and VRRC:$A, VRRC:$B)), (v8i16 (VAND VRRC:$A, VRRC:$B))>;
634def : Pat<(v16i8 (or VRRC:$A, VRRC:$B)), (v16i8 (VOR VRRC:$A, VRRC:$B))>;
635def : Pat<(v8i16 (or VRRC:$A, VRRC:$B)), (v8i16 (VOR VRRC:$A, VRRC:$B))>;
636def : Pat<(v16i8 (xor VRRC:$A, VRRC:$B)), (v16i8 (VXOR VRRC:$A, VRRC:$B))>;
637def : Pat<(v8i16 (xor VRRC:$A, VRRC:$B)), (v8i16 (VXOR VRRC:$A, VRRC:$B))>;
Chris Lattner6509ae82006-03-25 23:05:29 +0000638def : Pat<(v16i8 (vnot (or VRRC:$A, VRRC:$B))),(v16i8 (VNOR VRRC:$A, VRRC:$B))>;
639def : Pat<(v8i16 (vnot (or VRRC:$A, VRRC:$B))),(v8i16 (VNOR VRRC:$A, VRRC:$B))>;
Chris Lattneraf9136b2006-03-25 23:10:40 +0000640def : Pat<(v16i8 (and VRRC:$A, (vnot VRRC:$B))),
Chris Lattner6509ae82006-03-25 23:05:29 +0000641 (v16i8 (VANDC VRRC:$A, VRRC:$B))>;
Chris Lattneraf9136b2006-03-25 23:10:40 +0000642def : Pat<(v8i16 (and VRRC:$A, (vnot VRRC:$B))),
Chris Lattner6509ae82006-03-25 23:05:29 +0000643 (v8i16 (VANDC VRRC:$A, VRRC:$B))>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000644
645def : Pat<(fmul VRRC:$vA, VRRC:$vB),
646 (VMADDFP VRRC:$vA, VRRC:$vB, (V_SET0))>;
647
648// Fused multiply add and multiply sub for packed float. These are represented
649// separately from the real instructions above, for operations that must have
650// the additional precision, such as Newton-Rhapson (used by divide, sqrt)
651def : Pat<(PPCvmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
652 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
653def : Pat<(PPCvnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
654 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
655
656def : Pat<(int_ppc_altivec_vmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
657 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
658def : Pat<(int_ppc_altivec_vnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
659 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000660
Chris Lattnera9cb4412006-03-31 20:00:35 +0000661def : Pat<(PPCvperm (v16i8 VRRC:$vA), VRRC:$vB, VRRC:$vC),
662 (v16i8 (VPERM VRRC:$vA, VRRC:$vB, VRRC:$vC))>;