blob: 216cbbddfef8ff6d77885d88658a8ff524b7e2ce [file] [log] [blame]
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001//===- PPCInstrAltivec.td - The PowerPC Altivec Extension --*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Altivec extension to the PowerPC instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Altivec transformation functions and pattern fragments.
16//
17
Chris Lattnerddb739e2006-04-06 17:23:16 +000018/// VPKUHUM_shuffle_mask/VPKUWUM_shuffle_mask - Return true if this is a valid
19/// shuffle mask for the VPKUHUM or VPKUWUM instructions.
20def VPKUHUM_shuffle_mask : PatLeaf<(build_vector), [{
21 return PPC::isVPKUHUMShuffleMask(N);
22}]>;
23def VPKUWUM_shuffle_mask : PatLeaf<(build_vector), [{
24 return PPC::isVPKUWUMShuffleMask(N);
25}]>;
26
Chris Lattnerd0608e12006-04-06 18:26:28 +000027def VSLDOI_get_imm : SDNodeXForm<build_vector, [{
28 return getI32Imm(PPC::isVSLDOIShuffleMask(N));
29}]>;
30def VSLDOI_shuffle_mask : PatLeaf<(build_vector), [{
31 return PPC::isVSLDOIShuffleMask(N) != -1;
32}], VSLDOI_get_imm>;
33
34/// VSLDOI_rotate* - These are used to match vsldoi(X,X), which is turned into
35/// vector_shuffle(X,undef,mask) by the dag combiner.
36def VSLDOI_rotate_get_imm : SDNodeXForm<build_vector, [{
37 return getI32Imm(PPC::isVSLDOIRotateShuffleMask(N));
38}]>;
39def VSLDOI_rotate_shuffle_mask : PatLeaf<(build_vector), [{
40 return PPC::isVSLDOIRotateShuffleMask(N) != -1;
41}], VSLDOI_rotate_get_imm>;
42
43
Chris Lattner7ff7e672006-04-04 17:25:31 +000044// VSPLT*_get_imm xform function: convert vector_shuffle mask to VSPLT* imm.
45def VSPLTB_get_imm : SDNodeXForm<build_vector, [{
46 return getI32Imm(PPC::getVSPLTImmediate(N, 1));
Chris Lattnerb22a04d2006-03-25 07:51:43 +000047}]>;
Chris Lattner7ff7e672006-04-04 17:25:31 +000048def VSPLTB_shuffle_mask : PatLeaf<(build_vector), [{
49 return PPC::isSplatShuffleMask(N, 1);
50}], VSPLTB_get_imm>;
51def VSPLTH_get_imm : SDNodeXForm<build_vector, [{
52 return getI32Imm(PPC::getVSPLTImmediate(N, 2));
53}]>;
54def VSPLTH_shuffle_mask : PatLeaf<(build_vector), [{
55 return PPC::isSplatShuffleMask(N, 2);
56}], VSPLTH_get_imm>;
57def VSPLTW_get_imm : SDNodeXForm<build_vector, [{
58 return getI32Imm(PPC::getVSPLTImmediate(N, 4));
59}]>;
60def VSPLTW_shuffle_mask : PatLeaf<(build_vector), [{
61 return PPC::isSplatShuffleMask(N, 4);
62}], VSPLTW_get_imm>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +000063
Chris Lattnerb22a04d2006-03-25 07:51:43 +000064
65// VSPLTISB_get_imm xform function: convert build_vector to VSPLTISB imm.
66def VSPLTISB_get_imm : SDNodeXForm<build_vector, [{
67 char Val;
68 PPC::isVecSplatImm(N, 1, &Val);
69 return getI32Imm(Val);
70}]>;
71def vecspltisb : PatLeaf<(build_vector), [{
72 return PPC::isVecSplatImm(N, 1);
73}], VSPLTISB_get_imm>;
74
75// VSPLTISH_get_imm xform function: convert build_vector to VSPLTISH imm.
76def VSPLTISH_get_imm : SDNodeXForm<build_vector, [{
77 char Val;
78 PPC::isVecSplatImm(N, 2, &Val);
79 return getI32Imm(Val);
80}]>;
81def vecspltish : PatLeaf<(build_vector), [{
82 return PPC::isVecSplatImm(N, 2);
83}], VSPLTISH_get_imm>;
84
85// VSPLTISW_get_imm xform function: convert build_vector to VSPLTISW imm.
86def VSPLTISW_get_imm : SDNodeXForm<build_vector, [{
87 char Val;
88 PPC::isVecSplatImm(N, 4, &Val);
89 return getI32Imm(Val);
90}]>;
91def vecspltisw : PatLeaf<(build_vector), [{
92 return PPC::isVecSplatImm(N, 4);
93}], VSPLTISW_get_imm>;
94
Chris Lattnerb22a04d2006-03-25 07:51:43 +000095//===----------------------------------------------------------------------===//
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +000096// Helpers for defining instructions that directly correspond to intrinsics.
97
Chris Lattner8768bf62006-03-30 23:39:06 +000098// VA1a_Int - A VAForm_1a intrinsic definition.
Chris Lattnerb5c4d172006-03-31 21:57:36 +000099class VA1a_Int<bits<6> xo, string opc, Intrinsic IntID>
100 : VAForm_1a<xo, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
101 !strconcat(opc, " $vD, $vA, $vB, $vC"), VecFP,
Chris Lattner8768bf62006-03-30 23:39:06 +0000102 [(set VRRC:$vD, (IntID VRRC:$vA, VRRC:$vB, VRRC:$vC))]>;
103
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000104// VX1_Int - A VXForm_1 intrinsic definition.
Chris Lattner6cea8142006-03-31 22:34:05 +0000105class VX1_Int<bits<11> xo, string opc, Intrinsic IntID>
106 : VXForm_1<xo, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
107 !strconcat(opc, " $vD, $vA, $vB"), VecFP,
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000108 [(set VRRC:$vD, (IntID VRRC:$vA, VRRC:$vB))]>;
109
110// VX2_Int - A VXForm_2 intrinsic definition.
Chris Lattner6cea8142006-03-31 22:34:05 +0000111class VX2_Int<bits<11> xo, string opc, Intrinsic IntID>
112 : VXForm_2<xo, (ops VRRC:$vD, VRRC:$vB),
113 !strconcat(opc, " $vD, $vB"), VecFP,
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000114 [(set VRRC:$vD, (IntID VRRC:$vB))]>;
115
116//===----------------------------------------------------------------------===//
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000117// Instruction Definitions.
118
119def IMPLICIT_DEF_VRRC : Pseudo<(ops VRRC:$rD), "; $rD = IMPLICIT_DEF_VRRC",
120 [(set VRRC:$rD, (v4f32 (undef)))]>;
121
Chris Lattnerd8242b42006-04-05 22:27:14 +0000122let noResults = 1 in {
123def DSS : DSS_Form<822, (ops u5imm:$A, u5imm:$STRM,u5imm:$ZERO1,u5imm:$ZERO2),
124 "dss $STRM, $A", LdStGeneral /*FIXME*/, []>;
125def DST : DSS_Form<342, (ops u5imm:$T, u5imm:$STRM, GPRC:$rA, GPRC:$rB),
126 "dst $rA, $rB, $STRM, $T", LdStGeneral /*FIXME*/, []>;
127def DSTST : DSS_Form<374, (ops u5imm:$T, u5imm:$STRM, GPRC:$rA, GPRC:$rB),
128 "dstst $rA, $rB, $STRM, $T", LdStGeneral /*FIXME*/, []>;
129}
130
Chris Lattner4d9100d2006-04-05 00:03:57 +0000131def MFVSCR : VXForm_4<1540, (ops VRRC:$vD),
132 "mfvcr $vD", LdStGeneral,
133 [(set VRRC:$vD, (int_ppc_altivec_mfvscr))]>;
134def MTVSCR : VXForm_5<1604, (ops VRRC:$vB),
135 "mtvcr $vB", LdStGeneral,
136 [(int_ppc_altivec_mtvscr VRRC:$vB)]>;
137
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000138let isLoad = 1, PPC970_Unit = 2 in { // Loads.
139def LVEBX: XForm_1<31, 7, (ops VRRC:$vD, memrr:$src),
140 "lvebx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000141 [(set VRRC:$vD, (int_ppc_altivec_lvebx xoaddr:$src))]>;
Chris Lattnere7d959c2006-03-26 00:41:48 +0000142def LVEHX: XForm_1<31, 39, (ops VRRC:$vD, memrr:$src),
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000143 "lvehx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000144 [(set VRRC:$vD, (int_ppc_altivec_lvehx xoaddr:$src))]>;
Chris Lattnere7d959c2006-03-26 00:41:48 +0000145def LVEWX: XForm_1<31, 71, (ops VRRC:$vD, memrr:$src),
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000146 "lvewx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000147 [(set VRRC:$vD, (int_ppc_altivec_lvewx xoaddr:$src))]>;
Chris Lattnere7d959c2006-03-26 00:41:48 +0000148def LVX : XForm_1<31, 103, (ops VRRC:$vD, memrr:$src),
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000149 "lvx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000150 [(set VRRC:$vD, (int_ppc_altivec_lvx xoaddr:$src))]>;
151def LVXL : XForm_1<31, 359, (ops VRRC:$vD, memrr:$src),
152 "lvxl $vD, $src", LdStGeneral,
153 [(set VRRC:$vD, (int_ppc_altivec_lvxl xoaddr:$src))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000154}
155
Chris Lattner30a6aba2006-03-30 23:07:36 +0000156def LVSL : XForm_1<31, 6, (ops VRRC:$vD, memrr:$src),
157 "lvsl $vD, $src", LdStGeneral,
158 [(set VRRC:$vD, (int_ppc_altivec_lvsl xoaddr:$src))]>,
159 PPC970_Unit_LSU;
160def LVSR : XForm_1<31, 38, (ops VRRC:$vD, memrr:$src),
Chris Lattner99bdc652006-04-05 20:15:25 +0000161 "lvsr $vD, $src", LdStGeneral,
Chris Lattner30a6aba2006-03-30 23:07:36 +0000162 [(set VRRC:$vD, (int_ppc_altivec_lvsr xoaddr:$src))]>,
163 PPC970_Unit_LSU;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000164
165let isStore = 1, noResults = 1, PPC970_Unit = 2 in { // Stores.
Chris Lattner48b61a72006-03-28 00:40:33 +0000166def STVEBX: XForm_8<31, 135, (ops VRRC:$rS, memrr:$dst),
167 "stvebx $rS, $dst", LdStGeneral,
168 [(int_ppc_altivec_stvebx VRRC:$rS, xoaddr:$dst)]>;
169def STVEHX: XForm_8<31, 167, (ops VRRC:$rS, memrr:$dst),
170 "stvehx $rS, $dst", LdStGeneral,
171 [(int_ppc_altivec_stvehx VRRC:$rS, xoaddr:$dst)]>;
172def STVEWX: XForm_8<31, 199, (ops VRRC:$rS, memrr:$dst),
173 "stvewx $rS, $dst", LdStGeneral,
174 [(int_ppc_altivec_stvewx VRRC:$rS, xoaddr:$dst)]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000175def STVX : XForm_8<31, 231, (ops VRRC:$rS, memrr:$dst),
176 "stvx $rS, $dst", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000177 [(int_ppc_altivec_stvx VRRC:$rS, xoaddr:$dst)]>;
178def STVXL : XForm_8<31, 487, (ops VRRC:$rS, memrr:$dst),
179 "stvxl $rS, $dst", LdStGeneral,
180 [(int_ppc_altivec_stvxl VRRC:$rS, xoaddr:$dst)]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000181}
182
183let PPC970_Unit = 5 in { // VALU Operations.
184// VA-Form instructions. 3-input AltiVec ops.
185def VMADDFP : VAForm_1<46, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB),
186 "vmaddfp $vD, $vA, $vC, $vB", VecFP,
187 [(set VRRC:$vD, (fadd (fmul VRRC:$vA, VRRC:$vC),
188 VRRC:$vB))]>,
189 Requires<[FPContractions]>;
190def VNMSUBFP: VAForm_1<47, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB),
191 "vnmsubfp $vD, $vA, $vC, $vB", VecFP,
192 [(set VRRC:$vD, (fneg (fsub (fmul VRRC:$vA, VRRC:$vC),
193 VRRC:$vB)))]>,
194 Requires<[FPContractions]>;
Chris Lattner0d2cf6b2006-04-05 00:49:48 +0000195
Chris Lattnerb5c4d172006-03-31 21:57:36 +0000196def VMHADDSHS : VA1a_Int<32, "vmhaddshs", int_ppc_altivec_vmhaddshs>;
197def VMHRADDSHS : VA1a_Int<33, "vmhraddshs", int_ppc_altivec_vmhraddshs>;
Chris Lattner0d2cf6b2006-04-05 00:49:48 +0000198def VMLADDUHM : VA1a_Int<34, "vmladduhm", int_ppc_altivec_vmladduhm>;
Chris Lattnerb5c4d172006-03-31 21:57:36 +0000199def VPERM : VA1a_Int<43, "vperm", int_ppc_altivec_vperm>;
200def VSEL : VA1a_Int<42, "vsel", int_ppc_altivec_vsel>;
Chris Lattnera9cb4412006-03-31 20:00:35 +0000201
Chris Lattnerd0608e12006-04-06 18:26:28 +0000202// Shuffles.
Chris Lattnere7d959c2006-03-26 00:41:48 +0000203def VSLDOI : VAForm_2<44, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, u5imm:$SH),
204 "vsldoi $vD, $vA, $vB, $SH", VecFP,
Chris Lattnerd0608e12006-04-06 18:26:28 +0000205 [(set VRRC:$vD,
206 (vector_shuffle (v16i8 VRRC:$vA), VRRC:$vB,
207 VSLDOI_shuffle_mask:$SH))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000208
209// VX-Form instructions. AltiVec arithmetic ops.
210def VADDFP : VXForm_1<10, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
211 "vaddfp $vD, $vA, $vB", VecFP,
212 [(set VRRC:$vD, (fadd VRRC:$vA, VRRC:$vB))]>;
Chris Lattner5d729072006-03-26 02:39:02 +0000213
214def VADDUBM : VXForm_1<0, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
215 "vaddubm $vD, $vA, $vB", VecGeneral,
216 [(set VRRC:$vD, (add (v16i8 VRRC:$vA), VRRC:$vB))]>;
217def VADDUHM : VXForm_1<64, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
218 "vadduhm $vD, $vA, $vB", VecGeneral,
219 [(set VRRC:$vD, (add (v8i16 VRRC:$vA), VRRC:$vB))]>;
220def VADDUWM : VXForm_1<128, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
221 "vadduwm $vD, $vA, $vB", VecGeneral,
222 [(set VRRC:$vD, (add (v4i32 VRRC:$vA), VRRC:$vB))]>;
223
Chris Lattner348ba3f2006-03-31 22:41:56 +0000224def VADDCUW : VX1_Int<384, "vaddcuw", int_ppc_altivec_vaddcuw>;
225def VADDSBS : VX1_Int<768, "vaddsbs", int_ppc_altivec_vaddsbs>;
226def VADDSHS : VX1_Int<832, "vaddshs", int_ppc_altivec_vaddshs>;
227def VADDSWS : VX1_Int<896, "vaddsws", int_ppc_altivec_vaddsws>;
228def VADDUBS : VX1_Int<512, "vaddubs", int_ppc_altivec_vaddubs>;
229def VADDUHS : VX1_Int<576, "vadduhs", int_ppc_altivec_vadduhs>;
230def VADDUWS : VX1_Int<640, "vadduws", int_ppc_altivec_vadduws>;
Chris Lattner5d729072006-03-26 02:39:02 +0000231
Chris Lattner348ba3f2006-03-31 22:41:56 +0000232
Chris Lattner2430a5f2006-03-25 22:16:05 +0000233def VAND : VXForm_1<1028, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
234 "vand $vD, $vA, $vB", VecFP,
235 [(set VRRC:$vD, (and (v4i32 VRRC:$vA), VRRC:$vB))]>;
236def VANDC : VXForm_1<1092, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
237 "vandc $vD, $vA, $vB", VecFP,
Chris Lattneraf9136b2006-03-25 23:10:40 +0000238 [(set VRRC:$vD, (and (v4i32 VRRC:$vA), (vnot VRRC:$vB)))]>;
Chris Lattner2430a5f2006-03-25 22:16:05 +0000239
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000240def VCFSX : VXForm_1<842, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
241 "vcfsx $vD, $vB, $UIMM", VecFP,
Chris Lattner984f38b2006-03-25 08:01:02 +0000242 [(set VRRC:$vD,
243 (int_ppc_altivec_vcfsx VRRC:$vB, imm:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000244def VCFUX : VXForm_1<778, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
245 "vcfux $vD, $vB, $UIMM", VecFP,
Chris Lattner984f38b2006-03-25 08:01:02 +0000246 [(set VRRC:$vD,
247 (int_ppc_altivec_vcfux VRRC:$vB, imm:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000248def VCTSXS : VXForm_1<970, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
249 "vctsxs $vD, $vB, $UIMM", VecFP,
Chris Lattnera046d4a2006-04-04 23:25:02 +0000250 [(set VRRC:$vD,
251 (int_ppc_altivec_vctsxs VRRC:$vB, imm:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000252def VCTUXS : VXForm_1<906, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
253 "vctuxs $vD, $vB, $UIMM", VecFP,
Chris Lattnera046d4a2006-04-04 23:25:02 +0000254 [(set VRRC:$vD,
255 (int_ppc_altivec_vctuxs VRRC:$vB, imm:$UIMM))]>;
Chris Lattner348ba3f2006-03-31 22:41:56 +0000256def VEXPTEFP : VX2_Int<394, "vexptefp", int_ppc_altivec_vexptefp>;
257def VLOGEFP : VX2_Int<458, "vlogefp", int_ppc_altivec_vlogefp>;
258
Chris Lattner3f0b7ff2006-04-04 23:14:00 +0000259def VAVGSB : VX1_Int<1282, "vavgsb", int_ppc_altivec_vavgsb>;
260def VAVGSH : VX1_Int<1346, "vavgsh", int_ppc_altivec_vavgsh>;
261def VAVGSW : VX1_Int<1410, "vavgsw", int_ppc_altivec_vavgsw>;
262def VAVGUB : VX1_Int<1026, "vavgub", int_ppc_altivec_vavgub>;
263def VAVGUH : VX1_Int<1090, "vavguh", int_ppc_altivec_vavguh>;
264def VAVGUW : VX1_Int<1154, "vavguw", int_ppc_altivec_vavguw>;
265
Chris Lattnerc461a512006-04-03 15:58:28 +0000266def VMAXFP : VX1_Int<1034, "vmaxfp", int_ppc_altivec_vmaxfp>;
267def VMAXSB : VX1_Int< 258, "vmaxsb", int_ppc_altivec_vmaxsb>;
268def VMAXSH : VX1_Int< 322, "vmaxsh", int_ppc_altivec_vmaxsh>;
269def VMAXSW : VX1_Int< 386, "vmaxsw", int_ppc_altivec_vmaxsw>;
270def VMAXUB : VX1_Int< 2, "vmaxub", int_ppc_altivec_vmaxub>;
271def VMAXUH : VX1_Int< 66, "vmaxuh", int_ppc_altivec_vmaxuh>;
272def VMAXUW : VX1_Int< 130, "vmaxuw", int_ppc_altivec_vmaxuw>;
273def VMINFP : VX1_Int<1098, "vminfp", int_ppc_altivec_vminfp>;
274def VMINSB : VX1_Int< 770, "vminsb", int_ppc_altivec_vminsb>;
275def VMINSH : VX1_Int< 834, "vminsh", int_ppc_altivec_vminsh>;
276def VMINSW : VX1_Int< 896, "vminsw", int_ppc_altivec_vminsw>;
277def VMINUB : VX1_Int< 514, "vminub", int_ppc_altivec_vminub>;
278def VMINUH : VX1_Int< 578, "vminuh", int_ppc_altivec_vminuh>;
279def VMINUW : VX1_Int< 642, "vminuw", int_ppc_altivec_vminuw>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000280
Chris Lattner72e241c2006-04-04 23:43:56 +0000281def VMRGHB : VX1_Int<12 , "vmrghb", int_ppc_altivec_vmrghb>;
Chris Lattner6cea8142006-03-31 22:34:05 +0000282def VMRGHH : VX1_Int<76 , "vmrghh", int_ppc_altivec_vmrghh>;
283def VMRGHW : VX1_Int<140, "vmrghw", int_ppc_altivec_vmrghw>;
Chris Lattner72e241c2006-04-04 23:43:56 +0000284def VMRGLB : VX1_Int<268, "vmrglb", int_ppc_altivec_vmrglb>;
Chris Lattner6cea8142006-03-31 22:34:05 +0000285def VMRGLH : VX1_Int<332, "vmrglh", int_ppc_altivec_vmrglh>;
286def VMRGLW : VX1_Int<396, "vmrglw", int_ppc_altivec_vmrglw>;
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000287
Chris Lattnerb5c4d172006-03-31 21:57:36 +0000288def VMSUMMBM : VA1a_Int<37, "vmsummbm", int_ppc_altivec_vmsummbm>;
289def VMSUMSHM : VA1a_Int<40, "vmsumshm", int_ppc_altivec_vmsumshm>;
290def VMSUMSHS : VA1a_Int<41, "vmsumshs", int_ppc_altivec_vmsumshs>;
291def VMSUMUBM : VA1a_Int<36, "vmsumubm", int_ppc_altivec_vmsumubm>;
292def VMSUMUHM : VA1a_Int<38, "vmsumuhm", int_ppc_altivec_vmsumuhm>;
293def VMSUMUHS : VA1a_Int<39, "vmsumuhs", int_ppc_altivec_vmsumuhs>;
Chris Lattner8768bf62006-03-30 23:39:06 +0000294
Chris Lattner6cea8142006-03-31 22:34:05 +0000295def VMULESB : VX1_Int<776, "vmulesb", int_ppc_altivec_vmulesb>;
296def VMULESH : VX1_Int<840, "vmulesh", int_ppc_altivec_vmulesh>;
297def VMULEUB : VX1_Int<520, "vmuleub", int_ppc_altivec_vmuleub>;
298def VMULEUH : VX1_Int<584, "vmuleuh", int_ppc_altivec_vmuleuh>;
299def VMULOSB : VX1_Int<264, "vmulosb", int_ppc_altivec_vmulosb>;
300def VMULOSH : VX1_Int<328, "vmulosh", int_ppc_altivec_vmulosh>;
301def VMULOUB : VX1_Int< 8, "vmuloub", int_ppc_altivec_vmuloub>;
302def VMULOUH : VX1_Int< 72, "vmulouh", int_ppc_altivec_vmulouh>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000303
Chris Lattner6cea8142006-03-31 22:34:05 +0000304def VREFP : VX2_Int<266, "vrefp", int_ppc_altivec_vrefp>;
305def VRFIM : VX2_Int<714, "vrfim", int_ppc_altivec_vrfim>;
306def VRFIN : VX2_Int<522, "vrfin", int_ppc_altivec_vrfin>;
307def VRFIP : VX2_Int<650, "vrfip", int_ppc_altivec_vrfip>;
308def VRFIZ : VX2_Int<586, "vrfiz", int_ppc_altivec_vrfiz>;
309def VRSQRTEFP : VX2_Int<330, "vrsqrtefp", int_ppc_altivec_vrsqrtefp>;
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000310
Chris Lattner6cea8142006-03-31 22:34:05 +0000311def VSUBCUW : VX1_Int<74, "vsubcuw", int_ppc_altivec_vsubcuw>;
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000312
313def VSUBFP : VXForm_1<74, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
314 "vsubfp $vD, $vA, $vB", VecGeneral,
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000315 [(set VRRC:$vD, (fsub VRRC:$vA, VRRC:$vB))]>;
Chris Lattner5d729072006-03-26 02:39:02 +0000316def VSUBUBM : VXForm_1<1024, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
317 "vsububm $vD, $vA, $vB", VecGeneral,
318 [(set VRRC:$vD, (sub (v16i8 VRRC:$vA), VRRC:$vB))]>;
319def VSUBUHM : VXForm_1<1088, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
320 "vsubuhm $vD, $vA, $vB", VecGeneral,
321 [(set VRRC:$vD, (sub (v8i16 VRRC:$vA), VRRC:$vB))]>;
322def VSUBUWM : VXForm_1<1152, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
323 "vsubuwm $vD, $vA, $vB", VecGeneral,
324 [(set VRRC:$vD, (sub (v4i32 VRRC:$vA), VRRC:$vB))]>;
325
Chris Lattner6cea8142006-03-31 22:34:05 +0000326def VSUBSBS : VX1_Int<1792, "vsubsbs" , int_ppc_altivec_vsubsbs>;
327def VSUBSHS : VX1_Int<1856, "vsubshs" , int_ppc_altivec_vsubshs>;
328def VSUBSWS : VX1_Int<1920, "vsubsws" , int_ppc_altivec_vsubsws>;
329def VSUBUBS : VX1_Int<1536, "vsububs" , int_ppc_altivec_vsububs>;
330def VSUBUHS : VX1_Int<1600, "vsubuhs" , int_ppc_altivec_vsubuhs>;
331def VSUBUWS : VX1_Int<1664, "vsubuws" , int_ppc_altivec_vsubuws>;
332def VSUMSWS : VX1_Int<1928, "vsumsws" , int_ppc_altivec_vsumsws>;
333def VSUM2SWS: VX1_Int<1672, "vsum2sws", int_ppc_altivec_vsum2sws>;
334def VSUM4SBS: VX1_Int<1672, "vsum4sbs", int_ppc_altivec_vsum4sbs>;
335def VSUM4SHS: VX1_Int<1608, "vsum4shs", int_ppc_altivec_vsum4shs>;
336def VSUM4UBS: VX1_Int<1544, "vsum4ubs", int_ppc_altivec_vsum4ubs>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000337
Chris Lattner2430a5f2006-03-25 22:16:05 +0000338def VNOR : VXForm_1<1284, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
339 "vnor $vD, $vA, $vB", VecFP,
Chris Lattner6509ae82006-03-25 23:05:29 +0000340 [(set VRRC:$vD, (vnot (or (v4i32 VRRC:$vA), VRRC:$vB)))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000341def VOR : VXForm_1<1156, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
342 "vor $vD, $vA, $vB", VecFP,
Chris Lattner2430a5f2006-03-25 22:16:05 +0000343 [(set VRRC:$vD, (or (v4i32 VRRC:$vA), VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000344def VXOR : VXForm_1<1220, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
345 "vxor $vD, $vA, $vB", VecFP,
Chris Lattner2430a5f2006-03-25 22:16:05 +0000346 [(set VRRC:$vD, (xor (v4i32 VRRC:$vA), VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000347
Chris Lattner6cea8142006-03-31 22:34:05 +0000348def VRLB : VX1_Int< 4, "vrlb", int_ppc_altivec_vrlb>;
349def VRLH : VX1_Int< 68, "vrlh", int_ppc_altivec_vrlh>;
350def VRLW : VX1_Int< 132, "vrlw", int_ppc_altivec_vrlw>;
Chris Lattner3827f712006-04-05 01:16:22 +0000351
352def VSL : VX1_Int< 452, "vsl" , int_ppc_altivec_vsl >;
Chris Lattner6cea8142006-03-31 22:34:05 +0000353def VSLO : VX1_Int<1036, "vslo", int_ppc_altivec_vslo>;
354def VSLB : VX1_Int< 260, "vslb", int_ppc_altivec_vslb>;
355def VSLH : VX1_Int< 324, "vslh", int_ppc_altivec_vslh>;
356def VSLW : VX1_Int< 388, "vslw", int_ppc_altivec_vslw>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000357
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000358def VSPLTB : VXForm_1<524, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
359 "vspltb $vD, $vB, $UIMM", VecPerm,
Chris Lattner684ad772006-04-04 00:05:13 +0000360 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vB), (undef),
Chris Lattner7ff7e672006-04-04 17:25:31 +0000361 VSPLTB_shuffle_mask:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000362def VSPLTH : VXForm_1<588, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
363 "vsplth $vD, $vB, $UIMM", VecPerm,
Chris Lattner7ff7e672006-04-04 17:25:31 +0000364 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vB), (undef),
365 VSPLTH_shuffle_mask:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000366def VSPLTW : VXForm_1<652, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
367 "vspltw $vD, $vB, $UIMM", VecPerm,
Chris Lattner7ff7e672006-04-04 17:25:31 +0000368 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vB), (undef),
369 VSPLTW_shuffle_mask:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000370
Chris Lattner6cea8142006-03-31 22:34:05 +0000371def VSR : VX1_Int< 708, "vsr" , int_ppc_altivec_vsr>;
372def VSRO : VX1_Int<1100, "vsro" , int_ppc_altivec_vsro>;
373def VSRAB : VX1_Int< 772, "vsrab", int_ppc_altivec_vsrab>;
374def VSRAH : VX1_Int< 836, "vsrah", int_ppc_altivec_vsrah>;
375def VSRAW : VX1_Int< 900, "vsraw", int_ppc_altivec_vsraw>;
376def VSRB : VX1_Int< 516, "vsrb" , int_ppc_altivec_vsrb>;
377def VSRH : VX1_Int< 580, "vsrh" , int_ppc_altivec_vsrh>;
378def VSRW : VX1_Int< 644, "vsrw" , int_ppc_altivec_vsrw>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000379
380
Chris Lattnereeaf72a2006-03-27 03:28:57 +0000381def VSPLTISB : VXForm_3<780, (ops VRRC:$vD, s5imm:$SIMM),
382 "vspltisb $vD, $SIMM", VecPerm,
383 [(set VRRC:$vD, (v4f32 vecspltisb:$SIMM))]>;
384def VSPLTISH : VXForm_3<844, (ops VRRC:$vD, s5imm:$SIMM),
385 "vspltish $vD, $SIMM", VecPerm,
386 [(set VRRC:$vD, (v4f32 vecspltish:$SIMM))]>;
387def VSPLTISW : VXForm_3<908, (ops VRRC:$vD, s5imm:$SIMM),
388 "vspltisw $vD, $SIMM", VecPerm,
389 [(set VRRC:$vD, (v4f32 vecspltisw:$SIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000390
Chris Lattner30a6aba2006-03-30 23:07:36 +0000391// Vector Pack.
Chris Lattner6cea8142006-03-31 22:34:05 +0000392def VPKPX : VX1_Int<782, "vpkpx", int_ppc_altivec_vpkpx>;
393def VPKSHSS : VX1_Int<398, "vpkshss", int_ppc_altivec_vpkshss>;
394def VPKSHUS : VX1_Int<270, "vpkshus", int_ppc_altivec_vpkshus>;
395def VPKSWSS : VX1_Int<462, "vpkswss", int_ppc_altivec_vpkswss>;
396def VPKSWUS : VX1_Int<334, "vpkswus", int_ppc_altivec_vpkswus>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000397def VPKUHUM : VXForm_1<14, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
398 "vpkuhum $vD, $vA, $vB", VecFP,
Chris Lattnerddb739e2006-04-06 17:23:16 +0000399 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vA),
400 VRRC:$vB, VPKUHUM_shuffle_mask))]>;
Chris Lattner6cea8142006-03-31 22:34:05 +0000401def VPKUHUS : VX1_Int<142, "vpkuhus", int_ppc_altivec_vpkuhus>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000402def VPKUWUM : VXForm_1<78, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
403 "vpkuwum $vD, $vA, $vB", VecFP,
Chris Lattnerddb739e2006-04-06 17:23:16 +0000404 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vA),
405 VRRC:$vB, VPKUWUM_shuffle_mask))]>;
Chris Lattner6cea8142006-03-31 22:34:05 +0000406def VPKUWUS : VX1_Int<206, "vpkuwus", int_ppc_altivec_vpkuwus>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000407
408// Vector Unpack.
Chris Lattner348ba3f2006-03-31 22:41:56 +0000409def VUPKHPX : VX2_Int<846, "vupkhpx", int_ppc_altivec_vupkhpx>;
410def VUPKHSB : VX2_Int<526, "vupkhsb", int_ppc_altivec_vupkhsb>;
411def VUPKHSH : VX2_Int<590, "vupkhsh", int_ppc_altivec_vupkhsh>;
412def VUPKLPX : VX2_Int<974, "vupklpx", int_ppc_altivec_vupklpx>;
413def VUPKLSB : VX2_Int<654, "vupklsb", int_ppc_altivec_vupklsb>;
414def VUPKLSH : VX2_Int<718, "vupklsh", int_ppc_altivec_vupklsh>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000415
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000416
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000417// Altivec Comparisons.
418
Chris Lattner5f7b0192006-03-31 05:32:57 +0000419class VCMP<bits<10> xo, string asmstr, ValueType Ty>
420 : VXRForm_1<xo, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB), asmstr, VecFPCompare,
421 [(set VRRC:$vD, (Ty (PPCvcmp VRRC:$vA, VRRC:$vB, xo)))]>;
422class VCMPo<bits<10> xo, string asmstr, ValueType Ty>
423 : VXRForm_1<xo, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB), asmstr, VecFPCompare,
Chris Lattner7ff7e672006-04-04 17:25:31 +0000424 [(set VRRC:$vD, (Ty (PPCvcmp_o VRRC:$vA, VRRC:$vB, xo)))]> {
425 let Defs = [CR6];
426 let RC = 1;
427}
Chris Lattner5f7b0192006-03-31 05:32:57 +0000428
429// f32 element comparisons.0
430def VCMPBFP : VCMP <966, "vcmpbfp $vD, $vA, $vB" , v4f32>;
431def VCMPBFPo : VCMPo<966, "vcmpbfp. $vD, $vA, $vB" , v4f32>;
432def VCMPEQFP : VCMP <198, "vcmpeqfp $vD, $vA, $vB" , v4f32>;
433def VCMPEQFPo : VCMPo<198, "vcmpeqfp. $vD, $vA, $vB", v4f32>;
434def VCMPGEFP : VCMP <454, "vcmpgefp $vD, $vA, $vB" , v4f32>;
435def VCMPGEFPo : VCMPo<454, "vcmpgefp. $vD, $vA, $vB", v4f32>;
436def VCMPGTFP : VCMP <710, "vcmpgtfp $vD, $vA, $vB" , v4f32>;
437def VCMPGTFPo : VCMPo<710, "vcmpgtfp. $vD, $vA, $vB", v4f32>;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000438
439// i8 element comparisons.
Chris Lattner5f7b0192006-03-31 05:32:57 +0000440def VCMPEQUB : VCMP < 6, "vcmpequb $vD, $vA, $vB" , v16i8>;
441def VCMPEQUBo : VCMPo< 6, "vcmpequb. $vD, $vA, $vB", v16i8>;
442def VCMPGTSB : VCMP <774, "vcmpgtsb $vD, $vA, $vB" , v16i8>;
443def VCMPGTSBo : VCMPo<774, "vcmpgtsb. $vD, $vA, $vB", v16i8>;
444def VCMPGTUB : VCMP <518, "vcmpgtub $vD, $vA, $vB" , v16i8>;
445def VCMPGTUBo : VCMPo<518, "vcmpgtub. $vD, $vA, $vB", v16i8>;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000446
447// i16 element comparisons.
Chris Lattner5f7b0192006-03-31 05:32:57 +0000448def VCMPEQUH : VCMP < 70, "vcmpequh $vD, $vA, $vB" , v8i16>;
449def VCMPEQUHo : VCMPo< 70, "vcmpequh. $vD, $vA, $vB", v8i16>;
450def VCMPGTSH : VCMP <838, "vcmpgtsh $vD, $vA, $vB" , v8i16>;
451def VCMPGTSHo : VCMPo<838, "vcmpgtsh. $vD, $vA, $vB", v8i16>;
452def VCMPGTUH : VCMP <582, "vcmpgtuh $vD, $vA, $vB" , v8i16>;
453def VCMPGTUHo : VCMPo<582, "vcmpgtuh. $vD, $vA, $vB", v8i16>;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000454
455// i32 element comparisons.
Chris Lattner5f7b0192006-03-31 05:32:57 +0000456def VCMPEQUW : VCMP <134, "vcmpequw $vD, $vA, $vB" , v4i32>;
457def VCMPEQUWo : VCMPo<134, "vcmpequw. $vD, $vA, $vB", v4i32>;
458def VCMPGTSW : VCMP <902, "vcmpgtsw $vD, $vA, $vB" , v4i32>;
459def VCMPGTSWo : VCMPo<902, "vcmpgtsw. $vD, $vA, $vB", v4i32>;
460def VCMPGTUW : VCMP <646, "vcmpgtuw $vD, $vA, $vB" , v4i32>;
461def VCMPGTUWo : VCMPo<646, "vcmpgtuw. $vD, $vA, $vB", v4i32>;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000462
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000463def V_SET0 : VXForm_setzero<1220, (ops VRRC:$vD),
464 "vxor $vD, $vD, $vD", VecFP,
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000465 [(set VRRC:$vD, (v4f32 immAllZerosV))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000466}
467
468//===----------------------------------------------------------------------===//
469// Additional Altivec Patterns
470//
471
Chris Lattnerd8242b42006-04-05 22:27:14 +0000472// DS* intrinsics.
473def : Pat<(int_ppc_altivec_dss imm:$STRM), (DSS 0, imm:$STRM, 0, 0)>;
474def : Pat<(int_ppc_altivec_dssall), (DSS 1, 0, 0, 0)>;
475def : Pat<(int_ppc_altivec_dst GPRC:$rA, GPRC:$rB, imm:$STRM),
476 (DST 0, imm:$STRM, GPRC:$rA, GPRC:$rB)>;
477def : Pat<(int_ppc_altivec_dstt GPRC:$rA, GPRC:$rB, imm:$STRM),
478 (DST 1, imm:$STRM, GPRC:$rA, GPRC:$rB)>;
479def : Pat<(int_ppc_altivec_dstst GPRC:$rA, GPRC:$rB, imm:$STRM),
480 (DSTST 0, imm:$STRM, GPRC:$rA, GPRC:$rB)>;
481def : Pat<(int_ppc_altivec_dststt GPRC:$rA, GPRC:$rB, imm:$STRM),
482 (DSTST 1, imm:$STRM, GPRC:$rA, GPRC:$rB)>;
483
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000484// Undef/Zero.
485def : Pat<(v16i8 (undef)), (v16i8 (IMPLICIT_DEF_VRRC))>;
486def : Pat<(v8i16 (undef)), (v8i16 (IMPLICIT_DEF_VRRC))>;
487def : Pat<(v4i32 (undef)), (v4i32 (IMPLICIT_DEF_VRRC))>;
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000488def : Pat<(v16i8 immAllZerosV), (v16i8 (V_SET0))>;
489def : Pat<(v8i16 immAllZerosV), (v8i16 (V_SET0))>;
490def : Pat<(v4i32 immAllZerosV), (v4i32 (V_SET0))>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000491
492// Loads.
493def : Pat<(v16i8 (load xoaddr:$src)), (v16i8 (LVX xoaddr:$src))>;
494def : Pat<(v8i16 (load xoaddr:$src)), (v8i16 (LVX xoaddr:$src))>;
495def : Pat<(v4i32 (load xoaddr:$src)), (v4i32 (LVX xoaddr:$src))>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000496def : Pat<(v4f32 (load xoaddr:$src)), (v4f32 (LVX xoaddr:$src))>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000497
498// Stores.
499def : Pat<(store (v16i8 VRRC:$rS), xoaddr:$dst),
500 (STVX (v16i8 VRRC:$rS), xoaddr:$dst)>;
501def : Pat<(store (v8i16 VRRC:$rS), xoaddr:$dst),
502 (STVX (v8i16 VRRC:$rS), xoaddr:$dst)>;
503def : Pat<(store (v4i32 VRRC:$rS), xoaddr:$dst),
504 (STVX (v4i32 VRRC:$rS), xoaddr:$dst)>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000505def : Pat<(store (v4f32 VRRC:$rS), xoaddr:$dst),
506 (STVX (v4f32 VRRC:$rS), xoaddr:$dst)>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000507
508// Bit conversions.
509def : Pat<(v16i8 (bitconvert (v8i16 VRRC:$src))), (v16i8 VRRC:$src)>;
510def : Pat<(v16i8 (bitconvert (v4i32 VRRC:$src))), (v16i8 VRRC:$src)>;
511def : Pat<(v16i8 (bitconvert (v4f32 VRRC:$src))), (v16i8 VRRC:$src)>;
512
513def : Pat<(v8i16 (bitconvert (v16i8 VRRC:$src))), (v8i16 VRRC:$src)>;
514def : Pat<(v8i16 (bitconvert (v4i32 VRRC:$src))), (v8i16 VRRC:$src)>;
515def : Pat<(v8i16 (bitconvert (v4f32 VRRC:$src))), (v8i16 VRRC:$src)>;
516
517def : Pat<(v4i32 (bitconvert (v16i8 VRRC:$src))), (v4i32 VRRC:$src)>;
518def : Pat<(v4i32 (bitconvert (v8i16 VRRC:$src))), (v4i32 VRRC:$src)>;
519def : Pat<(v4i32 (bitconvert (v4f32 VRRC:$src))), (v4i32 VRRC:$src)>;
520
521def : Pat<(v4f32 (bitconvert (v16i8 VRRC:$src))), (v4f32 VRRC:$src)>;
522def : Pat<(v4f32 (bitconvert (v8i16 VRRC:$src))), (v4f32 VRRC:$src)>;
523def : Pat<(v4f32 (bitconvert (v4i32 VRRC:$src))), (v4f32 VRRC:$src)>;
524
Chris Lattnerd0608e12006-04-06 18:26:28 +0000525// Shuffles.
526
527// Match vsldoi(x,x)
528def:Pat<(vector_shuffle (v16i8 VRRC:$vA),undef, VSLDOI_rotate_shuffle_mask:$in),
529 (VSLDOI VRRC:$vA, VRRC:$vA, VSLDOI_rotate_shuffle_mask:$in)>;
530
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000531// Immediate vector formation with vsplti*.
532def : Pat<(v16i8 vecspltisb:$invec), (v16i8 (VSPLTISB vecspltisb:$invec))>;
533def : Pat<(v16i8 vecspltish:$invec), (v16i8 (VSPLTISH vecspltish:$invec))>;
534def : Pat<(v16i8 vecspltisw:$invec), (v16i8 (VSPLTISW vecspltisw:$invec))>;
535
536def : Pat<(v8i16 vecspltisb:$invec), (v8i16 (VSPLTISB vecspltisb:$invec))>;
537def : Pat<(v8i16 vecspltish:$invec), (v8i16 (VSPLTISH vecspltish:$invec))>;
538def : Pat<(v8i16 vecspltisw:$invec), (v8i16 (VSPLTISW vecspltisw:$invec))>;
539
540def : Pat<(v4i32 vecspltisb:$invec), (v4i32 (VSPLTISB vecspltisb:$invec))>;
541def : Pat<(v4i32 vecspltish:$invec), (v4i32 (VSPLTISH vecspltish:$invec))>;
542def : Pat<(v4i32 vecspltisw:$invec), (v4i32 (VSPLTISW vecspltisw:$invec))>;
543
Chris Lattner2430a5f2006-03-25 22:16:05 +0000544// Logical Operations
Chris Lattnerc3837d42006-04-01 22:41:47 +0000545def : Pat<(v16i8 (vnot VRRC:$vA)), (v16i8 (VNOR VRRC:$vA, VRRC:$vA))>;
546def : Pat<(v8i16 (vnot VRRC:$vA)), (v8i16 (VNOR VRRC:$vA, VRRC:$vA))>;
547def : Pat<(v4i32 (vnot VRRC:$vA)), (v4i32 (VNOR VRRC:$vA, VRRC:$vA))>;
548
Chris Lattner2430a5f2006-03-25 22:16:05 +0000549def : Pat<(v16i8 (and VRRC:$A, VRRC:$B)), (v16i8 (VAND VRRC:$A, VRRC:$B))>;
550def : Pat<(v8i16 (and VRRC:$A, VRRC:$B)), (v8i16 (VAND VRRC:$A, VRRC:$B))>;
551def : Pat<(v16i8 (or VRRC:$A, VRRC:$B)), (v16i8 (VOR VRRC:$A, VRRC:$B))>;
552def : Pat<(v8i16 (or VRRC:$A, VRRC:$B)), (v8i16 (VOR VRRC:$A, VRRC:$B))>;
553def : Pat<(v16i8 (xor VRRC:$A, VRRC:$B)), (v16i8 (VXOR VRRC:$A, VRRC:$B))>;
554def : Pat<(v8i16 (xor VRRC:$A, VRRC:$B)), (v8i16 (VXOR VRRC:$A, VRRC:$B))>;
Chris Lattner6509ae82006-03-25 23:05:29 +0000555def : Pat<(v16i8 (vnot (or VRRC:$A, VRRC:$B))),(v16i8 (VNOR VRRC:$A, VRRC:$B))>;
556def : Pat<(v8i16 (vnot (or VRRC:$A, VRRC:$B))),(v8i16 (VNOR VRRC:$A, VRRC:$B))>;
Chris Lattneraf9136b2006-03-25 23:10:40 +0000557def : Pat<(v16i8 (and VRRC:$A, (vnot VRRC:$B))),
Chris Lattner6509ae82006-03-25 23:05:29 +0000558 (v16i8 (VANDC VRRC:$A, VRRC:$B))>;
Chris Lattneraf9136b2006-03-25 23:10:40 +0000559def : Pat<(v8i16 (and VRRC:$A, (vnot VRRC:$B))),
Chris Lattner6509ae82006-03-25 23:05:29 +0000560 (v8i16 (VANDC VRRC:$A, VRRC:$B))>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000561
562def : Pat<(fmul VRRC:$vA, VRRC:$vB),
563 (VMADDFP VRRC:$vA, VRRC:$vB, (V_SET0))>;
564
565// Fused multiply add and multiply sub for packed float. These are represented
566// separately from the real instructions above, for operations that must have
567// the additional precision, such as Newton-Rhapson (used by divide, sqrt)
568def : Pat<(PPCvmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
569 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
570def : Pat<(PPCvnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
571 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
572
573def : Pat<(int_ppc_altivec_vmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
574 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
575def : Pat<(int_ppc_altivec_vnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
576 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000577
Chris Lattnera9cb4412006-03-31 20:00:35 +0000578def : Pat<(PPCvperm (v16i8 VRRC:$vA), VRRC:$vB, VRRC:$vC),
579 (v16i8 (VPERM VRRC:$vA, VRRC:$vB, VRRC:$vC))>;