blob: 762b3467c3ea3fa327fd618ed3fc55af555d060f [file] [log] [blame]
Nate Begeman21e463b2005-10-16 05:39:50 +00001//===-- PPCISelDAGToDAG.cpp - PPC --pattern matching inst selector --------===//
Chris Lattnera5a91b12005-08-17 19:33:03 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnera5a91b12005-08-17 19:33:03 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file defines a pattern matching instruction selector for PowerPC,
Chris Lattnera5a91b12005-08-17 19:33:03 +000011// converting from a legalized dag to a PPC dag.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "ppc-codegen"
Chris Lattner26689592005-10-14 23:51:18 +000016#include "PPC.h"
Evan Cheng94b95502011-07-26 00:24:13 +000017#include "MCTargetDesc/PPCPredicates.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "PPCTargetMachine.h"
Chris Lattner4416f1a2005-08-19 22:38:53 +000019#include "llvm/CodeGen/MachineFunction.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000020#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattnera5a91b12005-08-17 19:33:03 +000022#include "llvm/CodeGen/SelectionDAG.h"
23#include "llvm/CodeGen/SelectionDAGISel.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000024#include "llvm/IR/Constants.h"
25#include "llvm/IR/Function.h"
26#include "llvm/IR/GlobalValue.h"
27#include "llvm/IR/GlobalVariable.h"
Bill Schmidt5b7f9212013-01-07 19:29:18 +000028#include "llvm/IR/GlobalAlias.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000029#include "llvm/IR/Intrinsics.h"
Chris Lattnera5a91b12005-08-17 19:33:03 +000030#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000031#include "llvm/Support/ErrorHandling.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000032#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/raw_ostream.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000034#include "llvm/Target/TargetOptions.h"
Chris Lattnera5a91b12005-08-17 19:33:03 +000035using namespace llvm;
36
37namespace {
Chris Lattnera5a91b12005-08-17 19:33:03 +000038 //===--------------------------------------------------------------------===//
Nate Begeman1d9d7422005-10-18 00:28:58 +000039 /// PPCDAGToDAGISel - PPC specific code to select PPC machine
Chris Lattnera5a91b12005-08-17 19:33:03 +000040 /// instructions for SelectionDAG operations.
41 ///
Nick Lewycky6726b6d2009-10-25 06:33:48 +000042 class PPCDAGToDAGISel : public SelectionDAGISel {
Dan Gohmand858e902010-04-17 15:26:15 +000043 const PPCTargetMachine &TM;
44 const PPCTargetLowering &PPCLowering;
Evan Cheng152b7e12007-10-23 06:42:42 +000045 const PPCSubtarget &PPCSubTarget;
Chris Lattner4416f1a2005-08-19 22:38:53 +000046 unsigned GlobalBaseReg;
Chris Lattnera5a91b12005-08-17 19:33:03 +000047 public:
Dan Gohman1002c022008-07-07 18:00:37 +000048 explicit PPCDAGToDAGISel(PPCTargetMachine &tm)
Dan Gohman79ce2762009-01-15 19:20:50 +000049 : SelectionDAGISel(tm), TM(tm),
Evan Cheng152b7e12007-10-23 06:42:42 +000050 PPCLowering(*TM.getTargetLowering()),
51 PPCSubTarget(*TM.getSubtargetImpl()) {}
Andrew Trick6e8f4c42010-12-24 04:28:06 +000052
Dan Gohmanad2afc22009-07-31 18:16:33 +000053 virtual bool runOnMachineFunction(MachineFunction &MF) {
Chris Lattner4416f1a2005-08-19 22:38:53 +000054 // Make sure we re-emit a set of the global base reg if necessary
55 GlobalBaseReg = 0;
Dan Gohmanad2afc22009-07-31 18:16:33 +000056 SelectionDAGISel::runOnMachineFunction(MF);
Andrew Trick6e8f4c42010-12-24 04:28:06 +000057
Bill Schmidta5d0ab52012-10-10 20:54:15 +000058 if (!PPCSubTarget.isSVR4ABI())
59 InsertVRSaveCode(MF);
60
Chris Lattner4bb18952006-03-16 18:25:23 +000061 return true;
Chris Lattner4416f1a2005-08-19 22:38:53 +000062 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +000063
Chris Lattnera5a91b12005-08-17 19:33:03 +000064 /// getI32Imm - Return a target constant with the specified value, of type
65 /// i32.
Dan Gohman475871a2008-07-27 21:46:04 +000066 inline SDValue getI32Imm(unsigned Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +000067 return CurDAG->getTargetConstant(Imm, MVT::i32);
Chris Lattnera5a91b12005-08-17 19:33:03 +000068 }
Chris Lattner4416f1a2005-08-19 22:38:53 +000069
Chris Lattnerc08f9022006-06-27 00:04:13 +000070 /// getI64Imm - Return a target constant with the specified value, of type
71 /// i64.
Dan Gohman475871a2008-07-27 21:46:04 +000072 inline SDValue getI64Imm(uint64_t Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +000073 return CurDAG->getTargetConstant(Imm, MVT::i64);
Chris Lattnerc08f9022006-06-27 00:04:13 +000074 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +000075
Chris Lattnerc08f9022006-06-27 00:04:13 +000076 /// getSmallIPtrImm - Return a target constant of pointer type.
Dan Gohman475871a2008-07-27 21:46:04 +000077 inline SDValue getSmallIPtrImm(unsigned Imm) {
Chris Lattnerc08f9022006-06-27 00:04:13 +000078 return CurDAG->getTargetConstant(Imm, PPCLowering.getPointerTy());
79 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +000080
Sylvestre Ledru94c22712012-09-27 10:14:43 +000081 /// isRunOfOnes - Returns true iff Val consists of one contiguous run of 1s
Nate Begemanf42f1332006-09-22 05:01:56 +000082 /// with any number of 0s on either side. The 1s are allowed to wrap from
83 /// LSB to MSB, so 0x000FFF0, 0x0000FFFF, and 0xFF0000FF are all runs.
84 /// 0x0F0F0000 is not, since all 1s are not contiguous.
85 static bool isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME);
86
87
88 /// isRotateAndMask - Returns true if Mask and Shift can be folded into a
89 /// rotate and mask opcode and mask operation.
Dale Johannesenb60d5192009-11-24 01:09:07 +000090 static bool isRotateAndMask(SDNode *N, unsigned Mask, bool isShiftMask,
Nate Begemanf42f1332006-09-22 05:01:56 +000091 unsigned &SH, unsigned &MB, unsigned &ME);
Andrew Trick6e8f4c42010-12-24 04:28:06 +000092
Chris Lattner4416f1a2005-08-19 22:38:53 +000093 /// getGlobalBaseReg - insert code into the entry mbb to materialize the PIC
94 /// base register. Return the virtual register that holds this value.
Evan Cheng9ade2182006-08-26 05:34:46 +000095 SDNode *getGlobalBaseReg();
Andrew Trick6e8f4c42010-12-24 04:28:06 +000096
Chris Lattnera5a91b12005-08-17 19:33:03 +000097 // Select - Convert the specified operand from a target-independent to a
98 // target-specific node if it hasn't already been changed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +000099 SDNode *Select(SDNode *N);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000100
Nate Begeman02b88a42005-08-19 00:38:14 +0000101 SDNode *SelectBitfieldInsert(SDNode *N);
102
Chris Lattner2fbb4572005-08-21 18:50:37 +0000103 /// SelectCC - Select a comparison of the specified values with the
104 /// specified condition code, returning the CR# of the expression.
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000105 SDValue SelectCC(SDValue LHS, SDValue RHS, ISD::CondCode CC, DebugLoc dl);
Chris Lattner2fbb4572005-08-21 18:50:37 +0000106
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000107 /// SelectAddrImm - Returns true if the address N can be represented by
108 /// a base register plus a signed 16-bit displacement [r+imm].
Chris Lattner52a261b2010-09-21 20:31:19 +0000109 bool SelectAddrImm(SDValue N, SDValue &Disp,
Dan Gohman475871a2008-07-27 21:46:04 +0000110 SDValue &Base) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000111 return PPCLowering.SelectAddressRegImm(N, Disp, Base, *CurDAG);
112 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000113
Chris Lattner74531e42006-11-16 00:41:37 +0000114 /// SelectAddrImmOffs - Return true if the operand is valid for a preinc
115 /// immediate field. Because preinc imms have already been validated, just
116 /// accept it.
Chris Lattner52a261b2010-09-21 20:31:19 +0000117 bool SelectAddrImmOffs(SDValue N, SDValue &Out) const {
Hal Finkel2bbc9192012-06-21 20:10:48 +0000118 if (isa<ConstantSDNode>(N) || N.getOpcode() == PPCISD::Lo ||
119 N.getOpcode() == ISD::TargetGlobalAddress) {
Hal Finkelac81cc32012-06-19 02:34:32 +0000120 Out = N;
121 return true;
122 }
123
124 return false;
125 }
126
127 /// SelectAddrIdxOffs - Return true if the operand is valid for a preinc
128 /// index field. Because preinc imms have already been validated, just
129 /// accept it.
130 bool SelectAddrIdxOffs(SDValue N, SDValue &Out) const {
Hal Finkel2bbc9192012-06-21 20:10:48 +0000131 if (isa<ConstantSDNode>(N) || N.getOpcode() == PPCISD::Lo ||
132 N.getOpcode() == ISD::TargetGlobalAddress)
133 return false;
134
Chris Lattner74531e42006-11-16 00:41:37 +0000135 Out = N;
136 return true;
137 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000138
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000139 /// SelectAddrIdx - Given the specified addressed, check to see if it can be
140 /// represented as an indexed [r+r] operation. Returns false if it can
141 /// be represented by [r+imm], which are preferred.
Chris Lattner52a261b2010-09-21 20:31:19 +0000142 bool SelectAddrIdx(SDValue N, SDValue &Base, SDValue &Index) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000143 return PPCLowering.SelectAddressRegReg(N, Base, Index, *CurDAG);
144 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000145
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000146 /// SelectAddrIdxOnly - Given the specified addressed, force it to be
147 /// represented as an indexed [r+r] operation.
Chris Lattner52a261b2010-09-21 20:31:19 +0000148 bool SelectAddrIdxOnly(SDValue N, SDValue &Base, SDValue &Index) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000149 return PPCLowering.SelectAddressRegRegOnly(N, Base, Index, *CurDAG);
150 }
Chris Lattner9944b762005-08-21 22:31:09 +0000151
Chris Lattnere5ba5802006-03-22 05:26:03 +0000152 /// SelectAddrImmShift - Returns true if the address N can be represented by
153 /// a base register plus a signed 14-bit displacement [r+imm*4]. Suitable
154 /// for use by STD and friends.
Chris Lattner52a261b2010-09-21 20:31:19 +0000155 bool SelectAddrImmShift(SDValue N, SDValue &Disp, SDValue &Base) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000156 return PPCLowering.SelectAddressRegImmShift(N, Disp, Base, *CurDAG);
157 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000158
Chris Lattnere5d88612006-02-24 02:13:12 +0000159 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
Dale Johannesen5cfd4dd2009-08-18 00:18:39 +0000160 /// inline asm expressions. It is always correct to compute the value into
161 /// a register. The case of adding a (possibly relocatable) constant to a
162 /// register can be improved, but it is wrong to substitute Reg+Reg for
163 /// Reg in an asm, because the load or store opcode would have to change.
164 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
Chris Lattnere5d88612006-02-24 02:13:12 +0000165 char ConstraintCode,
Dan Gohmanf350b272008-08-23 02:25:05 +0000166 std::vector<SDValue> &OutOps) {
Dale Johannesen5cfd4dd2009-08-18 00:18:39 +0000167 OutOps.push_back(Op);
Chris Lattnere5d88612006-02-24 02:13:12 +0000168 return false;
169 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000170
Dan Gohmanad2afc22009-07-31 18:16:33 +0000171 void InsertVRSaveCode(MachineFunction &MF);
Chris Lattner4bb18952006-03-16 18:25:23 +0000172
Chris Lattnera5a91b12005-08-17 19:33:03 +0000173 virtual const char *getPassName() const {
174 return "PowerPC DAG->DAG Pattern Instruction Selection";
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000175 }
176
Chris Lattneraf165382005-09-13 22:03:06 +0000177// Include the pieces autogenerated from the target description.
Chris Lattner4c7b43b2005-10-14 23:37:35 +0000178#include "PPCGenDAGISel.inc"
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000179
Chris Lattnerbd937b92005-10-06 18:45:51 +0000180private:
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000181 SDNode *SelectSETCC(SDNode *N);
Chris Lattnera5a91b12005-08-17 19:33:03 +0000182 };
183}
184
Chris Lattner4bb18952006-03-16 18:25:23 +0000185/// InsertVRSaveCode - Once the entire function has been instruction selected,
186/// all virtual registers are created and all machine instructions are built,
187/// check to see if we need to save/restore VRSAVE. If so, do it.
Dan Gohmanad2afc22009-07-31 18:16:33 +0000188void PPCDAGToDAGISel::InsertVRSaveCode(MachineFunction &Fn) {
Chris Lattner1877ec92006-03-13 21:52:10 +0000189 // Check to see if this function uses vector registers, which means we have to
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000190 // save and restore the VRSAVE register and update it with the regs we use.
Chris Lattner1877ec92006-03-13 21:52:10 +0000191 //
Dan Gohmanf451cb82010-02-10 16:03:48 +0000192 // In this case, there will be virtual registers of vector type created
Chris Lattner1877ec92006-03-13 21:52:10 +0000193 // by the scheduler. Detect them now.
Chris Lattner1877ec92006-03-13 21:52:10 +0000194 bool HasVectorVReg = false;
Jakob Stoklund Olesenb2581352011-01-08 23:11:11 +0000195 for (unsigned i = 0, e = RegInfo->getNumVirtRegs(); i != e; ++i) {
196 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
197 if (RegInfo->getRegClass(Reg) == &PPC::VRRCRegClass) {
Chris Lattner1877ec92006-03-13 21:52:10 +0000198 HasVectorVReg = true;
199 break;
200 }
Jakob Stoklund Olesenb2581352011-01-08 23:11:11 +0000201 }
Chris Lattner4bb18952006-03-16 18:25:23 +0000202 if (!HasVectorVReg) return; // nothing to do.
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000203
Chris Lattner1877ec92006-03-13 21:52:10 +0000204 // If we have a vector register, we want to emit code into the entry and exit
205 // blocks to save and restore the VRSAVE register. We do this here (instead
206 // of marking all vector instructions as clobbering VRSAVE) for two reasons:
207 //
208 // 1. This (trivially) reduces the load on the register allocator, by not
209 // having to represent the live range of the VRSAVE register.
210 // 2. This (more significantly) allows us to create a temporary virtual
211 // register to hold the saved VRSAVE value, allowing this temporary to be
212 // register allocated, instead of forcing it to be spilled to the stack.
Chris Lattner4bb18952006-03-16 18:25:23 +0000213
214 // Create two vregs - one to hold the VRSAVE register that is live-in to the
215 // function and one for the value after having bits or'd into it.
Chris Lattner84bc5422007-12-31 04:13:23 +0000216 unsigned InVRSAVE = RegInfo->createVirtualRegister(&PPC::GPRCRegClass);
217 unsigned UpdatedVRSAVE = RegInfo->createVirtualRegister(&PPC::GPRCRegClass);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000218
Evan Chengc0f64ff2006-11-27 23:37:22 +0000219 const TargetInstrInfo &TII = *TM.getInstrInfo();
Chris Lattner4bb18952006-03-16 18:25:23 +0000220 MachineBasicBlock &EntryBB = *Fn.begin();
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000221 DebugLoc dl;
Chris Lattner4bb18952006-03-16 18:25:23 +0000222 // Emit the following code into the entry block:
223 // InVRSAVE = MFVRSAVE
224 // UpdatedVRSAVE = UPDATE_VRSAVE InVRSAVE
225 // MTVRSAVE UpdatedVRSAVE
226 MachineBasicBlock::iterator IP = EntryBB.begin(); // Insert Point
Dale Johannesen536a2f12009-02-13 02:27:39 +0000227 BuildMI(EntryBB, IP, dl, TII.get(PPC::MFVRSAVE), InVRSAVE);
228 BuildMI(EntryBB, IP, dl, TII.get(PPC::UPDATE_VRSAVE),
Chris Lattner69244302008-01-07 01:56:04 +0000229 UpdatedVRSAVE).addReg(InVRSAVE);
Dale Johannesen536a2f12009-02-13 02:27:39 +0000230 BuildMI(EntryBB, IP, dl, TII.get(PPC::MTVRSAVE)).addReg(UpdatedVRSAVE);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000231
Chris Lattner4bb18952006-03-16 18:25:23 +0000232 // Find all return blocks, outputting a restore in each epilog.
Chris Lattner4bb18952006-03-16 18:25:23 +0000233 for (MachineFunction::iterator BB = Fn.begin(), E = Fn.end(); BB != E; ++BB) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000234 if (!BB->empty() && BB->back().isReturn()) {
Chris Lattner4bb18952006-03-16 18:25:23 +0000235 IP = BB->end(); --IP;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000236
Chris Lattner4bb18952006-03-16 18:25:23 +0000237 // Skip over all terminator instructions, which are part of the return
238 // sequence.
239 MachineBasicBlock::iterator I2 = IP;
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000240 while (I2 != BB->begin() && (--I2)->isTerminator())
Chris Lattner4bb18952006-03-16 18:25:23 +0000241 IP = I2;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000242
Chris Lattner4bb18952006-03-16 18:25:23 +0000243 // Emit: MTVRSAVE InVRSave
Dale Johannesen536a2f12009-02-13 02:27:39 +0000244 BuildMI(*BB, IP, dl, TII.get(PPC::MTVRSAVE)).addReg(InVRSAVE);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000245 }
Chris Lattner1877ec92006-03-13 21:52:10 +0000246 }
Chris Lattnerbd937b92005-10-06 18:45:51 +0000247}
Chris Lattner6cd40d52005-09-03 01:17:22 +0000248
Chris Lattner4bb18952006-03-16 18:25:23 +0000249
Chris Lattner4416f1a2005-08-19 22:38:53 +0000250/// getGlobalBaseReg - Output the instructions required to put the
251/// base address to use for accessing globals into a register.
252///
Evan Cheng9ade2182006-08-26 05:34:46 +0000253SDNode *PPCDAGToDAGISel::getGlobalBaseReg() {
Chris Lattner4416f1a2005-08-19 22:38:53 +0000254 if (!GlobalBaseReg) {
Evan Chengc0f64ff2006-11-27 23:37:22 +0000255 const TargetInstrInfo &TII = *TM.getInstrInfo();
Chris Lattner4416f1a2005-08-19 22:38:53 +0000256 // Insert the set of GlobalBaseReg into the first MBB of the function
Dan Gohmanbd51c672009-08-15 02:07:36 +0000257 MachineBasicBlock &FirstMBB = MF->front();
Chris Lattner4416f1a2005-08-19 22:38:53 +0000258 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000259 DebugLoc dl;
Chris Lattnerc08f9022006-06-27 00:04:13 +0000260
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 if (PPCLowering.getPointerTy() == MVT::i32) {
Craig Topperc9099502012-04-20 06:31:50 +0000262 GlobalBaseReg = RegInfo->createVirtualRegister(&PPC::GPRCRegClass);
Cameron Zwarich0113e4e2011-05-19 02:56:28 +0000263 BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MovePCtoLR));
Dale Johannesen536a2f12009-02-13 02:27:39 +0000264 BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MFLR), GlobalBaseReg);
Chris Lattnerd1043422006-11-14 18:43:11 +0000265 } else {
Craig Topperc9099502012-04-20 06:31:50 +0000266 GlobalBaseReg = RegInfo->createVirtualRegister(&PPC::G8RCRegClass);
Cameron Zwarich0113e4e2011-05-19 02:56:28 +0000267 BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MovePCtoLR8));
Dale Johannesen536a2f12009-02-13 02:27:39 +0000268 BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MFLR8), GlobalBaseReg);
Chris Lattnerd1043422006-11-14 18:43:11 +0000269 }
Chris Lattner4416f1a2005-08-19 22:38:53 +0000270 }
Gabor Greif93c53e52008-08-31 15:37:04 +0000271 return CurDAG->getRegister(GlobalBaseReg,
272 PPCLowering.getPointerTy()).getNode();
Chris Lattnerc08f9022006-06-27 00:04:13 +0000273}
274
275/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
276/// or 64-bit immediate, and if the value can be accurately represented as a
277/// sign extension from a 16-bit value. If so, this returns true and the
278/// immediate.
279static bool isIntS16Immediate(SDNode *N, short &Imm) {
280 if (N->getOpcode() != ISD::Constant)
281 return false;
282
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000283 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000285 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerc08f9022006-06-27 00:04:13 +0000286 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000287 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerc08f9022006-06-27 00:04:13 +0000288}
289
Dan Gohman475871a2008-07-27 21:46:04 +0000290static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000291 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattner4416f1a2005-08-19 22:38:53 +0000292}
293
294
Chris Lattnerc08f9022006-06-27 00:04:13 +0000295/// isInt32Immediate - This method tests to see if the node is a 32-bit constant
296/// operand. If so Imm will receive the 32-bit value.
297static bool isInt32Immediate(SDNode *N, unsigned &Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000299 Imm = cast<ConstantSDNode>(N)->getZExtValue();
Nate Begeman0f3257a2005-08-18 05:00:13 +0000300 return true;
301 }
302 return false;
303}
304
Chris Lattnerc08f9022006-06-27 00:04:13 +0000305/// isInt64Immediate - This method tests to see if the node is a 64-bit constant
306/// operand. If so Imm will receive the 64-bit value.
307static bool isInt64Immediate(SDNode *N, uint64_t &Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000309 Imm = cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerc08f9022006-06-27 00:04:13 +0000310 return true;
311 }
312 return false;
313}
314
315// isInt32Immediate - This method tests to see if a constant operand.
316// If so Imm will receive the 32 bit value.
Dan Gohman475871a2008-07-27 21:46:04 +0000317static bool isInt32Immediate(SDValue N, unsigned &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000318 return isInt32Immediate(N.getNode(), Imm);
Chris Lattnerc08f9022006-06-27 00:04:13 +0000319}
320
321
322// isOpcWithIntImmediate - This method tests to see if the node is a specific
323// opcode and that it has a immediate integer right operand.
324// If so Imm will receive the 32 bit value.
325static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) {
Gabor Greif93c53e52008-08-31 15:37:04 +0000326 return N->getOpcode() == Opc
327 && isInt32Immediate(N->getOperand(1).getNode(), Imm);
Chris Lattnerc08f9022006-06-27 00:04:13 +0000328}
329
Nate Begemanf42f1332006-09-22 05:01:56 +0000330bool PPCDAGToDAGISel::isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME) {
Nate Begemancffc32b2005-08-18 07:30:46 +0000331 if (isShiftedMask_32(Val)) {
332 // look for the first non-zero bit
333 MB = CountLeadingZeros_32(Val);
334 // look for the first zero bit after the run of ones
335 ME = CountLeadingZeros_32((Val - 1) ^ Val);
336 return true;
Chris Lattner2fe76e52005-08-25 04:47:18 +0000337 } else {
338 Val = ~Val; // invert mask
339 if (isShiftedMask_32(Val)) {
340 // effectively look for the first zero bit
341 ME = CountLeadingZeros_32(Val) - 1;
342 // effectively look for the first one bit after the run of zeros
343 MB = CountLeadingZeros_32((Val - 1) ^ Val) + 1;
344 return true;
345 }
Nate Begemancffc32b2005-08-18 07:30:46 +0000346 }
347 // no run present
348 return false;
349}
350
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000351bool PPCDAGToDAGISel::isRotateAndMask(SDNode *N, unsigned Mask,
352 bool isShiftMask, unsigned &SH,
Nate Begemanf42f1332006-09-22 05:01:56 +0000353 unsigned &MB, unsigned &ME) {
Nate Begemanda32c9e2005-10-19 00:05:37 +0000354 // Don't even go down this path for i64, since different logic will be
355 // necessary for rldicl/rldicr/rldimi.
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 if (N->getValueType(0) != MVT::i32)
Nate Begemanda32c9e2005-10-19 00:05:37 +0000357 return false;
358
Nate Begemancffc32b2005-08-18 07:30:46 +0000359 unsigned Shift = 32;
360 unsigned Indeterminant = ~0; // bit mask marking indeterminant results
361 unsigned Opcode = N->getOpcode();
Chris Lattner15055732005-08-30 00:59:16 +0000362 if (N->getNumOperands() != 2 ||
Gabor Greifba36cb52008-08-28 21:40:38 +0000363 !isInt32Immediate(N->getOperand(1).getNode(), Shift) || (Shift > 31))
Nate Begemancffc32b2005-08-18 07:30:46 +0000364 return false;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000365
Nate Begemancffc32b2005-08-18 07:30:46 +0000366 if (Opcode == ISD::SHL) {
367 // apply shift left to mask if it comes first
Dale Johannesenb60d5192009-11-24 01:09:07 +0000368 if (isShiftMask) Mask = Mask << Shift;
Nate Begemancffc32b2005-08-18 07:30:46 +0000369 // determine which bits are made indeterminant by shift
370 Indeterminant = ~(0xFFFFFFFFu << Shift);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000371 } else if (Opcode == ISD::SRL) {
Nate Begemancffc32b2005-08-18 07:30:46 +0000372 // apply shift right to mask if it comes first
Dale Johannesenb60d5192009-11-24 01:09:07 +0000373 if (isShiftMask) Mask = Mask >> Shift;
Nate Begemancffc32b2005-08-18 07:30:46 +0000374 // determine which bits are made indeterminant by shift
375 Indeterminant = ~(0xFFFFFFFFu >> Shift);
376 // adjust for the left rotate
377 Shift = 32 - Shift;
Nate Begemanf42f1332006-09-22 05:01:56 +0000378 } else if (Opcode == ISD::ROTL) {
379 Indeterminant = 0;
Nate Begemancffc32b2005-08-18 07:30:46 +0000380 } else {
381 return false;
382 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000383
Nate Begemancffc32b2005-08-18 07:30:46 +0000384 // if the mask doesn't intersect any Indeterminant bits
385 if (Mask && !(Mask & Indeterminant)) {
Chris Lattner0949ed52006-05-12 16:29:37 +0000386 SH = Shift & 31;
Nate Begemancffc32b2005-08-18 07:30:46 +0000387 // make sure the mask is still a mask (wrap arounds may not be)
388 return isRunOfOnes(Mask, MB, ME);
389 }
390 return false;
391}
392
Nate Begeman02b88a42005-08-19 00:38:14 +0000393/// SelectBitfieldInsert - turn an or of two masked values into
394/// the rotate left word immediate then mask insert (rlwimi) instruction.
Nate Begeman1d9d7422005-10-18 00:28:58 +0000395SDNode *PPCDAGToDAGISel::SelectBitfieldInsert(SDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +0000396 SDValue Op0 = N->getOperand(0);
397 SDValue Op1 = N->getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +0000398 DebugLoc dl = N->getDebugLoc();
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000399
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000400 APInt LKZ, LKO, RKZ, RKO;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000401 CurDAG->ComputeMaskedBits(Op0, LKZ, LKO);
402 CurDAG->ComputeMaskedBits(Op1, RKZ, RKO);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000403
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000404 unsigned TargetMask = LKZ.getZExtValue();
405 unsigned InsertMask = RKZ.getZExtValue();
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000406
Nate Begeman4667f2c2006-05-08 17:38:32 +0000407 if ((TargetMask | InsertMask) == 0xFFFFFFFF) {
408 unsigned Op0Opc = Op0.getOpcode();
409 unsigned Op1Opc = Op1.getOpcode();
410 unsigned Value, SH = 0;
411 TargetMask = ~TargetMask;
412 InsertMask = ~InsertMask;
Nate Begeman77f361f2006-05-07 00:23:38 +0000413
Nate Begeman4667f2c2006-05-08 17:38:32 +0000414 // If the LHS has a foldable shift and the RHS does not, then swap it to the
415 // RHS so that we can fold the shift into the insert.
Nate Begeman77f361f2006-05-07 00:23:38 +0000416 if (Op0Opc == ISD::AND && Op1Opc == ISD::AND) {
417 if (Op0.getOperand(0).getOpcode() == ISD::SHL ||
418 Op0.getOperand(0).getOpcode() == ISD::SRL) {
419 if (Op1.getOperand(0).getOpcode() != ISD::SHL &&
420 Op1.getOperand(0).getOpcode() != ISD::SRL) {
421 std::swap(Op0, Op1);
422 std::swap(Op0Opc, Op1Opc);
Nate Begeman4667f2c2006-05-08 17:38:32 +0000423 std::swap(TargetMask, InsertMask);
Nate Begeman77f361f2006-05-07 00:23:38 +0000424 }
Nate Begeman02b88a42005-08-19 00:38:14 +0000425 }
Nate Begeman4667f2c2006-05-08 17:38:32 +0000426 } else if (Op0Opc == ISD::SHL || Op0Opc == ISD::SRL) {
427 if (Op1Opc == ISD::AND && Op1.getOperand(0).getOpcode() != ISD::SHL &&
428 Op1.getOperand(0).getOpcode() != ISD::SRL) {
429 std::swap(Op0, Op1);
430 std::swap(Op0Opc, Op1Opc);
431 std::swap(TargetMask, InsertMask);
432 }
Nate Begeman02b88a42005-08-19 00:38:14 +0000433 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000434
Nate Begeman77f361f2006-05-07 00:23:38 +0000435 unsigned MB, ME;
Chris Lattner0949ed52006-05-12 16:29:37 +0000436 if (InsertMask && isRunOfOnes(InsertMask, MB, ME)) {
Dale Johannesen5ca12462009-11-20 22:16:40 +0000437 SDValue Tmp1, Tmp2;
Nate Begeman77f361f2006-05-07 00:23:38 +0000438
439 if ((Op1Opc == ISD::SHL || Op1Opc == ISD::SRL) &&
Chris Lattnerc08f9022006-06-27 00:04:13 +0000440 isInt32Immediate(Op1.getOperand(1), Value)) {
Nate Begeman77f361f2006-05-07 00:23:38 +0000441 Op1 = Op1.getOperand(0);
442 SH = (Op1Opc == ISD::SHL) ? Value : 32 - Value;
443 }
444 if (Op1Opc == ISD::AND) {
445 unsigned SHOpc = Op1.getOperand(0).getOpcode();
446 if ((SHOpc == ISD::SHL || SHOpc == ISD::SRL) &&
Chris Lattnerc08f9022006-06-27 00:04:13 +0000447 isInt32Immediate(Op1.getOperand(0).getOperand(1), Value)) {
Nate Begeman77f361f2006-05-07 00:23:38 +0000448 Op1 = Op1.getOperand(0).getOperand(0);
449 SH = (SHOpc == ISD::SHL) ? Value : 32 - Value;
450 } else {
451 Op1 = Op1.getOperand(0);
452 }
453 }
Dale Johannesen5ca12462009-11-20 22:16:40 +0000454
Chris Lattner0949ed52006-05-12 16:29:37 +0000455 SH &= 31;
Dale Johannesen5ca12462009-11-20 22:16:40 +0000456 SDValue Ops[] = { Op0, Op1, getI32Imm(SH), getI32Imm(MB),
Evan Cheng0b828e02006-08-27 08:14:06 +0000457 getI32Imm(ME) };
Dan Gohman602b0c82009-09-25 18:54:59 +0000458 return CurDAG->getMachineNode(PPC::RLWIMI, dl, MVT::i32, Ops, 5);
Nate Begeman02b88a42005-08-19 00:38:14 +0000459 }
Nate Begeman02b88a42005-08-19 00:38:14 +0000460 }
461 return 0;
462}
463
Chris Lattner2fbb4572005-08-21 18:50:37 +0000464/// SelectCC - Select a comparison of the specified values with the specified
465/// condition code, returning the CR# of the expression.
Dan Gohman475871a2008-07-27 21:46:04 +0000466SDValue PPCDAGToDAGISel::SelectCC(SDValue LHS, SDValue RHS,
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000467 ISD::CondCode CC, DebugLoc dl) {
Chris Lattner2fbb4572005-08-21 18:50:37 +0000468 // Always select the LHS.
Chris Lattnerc08f9022006-06-27 00:04:13 +0000469 unsigned Opc;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000470
Owen Anderson825b72b2009-08-11 20:47:22 +0000471 if (LHS.getValueType() == MVT::i32) {
Chris Lattner529c2332006-06-27 00:10:13 +0000472 unsigned Imm;
Chris Lattner3836dbd2006-09-20 04:25:47 +0000473 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
474 if (isInt32Immediate(RHS, Imm)) {
475 // SETEQ/SETNE comparison with 16-bit immediate, fold it.
Benjamin Kramer34247a02010-03-29 21:13:41 +0000476 if (isUInt<16>(Imm))
Dan Gohman602b0c82009-09-25 18:54:59 +0000477 return SDValue(CurDAG->getMachineNode(PPC::CMPLWI, dl, MVT::i32, LHS,
478 getI32Imm(Imm & 0xFFFF)), 0);
Chris Lattner3836dbd2006-09-20 04:25:47 +0000479 // If this is a 16-bit signed immediate, fold it.
Benjamin Kramer34247a02010-03-29 21:13:41 +0000480 if (isInt<16>((int)Imm))
Dan Gohman602b0c82009-09-25 18:54:59 +0000481 return SDValue(CurDAG->getMachineNode(PPC::CMPWI, dl, MVT::i32, LHS,
482 getI32Imm(Imm & 0xFFFF)), 0);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000483
Chris Lattner3836dbd2006-09-20 04:25:47 +0000484 // For non-equality comparisons, the default code would materialize the
485 // constant, then compare against it, like this:
486 // lis r2, 4660
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000487 // ori r2, r2, 22136
Chris Lattner3836dbd2006-09-20 04:25:47 +0000488 // cmpw cr0, r3, r2
489 // Since we are just comparing for equality, we can emit this instead:
490 // xoris r0,r3,0x1234
491 // cmplwi cr0,r0,0x5678
492 // beq cr0,L6
Dan Gohman602b0c82009-09-25 18:54:59 +0000493 SDValue Xor(CurDAG->getMachineNode(PPC::XORIS, dl, MVT::i32, LHS,
494 getI32Imm(Imm >> 16)), 0);
495 return SDValue(CurDAG->getMachineNode(PPC::CMPLWI, dl, MVT::i32, Xor,
496 getI32Imm(Imm & 0xFFFF)), 0);
Chris Lattner3836dbd2006-09-20 04:25:47 +0000497 }
498 Opc = PPC::CMPLW;
499 } else if (ISD::isUnsignedIntSetCC(CC)) {
Benjamin Kramer34247a02010-03-29 21:13:41 +0000500 if (isInt32Immediate(RHS, Imm) && isUInt<16>(Imm))
Dan Gohman602b0c82009-09-25 18:54:59 +0000501 return SDValue(CurDAG->getMachineNode(PPC::CMPLWI, dl, MVT::i32, LHS,
502 getI32Imm(Imm & 0xFFFF)), 0);
Chris Lattnerc08f9022006-06-27 00:04:13 +0000503 Opc = PPC::CMPLW;
504 } else {
505 short SImm;
506 if (isIntS16Immediate(RHS, SImm))
Dan Gohman602b0c82009-09-25 18:54:59 +0000507 return SDValue(CurDAG->getMachineNode(PPC::CMPWI, dl, MVT::i32, LHS,
508 getI32Imm((int)SImm & 0xFFFF)),
Chris Lattnerc08f9022006-06-27 00:04:13 +0000509 0);
510 Opc = PPC::CMPW;
511 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 } else if (LHS.getValueType() == MVT::i64) {
Chris Lattnerc08f9022006-06-27 00:04:13 +0000513 uint64_t Imm;
Chris Lattner71176242006-09-20 04:33:27 +0000514 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000515 if (isInt64Immediate(RHS.getNode(), Imm)) {
Chris Lattner71176242006-09-20 04:33:27 +0000516 // SETEQ/SETNE comparison with 16-bit immediate, fold it.
Benjamin Kramer34247a02010-03-29 21:13:41 +0000517 if (isUInt<16>(Imm))
Dan Gohman602b0c82009-09-25 18:54:59 +0000518 return SDValue(CurDAG->getMachineNode(PPC::CMPLDI, dl, MVT::i64, LHS,
519 getI32Imm(Imm & 0xFFFF)), 0);
Chris Lattner71176242006-09-20 04:33:27 +0000520 // If this is a 16-bit signed immediate, fold it.
Benjamin Kramer34247a02010-03-29 21:13:41 +0000521 if (isInt<16>(Imm))
Dan Gohman602b0c82009-09-25 18:54:59 +0000522 return SDValue(CurDAG->getMachineNode(PPC::CMPDI, dl, MVT::i64, LHS,
523 getI32Imm(Imm & 0xFFFF)), 0);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000524
Chris Lattner71176242006-09-20 04:33:27 +0000525 // For non-equality comparisons, the default code would materialize the
526 // constant, then compare against it, like this:
527 // lis r2, 4660
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000528 // ori r2, r2, 22136
Chris Lattner71176242006-09-20 04:33:27 +0000529 // cmpd cr0, r3, r2
530 // Since we are just comparing for equality, we can emit this instead:
531 // xoris r0,r3,0x1234
532 // cmpldi cr0,r0,0x5678
533 // beq cr0,L6
Benjamin Kramer34247a02010-03-29 21:13:41 +0000534 if (isUInt<32>(Imm)) {
Dan Gohman602b0c82009-09-25 18:54:59 +0000535 SDValue Xor(CurDAG->getMachineNode(PPC::XORIS8, dl, MVT::i64, LHS,
536 getI64Imm(Imm >> 16)), 0);
537 return SDValue(CurDAG->getMachineNode(PPC::CMPLDI, dl, MVT::i64, Xor,
538 getI64Imm(Imm & 0xFFFF)), 0);
Chris Lattner71176242006-09-20 04:33:27 +0000539 }
540 }
541 Opc = PPC::CMPLD;
542 } else if (ISD::isUnsignedIntSetCC(CC)) {
Benjamin Kramer34247a02010-03-29 21:13:41 +0000543 if (isInt64Immediate(RHS.getNode(), Imm) && isUInt<16>(Imm))
Dan Gohman602b0c82009-09-25 18:54:59 +0000544 return SDValue(CurDAG->getMachineNode(PPC::CMPLDI, dl, MVT::i64, LHS,
545 getI64Imm(Imm & 0xFFFF)), 0);
Chris Lattnerc08f9022006-06-27 00:04:13 +0000546 Opc = PPC::CMPLD;
547 } else {
548 short SImm;
549 if (isIntS16Immediate(RHS, SImm))
Dan Gohman602b0c82009-09-25 18:54:59 +0000550 return SDValue(CurDAG->getMachineNode(PPC::CMPDI, dl, MVT::i64, LHS,
551 getI64Imm(SImm & 0xFFFF)),
Chris Lattnerc08f9022006-06-27 00:04:13 +0000552 0);
553 Opc = PPC::CMPD;
554 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000555 } else if (LHS.getValueType() == MVT::f32) {
Chris Lattnerc08f9022006-06-27 00:04:13 +0000556 Opc = PPC::FCMPUS;
Chris Lattner2fbb4572005-08-21 18:50:37 +0000557 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000558 assert(LHS.getValueType() == MVT::f64 && "Unknown vt!");
Chris Lattnerc08f9022006-06-27 00:04:13 +0000559 Opc = PPC::FCMPUD;
Chris Lattner2fbb4572005-08-21 18:50:37 +0000560 }
Dan Gohman602b0c82009-09-25 18:54:59 +0000561 return SDValue(CurDAG->getMachineNode(Opc, dl, MVT::i32, LHS, RHS), 0);
Chris Lattner2fbb4572005-08-21 18:50:37 +0000562}
563
Chris Lattnerdf4ed632006-11-17 22:10:59 +0000564static PPC::Predicate getPredicateForSetCC(ISD::CondCode CC) {
Chris Lattner2fbb4572005-08-21 18:50:37 +0000565 switch (CC) {
Chris Lattner5d634ce2006-05-25 16:54:16 +0000566 case ISD::SETUEQ:
Dale Johannesen53e4e442008-11-07 22:54:33 +0000567 case ISD::SETONE:
568 case ISD::SETOLE:
569 case ISD::SETOGE:
Torok Edwinc23197a2009-07-14 16:55:14 +0000570 llvm_unreachable("Should be lowered by legalize!");
571 default: llvm_unreachable("Unknown condition!");
Dale Johannesen53e4e442008-11-07 22:54:33 +0000572 case ISD::SETOEQ:
Chris Lattnerdf4ed632006-11-17 22:10:59 +0000573 case ISD::SETEQ: return PPC::PRED_EQ;
Chris Lattner5d634ce2006-05-25 16:54:16 +0000574 case ISD::SETUNE:
Chris Lattnerdf4ed632006-11-17 22:10:59 +0000575 case ISD::SETNE: return PPC::PRED_NE;
Dale Johannesen53e4e442008-11-07 22:54:33 +0000576 case ISD::SETOLT:
Chris Lattnerdf4ed632006-11-17 22:10:59 +0000577 case ISD::SETLT: return PPC::PRED_LT;
Chris Lattner2fbb4572005-08-21 18:50:37 +0000578 case ISD::SETULE:
Chris Lattnerdf4ed632006-11-17 22:10:59 +0000579 case ISD::SETLE: return PPC::PRED_LE;
Dale Johannesen53e4e442008-11-07 22:54:33 +0000580 case ISD::SETOGT:
Chris Lattnerdf4ed632006-11-17 22:10:59 +0000581 case ISD::SETGT: return PPC::PRED_GT;
Chris Lattner2fbb4572005-08-21 18:50:37 +0000582 case ISD::SETUGE:
Chris Lattnerdf4ed632006-11-17 22:10:59 +0000583 case ISD::SETGE: return PPC::PRED_GE;
Chris Lattnerdf4ed632006-11-17 22:10:59 +0000584 case ISD::SETO: return PPC::PRED_NU;
585 case ISD::SETUO: return PPC::PRED_UN;
Dale Johannesen53e4e442008-11-07 22:54:33 +0000586 // These two are invalid for floating point. Assume we have int.
587 case ISD::SETULT: return PPC::PRED_LT;
588 case ISD::SETUGT: return PPC::PRED_GT;
Chris Lattner2fbb4572005-08-21 18:50:37 +0000589 }
Chris Lattner2fbb4572005-08-21 18:50:37 +0000590}
591
Chris Lattner64906a02005-08-25 20:08:18 +0000592/// getCRIdxForSetCC - Return the index of the condition register field
593/// associated with the SetCC condition, and whether or not the field is
594/// treated as inverted. That is, lt = 0; ge = 0 inverted.
Chris Lattnerfe39edd2008-01-08 06:46:30 +0000595///
596/// If this returns with Other != -1, then the returned comparison is an or of
597/// two simpler comparisons. In this case, Invert is guaranteed to be false.
598static unsigned getCRIdxForSetCC(ISD::CondCode CC, bool &Invert, int &Other) {
599 Invert = false;
600 Other = -1;
Chris Lattner64906a02005-08-25 20:08:18 +0000601 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000602 default: llvm_unreachable("Unknown condition!");
Chris Lattnerfe39edd2008-01-08 06:46:30 +0000603 case ISD::SETOLT:
604 case ISD::SETLT: return 0; // Bit #0 = SETOLT
605 case ISD::SETOGT:
606 case ISD::SETGT: return 1; // Bit #1 = SETOGT
607 case ISD::SETOEQ:
608 case ISD::SETEQ: return 2; // Bit #2 = SETOEQ
609 case ISD::SETUO: return 3; // Bit #3 = SETUO
Chris Lattner64906a02005-08-25 20:08:18 +0000610 case ISD::SETUGE:
Chris Lattnerfe39edd2008-01-08 06:46:30 +0000611 case ISD::SETGE: Invert = true; return 0; // !Bit #0 = SETUGE
Chris Lattner64906a02005-08-25 20:08:18 +0000612 case ISD::SETULE:
Chris Lattnerfe39edd2008-01-08 06:46:30 +0000613 case ISD::SETLE: Invert = true; return 1; // !Bit #1 = SETULE
Chris Lattner8e2a04e2006-05-25 18:06:16 +0000614 case ISD::SETUNE:
Chris Lattnerfe39edd2008-01-08 06:46:30 +0000615 case ISD::SETNE: Invert = true; return 2; // !Bit #2 = SETUNE
616 case ISD::SETO: Invert = true; return 3; // !Bit #3 = SETO
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000617 case ISD::SETUEQ:
618 case ISD::SETOGE:
619 case ISD::SETOLE:
Dale Johannesen53e4e442008-11-07 22:54:33 +0000620 case ISD::SETONE:
Torok Edwinc23197a2009-07-14 16:55:14 +0000621 llvm_unreachable("Invalid branch code: should be expanded by legalize");
Dale Johannesen53e4e442008-11-07 22:54:33 +0000622 // These are invalid for floating point. Assume integer.
623 case ISD::SETULT: return 0;
624 case ISD::SETUGT: return 1;
Chris Lattner64906a02005-08-25 20:08:18 +0000625 }
Chris Lattner64906a02005-08-25 20:08:18 +0000626}
Chris Lattner9944b762005-08-21 22:31:09 +0000627
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000628// getVCmpInst: return the vector compare instruction for the specified
629// vector type and condition code. Since this is for altivec specific code,
630// only support the altivec types (v16i8, v8i16, v4i32, and v4f32).
631static unsigned int getVCmpInst(MVT::SimpleValueType VecVT, ISD::CondCode CC) {
632 switch (CC) {
633 case ISD::SETEQ:
634 case ISD::SETUEQ:
635 case ISD::SETNE:
636 case ISD::SETUNE:
637 if (VecVT == MVT::v16i8)
638 return PPC::VCMPEQUB;
639 else if (VecVT == MVT::v8i16)
640 return PPC::VCMPEQUH;
641 else if (VecVT == MVT::v4i32)
642 return PPC::VCMPEQUW;
643 // v4f32 != v4f32 could be translate to unordered not equal
644 else if (VecVT == MVT::v4f32)
645 return PPC::VCMPEQFP;
646 break;
647 case ISD::SETLT:
648 case ISD::SETGT:
649 case ISD::SETLE:
650 case ISD::SETGE:
651 if (VecVT == MVT::v16i8)
652 return PPC::VCMPGTSB;
653 else if (VecVT == MVT::v8i16)
654 return PPC::VCMPGTSH;
655 else if (VecVT == MVT::v4i32)
656 return PPC::VCMPGTSW;
657 else if (VecVT == MVT::v4f32)
658 return PPC::VCMPGTFP;
659 break;
660 case ISD::SETULT:
661 case ISD::SETUGT:
662 case ISD::SETUGE:
663 case ISD::SETULE:
664 if (VecVT == MVT::v16i8)
665 return PPC::VCMPGTUB;
666 else if (VecVT == MVT::v8i16)
667 return PPC::VCMPGTUH;
668 else if (VecVT == MVT::v4i32)
669 return PPC::VCMPGTUW;
670 break;
671 case ISD::SETOEQ:
672 if (VecVT == MVT::v4f32)
673 return PPC::VCMPEQFP;
674 break;
675 case ISD::SETOLT:
676 case ISD::SETOGT:
677 case ISD::SETOLE:
678 if (VecVT == MVT::v4f32)
679 return PPC::VCMPGTFP;
680 break;
681 case ISD::SETOGE:
682 if (VecVT == MVT::v4f32)
683 return PPC::VCMPGEFP;
684 break;
685 default:
686 break;
687 }
688 llvm_unreachable("Invalid integer vector compare condition");
689}
690
691// getVCmpEQInst: return the equal compare instruction for the specified vector
692// type. Since this is for altivec specific code, only support the altivec
693// types (v16i8, v8i16, v4i32, and v4f32).
694static unsigned int getVCmpEQInst(MVT::SimpleValueType VecVT) {
695 switch (VecVT) {
696 case MVT::v16i8:
697 return PPC::VCMPEQUB;
698 case MVT::v8i16:
699 return PPC::VCMPEQUH;
700 case MVT::v4i32:
701 return PPC::VCMPEQUW;
702 case MVT::v4f32:
703 return PPC::VCMPEQFP;
704 default:
705 llvm_unreachable("Invalid integer vector compare condition");
706 }
707}
708
709
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000710SDNode *PPCDAGToDAGISel::SelectSETCC(SDNode *N) {
Dale Johannesena05dca42009-02-04 23:02:30 +0000711 DebugLoc dl = N->getDebugLoc();
Chris Lattner222adac2005-10-06 19:03:35 +0000712 unsigned Imm;
713 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
Roman Divacky8e9d6722011-06-20 15:28:39 +0000714 EVT PtrVT = CurDAG->getTargetLoweringInfo().getPointerTy();
715 bool isPPC64 = (PtrVT == MVT::i64);
716
Chris Lattnerc08f9022006-06-27 00:04:13 +0000717 if (isInt32Immediate(N->getOperand(1), Imm)) {
Chris Lattner222adac2005-10-06 19:03:35 +0000718 // We can codegen setcc op, imm very efficiently compared to a brcond.
719 // Check for those cases here.
720 // setcc op, 0
721 if (Imm == 0) {
Dan Gohman475871a2008-07-27 21:46:04 +0000722 SDValue Op = N->getOperand(0);
Chris Lattner222adac2005-10-06 19:03:35 +0000723 switch (CC) {
Chris Lattnerdabb8292005-10-21 21:17:10 +0000724 default: break;
Evan Cheng0b828e02006-08-27 08:14:06 +0000725 case ISD::SETEQ: {
Dan Gohman602b0c82009-09-25 18:54:59 +0000726 Op = SDValue(CurDAG->getMachineNode(PPC::CNTLZW, dl, MVT::i32, Op), 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000727 SDValue Ops[] = { Op, getI32Imm(27), getI32Imm(5), getI32Imm(31) };
Owen Anderson825b72b2009-08-11 20:47:22 +0000728 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Evan Cheng0b828e02006-08-27 08:14:06 +0000729 }
Chris Lattnerdabb8292005-10-21 21:17:10 +0000730 case ISD::SETNE: {
Roman Divacky8e9d6722011-06-20 15:28:39 +0000731 if (isPPC64) break;
Dan Gohman475871a2008-07-27 21:46:04 +0000732 SDValue AD =
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000733 SDValue(CurDAG->getMachineNode(PPC::ADDIC, dl, MVT::i32, MVT::Glue,
Dan Gohman602b0c82009-09-25 18:54:59 +0000734 Op, getI32Imm(~0U)), 0);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000735 return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, AD, Op,
Evan Cheng95514ba2006-08-26 08:00:10 +0000736 AD.getValue(1));
Chris Lattner222adac2005-10-06 19:03:35 +0000737 }
Evan Cheng0b828e02006-08-27 08:14:06 +0000738 case ISD::SETLT: {
Dan Gohman475871a2008-07-27 21:46:04 +0000739 SDValue Ops[] = { Op, getI32Imm(1), getI32Imm(31), getI32Imm(31) };
Owen Anderson825b72b2009-08-11 20:47:22 +0000740 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Evan Cheng0b828e02006-08-27 08:14:06 +0000741 }
Chris Lattnerdabb8292005-10-21 21:17:10 +0000742 case ISD::SETGT: {
Dan Gohman475871a2008-07-27 21:46:04 +0000743 SDValue T =
Dan Gohman602b0c82009-09-25 18:54:59 +0000744 SDValue(CurDAG->getMachineNode(PPC::NEG, dl, MVT::i32, Op), 0);
745 T = SDValue(CurDAG->getMachineNode(PPC::ANDC, dl, MVT::i32, T, Op), 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000746 SDValue Ops[] = { T, getI32Imm(1), getI32Imm(31), getI32Imm(31) };
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Chris Lattnerdabb8292005-10-21 21:17:10 +0000748 }
749 }
Chris Lattner222adac2005-10-06 19:03:35 +0000750 } else if (Imm == ~0U) { // setcc op, -1
Dan Gohman475871a2008-07-27 21:46:04 +0000751 SDValue Op = N->getOperand(0);
Chris Lattner222adac2005-10-06 19:03:35 +0000752 switch (CC) {
Chris Lattnerdabb8292005-10-21 21:17:10 +0000753 default: break;
754 case ISD::SETEQ:
Roman Divacky8e9d6722011-06-20 15:28:39 +0000755 if (isPPC64) break;
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000756 Op = SDValue(CurDAG->getMachineNode(PPC::ADDIC, dl, MVT::i32, MVT::Glue,
Dan Gohman602b0c82009-09-25 18:54:59 +0000757 Op, getI32Imm(1)), 0);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000758 return CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
759 SDValue(CurDAG->getMachineNode(PPC::LI, dl,
Dan Gohman602b0c82009-09-25 18:54:59 +0000760 MVT::i32,
761 getI32Imm(0)), 0),
Dale Johannesena05dca42009-02-04 23:02:30 +0000762 Op.getValue(1));
Chris Lattnerdabb8292005-10-21 21:17:10 +0000763 case ISD::SETNE: {
Roman Divacky8e9d6722011-06-20 15:28:39 +0000764 if (isPPC64) break;
Dan Gohman602b0c82009-09-25 18:54:59 +0000765 Op = SDValue(CurDAG->getMachineNode(PPC::NOR, dl, MVT::i32, Op, Op), 0);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000766 SDNode *AD = CurDAG->getMachineNode(PPC::ADDIC, dl, MVT::i32, MVT::Glue,
Dan Gohman602b0c82009-09-25 18:54:59 +0000767 Op, getI32Imm(~0U));
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, SDValue(AD, 0),
Dan Gohman475871a2008-07-27 21:46:04 +0000769 Op, SDValue(AD, 1));
Chris Lattner222adac2005-10-06 19:03:35 +0000770 }
Chris Lattnerdabb8292005-10-21 21:17:10 +0000771 case ISD::SETLT: {
Dan Gohman602b0c82009-09-25 18:54:59 +0000772 SDValue AD = SDValue(CurDAG->getMachineNode(PPC::ADDI, dl, MVT::i32, Op,
773 getI32Imm(1)), 0);
774 SDValue AN = SDValue(CurDAG->getMachineNode(PPC::AND, dl, MVT::i32, AD,
775 Op), 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000776 SDValue Ops[] = { AN, getI32Imm(1), getI32Imm(31), getI32Imm(31) };
Owen Anderson825b72b2009-08-11 20:47:22 +0000777 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Chris Lattnerdabb8292005-10-21 21:17:10 +0000778 }
Evan Cheng0b828e02006-08-27 08:14:06 +0000779 case ISD::SETGT: {
Dan Gohman475871a2008-07-27 21:46:04 +0000780 SDValue Ops[] = { Op, getI32Imm(1), getI32Imm(31), getI32Imm(31) };
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000781 Op = SDValue(CurDAG->getMachineNode(PPC::RLWINM, dl, MVT::i32, Ops, 4),
Dale Johannesena05dca42009-02-04 23:02:30 +0000782 0);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000783 return CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Op,
Evan Cheng95514ba2006-08-26 08:00:10 +0000784 getI32Imm(1));
Chris Lattnerdabb8292005-10-21 21:17:10 +0000785 }
Evan Cheng0b828e02006-08-27 08:14:06 +0000786 }
Chris Lattner222adac2005-10-06 19:03:35 +0000787 }
788 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000789
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000790 SDValue LHS = N->getOperand(0);
791 SDValue RHS = N->getOperand(1);
792
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000793 // Altivec Vector compare instructions do not set any CR register by default and
794 // vector compare operations return the same type as the operands.
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000795 if (LHS.getValueType().isVector()) {
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000796 EVT VecVT = LHS.getValueType();
797 MVT::SimpleValueType VT = VecVT.getSimpleVT().SimpleTy;
798 unsigned int VCmpInst = getVCmpInst(VT, CC);
799
800 switch (CC) {
801 case ISD::SETEQ:
802 case ISD::SETOEQ:
803 case ISD::SETUEQ:
804 return CurDAG->SelectNodeTo(N, VCmpInst, VecVT, LHS, RHS);
805 case ISD::SETNE:
806 case ISD::SETONE:
807 case ISD::SETUNE: {
808 SDValue VCmp(CurDAG->getMachineNode(VCmpInst, dl, VecVT, LHS, RHS), 0);
809 return CurDAG->SelectNodeTo(N, PPC::VNOR, VecVT, VCmp, VCmp);
810 }
811 case ISD::SETLT:
812 case ISD::SETOLT:
813 case ISD::SETULT:
814 return CurDAG->SelectNodeTo(N, VCmpInst, VecVT, RHS, LHS);
815 case ISD::SETGT:
816 case ISD::SETOGT:
817 case ISD::SETUGT:
818 return CurDAG->SelectNodeTo(N, VCmpInst, VecVT, LHS, RHS);
819 case ISD::SETGE:
820 case ISD::SETOGE:
821 case ISD::SETUGE: {
822 // Small optimization: Altivec provides a 'Vector Compare Greater Than
823 // or Equal To' instruction (vcmpgefp), so in this case there is no
824 // need for extra logic for the equal compare.
825 if (VecVT.getSimpleVT().isFloatingPoint()) {
826 return CurDAG->SelectNodeTo(N, VCmpInst, VecVT, LHS, RHS);
827 } else {
828 SDValue VCmpGT(CurDAG->getMachineNode(VCmpInst, dl, VecVT, LHS, RHS), 0);
829 unsigned int VCmpEQInst = getVCmpEQInst(VT);
830 SDValue VCmpEQ(CurDAG->getMachineNode(VCmpEQInst, dl, VecVT, LHS, RHS), 0);
831 return CurDAG->SelectNodeTo(N, PPC::VOR, VecVT, VCmpGT, VCmpEQ);
832 }
833 }
834 case ISD::SETLE:
835 case ISD::SETOLE:
836 case ISD::SETULE: {
837 SDValue VCmpLE(CurDAG->getMachineNode(VCmpInst, dl, VecVT, RHS, LHS), 0);
838 unsigned int VCmpEQInst = getVCmpEQInst(VT);
839 SDValue VCmpEQ(CurDAG->getMachineNode(VCmpEQInst, dl, VecVT, LHS, RHS), 0);
840 return CurDAG->SelectNodeTo(N, PPC::VOR, VecVT, VCmpLE, VCmpEQ);
841 }
842 default:
843 llvm_unreachable("Invalid vector compare type: should be expanded by legalize");
844 }
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000845 }
846
Chris Lattner222adac2005-10-06 19:03:35 +0000847 bool Inv;
Chris Lattnerfe39edd2008-01-08 06:46:30 +0000848 int OtherCondIdx;
849 unsigned Idx = getCRIdxForSetCC(CC, Inv, OtherCondIdx);
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000850 SDValue CCReg = SelectCC(LHS, RHS, CC, dl);
Dan Gohman475871a2008-07-27 21:46:04 +0000851 SDValue IntCR;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000852
Chris Lattner222adac2005-10-06 19:03:35 +0000853 // Force the ccreg into CR7.
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 SDValue CR7Reg = CurDAG->getRegister(PPC::CR7, MVT::i32);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000855
Dan Gohman475871a2008-07-27 21:46:04 +0000856 SDValue InFlag(0, 0); // Null incoming flag value.
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000857 CCReg = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, CR7Reg, CCReg,
Chris Lattnerdb1cb2b2005-12-01 03:50:19 +0000858 InFlag).getValue(1);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000859
Hal Finkelbd5cafd2012-06-11 19:57:01 +0000860 if (PPCSubTarget.hasMFOCRF() && OtherCondIdx == -1)
Dan Gohman602b0c82009-09-25 18:54:59 +0000861 IntCR = SDValue(CurDAG->getMachineNode(PPC::MFOCRF, dl, MVT::i32, CR7Reg,
862 CCReg), 0);
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000863 else
Dale Johannesen5f07d522010-05-20 17:48:26 +0000864 IntCR = SDValue(CurDAG->getMachineNode(PPC::MFCRpseud, dl, MVT::i32,
865 CR7Reg, CCReg), 0);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000866
Dan Gohman475871a2008-07-27 21:46:04 +0000867 SDValue Ops[] = { IntCR, getI32Imm((32-(3-Idx)) & 31),
Evan Cheng0b828e02006-08-27 08:14:06 +0000868 getI32Imm(31), getI32Imm(31) };
Chris Lattnerfe39edd2008-01-08 06:46:30 +0000869 if (OtherCondIdx == -1 && !Inv)
Owen Anderson825b72b2009-08-11 20:47:22 +0000870 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Chris Lattnerfe39edd2008-01-08 06:46:30 +0000871
872 // Get the specified bit.
Dan Gohman475871a2008-07-27 21:46:04 +0000873 SDValue Tmp =
Dan Gohman602b0c82009-09-25 18:54:59 +0000874 SDValue(CurDAG->getMachineNode(PPC::RLWINM, dl, MVT::i32, Ops, 4), 0);
Chris Lattnerfe39edd2008-01-08 06:46:30 +0000875 if (Inv) {
876 assert(OtherCondIdx == -1 && "Can't have split plus negation");
Owen Anderson825b72b2009-08-11 20:47:22 +0000877 return CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Tmp, getI32Imm(1));
Chris Lattner222adac2005-10-06 19:03:35 +0000878 }
Chris Lattnerfe39edd2008-01-08 06:46:30 +0000879
880 // Otherwise, we have to turn an operation like SETONE -> SETOLT | SETOGT.
881 // We already got the bit for the first part of the comparison (e.g. SETULE).
882
883 // Get the other bit of the comparison.
884 Ops[1] = getI32Imm((32-(3-OtherCondIdx)) & 31);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000885 SDValue OtherCond =
Dan Gohman602b0c82009-09-25 18:54:59 +0000886 SDValue(CurDAG->getMachineNode(PPC::RLWINM, dl, MVT::i32, Ops, 4), 0);
Chris Lattnerfe39edd2008-01-08 06:46:30 +0000887
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 return CurDAG->SelectNodeTo(N, PPC::OR, MVT::i32, Tmp, OtherCond);
Chris Lattner222adac2005-10-06 19:03:35 +0000889}
Chris Lattner2b63e4c2005-10-06 18:56:10 +0000890
Chris Lattner6a16f6a2005-10-06 19:07:45 +0000891
Chris Lattnera5a91b12005-08-17 19:33:03 +0000892// Select - Convert the specified operand from a target-independent to a
893// target-specific node if it hasn't already been changed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000894SDNode *PPCDAGToDAGISel::Select(SDNode *N) {
895 DebugLoc dl = N->getDebugLoc();
Dan Gohmane8be6c62008-07-17 19:10:17 +0000896 if (N->isMachineOpcode())
Evan Cheng64a752f2006-08-11 09:08:15 +0000897 return NULL; // Already selected.
Chris Lattnerd3d2cf52005-09-29 00:59:32 +0000898
Chris Lattnera5a91b12005-08-17 19:33:03 +0000899 switch (N->getOpcode()) {
Chris Lattner19c09072005-09-07 23:45:15 +0000900 default: break;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000901
Jim Laskey78f97f32006-12-12 13:23:43 +0000902 case ISD::Constant: {
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 if (N->getValueType(0) == MVT::i64) {
Jim Laskey78f97f32006-12-12 13:23:43 +0000904 // Get 64 bit value.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000905 int64_t Imm = cast<ConstantSDNode>(N)->getZExtValue();
Jim Laskey78f97f32006-12-12 13:23:43 +0000906 // Assume no remaining bits.
907 unsigned Remainder = 0;
908 // Assume no shift required.
909 unsigned Shift = 0;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000910
Jim Laskey78f97f32006-12-12 13:23:43 +0000911 // If it can't be represented as a 32 bit value.
Benjamin Kramer34247a02010-03-29 21:13:41 +0000912 if (!isInt<32>(Imm)) {
Jim Laskey78f97f32006-12-12 13:23:43 +0000913 Shift = CountTrailingZeros_64(Imm);
914 int64_t ImmSh = static_cast<uint64_t>(Imm) >> Shift;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000915
Jim Laskey78f97f32006-12-12 13:23:43 +0000916 // If the shifted value fits 32 bits.
Benjamin Kramer34247a02010-03-29 21:13:41 +0000917 if (isInt<32>(ImmSh)) {
Jim Laskey78f97f32006-12-12 13:23:43 +0000918 // Go with the shifted value.
919 Imm = ImmSh;
920 } else {
921 // Still stuck with a 64 bit value.
922 Remainder = Imm;
923 Shift = 32;
924 Imm >>= 32;
925 }
926 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000927
Jim Laskey78f97f32006-12-12 13:23:43 +0000928 // Intermediate operand.
929 SDNode *Result;
930
931 // Handle first 32 bits.
932 unsigned Lo = Imm & 0xFFFF;
933 unsigned Hi = (Imm >> 16) & 0xFFFF;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000934
Jim Laskey78f97f32006-12-12 13:23:43 +0000935 // Simple value.
Benjamin Kramer34247a02010-03-29 21:13:41 +0000936 if (isInt<16>(Imm)) {
Jim Laskey78f97f32006-12-12 13:23:43 +0000937 // Just the Lo bits.
Dan Gohman602b0c82009-09-25 18:54:59 +0000938 Result = CurDAG->getMachineNode(PPC::LI8, dl, MVT::i64, getI32Imm(Lo));
Jim Laskey78f97f32006-12-12 13:23:43 +0000939 } else if (Lo) {
940 // Handle the Hi bits.
941 unsigned OpC = Hi ? PPC::LIS8 : PPC::LI8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000942 Result = CurDAG->getMachineNode(OpC, dl, MVT::i64, getI32Imm(Hi));
Jim Laskey78f97f32006-12-12 13:23:43 +0000943 // And Lo bits.
Dan Gohman602b0c82009-09-25 18:54:59 +0000944 Result = CurDAG->getMachineNode(PPC::ORI8, dl, MVT::i64,
945 SDValue(Result, 0), getI32Imm(Lo));
Jim Laskey78f97f32006-12-12 13:23:43 +0000946 } else {
947 // Just the Hi bits.
Dan Gohman602b0c82009-09-25 18:54:59 +0000948 Result = CurDAG->getMachineNode(PPC::LIS8, dl, MVT::i64, getI32Imm(Hi));
Jim Laskey78f97f32006-12-12 13:23:43 +0000949 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000950
Jim Laskey78f97f32006-12-12 13:23:43 +0000951 // If no shift, we're done.
952 if (!Shift) return Result;
953
954 // Shift for next step if the upper 32-bits were not zero.
955 if (Imm) {
Dan Gohman602b0c82009-09-25 18:54:59 +0000956 Result = CurDAG->getMachineNode(PPC::RLDICR, dl, MVT::i64,
957 SDValue(Result, 0),
958 getI32Imm(Shift),
959 getI32Imm(63 - Shift));
Jim Laskey78f97f32006-12-12 13:23:43 +0000960 }
961
962 // Add in the last bits as required.
963 if ((Hi = (Remainder >> 16) & 0xFFFF)) {
Dan Gohman602b0c82009-09-25 18:54:59 +0000964 Result = CurDAG->getMachineNode(PPC::ORIS8, dl, MVT::i64,
965 SDValue(Result, 0), getI32Imm(Hi));
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000966 }
Jim Laskey78f97f32006-12-12 13:23:43 +0000967 if ((Lo = Remainder & 0xFFFF)) {
Dan Gohman602b0c82009-09-25 18:54:59 +0000968 Result = CurDAG->getMachineNode(PPC::ORI8, dl, MVT::i64,
969 SDValue(Result, 0), getI32Imm(Lo));
Jim Laskey78f97f32006-12-12 13:23:43 +0000970 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000971
Jim Laskey78f97f32006-12-12 13:23:43 +0000972 return Result;
973 }
974 break;
975 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000976
Evan Cheng34167212006-02-09 00:37:58 +0000977 case ISD::SETCC:
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000978 return SelectSETCC(N);
Evan Cheng34167212006-02-09 00:37:58 +0000979 case PPCISD::GlobalBaseReg:
Evan Cheng9ade2182006-08-26 05:34:46 +0000980 return getGlobalBaseReg();
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000981
Chris Lattnere28e40a2005-08-25 00:45:43 +0000982 case ISD::FrameIndex: {
983 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000984 SDValue TFI = CurDAG->getTargetFrameIndex(FI, N->getValueType(0));
985 unsigned Opc = N->getValueType(0) == MVT::i32 ? PPC::ADDI : PPC::ADDI8;
Chris Lattnerccbe2ec2006-08-15 23:48:22 +0000986 if (N->hasOneUse())
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000987 return CurDAG->SelectNodeTo(N, Opc, N->getValueType(0), TFI,
Evan Cheng95514ba2006-08-26 08:00:10 +0000988 getSmallIPtrImm(0));
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000989 return CurDAG->getMachineNode(Opc, dl, N->getValueType(0), TFI,
Dan Gohman602b0c82009-09-25 18:54:59 +0000990 getSmallIPtrImm(0));
Chris Lattnere28e40a2005-08-25 00:45:43 +0000991 }
Chris Lattner6d92cad2006-03-26 10:06:40 +0000992
993 case PPCISD::MFCR: {
Dan Gohman475871a2008-07-27 21:46:04 +0000994 SDValue InFlag = N->getOperand(1);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000995 // Use MFOCRF if supported.
Hal Finkelbd5cafd2012-06-11 19:57:01 +0000996 if (PPCSubTarget.hasMFOCRF())
Dan Gohman602b0c82009-09-25 18:54:59 +0000997 return CurDAG->getMachineNode(PPC::MFOCRF, dl, MVT::i32,
998 N->getOperand(0), InFlag);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000999 else
Dale Johannesen5f07d522010-05-20 17:48:26 +00001000 return CurDAG->getMachineNode(PPC::MFCRpseud, dl, MVT::i32,
1001 N->getOperand(0), InFlag);
Chris Lattner6d92cad2006-03-26 10:06:40 +00001002 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001003
Chris Lattner88add102005-09-28 22:50:24 +00001004 case ISD::SDIV: {
Nate Begeman405e3ec2005-10-21 00:02:42 +00001005 // FIXME: since this depends on the setting of the carry flag from the srawi
1006 // we should really be making notes about that for the scheduler.
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001007 // FIXME: It sure would be nice if we could cheaply recognize the
Nate Begeman405e3ec2005-10-21 00:02:42 +00001008 // srl/add/sra pattern the dag combiner will generate for this as
1009 // sra/addze rather than having to handle sdiv ourselves. oh well.
Chris Lattner8784a232005-08-25 17:50:06 +00001010 unsigned Imm;
Chris Lattnerc08f9022006-06-27 00:04:13 +00001011 if (isInt32Immediate(N->getOperand(1), Imm)) {
Dan Gohman475871a2008-07-27 21:46:04 +00001012 SDValue N0 = N->getOperand(0);
Chris Lattner8784a232005-08-25 17:50:06 +00001013 if ((signed)Imm > 0 && isPowerOf2_32(Imm)) {
Evan Cheng7e9b26f2006-02-09 07:17:49 +00001014 SDNode *Op =
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001015 CurDAG->getMachineNode(PPC::SRAWI, dl, MVT::i32, MVT::Glue,
Dan Gohman602b0c82009-09-25 18:54:59 +00001016 N0, getI32Imm(Log2_32(Imm)));
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001017 return CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
Dan Gohman475871a2008-07-27 21:46:04 +00001018 SDValue(Op, 0), SDValue(Op, 1));
Chris Lattner8784a232005-08-25 17:50:06 +00001019 } else if ((signed)Imm < 0 && isPowerOf2_32(-Imm)) {
Evan Cheng7e9b26f2006-02-09 07:17:49 +00001020 SDNode *Op =
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001021 CurDAG->getMachineNode(PPC::SRAWI, dl, MVT::i32, MVT::Glue,
Dan Gohman602b0c82009-09-25 18:54:59 +00001022 N0, getI32Imm(Log2_32(-Imm)));
Dan Gohman475871a2008-07-27 21:46:04 +00001023 SDValue PT =
Dan Gohman602b0c82009-09-25 18:54:59 +00001024 SDValue(CurDAG->getMachineNode(PPC::ADDZE, dl, MVT::i32,
1025 SDValue(Op, 0), SDValue(Op, 1)),
Evan Cheng7e9b26f2006-02-09 07:17:49 +00001026 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001027 return CurDAG->SelectNodeTo(N, PPC::NEG, MVT::i32, PT);
Chris Lattner8784a232005-08-25 17:50:06 +00001028 }
1029 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001030
Chris Lattner237733e2005-09-29 23:33:31 +00001031 // Other cases are autogenerated.
1032 break;
Chris Lattner047b9522005-08-25 22:04:30 +00001033 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001034
Chris Lattner4eab7142006-11-10 02:08:47 +00001035 case ISD::LOAD: {
1036 // Handle preincrement loads.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001037 LoadSDNode *LD = cast<LoadSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00001038 EVT LoadedVT = LD->getMemoryVT();
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001039
Chris Lattner4eab7142006-11-10 02:08:47 +00001040 // Normal loads are handled by code generated from the .td file.
1041 if (LD->getAddressingMode() != ISD::PRE_INC)
1042 break;
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001043
Dan Gohman475871a2008-07-27 21:46:04 +00001044 SDValue Offset = LD->getOffset();
Chris Lattner5b3bbc72006-11-11 04:53:30 +00001045 if (isa<ConstantSDNode>(Offset) ||
1046 Offset.getOpcode() == ISD::TargetGlobalAddress) {
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001047
Chris Lattner0851b4f2006-11-15 19:55:13 +00001048 unsigned Opcode;
1049 bool isSExt = LD->getExtensionType() == ISD::SEXTLOAD;
Owen Anderson825b72b2009-08-11 20:47:22 +00001050 if (LD->getValueType(0) != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001051 // Handle PPC32 integer and normal FP loads.
Owen Anderson825b72b2009-08-11 20:47:22 +00001052 assert((!isSExt || LoadedVT == MVT::i16) && "Invalid sext update load");
1053 switch (LoadedVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001054 default: llvm_unreachable("Invalid PPC load type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001055 case MVT::f64: Opcode = PPC::LFDU; break;
1056 case MVT::f32: Opcode = PPC::LFSU; break;
1057 case MVT::i32: Opcode = PPC::LWZU; break;
1058 case MVT::i16: Opcode = isSExt ? PPC::LHAU : PPC::LHZU; break;
1059 case MVT::i1:
1060 case MVT::i8: Opcode = PPC::LBZU; break;
Chris Lattner0851b4f2006-11-15 19:55:13 +00001061 }
1062 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00001063 assert(LD->getValueType(0) == MVT::i64 && "Unknown load result type!");
1064 assert((!isSExt || LoadedVT == MVT::i16) && "Invalid sext update load");
1065 switch (LoadedVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001066 default: llvm_unreachable("Invalid PPC load type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001067 case MVT::i64: Opcode = PPC::LDU; break;
1068 case MVT::i32: Opcode = PPC::LWZU8; break;
1069 case MVT::i16: Opcode = isSExt ? PPC::LHAU8 : PPC::LHZU8; break;
1070 case MVT::i1:
1071 case MVT::i8: Opcode = PPC::LBZU8; break;
Chris Lattner0851b4f2006-11-15 19:55:13 +00001072 }
1073 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001074
Dan Gohman475871a2008-07-27 21:46:04 +00001075 SDValue Chain = LD->getChain();
1076 SDValue Base = LD->getBasePtr();
Dan Gohman475871a2008-07-27 21:46:04 +00001077 SDValue Ops[] = { Offset, Base, Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +00001078 return CurDAG->getMachineNode(Opcode, dl, LD->getValueType(0),
1079 PPCLowering.getPointerTy(),
1080 MVT::Other, Ops, 3);
Chris Lattner4eab7142006-11-10 02:08:47 +00001081 } else {
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001082 unsigned Opcode;
1083 bool isSExt = LD->getExtensionType() == ISD::SEXTLOAD;
1084 if (LD->getValueType(0) != MVT::i64) {
1085 // Handle PPC32 integer and normal FP loads.
1086 assert((!isSExt || LoadedVT == MVT::i16) && "Invalid sext update load");
1087 switch (LoadedVT.getSimpleVT().SimpleTy) {
1088 default: llvm_unreachable("Invalid PPC load type!");
1089 case MVT::f64: Opcode = PPC::LFDUX; break;
1090 case MVT::f32: Opcode = PPC::LFSUX; break;
1091 case MVT::i32: Opcode = PPC::LWZUX; break;
1092 case MVT::i16: Opcode = isSExt ? PPC::LHAUX : PPC::LHZUX; break;
1093 case MVT::i1:
1094 case MVT::i8: Opcode = PPC::LBZUX; break;
1095 }
1096 } else {
1097 assert(LD->getValueType(0) == MVT::i64 && "Unknown load result type!");
1098 assert((!isSExt || LoadedVT == MVT::i16 || LoadedVT == MVT::i32) &&
1099 "Invalid sext update load");
1100 switch (LoadedVT.getSimpleVT().SimpleTy) {
1101 default: llvm_unreachable("Invalid PPC load type!");
1102 case MVT::i64: Opcode = PPC::LDUX; break;
1103 case MVT::i32: Opcode = isSExt ? PPC::LWAUX : PPC::LWZUX8; break;
1104 case MVT::i16: Opcode = isSExt ? PPC::LHAUX8 : PPC::LHZUX8; break;
1105 case MVT::i1:
1106 case MVT::i8: Opcode = PPC::LBZUX8; break;
1107 }
1108 }
1109
1110 SDValue Chain = LD->getChain();
1111 SDValue Base = LD->getBasePtr();
1112 SDValue Ops[] = { Offset, Base, Chain };
1113 return CurDAG->getMachineNode(Opcode, dl, LD->getValueType(0),
1114 PPCLowering.getPointerTy(),
1115 MVT::Other, Ops, 3);
Chris Lattner4eab7142006-11-10 02:08:47 +00001116 }
1117 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001118
Nate Begemancffc32b2005-08-18 07:30:46 +00001119 case ISD::AND: {
Nate Begemanf42f1332006-09-22 05:01:56 +00001120 unsigned Imm, Imm2, SH, MB, ME;
Hal Finkel97d047d2012-08-28 02:10:15 +00001121 uint64_t Imm64;
Nate Begemanf42f1332006-09-22 05:01:56 +00001122
Nate Begemancffc32b2005-08-18 07:30:46 +00001123 // If this is an and of a value rotated between 0 and 31 bits and then and'd
1124 // with a mask, emit rlwinm
Chris Lattnerc08f9022006-06-27 00:04:13 +00001125 if (isInt32Immediate(N->getOperand(1), Imm) &&
Gabor Greifba36cb52008-08-28 21:40:38 +00001126 isRotateAndMask(N->getOperand(0).getNode(), Imm, false, SH, MB, ME)) {
Dan Gohman475871a2008-07-27 21:46:04 +00001127 SDValue Val = N->getOperand(0).getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00001128 SDValue Ops[] = { Val, getI32Imm(SH), getI32Imm(MB), getI32Imm(ME) };
Owen Anderson825b72b2009-08-11 20:47:22 +00001129 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Nate Begemancffc32b2005-08-18 07:30:46 +00001130 }
Nate Begemanf42f1332006-09-22 05:01:56 +00001131 // If this is just a masked value where the input is not handled above, and
1132 // is not a rotate-left (handled by a pattern in the .td file), emit rlwinm
1133 if (isInt32Immediate(N->getOperand(1), Imm) &&
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001134 isRunOfOnes(Imm, MB, ME) &&
Nate Begemanf42f1332006-09-22 05:01:56 +00001135 N->getOperand(0).getOpcode() != ISD::ROTL) {
Dan Gohman475871a2008-07-27 21:46:04 +00001136 SDValue Val = N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00001137 SDValue Ops[] = { Val, getI32Imm(0), getI32Imm(MB), getI32Imm(ME) };
Owen Anderson825b72b2009-08-11 20:47:22 +00001138 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Nate Begemanf42f1332006-09-22 05:01:56 +00001139 }
Hal Finkel97d047d2012-08-28 02:10:15 +00001140 // If this is a 64-bit zero-extension mask, emit rldicl.
1141 if (isInt64Immediate(N->getOperand(1).getNode(), Imm64) &&
1142 isMask_64(Imm64)) {
1143 SDValue Val = N->getOperand(0);
1144 MB = 64 - CountTrailingOnes_64(Imm64);
1145 SDValue Ops[] = { Val, getI32Imm(0), getI32Imm(MB) };
1146 return CurDAG->SelectNodeTo(N, PPC::RLDICL, MVT::i64, Ops, 3);
1147 }
Nate Begemanf42f1332006-09-22 05:01:56 +00001148 // AND X, 0 -> 0, not "rlwinm 32".
1149 if (isInt32Immediate(N->getOperand(1), Imm) && (Imm == 0)) {
Dan Gohman475871a2008-07-27 21:46:04 +00001150 ReplaceUses(SDValue(N, 0), N->getOperand(1));
Nate Begemanf42f1332006-09-22 05:01:56 +00001151 return NULL;
1152 }
Nate Begeman50fb3c42005-12-24 01:00:15 +00001153 // ISD::OR doesn't get all the bitfield insertion fun.
1154 // (and (or x, c1), c2) where isRunOfOnes(~(c1^c2)) is a bitfield insert
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001155 if (isInt32Immediate(N->getOperand(1), Imm) &&
Nate Begeman50fb3c42005-12-24 01:00:15 +00001156 N->getOperand(0).getOpcode() == ISD::OR &&
Chris Lattnerc08f9022006-06-27 00:04:13 +00001157 isInt32Immediate(N->getOperand(0).getOperand(1), Imm2)) {
Chris Lattnerc9a5ef52006-01-05 18:32:49 +00001158 unsigned MB, ME;
Nate Begeman50fb3c42005-12-24 01:00:15 +00001159 Imm = ~(Imm^Imm2);
1160 if (isRunOfOnes(Imm, MB, ME)) {
Dan Gohman475871a2008-07-27 21:46:04 +00001161 SDValue Ops[] = { N->getOperand(0).getOperand(0),
Evan Cheng0b828e02006-08-27 08:14:06 +00001162 N->getOperand(0).getOperand(1),
1163 getI32Imm(0), getI32Imm(MB),getI32Imm(ME) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001164 return CurDAG->getMachineNode(PPC::RLWIMI, dl, MVT::i32, Ops, 5);
Nate Begeman50fb3c42005-12-24 01:00:15 +00001165 }
1166 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001167
Chris Lattner237733e2005-09-29 23:33:31 +00001168 // Other cases are autogenerated.
1169 break;
Nate Begemancffc32b2005-08-18 07:30:46 +00001170 }
Nate Begeman02b88a42005-08-19 00:38:14 +00001171 case ISD::OR:
Owen Anderson825b72b2009-08-11 20:47:22 +00001172 if (N->getValueType(0) == MVT::i32)
Chris Lattnerccbe2ec2006-08-15 23:48:22 +00001173 if (SDNode *I = SelectBitfieldInsert(N))
1174 return I;
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001175
Chris Lattner237733e2005-09-29 23:33:31 +00001176 // Other cases are autogenerated.
1177 break;
Nate Begemanc15ed442005-08-18 23:38:00 +00001178 case ISD::SHL: {
1179 unsigned Imm, SH, MB, ME;
Gabor Greifba36cb52008-08-28 21:40:38 +00001180 if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::AND, Imm) &&
Nate Begeman2d5aff72005-10-19 18:42:01 +00001181 isRotateAndMask(N, Imm, true, SH, MB, ME)) {
Dan Gohman475871a2008-07-27 21:46:04 +00001182 SDValue Ops[] = { N->getOperand(0).getOperand(0),
Evan Cheng0b828e02006-08-27 08:14:06 +00001183 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME) };
Owen Anderson825b72b2009-08-11 20:47:22 +00001184 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Nate Begeman8d948322005-10-19 01:12:32 +00001185 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001186
Nate Begeman2d5aff72005-10-19 18:42:01 +00001187 // Other cases are autogenerated.
1188 break;
Nate Begemanc15ed442005-08-18 23:38:00 +00001189 }
1190 case ISD::SRL: {
1191 unsigned Imm, SH, MB, ME;
Gabor Greifba36cb52008-08-28 21:40:38 +00001192 if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::AND, Imm) &&
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001193 isRotateAndMask(N, Imm, true, SH, MB, ME)) {
Dan Gohman475871a2008-07-27 21:46:04 +00001194 SDValue Ops[] = { N->getOperand(0).getOperand(0),
Evan Cheng0b828e02006-08-27 08:14:06 +00001195 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME) };
Owen Anderson825b72b2009-08-11 20:47:22 +00001196 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Nate Begeman8d948322005-10-19 01:12:32 +00001197 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001198
Nate Begeman2d5aff72005-10-19 18:42:01 +00001199 // Other cases are autogenerated.
1200 break;
Nate Begemanc15ed442005-08-18 23:38:00 +00001201 }
Chris Lattner13794f52005-08-26 18:46:49 +00001202 case ISD::SELECT_CC: {
1203 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
Roman Divacky8e9d6722011-06-20 15:28:39 +00001204 EVT PtrVT = CurDAG->getTargetLoweringInfo().getPointerTy();
1205 bool isPPC64 = (PtrVT == MVT::i64);
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001206
Chris Lattnerc08f9022006-06-27 00:04:13 +00001207 // Handle the setcc cases here. select_cc lhs, 0, 1, 0, cc
Roman Divacky8e9d6722011-06-20 15:28:39 +00001208 if (!isPPC64)
1209 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N->getOperand(1)))
1210 if (ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N->getOperand(2)))
1211 if (ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N->getOperand(3)))
1212 if (N1C->isNullValue() && N3C->isNullValue() &&
1213 N2C->getZExtValue() == 1ULL && CC == ISD::SETNE &&
1214 // FIXME: Implement this optzn for PPC64.
1215 N->getValueType(0) == MVT::i32) {
1216 SDNode *Tmp =
1217 CurDAG->getMachineNode(PPC::ADDIC, dl, MVT::i32, MVT::Glue,
1218 N->getOperand(0), getI32Imm(~0U));
1219 return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32,
1220 SDValue(Tmp, 0), N->getOperand(0),
1221 SDValue(Tmp, 1));
1222 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00001223
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001224 SDValue CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC, dl);
Chris Lattnerdf4ed632006-11-17 22:10:59 +00001225 unsigned BROpc = getPredicateForSetCC(CC);
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00001226
Chris Lattner919c0322005-10-01 01:35:02 +00001227 unsigned SelectCCOp;
Owen Anderson825b72b2009-08-11 20:47:22 +00001228 if (N->getValueType(0) == MVT::i32)
Chris Lattnerc08f9022006-06-27 00:04:13 +00001229 SelectCCOp = PPC::SELECT_CC_I4;
Owen Anderson825b72b2009-08-11 20:47:22 +00001230 else if (N->getValueType(0) == MVT::i64)
Chris Lattnerc08f9022006-06-27 00:04:13 +00001231 SelectCCOp = PPC::SELECT_CC_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +00001232 else if (N->getValueType(0) == MVT::f32)
Chris Lattner919c0322005-10-01 01:35:02 +00001233 SelectCCOp = PPC::SELECT_CC_F4;
Owen Anderson825b72b2009-08-11 20:47:22 +00001234 else if (N->getValueType(0) == MVT::f64)
Chris Lattner919c0322005-10-01 01:35:02 +00001235 SelectCCOp = PPC::SELECT_CC_F8;
Chris Lattner710ff322006-04-08 22:45:08 +00001236 else
1237 SelectCCOp = PPC::SELECT_CC_VRRC;
1238
Dan Gohman475871a2008-07-27 21:46:04 +00001239 SDValue Ops[] = { CCReg, N->getOperand(2), N->getOperand(3),
Evan Cheng0b828e02006-08-27 08:14:06 +00001240 getI32Imm(BROpc) };
1241 return CurDAG->SelectNodeTo(N, SelectCCOp, N->getValueType(0), Ops, 4);
Chris Lattner13794f52005-08-26 18:46:49 +00001242 }
Chris Lattner18258c62006-11-17 22:37:34 +00001243 case PPCISD::COND_BRANCH: {
Dan Gohmancbb7ab22008-11-05 17:16:24 +00001244 // Op #0 is the Chain.
Chris Lattner18258c62006-11-17 22:37:34 +00001245 // Op #1 is the PPC::PRED_* number.
1246 // Op #2 is the CR#
1247 // Op #3 is the Dest MBB
Dan Gohman8be6bbe2008-11-05 04:14:16 +00001248 // Op #4 is the Flag.
Evan Cheng2bda17c2007-06-29 01:25:06 +00001249 // Prevent PPC::PRED_* from being selected into LI.
Dan Gohman475871a2008-07-27 21:46:04 +00001250 SDValue Pred =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001251 getI32Imm(cast<ConstantSDNode>(N->getOperand(1))->getZExtValue());
Dan Gohman475871a2008-07-27 21:46:04 +00001252 SDValue Ops[] = { Pred, N->getOperand(2), N->getOperand(3),
Chris Lattner18258c62006-11-17 22:37:34 +00001253 N->getOperand(0), N->getOperand(4) };
Owen Anderson825b72b2009-08-11 20:47:22 +00001254 return CurDAG->SelectNodeTo(N, PPC::BCC, MVT::Other, Ops, 5);
Chris Lattner18258c62006-11-17 22:37:34 +00001255 }
Nate Begeman81e80972006-03-17 01:40:33 +00001256 case ISD::BR_CC: {
Chris Lattner2fbb4572005-08-21 18:50:37 +00001257 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001258 SDValue CondCode = SelectCC(N->getOperand(2), N->getOperand(3), CC, dl);
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001259 SDValue Ops[] = { getI32Imm(getPredicateForSetCC(CC)), CondCode,
Evan Cheng0b828e02006-08-27 08:14:06 +00001260 N->getOperand(4), N->getOperand(0) };
Owen Anderson825b72b2009-08-11 20:47:22 +00001261 return CurDAG->SelectNodeTo(N, PPC::BCC, MVT::Other, Ops, 4);
Chris Lattner2fbb4572005-08-21 18:50:37 +00001262 }
Nate Begeman37efe672006-04-22 18:53:45 +00001263 case ISD::BRIND: {
Chris Lattnercf006312006-06-10 01:15:02 +00001264 // FIXME: Should custom lower this.
Dan Gohman475871a2008-07-27 21:46:04 +00001265 SDValue Chain = N->getOperand(0);
1266 SDValue Target = N->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00001267 unsigned Opc = Target.getValueType() == MVT::i32 ? PPC::MTCTR : PPC::MTCTR8;
Roman Divacky0c9b5592011-06-03 15:47:49 +00001268 unsigned Reg = Target.getValueType() == MVT::i32 ? PPC::BCTR : PPC::BCTR8;
Hal Finkel67724522011-12-08 04:36:44 +00001269 Chain = SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Glue, Target,
Dan Gohman602b0c82009-09-25 18:54:59 +00001270 Chain), 0);
Roman Divacky0c9b5592011-06-03 15:47:49 +00001271 return CurDAG->SelectNodeTo(N, Reg, MVT::Other, Chain);
Nate Begeman37efe672006-04-22 18:53:45 +00001272 }
Bill Schmidt34a9d4b2012-11-27 17:35:46 +00001273 case PPCISD::TOC_ENTRY: {
1274 assert (PPCSubTarget.isPPC64() && "Only supported for 64-bit ABI");
1275
1276 // For medium code model, we generate two instructions as described
1277 // below. Otherwise we allow SelectCodeCommon to handle this, selecting
1278 // one of LDtoc, LDtocJTI, and LDtocCPT.
1279 if (TM.getCodeModel() != CodeModel::Medium)
1280 break;
1281
1282 // The first source operand is a TargetGlobalAddress or a
1283 // TargetJumpTable. If it is an externally defined symbol, a symbol
1284 // with common linkage, a function address, or a jump table address,
1285 // we generate:
1286 // LDtocL(<ga:@sym>, ADDIStocHA(%X2, <ga:@sym>))
1287 // Otherwise we generate:
1288 // ADDItocL(ADDIStocHA(%X2, <ga:@sym>), <ga:@sym>)
1289 SDValue GA = N->getOperand(0);
1290 SDValue TOCbase = N->getOperand(1);
1291 SDNode *Tmp = CurDAG->getMachineNode(PPC::ADDIStocHA, dl, MVT::i64,
1292 TOCbase, GA);
1293
1294 if (isa<JumpTableSDNode>(GA))
1295 return CurDAG->getMachineNode(PPC::LDtocL, dl, MVT::i64, GA,
1296 SDValue(Tmp, 0));
1297
1298 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(GA)) {
1299 const GlobalValue *GValue = G->getGlobal();
Bill Schmidt5b7f9212013-01-07 19:29:18 +00001300 const GlobalAlias *GAlias = dyn_cast<GlobalAlias>(GValue);
1301 const GlobalValue *RealGValue = GAlias ?
1302 GAlias->resolveAliasedGlobal(false) : GValue;
1303 const GlobalVariable *GVar = dyn_cast<GlobalVariable>(RealGValue);
1304 assert((GVar || isa<Function>(RealGValue)) &&
Bill Schmidt34a9d4b2012-11-27 17:35:46 +00001305 "Unexpected global value subclass!");
1306
1307 // An external variable is one without an initializer. For these,
1308 // for variables with common linkage, and for Functions, generate
1309 // the LDtocL form.
Bill Schmidt5b7f9212013-01-07 19:29:18 +00001310 if (!GVar || !GVar->hasInitializer() || RealGValue->hasCommonLinkage() ||
1311 RealGValue->hasAvailableExternallyLinkage())
Bill Schmidt34a9d4b2012-11-27 17:35:46 +00001312 return CurDAG->getMachineNode(PPC::LDtocL, dl, MVT::i64, GA,
1313 SDValue(Tmp, 0));
1314 }
1315
1316 return CurDAG->getMachineNode(PPC::ADDItocL, dl, MVT::i64,
1317 SDValue(Tmp, 0), GA);
1318 }
Chris Lattnera5a91b12005-08-17 19:33:03 +00001319 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001320
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001321 return SelectCode(N);
Chris Lattnera5a91b12005-08-17 19:33:03 +00001322}
1323
1324
Chris Lattnercf006312006-06-10 01:15:02 +00001325
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001326/// createPPCISelDag - This pass converts a legalized DAG into a
Chris Lattnera5a91b12005-08-17 19:33:03 +00001327/// PowerPC-specific DAG, ready for instruction scheduling.
1328///
Evan Chengc4c62572006-03-13 23:20:37 +00001329FunctionPass *llvm::createPPCISelDag(PPCTargetMachine &TM) {
Nate Begeman1d9d7422005-10-18 00:28:58 +00001330 return new PPCDAGToDAGISel(TM);
Chris Lattnera5a91b12005-08-17 19:33:03 +00001331}
1332