blob: bc104ebc78ac71efcafb41281c7eb7722831fd2f [file] [log] [blame]
Jim Grosbach31c24bf2009-11-07 22:00:39 +00001//===- Thumb2InstrInfo.cpp - Thumb-2 Instruction Information ----*- C++ -*-===//
Anton Korobeynikovd49ea772009-06-26 21:28:53 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
David Goodwinb50ea5c2009-07-02 22:18:33 +000010// This file contains the Thumb-2 implementation of the TargetInstrInfo class.
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000011//
12//===----------------------------------------------------------------------===//
13
Evan Chengb9803a82009-11-06 23:52:48 +000014#include "Thumb2InstrInfo.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000015#include "ARM.h"
Evan Chengb9803a82009-11-06 23:52:48 +000016#include "ARMConstantPoolValue.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000017#include "ARMMachineFunctionInfo.h"
Evan Cheng86050dc2010-06-18 23:09:54 +000018#include "Thumb2InstrInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000019#include "MCTargetDesc/ARMAddressingModes.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
21#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge3ce8aa2009-11-01 22:04:35 +000022#include "llvm/CodeGen/MachineMemOperand.h"
23#include "llvm/CodeGen/PseudoSourceValue.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000024#include "llvm/ADT/SmallVector.h"
Evan Cheng13151432010-06-25 22:42:03 +000025#include "llvm/Support/CommandLine.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000026
27using namespace llvm;
28
Owen Andersonaa9f0a52010-10-01 20:28:06 +000029static cl::opt<bool>
30OldT2IfCvt("old-thumb2-ifcvt", cl::Hidden,
31 cl::desc("Use old-style Thumb2 if-conversion heuristics"),
32 cl::init(false));
33
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000034Thumb2InstrInfo::Thumb2InstrInfo(const ARMSubtarget &STI)
35 : ARMBaseInstrInfo(STI), RI(*this, STI) {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000036}
37
Evan Cheng446c4282009-07-11 06:43:01 +000038unsigned Thumb2InstrInfo::getUnindexedOpcode(unsigned Opc) const {
David Goodwin334c2642009-07-08 16:09:28 +000039 // FIXME
40 return 0;
41}
42
Evan Cheng86050dc2010-06-18 23:09:54 +000043void
44Thumb2InstrInfo::ReplaceTailWithBranchTo(MachineBasicBlock::iterator Tail,
45 MachineBasicBlock *NewDest) const {
46 MachineBasicBlock *MBB = Tail->getParent();
47 ARMFunctionInfo *AFI = MBB->getParent()->getInfo<ARMFunctionInfo>();
48 if (!AFI->hasITBlocks()) {
49 TargetInstrInfoImpl::ReplaceTailWithBranchTo(Tail, NewDest);
50 return;
51 }
52
53 // If the first instruction of Tail is predicated, we may have to update
54 // the IT instruction.
55 unsigned PredReg = 0;
56 ARMCC::CondCodes CC = llvm::getInstrPredicate(Tail, PredReg);
57 MachineBasicBlock::iterator MBBI = Tail;
58 if (CC != ARMCC::AL)
59 // Expecting at least the t2IT instruction before it.
60 --MBBI;
61
62 // Actually replace the tail.
63 TargetInstrInfoImpl::ReplaceTailWithBranchTo(Tail, NewDest);
64
65 // Fix up IT.
66 if (CC != ARMCC::AL) {
67 MachineBasicBlock::iterator E = MBB->begin();
68 unsigned Count = 4; // At most 4 instructions in an IT block.
69 while (Count && MBBI != E) {
70 if (MBBI->isDebugValue()) {
71 --MBBI;
72 continue;
73 }
74 if (MBBI->getOpcode() == ARM::t2IT) {
75 unsigned Mask = MBBI->getOperand(1).getImm();
76 if (Count == 4)
77 MBBI->eraseFromParent();
78 else {
79 unsigned MaskOn = 1 << Count;
80 unsigned MaskOff = ~(MaskOn - 1);
81 MBBI->getOperand(1).setImm((Mask & MaskOff) | MaskOn);
82 }
83 return;
84 }
85 --MBBI;
86 --Count;
87 }
88
89 // Ctrl flow can reach here if branch folding is run before IT block
90 // formation pass.
91 }
92}
93
David Goodwin334c2642009-07-08 16:09:28 +000094bool
Evan Cheng4d54e5b2010-06-22 01:18:16 +000095Thumb2InstrInfo::isLegalToSplitMBBAt(MachineBasicBlock &MBB,
96 MachineBasicBlock::iterator MBBI) const {
Evan Cheng0a921692011-02-22 07:07:59 +000097 while (MBBI->isDebugValue()) {
Evan Cheng557b2972011-02-21 23:40:47 +000098 ++MBBI;
Evan Cheng0a921692011-02-22 07:07:59 +000099 if (MBBI == MBB.end())
100 return false;
101 }
Evan Cheng557b2972011-02-21 23:40:47 +0000102
Evan Cheng4d54e5b2010-06-22 01:18:16 +0000103 unsigned PredReg = 0;
104 return llvm::getITInstrPredicate(MBBI, PredReg) == ARMCC::AL;
105}
106
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000107void Thumb2InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
108 MachineBasicBlock::iterator I, DebugLoc DL,
109 unsigned DestReg, unsigned SrcReg,
110 bool KillSrc) const {
Evan Cheng08b93c62009-07-27 00:33:08 +0000111 // Handle SPR, DPR, and QPR copies.
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000112 if (!ARM::GPRRegClass.contains(DestReg, SrcReg))
113 return ARMBaseInstrInfo::copyPhysReg(MBB, I, DL, DestReg, SrcReg, KillSrc);
114
Jim Grosbach2a7b41b2011-06-30 23:38:17 +0000115 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::tMOVr), DestReg)
Jim Grosbach63b46fa2011-06-30 22:10:46 +0000116 .addReg(SrcReg, getKillRegState(KillSrc)));
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +0000117}
Evan Cheng5732ca02009-07-27 03:14:20 +0000118
119void Thumb2InstrInfo::
120storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
121 unsigned SrcReg, bool isKill, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000122 const TargetRegisterClass *RC,
123 const TargetRegisterInfo *TRI) const {
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000124 if (RC == ARM::GPRRegisterClass || RC == ARM::tGPRRegisterClass ||
Owen Anderson796d6b72011-08-11 21:52:38 +0000125 RC == ARM::tcGPRRegisterClass || RC == ARM::rGPRRegisterClass ||
126 RC == ARM::GPRnopcRegisterClass) {
Evan Cheng746ad692010-05-06 19:06:44 +0000127 DebugLoc DL;
128 if (I != MBB.end()) DL = I->getDebugLoc();
129
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000130 MachineFunction &MF = *MBB.getParent();
131 MachineFrameInfo &MFI = *MF.getFrameInfo();
132 MachineMemOperand *MMO =
Chris Lattner59db5492010-09-21 04:39:43 +0000133 MF.getMachineMemOperand(
134 MachinePointerInfo(PseudoSourceValue::getFixedStack(FI)),
135 MachineMemOperand::MOStore,
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000136 MFI.getObjectSize(FI),
137 MFI.getObjectAlignment(FI));
Evan Cheng5732ca02009-07-27 03:14:20 +0000138 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2STRi12))
139 .addReg(SrcReg, getKillRegState(isKill))
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000140 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Evan Cheng5732ca02009-07-27 03:14:20 +0000141 return;
142 }
143
Evan Cheng746ad692010-05-06 19:06:44 +0000144 ARMBaseInstrInfo::storeRegToStackSlot(MBB, I, SrcReg, isKill, FI, RC, TRI);
Evan Cheng5732ca02009-07-27 03:14:20 +0000145}
146
147void Thumb2InstrInfo::
148loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
149 unsigned DestReg, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000150 const TargetRegisterClass *RC,
151 const TargetRegisterInfo *TRI) const {
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000152 if (RC == ARM::GPRRegisterClass || RC == ARM::tGPRRegisterClass ||
Owen Anderson796d6b72011-08-11 21:52:38 +0000153 RC == ARM::tcGPRRegisterClass || RC == ARM::rGPRRegisterClass ||
154 RC == ARM::GPRnopcRegisterClass) {
Evan Cheng746ad692010-05-06 19:06:44 +0000155 DebugLoc DL;
156 if (I != MBB.end()) DL = I->getDebugLoc();
157
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000158 MachineFunction &MF = *MBB.getParent();
159 MachineFrameInfo &MFI = *MF.getFrameInfo();
160 MachineMemOperand *MMO =
Chris Lattner59db5492010-09-21 04:39:43 +0000161 MF.getMachineMemOperand(
162 MachinePointerInfo(PseudoSourceValue::getFixedStack(FI)),
163 MachineMemOperand::MOLoad,
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000164 MFI.getObjectSize(FI),
165 MFI.getObjectAlignment(FI));
Evan Cheng5732ca02009-07-27 03:14:20 +0000166 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2LDRi12), DestReg)
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000167 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Evan Cheng5732ca02009-07-27 03:14:20 +0000168 return;
169 }
170
Evan Cheng746ad692010-05-06 19:06:44 +0000171 ARMBaseInstrInfo::loadRegFromStackSlot(MBB, I, DestReg, FI, RC, TRI);
Evan Cheng5732ca02009-07-27 03:14:20 +0000172}
Evan Cheng6495f632009-07-28 05:48:47 +0000173
Evan Cheng6495f632009-07-28 05:48:47 +0000174void llvm::emitT2RegPlusImmediate(MachineBasicBlock &MBB,
175 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
176 unsigned DestReg, unsigned BaseReg, int NumBytes,
177 ARMCC::CondCodes Pred, unsigned PredReg,
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000178 const ARMBaseInstrInfo &TII, unsigned MIFlags) {
Evan Cheng6495f632009-07-28 05:48:47 +0000179 bool isSub = NumBytes < 0;
180 if (isSub) NumBytes = -NumBytes;
181
182 // If profitable, use a movw or movt to materialize the offset.
183 // FIXME: Use the scavenger to grab a scratch register.
184 if (DestReg != ARM::SP && DestReg != BaseReg &&
185 NumBytes >= 4096 &&
186 ARM_AM::getT2SOImmVal(NumBytes) == -1) {
187 bool Fits = false;
188 if (NumBytes < 65536) {
189 // Use a movw to materialize the 16-bit constant.
190 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVi16), DestReg)
191 .addImm(NumBytes)
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000192 .addImm((unsigned)Pred).addReg(PredReg).setMIFlags(MIFlags);
Evan Cheng6495f632009-07-28 05:48:47 +0000193 Fits = true;
194 } else if ((NumBytes & 0xffff) == 0) {
195 // Use a movt to materialize the 32-bit constant.
196 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVTi16), DestReg)
197 .addReg(DestReg)
198 .addImm(NumBytes >> 16)
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000199 .addImm((unsigned)Pred).addReg(PredReg).setMIFlags(MIFlags);
Evan Cheng6495f632009-07-28 05:48:47 +0000200 Fits = true;
201 }
202
203 if (Fits) {
204 if (isSub) {
205 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2SUBrr), DestReg)
206 .addReg(BaseReg, RegState::Kill)
207 .addReg(DestReg, RegState::Kill)
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000208 .addImm((unsigned)Pred).addReg(PredReg).addReg(0)
209 .setMIFlags(MIFlags);
Evan Cheng6495f632009-07-28 05:48:47 +0000210 } else {
211 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2ADDrr), DestReg)
212 .addReg(DestReg, RegState::Kill)
213 .addReg(BaseReg, RegState::Kill)
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000214 .addImm((unsigned)Pred).addReg(PredReg).addReg(0)
215 .setMIFlags(MIFlags);
Evan Cheng6495f632009-07-28 05:48:47 +0000216 }
217 return;
218 }
219 }
220
221 while (NumBytes) {
Evan Cheng6495f632009-07-28 05:48:47 +0000222 unsigned ThisVal = NumBytes;
Evan Cheng86198642009-08-07 00:34:42 +0000223 unsigned Opc = 0;
224 if (DestReg == ARM::SP && BaseReg != ARM::SP) {
225 // mov sp, rn. Note t2MOVr cannot be used.
Jim Grosbach2a7b41b2011-06-30 23:38:17 +0000226 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr),DestReg)
Jim Grosbach63b46fa2011-06-30 22:10:46 +0000227 .addReg(BaseReg).setMIFlags(MIFlags));
Evan Cheng86198642009-08-07 00:34:42 +0000228 BaseReg = ARM::SP;
229 continue;
230 }
231
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000232 bool HasCCOut = true;
Evan Cheng86198642009-08-07 00:34:42 +0000233 if (BaseReg == ARM::SP) {
234 // sub sp, sp, #imm7
235 if (DestReg == ARM::SP && (ThisVal < ((1 << 7)-1) * 4)) {
236 assert((ThisVal & 3) == 0 && "Stack update is not multiple of 4?");
237 Opc = isSub ? ARM::tSUBspi : ARM::tADDspi;
238 // FIXME: Fix Thumb1 immediate encoding.
239 BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000240 .addReg(BaseReg).addImm(ThisVal/4).setMIFlags(MIFlags);
Evan Cheng86198642009-08-07 00:34:42 +0000241 NumBytes = 0;
242 continue;
243 }
244
245 // sub rd, sp, so_imm
Jim Grosbachf6fd9092011-06-29 23:25:04 +0000246 Opc = isSub ? ARM::t2SUBri : ARM::t2ADDri;
Evan Cheng86198642009-08-07 00:34:42 +0000247 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
248 NumBytes = 0;
249 } else {
250 // FIXME: Move this to ARMAddressingModes.h?
251 unsigned RotAmt = CountLeadingZeros_32(ThisVal);
252 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
253 NumBytes &= ~ThisVal;
254 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
255 "Bit extraction didn't work?");
256 }
Evan Cheng6495f632009-07-28 05:48:47 +0000257 } else {
Evan Cheng86198642009-08-07 00:34:42 +0000258 assert(DestReg != ARM::SP && BaseReg != ARM::SP);
259 Opc = isSub ? ARM::t2SUBri : ARM::t2ADDri;
260 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
261 NumBytes = 0;
262 } else if (ThisVal < 4096) {
263 Opc = isSub ? ARM::t2SUBri12 : ARM::t2ADDri12;
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000264 HasCCOut = false;
Evan Cheng86198642009-08-07 00:34:42 +0000265 NumBytes = 0;
266 } else {
267 // FIXME: Move this to ARMAddressingModes.h?
268 unsigned RotAmt = CountLeadingZeros_32(ThisVal);
269 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
270 NumBytes &= ~ThisVal;
271 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
272 "Bit extraction didn't work?");
273 }
Evan Cheng6495f632009-07-28 05:48:47 +0000274 }
275
276 // Build the new ADD / SUB.
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000277 MachineInstrBuilder MIB =
278 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
279 .addReg(BaseReg, RegState::Kill)
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000280 .addImm(ThisVal)).setMIFlags(MIFlags);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000281 if (HasCCOut)
282 AddDefaultCC(MIB);
Evan Cheng86198642009-08-07 00:34:42 +0000283
Evan Cheng6495f632009-07-28 05:48:47 +0000284 BaseReg = DestReg;
285 }
286}
287
288static unsigned
289negativeOffsetOpcode(unsigned opcode)
290{
291 switch (opcode) {
292 case ARM::t2LDRi12: return ARM::t2LDRi8;
293 case ARM::t2LDRHi12: return ARM::t2LDRHi8;
294 case ARM::t2LDRBi12: return ARM::t2LDRBi8;
295 case ARM::t2LDRSHi12: return ARM::t2LDRSHi8;
296 case ARM::t2LDRSBi12: return ARM::t2LDRSBi8;
297 case ARM::t2STRi12: return ARM::t2STRi8;
298 case ARM::t2STRBi12: return ARM::t2STRBi8;
299 case ARM::t2STRHi12: return ARM::t2STRHi8;
300
301 case ARM::t2LDRi8:
302 case ARM::t2LDRHi8:
303 case ARM::t2LDRBi8:
304 case ARM::t2LDRSHi8:
305 case ARM::t2LDRSBi8:
306 case ARM::t2STRi8:
307 case ARM::t2STRBi8:
308 case ARM::t2STRHi8:
309 return opcode;
310
311 default:
312 break;
313 }
314
315 return 0;
316}
317
318static unsigned
319positiveOffsetOpcode(unsigned opcode)
320{
321 switch (opcode) {
322 case ARM::t2LDRi8: return ARM::t2LDRi12;
323 case ARM::t2LDRHi8: return ARM::t2LDRHi12;
324 case ARM::t2LDRBi8: return ARM::t2LDRBi12;
325 case ARM::t2LDRSHi8: return ARM::t2LDRSHi12;
326 case ARM::t2LDRSBi8: return ARM::t2LDRSBi12;
327 case ARM::t2STRi8: return ARM::t2STRi12;
328 case ARM::t2STRBi8: return ARM::t2STRBi12;
329 case ARM::t2STRHi8: return ARM::t2STRHi12;
330
331 case ARM::t2LDRi12:
332 case ARM::t2LDRHi12:
333 case ARM::t2LDRBi12:
334 case ARM::t2LDRSHi12:
335 case ARM::t2LDRSBi12:
336 case ARM::t2STRi12:
337 case ARM::t2STRBi12:
338 case ARM::t2STRHi12:
339 return opcode;
340
341 default:
342 break;
343 }
344
345 return 0;
346}
347
348static unsigned
349immediateOffsetOpcode(unsigned opcode)
350{
351 switch (opcode) {
352 case ARM::t2LDRs: return ARM::t2LDRi12;
353 case ARM::t2LDRHs: return ARM::t2LDRHi12;
354 case ARM::t2LDRBs: return ARM::t2LDRBi12;
355 case ARM::t2LDRSHs: return ARM::t2LDRSHi12;
356 case ARM::t2LDRSBs: return ARM::t2LDRSBi12;
357 case ARM::t2STRs: return ARM::t2STRi12;
358 case ARM::t2STRBs: return ARM::t2STRBi12;
359 case ARM::t2STRHs: return ARM::t2STRHi12;
360
361 case ARM::t2LDRi12:
362 case ARM::t2LDRHi12:
363 case ARM::t2LDRBi12:
364 case ARM::t2LDRSHi12:
365 case ARM::t2LDRSBi12:
366 case ARM::t2STRi12:
367 case ARM::t2STRBi12:
368 case ARM::t2STRHi12:
369 case ARM::t2LDRi8:
370 case ARM::t2LDRHi8:
371 case ARM::t2LDRBi8:
372 case ARM::t2LDRSHi8:
373 case ARM::t2LDRSBi8:
374 case ARM::t2STRi8:
375 case ARM::t2STRBi8:
376 case ARM::t2STRHi8:
377 return opcode;
378
379 default:
380 break;
381 }
382
383 return 0;
384}
385
Evan Chengcdbb3f52009-08-27 01:23:50 +0000386bool llvm::rewriteT2FrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
387 unsigned FrameReg, int &Offset,
388 const ARMBaseInstrInfo &TII) {
Evan Cheng6495f632009-07-28 05:48:47 +0000389 unsigned Opcode = MI.getOpcode();
Evan Chenge837dea2011-06-28 19:10:37 +0000390 const MCInstrDesc &Desc = MI.getDesc();
Evan Cheng6495f632009-07-28 05:48:47 +0000391 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
392 bool isSub = false;
393
394 // Memory operands in inline assembly always use AddrModeT2_i12.
395 if (Opcode == ARM::INLINEASM)
396 AddrMode = ARMII::AddrModeT2_i12; // FIXME. mode for thumb2?
Jim Grosbach764ab522009-08-11 15:33:49 +0000397
Evan Cheng6495f632009-07-28 05:48:47 +0000398 if (Opcode == ARM::t2ADDri || Opcode == ARM::t2ADDri12) {
399 Offset += MI.getOperand(FrameRegIdx+1).getImm();
Evan Cheng86198642009-08-07 00:34:42 +0000400
Jakob Stoklund Olesen35f0feb2010-01-19 21:08:28 +0000401 unsigned PredReg;
402 if (Offset == 0 && getInstrPredicate(&MI, PredReg) == ARMCC::AL) {
Evan Cheng6495f632009-07-28 05:48:47 +0000403 // Turn it into a move.
Jim Grosbach2a7b41b2011-06-30 23:38:17 +0000404 MI.setDesc(TII.get(ARM::tMOVr));
Evan Cheng6495f632009-07-28 05:48:47 +0000405 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Jakob Stoklund Olesen35f0feb2010-01-19 21:08:28 +0000406 // Remove offset and remaining explicit predicate operands.
407 do MI.RemoveOperand(FrameRegIdx+1);
Jim Grosbach63b46fa2011-06-30 22:10:46 +0000408 while (MI.getNumOperands() > FrameRegIdx+1);
409 MachineInstrBuilder MIB(&MI);
410 AddDefaultPred(MIB);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000411 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000412 }
413
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000414 bool HasCCOut = Opcode != ARM::t2ADDri12;
415
Evan Cheng6495f632009-07-28 05:48:47 +0000416 if (Offset < 0) {
417 Offset = -Offset;
418 isSub = true;
Jim Grosbachf6fd9092011-06-29 23:25:04 +0000419 MI.setDesc(TII.get(ARM::t2SUBri));
Evan Cheng86198642009-08-07 00:34:42 +0000420 } else {
Jim Grosbachf6fd9092011-06-29 23:25:04 +0000421 MI.setDesc(TII.get(ARM::t2ADDri));
Evan Cheng6495f632009-07-28 05:48:47 +0000422 }
423
424 // Common case: small offset, fits into instruction.
425 if (ARM_AM::getT2SOImmVal(Offset) != -1) {
Evan Cheng6495f632009-07-28 05:48:47 +0000426 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
427 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000428 // Add cc_out operand if the original instruction did not have one.
429 if (!HasCCOut)
430 MI.addOperand(MachineOperand::CreateReg(0, false));
Evan Chengcdbb3f52009-08-27 01:23:50 +0000431 Offset = 0;
432 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000433 }
434 // Another common case: imm12.
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000435 if (Offset < 4096 &&
436 (!HasCCOut || MI.getOperand(MI.getNumOperands()-1).getReg() == 0)) {
Jim Grosbachf6fd9092011-06-29 23:25:04 +0000437 unsigned NewOpc = isSub ? ARM::t2SUBri12 : ARM::t2ADDri12;
Evan Cheng86198642009-08-07 00:34:42 +0000438 MI.setDesc(TII.get(NewOpc));
Evan Cheng6495f632009-07-28 05:48:47 +0000439 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
440 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000441 // Remove the cc_out operand.
442 if (HasCCOut)
443 MI.RemoveOperand(MI.getNumOperands()-1);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000444 Offset = 0;
445 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000446 }
447
448 // Otherwise, extract 8 adjacent bits from the immediate into this
449 // t2ADDri/t2SUBri.
450 unsigned RotAmt = CountLeadingZeros_32(Offset);
451 unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xff000000U, RotAmt);
452
453 // We will handle these bits from offset, clear them.
454 Offset &= ~ThisImmVal;
455
456 assert(ARM_AM::getT2SOImmVal(ThisImmVal) != -1 &&
457 "Bit extraction didn't work?");
458 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000459 // Add cc_out operand if the original instruction did not have one.
460 if (!HasCCOut)
461 MI.addOperand(MachineOperand::CreateReg(0, false));
462
Evan Cheng6495f632009-07-28 05:48:47 +0000463 } else {
Bob Wilsone4863f42009-09-15 17:56:18 +0000464
Bob Wilsone6373eb2010-02-06 00:24:38 +0000465 // AddrMode4 and AddrMode6 cannot handle any offset.
466 if (AddrMode == ARMII::AddrMode4 || AddrMode == ARMII::AddrMode6)
Bob Wilsone4863f42009-09-15 17:56:18 +0000467 return false;
468
Evan Cheng6495f632009-07-28 05:48:47 +0000469 // AddrModeT2_so cannot handle any offset. If there is no offset
470 // register then we change to an immediate version.
Evan Cheng86198642009-08-07 00:34:42 +0000471 unsigned NewOpc = Opcode;
Evan Cheng6495f632009-07-28 05:48:47 +0000472 if (AddrMode == ARMII::AddrModeT2_so) {
473 unsigned OffsetReg = MI.getOperand(FrameRegIdx+1).getReg();
474 if (OffsetReg != 0) {
475 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000476 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +0000477 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000478
Evan Cheng6495f632009-07-28 05:48:47 +0000479 MI.RemoveOperand(FrameRegIdx+1);
480 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(0);
481 NewOpc = immediateOffsetOpcode(Opcode);
482 AddrMode = ARMII::AddrModeT2_i12;
483 }
484
485 unsigned NumBits = 0;
486 unsigned Scale = 1;
487 if (AddrMode == ARMII::AddrModeT2_i8 || AddrMode == ARMII::AddrModeT2_i12) {
488 // i8 supports only negative, and i12 supports only positive, so
489 // based on Offset sign convert Opcode to the appropriate
490 // instruction
491 Offset += MI.getOperand(FrameRegIdx+1).getImm();
492 if (Offset < 0) {
493 NewOpc = negativeOffsetOpcode(Opcode);
494 NumBits = 8;
495 isSub = true;
496 Offset = -Offset;
497 } else {
498 NewOpc = positiveOffsetOpcode(Opcode);
499 NumBits = 12;
500 }
Bob Wilsone6373eb2010-02-06 00:24:38 +0000501 } else if (AddrMode == ARMII::AddrMode5) {
502 // VFP address mode.
503 const MachineOperand &OffOp = MI.getOperand(FrameRegIdx+1);
504 int InstrOffs = ARM_AM::getAM5Offset(OffOp.getImm());
505 if (ARM_AM::getAM5Op(OffOp.getImm()) == ARM_AM::sub)
506 InstrOffs *= -1;
Evan Cheng6495f632009-07-28 05:48:47 +0000507 NumBits = 8;
508 Scale = 4;
509 Offset += InstrOffs * 4;
510 assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
511 if (Offset < 0) {
512 Offset = -Offset;
513 isSub = true;
514 }
Bob Wilsone6373eb2010-02-06 00:24:38 +0000515 } else {
516 llvm_unreachable("Unsupported addressing mode!");
Evan Cheng6495f632009-07-28 05:48:47 +0000517 }
518
519 if (NewOpc != Opcode)
520 MI.setDesc(TII.get(NewOpc));
521
522 MachineOperand &ImmOp = MI.getOperand(FrameRegIdx+1);
523
524 // Attempt to fold address computation
525 // Common case: small offset, fits into instruction.
526 int ImmedOffset = Offset / Scale;
527 unsigned Mask = (1 << NumBits) - 1;
528 if ((unsigned)Offset <= Mask * Scale) {
529 // Replace the FrameIndex with fp/sp
530 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
531 if (isSub) {
532 if (AddrMode == ARMII::AddrMode5)
533 // FIXME: Not consistent.
534 ImmedOffset |= 1 << NumBits;
Jim Grosbach764ab522009-08-11 15:33:49 +0000535 else
Evan Cheng6495f632009-07-28 05:48:47 +0000536 ImmedOffset = -ImmedOffset;
537 }
538 ImmOp.ChangeToImmediate(ImmedOffset);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000539 Offset = 0;
540 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000541 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000542
Evan Cheng6495f632009-07-28 05:48:47 +0000543 // Otherwise, offset doesn't fit. Pull in what we can to simplify
David Goodwind9453782009-07-28 23:52:33 +0000544 ImmedOffset = ImmedOffset & Mask;
Evan Cheng6495f632009-07-28 05:48:47 +0000545 if (isSub) {
546 if (AddrMode == ARMII::AddrMode5)
547 // FIXME: Not consistent.
548 ImmedOffset |= 1 << NumBits;
Evan Chenga8e89842009-08-03 02:38:06 +0000549 else {
Evan Cheng6495f632009-07-28 05:48:47 +0000550 ImmedOffset = -ImmedOffset;
Evan Chenga8e89842009-08-03 02:38:06 +0000551 if (ImmedOffset == 0)
552 // Change the opcode back if the encoded offset is zero.
553 MI.setDesc(TII.get(positiveOffsetOpcode(NewOpc)));
554 }
Evan Cheng6495f632009-07-28 05:48:47 +0000555 }
556 ImmOp.ChangeToImmediate(ImmedOffset);
557 Offset &= ~(Mask*Scale);
558 }
559
Evan Chengcdbb3f52009-08-27 01:23:50 +0000560 Offset = (isSub) ? -Offset : Offset;
561 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +0000562}
Evan Cheng68fc2da2010-06-09 19:26:01 +0000563
564/// scheduleTwoAddrSource - Schedule the copy / re-mat of the source of the
565/// two-addrss instruction inserted by two-address pass.
566void
567Thumb2InstrInfo::scheduleTwoAddrSource(MachineInstr *SrcMI,
568 MachineInstr *UseMI,
569 const TargetRegisterInfo &TRI) const {
Jim Grosbach2a7b41b2011-06-30 23:38:17 +0000570 if (SrcMI->getOpcode() != ARM::tMOVr || SrcMI->getOperand(1).isKill())
Evan Cheng68fc2da2010-06-09 19:26:01 +0000571 return;
572
573 unsigned PredReg = 0;
574 ARMCC::CondCodes CC = llvm::getInstrPredicate(UseMI, PredReg);
575 if (CC == ARMCC::AL || PredReg != ARM::CPSR)
576 return;
577
578 // Schedule the copy so it doesn't come between previous instructions
579 // and UseMI which can form an IT block.
580 unsigned SrcReg = SrcMI->getOperand(1).getReg();
581 ARMCC::CondCodes OCC = ARMCC::getOppositeCondition(CC);
582 MachineBasicBlock *MBB = UseMI->getParent();
583 MachineBasicBlock::iterator MBBI = SrcMI;
584 unsigned NumInsts = 0;
585 while (--MBBI != MBB->begin()) {
586 if (MBBI->isDebugValue())
587 continue;
588
589 MachineInstr *NMI = &*MBBI;
590 ARMCC::CondCodes NCC = llvm::getInstrPredicate(NMI, PredReg);
591 if (!(NCC == CC || NCC == OCC) ||
592 NMI->modifiesRegister(SrcReg, &TRI) ||
593 NMI->definesRegister(ARM::CPSR))
594 break;
595 if (++NumInsts == 4)
596 // Too many in a row!
597 return;
598 }
599
600 if (NumInsts) {
601 MBB->remove(SrcMI);
602 MBB->insert(++MBBI, SrcMI);
603 }
604}
Evan Cheng4d54e5b2010-06-22 01:18:16 +0000605
606ARMCC::CondCodes
607llvm::getITInstrPredicate(const MachineInstr *MI, unsigned &PredReg) {
608 unsigned Opc = MI->getOpcode();
609 if (Opc == ARM::tBcc || Opc == ARM::t2Bcc)
610 return ARMCC::AL;
611 return llvm::getInstrPredicate(MI, PredReg);
612}