blob: b1991f1715c4477d243fba175b004935aa3adbea [file] [log] [blame]
Jim Grosbach31c24bf2009-11-07 22:00:39 +00001//===- Thumb2InstrInfo.cpp - Thumb-2 Instruction Information ----*- C++ -*-===//
Anton Korobeynikovd49ea772009-06-26 21:28:53 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
David Goodwinb50ea5c2009-07-02 22:18:33 +000010// This file contains the Thumb-2 implementation of the TargetInstrInfo class.
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000011//
12//===----------------------------------------------------------------------===//
13
Evan Chengb9803a82009-11-06 23:52:48 +000014#include "Thumb2InstrInfo.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000015#include "ARM.h"
Evan Chengb9803a82009-11-06 23:52:48 +000016#include "ARMConstantPoolValue.h"
Evan Cheng6495f632009-07-28 05:48:47 +000017#include "ARMAddressingModes.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000018#include "ARMMachineFunctionInfo.h"
Evan Cheng86050dc2010-06-18 23:09:54 +000019#include "Thumb2InstrInfo.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
21#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge3ce8aa2009-11-01 22:04:35 +000022#include "llvm/CodeGen/MachineMemOperand.h"
23#include "llvm/CodeGen/PseudoSourceValue.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000024#include "llvm/ADT/SmallVector.h"
Evan Cheng13151432010-06-25 22:42:03 +000025#include "llvm/Support/CommandLine.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000026
27using namespace llvm;
28
Owen Andersonaa9f0a52010-10-01 20:28:06 +000029static cl::opt<bool>
30OldT2IfCvt("old-thumb2-ifcvt", cl::Hidden,
31 cl::desc("Use old-style Thumb2 if-conversion heuristics"),
32 cl::init(false));
33
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000034Thumb2InstrInfo::Thumb2InstrInfo(const ARMSubtarget &STI)
35 : ARMBaseInstrInfo(STI), RI(*this, STI) {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000036}
37
Evan Cheng446c4282009-07-11 06:43:01 +000038unsigned Thumb2InstrInfo::getUnindexedOpcode(unsigned Opc) const {
David Goodwin334c2642009-07-08 16:09:28 +000039 // FIXME
40 return 0;
41}
42
Evan Cheng86050dc2010-06-18 23:09:54 +000043void
44Thumb2InstrInfo::ReplaceTailWithBranchTo(MachineBasicBlock::iterator Tail,
45 MachineBasicBlock *NewDest) const {
46 MachineBasicBlock *MBB = Tail->getParent();
47 ARMFunctionInfo *AFI = MBB->getParent()->getInfo<ARMFunctionInfo>();
48 if (!AFI->hasITBlocks()) {
49 TargetInstrInfoImpl::ReplaceTailWithBranchTo(Tail, NewDest);
50 return;
51 }
52
53 // If the first instruction of Tail is predicated, we may have to update
54 // the IT instruction.
55 unsigned PredReg = 0;
56 ARMCC::CondCodes CC = llvm::getInstrPredicate(Tail, PredReg);
57 MachineBasicBlock::iterator MBBI = Tail;
58 if (CC != ARMCC::AL)
59 // Expecting at least the t2IT instruction before it.
60 --MBBI;
61
62 // Actually replace the tail.
63 TargetInstrInfoImpl::ReplaceTailWithBranchTo(Tail, NewDest);
64
65 // Fix up IT.
66 if (CC != ARMCC::AL) {
67 MachineBasicBlock::iterator E = MBB->begin();
68 unsigned Count = 4; // At most 4 instructions in an IT block.
69 while (Count && MBBI != E) {
70 if (MBBI->isDebugValue()) {
71 --MBBI;
72 continue;
73 }
74 if (MBBI->getOpcode() == ARM::t2IT) {
75 unsigned Mask = MBBI->getOperand(1).getImm();
76 if (Count == 4)
77 MBBI->eraseFromParent();
78 else {
79 unsigned MaskOn = 1 << Count;
80 unsigned MaskOff = ~(MaskOn - 1);
81 MBBI->getOperand(1).setImm((Mask & MaskOff) | MaskOn);
82 }
83 return;
84 }
85 --MBBI;
86 --Count;
87 }
88
89 // Ctrl flow can reach here if branch folding is run before IT block
90 // formation pass.
91 }
92}
93
David Goodwin334c2642009-07-08 16:09:28 +000094bool
Evan Cheng4d54e5b2010-06-22 01:18:16 +000095Thumb2InstrInfo::isLegalToSplitMBBAt(MachineBasicBlock &MBB,
96 MachineBasicBlock::iterator MBBI) const {
Evan Cheng0a921692011-02-22 07:07:59 +000097 while (MBBI->isDebugValue()) {
Evan Cheng557b2972011-02-21 23:40:47 +000098 ++MBBI;
Evan Cheng0a921692011-02-22 07:07:59 +000099 if (MBBI == MBB.end())
100 return false;
101 }
Evan Cheng557b2972011-02-21 23:40:47 +0000102
Evan Cheng4d54e5b2010-06-22 01:18:16 +0000103 unsigned PredReg = 0;
104 return llvm::getITInstrPredicate(MBBI, PredReg) == ARMCC::AL;
105}
106
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000107void Thumb2InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
108 MachineBasicBlock::iterator I, DebugLoc DL,
109 unsigned DestReg, unsigned SrcReg,
110 bool KillSrc) const {
Evan Cheng08b93c62009-07-27 00:33:08 +0000111 // Handle SPR, DPR, and QPR copies.
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000112 if (!ARM::GPRRegClass.contains(DestReg, SrcReg))
113 return ARMBaseInstrInfo::copyPhysReg(MBB, I, DL, DestReg, SrcReg, KillSrc);
114
115 bool tDest = ARM::tGPRRegClass.contains(DestReg);
116 bool tSrc = ARM::tGPRRegClass.contains(SrcReg);
117 unsigned Opc = ARM::tMOVgpr2gpr;
118 if (tDest && tSrc)
119 Opc = ARM::tMOVr;
120 else if (tSrc)
121 Opc = ARM::tMOVtgpr2gpr;
122 else if (tDest)
123 Opc = ARM::tMOVgpr2tgpr;
124
125 BuildMI(MBB, I, DL, get(Opc), DestReg)
126 .addReg(SrcReg, getKillRegState(KillSrc));
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +0000127}
Evan Cheng5732ca02009-07-27 03:14:20 +0000128
129void Thumb2InstrInfo::
130storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
131 unsigned SrcReg, bool isKill, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000132 const TargetRegisterClass *RC,
133 const TargetRegisterInfo *TRI) const {
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000134 if (RC == ARM::GPRRegisterClass || RC == ARM::tGPRRegisterClass ||
135 RC == ARM::tcGPRRegisterClass || RC == ARM::rGPRRegisterClass) {
Evan Cheng746ad692010-05-06 19:06:44 +0000136 DebugLoc DL;
137 if (I != MBB.end()) DL = I->getDebugLoc();
138
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000139 MachineFunction &MF = *MBB.getParent();
140 MachineFrameInfo &MFI = *MF.getFrameInfo();
141 MachineMemOperand *MMO =
Chris Lattner59db5492010-09-21 04:39:43 +0000142 MF.getMachineMemOperand(
143 MachinePointerInfo(PseudoSourceValue::getFixedStack(FI)),
144 MachineMemOperand::MOStore,
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000145 MFI.getObjectSize(FI),
146 MFI.getObjectAlignment(FI));
Evan Cheng5732ca02009-07-27 03:14:20 +0000147 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2STRi12))
148 .addReg(SrcReg, getKillRegState(isKill))
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000149 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Evan Cheng5732ca02009-07-27 03:14:20 +0000150 return;
151 }
152
Evan Cheng746ad692010-05-06 19:06:44 +0000153 ARMBaseInstrInfo::storeRegToStackSlot(MBB, I, SrcReg, isKill, FI, RC, TRI);
Evan Cheng5732ca02009-07-27 03:14:20 +0000154}
155
156void Thumb2InstrInfo::
157loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
158 unsigned DestReg, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000159 const TargetRegisterClass *RC,
160 const TargetRegisterInfo *TRI) const {
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000161 if (RC == ARM::GPRRegisterClass || RC == ARM::tGPRRegisterClass ||
162 RC == ARM::tcGPRRegisterClass || RC == ARM::rGPRRegisterClass) {
Evan Cheng746ad692010-05-06 19:06:44 +0000163 DebugLoc DL;
164 if (I != MBB.end()) DL = I->getDebugLoc();
165
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000166 MachineFunction &MF = *MBB.getParent();
167 MachineFrameInfo &MFI = *MF.getFrameInfo();
168 MachineMemOperand *MMO =
Chris Lattner59db5492010-09-21 04:39:43 +0000169 MF.getMachineMemOperand(
170 MachinePointerInfo(PseudoSourceValue::getFixedStack(FI)),
171 MachineMemOperand::MOLoad,
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000172 MFI.getObjectSize(FI),
173 MFI.getObjectAlignment(FI));
Evan Cheng5732ca02009-07-27 03:14:20 +0000174 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2LDRi12), DestReg)
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000175 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Evan Cheng5732ca02009-07-27 03:14:20 +0000176 return;
177 }
178
Evan Cheng746ad692010-05-06 19:06:44 +0000179 ARMBaseInstrInfo::loadRegFromStackSlot(MBB, I, DestReg, FI, RC, TRI);
Evan Cheng5732ca02009-07-27 03:14:20 +0000180}
Evan Cheng6495f632009-07-28 05:48:47 +0000181
Evan Cheng6495f632009-07-28 05:48:47 +0000182void llvm::emitT2RegPlusImmediate(MachineBasicBlock &MBB,
183 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
184 unsigned DestReg, unsigned BaseReg, int NumBytes,
185 ARMCC::CondCodes Pred, unsigned PredReg,
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000186 const ARMBaseInstrInfo &TII, unsigned MIFlags) {
Evan Cheng6495f632009-07-28 05:48:47 +0000187 bool isSub = NumBytes < 0;
188 if (isSub) NumBytes = -NumBytes;
189
190 // If profitable, use a movw or movt to materialize the offset.
191 // FIXME: Use the scavenger to grab a scratch register.
192 if (DestReg != ARM::SP && DestReg != BaseReg &&
193 NumBytes >= 4096 &&
194 ARM_AM::getT2SOImmVal(NumBytes) == -1) {
195 bool Fits = false;
196 if (NumBytes < 65536) {
197 // Use a movw to materialize the 16-bit constant.
198 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVi16), DestReg)
199 .addImm(NumBytes)
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000200 .addImm((unsigned)Pred).addReg(PredReg).setMIFlags(MIFlags);
Evan Cheng6495f632009-07-28 05:48:47 +0000201 Fits = true;
202 } else if ((NumBytes & 0xffff) == 0) {
203 // Use a movt to materialize the 32-bit constant.
204 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVTi16), DestReg)
205 .addReg(DestReg)
206 .addImm(NumBytes >> 16)
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000207 .addImm((unsigned)Pred).addReg(PredReg).setMIFlags(MIFlags);
Evan Cheng6495f632009-07-28 05:48:47 +0000208 Fits = true;
209 }
210
211 if (Fits) {
212 if (isSub) {
213 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2SUBrr), DestReg)
214 .addReg(BaseReg, RegState::Kill)
215 .addReg(DestReg, RegState::Kill)
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000216 .addImm((unsigned)Pred).addReg(PredReg).addReg(0)
217 .setMIFlags(MIFlags);
Evan Cheng6495f632009-07-28 05:48:47 +0000218 } else {
219 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2ADDrr), DestReg)
220 .addReg(DestReg, RegState::Kill)
221 .addReg(BaseReg, RegState::Kill)
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000222 .addImm((unsigned)Pred).addReg(PredReg).addReg(0)
223 .setMIFlags(MIFlags);
Evan Cheng6495f632009-07-28 05:48:47 +0000224 }
225 return;
226 }
227 }
228
229 while (NumBytes) {
Evan Cheng6495f632009-07-28 05:48:47 +0000230 unsigned ThisVal = NumBytes;
Evan Cheng86198642009-08-07 00:34:42 +0000231 unsigned Opc = 0;
232 if (DestReg == ARM::SP && BaseReg != ARM::SP) {
233 // mov sp, rn. Note t2MOVr cannot be used.
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000234 BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVgpr2gpr),DestReg)
235 .addReg(BaseReg).setMIFlags(MIFlags);
Evan Cheng86198642009-08-07 00:34:42 +0000236 BaseReg = ARM::SP;
237 continue;
238 }
239
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000240 bool HasCCOut = true;
Evan Cheng86198642009-08-07 00:34:42 +0000241 if (BaseReg == ARM::SP) {
242 // sub sp, sp, #imm7
243 if (DestReg == ARM::SP && (ThisVal < ((1 << 7)-1) * 4)) {
244 assert((ThisVal & 3) == 0 && "Stack update is not multiple of 4?");
245 Opc = isSub ? ARM::tSUBspi : ARM::tADDspi;
246 // FIXME: Fix Thumb1 immediate encoding.
247 BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000248 .addReg(BaseReg).addImm(ThisVal/4).setMIFlags(MIFlags);
Evan Cheng86198642009-08-07 00:34:42 +0000249 NumBytes = 0;
250 continue;
251 }
252
253 // sub rd, sp, so_imm
Jim Grosbachf6fd9092011-06-29 23:25:04 +0000254 Opc = isSub ? ARM::t2SUBri : ARM::t2ADDri;
Evan Cheng86198642009-08-07 00:34:42 +0000255 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
256 NumBytes = 0;
257 } else {
258 // FIXME: Move this to ARMAddressingModes.h?
259 unsigned RotAmt = CountLeadingZeros_32(ThisVal);
260 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
261 NumBytes &= ~ThisVal;
262 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
263 "Bit extraction didn't work?");
264 }
Evan Cheng6495f632009-07-28 05:48:47 +0000265 } else {
Evan Cheng86198642009-08-07 00:34:42 +0000266 assert(DestReg != ARM::SP && BaseReg != ARM::SP);
267 Opc = isSub ? ARM::t2SUBri : ARM::t2ADDri;
268 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
269 NumBytes = 0;
270 } else if (ThisVal < 4096) {
271 Opc = isSub ? ARM::t2SUBri12 : ARM::t2ADDri12;
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000272 HasCCOut = false;
Evan Cheng86198642009-08-07 00:34:42 +0000273 NumBytes = 0;
274 } else {
275 // FIXME: Move this to ARMAddressingModes.h?
276 unsigned RotAmt = CountLeadingZeros_32(ThisVal);
277 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
278 NumBytes &= ~ThisVal;
279 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
280 "Bit extraction didn't work?");
281 }
Evan Cheng6495f632009-07-28 05:48:47 +0000282 }
283
284 // Build the new ADD / SUB.
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000285 MachineInstrBuilder MIB =
286 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
287 .addReg(BaseReg, RegState::Kill)
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000288 .addImm(ThisVal)).setMIFlags(MIFlags);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000289 if (HasCCOut)
290 AddDefaultCC(MIB);
Evan Cheng86198642009-08-07 00:34:42 +0000291
Evan Cheng6495f632009-07-28 05:48:47 +0000292 BaseReg = DestReg;
293 }
294}
295
296static unsigned
297negativeOffsetOpcode(unsigned opcode)
298{
299 switch (opcode) {
300 case ARM::t2LDRi12: return ARM::t2LDRi8;
301 case ARM::t2LDRHi12: return ARM::t2LDRHi8;
302 case ARM::t2LDRBi12: return ARM::t2LDRBi8;
303 case ARM::t2LDRSHi12: return ARM::t2LDRSHi8;
304 case ARM::t2LDRSBi12: return ARM::t2LDRSBi8;
305 case ARM::t2STRi12: return ARM::t2STRi8;
306 case ARM::t2STRBi12: return ARM::t2STRBi8;
307 case ARM::t2STRHi12: return ARM::t2STRHi8;
308
309 case ARM::t2LDRi8:
310 case ARM::t2LDRHi8:
311 case ARM::t2LDRBi8:
312 case ARM::t2LDRSHi8:
313 case ARM::t2LDRSBi8:
314 case ARM::t2STRi8:
315 case ARM::t2STRBi8:
316 case ARM::t2STRHi8:
317 return opcode;
318
319 default:
320 break;
321 }
322
323 return 0;
324}
325
326static unsigned
327positiveOffsetOpcode(unsigned opcode)
328{
329 switch (opcode) {
330 case ARM::t2LDRi8: return ARM::t2LDRi12;
331 case ARM::t2LDRHi8: return ARM::t2LDRHi12;
332 case ARM::t2LDRBi8: return ARM::t2LDRBi12;
333 case ARM::t2LDRSHi8: return ARM::t2LDRSHi12;
334 case ARM::t2LDRSBi8: return ARM::t2LDRSBi12;
335 case ARM::t2STRi8: return ARM::t2STRi12;
336 case ARM::t2STRBi8: return ARM::t2STRBi12;
337 case ARM::t2STRHi8: return ARM::t2STRHi12;
338
339 case ARM::t2LDRi12:
340 case ARM::t2LDRHi12:
341 case ARM::t2LDRBi12:
342 case ARM::t2LDRSHi12:
343 case ARM::t2LDRSBi12:
344 case ARM::t2STRi12:
345 case ARM::t2STRBi12:
346 case ARM::t2STRHi12:
347 return opcode;
348
349 default:
350 break;
351 }
352
353 return 0;
354}
355
356static unsigned
357immediateOffsetOpcode(unsigned opcode)
358{
359 switch (opcode) {
360 case ARM::t2LDRs: return ARM::t2LDRi12;
361 case ARM::t2LDRHs: return ARM::t2LDRHi12;
362 case ARM::t2LDRBs: return ARM::t2LDRBi12;
363 case ARM::t2LDRSHs: return ARM::t2LDRSHi12;
364 case ARM::t2LDRSBs: return ARM::t2LDRSBi12;
365 case ARM::t2STRs: return ARM::t2STRi12;
366 case ARM::t2STRBs: return ARM::t2STRBi12;
367 case ARM::t2STRHs: return ARM::t2STRHi12;
368
369 case ARM::t2LDRi12:
370 case ARM::t2LDRHi12:
371 case ARM::t2LDRBi12:
372 case ARM::t2LDRSHi12:
373 case ARM::t2LDRSBi12:
374 case ARM::t2STRi12:
375 case ARM::t2STRBi12:
376 case ARM::t2STRHi12:
377 case ARM::t2LDRi8:
378 case ARM::t2LDRHi8:
379 case ARM::t2LDRBi8:
380 case ARM::t2LDRSHi8:
381 case ARM::t2LDRSBi8:
382 case ARM::t2STRi8:
383 case ARM::t2STRBi8:
384 case ARM::t2STRHi8:
385 return opcode;
386
387 default:
388 break;
389 }
390
391 return 0;
392}
393
Evan Chengcdbb3f52009-08-27 01:23:50 +0000394bool llvm::rewriteT2FrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
395 unsigned FrameReg, int &Offset,
396 const ARMBaseInstrInfo &TII) {
Evan Cheng6495f632009-07-28 05:48:47 +0000397 unsigned Opcode = MI.getOpcode();
Evan Chenge837dea2011-06-28 19:10:37 +0000398 const MCInstrDesc &Desc = MI.getDesc();
Evan Cheng6495f632009-07-28 05:48:47 +0000399 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
400 bool isSub = false;
401
402 // Memory operands in inline assembly always use AddrModeT2_i12.
403 if (Opcode == ARM::INLINEASM)
404 AddrMode = ARMII::AddrModeT2_i12; // FIXME. mode for thumb2?
Jim Grosbach764ab522009-08-11 15:33:49 +0000405
Evan Cheng6495f632009-07-28 05:48:47 +0000406 if (Opcode == ARM::t2ADDri || Opcode == ARM::t2ADDri12) {
407 Offset += MI.getOperand(FrameRegIdx+1).getImm();
Evan Cheng86198642009-08-07 00:34:42 +0000408
Jakob Stoklund Olesen35f0feb2010-01-19 21:08:28 +0000409 unsigned PredReg;
410 if (Offset == 0 && getInstrPredicate(&MI, PredReg) == ARMCC::AL) {
Evan Cheng6495f632009-07-28 05:48:47 +0000411 // Turn it into a move.
Evan Cheng09d97352009-08-10 02:06:53 +0000412 MI.setDesc(TII.get(ARM::tMOVgpr2gpr));
Evan Cheng6495f632009-07-28 05:48:47 +0000413 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Jakob Stoklund Olesen35f0feb2010-01-19 21:08:28 +0000414 // Remove offset and remaining explicit predicate operands.
415 do MI.RemoveOperand(FrameRegIdx+1);
416 while (MI.getNumOperands() > FrameRegIdx+1 &&
417 (!MI.getOperand(FrameRegIdx+1).isReg() ||
418 !MI.getOperand(FrameRegIdx+1).isImm()));
Evan Chengcdbb3f52009-08-27 01:23:50 +0000419 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000420 }
421
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000422 bool HasCCOut = Opcode != ARM::t2ADDri12;
423
Evan Cheng6495f632009-07-28 05:48:47 +0000424 if (Offset < 0) {
425 Offset = -Offset;
426 isSub = true;
Jim Grosbachf6fd9092011-06-29 23:25:04 +0000427 MI.setDesc(TII.get(ARM::t2SUBri));
Evan Cheng86198642009-08-07 00:34:42 +0000428 } else {
Jim Grosbachf6fd9092011-06-29 23:25:04 +0000429 MI.setDesc(TII.get(ARM::t2ADDri));
Evan Cheng6495f632009-07-28 05:48:47 +0000430 }
431
432 // Common case: small offset, fits into instruction.
433 if (ARM_AM::getT2SOImmVal(Offset) != -1) {
Evan Cheng6495f632009-07-28 05:48:47 +0000434 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
435 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000436 // Add cc_out operand if the original instruction did not have one.
437 if (!HasCCOut)
438 MI.addOperand(MachineOperand::CreateReg(0, false));
Evan Chengcdbb3f52009-08-27 01:23:50 +0000439 Offset = 0;
440 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000441 }
442 // Another common case: imm12.
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000443 if (Offset < 4096 &&
444 (!HasCCOut || MI.getOperand(MI.getNumOperands()-1).getReg() == 0)) {
Jim Grosbachf6fd9092011-06-29 23:25:04 +0000445 unsigned NewOpc = isSub ? ARM::t2SUBri12 : ARM::t2ADDri12;
Evan Cheng86198642009-08-07 00:34:42 +0000446 MI.setDesc(TII.get(NewOpc));
Evan Cheng6495f632009-07-28 05:48:47 +0000447 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
448 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000449 // Remove the cc_out operand.
450 if (HasCCOut)
451 MI.RemoveOperand(MI.getNumOperands()-1);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000452 Offset = 0;
453 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000454 }
455
456 // Otherwise, extract 8 adjacent bits from the immediate into this
457 // t2ADDri/t2SUBri.
458 unsigned RotAmt = CountLeadingZeros_32(Offset);
459 unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xff000000U, RotAmt);
460
461 // We will handle these bits from offset, clear them.
462 Offset &= ~ThisImmVal;
463
464 assert(ARM_AM::getT2SOImmVal(ThisImmVal) != -1 &&
465 "Bit extraction didn't work?");
466 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000467 // Add cc_out operand if the original instruction did not have one.
468 if (!HasCCOut)
469 MI.addOperand(MachineOperand::CreateReg(0, false));
470
Evan Cheng6495f632009-07-28 05:48:47 +0000471 } else {
Bob Wilsone4863f42009-09-15 17:56:18 +0000472
Bob Wilsone6373eb2010-02-06 00:24:38 +0000473 // AddrMode4 and AddrMode6 cannot handle any offset.
474 if (AddrMode == ARMII::AddrMode4 || AddrMode == ARMII::AddrMode6)
Bob Wilsone4863f42009-09-15 17:56:18 +0000475 return false;
476
Evan Cheng6495f632009-07-28 05:48:47 +0000477 // AddrModeT2_so cannot handle any offset. If there is no offset
478 // register then we change to an immediate version.
Evan Cheng86198642009-08-07 00:34:42 +0000479 unsigned NewOpc = Opcode;
Evan Cheng6495f632009-07-28 05:48:47 +0000480 if (AddrMode == ARMII::AddrModeT2_so) {
481 unsigned OffsetReg = MI.getOperand(FrameRegIdx+1).getReg();
482 if (OffsetReg != 0) {
483 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000484 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +0000485 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000486
Evan Cheng6495f632009-07-28 05:48:47 +0000487 MI.RemoveOperand(FrameRegIdx+1);
488 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(0);
489 NewOpc = immediateOffsetOpcode(Opcode);
490 AddrMode = ARMII::AddrModeT2_i12;
491 }
492
493 unsigned NumBits = 0;
494 unsigned Scale = 1;
495 if (AddrMode == ARMII::AddrModeT2_i8 || AddrMode == ARMII::AddrModeT2_i12) {
496 // i8 supports only negative, and i12 supports only positive, so
497 // based on Offset sign convert Opcode to the appropriate
498 // instruction
499 Offset += MI.getOperand(FrameRegIdx+1).getImm();
500 if (Offset < 0) {
501 NewOpc = negativeOffsetOpcode(Opcode);
502 NumBits = 8;
503 isSub = true;
504 Offset = -Offset;
505 } else {
506 NewOpc = positiveOffsetOpcode(Opcode);
507 NumBits = 12;
508 }
Bob Wilsone6373eb2010-02-06 00:24:38 +0000509 } else if (AddrMode == ARMII::AddrMode5) {
510 // VFP address mode.
511 const MachineOperand &OffOp = MI.getOperand(FrameRegIdx+1);
512 int InstrOffs = ARM_AM::getAM5Offset(OffOp.getImm());
513 if (ARM_AM::getAM5Op(OffOp.getImm()) == ARM_AM::sub)
514 InstrOffs *= -1;
Evan Cheng6495f632009-07-28 05:48:47 +0000515 NumBits = 8;
516 Scale = 4;
517 Offset += InstrOffs * 4;
518 assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
519 if (Offset < 0) {
520 Offset = -Offset;
521 isSub = true;
522 }
Bob Wilsone6373eb2010-02-06 00:24:38 +0000523 } else {
524 llvm_unreachable("Unsupported addressing mode!");
Evan Cheng6495f632009-07-28 05:48:47 +0000525 }
526
527 if (NewOpc != Opcode)
528 MI.setDesc(TII.get(NewOpc));
529
530 MachineOperand &ImmOp = MI.getOperand(FrameRegIdx+1);
531
532 // Attempt to fold address computation
533 // Common case: small offset, fits into instruction.
534 int ImmedOffset = Offset / Scale;
535 unsigned Mask = (1 << NumBits) - 1;
536 if ((unsigned)Offset <= Mask * Scale) {
537 // Replace the FrameIndex with fp/sp
538 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
539 if (isSub) {
540 if (AddrMode == ARMII::AddrMode5)
541 // FIXME: Not consistent.
542 ImmedOffset |= 1 << NumBits;
Jim Grosbach764ab522009-08-11 15:33:49 +0000543 else
Evan Cheng6495f632009-07-28 05:48:47 +0000544 ImmedOffset = -ImmedOffset;
545 }
546 ImmOp.ChangeToImmediate(ImmedOffset);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000547 Offset = 0;
548 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000549 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000550
Evan Cheng6495f632009-07-28 05:48:47 +0000551 // Otherwise, offset doesn't fit. Pull in what we can to simplify
David Goodwind9453782009-07-28 23:52:33 +0000552 ImmedOffset = ImmedOffset & Mask;
Evan Cheng6495f632009-07-28 05:48:47 +0000553 if (isSub) {
554 if (AddrMode == ARMII::AddrMode5)
555 // FIXME: Not consistent.
556 ImmedOffset |= 1 << NumBits;
Evan Chenga8e89842009-08-03 02:38:06 +0000557 else {
Evan Cheng6495f632009-07-28 05:48:47 +0000558 ImmedOffset = -ImmedOffset;
Evan Chenga8e89842009-08-03 02:38:06 +0000559 if (ImmedOffset == 0)
560 // Change the opcode back if the encoded offset is zero.
561 MI.setDesc(TII.get(positiveOffsetOpcode(NewOpc)));
562 }
Evan Cheng6495f632009-07-28 05:48:47 +0000563 }
564 ImmOp.ChangeToImmediate(ImmedOffset);
565 Offset &= ~(Mask*Scale);
566 }
567
Evan Chengcdbb3f52009-08-27 01:23:50 +0000568 Offset = (isSub) ? -Offset : Offset;
569 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +0000570}
Evan Cheng68fc2da2010-06-09 19:26:01 +0000571
572/// scheduleTwoAddrSource - Schedule the copy / re-mat of the source of the
573/// two-addrss instruction inserted by two-address pass.
574void
575Thumb2InstrInfo::scheduleTwoAddrSource(MachineInstr *SrcMI,
576 MachineInstr *UseMI,
577 const TargetRegisterInfo &TRI) const {
578 if (SrcMI->getOpcode() != ARM::tMOVgpr2gpr ||
579 SrcMI->getOperand(1).isKill())
580 return;
581
582 unsigned PredReg = 0;
583 ARMCC::CondCodes CC = llvm::getInstrPredicate(UseMI, PredReg);
584 if (CC == ARMCC::AL || PredReg != ARM::CPSR)
585 return;
586
587 // Schedule the copy so it doesn't come between previous instructions
588 // and UseMI which can form an IT block.
589 unsigned SrcReg = SrcMI->getOperand(1).getReg();
590 ARMCC::CondCodes OCC = ARMCC::getOppositeCondition(CC);
591 MachineBasicBlock *MBB = UseMI->getParent();
592 MachineBasicBlock::iterator MBBI = SrcMI;
593 unsigned NumInsts = 0;
594 while (--MBBI != MBB->begin()) {
595 if (MBBI->isDebugValue())
596 continue;
597
598 MachineInstr *NMI = &*MBBI;
599 ARMCC::CondCodes NCC = llvm::getInstrPredicate(NMI, PredReg);
600 if (!(NCC == CC || NCC == OCC) ||
601 NMI->modifiesRegister(SrcReg, &TRI) ||
602 NMI->definesRegister(ARM::CPSR))
603 break;
604 if (++NumInsts == 4)
605 // Too many in a row!
606 return;
607 }
608
609 if (NumInsts) {
610 MBB->remove(SrcMI);
611 MBB->insert(++MBBI, SrcMI);
612 }
613}
Evan Cheng4d54e5b2010-06-22 01:18:16 +0000614
615ARMCC::CondCodes
616llvm::getITInstrPredicate(const MachineInstr *MI, unsigned &PredReg) {
617 unsigned Opc = MI->getOpcode();
618 if (Opc == ARM::tBcc || Opc == ARM::t2Bcc)
619 return ARMCC::AL;
620 return llvm::getInstrPredicate(MI, PredReg);
621}