blob: 63f01bf11c34b58a5cc7a9493645bdc893b8f5c4 [file] [log] [blame]
Bill Wendlingbc9bffa2007-03-07 05:43:18 +00001//====- X86InstrMMX.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Evan Chengffcb95b2006-02-21 19:13:53 +00002//
3// The LLVM Compiler Infrastructure
4//
Bill Wendling826f36f2007-03-28 00:57:11 +00005// This file was developed by Evan Cheng and is distributed under the
Bill Wendling6dc29ec2007-03-27 21:20:36 +00006// University of Illinois Open Source License. See LICENSE.TXT for details.
Evan Chengffcb95b2006-02-21 19:13:53 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 MMX instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Bill Wendlinga31bd272007-03-06 18:53:42 +000016//===----------------------------------------------------------------------===//
Evan Chengfcf5e212006-04-11 06:57:30 +000017// Instruction templates
Bill Wendlinga31bd272007-03-06 18:53:42 +000018//===----------------------------------------------------------------------===//
19
Evan Chengd2a6d542006-04-12 23:42:44 +000020// MMXI - MMX instructions with TB prefix.
21// MMX2I - MMX / SSE2 instructions with TB and OpSize prefixes.
22// MMXIi8 - MMX instructions with ImmT == Imm8 and TB prefix.
Bill Wendling71bfd112007-04-03 23:48:32 +000023// MMXIi8 - MMX instructions with ImmT == Imm8 and TB prefix.
24// MMXID - MMX instructions with XD prefix.
25// MMXIS - MMX instructions with XS prefix.
Evan Chengd2a6d542006-04-12 23:42:44 +000026class MMXI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
27 : I<o, F, ops, asm, pattern>, TB, Requires<[HasMMX]>;
28class MMX2I<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Bill Wendlingb8440a02007-03-23 22:35:46 +000029 : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasMMX]>;
Evan Chengfcf5e212006-04-11 06:57:30 +000030class MMXIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Cheng1693e482006-07-19 00:27:29 +000031 : Ii8<o, F, ops, asm, pattern>, TB, Requires<[HasMMX]>;
Bill Wendling71bfd112007-04-03 23:48:32 +000032class MMXID<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
33 : Ii8<o, F, ops, asm, pattern>, XD, Requires<[HasMMX]>;
34class MMXIS<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
35 : Ii8<o, F, ops, asm, pattern>, XS, Requires<[HasMMX]>;
Evan Chengfcf5e212006-04-11 06:57:30 +000036
Evan Chengba753c62006-03-20 06:04:52 +000037// Some 'special' instructions
38def IMPLICIT_DEF_VR64 : I<0, Pseudo, (ops VR64:$dst),
39 "#IMPLICIT_DEF $dst",
40 [(set VR64:$dst, (v8i8 (undef)))]>,
41 Requires<[HasMMX]>;
42
Bill Wendlingbc9bffa2007-03-07 05:43:18 +000043// 64-bit vector undef's.
44def : Pat<(v8i8 (undef)), (IMPLICIT_DEF_VR64)>;
45def : Pat<(v4i16 (undef)), (IMPLICIT_DEF_VR64)>;
46def : Pat<(v2i32 (undef)), (IMPLICIT_DEF_VR64)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +000047def : Pat<(v1i64 (undef)), (IMPLICIT_DEF_VR64)>;
Evan Chengba753c62006-03-20 06:04:52 +000048
Bill Wendlinga31bd272007-03-06 18:53:42 +000049//===----------------------------------------------------------------------===//
50// MMX Pattern Fragments
51//===----------------------------------------------------------------------===//
52
Bill Wendlingccc44ad2007-03-27 20:22:40 +000053def load_mmx : PatFrag<(ops node:$ptr), (v1i64 (load node:$ptr))>;
Bill Wendlinga31bd272007-03-06 18:53:42 +000054
Bill Wendlinga348c562007-03-22 18:42:45 +000055def bc_v8i8 : PatFrag<(ops node:$in), (v8i8 (bitconvert node:$in))>;
56def bc_v4i16 : PatFrag<(ops node:$in), (v4i16 (bitconvert node:$in))>;
57def bc_v2i32 : PatFrag<(ops node:$in), (v2i32 (bitconvert node:$in))>;
Bill Wendlingccc44ad2007-03-27 20:22:40 +000058def bc_v1i64 : PatFrag<(ops node:$in), (v1i64 (bitconvert node:$in))>;
Bill Wendlinga348c562007-03-22 18:42:45 +000059
Bill Wendlinga31bd272007-03-06 18:53:42 +000060//===----------------------------------------------------------------------===//
Bill Wendling71bfd112007-04-03 23:48:32 +000061// MMX Masks
62//===----------------------------------------------------------------------===//
63
Bill Wendling69dc5332007-04-24 21:18:37 +000064// MMX_SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to
65// PSHUFW imm.
66def MMX_SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
67 return getI8Imm(X86::getShuffleSHUFImmediate(N));
68}]>;
69
70// Patterns for: vector_shuffle v1, v2, <2, 6, 3, 7, ...>
Bill Wendling71bfd112007-04-03 23:48:32 +000071def MMX_UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
72 return X86::isUNPCKHMask(N);
73}]>;
74
Bill Wendling69dc5332007-04-24 21:18:37 +000075// Patterns for: vector_shuffle v1, v2, <0, 4, 2, 5, ...>
Bill Wendling71bfd112007-04-03 23:48:32 +000076def MMX_UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
77 return X86::isUNPCKLMask(N);
78}]>;
79
Bill Wendling69dc5332007-04-24 21:18:37 +000080// Patterns for: vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
81def MMX_UNPCKH_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
82 return X86::isUNPCKH_v_undef_Mask(N);
83}]>;
84
85// Patterns for: vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
86def MMX_UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
87 return X86::isUNPCKL_v_undef_Mask(N);
88}]>;
89
90// Patterns for shuffling.
91def MMX_PSHUFW_shuffle_mask : PatLeaf<(build_vector), [{
92 return X86::isPSHUFDMask(N);
93}], MMX_SHUFFLE_get_shuf_imm>;
94
95// Patterns for: vector_shuffle v1, v2, <4, 5, 2, 3>; etc.
96def MMX_MOVL_shuffle_mask : PatLeaf<(build_vector), [{
97 return X86::isMOVLMask(N);
98}]>;
99
Bill Wendling71bfd112007-04-03 23:48:32 +0000100//===----------------------------------------------------------------------===//
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000101// MMX Multiclasses
102//===----------------------------------------------------------------------===//
103
104let isTwoAddress = 1 in {
105 // MMXI_binop_rm - Simple MMX binary operator.
106 multiclass MMXI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
107 ValueType OpVT, bit Commutable = 0> {
108 def rr : MMXI<opc, MRMSrcReg, (ops VR64:$dst, VR64:$src1, VR64:$src2),
109 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
110 [(set VR64:$dst, (OpVT (OpNode VR64:$src1, VR64:$src2)))]> {
111 let isCommutable = Commutable;
112 }
113 def rm : MMXI<opc, MRMSrcMem, (ops VR64:$dst, VR64:$src1, i64mem:$src2),
114 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
115 [(set VR64:$dst, (OpVT (OpNode VR64:$src1,
116 (bitconvert
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000117 (load_mmx addr:$src2)))))]>;
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000118 }
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000119
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000120 multiclass MMXI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
121 bit Commutable = 0> {
122 def rr : MMXI<opc, MRMSrcReg, (ops VR64:$dst, VR64:$src1, VR64:$src2),
123 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
124 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))]> {
125 let isCommutable = Commutable;
126 }
127 def rm : MMXI<opc, MRMSrcMem, (ops VR64:$dst, VR64:$src1, i64mem:$src2),
128 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
129 [(set VR64:$dst, (IntId VR64:$src1,
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000130 (bitconvert (load_mmx addr:$src2))))]>;
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000131 }
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000132
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000133 // MMXI_binop_rm_v1i64 - Simple MMX binary operator whose type is v1i64.
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000134 //
135 // FIXME: we could eliminate this and use MMXI_binop_rm instead if tblgen knew
136 // to collapse (bitconvert VT to VT) into its operand.
137 //
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000138 multiclass MMXI_binop_rm_v1i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000139 bit Commutable = 0> {
140 def rr : MMXI<opc, MRMSrcReg, (ops VR64:$dst, VR64:$src1, VR64:$src2),
141 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000142 [(set VR64:$dst, (v1i64 (OpNode VR64:$src1, VR64:$src2)))]> {
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000143 let isCommutable = Commutable;
144 }
145 def rm : MMXI<opc, MRMSrcMem, (ops VR64:$dst, VR64:$src1, i64mem:$src2),
146 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
147 [(set VR64:$dst,
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000148 (OpNode VR64:$src1,(load_mmx addr:$src2)))]>;
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000149 }
Bill Wendlinga348c562007-03-22 18:42:45 +0000150
151 multiclass MMXI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
152 string OpcodeStr, Intrinsic IntId> {
153 def rr : MMXI<opc, MRMSrcReg, (ops VR64:$dst, VR64:$src1, VR64:$src2),
154 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
155 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))]>;
156 def rm : MMXI<opc, MRMSrcMem, (ops VR64:$dst, VR64:$src1, i64mem:$src2),
157 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
158 [(set VR64:$dst, (IntId VR64:$src1,
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000159 (bitconvert (load_mmx addr:$src2))))]>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000160 def ri : MMXIi8<opc2, ImmForm, (ops VR64:$dst, VR64:$src1, i32i8imm:$src2),
161 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
162 [(set VR64:$dst, (IntId VR64:$src1,
163 (scalar_to_vector (i32 imm:$src2))))]>;
164 }
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000165}
166
167//===----------------------------------------------------------------------===//
Bill Wendling823efee2007-04-03 06:00:37 +0000168// MMX EMMS & FEMMS Instructions
Bill Wendlinga31bd272007-03-06 18:53:42 +0000169//===----------------------------------------------------------------------===//
170
Bill Wendling823efee2007-04-03 06:00:37 +0000171def MMX_EMMS : MMXI<0x77, RawFrm, (ops), "emms", [(int_x86_mmx_emms)]>;
172def MMX_FEMMS : MMXI<0x0E, RawFrm, (ops), "femms", [(int_x86_mmx_femms)]>;
Bill Wendlinga31bd272007-03-06 18:53:42 +0000173
174//===----------------------------------------------------------------------===//
175// MMX Scalar Instructions
176//===----------------------------------------------------------------------===//
Bill Wendling229baff2007-03-05 23:09:45 +0000177
Bill Wendling71bfd112007-04-03 23:48:32 +0000178// Data Transfer Instructions
179def MMX_MOVD64rr : MMXI<0x6E, MRMSrcReg, (ops VR64:$dst, GR32:$src),
180 "movd {$src, $dst|$dst, $src}", []>;
181def MMX_MOVD64rm : MMXI<0x6E, MRMSrcMem, (ops VR64:$dst, i32mem:$src),
182 "movd {$src, $dst|$dst, $src}", []>;
183def MMX_MOVD64mr : MMXI<0x7E, MRMDestMem, (ops i32mem:$dst, VR64:$src),
184 "movd {$src, $dst|$dst, $src}", []>;
185
186def MMX_MOVQ64rr : MMXI<0x6F, MRMSrcReg, (ops VR64:$dst, VR64:$src),
187 "movq {$src, $dst|$dst, $src}", []>;
188def MMX_MOVQ64rm : MMXI<0x6F, MRMSrcMem, (ops VR64:$dst, i64mem:$src),
189 "movq {$src, $dst|$dst, $src}",
190 [(set VR64:$dst, (load_mmx addr:$src))]>;
191def MMX_MOVQ64mr : MMXI<0x7F, MRMDestMem, (ops i64mem:$dst, VR64:$src),
192 "movq {$src, $dst|$dst, $src}",
193 [(store (v1i64 VR64:$src), addr:$dst)]>;
194
195def MMX_MOVDQ2Qrr : MMXID<0xD6, MRMDestMem, (ops VR64:$dst, VR128:$src),
196 "movdq2q {$src, $dst|$dst, $src}",
Bill Wendling69dc5332007-04-24 21:18:37 +0000197 [(set VR64:$dst,
198 (v1i64 (vector_extract (v2i64 VR128:$src),
199 (iPTR 0))))]>;
200
Bill Wendling71bfd112007-04-03 23:48:32 +0000201def MMX_MOVQ2DQrr : MMXIS<0xD6, MRMDestMem, (ops VR128:$dst, VR64:$src),
202 "movq2dq {$src, $dst|$dst, $src}",
Bill Wendling69dc5332007-04-24 21:18:37 +0000203 [(set VR128:$dst,
204 (bitconvert (v1i64 VR64:$src)))]>;
Bill Wendling71bfd112007-04-03 23:48:32 +0000205
206def MMX_MOVNTQmr : MMXI<0xE7, MRMDestMem, (ops i64mem:$dst, VR64:$src),
Bill Wendling69dc5332007-04-24 21:18:37 +0000207 "movntq {$src, $dst|$dst, $src}",
208 [(int_x86_mmx_movnt_dq addr:$dst, VR64:$src)]>;
Bill Wendling71bfd112007-04-03 23:48:32 +0000209
Bill Wendling69dc5332007-04-24 21:18:37 +0000210let AddedComplexity = 15 in
211// movd to MMX register zero-extends
212def MMX_MOVZDI2PDIrr : MMX2I<0x6E, MRMSrcReg, (ops VR64:$dst, GR32:$src),
213 "movd {$src, $dst|$dst, $src}",
214 [(set VR64:$dst,
215 (v2i32 (vector_shuffle immAllZerosV,
216 (v2i32 (scalar_to_vector GR32:$src)),
217 MMX_MOVL_shuffle_mask)))]>;
218let AddedComplexity = 20 in
219def MMX_MOVZDI2PDIrm : MMX2I<0x6E, MRMSrcMem, (ops VR64:$dst, i32mem:$src),
220 "movd {$src, $dst|$dst, $src}",
221 [(set VR64:$dst,
222 (v2i32 (vector_shuffle immAllZerosV,
223 (v2i32 (scalar_to_vector
224 (loadi32 addr:$src))),
225 MMX_MOVL_shuffle_mask)))]>;
Bill Wendling71bfd112007-04-03 23:48:32 +0000226
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000227// Arithmetic Instructions
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000228
229// -- Addition
Bill Wendling823efee2007-04-03 06:00:37 +0000230defm MMX_PADDB : MMXI_binop_rm<0xFC, "paddb", add, v8i8, 1>;
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000231defm MMX_PADDW : MMXI_binop_rm<0xFD, "paddw", add, v4i16, 1>;
232defm MMX_PADDD : MMXI_binop_rm<0xFE, "paddd", add, v2i32, 1>;
Bill Wendling823efee2007-04-03 06:00:37 +0000233defm MMX_PADDQ : MMXI_binop_rm<0xD4, "paddq", add, v1i64, 1>;
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000234
235defm MMX_PADDSB : MMXI_binop_rm_int<0xEC, "paddsb" , int_x86_mmx_padds_b, 1>;
236defm MMX_PADDSW : MMXI_binop_rm_int<0xED, "paddsw" , int_x86_mmx_padds_w, 1>;
237
238defm MMX_PADDUSB : MMXI_binop_rm_int<0xDC, "paddusb", int_x86_mmx_paddus_b, 1>;
239defm MMX_PADDUSW : MMXI_binop_rm_int<0xDD, "paddusw", int_x86_mmx_paddus_w, 1>;
240
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000241// -- Subtraction
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000242defm MMX_PSUBB : MMXI_binop_rm<0xF8, "psubb", sub, v8i8>;
243defm MMX_PSUBW : MMXI_binop_rm<0xF9, "psubw", sub, v4i16>;
244defm MMX_PSUBD : MMXI_binop_rm<0xFA, "psubd", sub, v2i32>;
Bill Wendling69dc5332007-04-24 21:18:37 +0000245defm MMX_PSUBQ : MMXI_binop_rm<0xFB, "psubq", sub, v1i64>;
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000246
247defm MMX_PSUBSB : MMXI_binop_rm_int<0xE8, "psubsb" , int_x86_mmx_psubs_b>;
248defm MMX_PSUBSW : MMXI_binop_rm_int<0xE9, "psubsw" , int_x86_mmx_psubs_w>;
249
250defm MMX_PSUBUSB : MMXI_binop_rm_int<0xD8, "psubusb", int_x86_mmx_psubus_b>;
251defm MMX_PSUBUSW : MMXI_binop_rm_int<0xD9, "psubusw", int_x86_mmx_psubus_w>;
252
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000253// -- Multiplication
Bill Wendling74027e92007-03-15 21:24:36 +0000254defm MMX_PMULLW : MMXI_binop_rm<0xD5, "pmullw", mul, v4i16, 1>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000255
Bill Wendling71bfd112007-04-03 23:48:32 +0000256defm MMX_PMULHW : MMXI_binop_rm_int<0xE5, "pmulhw", int_x86_mmx_pmulh_w, 1>;
257defm MMX_PMULHUW : MMXI_binop_rm_int<0xE4, "pmulhuw", int_x86_mmx_pmulhu_w, 1>;
258defm MMX_PMULUDQ : MMXI_binop_rm_int<0xF4, "pmuludq", int_x86_mmx_pmulu_dq, 1>;
259
260// -- Miscellanea
Bill Wendling74027e92007-03-15 21:24:36 +0000261defm MMX_PMADDWD : MMXI_binop_rm_int<0xF5, "pmaddwd", int_x86_mmx_pmadd_wd, 1>;
262
Bill Wendling71bfd112007-04-03 23:48:32 +0000263defm MMX_PAVGB : MMXI_binop_rm_int<0xE0, "pavgb", int_x86_mmx_pavg_b, 1>;
264defm MMX_PAVGW : MMXI_binop_rm_int<0xE3, "pavgw", int_x86_mmx_pavg_w, 1>;
265
266defm MMX_PMINUB : MMXI_binop_rm_int<0xDA, "pminub", int_x86_mmx_pminu_b, 1>;
267defm MMX_PMINSW : MMXI_binop_rm_int<0xEA, "pminsw", int_x86_mmx_pmins_w, 1>;
268
269defm MMX_PMAXUB : MMXI_binop_rm_int<0xDE, "pmaxub", int_x86_mmx_pmaxu_b, 1>;
270defm MMX_PMAXSW : MMXI_binop_rm_int<0xEE, "pmaxsw", int_x86_mmx_pmaxs_w, 1>;
271
272defm MMX_PSADBW : MMXI_binop_rm_int<0xE0, "psadbw", int_x86_mmx_psad_bw, 1>;
273
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000274// Logical Instructions
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000275defm MMX_PAND : MMXI_binop_rm_v1i64<0xDB, "pand", and, 1>;
276defm MMX_POR : MMXI_binop_rm_v1i64<0xEB, "por" , or, 1>;
277defm MMX_PXOR : MMXI_binop_rm_v1i64<0xEF, "pxor", xor, 1>;
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000278
279let isTwoAddress = 1 in {
280 def MMX_PANDNrr : MMXI<0xDF, MRMSrcReg,
281 (ops VR64:$dst, VR64:$src1, VR64:$src2),
282 "pandn {$src2, $dst|$dst, $src2}",
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000283 [(set VR64:$dst, (v1i64 (and (vnot VR64:$src1),
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000284 VR64:$src2)))]>;
285 def MMX_PANDNrm : MMXI<0xDF, MRMSrcMem,
286 (ops VR64:$dst, VR64:$src1, i64mem:$src2),
287 "pandn {$src2, $dst|$dst, $src2}",
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000288 [(set VR64:$dst, (v1i64 (and (vnot VR64:$src1),
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000289 (load addr:$src2))))]>;
290}
291
Bill Wendlinga348c562007-03-22 18:42:45 +0000292// Shift Instructions
293defm MMX_PSRLW : MMXI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
294 int_x86_mmx_psrl_w>;
295defm MMX_PSRLD : MMXI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
296 int_x86_mmx_psrl_d>;
297defm MMX_PSRLQ : MMXI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
298 int_x86_mmx_psrl_q>;
299
300defm MMX_PSLLW : MMXI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
301 int_x86_mmx_psll_w>;
302defm MMX_PSLLD : MMXI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
303 int_x86_mmx_psll_d>;
304defm MMX_PSLLQ : MMXI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
305 int_x86_mmx_psll_q>;
306
307defm MMX_PSRAW : MMXI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
308 int_x86_mmx_psra_w>;
309defm MMX_PSRAD : MMXI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
310 int_x86_mmx_psra_d>;
311
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000312// Comparison Instructions
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000313defm MMX_PCMPEQB : MMXI_binop_rm_int<0x74, "pcmpeqb", int_x86_mmx_pcmpeq_b>;
314defm MMX_PCMPEQW : MMXI_binop_rm_int<0x75, "pcmpeqw", int_x86_mmx_pcmpeq_w>;
315defm MMX_PCMPEQD : MMXI_binop_rm_int<0x76, "pcmpeqd", int_x86_mmx_pcmpeq_d>;
316
317defm MMX_PCMPGTB : MMXI_binop_rm_int<0x64, "pcmpgtb", int_x86_mmx_pcmpgt_b>;
318defm MMX_PCMPGTW : MMXI_binop_rm_int<0x65, "pcmpgtw", int_x86_mmx_pcmpgt_w>;
319defm MMX_PCMPGTD : MMXI_binop_rm_int<0x66, "pcmpgtd", int_x86_mmx_pcmpgt_d>;
320
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000321// Conversion Instructions
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000322
323// -- Unpack Instructions
324let isTwoAddress = 1 in {
325 // Unpack High Packed Data Instructions
326 def MMX_PUNPCKHBWrr : MMXI<0x68, MRMSrcReg,
327 (ops VR64:$dst, VR64:$src1, VR64:$src2),
328 "punpckhbw {$src2, $dst|$dst, $src2}",
329 [(set VR64:$dst,
330 (v8i8 (vector_shuffle VR64:$src1, VR64:$src2,
331 MMX_UNPCKH_shuffle_mask)))]>;
332 def MMX_PUNPCKHBWrm : MMXI<0x68, MRMSrcMem,
333 (ops VR64:$dst, VR64:$src1, i64mem:$src2),
334 "punpckhbw {$src2, $dst|$dst, $src2}",
335 [(set VR64:$dst,
336 (v8i8 (vector_shuffle VR64:$src1,
337 (bc_v8i8 (load_mmx addr:$src2)),
338 MMX_UNPCKH_shuffle_mask)))]>;
339
340 def MMX_PUNPCKHWDrr : MMXI<0x69, MRMSrcReg,
341 (ops VR64:$dst, VR64:$src1, VR64:$src2),
342 "punpckhwd {$src2, $dst|$dst, $src2}",
343 [(set VR64:$dst,
344 (v4i16 (vector_shuffle VR64:$src1, VR64:$src2,
345 MMX_UNPCKH_shuffle_mask)))]>;
346 def MMX_PUNPCKHWDrm : MMXI<0x69, MRMSrcMem,
347 (ops VR64:$dst, VR64:$src1, i64mem:$src2),
348 "punpckhwd {$src2, $dst|$dst, $src2}",
349 [(set VR64:$dst,
350 (v4i16 (vector_shuffle VR64:$src1,
351 (bc_v4i16 (load_mmx addr:$src2)),
352 MMX_UNPCKH_shuffle_mask)))]>;
353
354 def MMX_PUNPCKHDQrr : MMXI<0x6A, MRMSrcReg,
355 (ops VR64:$dst, VR64:$src1, VR64:$src2),
356 "punpckhdq {$src2, $dst|$dst, $src2}",
357 [(set VR64:$dst,
358 (v2i32 (vector_shuffle VR64:$src1, VR64:$src2,
359 MMX_UNPCKH_shuffle_mask)))]>;
360 def MMX_PUNPCKHDQrm : MMXI<0x6A, MRMSrcMem,
361 (ops VR64:$dst, VR64:$src1, i64mem:$src2),
362 "punpckhdq {$src2, $dst|$dst, $src2}",
363 [(set VR64:$dst,
364 (v2i32 (vector_shuffle VR64:$src1,
365 (bc_v2i32 (load_mmx addr:$src2)),
366 MMX_UNPCKH_shuffle_mask)))]>;
367
368 // Unpack Low Packed Data Instructions
369 def MMX_PUNPCKLBWrr : MMXI<0x60, MRMSrcReg,
370 (ops VR64:$dst, VR64:$src1, VR64:$src2),
371 "punpcklbw {$src2, $dst|$dst, $src2}",
372 [(set VR64:$dst,
373 (v8i8 (vector_shuffle VR64:$src1, VR64:$src2,
374 MMX_UNPCKL_shuffle_mask)))]>;
375 def MMX_PUNPCKLBWrm : MMXI<0x60, MRMSrcMem,
376 (ops VR64:$dst, VR64:$src1, i64mem:$src2),
377 "punpcklbw {$src2, $dst|$dst, $src2}",
378 [(set VR64:$dst,
379 (v8i8 (vector_shuffle VR64:$src1,
380 (bc_v8i8 (load_mmx addr:$src2)),
381 MMX_UNPCKL_shuffle_mask)))]>;
382
383 def MMX_PUNPCKLWDrr : MMXI<0x61, MRMSrcReg,
384 (ops VR64:$dst, VR64:$src1, VR64:$src2),
385 "punpcklwd {$src2, $dst|$dst, $src2}",
386 [(set VR64:$dst,
387 (v4i16 (vector_shuffle VR64:$src1, VR64:$src2,
388 MMX_UNPCKL_shuffle_mask)))]>;
389 def MMX_PUNPCKLWDrm : MMXI<0x61, MRMSrcMem,
390 (ops VR64:$dst, VR64:$src1, i64mem:$src2),
391 "punpcklwd {$src2, $dst|$dst, $src2}",
392 [(set VR64:$dst,
393 (v4i16 (vector_shuffle VR64:$src1,
394 (bc_v4i16 (load_mmx addr:$src2)),
395 MMX_UNPCKL_shuffle_mask)))]>;
396
397 def MMX_PUNPCKLDQrr : MMXI<0x62, MRMSrcReg,
398 (ops VR64:$dst, VR64:$src1, VR64:$src2),
399 "punpckldq {$src2, $dst|$dst, $src2}",
400 [(set VR64:$dst,
401 (v2i32 (vector_shuffle VR64:$src1, VR64:$src2,
402 MMX_UNPCKL_shuffle_mask)))]>;
403 def MMX_PUNPCKLDQrm : MMXI<0x62, MRMSrcMem,
404 (ops VR64:$dst, VR64:$src1, i64mem:$src2),
405 "punpckldq {$src2, $dst|$dst, $src2}",
406 [(set VR64:$dst,
407 (v2i32 (vector_shuffle VR64:$src1,
408 (bc_v2i32 (load_mmx addr:$src2)),
409 MMX_UNPCKL_shuffle_mask)))]>;
410}
411
412// -- Pack Instructions
413defm MMX_PACKSSWB : MMXI_binop_rm_int<0x63, "packsswb", int_x86_mmx_packsswb>;
414defm MMX_PACKSSDW : MMXI_binop_rm_int<0x6B, "packssdw", int_x86_mmx_packssdw>;
415defm MMX_PACKUSWB : MMXI_binop_rm_int<0x67, "packuswb", int_x86_mmx_packuswb>;
416
Bill Wendling69dc5332007-04-24 21:18:37 +0000417// -- Shuffle Instructions
418def MMX_PSHUFWri : MMXIi8<0x70, MRMSrcReg,
419 (ops VR64:$dst, VR64:$src1, i8imm:$src2),
420 "pshufw {$src2, $src1, $dst|$dst, $src1, $src2}",
421 [(set VR64:$dst,
422 (v4i16 (vector_shuffle
423 VR64:$src1, (undef),
424 MMX_PSHUFW_shuffle_mask:$src2)))]>;
425def MMX_PSHUFWmi : MMXIi8<0x70, MRMSrcMem,
426 (ops VR64:$dst, i64mem:$src1, i8imm:$src2),
427 "pshufw {$src2, $src1, $dst|$dst, $src1, $src2}",
428 [(set VR64:$dst,
429 (v4i16 (vector_shuffle
430 (bc_v4i16 (load_mmx addr:$src1)),
431 (undef),
432 MMX_PSHUFW_shuffle_mask:$src2)))]>;
433
Bill Wendling71bfd112007-04-03 23:48:32 +0000434// -- Conversion Instructions
435def MMX_CVTPD2PIrr : MMX2I<0x2D, MRMSrcReg, (ops VR64:$dst, VR128:$src),
436 "cvtpd2pi {$src, $dst|$dst, $src}", []>;
437def MMX_CVTPD2PIrm : MMX2I<0x2D, MRMSrcMem, (ops VR64:$dst, f128mem:$src),
438 "cvtpd2pi {$src, $dst|$dst, $src}", []>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000439
Bill Wendling71bfd112007-04-03 23:48:32 +0000440def MMX_CVTPI2PDrr : MMX2I<0x2A, MRMSrcReg, (ops VR128:$dst, VR64:$src),
441 "cvtpi2pd {$src, $dst|$dst, $src}", []>;
442def MMX_CVTPI2PDrm : MMX2I<0x2A, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
443 "cvtpi2pd {$src, $dst|$dst, $src}", []>;
Evan Cheng3246e062006-03-25 01:31:59 +0000444
Bill Wendling71bfd112007-04-03 23:48:32 +0000445def MMX_CVTPI2PSrr : MMXI<0x2A, MRMSrcReg, (ops VR128:$dst, VR64:$src),
446 "cvtpi2ps {$src, $dst|$dst, $src}", []>;
447def MMX_CVTPI2PSrm : MMXI<0x2A, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
448 "cvtpi2ps {$src, $dst|$dst, $src}", []>;
Bill Wendling823efee2007-04-03 06:00:37 +0000449
Bill Wendling71bfd112007-04-03 23:48:32 +0000450def MMX_CVTPS2PIrr : MMXI<0x2D, MRMSrcReg, (ops VR64:$dst, VR128:$src),
451 "cvtps2pi {$src, $dst|$dst, $src}", []>;
452def MMX_CVTPS2PIrm : MMXI<0x2D, MRMSrcMem, (ops VR64:$dst, f64mem:$src),
453 "cvtps2pi {$src, $dst|$dst, $src}", []>;
Bill Wendling823efee2007-04-03 06:00:37 +0000454
Bill Wendling71bfd112007-04-03 23:48:32 +0000455def MMX_CVTTPD2PIrr : MMX2I<0x2C, MRMSrcReg, (ops VR64:$dst, VR128:$src),
456 "cvttpd2pi {$src, $dst|$dst, $src}", []>;
457def MMX_CVTTPD2PIrm : MMX2I<0x2C, MRMSrcMem, (ops VR64:$dst, f128mem:$src),
458 "cvttpd2pi {$src, $dst|$dst, $src}", []>;
Bill Wendling823efee2007-04-03 06:00:37 +0000459
Bill Wendling71bfd112007-04-03 23:48:32 +0000460def MMX_CVTTPS2PIrr : MMXI<0x2C, MRMSrcReg, (ops VR64:$dst, VR128:$src),
461 "cvttps2pi {$src, $dst|$dst, $src}", []>;
462def MMX_CVTTPS2PIrm : MMXI<0x2C, MRMSrcMem, (ops VR64:$dst, f64mem:$src),
463 "cvttps2pi {$src, $dst|$dst, $src}", []>;
Evan Chengfcf5e212006-04-11 06:57:30 +0000464
Bill Wendling71bfd112007-04-03 23:48:32 +0000465// Extract / Insert
466def MMX_X86pextrw : SDNode<"X86ISD::PEXTRW", SDTypeProfile<1, 2, []>, []>;
467def MMX_X86pinsrw : SDNode<"X86ISD::PINSRW", SDTypeProfile<1, 3, []>, []>;
Evan Chengfcf5e212006-04-11 06:57:30 +0000468
Bill Wendling71bfd112007-04-03 23:48:32 +0000469def MMX_PEXTRWri : MMXIi8<0xC5, MRMSrcReg,
470 (ops GR32:$dst, VR64:$src1, i16i8imm:$src2),
471 "pextrw {$src2, $src1, $dst|$dst, $src1, $src2}",
472 [(set GR32:$dst, (MMX_X86pextrw (v4i16 VR64:$src1),
473 (iPTR imm:$src2)))]>;
474let isTwoAddress = 1 in {
475 def MMX_PINSRWrri : MMXIi8<0xC4, MRMSrcReg,
476 (ops VR64:$dst, VR64:$src1, GR32:$src2, i16i8imm:$src3),
477 "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}",
478 [(set VR64:$dst, (v4i16 (MMX_X86pinsrw (v4i16 VR64:$src1),
479 GR32:$src2, (iPTR imm:$src3))))]>;
480 def MMX_PINSRWrmi : MMXIi8<0xC4, MRMSrcMem,
481 (ops VR64:$dst, VR64:$src1, i16mem:$src2, i16i8imm:$src3),
482 "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}",
483 [(set VR64:$dst,
484 (v4i16 (MMX_X86pinsrw (v4i16 VR64:$src1),
485 (i32 (anyext (loadi16 addr:$src2))),
486 (iPTR imm:$src3))))]>;
487}
488
489// Mask creation
490def MMX_PMOVMSKBrr : MMXI<0xD7, MRMSrcReg, (ops GR32:$dst, VR64:$src),
491 "pmovmskb {$src, $dst|$dst, $src}",
492 [(set GR32:$dst, (int_x86_mmx_pmovmskb VR64:$src))]>;
493
494// Misc.
495def MMX_MASKMOVQ : MMXI<0xF7, MRMDestMem, (ops VR64:$src, VR64:$mask),
496 "maskmovq {$mask, $src|$src, $mask}", []>;
Bill Wendlinga31bd272007-03-06 18:53:42 +0000497
498//===----------------------------------------------------------------------===//
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000499// Alias Instructions
500//===----------------------------------------------------------------------===//
501
502// Alias instructions that map zero vector to pxor.
503// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
504let isReMaterializable = 1 in {
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000505 def MMX_V_SET0 : MMXI<0xEF, MRMInitReg, (ops VR64:$dst),
506 "pxor $dst, $dst",
507 [(set VR64:$dst, (v1i64 immAllZerosV))]>;
508 def MMX_V_SETALLONES : MMXI<0x76, MRMInitReg, (ops VR64:$dst),
509 "pcmpeqd $dst, $dst",
510 [(set VR64:$dst, (v1i64 immAllOnesV))]>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000511}
512
513//===----------------------------------------------------------------------===//
Bill Wendlinga31bd272007-03-06 18:53:42 +0000514// Non-Instruction Patterns
515//===----------------------------------------------------------------------===//
516
517// Store 64-bit integer vector values.
518def : Pat<(store (v8i8 VR64:$src), addr:$dst),
Bill Wendling823efee2007-04-03 06:00:37 +0000519 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
Bill Wendlinga31bd272007-03-06 18:53:42 +0000520def : Pat<(store (v4i16 VR64:$src), addr:$dst),
Bill Wendling823efee2007-04-03 06:00:37 +0000521 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000522def : Pat<(store (v2i32 VR64:$src), addr:$dst),
Bill Wendling823efee2007-04-03 06:00:37 +0000523 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
524def : Pat<(store (v1i64 VR64:$src), addr:$dst),
525 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000526
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000527// 64-bit vector all zero's.
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000528def : Pat<(v8i8 immAllZerosV), (MMX_V_SET0)>;
529def : Pat<(v4i16 immAllZerosV), (MMX_V_SET0)>;
530def : Pat<(v2i32 immAllZerosV), (MMX_V_SET0)>;
531def : Pat<(v1i64 immAllZerosV), (MMX_V_SET0)>;
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000532
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000533// 64-bit vector all one's.
534def : Pat<(v8i8 immAllOnesV), (MMX_V_SETALLONES)>;
535def : Pat<(v4i16 immAllOnesV), (MMX_V_SETALLONES)>;
536def : Pat<(v2i32 immAllOnesV), (MMX_V_SETALLONES)>;
537def : Pat<(v1i64 immAllOnesV), (MMX_V_SETALLONES)>;
538
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000539// Bit convert.
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000540def : Pat<(v8i8 (bitconvert (v1i64 VR64:$src))), (v8i8 VR64:$src)>;
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000541def : Pat<(v8i8 (bitconvert (v2i32 VR64:$src))), (v8i8 VR64:$src)>;
542def : Pat<(v8i8 (bitconvert (v4i16 VR64:$src))), (v8i8 VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000543def : Pat<(v4i16 (bitconvert (v1i64 VR64:$src))), (v4i16 VR64:$src)>;
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000544def : Pat<(v4i16 (bitconvert (v2i32 VR64:$src))), (v4i16 VR64:$src)>;
545def : Pat<(v4i16 (bitconvert (v8i8 VR64:$src))), (v4i16 VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000546def : Pat<(v2i32 (bitconvert (v1i64 VR64:$src))), (v2i32 VR64:$src)>;
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000547def : Pat<(v2i32 (bitconvert (v4i16 VR64:$src))), (v2i32 VR64:$src)>;
548def : Pat<(v2i32 (bitconvert (v8i8 VR64:$src))), (v2i32 VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000549def : Pat<(v1i64 (bitconvert (v2i32 VR64:$src))), (v1i64 VR64:$src)>;
550def : Pat<(v1i64 (bitconvert (v4i16 VR64:$src))), (v1i64 VR64:$src)>;
551def : Pat<(v1i64 (bitconvert (v8i8 VR64:$src))), (v1i64 VR64:$src)>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000552
Bill Wendlinga348c562007-03-22 18:42:45 +0000553def MMX_X86s2vec : SDNode<"X86ISD::S2VEC", SDTypeProfile<1, 1, []>, []>;
554
Bill Wendling69dc5332007-04-24 21:18:37 +0000555// Move scalar to XMM zero-extended
556// movd to XMM register zero-extends
557let AddedComplexity = 15 in {
558 def : Pat<(v8i8 (vector_shuffle immAllZerosV,
559 (v8i8 (MMX_X86s2vec GR32:$src)), MMX_MOVL_shuffle_mask)),
560 (MMX_MOVZDI2PDIrr GR32:$src)>;
561 def : Pat<(v4i16 (vector_shuffle immAllZerosV,
562 (v4i16 (MMX_X86s2vec GR32:$src)), MMX_MOVL_shuffle_mask)),
563 (MMX_MOVZDI2PDIrr GR32:$src)>;
564 def : Pat<(v2i32 (vector_shuffle immAllZerosV,
565 (v2i32 (MMX_X86s2vec GR32:$src)), MMX_MOVL_shuffle_mask)),
566 (MMX_MOVZDI2PDIrr GR32:$src)>;
567}
568
569// Scalar to v2i32 / v4i16 / v8i8. The source may be a GR32, but only the lower
570// 8 or 16-bits matter.
Bill Wendling823efee2007-04-03 06:00:37 +0000571def : Pat<(v8i8 (MMX_X86s2vec GR32:$src)), (MMX_MOVD64rr GR32:$src)>;
572def : Pat<(v4i16 (MMX_X86s2vec GR32:$src)), (MMX_MOVD64rr GR32:$src)>;
Bill Wendling69dc5332007-04-24 21:18:37 +0000573def : Pat<(v2i32 (MMX_X86s2vec GR32:$src)), (MMX_MOVD64rr GR32:$src)>;
Bill Wendling823efee2007-04-03 06:00:37 +0000574
Bill Wendling69dc5332007-04-24 21:18:37 +0000575// Patterns to perform canonical versions of vector shuffling.
Bill Wendling823efee2007-04-03 06:00:37 +0000576let AddedComplexity = 10 in {
577 def : Pat<(v8i8 (vector_shuffle VR64:$src, (undef),
578 MMX_UNPCKL_v_undef_shuffle_mask)),
579 (MMX_PUNPCKLBWrr VR64:$src, VR64:$src)>;
580 def : Pat<(v4i16 (vector_shuffle VR64:$src, (undef),
581 MMX_UNPCKL_v_undef_shuffle_mask)),
582 (MMX_PUNPCKLWDrr VR64:$src, VR64:$src)>;
583 def : Pat<(v2i32 (vector_shuffle VR64:$src, (undef),
584 MMX_UNPCKL_v_undef_shuffle_mask)),
585 (MMX_PUNPCKLDQrr VR64:$src, VR64:$src)>;
586}
587
Bill Wendling69dc5332007-04-24 21:18:37 +0000588let AddedComplexity = 10 in {
589 def : Pat<(v8i8 (vector_shuffle VR64:$src, (undef),
590 MMX_UNPCKH_v_undef_shuffle_mask)),
591 (MMX_PUNPCKHBWrr VR64:$src, VR64:$src)>;
592 def : Pat<(v4i16 (vector_shuffle VR64:$src, (undef),
593 MMX_UNPCKH_v_undef_shuffle_mask)),
594 (MMX_PUNPCKHWDrr VR64:$src, VR64:$src)>;
595 def : Pat<(v2i32 (vector_shuffle VR64:$src, (undef),
596 MMX_UNPCKH_v_undef_shuffle_mask)),
597 (MMX_PUNPCKHDQrr VR64:$src, VR64:$src)>;
598}
599
600// Patterns to perform vector shuffling with a zeroed out vector.
Bill Wendling823efee2007-04-03 06:00:37 +0000601let AddedComplexity = 20 in {
602 def : Pat<(bc_v2i32 (vector_shuffle immAllZerosV,
603 (v2i32 (scalar_to_vector (load_mmx addr:$src))),
604 MMX_UNPCKL_shuffle_mask)),
605 (MMX_PUNPCKLDQrm VR64:$src, VR64:$src)>;
606}
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000607
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000608// Some special case PANDN patterns.
Bill Wendling823efee2007-04-03 06:00:37 +0000609// FIXME: Get rid of these.
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000610def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v2i32 immAllOnesV))),
611 VR64:$src2)),
612 (MMX_PANDNrr VR64:$src1, VR64:$src2)>;
613def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v4i16 immAllOnesV))),
614 VR64:$src2)),
615 (MMX_PANDNrr VR64:$src1, VR64:$src2)>;
616def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v8i8 immAllOnesV))),
617 VR64:$src2)),
618 (MMX_PANDNrr VR64:$src1, VR64:$src2)>;
619
620def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v2i32 immAllOnesV))),
621 (load addr:$src2))),
622 (MMX_PANDNrm VR64:$src1, addr:$src2)>;
623def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v4i16 immAllOnesV))),
624 (load addr:$src2))),
625 (MMX_PANDNrm VR64:$src1, addr:$src2)>;
626def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v8i8 immAllOnesV))),
627 (load addr:$src2))),
628 (MMX_PANDNrm VR64:$src1, addr:$src2)>;