blob: c8f2d3e06bdf8064b3df53b65487119e797dc774 [file] [log] [blame]
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Eric Christopher44b93ff2009-07-31 20:07:27 +00002//
Evan Chengffcb95b2006-02-21 19:13:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Eric Christopher44b93ff2009-07-31 20:07:27 +00007//
Evan Chengffcb95b2006-02-21 19:13:53 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Chris Lattner3a7cd952006-10-07 21:55:32 +000016
Evan Cheng4e4c71e2006-02-21 20:00:20 +000017//===----------------------------------------------------------------------===//
Evan Cheng2246f842006-03-18 01:23:20 +000018// SSE specific DAG Nodes.
19//===----------------------------------------------------------------------===//
20
Evan Cheng68c47cb2007-01-05 07:55:56 +000021def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
22 SDTCisFP<0>, SDTCisInt<2> ]>;
Nate Begeman30a0de92008-07-17 16:51:19 +000023def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
24 SDTCisFP<1>, SDTCisVT<3, i8>]>;
Evan Cheng68c47cb2007-01-05 07:55:56 +000025
Evan Cheng8ca29322006-11-10 21:43:37 +000026def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
27def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
Evan Cheng6be2c582006-04-05 23:38:46 +000028def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000029 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng68c47cb2007-01-05 07:55:56 +000030def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
31 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000032def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000033 [SDNPCommutative, SDNPAssociative]>;
Dan Gohman20382522007-07-10 00:05:58 +000034def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
35def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
Evan Cheng68c47cb2007-01-05 07:55:56 +000036def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Evan Chengfef922a2007-10-01 18:12:48 +000037def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
Evan Chenge5f62042007-09-29 00:00:36 +000038def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Eric Christopher44b93ff2009-07-31 20:07:27 +000039def X86pshufb : SDNode<"X86ISD::PSHUFB",
Nate Begemanb9a47b82009-02-23 08:49:38 +000040 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
41 SDTCisSameAs<0,2>]>>;
Nate Begeman14d12ca2008-02-11 04:19:36 +000042def X86pextrb : SDNode<"X86ISD::PEXTRB",
43 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
44def X86pextrw : SDNode<"X86ISD::PEXTRW",
45 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
Eric Christopher44b93ff2009-07-31 20:07:27 +000046def X86pinsrb : SDNode<"X86ISD::PINSRB",
Nate Begeman14d12ca2008-02-11 04:19:36 +000047 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
48 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
Eric Christopher44b93ff2009-07-31 20:07:27 +000049def X86pinsrw : SDNode<"X86ISD::PINSRW",
Nate Begeman14d12ca2008-02-11 04:19:36 +000050 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
51 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
Eric Christopher44b93ff2009-07-31 20:07:27 +000052def X86insrtps : SDNode<"X86ISD::INSERTPS",
Nate Begeman14d12ca2008-02-11 04:19:36 +000053 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
Eric Christopherfbd66872009-07-24 00:33:09 +000054 SDTCisVT<2, v4f32>, SDTCisPtrTy<3>]>>;
Evan Chengd880b972008-05-09 21:53:03 +000055def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
56 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
57def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
58 [SDNPHasChain, SDNPMayLoad]>;
Evan Chengf26ffe92008-05-29 08:22:04 +000059def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
60def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
Nate Begeman30a0de92008-07-17 16:51:19 +000061def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
62def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
63def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
64def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
65def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
66def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
67def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
68def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
69def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
70def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
Evan Chengc60bd972006-03-25 09:37:23 +000071
Chris Lattnerd486d772010-03-28 05:07:17 +000072def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
73 SDTCisVT<1, v4f32>,
74 SDTCisVT<2, v4f32>]>;
Eric Christopher71c67532009-07-29 00:28:05 +000075def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
76
Evan Cheng2246f842006-03-18 01:23:20 +000077//===----------------------------------------------------------------------===//
Chris Lattner3a7cd952006-10-07 21:55:32 +000078// SSE Complex Patterns
79//===----------------------------------------------------------------------===//
80
81// These are 'extloads' from a scalar to the low element of a vector, zeroing
82// the top elements. These are used for the SSE 'ss' and 'sd' instruction
83// forms.
Rafael Espindola094fad32009-04-08 21:14:34 +000084def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
Chris Lattnerba7e7562008-01-10 07:59:24 +000085 [SDNPHasChain, SDNPMayLoad]>;
Rafael Espindola094fad32009-04-08 21:14:34 +000086def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
Chris Lattnerba7e7562008-01-10 07:59:24 +000087 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattner3a7cd952006-10-07 21:55:32 +000088
89def ssmem : Operand<v4f32> {
90 let PrintMethod = "printf32mem";
Dan Gohmana4714e02009-07-30 01:56:29 +000091 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Daniel Dunbar338825c2009-08-10 18:41:10 +000092 let ParserMatchClass = X86MemAsmOperand;
Chris Lattner3a7cd952006-10-07 21:55:32 +000093}
94def sdmem : Operand<v2f64> {
95 let PrintMethod = "printf64mem";
Dan Gohmana4714e02009-07-30 01:56:29 +000096 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Daniel Dunbar338825c2009-08-10 18:41:10 +000097 let ParserMatchClass = X86MemAsmOperand;
Chris Lattner3a7cd952006-10-07 21:55:32 +000098}
99
100//===----------------------------------------------------------------------===//
Evan Cheng06a8aa12006-03-17 19:55:52 +0000101// SSE pattern fragments
102//===----------------------------------------------------------------------===//
103
Evan Cheng2246f842006-03-18 01:23:20 +0000104def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
105def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
Dan Gohman01976302007-06-25 15:19:03 +0000106def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
Evan Cheng24dc1f52006-03-23 07:44:07 +0000107def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
Evan Cheng06a8aa12006-03-17 19:55:52 +0000108
Dan Gohmand3006222007-07-27 17:16:43 +0000109// Like 'store', but always requires vector alignment.
Dan Gohman4106f372007-07-18 20:23:34 +0000110def alignedstore : PatFrag<(ops node:$val, node:$ptr),
Dan Gohman33586292008-10-15 06:50:19 +0000111 (store node:$val, node:$ptr), [{
112 return cast<StoreSDNode>(N)->getAlignment() >= 16;
Dan Gohman4106f372007-07-18 20:23:34 +0000113}]>;
114
Dan Gohmand3006222007-07-27 17:16:43 +0000115// Like 'load', but always requires vector alignment.
Dan Gohman33586292008-10-15 06:50:19 +0000116def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
117 return cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4106f372007-07-18 20:23:34 +0000118}]>;
119
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000120def alignedloadfsf32 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000121 (f32 (alignedload node:$ptr))>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000122def alignedloadfsf64 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000123 (f64 (alignedload node:$ptr))>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000124def alignedloadv4f32 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000125 (v4f32 (alignedload node:$ptr))>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000126def alignedloadv2f64 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000127 (v2f64 (alignedload node:$ptr))>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000128def alignedloadv4i32 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000129 (v4i32 (alignedload node:$ptr))>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000130def alignedloadv2i64 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000131 (v2i64 (alignedload node:$ptr))>;
Dan Gohman4106f372007-07-18 20:23:34 +0000132
133// Like 'load', but uses special alignment checks suitable for use in
134// memory operands in most SSE instructions, which are required to
David Greene95eb2ee2010-01-11 16:29:42 +0000135// be naturally aligned on some targets but not on others. If the subtarget
136// allows unaligned accesses, match any load, though this may require
137// setting a feature bit in the processor (on startup, for example).
138// Opteron 10h and later implement such a feature.
Dan Gohman33586292008-10-15 06:50:19 +0000139def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
David Greene95eb2ee2010-01-11 16:29:42 +0000140 return Subtarget->hasVectorUAMem()
141 || cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4106f372007-07-18 20:23:34 +0000142}]>;
143
Dan Gohmand3006222007-07-27 17:16:43 +0000144def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
145def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Dan Gohman4106f372007-07-18 20:23:34 +0000146def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
147def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
148def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
149def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Nate Begemanfea2be52008-02-09 23:46:37 +0000150def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
Dan Gohman4106f372007-07-18 20:23:34 +0000151
Bill Wendling01284b42007-08-11 09:52:53 +0000152// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
153// 16-byte boundary.
Nate Begemanfea2be52008-02-09 23:46:37 +0000154// FIXME: 8 byte alignment for mmx reads is not required
Dan Gohmana7250dd2008-10-16 00:03:00 +0000155def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Dan Gohman33586292008-10-15 06:50:19 +0000156 return cast<LoadSDNode>(N)->getAlignment() >= 8;
Bill Wendling01284b42007-08-11 09:52:53 +0000157}]>;
158
159def memopv8i8 : PatFrag<(ops node:$ptr), (v8i8 (memop64 node:$ptr))>;
Bill Wendling01284b42007-08-11 09:52:53 +0000160def memopv4i16 : PatFrag<(ops node:$ptr), (v4i16 (memop64 node:$ptr))>;
161def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop64 node:$ptr))>;
162def memopv2i32 : PatFrag<(ops node:$ptr), (v2i32 (memop64 node:$ptr))>;
163
David Greene8939b0d2010-02-16 20:50:18 +0000164// MOVNT Support
165// Like 'store', but requires the non-temporal bit to be set
166def nontemporalstore : PatFrag<(ops node:$val, node:$ptr),
167 (st node:$val, node:$ptr), [{
168 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
169 return ST->isNonTemporal();
170 return false;
171}]>;
172
173def alignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
174 (st node:$val, node:$ptr), [{
175 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
176 return ST->isNonTemporal() && !ST->isTruncatingStore() &&
177 ST->getAddressingMode() == ISD::UNINDEXED &&
178 ST->getAlignment() >= 16;
179 return false;
180}]>;
181
182def unalignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
183 (st node:$val, node:$ptr), [{
184 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
185 return ST->isNonTemporal() &&
186 ST->getAlignment() < 16;
187 return false;
188}]>;
189
Evan Cheng1b32f222006-03-30 07:33:32 +0000190def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
191def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
Evan Cheng506d3df2006-03-29 23:07:14 +0000192def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
193def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
Evan Cheng5aa97b22006-03-29 18:47:40 +0000194def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
195def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
196
Evan Chengca57f782008-09-24 23:27:55 +0000197def vzmovl_v2i64 : PatFrag<(ops node:$src),
198 (bitconvert (v2i64 (X86vzmovl
199 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
200def vzmovl_v4i32 : PatFrag<(ops node:$src),
201 (bitconvert (v4i32 (X86vzmovl
202 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
203
204def vzload_v2i64 : PatFrag<(ops node:$src),
205 (bitconvert (v2i64 (X86vzload node:$src)))>;
206
207
Evan Cheng386031a2006-03-24 07:29:27 +0000208def fp32imm0 : PatLeaf<(f32 fpimm), [{
209 return N->isExactlyValue(+0.0);
210}]>;
211
Evan Cheng89321162009-10-28 06:30:34 +0000212// BYTE_imm - Transform bit immediates into byte immediates.
213def BYTE_imm : SDNodeXForm<imm, [{
Evan Chengff65e382006-04-04 21:49:39 +0000214 // Transformation function: imm >> 3
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 return getI32Imm(N->getZExtValue() >> 3);
Evan Chengff65e382006-04-04 21:49:39 +0000216}]>;
217
Evan Cheng63d33002006-03-22 08:01:21 +0000218// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
219// SHUFP* etc. imm.
Nate Begeman9008ca62009-04-27 18:41:29 +0000220def SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{
Evan Cheng63d33002006-03-22 08:01:21 +0000221 return getI8Imm(X86::getShuffleSHUFImmediate(N));
Evan Chengb9df0ca2006-03-22 02:53:00 +0000222}]>;
223
Eric Christopher44b93ff2009-07-31 20:07:27 +0000224// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
Evan Cheng506d3df2006-03-29 23:07:14 +0000225// PSHUFHW imm.
Nate Begeman9008ca62009-04-27 18:41:29 +0000226def SHUFFLE_get_pshufhw_imm : SDNodeXForm<vector_shuffle, [{
Evan Cheng506d3df2006-03-29 23:07:14 +0000227 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
228}]>;
229
Eric Christopher44b93ff2009-07-31 20:07:27 +0000230// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
Evan Cheng506d3df2006-03-29 23:07:14 +0000231// PSHUFLW imm.
Nate Begeman9008ca62009-04-27 18:41:29 +0000232def SHUFFLE_get_pshuflw_imm : SDNodeXForm<vector_shuffle, [{
Evan Cheng506d3df2006-03-29 23:07:14 +0000233 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
234}]>;
235
Nate Begemana09008b2009-10-19 02:17:23 +0000236// SHUFFLE_get_palign_imm xform function: convert vector_shuffle mask to
237// a PALIGNR imm.
238def SHUFFLE_get_palign_imm : SDNodeXForm<vector_shuffle, [{
239 return getI8Imm(X86::getShufflePALIGNRImmediate(N));
240}]>;
241
Nate Begeman9008ca62009-04-27 18:41:29 +0000242def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
243 (vector_shuffle node:$lhs, node:$rhs), [{
244 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
245 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
246}]>;
247
248def movddup : PatFrag<(ops node:$lhs, node:$rhs),
249 (vector_shuffle node:$lhs, node:$rhs), [{
250 return X86::isMOVDDUPMask(cast<ShuffleVectorSDNode>(N));
251}]>;
252
253def movhlps : PatFrag<(ops node:$lhs, node:$rhs),
254 (vector_shuffle node:$lhs, node:$rhs), [{
255 return X86::isMOVHLPSMask(cast<ShuffleVectorSDNode>(N));
256}]>;
257
258def movhlps_undef : PatFrag<(ops node:$lhs, node:$rhs),
259 (vector_shuffle node:$lhs, node:$rhs), [{
260 return X86::isMOVHLPS_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
261}]>;
262
Nate Begeman0b10b912009-11-07 23:17:15 +0000263def movlhps : PatFrag<(ops node:$lhs, node:$rhs),
264 (vector_shuffle node:$lhs, node:$rhs), [{
265 return X86::isMOVLHPSMask(cast<ShuffleVectorSDNode>(N));
Nate Begeman9008ca62009-04-27 18:41:29 +0000266}]>;
267
268def movlp : PatFrag<(ops node:$lhs, node:$rhs),
269 (vector_shuffle node:$lhs, node:$rhs), [{
270 return X86::isMOVLPMask(cast<ShuffleVectorSDNode>(N));
271}]>;
272
273def movl : PatFrag<(ops node:$lhs, node:$rhs),
274 (vector_shuffle node:$lhs, node:$rhs), [{
275 return X86::isMOVLMask(cast<ShuffleVectorSDNode>(N));
276}]>;
277
278def movshdup : PatFrag<(ops node:$lhs, node:$rhs),
279 (vector_shuffle node:$lhs, node:$rhs), [{
280 return X86::isMOVSHDUPMask(cast<ShuffleVectorSDNode>(N));
281}]>;
282
283def movsldup : PatFrag<(ops node:$lhs, node:$rhs),
284 (vector_shuffle node:$lhs, node:$rhs), [{
285 return X86::isMOVSLDUPMask(cast<ShuffleVectorSDNode>(N));
286}]>;
287
288def unpckl : PatFrag<(ops node:$lhs, node:$rhs),
289 (vector_shuffle node:$lhs, node:$rhs), [{
290 return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N));
291}]>;
292
293def unpckh : PatFrag<(ops node:$lhs, node:$rhs),
294 (vector_shuffle node:$lhs, node:$rhs), [{
295 return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N));
296}]>;
297
298def unpckl_undef : PatFrag<(ops node:$lhs, node:$rhs),
299 (vector_shuffle node:$lhs, node:$rhs), [{
300 return X86::isUNPCKL_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
301}]>;
302
303def unpckh_undef : PatFrag<(ops node:$lhs, node:$rhs),
304 (vector_shuffle node:$lhs, node:$rhs), [{
305 return X86::isUNPCKH_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
306}]>;
307
308def pshufd : PatFrag<(ops node:$lhs, node:$rhs),
309 (vector_shuffle node:$lhs, node:$rhs), [{
310 return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N));
Evan Cheng691c9232006-03-29 19:02:40 +0000311}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +0000312
Nate Begeman9008ca62009-04-27 18:41:29 +0000313def shufp : PatFrag<(ops node:$lhs, node:$rhs),
314 (vector_shuffle node:$lhs, node:$rhs), [{
315 return X86::isSHUFPMask(cast<ShuffleVectorSDNode>(N));
Evan Cheng14aed5e2006-03-24 01:18:28 +0000316}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +0000317
Nate Begeman9008ca62009-04-27 18:41:29 +0000318def pshufhw : PatFrag<(ops node:$lhs, node:$rhs),
319 (vector_shuffle node:$lhs, node:$rhs), [{
320 return X86::isPSHUFHWMask(cast<ShuffleVectorSDNode>(N));
Evan Cheng506d3df2006-03-29 23:07:14 +0000321}], SHUFFLE_get_pshufhw_imm>;
322
Nate Begeman9008ca62009-04-27 18:41:29 +0000323def pshuflw : PatFrag<(ops node:$lhs, node:$rhs),
324 (vector_shuffle node:$lhs, node:$rhs), [{
325 return X86::isPSHUFLWMask(cast<ShuffleVectorSDNode>(N));
Evan Cheng506d3df2006-03-29 23:07:14 +0000326}], SHUFFLE_get_pshuflw_imm>;
327
Nate Begemana09008b2009-10-19 02:17:23 +0000328def palign : PatFrag<(ops node:$lhs, node:$rhs),
329 (vector_shuffle node:$lhs, node:$rhs), [{
330 return X86::isPALIGNRMask(cast<ShuffleVectorSDNode>(N));
331}], SHUFFLE_get_palign_imm>;
332
Evan Cheng06a8aa12006-03-17 19:55:52 +0000333//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000334// SSE scalar FP Instructions
335//===----------------------------------------------------------------------===//
336
Dan Gohman533297b2009-10-29 18:10:34 +0000337// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded after
338// instruction selection into a branch sequence.
339let Uses = [EFLAGS], usesCustomInserter = 1 in {
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000340 def CMOV_FR32 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000341 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000342 "#CMOV_FR32 PSEUDO!",
Evan Chenge5f62042007-09-29 00:00:36 +0000343 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
344 EFLAGS))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000345 def CMOV_FR64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000346 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000347 "#CMOV_FR64 PSEUDO!",
Evan Chenge5f62042007-09-29 00:00:36 +0000348 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
349 EFLAGS))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000350 def CMOV_V4F32 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000351 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +0000352 "#CMOV_V4F32 PSEUDO!",
353 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +0000354 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
355 EFLAGS)))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000356 def CMOV_V2F64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000357 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +0000358 "#CMOV_V2F64 PSEUDO!",
359 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +0000360 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
361 EFLAGS)))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000362 def CMOV_V2I64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000363 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +0000364 "#CMOV_V2I64 PSEUDO!",
365 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +0000366 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng0488db92007-09-25 01:57:46 +0000367 EFLAGS)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000368}
369
Bill Wendlingddd35322007-05-02 23:11:52 +0000370//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000371// SSE 1 & 2 Instructions Classes
372//===----------------------------------------------------------------------===//
373
374/// sse12_fp_scalar - SSE 1 & 2 scalar instructions class
375multiclass sse12_fp_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +0000376 RegisterClass RC, X86MemOperand x86memop> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000377 let isCommutable = 1 in {
378 def rr : SI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
379 OpcodeStr, [(set RC:$dst, (OpNode RC:$src1, RC:$src2))]>;
380 }
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +0000381 def rm : SI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000382 OpcodeStr, [(set RC:$dst, (OpNode RC:$src1, (load addr:$src2)))]>;
383}
384
385/// sse12_fp_scalar_int - SSE 1 & 2 scalar instructions intrinsics class
386multiclass sse12_fp_scalar_int<bits<8> opc, string OpcodeStr, RegisterClass RC,
387 string asm, string SSEVer, string FPSizeStr,
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +0000388 Operand memopr, ComplexPattern mem_cpat> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000389 def rr_Int : SI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
390 asm, [(set RC:$dst, (
391 !nameconcat<Intrinsic>("int_x86_sse",
392 !strconcat(SSEVer, !strconcat("_",
393 !strconcat(OpcodeStr, FPSizeStr))))
394 RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +0000395 def rm_Int : SI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, memopr:$src2),
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000396 asm, [(set RC:$dst, (
397 !nameconcat<Intrinsic>("int_x86_sse",
398 !strconcat(SSEVer, !strconcat("_",
399 !strconcat(OpcodeStr, FPSizeStr))))
400 RC:$src1, mem_cpat:$src2))]>;
401}
402
403/// sse12_fp_packed - SSE 1 & 2 packed instructions class
404multiclass sse12_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
405 RegisterClass RC, ValueType vt,
406 X86MemOperand x86memop, PatFrag mem_frag,
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +0000407 Domain d, bit MayLoad = 0> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000408 let isCommutable = 1 in
409 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
410 OpcodeStr, [(set RC:$dst, (vt (OpNode RC:$src1, RC:$src2)))],d>;
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +0000411 let mayLoad = MayLoad in
412 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
413 OpcodeStr, [(set RC:$dst, (OpNode RC:$src1,
414 (mem_frag addr:$src2)))],d>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000415}
416
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +0000417/// sse12_fp_packed_logical_rm - SSE 1 & 2 packed instructions class
418multiclass sse12_fp_packed_logical_rm<bits<8> opc, RegisterClass RC, Domain d,
419 string OpcodeStr, X86MemOperand x86memop,
420 list<dag> pat_rr, list<dag> pat_rm> {
421 let isCommutable = 1 in
422 def rr : PI<opc, MRMSrcReg, (outs RC:$dst),
423 (ins RC:$src1, RC:$src2), OpcodeStr, pat_rr, d>;
424 def rm : PI<opc, MRMSrcMem, (outs RC:$dst),
425 (ins RC:$src1, x86memop:$src2), OpcodeStr, pat_rm, d>;
426}
427
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000428/// sse12_fp_packed_int - SSE 1 & 2 packed instructions intrinsics class
429multiclass sse12_fp_packed_int<bits<8> opc, string OpcodeStr, RegisterClass RC,
430 string asm, string SSEVer, string FPSizeStr,
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +0000431 X86MemOperand x86memop, PatFrag mem_frag,
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000432 Domain d> {
433 def rr_Int : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
434 asm, [(set RC:$dst, (
435 !nameconcat<Intrinsic>("int_x86_sse",
436 !strconcat(SSEVer, !strconcat("_",
437 !strconcat(OpcodeStr, FPSizeStr))))
438 RC:$src1, RC:$src2))], d>;
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +0000439 def rm_Int : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000440 asm, [(set RC:$dst, (
441 !nameconcat<Intrinsic>("int_x86_sse",
442 !strconcat(SSEVer, !strconcat("_",
443 !strconcat(OpcodeStr, FPSizeStr))))
444 RC:$src1, (mem_frag addr:$src2)))], d>;
445}
446
447//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000448// SSE 1 & 2 - Move Instructions
449//===----------------------------------------------------------------------===//
450
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000451class sse12_move_rr<RegisterClass RC, ValueType vt, string asm> :
452 SI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, RC:$src2), asm,
453 [(set (vt VR128:$dst), (movl VR128:$src1, (scalar_to_vector RC:$src2)))]>;
454
455// Loading from memory automatically zeroing upper bits.
456class sse12_move_rm<RegisterClass RC, X86MemOperand x86memop,
457 PatFrag mem_pat, string OpcodeStr> :
458 SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
459 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
460 [(set RC:$dst, (mem_pat addr:$src))]>;
461
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000462// Move Instructions. Register-to-register movss/movsd is not used for FR32/64
463// register copies because it's a partial register update; FsMOVAPSrr/FsMOVAPDrr
464// is used instead. Register-to-register movss/movsd is not modeled as an
465// INSERT_SUBREG because INSERT_SUBREG requires that the insert be implementable
466// in terms of a copy, and just mentioned, we don't use movss/movsd for copies.
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000467let isAsmParserOnly = 1 in {
468 def VMOVSSrr : sse12_move_rr<FR32, v4f32,
469 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XS, VEX_4V;
470 def VMOVSDrr : sse12_move_rr<FR64, v2f64,
471 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XD, VEX_4V;
472
473 let canFoldAsLoad = 1, isReMaterializable = 1 in {
474 def VMOVSSrm : sse12_move_rm<FR32, f32mem, loadf32, "movss">, XS, VEX;
475
476 let AddedComplexity = 20 in
477 def VMOVSDrm : sse12_move_rm<FR64, f64mem, loadf64, "movsd">, XD, VEX;
478 }
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000479}
480
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000481let Constraints = "$src1 = $dst" in {
482 def MOVSSrr : sse12_move_rr<FR32, v4f32,
483 "movss\t{$src2, $dst|$dst, $src2}">, XS;
484 def MOVSDrr : sse12_move_rr<FR64, v2f64,
485 "movsd\t{$src2, $dst|$dst, $src2}">, XD;
486}
487
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000488let canFoldAsLoad = 1, isReMaterializable = 1 in {
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000489 def MOVSSrm : sse12_move_rm<FR32, f32mem, loadf32, "movss">, XS;
490
491 let AddedComplexity = 20 in
492 def MOVSDrm : sse12_move_rm<FR64, f64mem, loadf64, "movsd">, XD;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000493}
494
495let AddedComplexity = 15 in {
496// Extract the low 32-bit value from one vector and insert it into another.
497def : Pat<(v4f32 (movl VR128:$src1, VR128:$src2)),
498 (MOVSSrr (v4f32 VR128:$src1),
499 (EXTRACT_SUBREG (v4f32 VR128:$src2), sub_ss))>;
500// Extract the low 64-bit value from one vector and insert it into another.
501def : Pat<(v2f64 (movl VR128:$src1, VR128:$src2)),
502 (MOVSDrr (v2f64 VR128:$src1),
503 (EXTRACT_SUBREG (v2f64 VR128:$src2), sub_sd))>;
504}
505
506// Implicitly promote a 32-bit scalar to a vector.
507def : Pat<(v4f32 (scalar_to_vector FR32:$src)),
508 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), FR32:$src, sub_ss)>;
509// Implicitly promote a 64-bit scalar to a vector.
510def : Pat<(v2f64 (scalar_to_vector FR64:$src)),
511 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), FR64:$src, sub_sd)>;
512
513let AddedComplexity = 20 in {
514// MOVSSrm zeros the high parts of the register; represent this
515// with SUBREG_TO_REG.
516def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
517 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
518def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
519 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
520def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
521 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
522// MOVSDrm zeros the high parts of the register; represent this
523// with SUBREG_TO_REG.
524def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
525 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
526def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
527 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
528def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
529 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
530def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
531 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
532def : Pat<(v2f64 (X86vzload addr:$src)),
533 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
534}
535
536// Store scalar value to memory.
537def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
538 "movss\t{$src, $dst|$dst, $src}",
539 [(store FR32:$src, addr:$dst)]>;
540def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
541 "movsd\t{$src, $dst|$dst, $src}",
542 [(store FR64:$src, addr:$dst)]>;
543
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000544let isAsmParserOnly = 1 in {
545def VMOVSSmr : SI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
546 "movss\t{$src, $dst|$dst, $src}",
547 [(store FR32:$src, addr:$dst)]>, XS, VEX_4V;
548def VMOVSDmr : SI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
549 "movsd\t{$src, $dst|$dst, $src}",
550 [(store FR64:$src, addr:$dst)]>, XD, VEX_4V;
551}
552
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000553// Extract and store.
554def : Pat<(store (f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
555 addr:$dst),
556 (MOVSSmr addr:$dst,
557 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>;
558def : Pat<(store (f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
559 addr:$dst),
560 (MOVSDmr addr:$dst,
561 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>;
562
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000563// Move Aligned/Unaligned floating point values
564multiclass sse12_mov_packed<bits<8> opc, RegisterClass RC,
565 X86MemOperand x86memop, PatFrag ld_frag,
566 string asm, Domain d,
567 bit IsReMaterializable = 1> {
568let neverHasSideEffects = 1 in
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000569 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
570 !strconcat(asm, "\t{$src, $dst|$dst, $src}"), [], d>;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000571let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable in
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000572 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
573 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000574 [(set RC:$dst, (ld_frag addr:$src))], d>;
575}
576
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000577let isAsmParserOnly = 1 in {
578defm VMOVAPS : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv4f32,
579 "movaps", SSEPackedSingle>, VEX;
580defm VMOVAPD : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv2f64,
581 "movapd", SSEPackedDouble>, OpSize, VEX;
582defm VMOVUPS : sse12_mov_packed<0x10, VR128, f128mem, loadv4f32,
583 "movups", SSEPackedSingle>, VEX;
584defm VMOVUPD : sse12_mov_packed<0x10, VR128, f128mem, loadv2f64,
585 "movupd", SSEPackedDouble, 0>, OpSize, VEX;
586}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000587defm MOVAPS : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv4f32,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000588 "movaps", SSEPackedSingle>, TB;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000589defm MOVAPD : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv2f64,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000590 "movapd", SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000591defm MOVUPS : sse12_mov_packed<0x10, VR128, f128mem, loadv4f32,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000592 "movups", SSEPackedSingle>, TB;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000593defm MOVUPD : sse12_mov_packed<0x10, VR128, f128mem, loadv2f64,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000594 "movupd", SSEPackedDouble, 0>, TB, OpSize;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000595
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000596let isAsmParserOnly = 1 in {
597def VMOVAPSmr : VPSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
598 "movaps\t{$src, $dst|$dst, $src}",
599 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>, VEX;
600def VMOVAPDmr : VPDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
601 "movapd\t{$src, $dst|$dst, $src}",
602 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>, VEX;
603def VMOVUPSmr : VPSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
604 "movups\t{$src, $dst|$dst, $src}",
605 [(store (v4f32 VR128:$src), addr:$dst)]>, VEX;
606def VMOVUPDmr : VPDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
607 "movupd\t{$src, $dst|$dst, $src}",
608 [(store (v2f64 VR128:$src), addr:$dst)]>, VEX;
609}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000610def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
611 "movaps\t{$src, $dst|$dst, $src}",
612 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
613def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
614 "movapd\t{$src, $dst|$dst, $src}",
615 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
616def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
617 "movups\t{$src, $dst|$dst, $src}",
618 [(store (v4f32 VR128:$src), addr:$dst)]>;
619def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
620 "movupd\t{$src, $dst|$dst, $src}",
621 [(store (v2f64 VR128:$src), addr:$dst)]>;
622
623// Intrinsic forms of MOVUPS/D load and store
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000624let isAsmParserOnly = 1 in {
625 let canFoldAsLoad = 1, isReMaterializable = 1 in
626 def VMOVUPSrm_Int : VPSI<0x10, MRMSrcMem, (outs VR128:$dst),
627 (ins f128mem:$src),
628 "movups\t{$src, $dst|$dst, $src}",
629 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>, VEX;
630 def VMOVUPDrm_Int : VPDI<0x10, MRMSrcMem, (outs VR128:$dst),
631 (ins f128mem:$src),
632 "movupd\t{$src, $dst|$dst, $src}",
633 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>, VEX;
634 def VMOVUPSmr_Int : VPSI<0x11, MRMDestMem, (outs),
635 (ins f128mem:$dst, VR128:$src),
636 "movups\t{$src, $dst|$dst, $src}",
637 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>, VEX;
638 def VMOVUPDmr_Int : VPDI<0x11, MRMDestMem, (outs),
639 (ins f128mem:$dst, VR128:$src),
640 "movupd\t{$src, $dst|$dst, $src}",
641 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>, VEX;
642}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000643let canFoldAsLoad = 1, isReMaterializable = 1 in
644def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
645 "movups\t{$src, $dst|$dst, $src}",
646 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
647def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
648 "movupd\t{$src, $dst|$dst, $src}",
649 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
650
651def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
652 "movups\t{$src, $dst|$dst, $src}",
653 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
654def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
655 "movupd\t{$src, $dst|$dst, $src}",
656 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
657
658// Move Low/High packed floating point values
659multiclass sse12_mov_hilo_packed<bits<8>opc, RegisterClass RC,
660 PatFrag mov_frag, string base_opc,
661 string asm_opr> {
662 def PSrm : PI<opc, MRMSrcMem,
663 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
664 !strconcat(!strconcat(base_opc,"s"), asm_opr),
665 [(set RC:$dst,
666 (mov_frag RC:$src1,
667 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))],
668 SSEPackedSingle>, TB;
669
670 def PDrm : PI<opc, MRMSrcMem,
671 (outs RC:$dst), (ins RC:$src1, f64mem:$src2),
672 !strconcat(!strconcat(base_opc,"d"), asm_opr),
673 [(set RC:$dst, (v2f64 (mov_frag RC:$src1,
674 (scalar_to_vector (loadf64 addr:$src2)))))],
675 SSEPackedDouble>, TB, OpSize;
676}
677
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000678let isAsmParserOnly = 1, AddedComplexity = 20 in {
679 defm VMOVL : sse12_mov_hilo_packed<0x12, VR128, movlp, "movlp",
680 "\t{$src2, $src1, $dst|$dst, $src1, $src2}">, VEX_4V;
681 defm VMOVH : sse12_mov_hilo_packed<0x16, VR128, movlhps, "movhp",
682 "\t{$src2, $src1, $dst|$dst, $src1, $src2}">, VEX_4V;
683}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000684let Constraints = "$src1 = $dst", AddedComplexity = 20 in {
685 defm MOVL : sse12_mov_hilo_packed<0x12, VR128, movlp, "movlp",
686 "\t{$src2, $dst|$dst, $src2}">;
687 defm MOVH : sse12_mov_hilo_packed<0x16, VR128, movlhps, "movhp",
688 "\t{$src2, $dst|$dst, $src2}">;
689}
690
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000691let isAsmParserOnly = 1 in {
692def VMOVLPSmr : VPSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
693 "movlps\t{$src, $dst|$dst, $src}",
694 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
695 (iPTR 0))), addr:$dst)]>, VEX;
696def VMOVLPDmr : VPDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
697 "movlpd\t{$src, $dst|$dst, $src}",
698 [(store (f64 (vector_extract (v2f64 VR128:$src),
699 (iPTR 0))), addr:$dst)]>, VEX;
700}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000701def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
702 "movlps\t{$src, $dst|$dst, $src}",
703 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
704 (iPTR 0))), addr:$dst)]>;
705def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
706 "movlpd\t{$src, $dst|$dst, $src}",
707 [(store (f64 (vector_extract (v2f64 VR128:$src),
708 (iPTR 0))), addr:$dst)]>;
709
710// v2f64 extract element 1 is always custom lowered to unpack high to low
711// and extract element 0 so the non-store version isn't too horrible.
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000712let isAsmParserOnly = 1 in {
713def VMOVHPSmr : VPSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
714 "movhps\t{$src, $dst|$dst, $src}",
715 [(store (f64 (vector_extract
716 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
717 (undef)), (iPTR 0))), addr:$dst)]>,
718 VEX;
719def VMOVHPDmr : VPDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
720 "movhpd\t{$src, $dst|$dst, $src}",
721 [(store (f64 (vector_extract
722 (v2f64 (unpckh VR128:$src, (undef))),
723 (iPTR 0))), addr:$dst)]>,
724 VEX;
725}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000726def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
727 "movhps\t{$src, $dst|$dst, $src}",
728 [(store (f64 (vector_extract
729 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
730 (undef)), (iPTR 0))), addr:$dst)]>;
731def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
732 "movhpd\t{$src, $dst|$dst, $src}",
733 [(store (f64 (vector_extract
734 (v2f64 (unpckh VR128:$src, (undef))),
735 (iPTR 0))), addr:$dst)]>;
736
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000737let isAsmParserOnly = 1, AddedComplexity = 20 in {
738 def VMOVLHPSrr : VPSI<0x16, MRMSrcReg, (outs VR128:$dst),
739 (ins VR128:$src1, VR128:$src2),
740 "movlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
741 [(set VR128:$dst,
742 (v4f32 (movlhps VR128:$src1, VR128:$src2)))]>,
743 VEX_4V;
744 def VMOVHLPSrr : VPSI<0x12, MRMSrcReg, (outs VR128:$dst),
745 (ins VR128:$src1, VR128:$src2),
746 "movhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
747 [(set VR128:$dst,
748 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>,
749 VEX_4V;
750}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000751let Constraints = "$src1 = $dst", AddedComplexity = 20 in {
752 def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst),
753 (ins VR128:$src1, VR128:$src2),
754 "movlhps\t{$src2, $dst|$dst, $src2}",
755 [(set VR128:$dst,
756 (v4f32 (movlhps VR128:$src1, VR128:$src2)))]>;
757 def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst),
758 (ins VR128:$src1, VR128:$src2),
759 "movhlps\t{$src2, $dst|$dst, $src2}",
760 [(set VR128:$dst,
761 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>;
762}
763
764def : Pat<(movlhps VR128:$src1, (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
765 (MOVHPSrm (v4i32 VR128:$src1), addr:$src2)>;
766let AddedComplexity = 20 in {
767 def : Pat<(v4f32 (movddup VR128:$src, (undef))),
768 (MOVLHPSrr (v4f32 VR128:$src), (v4f32 VR128:$src))>;
769 def : Pat<(v2i64 (movddup VR128:$src, (undef))),
770 (MOVLHPSrr (v2i64 VR128:$src), (v2i64 VR128:$src))>;
771}
772
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000773//===----------------------------------------------------------------------===//
774// SSE 1 & 2 - Conversion Instructions
775//===----------------------------------------------------------------------===//
776
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000777multiclass sse12_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000778 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
779 string asm> {
780 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
781 [(set DstRC:$dst, (OpNode SrcRC:$src))]>;
782 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
783 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>;
784}
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000785
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000786multiclass sse12_cvt_p<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
787 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
788 string asm, Domain d> {
789 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
790 [(set DstRC:$dst, (OpNode SrcRC:$src))], d>;
791 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
792 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))], d>;
793}
794
795multiclass sse12_vcvt_avx<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000796 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
797 string asm> {
798 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
799 asm, []>;
800 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
801 (ins DstRC:$src1, x86memop:$src), asm, []>;
802}
803
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000804let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000805defm VCVTTSS2SI : sse12_cvt_s<0x2C, FR32, GR32, fp_to_sint, f32mem, loadf32,
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000806 "cvttss2si\t{$src, $dst|$dst, $src}">, XS, VEX;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000807defm VCVTTSD2SI : sse12_cvt_s<0x2C, FR64, GR32, fp_to_sint, f64mem, loadf64,
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000808 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD, VEX;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000809defm VCVTSI2SS : sse12_vcvt_avx<0x2A, GR32, FR32, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000810 "cvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}">, XS,
811 VEX_4V;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000812defm VCVTSI2SD : sse12_vcvt_avx<0x2A, GR32, FR64, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000813 "cvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}">, XD,
814 VEX_4V;
815}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000816
817defm CVTTSS2SI : sse12_cvt_s<0x2C, FR32, GR32, fp_to_sint, f32mem, loadf32,
818 "cvttss2si\t{$src, $dst|$dst, $src}">, XS;
819defm CVTTSD2SI : sse12_cvt_s<0x2C, FR64, GR32, fp_to_sint, f64mem, loadf64,
820 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD;
821defm CVTSI2SS : sse12_cvt_s<0x2A, GR32, FR32, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000822 "cvtsi2ss\t{$src, $dst|$dst, $src}">, XS;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000823defm CVTSI2SD : sse12_cvt_s<0x2A, GR32, FR64, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000824 "cvtsi2sd\t{$src, $dst|$dst, $src}">, XD;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000825
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000826// Conversion Instructions Intrinsics - Match intrinsics which expect MM
827// and/or XMM operand(s).
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000828multiclass sse12_cvt_pint<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
829 Intrinsic Int, X86MemOperand x86memop, PatFrag ld_frag,
830 string asm, Domain d> {
831 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
832 [(set DstRC:$dst, (Int SrcRC:$src))], d>;
833 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
834 [(set DstRC:$dst, (Int (ld_frag addr:$src)))], d>;
835}
836
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000837multiclass sse12_cvt_sint<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
838 Intrinsic Int, X86MemOperand x86memop, PatFrag ld_frag,
839 string asm> {
840 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
841 [(set DstRC:$dst, (Int SrcRC:$src))]>;
842 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
843 [(set DstRC:$dst, (Int (ld_frag addr:$src)))]>;
844}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000845
846multiclass sse12_cvt_pint_3addr<bits<8> opc, RegisterClass SrcRC,
847 RegisterClass DstRC, Intrinsic Int, X86MemOperand x86memop,
848 PatFrag ld_frag, string asm, Domain d> {
849 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src2),
850 asm, [(set DstRC:$dst, (Int DstRC:$src1, SrcRC:$src2))], d>;
851 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst),
852 (ins DstRC:$src1, x86memop:$src2), asm,
853 [(set DstRC:$dst, (Int DstRC:$src1, (ld_frag addr:$src2)))], d>;
854}
855
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000856multiclass sse12_cvt_sint_3addr<bits<8> opc, RegisterClass SrcRC,
857 RegisterClass DstRC, Intrinsic Int, X86MemOperand x86memop,
858 PatFrag ld_frag, string asm> {
859 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src2),
860 asm, [(set DstRC:$dst, (Int DstRC:$src1, SrcRC:$src2))]>;
861 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
862 (ins DstRC:$src1, x86memop:$src2), asm,
863 [(set DstRC:$dst, (Int DstRC:$src1, (ld_frag addr:$src2)))]>;
864}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000865
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000866let isAsmParserOnly = 1 in {
867 defm Int_VCVTSS2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse_cvtss2si,
868 f32mem, load, "cvtss2si\t{$src, $dst|$dst, $src}">, XS,
869 VEX;
870 defm Int_VCVTSD2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse2_cvtsd2si,
871 f128mem, load, "cvtsd2si\t{$src, $dst|$dst, $src}">, XD,
872 VEX;
873}
874defm Int_CVTSS2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse_cvtss2si,
875 f32mem, load, "cvtss2si\t{$src, $dst|$dst, $src}">, XS;
876defm Int_CVTSD2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse2_cvtsd2si,
877 f128mem, load, "cvtsd2si\t{$src, $dst|$dst, $src}">, XD;
878
879
880let Constraints = "$src1 = $dst" in {
881 defm Int_CVTSI2SS : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
882 int_x86_sse_cvtsi2ss, i32mem, loadi32,
883 "cvtsi2ss\t{$src2, $dst|$dst, $src2}">, XS;
884 defm Int_CVTSI2SD : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
885 int_x86_sse2_cvtsi2sd, i32mem, loadi32,
886 "cvtsi2ss\t{$src2, $dst|$dst, $src2}">, XD;
887}
888
889// Instructions below don't have an AVX form.
890defm Int_CVTPS2PI : sse12_cvt_pint<0x2D, VR128, VR64, int_x86_sse_cvtps2pi,
891 f64mem, load, "cvtps2pi\t{$src, $dst|$dst, $src}",
892 SSEPackedSingle>, TB;
893defm Int_CVTPD2PI : sse12_cvt_pint<0x2D, VR128, VR64, int_x86_sse_cvtpd2pi,
894 f128mem, memop, "cvtpd2pi\t{$src, $dst|$dst, $src}",
895 SSEPackedDouble>, TB, OpSize;
896defm Int_CVTTPS2PI : sse12_cvt_pint<0x2C, VR128, VR64, int_x86_sse_cvttps2pi,
897 f64mem, load, "cvttps2pi\t{$src, $dst|$dst, $src}",
898 SSEPackedSingle>, TB;
899defm Int_CVTTPD2PI : sse12_cvt_pint<0x2C, VR128, VR64, int_x86_sse_cvttpd2pi,
900 f128mem, memop, "cvttpd2pi\t{$src, $dst|$dst, $src}",
901 SSEPackedDouble>, TB, OpSize;
902defm Int_CVTPI2PD : sse12_cvt_pint<0x2A, VR64, VR128, int_x86_sse_cvtpi2pd,
903 i64mem, load, "cvtpi2pd\t{$src, $dst|$dst, $src}",
904 SSEPackedDouble>, TB, OpSize;
905let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000906 defm Int_CVTPI2PS : sse12_cvt_pint_3addr<0x2A, VR64, VR128,
907 int_x86_sse_cvtpi2ps,
908 i64mem, load, "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
909 SSEPackedSingle>, TB;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000910}
911
912/// SSE 1 Only
913
914// Aliases for intrinsics
Bruno Cardoso Lopesbdffc162010-06-25 23:47:23 +0000915let isAsmParserOnly = 1, Pattern = []<dag> in {
916defm Int_VCVTTSS2SI : sse12_cvt_sint_3addr<0x2C, VR128, GR32,
917 int_x86_sse_cvttss2si, f32mem, load,
918 "cvttss2si\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XS;
919defm Int_VCVTTSD2SI : sse12_cvt_sint_3addr<0x2C, VR128, GR32,
920 int_x86_sse2_cvttsd2si, f128mem, load,
921 "cvttss2si\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XD;
922}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000923defm Int_CVTTSS2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse_cvttss2si,
924 f32mem, load, "cvttss2si\t{$src, $dst|$dst, $src}">,
925 XS;
926defm Int_CVTTSD2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse2_cvttsd2si,
927 f128mem, load, "cvttss2si\t{$src, $dst|$dst, $src}">,
928 XD;
929
Bruno Cardoso Lopesbdffc162010-06-25 23:47:23 +0000930let isAsmParserOnly = 1, Pattern = []<dag> in {
931defm VCVTSS2SI : sse12_cvt_s<0x2D, FR32, GR32, undef, f32mem, load,
932 "cvtss2si{l}\t{$src, $dst|$dst, $src}">, XS, VEX;
933defm VCVTDQ2PS : sse12_cvt_p<0x5B, VR128, VR128, undef, f128mem, load,
934 "cvtdq2ps\t{$src, $dst|$dst, $src}",
935 SSEPackedSingle>, TB, VEX;
936}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000937let Pattern = []<dag> in {
938defm CVTSS2SI : sse12_cvt_s<0x2D, FR32, GR32, undef, f32mem, load /*dummy*/,
939 "cvtss2si{l}\t{$src, $dst|$dst, $src}">, XS;
940defm CVTDQ2PS : sse12_cvt_p<0x5B, VR128, VR128, undef, f128mem, load /*dummy*/,
941 "cvtdq2ps\t{$src, $dst|$dst, $src}",
942 SSEPackedSingle>, TB; /* PD SSE3 form is avaiable */
943}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000944
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000945/// SSE 2 Only
946
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000947// Convert scalar double to scalar single
948let isAsmParserOnly = 1 in {
949def VCVTSD2SSrr : VSDI<0x5A, MRMSrcReg, (outs FR32:$dst),
950 (ins FR64:$src1, FR64:$src2),
951 "cvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
952 VEX_4V;
953def VCVTSD2SSrm : I<0x5A, MRMSrcMem, (outs FR32:$dst),
954 (ins FR64:$src1, f64mem:$src2),
955 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
956 []>, XD, Requires<[HasAVX, HasSSE2, OptForSize]>, VEX_4V;
957}
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000958def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
959 "cvtsd2ss\t{$src, $dst|$dst, $src}",
960 [(set FR32:$dst, (fround FR64:$src))]>;
961def CVTSD2SSrm : I<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
962 "cvtsd2ss\t{$src, $dst|$dst, $src}",
963 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>, XD,
964 Requires<[HasSSE2, OptForSize]>;
965
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000966let isAsmParserOnly = 1 in
967defm Int_VCVTSD2SS: sse12_cvt_sint_3addr<0x5A, VR128, VR128,
968 int_x86_sse2_cvtsd2ss, f64mem, load,
969 "cvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}">,
970 XS, VEX_4V;
971let Constraints = "$src1 = $dst" in
972defm Int_CVTSD2SS: sse12_cvt_sint_3addr<0x5A, VR128, VR128,
973 int_x86_sse2_cvtsd2ss, f64mem, load,
974 "cvtsd2ss\t{$src2, $dst|$dst, $src2}">, XS;
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000975
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000976// Convert scalar single to scalar double
977let isAsmParserOnly = 1 in { // SSE2 instructions with XS prefix
978def VCVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst),
979 (ins FR32:$src1, FR32:$src2),
980 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
981 []>, XS, Requires<[HasAVX, HasSSE2]>, VEX_4V;
982def VCVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst),
983 (ins FR32:$src1, f32mem:$src2),
984 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
985 []>, XS, VEX_4V, Requires<[HasAVX, HasSSE2, OptForSize]>;
986}
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000987def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
988 "cvtss2sd\t{$src, $dst|$dst, $src}",
989 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
990 Requires<[HasSSE2]>;
991def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
992 "cvtss2sd\t{$src, $dst|$dst, $src}",
993 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
994 Requires<[HasSSE2, OptForSize]>;
995
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000996let isAsmParserOnly = 1 in {
997def Int_VCVTSS2SDrr: I<0x5A, MRMSrcReg,
998 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
999 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1000 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1001 VR128:$src2))]>, XS, VEX_4V,
1002 Requires<[HasAVX, HasSSE2]>;
1003def Int_VCVTSS2SDrm: I<0x5A, MRMSrcMem,
1004 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
1005 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1006 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1007 (load addr:$src2)))]>, XS, VEX_4V,
1008 Requires<[HasAVX, HasSSE2]>;
1009}
1010let Constraints = "$src1 = $dst" in { // SSE2 instructions with XS prefix
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +00001011def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
1012 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
1013 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
1014 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1015 VR128:$src2))]>, XS,
1016 Requires<[HasSSE2]>;
1017def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
1018 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
1019 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
1020 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1021 (load addr:$src2)))]>, XS,
1022 Requires<[HasSSE2]>;
1023}
1024
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001025def : Pat<(extloadf32 addr:$src),
1026 (CVTSS2SDrr (MOVSSrm addr:$src))>,
1027 Requires<[HasSSE2, OptForSpeed]>;
1028
1029// Convert doubleword to packed single/double fp
1030let isAsmParserOnly = 1 in { // SSE2 instructions without OpSize prefix
1031def Int_VCVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1032 "vcvtdq2ps\t{$src, $dst|$dst, $src}",
1033 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
1034 TB, VEX, Requires<[HasAVX, HasSSE2]>;
1035def Int_VCVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
1036 "vcvtdq2ps\t{$src, $dst|$dst, $src}",
1037 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
1038 (bitconvert (memopv2i64 addr:$src))))]>,
1039 TB, VEX, Requires<[HasAVX, HasSSE2]>;
1040}
1041def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1042 "cvtdq2ps\t{$src, $dst|$dst, $src}",
1043 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
1044 TB, Requires<[HasSSE2]>;
1045def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
1046 "cvtdq2ps\t{$src, $dst|$dst, $src}",
1047 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
1048 (bitconvert (memopv2i64 addr:$src))))]>,
1049 TB, Requires<[HasSSE2]>;
1050
1051// FIXME: why the non-intrinsic version is described as SSE3?
1052let isAsmParserOnly = 1 in { // SSE2 instructions with XS prefix
1053def Int_VCVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1054 "vcvtdq2pd\t{$src, $dst|$dst, $src}",
1055 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
1056 XS, VEX, Requires<[HasAVX, HasSSE2]>;
1057def Int_VCVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
1058 "vcvtdq2pd\t{$src, $dst|$dst, $src}",
1059 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
1060 (bitconvert (memopv2i64 addr:$src))))]>,
1061 XS, VEX, Requires<[HasAVX, HasSSE2]>;
1062}
1063def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1064 "cvtdq2pd\t{$src, $dst|$dst, $src}",
1065 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
1066 XS, Requires<[HasSSE2]>;
1067def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
1068 "cvtdq2pd\t{$src, $dst|$dst, $src}",
1069 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
1070 (bitconvert (memopv2i64 addr:$src))))]>,
1071 XS, Requires<[HasSSE2]>;
1072
1073// Convert packed single/double fp to doubleword
1074let isAsmParserOnly = 1 in {
1075def VCVTPS2DQrr : VPDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1076 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
1077def VCVTPS2DQrm : VPDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1078 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
1079}
1080def CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1081 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
1082def CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1083 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
1084
1085let isAsmParserOnly = 1 in {
1086def Int_VCVTPS2DQrr : VPDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1087 "cvtps2dq\t{$src, $dst|$dst, $src}",
1088 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>,
1089 VEX;
1090def Int_VCVTPS2DQrm : VPDI<0x5B, MRMSrcMem, (outs VR128:$dst),
1091 (ins f128mem:$src),
1092 "cvtps2dq\t{$src, $dst|$dst, $src}",
1093 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
1094 (memop addr:$src)))]>, VEX;
1095}
1096def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1097 "cvtps2dq\t{$src, $dst|$dst, $src}",
1098 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
1099def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1100 "cvtps2dq\t{$src, $dst|$dst, $src}",
1101 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
1102 (memop addr:$src)))]>;
1103
1104let isAsmParserOnly = 1 in { // SSE2 packed instructions with XD prefix
1105def Int_VCVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1106 "vcvtpd2dq\t{$src, $dst|$dst, $src}",
1107 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
1108 XD, VEX, Requires<[HasAVX, HasSSE2]>;
1109def Int_VCVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1110 "vcvtpd2dq\t{$src, $dst|$dst, $src}",
1111 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
1112 (memop addr:$src)))]>,
1113 XD, VEX, Requires<[HasAVX, HasSSE2]>;
1114}
1115def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1116 "cvtpd2dq\t{$src, $dst|$dst, $src}",
1117 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
1118 XD, Requires<[HasSSE2]>;
1119def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1120 "cvtpd2dq\t{$src, $dst|$dst, $src}",
1121 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
1122 (memop addr:$src)))]>,
1123 XD, Requires<[HasSSE2]>;
1124
1125
1126// Convert with truncation packed single/double fp to doubleword
1127let isAsmParserOnly = 1 in { // SSE2 packed instructions with XS prefix
1128def VCVTTPS2DQrr : VSSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1129 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
1130def VCVTTPS2DQrm : VSSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1131 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
1132}
1133def CVTTPS2DQrr : SSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1134 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
1135def CVTTPS2DQrm : SSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1136 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
1137
1138
1139let isAsmParserOnly = 1 in {
1140def Int_VCVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1141 "vcvttps2dq\t{$src, $dst|$dst, $src}",
1142 [(set VR128:$dst,
1143 (int_x86_sse2_cvttps2dq VR128:$src))]>,
1144 XS, VEX, Requires<[HasAVX, HasSSE2]>;
1145def Int_VCVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1146 "vcvttps2dq\t{$src, $dst|$dst, $src}",
1147 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
1148 (memop addr:$src)))]>,
1149 XS, VEX, Requires<[HasAVX, HasSSE2]>;
1150}
1151def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1152 "cvttps2dq\t{$src, $dst|$dst, $src}",
1153 [(set VR128:$dst,
1154 (int_x86_sse2_cvttps2dq VR128:$src))]>,
1155 XS, Requires<[HasSSE2]>;
1156def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1157 "cvttps2dq\t{$src, $dst|$dst, $src}",
1158 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
1159 (memop addr:$src)))]>,
1160 XS, Requires<[HasSSE2]>;
1161
1162let isAsmParserOnly = 1 in {
1163def Int_VCVTTPD2DQrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst),
1164 (ins VR128:$src),
1165 "cvttpd2dq\t{$src, $dst|$dst, $src}",
1166 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>,
1167 VEX;
1168def Int_VCVTTPD2DQrm : VPDI<0xE6, MRMSrcMem, (outs VR128:$dst),
1169 (ins f128mem:$src),
1170 "cvttpd2dq\t{$src, $dst|$dst, $src}",
1171 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
1172 (memop addr:$src)))]>, VEX;
1173}
1174def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1175 "cvttpd2dq\t{$src, $dst|$dst, $src}",
1176 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
1177def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
1178 "cvttpd2dq\t{$src, $dst|$dst, $src}",
1179 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
1180 (memop addr:$src)))]>;
1181
1182// Convert packed single to packed double
1183let isAsmParserOnly = 1 in { // SSE2 instructions without OpSize prefix
1184def VCVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1185 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX,
1186 Requires<[HasAVX]>;
1187def VCVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
1188 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX,
1189 Requires<[HasAVX]>;
1190}
1191def CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1192 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
1193def CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
1194 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
1195
1196let isAsmParserOnly = 1 in {
1197def Int_VCVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1198 "cvtps2pd\t{$src, $dst|$dst, $src}",
1199 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1200 VEX, Requires<[HasAVX, HasSSE2]>;
1201def Int_VCVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
1202 "cvtps2pd\t{$src, $dst|$dst, $src}",
1203 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1204 (load addr:$src)))]>,
1205 VEX, Requires<[HasAVX, HasSSE2]>;
1206}
1207def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1208 "cvtps2pd\t{$src, $dst|$dst, $src}",
1209 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1210 TB, Requires<[HasSSE2]>;
1211def Int_CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
1212 "cvtps2pd\t{$src, $dst|$dst, $src}",
1213 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1214 (load addr:$src)))]>,
1215 TB, Requires<[HasSSE2]>;
1216
1217// Convert packed double to packed single
1218let isAsmParserOnly = 1 in {
1219def VCVTPD2PSrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1220 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>, VEX;
1221// FIXME: the memory form of this instruction should described using
1222// use extra asm syntax
1223}
1224def CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1225 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1226def CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1227 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1228
1229
1230let isAsmParserOnly = 1 in {
1231def Int_VCVTPD2PSrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1232 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1233 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
1234def Int_VCVTPD2PSrm : VPDI<0x5A, MRMSrcMem, (outs VR128:$dst),
1235 (ins f128mem:$src),
1236 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1237 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
1238 (memop addr:$src)))]>;
1239}
1240def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1241 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1242 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
1243def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1244 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1245 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
1246 (memop addr:$src)))]>;
1247
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001248//===----------------------------------------------------------------------===//
1249// SSE 1 & 2 - Compare Instructions
1250//===----------------------------------------------------------------------===//
1251
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001252// sse12_cmp_scalar - sse 1 & 2 compare scalar instructions
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001253multiclass sse12_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001254 string asm, string asm_alt> {
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001255 def rr : SIi8<0xC2, MRMSrcReg,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001256 (outs RC:$dst), (ins RC:$src1, RC:$src, SSECC:$cc),
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001257 asm, []>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001258 let mayLoad = 1 in
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001259 def rm : SIi8<0xC2, MRMSrcMem,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001260 (outs RC:$dst), (ins RC:$src1, x86memop:$src, SSECC:$cc),
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001261 asm, []>;
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001262 // Accept explicit immediate argument form instead of comparison code.
1263 let isAsmParserOnly = 1 in {
1264 def rr_alt : SIi8<0xC2, MRMSrcReg,
1265 (outs RC:$dst), (ins RC:$src1, RC:$src, i8imm:$src2),
1266 asm_alt, []>;
1267 let mayLoad = 1 in
1268 def rm_alt : SIi8<0xC2, MRMSrcMem,
1269 (outs RC:$dst), (ins RC:$src1, x86memop:$src, i8imm:$src2),
1270 asm_alt, []>;
1271 }
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001272}
1273
1274let neverHasSideEffects = 1, isAsmParserOnly = 1 in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001275 defm VCMPSS : sse12_cmp_scalar<FR32, f32mem,
1276 "cmp${cc}ss\t{$src, $src1, $dst|$dst, $src1, $src}",
1277 "cmpss\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}">,
1278 XS, VEX_4V;
1279 defm VCMPSD : sse12_cmp_scalar<FR64, f64mem,
1280 "cmp${cc}sd\t{$src, $src1, $dst|$dst, $src1, $src}",
1281 "cmpsd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}">,
1282 XD, VEX_4V;
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001283}
1284
1285let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001286 defm CMPSS : sse12_cmp_scalar<FR32, f32mem,
1287 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
1288 "cmpss\t{$src2, $src, $dst|$dst, $src, $src2}">, XS;
1289 defm CMPSD : sse12_cmp_scalar<FR64, f64mem,
1290 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
1291 "cmpsd\t{$src2, $src, $dst|$dst, $src, $src2}">, XD;
1292}
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001293
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001294multiclass sse12_cmp_scalar_int<RegisterClass RC, X86MemOperand x86memop,
1295 Intrinsic Int, string asm> {
1296 def rr : SIi8<0xC2, MRMSrcReg, (outs VR128:$dst),
1297 (ins VR128:$src1, VR128:$src, SSECC:$cc), asm,
1298 [(set VR128:$dst, (Int VR128:$src1,
1299 VR128:$src, imm:$cc))]>;
1300 def rm : SIi8<0xC2, MRMSrcMem, (outs VR128:$dst),
1301 (ins VR128:$src1, f32mem:$src, SSECC:$cc), asm,
1302 [(set VR128:$dst, (Int VR128:$src1,
1303 (load addr:$src), imm:$cc))]>;
1304}
1305
1306// Aliases to match intrinsics which expect XMM operand(s).
1307let isAsmParserOnly = 1 in {
1308 defm Int_VCMPSS : sse12_cmp_scalar_int<VR128, f32mem, int_x86_sse_cmp_ss,
1309 "cmp${cc}ss\t{$src, $src1, $dst|$dst, $src1, $src}">,
1310 XS, VEX_4V;
1311 defm Int_VCMPSD : sse12_cmp_scalar_int<VR128, f64mem, int_x86_sse2_cmp_sd,
1312 "cmp${cc}sd\t{$src, $src1, $dst|$dst, $src1, $src}">,
1313 XD, VEX_4V;
1314}
1315let Constraints = "$src1 = $dst" in {
1316 defm Int_CMPSS : sse12_cmp_scalar_int<VR128, f32mem, int_x86_sse_cmp_ss,
1317 "cmp${cc}ss\t{$src, $dst|$dst, $src}">, XS;
1318 defm Int_CMPSD : sse12_cmp_scalar_int<VR128, f64mem, int_x86_sse2_cmp_sd,
1319 "cmp${cc}sd\t{$src, $dst|$dst, $src}">, XD;
1320}
1321
1322
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001323// sse12_ord_cmp - Unordered/Ordered scalar fp compare and set EFLAGS
1324multiclass sse12_ord_cmp<bits<8> opc, RegisterClass RC, SDNode OpNode,
1325 ValueType vt, X86MemOperand x86memop,
1326 PatFrag ld_frag, string OpcodeStr, Domain d> {
1327 def rr: PI<opc, MRMSrcReg, (outs), (ins RC:$src1, RC:$src2),
1328 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
1329 [(set EFLAGS, (OpNode (vt RC:$src1), RC:$src2))], d>;
1330 def rm: PI<opc, MRMSrcMem, (outs), (ins RC:$src1, x86memop:$src2),
1331 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
1332 [(set EFLAGS, (OpNode (vt RC:$src1),
1333 (ld_frag addr:$src2)))], d>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001334}
1335
Evan Cheng24f2ea32007-09-14 21:48:26 +00001336let Defs = [EFLAGS] in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001337 let isAsmParserOnly = 1 in {
1338 defm VUCOMISS : sse12_ord_cmp<0x2E, FR32, X86cmp, f32, f32mem, loadf32,
1339 "ucomiss", SSEPackedSingle>, VEX;
1340 defm VUCOMISD : sse12_ord_cmp<0x2E, FR64, X86cmp, f64, f64mem, loadf64,
1341 "ucomisd", SSEPackedDouble>, OpSize, VEX;
1342 let Pattern = []<dag> in {
1343 defm VCOMISS : sse12_ord_cmp<0x2F, VR128, undef, v4f32, f128mem, load,
1344 "comiss", SSEPackedSingle>, VEX;
1345 defm VCOMISD : sse12_ord_cmp<0x2F, VR128, undef, v2f64, f128mem, load,
1346 "comisd", SSEPackedDouble>, OpSize, VEX;
1347 }
1348
1349 defm Int_VUCOMISS : sse12_ord_cmp<0x2E, VR128, X86ucomi, v4f32, f128mem,
1350 load, "ucomiss", SSEPackedSingle>, VEX;
1351 defm Int_VUCOMISD : sse12_ord_cmp<0x2E, VR128, X86ucomi, v2f64, f128mem,
1352 load, "ucomisd", SSEPackedDouble>, OpSize, VEX;
1353
1354 defm Int_VCOMISS : sse12_ord_cmp<0x2F, VR128, X86comi, v4f32, f128mem,
1355 load, "comiss", SSEPackedSingle>, VEX;
1356 defm Int_VCOMISD : sse12_ord_cmp<0x2F, VR128, X86comi, v2f64, f128mem,
1357 load, "comisd", SSEPackedDouble>, OpSize, VEX;
1358 }
1359 defm UCOMISS : sse12_ord_cmp<0x2E, FR32, X86cmp, f32, f32mem, loadf32,
1360 "ucomiss", SSEPackedSingle>, TB;
1361 defm UCOMISD : sse12_ord_cmp<0x2E, FR64, X86cmp, f64, f64mem, loadf64,
1362 "ucomisd", SSEPackedDouble>, TB, OpSize;
1363
1364 let Pattern = []<dag> in {
1365 defm COMISS : sse12_ord_cmp<0x2F, VR128, undef, v4f32, f128mem, load,
1366 "comiss", SSEPackedSingle>, TB;
1367 defm COMISD : sse12_ord_cmp<0x2F, VR128, undef, v2f64, f128mem, load,
1368 "comisd", SSEPackedDouble>, TB, OpSize;
1369 }
1370
1371 defm Int_UCOMISS : sse12_ord_cmp<0x2E, VR128, X86ucomi, v4f32, f128mem,
1372 load, "ucomiss", SSEPackedSingle>, TB;
1373 defm Int_UCOMISD : sse12_ord_cmp<0x2E, VR128, X86ucomi, v2f64, f128mem,
1374 load, "ucomisd", SSEPackedDouble>, TB, OpSize;
1375
1376 defm Int_COMISS : sse12_ord_cmp<0x2F, VR128, X86comi, v4f32, f128mem, load,
1377 "comiss", SSEPackedSingle>, TB;
1378 defm Int_COMISD : sse12_ord_cmp<0x2F, VR128, X86comi, v2f64, f128mem, load,
1379 "comisd", SSEPackedDouble>, TB, OpSize;
Evan Cheng24f2ea32007-09-14 21:48:26 +00001380} // Defs = [EFLAGS]
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001381
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001382// sse12_cmp_packed - sse 1 & 2 compared packed instructions
1383multiclass sse12_cmp_packed<RegisterClass RC, X86MemOperand x86memop,
1384 Intrinsic Int, string asm, string asm_alt,
1385 Domain d> {
1386 def rri : PIi8<0xC2, MRMSrcReg,
1387 (outs RC:$dst), (ins RC:$src1, RC:$src, SSECC:$cc), asm,
1388 [(set RC:$dst, (Int RC:$src1, RC:$src, imm:$cc))], d>;
1389 def rmi : PIi8<0xC2, MRMSrcMem,
1390 (outs RC:$dst), (ins RC:$src1, f128mem:$src, SSECC:$cc), asm,
1391 [(set RC:$dst, (Int RC:$src1, (memop addr:$src), imm:$cc))], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001392 // Accept explicit immediate argument form instead of comparison code.
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001393 let isAsmParserOnly = 1 in {
1394 def rri_alt : PIi8<0xC2, MRMSrcReg,
1395 (outs RC:$dst), (ins RC:$src1, RC:$src, i8imm:$src2),
1396 asm_alt, [], d>;
1397 def rmi_alt : PIi8<0xC2, MRMSrcMem,
1398 (outs RC:$dst), (ins RC:$src1, f128mem:$src, i8imm:$src2),
1399 asm_alt, [], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001400 }
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001401}
1402
1403let isAsmParserOnly = 1 in {
1404 defm VCMPPS : sse12_cmp_packed<VR128, f128mem, int_x86_sse_cmp_ps,
1405 "cmp${cc}ps\t{$src, $src1, $dst|$dst, $src1, $src}",
1406 "cmpps\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
1407 SSEPackedSingle>, VEX_4V;
1408 defm VCMPPD : sse12_cmp_packed<VR128, f128mem, int_x86_sse2_cmp_pd,
1409 "cmp${cc}pd\t{$src, $src1, $dst|$dst, $src1, $src}",
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001410 "cmppd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001411 SSEPackedDouble>, OpSize, VEX_4V;
1412}
1413let Constraints = "$src1 = $dst" in {
1414 defm CMPPS : sse12_cmp_packed<VR128, f128mem, int_x86_sse_cmp_ps,
1415 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
1416 "cmpps\t{$src2, $src, $dst|$dst, $src, $src2}",
1417 SSEPackedSingle>, TB;
1418 defm CMPPD : sse12_cmp_packed<VR128, f128mem, int_x86_sse2_cmp_pd,
1419 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1420 "cmppd\t{$src2, $src, $dst|$dst, $src, $src2}",
1421 SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001422}
1423
1424def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), VR128:$src2, imm:$cc)),
1425 (CMPPSrri (v4f32 VR128:$src1), (v4f32 VR128:$src2), imm:$cc)>;
1426def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), (memop addr:$src2), imm:$cc)),
1427 (CMPPSrmi (v4f32 VR128:$src1), addr:$src2, imm:$cc)>;
1428def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), VR128:$src2, imm:$cc)),
1429 (CMPPDrri VR128:$src1, VR128:$src2, imm:$cc)>;
1430def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), (memop addr:$src2), imm:$cc)),
1431 (CMPPDrmi VR128:$src1, addr:$src2, imm:$cc)>;
1432
1433//===----------------------------------------------------------------------===//
1434// SSE 1 & 2 - Shuffle Instructions
1435//===----------------------------------------------------------------------===//
1436
1437/// sse12_shuffle - sse 1 & 2 shuffle instructions
1438multiclass sse12_shuffle<RegisterClass RC, X86MemOperand x86memop,
1439 ValueType vt, string asm, PatFrag mem_frag,
1440 Domain d, bit IsConvertibleToThreeAddress = 0> {
1441 def rmi : PIi8<0xC6, MRMSrcMem, (outs VR128:$dst),
1442 (ins VR128:$src1, f128mem:$src2, i8imm:$src3), asm,
1443 [(set VR128:$dst, (vt (shufp:$src3
1444 VR128:$src1, (mem_frag addr:$src2))))], d>;
1445 let isConvertibleToThreeAddress = IsConvertibleToThreeAddress in
1446 def rri : PIi8<0xC6, MRMSrcReg, (outs VR128:$dst),
1447 (ins VR128:$src1, VR128:$src2, i8imm:$src3), asm,
1448 [(set VR128:$dst,
1449 (vt (shufp:$src3 VR128:$src1, VR128:$src2)))], d>;
1450}
1451
1452let isAsmParserOnly = 1 in {
1453 defm VSHUFPS : sse12_shuffle<VR128, f128mem, v4f32,
1454 "shufps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
1455 memopv4f32, SSEPackedSingle>, VEX_4V;
1456 defm VSHUFPD : sse12_shuffle<VR128, f128mem, v2f64,
1457 "shufpd\t{$src3, $src2, $src1, $dst|$dst, $src2, $src2, $src3}",
1458 memopv2f64, SSEPackedDouble>, OpSize, VEX_4V;
1459}
1460
1461let Constraints = "$src1 = $dst" in {
1462 defm SHUFPS : sse12_shuffle<VR128, f128mem, v4f32,
1463 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1464 memopv4f32, SSEPackedSingle, 1 /* cvt to pshufd */>,
1465 TB;
1466 defm SHUFPD : sse12_shuffle<VR128, f128mem, v2f64,
1467 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1468 memopv2f64, SSEPackedDouble>, TB, OpSize;
1469}
1470
1471//===----------------------------------------------------------------------===//
1472// SSE 1 & 2 - Unpack Instructions
1473//===----------------------------------------------------------------------===//
1474
1475/// sse12_unpack_interleave - sse 1 & 2 unpack and interleave
1476multiclass sse12_unpack_interleave<bits<8> opc, PatFrag OpNode, ValueType vt,
1477 PatFrag mem_frag, RegisterClass RC,
1478 X86MemOperand x86memop, string asm,
1479 Domain d> {
1480 def rr : PI<opc, MRMSrcReg,
1481 (outs RC:$dst), (ins RC:$src1, RC:$src2),
1482 asm, [(set RC:$dst,
1483 (vt (OpNode RC:$src1, RC:$src2)))], d>;
1484 def rm : PI<opc, MRMSrcMem,
1485 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
1486 asm, [(set RC:$dst,
1487 (vt (OpNode RC:$src1,
1488 (mem_frag addr:$src2))))], d>;
1489}
1490
1491let AddedComplexity = 10 in {
1492 let isAsmParserOnly = 1 in {
1493 defm VUNPCKHPS: sse12_unpack_interleave<0x15, unpckh, v4f32, memopv4f32,
1494 VR128, f128mem, "unpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1495 SSEPackedSingle>, VEX_4V;
1496 defm VUNPCKHPD: sse12_unpack_interleave<0x15, unpckh, v2f64, memopv2f64,
1497 VR128, f128mem, "unpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1498 SSEPackedDouble>, OpSize, VEX_4V;
1499 defm VUNPCKLPS: sse12_unpack_interleave<0x14, unpckl, v4f32, memopv4f32,
1500 VR128, f128mem, "unpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1501 SSEPackedSingle>, VEX_4V;
1502 defm VUNPCKLPD: sse12_unpack_interleave<0x14, unpckl, v2f64, memopv2f64,
1503 VR128, f128mem, "unpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1504 SSEPackedDouble>, OpSize, VEX_4V;
1505 }
1506
1507 let Constraints = "$src1 = $dst" in {
1508 defm UNPCKHPS: sse12_unpack_interleave<0x15, unpckh, v4f32, memopv4f32,
1509 VR128, f128mem, "unpckhps\t{$src2, $dst|$dst, $src2}",
1510 SSEPackedSingle>, TB;
1511 defm UNPCKHPD: sse12_unpack_interleave<0x15, unpckh, v2f64, memopv2f64,
1512 VR128, f128mem, "unpckhpd\t{$src2, $dst|$dst, $src2}",
1513 SSEPackedDouble>, TB, OpSize;
1514 defm UNPCKLPS: sse12_unpack_interleave<0x14, unpckl, v4f32, memopv4f32,
1515 VR128, f128mem, "unpcklps\t{$src2, $dst|$dst, $src2}",
1516 SSEPackedSingle>, TB;
1517 defm UNPCKLPD: sse12_unpack_interleave<0x14, unpckl, v2f64, memopv2f64,
1518 VR128, f128mem, "unpcklpd\t{$src2, $dst|$dst, $src2}",
1519 SSEPackedDouble>, TB, OpSize;
1520 } // Constraints = "$src1 = $dst"
1521} // AddedComplexity
1522
1523//===----------------------------------------------------------------------===//
1524// SSE 1 & 2 - Extract Floating-Point Sign mask
1525//===----------------------------------------------------------------------===//
1526
1527/// sse12_extr_sign_mask - sse 1 & 2 unpack and interleave
1528multiclass sse12_extr_sign_mask<RegisterClass RC, Intrinsic Int, string asm,
1529 Domain d> {
1530 def rr : PI<0x50, MRMSrcReg, (outs GR32:$dst), (ins RC:$src),
1531 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
1532 [(set GR32:$dst, (Int RC:$src))], d>;
1533}
1534
1535// Mask creation
1536defm MOVMSKPS : sse12_extr_sign_mask<VR128, int_x86_sse_movmsk_ps, "movmskps",
1537 SSEPackedSingle>, TB;
1538defm MOVMSKPD : sse12_extr_sign_mask<VR128, int_x86_sse2_movmsk_pd, "movmskpd",
1539 SSEPackedDouble>, TB, OpSize;
1540
1541let isAsmParserOnly = 1 in {
1542 defm VMOVMSKPS : sse12_extr_sign_mask<VR128, int_x86_sse_movmsk_ps,
1543 "movmskps", SSEPackedSingle>, VEX;
1544 defm VMOVMSKPD : sse12_extr_sign_mask<VR128, int_x86_sse2_movmsk_pd,
1545 "movmskpd", SSEPackedDouble>, OpSize,
1546 VEX;
1547}
1548
1549//===----------------------------------------------------------------------===//
1550// SSE 1 & 2 - Misc aliasing of packed SSE 1 & 2 instructions
1551//===----------------------------------------------------------------------===//
1552
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001553// Aliases of packed SSE1 & SSE2 instructions for scalar use. These all have
1554// names that start with 'Fs'.
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001555
1556// Alias instructions that map fld0 to pxor for sse.
Dan Gohman4a0b3e12009-09-21 18:30:38 +00001557let isReMaterializable = 1, isAsCheapAsAMove = 1, isCodeGenOnly = 1,
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001558 canFoldAsLoad = 1 in {
Chris Lattner28c1d292010-02-05 21:30:49 +00001559 // FIXME: Set encoding to pseudo!
Chris Lattnerbe1778f2010-02-05 21:34:18 +00001560def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins), "",
1561 [(set FR32:$dst, fp32imm0)]>,
1562 Requires<[HasSSE1]>, TB, OpSize;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001563def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins), "",
1564 [(set FR64:$dst, fpimm0)]>,
1565 Requires<[HasSSE2]>, TB, OpSize;
1566}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001567
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001568// Alias instruction to do FR32 or FR64 reg-to-reg copy using movaps. Upper
1569// bits are disregarded.
1570let neverHasSideEffects = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001571def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001572 "movaps\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001573def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
1574 "movapd\t{$src, $dst|$dst, $src}", []>;
1575}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001576
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001577// Alias instruction to load FR32 or FR64 from f128mem using movaps. Upper
1578// bits are disregarded.
1579let canFoldAsLoad = 1, isReMaterializable = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001580def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001581 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohmand3006222007-07-27 17:16:43 +00001582 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001583def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
1584 "movapd\t{$src, $dst|$dst, $src}",
1585 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
1586}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001587
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001588//===----------------------------------------------------------------------===//
1589// SSE 1 & 2 - Logical Instructions
1590//===----------------------------------------------------------------------===//
1591
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001592/// sse12_fp_alias_pack_logical - SSE 1 & 2 aliased packed FP logical ops
1593///
1594multiclass sse12_fp_alias_pack_logical<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001595 SDNode OpNode, bit MayLoad = 0> {
1596 let isAsmParserOnly = 1 in {
1597 defm V#NAME#PS : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1598 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"), OpNode, FR32,
1599 f32, f128mem, memopfsf32, SSEPackedSingle, MayLoad>, VEX_4V;
1600
1601 defm V#NAME#PD : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1602 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), OpNode, FR64,
1603 f64, f128mem, memopfsf64, SSEPackedDouble, MayLoad>, OpSize,
1604 VEX_4V;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001605 }
1606
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001607 let Constraints = "$src1 = $dst" in {
1608 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1609 "ps\t{$src2, $dst|$dst, $src2}"), OpNode, FR32, f32,
1610 f128mem, memopfsf32, SSEPackedSingle, MayLoad>, TB;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001611
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001612 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1613 "pd\t{$src2, $dst|$dst, $src2}"), OpNode, FR64, f64,
1614 f128mem, memopfsf64, SSEPackedDouble, MayLoad>, TB, OpSize;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001615 }
1616}
1617
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001618// Alias bitwise logical operations using SSE logical ops on packed FP values.
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001619defm FsAND : sse12_fp_alias_pack_logical<0x54, "and", X86fand>;
1620defm FsOR : sse12_fp_alias_pack_logical<0x56, "or", X86for>;
1621defm FsXOR : sse12_fp_alias_pack_logical<0x57, "xor", X86fxor>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001622
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001623let neverHasSideEffects = 1, Pattern = []<dag>, isCommutable = 0 in
1624 defm FsANDN : sse12_fp_alias_pack_logical<0x55, "andn", undef, 1>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001625
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001626/// sse12_fp_packed_logical - SSE 1 & 2 packed FP logical ops
1627///
1628multiclass sse12_fp_packed_logical<bits<8> opc, string OpcodeStr,
1629 SDNode OpNode, int HasPat = 0,
1630 list<list<dag>> Pattern = []> {
1631 let isAsmParserOnly = 1 in {
1632 defm V#NAME#PS : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedSingle,
1633 !strconcat(OpcodeStr, "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1634 f128mem,
1635 !if(HasPat, Pattern[0], // rr
1636 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1,
1637 VR128:$src2)))]),
1638 !if(HasPat, Pattern[2], // rm
1639 [(set VR128:$dst, (OpNode (bc_v2i64 (v4f32 VR128:$src1)),
1640 (memopv2i64 addr:$src2)))])>,
1641 VEX_4V;
1642
1643 defm V#NAME#PD : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedDouble,
1644 !strconcat(OpcodeStr, "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1645 f128mem,
1646 !if(HasPat, Pattern[1], // rr
1647 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1648 (bc_v2i64 (v2f64
1649 VR128:$src2))))]),
1650 !if(HasPat, Pattern[3], // rm
1651 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1652 (memopv2i64 addr:$src2)))])>,
1653 OpSize, VEX_4V;
1654 }
1655 let Constraints = "$src1 = $dst" in {
1656 defm PS : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedSingle,
1657 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"), f128mem,
1658 !if(HasPat, Pattern[0], // rr
1659 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1,
1660 VR128:$src2)))]),
1661 !if(HasPat, Pattern[2], // rm
1662 [(set VR128:$dst, (OpNode (bc_v2i64 (v4f32 VR128:$src1)),
1663 (memopv2i64 addr:$src2)))])>, TB;
1664
1665 defm PD : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedDouble,
1666 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"), f128mem,
1667 !if(HasPat, Pattern[1], // rr
1668 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1669 (bc_v2i64 (v2f64
1670 VR128:$src2))))]),
1671 !if(HasPat, Pattern[3], // rm
1672 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1673 (memopv2i64 addr:$src2)))])>,
1674 TB, OpSize;
1675 }
1676}
1677
1678defm AND : sse12_fp_packed_logical<0x54, "and", and>;
1679defm OR : sse12_fp_packed_logical<0x56, "or", or>;
1680defm XOR : sse12_fp_packed_logical<0x57, "xor", xor>;
1681let isCommutable = 0 in
1682 defm ANDN : sse12_fp_packed_logical<0x55, "andn", undef /* dummy */, 1, [
1683 // single r+r
1684 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1685 (bc_v2i64 (v4i32 immAllOnesV))),
1686 VR128:$src2)))],
1687 // double r+r
1688 [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1689 (bc_v2i64 (v2f64 VR128:$src2))))],
1690 // single r+m
1691 [(set VR128:$dst, (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
1692 (bc_v2i64 (v4i32 immAllOnesV))),
1693 (memopv2i64 addr:$src2))))],
1694 // double r+m
1695 [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1696 (memopv2i64 addr:$src2)))]]>;
1697
1698//===----------------------------------------------------------------------===//
1699// SSE 1 & 2 - Arithmetic Instructions
1700//===----------------------------------------------------------------------===//
1701
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001702/// basic_sse12_fp_binop_rm - SSE 1 & 2 binops come in both scalar and
1703/// vector forms.
Bill Wendlingddd35322007-05-02 23:11:52 +00001704///
Dan Gohman20382522007-07-10 00:05:58 +00001705/// In addition, we also have a special variant of the scalar form here to
1706/// represent the associated intrinsic operation. This form is unlike the
1707/// plain scalar form, in that it takes an entire vector (instead of a scalar)
Evan Cheng236aa8a2009-02-26 03:12:02 +00001708/// and leaves the top elements unmodified (therefore these cannot be commuted).
Dan Gohman20382522007-07-10 00:05:58 +00001709///
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001710/// These three forms can each be reg+reg or reg+mem.
Bill Wendlingddd35322007-05-02 23:11:52 +00001711///
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001712multiclass basic_sse12_fp_binop_rm<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesefc9b692010-06-19 01:22:34 +00001713 SDNode OpNode> {
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001714
Bruno Cardoso Lopesfda1acb2010-06-19 00:09:27 +00001715 let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +00001716 defm V#NAME#SS : sse12_fp_scalar<opc,
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001717 !strconcat(OpcodeStr, "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +00001718 OpNode, FR32, f32mem>, XS, VEX_4V;
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001719
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +00001720 defm V#NAME#SD : sse12_fp_scalar<opc,
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001721 !strconcat(OpcodeStr, "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +00001722 OpNode, FR64, f64mem>, XD, VEX_4V;
Bruno Cardoso Lopes8af5ed92010-06-18 23:13:35 +00001723
1724 defm V#NAME#PS : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1725 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"), OpNode,
1726 VR128, v4f32, f128mem, memopv4f32, SSEPackedSingle>,
1727 VEX_4V;
1728
1729 defm V#NAME#PD : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1730 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), OpNode,
1731 VR128, v2f64, f128mem, memopv2f64, SSEPackedDouble>,
1732 OpSize, VEX_4V;
Bruno Cardoso Lopesc82f1992010-06-19 00:00:22 +00001733
1734 defm V#NAME#SS : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1735 !strconcat(OpcodeStr, "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1736 "", "_ss", ssmem, sse_load_f32>, XS, VEX_4V;
1737
1738 defm V#NAME#SD : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1739 !strconcat(OpcodeStr, "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1740 "2", "_sd", sdmem, sse_load_f64>, XD, VEX_4V;
Bill Wendlingddd35322007-05-02 23:11:52 +00001741 }
1742
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001743 let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +00001744 defm SS : sse12_fp_scalar<opc,
1745 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
1746 OpNode, FR32, f32mem>, XS;
Bruno Cardoso Lopes8af5ed92010-06-18 23:13:35 +00001747
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +00001748 defm SD : sse12_fp_scalar<opc,
1749 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
1750 OpNode, FR64, f64mem>, XD;
Bruno Cardoso Lopesc902a592010-06-11 23:50:47 +00001751
Bruno Cardoso Lopes8af5ed92010-06-18 23:13:35 +00001752 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1753 "ps\t{$src2, $dst|$dst, $src2}"), OpNode, VR128, v4f32,
1754 f128mem, memopv4f32, SSEPackedSingle>, TB;
Dan Gohman20382522007-07-10 00:05:58 +00001755
Bruno Cardoso Lopes8af5ed92010-06-18 23:13:35 +00001756 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1757 "pd\t{$src2, $dst|$dst, $src2}"), OpNode, VR128, v2f64,
1758 f128mem, memopv2f64, SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopescf125d02010-06-12 01:53:48 +00001759
Bruno Cardoso Lopesc82f1992010-06-19 00:00:22 +00001760 defm SS : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopes11ae95c2010-06-12 02:38:32 +00001761 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesc82f1992010-06-19 00:00:22 +00001762 "", "_ss", ssmem, sse_load_f32>, XS;
Bruno Cardoso Lopes11ae95c2010-06-12 02:38:32 +00001763
Bruno Cardoso Lopesc82f1992010-06-19 00:00:22 +00001764 defm SD : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopes11ae95c2010-06-12 02:38:32 +00001765 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesc82f1992010-06-19 00:00:22 +00001766 "2", "_sd", sdmem, sse_load_f64>, XD;
Bruno Cardoso Lopes2dcf6d62010-06-12 03:12:14 +00001767 }
Bill Wendlingddd35322007-05-02 23:11:52 +00001768}
Bill Wendlingddd35322007-05-02 23:11:52 +00001769
1770// Arithmetic instructions
Bruno Cardoso Lopesefc9b692010-06-19 01:22:34 +00001771defm ADD : basic_sse12_fp_binop_rm<0x58, "add", fadd>;
1772defm MUL : basic_sse12_fp_binop_rm<0x59, "mul", fmul>;
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001773
1774let isCommutable = 0 in {
1775 defm SUB : basic_sse12_fp_binop_rm<0x5C, "sub", fsub>;
1776 defm DIV : basic_sse12_fp_binop_rm<0x5E, "div", fdiv>;
1777}
Bill Wendlingddd35322007-05-02 23:11:52 +00001778
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001779/// sse12_fp_binop_rm - Other SSE 1 & 2 binops
Dan Gohman20382522007-07-10 00:05:58 +00001780///
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001781/// This multiclass is like basic_sse12_fp_binop_rm, with the addition of
Dan Gohman20382522007-07-10 00:05:58 +00001782/// instructions for a full-vector intrinsic form. Operations that map
1783/// onto C operators don't use this form since they just use the plain
1784/// vector form instead of having a separate vector intrinsic form.
1785///
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001786multiclass sse12_fp_binop_rm<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesefc9b692010-06-19 01:22:34 +00001787 SDNode OpNode> {
Dan Gohman20382522007-07-10 00:05:58 +00001788
Bruno Cardoso Lopes17227db2010-06-19 01:17:05 +00001789 let isAsmParserOnly = 1 in {
Bruno Cardoso Lopesd7f9cc42010-06-18 01:12:56 +00001790 // Scalar operation, reg+reg.
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +00001791 defm V#NAME#SS : sse12_fp_scalar<opc,
1792 !strconcat(OpcodeStr, "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1793 OpNode, FR32, f32mem>, XS, VEX_4V;
Bruno Cardoso Lopesd7f9cc42010-06-18 01:12:56 +00001794
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +00001795 defm V#NAME#SD : sse12_fp_scalar<opc,
1796 !strconcat(OpcodeStr, "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1797 OpNode, FR64, f64mem>, XD, VEX_4V;
Bruno Cardoso Lopesbe4d5952010-06-19 00:37:31 +00001798
1799 defm V#NAME#PS : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1800 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"), OpNode,
1801 VR128, v4f32, f128mem, memopv4f32, SSEPackedSingle>,
1802 VEX_4V;
1803
1804 defm V#NAME#PD : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1805 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), OpNode,
1806 VR128, v2f64, f128mem, memopv2f64, SSEPackedDouble>,
1807 OpSize, VEX_4V;
1808
1809 defm V#NAME#SS : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1810 !strconcat(OpcodeStr, "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1811 "", "_ss", ssmem, sse_load_f32>, XS, VEX_4V;
1812
1813 defm V#NAME#SD : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1814 !strconcat(OpcodeStr, "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1815 "2", "_sd", sdmem, sse_load_f64>, XD, VEX_4V;
Bruno Cardoso Lopes17227db2010-06-19 01:17:05 +00001816
1817 defm V#NAME#PS : sse12_fp_packed_int<opc, OpcodeStr, VR128,
1818 !strconcat(OpcodeStr, "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1819 "", "_ps", f128mem, memopv4f32, SSEPackedSingle>, VEX_4V;
1820
1821 defm V#NAME#PD : sse12_fp_packed_int<opc, OpcodeStr, VR128,
1822 !strconcat(OpcodeStr, "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1823 "2", "_pd", f128mem, memopv2f64, SSEPackedDouble>, OpSize,
1824 VEX_4V;
Dan Gohman20382522007-07-10 00:05:58 +00001825 }
1826
Bruno Cardoso Lopesd7f9cc42010-06-18 01:12:56 +00001827 let Constraints = "$src1 = $dst" in {
1828 // Scalar operation, reg+reg.
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +00001829 defm SS : sse12_fp_scalar<opc,
1830 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
1831 OpNode, FR32, f32mem>, XS;
1832 defm SD : sse12_fp_scalar<opc,
1833 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
1834 OpNode, FR64, f64mem>, XD;
Bruno Cardoso Lopesbe4d5952010-06-19 00:37:31 +00001835 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1836 "ps\t{$src2, $dst|$dst, $src2}"), OpNode, VR128, v4f32,
1837 f128mem, memopv4f32, SSEPackedSingle>, TB;
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001838
Bruno Cardoso Lopesbe4d5952010-06-19 00:37:31 +00001839 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1840 "pd\t{$src2, $dst|$dst, $src2}"), OpNode, VR128, v2f64,
1841 f128mem, memopv2f64, SSEPackedDouble>, TB, OpSize;
Dan Gohman20382522007-07-10 00:05:58 +00001842
Bruno Cardoso Lopesbe4d5952010-06-19 00:37:31 +00001843 defm SS : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001844 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesbe4d5952010-06-19 00:37:31 +00001845 "", "_ss", ssmem, sse_load_f32>, XS;
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001846
Bruno Cardoso Lopesbe4d5952010-06-19 00:37:31 +00001847 defm SD : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001848 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesbe4d5952010-06-19 00:37:31 +00001849 "2", "_sd", sdmem, sse_load_f64>, XD;
Dan Gohman20382522007-07-10 00:05:58 +00001850
Bruno Cardoso Lopes17227db2010-06-19 01:17:05 +00001851 defm PS : sse12_fp_packed_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001852 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopes17227db2010-06-19 01:17:05 +00001853 "", "_ps", f128mem, memopv4f32, SSEPackedSingle>, TB;
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001854
Bruno Cardoso Lopes17227db2010-06-19 01:17:05 +00001855 defm PD : sse12_fp_packed_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001856 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopes17227db2010-06-19 01:17:05 +00001857 "2", "_pd", f128mem, memopv2f64, SSEPackedDouble>, TB, OpSize;
Dan Gohman20382522007-07-10 00:05:58 +00001858 }
Dan Gohman20382522007-07-10 00:05:58 +00001859}
1860
Bruno Cardoso Lopesd7f9cc42010-06-18 01:12:56 +00001861let isCommutable = 0 in {
1862 defm MAX : sse12_fp_binop_rm<0x5F, "max", X86fmax>;
1863 defm MIN : sse12_fp_binop_rm<0x5D, "min", X86fmin>;
1864}
Bill Wendlingddd35322007-05-02 23:11:52 +00001865
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001866/// Unop Arithmetic
Dan Gohman20382522007-07-10 00:05:58 +00001867/// In addition, we also have a special variant of the scalar form here to
1868/// represent the associated intrinsic operation. This form is unlike the
1869/// plain scalar form, in that it takes an entire vector (instead of a
1870/// scalar) and leaves the top elements undefined.
1871///
1872/// And, we have a special variant form for a full-vector intrinsic form.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001873
1874/// sse1_fp_unop_s - SSE1 unops in scalar form.
1875multiclass sse1_fp_unop_s<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001876 SDNode OpNode, Intrinsic F32Int> {
Evan Cheng64d80e32007-07-19 01:14:50 +00001877 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001878 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001879 [(set FR32:$dst, (OpNode FR32:$src))]>;
Evan Cheng400073d2009-12-18 07:40:29 +00001880 def SSm : I<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001881 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Evan Cheng400073d2009-12-18 07:40:29 +00001882 [(set FR32:$dst, (OpNode (load addr:$src)))]>, XS,
Evan Chengb1f49812009-12-22 17:47:23 +00001883 Requires<[HasSSE1, OptForSize]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001884 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001885 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001886 [(set VR128:$dst, (F32Int VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001887 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001888 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001889 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001890}
Dan Gohman20382522007-07-10 00:05:58 +00001891
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001892/// sse1_fp_unop_p - SSE1 unops in scalar form.
1893multiclass sse1_fp_unop_p<bits<8> opc, string OpcodeStr,
1894 SDNode OpNode, Intrinsic V4F32Int> {
1895 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1896 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1897 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]>;
1898 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1899 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1900 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001901 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001902 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001903 [(set VR128:$dst, (V4F32Int VR128:$src))]>;
Dan Gohmanf3372d12007-08-02 21:06:40 +00001904 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001905 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Evan Chengb1938262008-05-23 00:37:07 +00001906 [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001907}
1908
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001909/// sse1_fp_unop_s_avx - AVX SSE1 unops in scalar form.
1910multiclass sse1_fp_unop_s_avx<bits<8> opc, string OpcodeStr,
1911 SDNode OpNode, Intrinsic F32Int> {
1912 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
1913 !strconcat(!strconcat("v", OpcodeStr),
1914 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1915 def SSm : I<opc, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f32mem:$src2),
1916 !strconcat(!strconcat("v", OpcodeStr),
1917 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1918 []>, XS, Requires<[HasAVX, HasSSE1, OptForSize]>;
1919 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
1920 (ins VR128:$src1, VR128:$src2),
1921 !strconcat(!strconcat("v", OpcodeStr),
1922 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1923 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
1924 (ins VR128:$src1, ssmem:$src2),
1925 !strconcat(!strconcat("v", OpcodeStr),
1926 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1927}
1928
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001929/// sse2_fp_unop_s - SSE2 unops in scalar form.
1930multiclass sse2_fp_unop_s<bits<8> opc, string OpcodeStr,
1931 SDNode OpNode, Intrinsic F64Int> {
1932 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
1933 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1934 [(set FR64:$dst, (OpNode FR64:$src))]>;
1935 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
1936 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1937 [(set FR64:$dst, (OpNode (load addr:$src)))]>;
1938 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1939 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1940 [(set VR128:$dst, (F64Int VR128:$src))]>;
1941 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
1942 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1943 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1944}
1945
1946/// sse2_fp_unop_p - SSE2 unops in vector forms.
1947multiclass sse2_fp_unop_p<bits<8> opc, string OpcodeStr,
1948 SDNode OpNode, Intrinsic V2F64Int> {
1949 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1950 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1951 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]>;
1952 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1953 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1954 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
1955 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1956 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1957 [(set VR128:$dst, (V2F64Int VR128:$src))]>;
1958 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1959 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1960 [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>;
1961}
1962
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001963/// sse2_fp_unop_s_avx - AVX SSE2 unops in scalar form.
1964multiclass sse2_fp_unop_s_avx<bits<8> opc, string OpcodeStr,
1965 SDNode OpNode, Intrinsic F64Int> {
1966 def SDr : VSDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
1967 !strconcat(OpcodeStr,
1968 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1969 def SDm : VSDI<opc, MRMSrcMem, (outs FR64:$dst),
1970 (ins FR64:$src1, f64mem:$src2),
1971 !strconcat(OpcodeStr,
1972 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1973 def SDr_Int : VSDI<opc, MRMSrcReg, (outs VR128:$dst),
1974 (ins VR128:$src1, VR128:$src2),
1975 !strconcat(OpcodeStr, "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1976 []>;
1977 def SDm_Int : VSDI<opc, MRMSrcMem, (outs VR128:$dst),
1978 (ins VR128:$src1, sdmem:$src2),
1979 !strconcat(OpcodeStr, "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1980 []>;
1981}
1982
1983let isAsmParserOnly = 1 in {
1984 // Square root.
1985 let Predicates = [HasAVX, HasSSE2] in {
1986 defm VSQRT : sse2_fp_unop_s_avx<0x51, "sqrt", fsqrt, int_x86_sse2_sqrt_sd>,
1987 VEX_4V;
1988
1989 defm VSQRT : sse2_fp_unop_p<0x51, "vsqrt", fsqrt, int_x86_sse2_sqrt_pd>, VEX;
1990 }
1991
1992 let Predicates = [HasAVX, HasSSE1] in {
1993 defm VSQRT : sse1_fp_unop_s_avx<0x51, "sqrt", fsqrt, int_x86_sse_sqrt_ss>,
1994 VEX_4V;
1995 defm VSQRT : sse1_fp_unop_p<0x51, "vsqrt", fsqrt, int_x86_sse_sqrt_ps>, VEX;
1996 // Reciprocal approximations. Note that these typically require refinement
1997 // in order to obtain suitable precision.
1998 defm VRSQRT : sse1_fp_unop_s_avx<0x52, "rsqrt", X86frsqrt,
1999 int_x86_sse_rsqrt_ss>, VEX_4V;
2000 defm VRSQRT : sse1_fp_unop_p<0x52, "vrsqrt", X86frsqrt, int_x86_sse_rsqrt_ps>,
2001 VEX;
2002 defm VRCP : sse1_fp_unop_s_avx<0x53, "rcp", X86frcp, int_x86_sse_rcp_ss>,
2003 VEX_4V;
2004 defm VRCP : sse1_fp_unop_p<0x53, "vrcp", X86frcp, int_x86_sse_rcp_ps>,
2005 VEX;
2006 }
2007}
2008
Dan Gohman20382522007-07-10 00:05:58 +00002009// Square root.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00002010defm SQRT : sse1_fp_unop_s<0x51, "sqrt", fsqrt, int_x86_sse_sqrt_ss>,
2011 sse1_fp_unop_p<0x51, "sqrt", fsqrt, int_x86_sse_sqrt_ps>,
2012 sse2_fp_unop_s<0x51, "sqrt", fsqrt, int_x86_sse2_sqrt_sd>,
2013 sse2_fp_unop_p<0x51, "sqrt", fsqrt, int_x86_sse2_sqrt_pd>;
Dan Gohman20382522007-07-10 00:05:58 +00002014
2015// Reciprocal approximations. Note that these typically require refinement
2016// in order to obtain suitable precision.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00002017defm RSQRT : sse1_fp_unop_s<0x52, "rsqrt", X86frsqrt, int_x86_sse_rsqrt_ss>,
2018 sse1_fp_unop_p<0x52, "rsqrt", X86frsqrt, int_x86_sse_rsqrt_ps>;
2019defm RCP : sse1_fp_unop_s<0x53, "rcp", X86frcp, int_x86_sse_rcp_ss>,
2020 sse1_fp_unop_p<0x53, "rcp", X86frcp, int_x86_sse_rcp_ps>;
Dan Gohman20382522007-07-10 00:05:58 +00002021
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002022//===----------------------------------------------------------------------===//
2023// SSE 1 & 2 - Non-temporal stores
2024//===----------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002025
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00002026let isAsmParserOnly = 1 in {
2027 def VMOVNTPSmr_Int : VPSI<0x2B, MRMDestMem, (outs),
2028 (ins i128mem:$dst, VR128:$src),
2029 "movntps\t{$src, $dst|$dst, $src}",
2030 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>, VEX;
2031 def VMOVNTPDmr_Int : VPDI<0x2B, MRMDestMem, (outs),
2032 (ins i128mem:$dst, VR128:$src),
2033 "movntpd\t{$src, $dst|$dst, $src}",
2034 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>, VEX;
2035
2036 let ExeDomain = SSEPackedInt in
2037 def VMOVNTDQmr_Int : VPDI<0xE7, MRMDestMem, (outs),
2038 (ins f128mem:$dst, VR128:$src),
2039 "movntdq\t{$src, $dst|$dst, $src}",
2040 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>, VEX;
2041
2042 let AddedComplexity = 400 in { // Prefer non-temporal versions
2043 def VMOVNTPSmr : VPSI<0x2B, MRMDestMem, (outs),
2044 (ins f128mem:$dst, VR128:$src),
2045 "movntps\t{$src, $dst|$dst, $src}",
2046 [(alignednontemporalstore (v4f32 VR128:$src),
2047 addr:$dst)]>, VEX;
2048 def VMOVNTPDmr : VPDI<0x2B, MRMDestMem, (outs),
2049 (ins f128mem:$dst, VR128:$src),
2050 "movntpd\t{$src, $dst|$dst, $src}",
2051 [(alignednontemporalstore (v2f64 VR128:$src),
2052 addr:$dst)]>, VEX;
2053 def VMOVNTDQ_64mr : VPDI<0xE7, MRMDestMem, (outs),
2054 (ins f128mem:$dst, VR128:$src),
2055 "movntdq\t{$src, $dst|$dst, $src}",
2056 [(alignednontemporalstore (v2f64 VR128:$src),
2057 addr:$dst)]>, VEX;
2058 let ExeDomain = SSEPackedInt in
2059 def VMOVNTDQmr : VPDI<0xE7, MRMDestMem, (outs),
2060 (ins f128mem:$dst, VR128:$src),
2061 "movntdq\t{$src, $dst|$dst, $src}",
2062 [(alignednontemporalstore (v4f32 VR128:$src),
2063 addr:$dst)]>, VEX;
2064 }
2065}
2066
David Greene8939b0d2010-02-16 20:50:18 +00002067def MOVNTPSmr_Int : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002068 "movntps\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002069 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002070def MOVNTPDmr_Int : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2071 "movntpd\t{$src, $dst|$dst, $src}",
2072 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002073
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00002074let ExeDomain = SSEPackedInt in
2075def MOVNTDQmr_Int : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2076 "movntdq\t{$src, $dst|$dst, $src}",
2077 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
2078
David Greene8939b0d2010-02-16 20:50:18 +00002079let AddedComplexity = 400 in { // Prefer non-temporal versions
2080def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2081 "movntps\t{$src, $dst|$dst, $src}",
2082 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002083def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2084 "movntpd\t{$src, $dst|$dst, $src}",
2085 [(alignednontemporalstore(v2f64 VR128:$src), addr:$dst)]>;
David Greene8939b0d2010-02-16 20:50:18 +00002086
2087def MOVNTDQ_64mr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2088 "movntdq\t{$src, $dst|$dst, $src}",
2089 [(alignednontemporalstore (v2f64 VR128:$src), addr:$dst)]>;
2090
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00002091let ExeDomain = SSEPackedInt in
2092def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2093 "movntdq\t{$src, $dst|$dst, $src}",
2094 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
2095
2096// There is no AVX form for instructions below this point
David Greene8939b0d2010-02-16 20:50:18 +00002097def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
2098 "movnti\t{$src, $dst|$dst, $src}",
2099 [(nontemporalstore (i32 GR32:$src), addr:$dst)]>,
2100 TB, Requires<[HasSSE2]>;
2101
2102def MOVNTI_64mr : RI<0xC3, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
2103 "movnti\t{$src, $dst|$dst, $src}",
2104 [(nontemporalstore (i64 GR64:$src), addr:$dst)]>,
2105 TB, Requires<[HasSSE2]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002106
David Greene8939b0d2010-02-16 20:50:18 +00002107}
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002108def MOVNTImr_Int : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
2109 "movnti\t{$src, $dst|$dst, $src}",
2110 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
2111 TB, Requires<[HasSSE2]>;
2112
2113//===----------------------------------------------------------------------===//
2114// SSE 1 & 2 - Misc Instructions
2115//===----------------------------------------------------------------------===//
2116
2117// Prefetch intrinsic.
2118def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
2119 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
2120def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
2121 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
2122def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
2123 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
2124def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
2125 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
2126
Bill Wendlingddd35322007-05-02 23:11:52 +00002127// Load, store, and memory fence
Dan Gohmanee5673b2010-05-20 01:23:41 +00002128def SFENCE : I<0xAE, MRM_F8, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>,
2129 TB, Requires<[HasSSE1]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002130
2131// MXCSR register
Evan Cheng64d80e32007-07-19 01:14:50 +00002132def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002133 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002134def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002135 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002136
2137// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman15511cf2008-12-03 18:15:48 +00002138// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman62c939d2008-12-03 05:21:24 +00002139// load of an all-zeros value if folding it would be beneficial.
Chris Lattner28c1d292010-02-05 21:30:49 +00002140// FIXME: Change encoding to pseudo!
Daniel Dunbar7417b762009-08-11 22:17:52 +00002141let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002142 isCodeGenOnly = 1 in {
2143def V_SET0PS : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
2144 [(set VR128:$dst, (v4f32 immAllZerosV))]>;
2145def V_SET0PD : PDI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
2146 [(set VR128:$dst, (v2f64 immAllZerosV))]>;
2147let ExeDomain = SSEPackedInt in
2148def V_SET0PI : PDI<0xEF, MRMInitReg, (outs VR128:$dst), (ins), "",
Chris Lattner8a594482007-11-25 00:24:49 +00002149 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002150}
Bill Wendlingddd35322007-05-02 23:11:52 +00002151
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002152def : Pat<(v2i64 immAllZerosV), (V_SET0PI)>;
2153def : Pat<(v8i16 immAllZerosV), (V_SET0PI)>;
2154def : Pat<(v16i8 immAllZerosV), (V_SET0PI)>;
Evan Chengc8e3b142008-03-12 07:02:50 +00002155
Dan Gohman874cada2010-02-28 00:17:42 +00002156def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002157 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002158
Eric Christopher44b93ff2009-07-31 20:07:27 +00002159//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002160// SSE2 Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00002161//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002162
Dan Gohman20382522007-07-10 00:05:58 +00002163
2164// There is no f64 version of the reciprocal approximation instructions.
2165
Eric Christopher44b93ff2009-07-31 20:07:27 +00002166//===---------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +00002167// SSE integer instructions
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002168let ExeDomain = SSEPackedInt in {
Evan Chengbf156d12006-02-21 19:26:52 +00002169
Evan Cheng4e4c71e2006-02-21 20:00:20 +00002170// Move Instructions
Chris Lattnerf77e0372008-01-11 06:59:07 +00002171let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00002172def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002173 "movdqa\t{$src, $dst|$dst, $src}", []>;
Dan Gohman15511cf2008-12-03 18:15:48 +00002174let canFoldAsLoad = 1, mayLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00002175def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002176 "movdqa\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002177 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Chris Lattnerf77e0372008-01-11 06:59:07 +00002178let mayStore = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00002179def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002180 "movdqa\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002181 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Dan Gohman15511cf2008-12-03 18:15:48 +00002182let canFoldAsLoad = 1, mayLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00002183def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002184 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002185 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002186 XS, Requires<[HasSSE2]>;
Chris Lattnerf77e0372008-01-11 06:59:07 +00002187let mayStore = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00002188def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002189 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002190 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002191 XS, Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00002192
Dan Gohman4106f372007-07-18 20:23:34 +00002193// Intrinsic forms of MOVDQU load and store
Dan Gohman15511cf2008-12-03 18:15:48 +00002194let canFoldAsLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00002195def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002196 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00002197 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
2198 XS, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002199def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002200 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00002201 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
2202 XS, Requires<[HasSSE2]>;
Chris Lattner8139e282006-10-07 18:39:00 +00002203
Evan Chenge7b8a8b2008-03-05 08:11:27 +00002204let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002205
Chris Lattner45e123c2006-10-07 19:02:31 +00002206multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
2207 bit Commutable = 0> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002208 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00002209 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002210 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Chris Lattner8139e282006-10-07 18:39:00 +00002211 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
2212 let isCommutable = Commutable;
2213 }
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002214 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00002215 (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002216 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Chris Lattner8139e282006-10-07 18:39:00 +00002217 [(set VR128:$dst, (IntId VR128:$src1,
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002218 (bitconvert (memopv2i64
Sean Callanan108934c2009-12-18 00:01:26 +00002219 addr:$src2))))]>;
Chris Lattner8139e282006-10-07 18:39:00 +00002220}
Chris Lattner8139e282006-10-07 18:39:00 +00002221
Evan Cheng22b942a2008-05-03 00:52:09 +00002222multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
2223 string OpcodeStr,
2224 Intrinsic IntId, Intrinsic IntId2> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002225 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00002226 (ins VR128:$src1, VR128:$src2),
Evan Cheng22b942a2008-05-03 00:52:09 +00002227 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2228 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Sean Callanan108934c2009-12-18 00:01:26 +00002229 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
2230 (ins VR128:$src1, i128mem:$src2),
Evan Cheng22b942a2008-05-03 00:52:09 +00002231 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2232 [(set VR128:$dst, (IntId VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00002233 (bitconvert (memopv2i64 addr:$src2))))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002234 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00002235 (ins VR128:$src1, i32i8imm:$src2),
Evan Cheng22b942a2008-05-03 00:52:09 +00002236 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2237 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
2238}
2239
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002240/// PDI_binop_rm - Simple SSE2 binary operator.
2241multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
2242 ValueType OpVT, bit Commutable = 0> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002243 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00002244 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002245 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002246 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]> {
2247 let isCommutable = Commutable;
2248 }
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002249 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00002250 (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002251 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002252 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00002253 (bitconvert (memopv2i64 addr:$src2)))))]>;
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002254}
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002255
2256/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
2257///
2258/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
2259/// to collapse (bitconvert VT to VT) into its operand.
2260///
2261multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
2262 bit Commutable = 0> {
Eric Christopher44b93ff2009-07-31 20:07:27 +00002263 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00002264 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002265 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002266 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]> {
2267 let isCommutable = Commutable;
2268 }
Eric Christopher44b93ff2009-07-31 20:07:27 +00002269 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00002270 (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002271 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00002272 [(set VR128:$dst, (OpNode VR128:$src1,
Sean Callanan108934c2009-12-18 00:01:26 +00002273 (memopv2i64 addr:$src2)))]>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002274}
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002275
Evan Chenge9083d62008-03-05 08:19:16 +00002276} // Constraints = "$src1 = $dst"
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002277} // ExeDomain = SSEPackedInt
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002278
2279// 128-bit Integer Arithmetic
2280
2281defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
2282defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
2283defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002284defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002285
Chris Lattner45e123c2006-10-07 19:02:31 +00002286defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
2287defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
2288defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
2289defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002290
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002291defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
2292defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
2293defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002294defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002295
Chris Lattner45e123c2006-10-07 19:02:31 +00002296defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
2297defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
2298defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
2299defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002300
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002301defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
Evan Cheng00586942006-04-13 06:11:45 +00002302
Chris Lattner45e123c2006-10-07 19:02:31 +00002303defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
2304defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w , 1>;
2305defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
Evan Cheng00586942006-04-13 06:11:45 +00002306
Chris Lattner45e123c2006-10-07 19:02:31 +00002307defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
Chris Lattner77337992006-10-07 07:06:17 +00002308
Chris Lattner45e123c2006-10-07 19:02:31 +00002309defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
2310defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
Chris Lattner8139e282006-10-07 18:39:00 +00002311
Chris Lattner77337992006-10-07 07:06:17 +00002312
Chris Lattner45e123c2006-10-07 19:02:31 +00002313defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
2314defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
2315defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
2316defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
Bill Wendling3b1259b2009-05-28 02:04:00 +00002317defm PSADBW : PDI_binop_rm_int<0xF6, "psadbw", int_x86_sse2_psad_bw, 1>;
Evan Chengc60bd972006-03-25 09:37:23 +00002318
Chris Lattner77337992006-10-07 07:06:17 +00002319
Evan Cheng22b942a2008-05-03 00:52:09 +00002320defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
2321 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
2322defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
2323 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
2324defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
2325 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00002326
Evan Cheng22b942a2008-05-03 00:52:09 +00002327defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
2328 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
2329defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
2330 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
Nate Begeman32097bd2008-05-13 17:52:09 +00002331defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Cheng22b942a2008-05-03 00:52:09 +00002332 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00002333
Evan Cheng22b942a2008-05-03 00:52:09 +00002334defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
2335 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
Nate Begemanc9bdb002008-05-13 01:47:52 +00002336defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Cheng22b942a2008-05-03 00:52:09 +00002337 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Chris Lattner77337992006-10-07 07:06:17 +00002338
Chris Lattner6970eda2006-10-07 19:49:05 +00002339// 128-bit logical shifts.
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002340let Constraints = "$src1 = $dst", neverHasSideEffects = 1,
2341 ExeDomain = SSEPackedInt in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002342 def PSLLDQri : PDIi8<0x73, MRM7r,
Evan Cheng64d80e32007-07-19 01:14:50 +00002343 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002344 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002345 def PSRLDQri : PDIi8<0x73, MRM3r,
Evan Cheng64d80e32007-07-19 01:14:50 +00002346 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002347 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002348 // PSRADQri doesn't exist in SSE[1-3].
Evan Chengff65e382006-04-04 21:49:39 +00002349}
2350
Chris Lattner6970eda2006-10-07 19:49:05 +00002351let Predicates = [HasSSE2] in {
2352 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002353 (v2i64 (PSLLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002354 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002355 (v2i64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Bill Wendling5e249b42008-10-02 05:56:52 +00002356 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
2357 (v2i64 (PSLLDQri VR128:$src1, imm:$src2))>;
2358 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
2359 (v2i64 (PSRLDQri VR128:$src1, imm:$src2))>;
Evan Cheng68c47cb2007-01-05 07:55:56 +00002360 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
Evan Cheng89321162009-10-28 06:30:34 +00002361 (v2f64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002362
2363 // Shift up / down and insert zero's.
2364 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002365 (v2i64 (PSLLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002366 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002367 (v2i64 (PSRLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002368}
2369
Evan Cheng506d3df2006-03-29 23:07:14 +00002370// Logical
Chris Lattnera7ebe552006-10-07 19:37:30 +00002371defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
2372defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or , 1>;
2373defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
2374
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002375let Constraints = "$src1 = $dst", ExeDomain = SSEPackedInt in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002376 def PANDNrr : PDI<0xDF, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002377 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002378 "pandn\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002379 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2380 VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002381
Bill Wendlingddd35322007-05-02 23:11:52 +00002382 def PANDNrm : PDI<0xDF, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002383 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002384 "pandn\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002385 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
Dan Gohman7f55fcb2007-08-02 21:17:01 +00002386 (memopv2i64 addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002387}
2388
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002389// SSE2 Integer comparison
Dan Gohmanca5b8552010-06-25 21:05:35 +00002390defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b, 1>;
2391defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w, 1>;
2392defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d, 1>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002393defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
2394defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
2395defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002396
Nate Begeman30a0de92008-07-17 16:51:19 +00002397def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002398 (PCMPEQBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002399def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002400 (PCMPEQBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002401def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002402 (PCMPEQWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002403def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002404 (PCMPEQWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002405def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002406 (PCMPEQDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002407def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002408 (PCMPEQDrm VR128:$src1, addr:$src2)>;
2409
Nate Begeman30a0de92008-07-17 16:51:19 +00002410def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002411 (PCMPGTBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002412def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002413 (PCMPGTBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002414def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002415 (PCMPGTWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002416def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002417 (PCMPGTWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002418def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002419 (PCMPGTDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002420def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002421 (PCMPGTDrm VR128:$src1, addr:$src2)>;
2422
2423
Evan Cheng506d3df2006-03-29 23:07:14 +00002424// Pack instructions
Chris Lattner45e123c2006-10-07 19:02:31 +00002425defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
2426defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
2427defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002428
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002429let ExeDomain = SSEPackedInt in {
2430
Evan Cheng506d3df2006-03-29 23:07:14 +00002431// Shuffle and unpack instructions
Nate Begemana09008b2009-10-19 02:17:23 +00002432let AddedComplexity = 5 in {
Evan Cheng8703be42006-04-04 19:12:30 +00002433def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002434 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002435 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002436 [(set VR128:$dst, (v4i32 (pshufd:$src2
2437 VR128:$src1, (undef))))]>;
Evan Cheng8703be42006-04-04 19:12:30 +00002438def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002439 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002440 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002441 [(set VR128:$dst, (v4i32 (pshufd:$src2
Evan Chengc3630942009-12-09 21:00:30 +00002442 (bc_v4i32 (memopv2i64 addr:$src1)),
Eric Christopher44b93ff2009-07-31 20:07:27 +00002443 (undef))))]>;
Eric Christopher761411c2009-11-07 08:45:53 +00002444}
Evan Cheng506d3df2006-03-29 23:07:14 +00002445
2446// SSE2 with ImmT == Imm8 and XS prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00002447def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002448 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002449 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002450 [(set VR128:$dst, (v8i16 (pshufhw:$src2 VR128:$src1,
2451 (undef))))]>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002452 XS, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00002453def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002454 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002455 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002456 [(set VR128:$dst, (v8i16 (pshufhw:$src2
Eric Christopher44b93ff2009-07-31 20:07:27 +00002457 (bc_v8i16 (memopv2i64 addr:$src1)),
2458 (undef))))]>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002459 XS, Requires<[HasSSE2]>;
2460
2461// SSE2 with ImmT == Imm8 and XD prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00002462def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Nate Begeman9008ca62009-04-27 18:41:29 +00002463 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002464 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002465 [(set VR128:$dst, (v8i16 (pshuflw:$src2 VR128:$src1,
2466 (undef))))]>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002467 XD, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00002468def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Nate Begeman9008ca62009-04-27 18:41:29 +00002469 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002470 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002471 [(set VR128:$dst, (v8i16 (pshuflw:$src2
2472 (bc_v8i16 (memopv2i64 addr:$src1)),
2473 (undef))))]>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002474 XD, Requires<[HasSSE2]>;
2475
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002476// Unpack instructions
2477multiclass sse2_unpack<bits<8> opc, string OpcodeStr, ValueType vt,
2478 PatFrag unp_frag, PatFrag bc_frag> {
2479 def rr : PDI<opc, MRMSrcReg,
2480 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2481 !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"),
2482 [(set VR128:$dst, (vt (unp_frag VR128:$src1, VR128:$src2)))]>;
2483 def rm : PDI<opc, MRMSrcMem,
2484 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2485 !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"),
2486 [(set VR128:$dst, (unp_frag VR128:$src1,
2487 (bc_frag (memopv2i64
2488 addr:$src2))))]>;
2489}
Evan Chengc60bd972006-03-25 09:37:23 +00002490
Evan Chenge9083d62008-03-05 08:19:16 +00002491let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002492 defm PUNPCKLBW : sse2_unpack<0x60, "punpcklbw", v16i8, unpckl, bc_v16i8>;
2493 defm PUNPCKLWD : sse2_unpack<0x61, "punpcklwd", v8i16, unpckl, bc_v8i16>;
2494 defm PUNPCKLDQ : sse2_unpack<0x62, "punpckldq", v4i32, unpckl, bc_v4i32>;
2495
2496 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2497 /// knew to collapse (bitconvert VT to VT) into its operand.
Eric Christopher44b93ff2009-07-31 20:07:27 +00002498 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002499 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002500 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002501 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002502 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002503 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002504 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002505 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002506 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002507 (v2i64 (unpckl VR128:$src1,
2508 (memopv2i64 addr:$src2))))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002509
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002510 defm PUNPCKHBW : sse2_unpack<0x68, "punpckhbw", v16i8, unpckh, bc_v16i8>;
2511 defm PUNPCKHWD : sse2_unpack<0x69, "punpckhwd", v8i16, unpckh, bc_v8i16>;
2512 defm PUNPCKHDQ : sse2_unpack<0x6A, "punpckhdq", v4i32, unpckh, bc_v4i32>;
2513
2514 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2515 /// knew to collapse (bitconvert VT to VT) into its operand.
Eric Christopher44b93ff2009-07-31 20:07:27 +00002516 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002517 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002518 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002519 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002520 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002521 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002522 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002523 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002524 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002525 (v2i64 (unpckh VR128:$src1,
2526 (memopv2i64 addr:$src2))))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00002527}
Evan Cheng82521dd2006-03-21 07:09:35 +00002528
Evan Chengb067a1e2006-03-31 19:22:53 +00002529// Extract / Insert
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002530def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002531 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002532 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00002533 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begeman14d12ca2008-02-11 04:19:36 +00002534 imm:$src2))]>;
Evan Chenge9083d62008-03-05 08:19:16 +00002535let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002536 def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002537 (outs VR128:$dst), (ins VR128:$src1,
Bill Wendlingddd35322007-05-02 23:11:52 +00002538 GR32:$src2, i32i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002539 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002540 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00002541 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002542 def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002543 (outs VR128:$dst), (ins VR128:$src1,
Bill Wendlingddd35322007-05-02 23:11:52 +00002544 i16mem:$src2, i32i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002545 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00002546 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00002547 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2548 imm:$src3))]>;
Evan Chengb067a1e2006-03-31 19:22:53 +00002549}
2550
Evan Chengc5fb2b12006-03-30 00:33:26 +00002551// Mask creation
Evan Cheng64d80e32007-07-19 01:14:50 +00002552def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002553 "pmovmskb\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002554 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
Evan Chengc5fb2b12006-03-30 00:33:26 +00002555
Evan Chengfcf5e212006-04-11 06:57:30 +00002556// Conditional store
Evan Cheng071a2792007-09-11 19:55:27 +00002557let Uses = [EDI] in
Evan Cheng64d80e32007-07-19 01:14:50 +00002558def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002559 "maskmovdqu\t{$mask, $src|$src, $mask}",
Evan Cheng071a2792007-09-11 19:55:27 +00002560 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
Evan Chengfcf5e212006-04-11 06:57:30 +00002561
Evan Cheng1d768642009-02-10 22:06:28 +00002562let Uses = [RDI] in
2563def MASKMOVDQU64 : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2564 "maskmovdqu\t{$mask, $src|$src, $mask}",
2565 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>;
2566
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002567} // ExeDomain = SSEPackedInt
2568
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002569// Flush cache
Evan Cheng64d80e32007-07-19 01:14:50 +00002570def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002571 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002572 TB, Requires<[HasSSE2]>;
2573
2574// Load, store, and memory fence
Chris Lattnereaca5fa2010-02-12 23:54:57 +00002575def LFENCE : I<0xAE, MRM_E8, (outs), (ins),
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002576 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
Chris Lattnereaca5fa2010-02-12 23:54:57 +00002577def MFENCE : I<0xAE, MRM_F0, (outs), (ins),
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002578 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002579
Dan Gohman14aaeac2010-05-20 01:35:50 +00002580// Pause. This "instruction" is encoded as "rep; nop", so even though it
Dan Gohmand9c2af52010-05-26 18:03:53 +00002581// was introduced with SSE2, it's backward compatible.
Dan Gohman14aaeac2010-05-20 01:35:50 +00002582def PAUSE : I<0x90, RawFrm, (outs), (ins), "pause", []>, REP;
2583
Andrew Lenharth22c5c1b2008-02-16 01:24:58 +00002584//TODO: custom lower this so as to never even generate the noop
Chris Lattner6d9f86b2010-02-23 06:54:29 +00002585def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm),
Andrew Lenharth22c5c1b2008-02-16 01:24:58 +00002586 (i8 0)), (NOOP)>;
2587def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
2588def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
Chris Lattner6d9f86b2010-02-23 06:54:29 +00002589def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm),
Andrew Lenharth22c5c1b2008-02-16 01:24:58 +00002590 (i8 1)), (MFENCE)>;
2591
Evan Chengffea91e2006-03-26 09:53:12 +00002592// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman15511cf2008-12-03 18:15:48 +00002593// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman62c939d2008-12-03 05:21:24 +00002594// load of an all-ones value if folding it would be beneficial.
Daniel Dunbar7417b762009-08-11 22:17:52 +00002595let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Jakob Stoklund Olesen428e1522010-03-30 22:46:55 +00002596 isCodeGenOnly = 1, ExeDomain = SSEPackedInt in
Chris Lattner28c1d292010-02-05 21:30:49 +00002597 // FIXME: Change encoding to pseudo.
2598 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins), "",
Chris Lattner8a594482007-11-25 00:24:49 +00002599 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
Evan Cheng386031a2006-03-24 07:29:27 +00002600
Evan Cheng64d80e32007-07-19 01:14:50 +00002601def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002602 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002603 [(set VR128:$dst,
Evan Cheng069287d2006-05-16 07:21:53 +00002604 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002605def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002606 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002607 [(set VR128:$dst,
2608 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
Evan Chengebf01d62006-11-16 23:33:25 +00002609
Evan Cheng64d80e32007-07-19 01:14:50 +00002610def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002611 "movd\t{$src, $dst|$dst, $src}",
Chris Lattnerf3597a12006-12-05 18:45:06 +00002612 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2613
Evan Cheng64d80e32007-07-19 01:14:50 +00002614def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002615 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002616 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00002617
Evan Cheng11e15b32006-04-03 20:53:28 +00002618// SSE2 instructions with XS prefix
Evan Cheng64d80e32007-07-19 01:14:50 +00002619def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002620 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002621 [(set VR128:$dst,
2622 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2623 Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002624def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002625 "movq\t{$src, $dst|$dst, $src}",
Evan Chengebf01d62006-11-16 23:33:25 +00002626 [(store (i64 (vector_extract (v2i64 VR128:$src),
2627 (iPTR 0))), addr:$dst)]>;
2628
Dan Gohman874cada2010-02-28 00:17:42 +00002629def : Pat<(f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002630 (f64 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>;
Dan Gohman874cada2010-02-28 00:17:42 +00002631
Evan Cheng64d80e32007-07-19 01:14:50 +00002632def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002633 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002634 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002635 (iPTR 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002636def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002637 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002638 [(store (i32 (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002639 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002640
Evan Cheng64d80e32007-07-19 01:14:50 +00002641def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002642 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002643 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002644def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002645 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002646 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00002647
Evan Cheng397edef2006-04-11 22:28:25 +00002648// Store / copy lower 64-bits of a XMM register.
Evan Cheng64d80e32007-07-19 01:14:50 +00002649def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002650 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng397edef2006-04-11 22:28:25 +00002651 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2652
Evan Cheng017dcc62006-04-21 01:05:10 +00002653// movd / movq to XMM register zero-extends
Evan Cheng7a831ce2007-12-15 03:00:47 +00002654let AddedComplexity = 15 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002655def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002656 "movd\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002657 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00002658 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00002659// This is X86-64 only.
2660def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2661 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002662 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00002663 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00002664}
2665
2666let AddedComplexity = 20 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002667def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002668 "movd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002669 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00002670 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng7e2ff772008-05-08 00:57:18 +00002671 (loadi32 addr:$src))))))]>;
Evan Chengc36c0ab2008-05-22 18:56:56 +00002672
2673def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
2674 (MOVZDI2PDIrm addr:$src)>;
2675def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2676 (MOVZDI2PDIrm addr:$src)>;
Duncan Sandsd4b9c172008-06-13 19:07:40 +00002677def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2678 (MOVZDI2PDIrm addr:$src)>;
Evan Chengc36c0ab2008-05-22 18:56:56 +00002679
Evan Cheng64d80e32007-07-19 01:14:50 +00002680def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002681 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng7a831ce2007-12-15 03:00:47 +00002682 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00002683 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Evan Cheng7e2ff772008-05-08 00:57:18 +00002684 (loadi64 addr:$src))))))]>, XS,
Evan Cheng7a831ce2007-12-15 03:00:47 +00002685 Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00002686
Evan Chengc36c0ab2008-05-22 18:56:56 +00002687def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2688 (MOVZQI2PQIrm addr:$src)>;
2689def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))),
2690 (MOVZQI2PQIrm addr:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00002691def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengb70ea0b2008-05-10 00:59:18 +00002692}
Evan Chengd880b972008-05-09 21:53:03 +00002693
Evan Cheng7a831ce2007-12-15 03:00:47 +00002694// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
2695// IA32 document. movq xmm1, xmm2 does clear the high bits.
2696let AddedComplexity = 15 in
2697def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2698 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002699 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00002700 XS, Requires<[HasSSE2]>;
2701
Evan Cheng8e8de682008-05-20 18:24:47 +00002702let AddedComplexity = 20 in {
Evan Cheng7a831ce2007-12-15 03:00:47 +00002703def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2704 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002705 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng8e8de682008-05-20 18:24:47 +00002706 (loadv2i64 addr:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00002707 XS, Requires<[HasSSE2]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002708
Evan Cheng8e8de682008-05-20 18:24:47 +00002709def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))),
2710 (MOVZPQILo2PQIrm addr:$src)>;
2711}
2712
Sean Callanan108934c2009-12-18 00:01:26 +00002713// Instructions for the disassembler
2714// xr = XMM register
2715// xm = mem64
2716
2717def MOVQxrxr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2718 "movq\t{$src, $dst|$dst, $src}", []>, XS;
2719
Eric Christopher44b93ff2009-07-31 20:07:27 +00002720//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002721// SSE3 Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00002722//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002723
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00002724// Conversion Instructions
2725def CVTPD2DQrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
2726 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
2727def CVTPD2DQrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2728 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
2729def CVTDQ2PDrm : S3SI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
2730 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
2731def CVTDQ2PDrr : S3SI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2732 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
2733
Bill Wendlingddd35322007-05-02 23:11:52 +00002734// Move Instructions
Evan Cheng64d80e32007-07-19 01:14:50 +00002735def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002736 "movshdup\t{$src, $dst|$dst, $src}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002737 [(set VR128:$dst, (v4f32 (movshdup
2738 VR128:$src, (undef))))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002739def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002740 "movshdup\t{$src, $dst|$dst, $src}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002741 [(set VR128:$dst, (movshdup
2742 (memopv4f32 addr:$src), (undef)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002743
Evan Cheng64d80e32007-07-19 01:14:50 +00002744def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002745 "movsldup\t{$src, $dst|$dst, $src}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002746 [(set VR128:$dst, (v4f32 (movsldup
2747 VR128:$src, (undef))))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002748def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002749 "movsldup\t{$src, $dst|$dst, $src}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002750 [(set VR128:$dst, (movsldup
2751 (memopv4f32 addr:$src), (undef)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002752
Evan Cheng64d80e32007-07-19 01:14:50 +00002753def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002754 "movddup\t{$src, $dst|$dst, $src}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002755 [(set VR128:$dst,(v2f64 (movddup VR128:$src, (undef))))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002756def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002757 "movddup\t{$src, $dst|$dst, $src}",
Evan Cheng0b457f02008-09-25 20:50:48 +00002758 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002759 (v2f64 (movddup (scalar_to_vector (loadf64 addr:$src)),
2760 (undef))))]>;
Evan Cheng0b457f02008-09-25 20:50:48 +00002761
Nate Begeman9008ca62009-04-27 18:41:29 +00002762def : Pat<(movddup (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src)))),
2763 (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00002764 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00002765
2766let AddedComplexity = 5 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00002767def : Pat<(movddup (memopv2f64 addr:$src), (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00002768 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00002769def : Pat<(movddup (bc_v4f32 (memopv2f64 addr:$src)), (undef)),
2770 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2771def : Pat<(movddup (memopv2i64 addr:$src), (undef)),
2772 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2773def : Pat<(movddup (bc_v4i32 (memopv2i64 addr:$src)), (undef)),
2774 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2775}
Bill Wendlingddd35322007-05-02 23:11:52 +00002776
2777// Arithmetic
Evan Chenge9083d62008-03-05 08:19:16 +00002778let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002779 def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002780 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002781 "addsubps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002782 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2783 VR128:$src2))]>;
2784 def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002785 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002786 "addsubps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002787 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
Evan Chengb1938262008-05-23 00:37:07 +00002788 (memop addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002789 def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002790 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002791 "addsubpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002792 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2793 VR128:$src2))]>;
2794 def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002795 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002796 "addsubpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002797 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
Evan Chengb1938262008-05-23 00:37:07 +00002798 (memop addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002799}
2800
Evan Cheng64d80e32007-07-19 01:14:50 +00002801def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002802 "lddqu\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002803 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
2804
2805// Horizontal ops
2806class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Cheng64d80e32007-07-19 01:14:50 +00002807 : S3DI<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002808 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendlingddd35322007-05-02 23:11:52 +00002809 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
2810class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Cheng64d80e32007-07-19 01:14:50 +00002811 : S3DI<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002812 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00002813 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (memop addr:$src2))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002814class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Cheng64d80e32007-07-19 01:14:50 +00002815 : S3I<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002816 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendlingddd35322007-05-02 23:11:52 +00002817 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
2818class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Cheng64d80e32007-07-19 01:14:50 +00002819 : S3I<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002820 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00002821 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (memopv2f64 addr:$src2))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002822
Evan Chenge9083d62008-03-05 08:19:16 +00002823let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002824 def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2825 def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2826 def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2827 def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2828 def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2829 def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2830 def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2831 def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2832}
2833
2834// Thread synchronization
Chris Lattnereaca5fa2010-02-12 23:54:57 +00002835def MONITOR : I<0x01, MRM_C8, (outs), (ins), "monitor",
Bill Wendlingddd35322007-05-02 23:11:52 +00002836 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
Chris Lattnereaca5fa2010-02-12 23:54:57 +00002837def MWAIT : I<0x01, MRM_C9, (outs), (ins), "mwait",
Bill Wendlingddd35322007-05-02 23:11:52 +00002838 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
2839
2840// vector_shuffle v1, <undef> <1, 1, 3, 3>
2841let AddedComplexity = 15 in
Nate Begeman9008ca62009-04-27 18:41:29 +00002842def : Pat<(v4i32 (movshdup VR128:$src, (undef))),
Bill Wendlingddd35322007-05-02 23:11:52 +00002843 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2844let AddedComplexity = 20 in
Nate Begeman9008ca62009-04-27 18:41:29 +00002845def : Pat<(v4i32 (movshdup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
Bill Wendlingddd35322007-05-02 23:11:52 +00002846 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
2847
2848// vector_shuffle v1, <undef> <0, 0, 2, 2>
2849let AddedComplexity = 15 in
Nate Begeman9008ca62009-04-27 18:41:29 +00002850 def : Pat<(v4i32 (movsldup VR128:$src, (undef))),
Bill Wendlingddd35322007-05-02 23:11:52 +00002851 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2852let AddedComplexity = 20 in
Nate Begeman9008ca62009-04-27 18:41:29 +00002853 def : Pat<(v4i32 (movsldup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
Bill Wendlingddd35322007-05-02 23:11:52 +00002854 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
2855
Eric Christopher44b93ff2009-07-31 20:07:27 +00002856//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002857// SSSE3 Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00002858//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002859
Bill Wendling76d708b2007-08-10 06:22:27 +00002860/// SS3I_unop_rm_int_8 - Simple SSSE3 unary operator whose type is v*i8.
Nate Begemanfea2be52008-02-09 23:46:37 +00002861multiclass SS3I_unop_rm_int_8<bits<8> opc, string OpcodeStr,
2862 Intrinsic IntId64, Intrinsic IntId128> {
2863 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
2864 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2865 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002866
Nate Begemanfea2be52008-02-09 23:46:37 +00002867 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
2868 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2869 [(set VR64:$dst,
2870 (IntId64 (bitconvert (memopv8i8 addr:$src))))]>;
2871
2872 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2873 (ins VR128:$src),
2874 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2875 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2876 OpSize;
2877
2878 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2879 (ins i128mem:$src),
2880 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2881 [(set VR128:$dst,
2882 (IntId128
2883 (bitconvert (memopv16i8 addr:$src))))]>, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00002884}
2885
Bill Wendling76d708b2007-08-10 06:22:27 +00002886/// SS3I_unop_rm_int_16 - Simple SSSE3 unary operator whose type is v*i16.
Nate Begemanfea2be52008-02-09 23:46:37 +00002887multiclass SS3I_unop_rm_int_16<bits<8> opc, string OpcodeStr,
2888 Intrinsic IntId64, Intrinsic IntId128> {
2889 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2890 (ins VR64:$src),
2891 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2892 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002893
Nate Begemanfea2be52008-02-09 23:46:37 +00002894 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2895 (ins i64mem:$src),
2896 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2897 [(set VR64:$dst,
2898 (IntId64
2899 (bitconvert (memopv4i16 addr:$src))))]>;
2900
2901 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2902 (ins VR128:$src),
2903 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2904 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2905 OpSize;
2906
2907 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2908 (ins i128mem:$src),
2909 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2910 [(set VR128:$dst,
2911 (IntId128
2912 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00002913}
2914
2915/// SS3I_unop_rm_int_32 - Simple SSSE3 unary operator whose type is v*i32.
Nate Begemanfea2be52008-02-09 23:46:37 +00002916multiclass SS3I_unop_rm_int_32<bits<8> opc, string OpcodeStr,
2917 Intrinsic IntId64, Intrinsic IntId128> {
2918 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2919 (ins VR64:$src),
2920 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2921 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002922
Nate Begemanfea2be52008-02-09 23:46:37 +00002923 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2924 (ins i64mem:$src),
2925 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2926 [(set VR64:$dst,
2927 (IntId64
2928 (bitconvert (memopv2i32 addr:$src))))]>;
2929
2930 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2931 (ins VR128:$src),
2932 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2933 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2934 OpSize;
2935
2936 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2937 (ins i128mem:$src),
2938 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2939 [(set VR128:$dst,
2940 (IntId128
2941 (bitconvert (memopv4i32 addr:$src))))]>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00002942}
2943
2944defm PABSB : SS3I_unop_rm_int_8 <0x1C, "pabsb",
2945 int_x86_ssse3_pabs_b,
2946 int_x86_ssse3_pabs_b_128>;
2947defm PABSW : SS3I_unop_rm_int_16<0x1D, "pabsw",
2948 int_x86_ssse3_pabs_w,
2949 int_x86_ssse3_pabs_w_128>;
2950defm PABSD : SS3I_unop_rm_int_32<0x1E, "pabsd",
2951 int_x86_ssse3_pabs_d,
2952 int_x86_ssse3_pabs_d_128>;
2953
2954/// SS3I_binop_rm_int_8 - Simple SSSE3 binary operator whose type is v*i8.
Evan Chenge9083d62008-03-05 08:19:16 +00002955let Constraints = "$src1 = $dst" in {
Bill Wendling76d708b2007-08-10 06:22:27 +00002956 multiclass SS3I_binop_rm_int_8<bits<8> opc, string OpcodeStr,
2957 Intrinsic IntId64, Intrinsic IntId128,
2958 bit Commutable = 0> {
2959 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2960 (ins VR64:$src1, VR64:$src2),
2961 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2962 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2963 let isCommutable = Commutable;
2964 }
2965 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2966 (ins VR64:$src1, i64mem:$src2),
2967 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2968 [(set VR64:$dst,
2969 (IntId64 VR64:$src1,
2970 (bitconvert (memopv8i8 addr:$src2))))]>;
2971
2972 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2973 (ins VR128:$src1, VR128:$src2),
2974 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2975 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2976 OpSize {
2977 let isCommutable = Commutable;
2978 }
2979 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2980 (ins VR128:$src1, i128mem:$src2),
2981 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2982 [(set VR128:$dst,
2983 (IntId128 VR128:$src1,
2984 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
2985 }
2986}
2987
2988/// SS3I_binop_rm_int_16 - Simple SSSE3 binary operator whose type is v*i16.
Evan Chenge9083d62008-03-05 08:19:16 +00002989let Constraints = "$src1 = $dst" in {
Bill Wendling76d708b2007-08-10 06:22:27 +00002990 multiclass SS3I_binop_rm_int_16<bits<8> opc, string OpcodeStr,
2991 Intrinsic IntId64, Intrinsic IntId128,
2992 bit Commutable = 0> {
2993 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2994 (ins VR64:$src1, VR64:$src2),
2995 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2996 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2997 let isCommutable = Commutable;
2998 }
2999 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
3000 (ins VR64:$src1, i64mem:$src2),
3001 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3002 [(set VR64:$dst,
3003 (IntId64 VR64:$src1,
3004 (bitconvert (memopv4i16 addr:$src2))))]>;
3005
3006 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
3007 (ins VR128:$src1, VR128:$src2),
3008 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3009 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3010 OpSize {
3011 let isCommutable = Commutable;
3012 }
3013 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
3014 (ins VR128:$src1, i128mem:$src2),
3015 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3016 [(set VR128:$dst,
3017 (IntId128 VR128:$src1,
3018 (bitconvert (memopv8i16 addr:$src2))))]>, OpSize;
3019 }
3020}
3021
3022/// SS3I_binop_rm_int_32 - Simple SSSE3 binary operator whose type is v*i32.
Evan Chenge9083d62008-03-05 08:19:16 +00003023let Constraints = "$src1 = $dst" in {
Bill Wendling76d708b2007-08-10 06:22:27 +00003024 multiclass SS3I_binop_rm_int_32<bits<8> opc, string OpcodeStr,
3025 Intrinsic IntId64, Intrinsic IntId128,
3026 bit Commutable = 0> {
3027 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
3028 (ins VR64:$src1, VR64:$src2),
3029 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3030 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
3031 let isCommutable = Commutable;
3032 }
3033 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
3034 (ins VR64:$src1, i64mem:$src2),
3035 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3036 [(set VR64:$dst,
3037 (IntId64 VR64:$src1,
3038 (bitconvert (memopv2i32 addr:$src2))))]>;
3039
3040 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
3041 (ins VR128:$src1, VR128:$src2),
3042 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3043 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3044 OpSize {
3045 let isCommutable = Commutable;
3046 }
3047 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
3048 (ins VR128:$src1, i128mem:$src2),
3049 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3050 [(set VR128:$dst,
3051 (IntId128 VR128:$src1,
3052 (bitconvert (memopv4i32 addr:$src2))))]>, OpSize;
3053 }
3054}
3055
Chris Lattner65de1b92010-04-17 07:38:24 +00003056let ImmT = NoImm in { // None of these have i8 immediate fields.
Bill Wendling76d708b2007-08-10 06:22:27 +00003057defm PHADDW : SS3I_binop_rm_int_16<0x01, "phaddw",
3058 int_x86_ssse3_phadd_w,
Evan Cheng4e444432008-06-16 21:16:24 +00003059 int_x86_ssse3_phadd_w_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003060defm PHADDD : SS3I_binop_rm_int_32<0x02, "phaddd",
3061 int_x86_ssse3_phadd_d,
Evan Cheng4e444432008-06-16 21:16:24 +00003062 int_x86_ssse3_phadd_d_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003063defm PHADDSW : SS3I_binop_rm_int_16<0x03, "phaddsw",
3064 int_x86_ssse3_phadd_sw,
Evan Cheng4e444432008-06-16 21:16:24 +00003065 int_x86_ssse3_phadd_sw_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003066defm PHSUBW : SS3I_binop_rm_int_16<0x05, "phsubw",
3067 int_x86_ssse3_phsub_w,
3068 int_x86_ssse3_phsub_w_128>;
3069defm PHSUBD : SS3I_binop_rm_int_32<0x06, "phsubd",
3070 int_x86_ssse3_phsub_d,
3071 int_x86_ssse3_phsub_d_128>;
3072defm PHSUBSW : SS3I_binop_rm_int_16<0x07, "phsubsw",
3073 int_x86_ssse3_phsub_sw,
3074 int_x86_ssse3_phsub_sw_128>;
3075defm PMADDUBSW : SS3I_binop_rm_int_8 <0x04, "pmaddubsw",
3076 int_x86_ssse3_pmadd_ub_sw,
Evan Cheng4e444432008-06-16 21:16:24 +00003077 int_x86_ssse3_pmadd_ub_sw_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003078defm PMULHRSW : SS3I_binop_rm_int_16<0x0B, "pmulhrsw",
3079 int_x86_ssse3_pmul_hr_sw,
3080 int_x86_ssse3_pmul_hr_sw_128, 1>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003081
Bill Wendling76d708b2007-08-10 06:22:27 +00003082defm PSHUFB : SS3I_binop_rm_int_8 <0x00, "pshufb",
3083 int_x86_ssse3_pshuf_b,
3084 int_x86_ssse3_pshuf_b_128>;
3085defm PSIGNB : SS3I_binop_rm_int_8 <0x08, "psignb",
3086 int_x86_ssse3_psign_b,
3087 int_x86_ssse3_psign_b_128>;
3088defm PSIGNW : SS3I_binop_rm_int_16<0x09, "psignw",
3089 int_x86_ssse3_psign_w,
3090 int_x86_ssse3_psign_w_128>;
Evan Chenged7f56b2009-05-28 18:48:53 +00003091defm PSIGND : SS3I_binop_rm_int_32<0x0A, "psignd",
Bill Wendling76d708b2007-08-10 06:22:27 +00003092 int_x86_ssse3_psign_d,
3093 int_x86_ssse3_psign_d_128>;
Chris Lattner65de1b92010-04-17 07:38:24 +00003094}
Bill Wendling76d708b2007-08-10 06:22:27 +00003095
Eric Christophercff6f852010-04-15 01:40:20 +00003096// palignr patterns.
Evan Chenge9083d62008-03-05 08:19:16 +00003097let Constraints = "$src1 = $dst" in {
Bill Wendlingae9671b2007-08-10 09:00:17 +00003098 def PALIGNR64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
Sean Callananb9e6b342009-11-20 22:28:42 +00003099 (ins VR64:$src1, VR64:$src2, i8imm:$src3),
Dale Johannesen83e105c2007-10-11 20:58:37 +00003100 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng89321162009-10-28 06:30:34 +00003101 []>;
Dan Gohmanc2ecdc52008-05-28 01:50:19 +00003102 def PALIGNR64rm : SS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
Sean Callananb9e6b342009-11-20 22:28:42 +00003103 (ins VR64:$src1, i64mem:$src2, i8imm:$src3),
Dale Johannesen83e105c2007-10-11 20:58:37 +00003104 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng89321162009-10-28 06:30:34 +00003105 []>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003106
Bill Wendlingae9671b2007-08-10 09:00:17 +00003107 def PALIGNR128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
Sean Callananb9e6b342009-11-20 22:28:42 +00003108 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
Dale Johannesen83e105c2007-10-11 20:58:37 +00003109 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng89321162009-10-28 06:30:34 +00003110 []>, OpSize;
Dan Gohmanc2ecdc52008-05-28 01:50:19 +00003111 def PALIGNR128rm : SS3AI<0x0F, MRMSrcMem, (outs VR128:$dst),
Sean Callananb9e6b342009-11-20 22:28:42 +00003112 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
Dale Johannesen83e105c2007-10-11 20:58:37 +00003113 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng89321162009-10-28 06:30:34 +00003114 []>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00003115}
Bill Wendlingddd35322007-05-02 23:11:52 +00003116
Eric Christopher6d972fd2010-04-20 00:59:54 +00003117let AddedComplexity = 5 in {
3118
Eric Christophercff6f852010-04-15 01:40:20 +00003119def : Pat<(v1i64 (palign:$src3 VR64:$src1, VR64:$src2)),
3120 (PALIGNR64rr VR64:$src2, VR64:$src1,
3121 (SHUFFLE_get_palign_imm VR64:$src3))>,
3122 Requires<[HasSSSE3]>;
3123def : Pat<(v2i32 (palign:$src3 VR64:$src1, VR64:$src2)),
3124 (PALIGNR64rr VR64:$src2, VR64:$src1,
3125 (SHUFFLE_get_palign_imm VR64:$src3))>,
3126 Requires<[HasSSSE3]>;
3127def : Pat<(v2f32 (palign:$src3 VR64:$src1, VR64:$src2)),
3128 (PALIGNR64rr VR64:$src2, VR64:$src1,
3129 (SHUFFLE_get_palign_imm VR64:$src3))>,
3130 Requires<[HasSSSE3]>;
3131def : Pat<(v4i16 (palign:$src3 VR64:$src1, VR64:$src2)),
3132 (PALIGNR64rr VR64:$src2, VR64:$src1,
3133 (SHUFFLE_get_palign_imm VR64:$src3))>,
3134 Requires<[HasSSSE3]>;
3135def : Pat<(v8i8 (palign:$src3 VR64:$src1, VR64:$src2)),
3136 (PALIGNR64rr VR64:$src2, VR64:$src1,
3137 (SHUFFLE_get_palign_imm VR64:$src3))>,
3138 Requires<[HasSSSE3]>;
Evan Cheng89321162009-10-28 06:30:34 +00003139
Nate Begemana09008b2009-10-19 02:17:23 +00003140def : Pat<(v4i32 (palign:$src3 VR128:$src1, VR128:$src2)),
3141 (PALIGNR128rr VR128:$src2, VR128:$src1,
3142 (SHUFFLE_get_palign_imm VR128:$src3))>,
3143 Requires<[HasSSSE3]>;
3144def : Pat<(v4f32 (palign:$src3 VR128:$src1, VR128:$src2)),
3145 (PALIGNR128rr VR128:$src2, VR128:$src1,
3146 (SHUFFLE_get_palign_imm VR128:$src3))>,
3147 Requires<[HasSSSE3]>;
3148def : Pat<(v8i16 (palign:$src3 VR128:$src1, VR128:$src2)),
3149 (PALIGNR128rr VR128:$src2, VR128:$src1,
3150 (SHUFFLE_get_palign_imm VR128:$src3))>,
3151 Requires<[HasSSSE3]>;
3152def : Pat<(v16i8 (palign:$src3 VR128:$src1, VR128:$src2)),
3153 (PALIGNR128rr VR128:$src2, VR128:$src1,
3154 (SHUFFLE_get_palign_imm VR128:$src3))>,
3155 Requires<[HasSSSE3]>;
Eric Christopher761411c2009-11-07 08:45:53 +00003156}
Nate Begemana09008b2009-10-19 02:17:23 +00003157
Nate Begemanb9a47b82009-02-23 08:49:38 +00003158def : Pat<(X86pshufb VR128:$src, VR128:$mask),
3159 (PSHUFBrr128 VR128:$src, VR128:$mask)>, Requires<[HasSSSE3]>;
3160def : Pat<(X86pshufb VR128:$src, (bc_v16i8 (memopv2i64 addr:$mask))),
3161 (PSHUFBrm128 VR128:$src, addr:$mask)>, Requires<[HasSSSE3]>;
3162
Eric Christopher44b93ff2009-07-31 20:07:27 +00003163//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00003164// Non-Instruction Patterns
Eric Christopher44b93ff2009-07-31 20:07:27 +00003165//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00003166
Eric Christopher44b93ff2009-07-31 20:07:27 +00003167// extload f32 -> f64. This matches load+fextend because we have a hack in
3168// the isel (PreprocessForFPConvert) that can introduce loads after dag
3169// combine.
Chris Lattnerd43d00c2008-01-24 08:07:48 +00003170// Since these loads aren't folded into the fextend, we have to match it
3171// explicitly here.
3172let Predicates = [HasSSE2] in
3173 def : Pat<(fextend (loadf32 addr:$src)),
3174 (CVTSS2SDrm addr:$src)>;
3175
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003176// bit_convert
Chris Lattner4cc84ed2006-10-07 04:52:09 +00003177let Predicates = [HasSSE2] in {
3178 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
3179 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
3180 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
3181 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
3182 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
3183 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
3184 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
3185 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
3186 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
3187 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
3188 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
3189 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
3190 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
3191 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
3192 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
3193 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
3194 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
3195 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
3196 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
3197 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
3198 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
3199 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
3200 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
3201 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
3202 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
3203 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
3204 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
3205 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
3206 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
3207 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
3208}
Evan Chengb9df0ca2006-03-22 02:53:00 +00003209
Evan Cheng017dcc62006-04-21 01:05:10 +00003210// Move scalar to XMM zero-extended
3211// movd to XMM register zero-extends
Evan Chengf2ea84a2006-10-09 21:42:15 +00003212let AddedComplexity = 15 in {
Evan Cheng017dcc62006-04-21 01:05:10 +00003213// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chengd880b972008-05-09 21:53:03 +00003214def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003215 (MOVSDrr (v2f64 (V_SET0PS)), FR64:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00003216def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003217 (MOVSSrr (v4f32 (V_SET0PS)), FR32:$src)>;
Evan Cheng23573e52008-05-09 23:37:55 +00003218def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003219 (MOVSSrr (v4f32 (V_SET0PS)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003220 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss)))>;
Evan Cheng331e2bd2008-07-10 01:08:23 +00003221def : Pat<(v4i32 (X86vzmovl (v4i32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003222 (MOVSSrr (v4i32 (V_SET0PI)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003223 (EXTRACT_SUBREG (v4i32 VR128:$src), sub_ss))>;
Evan Cheng017dcc62006-04-21 01:05:10 +00003224}
Evan Chengbc4832b2006-03-24 23:15:12 +00003225
Evan Chengb9df0ca2006-03-22 02:53:00 +00003226// Splat v2f64 / v2i64
Evan Chengfd111b52006-04-19 21:15:24 +00003227let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003228def : Pat<(splat_lo (v2f64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003229 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003230def : Pat<(unpckh (v2f64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00003231 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003232def : Pat<(splat_lo (v2i64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003233 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003234def : Pat<(unpckh (v2i64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00003235 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengfd111b52006-04-19 21:15:24 +00003236}
Evan Cheng475aecf2006-03-29 03:04:49 +00003237
Evan Chengb7a5c522006-04-18 21:55:35 +00003238// Special unary SHUFPSrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00003239def : Pat<(v4f32 (pshufd:$src3 VR128:$src1, (undef))),
3240 (SHUFPSrri VR128:$src1, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00003241 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003242let AddedComplexity = 5 in
3243def : Pat<(v4f32 (pshufd:$src2 VR128:$src1, (undef))),
3244 (PSHUFDri VR128:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
3245 Requires<[HasSSE2]>;
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003246// Special unary SHUFPDrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00003247def : Pat<(v2i64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003248 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003249 (SHUFFLE_get_shuf_imm VR128:$src3))>,
3250 Requires<[HasSSE2]>;
3251// Special unary SHUFPDrri case.
3252def : Pat<(v2f64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003253 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003254 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003255 Requires<[HasSSE2]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00003256// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Nate Begeman9008ca62009-04-27 18:41:29 +00003257def : Pat<(pshufd:$src2 (bc_v4i32 (memopv4f32 addr:$src1)), (undef)),
3258 (PSHUFDmi addr:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00003259 Requires<[HasSSE2]>;
Evan Chengb7a75a52008-09-26 23:41:32 +00003260
Evan Cheng3d60df42006-04-10 22:35:16 +00003261// Special binary v4i32 shuffle cases with SHUFPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003262def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (v4i32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003263 (SHUFPSrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003264 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00003265 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003266def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003267 (SHUFPSrmi VR128:$src1, addr:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003268 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00003269 Requires<[HasSSE2]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003270// Special binary v2i64 shuffle cases using SHUFPDrri.
Nate Begeman9008ca62009-04-27 18:41:29 +00003271def : Pat<(v2i64 (shufp:$src3 VR128:$src1, VR128:$src2)),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003272 (SHUFPDrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003273 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00003274 Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00003275
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003276// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00003277let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003278def : Pat<(v4i32 (unpckl_undef:$src2 VR128:$src, (undef))),
3279 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003280 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003281def : Pat<(v4f32 (unpckl_undef:$src2 VR128:$src, (undef))),
3282 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003283 Requires<[OptForSpeed, HasSSE2]>;
3284}
Evan Chengfd111b52006-04-19 21:15:24 +00003285let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003286def : Pat<(v4f32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003287 (UNPCKLPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003288def : Pat<(v16i8 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003289 (PUNPCKLBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003290def : Pat<(v8i16 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003291 (PUNPCKLWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003292def : Pat<(v4i32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003293 (PUNPCKLDQrr VR128:$src, VR128:$src)>;
Evan Chengfd111b52006-04-19 21:15:24 +00003294}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003295
Evan Cheng174f8032007-05-17 18:44:37 +00003296// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00003297let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003298def : Pat<(v4i32 (unpckh_undef:$src2 VR128:$src, (undef))),
3299 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003300 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003301def : Pat<(v4f32 (unpckh_undef:$src2 VR128:$src, (undef))),
3302 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003303 Requires<[OptForSpeed, HasSSE2]>;
3304}
Evan Cheng174f8032007-05-17 18:44:37 +00003305let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003306def : Pat<(v4f32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003307 (UNPCKHPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003308def : Pat<(v16i8 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003309 (PUNPCKHBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003310def : Pat<(v8i16 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003311 (PUNPCKHWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003312def : Pat<(v4i32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003313 (PUNPCKHDQrr VR128:$src, VR128:$src)>;
Evan Cheng174f8032007-05-17 18:44:37 +00003314}
3315
Evan Chengb7a75a52008-09-26 23:41:32 +00003316let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003317// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
Nate Begeman0b10b912009-11-07 23:17:15 +00003318def : Pat<(v4i32 (movlhps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003319 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00003320
3321// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003322def : Pat<(v4i32 (movhlps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003323 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00003324
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003325// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003326def : Pat<(v4f32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003327 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003328def : Pat<(v4i32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003329 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003330}
Evan Cheng9d09b892006-05-31 00:51:37 +00003331
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003332let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003333// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003334def : Pat<(v4f32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003335 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003336def : Pat<(v2f64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003337 (MOVLPDrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003338def : Pat<(v4i32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003339 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003340def : Pat<(v2i64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003341 (MOVLPDrm VR128:$src1, addr:$src2)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003342}
Evan Cheng64e97692006-04-24 21:58:20 +00003343
Evan Chengcd0baf22008-05-23 21:23:16 +00003344// (store (vector_shuffle (load addr), v2, <4, 5, 2, 3>), addr) using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003345def : Pat<(store (v4f32 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003346 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003347def : Pat<(store (v2f64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003348 (MOVLPDmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003349def : Pat<(store (v4i32 (movlp (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2)),
3350 addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003351 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003352def : Pat<(store (v2i64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003353 (MOVLPDmr addr:$src1, VR128:$src2)>;
Evan Chengcd0baf22008-05-23 21:23:16 +00003354
Evan Chengf2ea84a2006-10-09 21:42:15 +00003355let AddedComplexity = 15 in {
Evan Cheng64e97692006-04-24 21:58:20 +00003356// Setting the lowest element in the vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003357def : Pat<(v4i32 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003358 (MOVSSrr (v4i32 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003359 (EXTRACT_SUBREG (v4i32 VR128:$src2), sub_ss))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003360def : Pat<(v2i64 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003361 (MOVSDrr (v2i64 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003362 (EXTRACT_SUBREG (v2i64 VR128:$src2), sub_sd))>;
Evan Chenga7fc6422006-04-24 23:34:56 +00003363
Dan Gohman874cada2010-02-28 00:17:42 +00003364// vector_shuffle v1, v2 <4, 5, 2, 3> using movsd
Nate Begeman9008ca62009-04-27 18:41:29 +00003365def : Pat<(v4f32 (movlp VR128:$src1, VR128:$src2)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003366 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>,
Dan Gohman874cada2010-02-28 00:17:42 +00003367 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003368def : Pat<(v4i32 (movlp VR128:$src1, VR128:$src2)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003369 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>,
Dan Gohman874cada2010-02-28 00:17:42 +00003370 Requires<[HasSSE2]>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003371}
Evan Cheng9e062ed2006-05-03 20:32:03 +00003372
Eli Friedman7e2242b2009-06-19 07:00:55 +00003373// vector_shuffle v1, v2 <4, 5, 2, 3> using SHUFPSrri (we prefer movsd, but
3374// fall back to this for SSE1)
3375def : Pat<(v4f32 (movlp:$src3 VR128:$src1, (v4f32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003376 (SHUFPSrri VR128:$src2, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00003377 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Eli Friedman7e2242b2009-06-19 07:00:55 +00003378
Evan Chenga7fc6422006-04-24 23:34:56 +00003379// Set lowest element and zero upper elements.
Evan Chengd880b972008-05-09 21:53:03 +00003380def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengfd17f422008-05-08 22:35:02 +00003381 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengcdfc3c82006-04-17 22:45:49 +00003382
Evan Cheng2c3ae372006-04-12 21:21:57 +00003383// Some special case pandn patterns.
3384def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
3385 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003386 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003387def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
3388 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003389 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003390def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
3391 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003392 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00003393
Evan Cheng2c3ae372006-04-12 21:21:57 +00003394def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003395 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003396 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003397def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003398 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003399 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003400def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003401 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003402 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng206ee9d2006-07-07 08:33:52 +00003403
Nate Begemanb348d182007-11-17 03:58:34 +00003404// vector -> vector casts
3405def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
3406 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
3407def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
3408 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
Eli Friedmand0c0fae2008-09-05 23:07:03 +00003409def : Pat<(v2f64 (sint_to_fp (v2i32 VR64:$src))),
3410 (Int_CVTPI2PDrr VR64:$src)>, Requires<[HasSSE2]>;
3411def : Pat<(v2i32 (fp_to_sint (v2f64 VR128:$src))),
3412 (Int_CVTTPD2PIrr VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb348d182007-11-17 03:58:34 +00003413
Evan Chengb4162fd2007-07-20 00:27:43 +00003414// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohmand3006222007-07-27 17:16:43 +00003415def : Pat<(alignedloadv4i32 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003416 (MOVAPSrm addr:$src)>;
Dan Gohmand3006222007-07-27 17:16:43 +00003417def : Pat<(loadv4i32 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003418 (MOVUPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003419def : Pat<(alignedloadv2i64 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003420 (MOVAPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003421def : Pat<(loadv2i64 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003422 (MOVUPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003423
3424def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003425 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003426def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003427 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003428def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003429 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003430def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003431 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003432def : Pat<(store (v2i64 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003433 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003434def : Pat<(store (v4i32 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003435 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003436def : Pat<(store (v8i16 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003437 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003438def : Pat<(store (v16i8 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003439 (MOVUPSmr addr:$dst, VR128:$src)>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00003440
Nate Begeman63ec90a2008-02-03 07:18:54 +00003441//===----------------------------------------------------------------------===//
3442// SSE4.1 Instructions
3443//===----------------------------------------------------------------------===//
3444
Dale Johannesene397acc2008-10-10 23:51:03 +00003445multiclass sse41_fp_unop_rm<bits<8> opcps, bits<8> opcpd,
Nate Begeman63ec90a2008-02-03 07:18:54 +00003446 string OpcodeStr,
Nate Begeman63ec90a2008-02-03 07:18:54 +00003447 Intrinsic V4F32Int,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003448 Intrinsic V2F64Int> {
Nate Begeman63ec90a2008-02-03 07:18:54 +00003449 // Intrinsic operation, reg.
Nate Begeman63ec90a2008-02-03 07:18:54 +00003450 // Vector intrinsic operation, reg
Eric Christopher44b93ff2009-07-31 20:07:27 +00003451 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Nate Begeman204e84e2008-02-04 06:00:24 +00003452 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00003453 !strconcat(OpcodeStr,
3454 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003455 [(set VR128:$dst, (V4F32Int VR128:$src1, imm:$src2))]>,
3456 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00003457
3458 // Vector intrinsic operation, mem
Evan Cheng400073d2009-12-18 07:40:29 +00003459 def PSm_Int : Ii8<opcps, MRMSrcMem,
Nate Begeman204e84e2008-02-04 06:00:24 +00003460 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00003461 !strconcat(OpcodeStr,
3462 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00003463 [(set VR128:$dst,
3464 (V4F32Int (memopv4f32 addr:$src1),imm:$src2))]>,
Evan Cheng400073d2009-12-18 07:40:29 +00003465 TA, OpSize,
Evan Chengb1f49812009-12-22 17:47:23 +00003466 Requires<[HasSSE41]>;
Nate Begeman63ec90a2008-02-03 07:18:54 +00003467
Nate Begeman63ec90a2008-02-03 07:18:54 +00003468 // Vector intrinsic operation, reg
Evan Cheng172b7942008-03-14 07:39:27 +00003469 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Nate Begeman204e84e2008-02-04 06:00:24 +00003470 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00003471 !strconcat(OpcodeStr,
3472 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003473 [(set VR128:$dst, (V2F64Int VR128:$src1, imm:$src2))]>,
3474 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00003475
3476 // Vector intrinsic operation, mem
Evan Cheng172b7942008-03-14 07:39:27 +00003477 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Nate Begeman204e84e2008-02-04 06:00:24 +00003478 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00003479 !strconcat(OpcodeStr,
3480 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00003481 [(set VR128:$dst,
3482 (V2F64Int (memopv2f64 addr:$src1),imm:$src2))]>,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003483 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00003484}
3485
Dale Johannesene397acc2008-10-10 23:51:03 +00003486let Constraints = "$src1 = $dst" in {
3487multiclass sse41_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
3488 string OpcodeStr,
3489 Intrinsic F32Int,
3490 Intrinsic F64Int> {
3491 // Intrinsic operation, reg.
3492 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
Eric Christopher44b93ff2009-07-31 20:07:27 +00003493 (outs VR128:$dst),
Dale Johannesene397acc2008-10-10 23:51:03 +00003494 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3495 !strconcat(OpcodeStr,
3496 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003497 [(set VR128:$dst,
Dale Johannesene397acc2008-10-10 23:51:03 +00003498 (F32Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3499 OpSize;
3500
3501 // Intrinsic operation, mem.
Eric Christopher44b93ff2009-07-31 20:07:27 +00003502 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
3503 (outs VR128:$dst),
Dale Johannesene397acc2008-10-10 23:51:03 +00003504 (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003505 !strconcat(OpcodeStr,
Dale Johannesene397acc2008-10-10 23:51:03 +00003506 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003507 [(set VR128:$dst,
Dale Johannesene397acc2008-10-10 23:51:03 +00003508 (F32Int VR128:$src1, sse_load_f32:$src2, imm:$src3))]>,
3509 OpSize;
3510
3511 // Intrinsic operation, reg.
3512 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
Eric Christopher44b93ff2009-07-31 20:07:27 +00003513 (outs VR128:$dst),
Dale Johannesene397acc2008-10-10 23:51:03 +00003514 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3515 !strconcat(OpcodeStr,
3516 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003517 [(set VR128:$dst,
Dale Johannesene397acc2008-10-10 23:51:03 +00003518 (F64Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3519 OpSize;
3520
3521 // Intrinsic operation, mem.
3522 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
Eric Christopher44b93ff2009-07-31 20:07:27 +00003523 (outs VR128:$dst),
Dale Johannesene397acc2008-10-10 23:51:03 +00003524 (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
3525 !strconcat(OpcodeStr,
3526 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003527 [(set VR128:$dst,
Dale Johannesene397acc2008-10-10 23:51:03 +00003528 (F64Int VR128:$src1, sse_load_f64:$src2, imm:$src3))]>,
3529 OpSize;
3530}
3531}
3532
Nate Begeman63ec90a2008-02-03 07:18:54 +00003533// FP round - roundss, roundps, roundsd, roundpd
Dale Johannesene397acc2008-10-10 23:51:03 +00003534defm ROUND : sse41_fp_unop_rm<0x08, 0x09, "round",
3535 int_x86_sse41_round_ps, int_x86_sse41_round_pd>;
3536defm ROUND : sse41_fp_binop_rm<0x0A, 0x0B, "round",
3537 int_x86_sse41_round_ss, int_x86_sse41_round_sd>;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003538
3539// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
3540multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
3541 Intrinsic IntId128> {
3542 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3543 (ins VR128:$src),
3544 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3545 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
3546 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3547 (ins i128mem:$src),
3548 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3549 [(set VR128:$dst,
3550 (IntId128
3551 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
3552}
3553
3554defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
3555 int_x86_sse41_phminposuw>;
3556
3557/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Chenge9083d62008-03-05 08:19:16 +00003558let Constraints = "$src1 = $dst" in {
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003559 multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
3560 Intrinsic IntId128, bit Commutable = 0> {
Nate Begemanfea2be52008-02-09 23:46:37 +00003561 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3562 (ins VR128:$src1, VR128:$src2),
3563 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3564 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3565 OpSize {
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003566 let isCommutable = Commutable;
3567 }
Nate Begemanfea2be52008-02-09 23:46:37 +00003568 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3569 (ins VR128:$src1, i128mem:$src2),
3570 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3571 [(set VR128:$dst,
3572 (IntId128 VR128:$src1,
3573 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003574 }
3575}
3576
3577defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq",
3578 int_x86_sse41_pcmpeqq, 1>;
3579defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw",
3580 int_x86_sse41_packusdw, 0>;
3581defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb",
3582 int_x86_sse41_pminsb, 1>;
3583defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd",
3584 int_x86_sse41_pminsd, 1>;
3585defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud",
3586 int_x86_sse41_pminud, 1>;
3587defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw",
3588 int_x86_sse41_pminuw, 1>;
3589defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb",
3590 int_x86_sse41_pmaxsb, 1>;
3591defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd",
3592 int_x86_sse41_pmaxsd, 1>;
3593defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud",
3594 int_x86_sse41_pmaxud, 1>;
3595defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw",
3596 int_x86_sse41_pmaxuw, 1>;
Nate Begeman204e84e2008-02-04 06:00:24 +00003597
Mon P Wangaf9b9522008-12-18 21:42:19 +00003598defm PMULDQ : SS41I_binop_rm_int<0x28, "pmuldq", int_x86_sse41_pmuldq, 1>;
3599
Nate Begeman30a0de92008-07-17 16:51:19 +00003600def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, VR128:$src2)),
3601 (PCMPEQQrr VR128:$src1, VR128:$src2)>;
3602def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, (memop addr:$src2))),
3603 (PCMPEQQrm VR128:$src1, addr:$src2)>;
3604
Nate Begeman1426d522008-02-09 01:38:08 +00003605/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Chenge9083d62008-03-05 08:19:16 +00003606let Constraints = "$src1 = $dst" in {
Dan Gohman0b924dc2008-05-23 17:49:40 +00003607 multiclass SS41I_binop_patint<bits<8> opc, string OpcodeStr, ValueType OpVT,
3608 SDNode OpNode, Intrinsic IntId128,
3609 bit Commutable = 0> {
Nate Begeman1426d522008-02-09 01:38:08 +00003610 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3611 (ins VR128:$src1, VR128:$src2),
3612 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohman0b924dc2008-05-23 17:49:40 +00003613 [(set VR128:$dst, (OpNode (OpVT VR128:$src1),
3614 VR128:$src2))]>, OpSize {
Nate Begeman1426d522008-02-09 01:38:08 +00003615 let isCommutable = Commutable;
3616 }
3617 def rr_int : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3618 (ins VR128:$src1, VR128:$src2),
3619 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3620 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3621 OpSize {
3622 let isCommutable = Commutable;
3623 }
3624 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3625 (ins VR128:$src1, i128mem:$src2),
3626 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3627 [(set VR128:$dst,
Chris Lattner1a7d0872010-02-18 06:33:42 +00003628 (OpVT (OpNode VR128:$src1, (memop addr:$src2))))]>, OpSize;
Nate Begeman1426d522008-02-09 01:38:08 +00003629 def rm_int : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3630 (ins VR128:$src1, i128mem:$src2),
3631 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3632 [(set VR128:$dst,
Evan Chengb1938262008-05-23 00:37:07 +00003633 (IntId128 VR128:$src1, (memop addr:$src2)))]>,
Nate Begeman1426d522008-02-09 01:38:08 +00003634 OpSize;
3635 }
3636}
Eric Christopher8258d0b2010-03-30 18:49:01 +00003637
3638/// SS48I_binop_rm - Simple SSE41 binary operator.
3639let Constraints = "$src1 = $dst" in {
3640multiclass SS48I_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3641 ValueType OpVT, bit Commutable = 0> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003642 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
Eric Christopher8258d0b2010-03-30 18:49:01 +00003643 (ins VR128:$src1, VR128:$src2),
3644 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3645 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]>,
3646 OpSize {
3647 let isCommutable = Commutable;
3648 }
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003649 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
Eric Christopher8258d0b2010-03-30 18:49:01 +00003650 (ins VR128:$src1, i128mem:$src2),
3651 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3652 [(set VR128:$dst, (OpNode VR128:$src1,
3653 (bc_v4i32 (memopv2i64 addr:$src2))))]>,
3654 OpSize;
3655}
3656}
3657
3658defm PMULLD : SS48I_binop_rm<0x40, "pmulld", mul, v4i32, 1>;
Nate Begeman1426d522008-02-09 01:38:08 +00003659
Evan Cheng172b7942008-03-14 07:39:27 +00003660/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Evan Chenge9083d62008-03-05 08:19:16 +00003661let Constraints = "$src1 = $dst" in {
Nate Begeman204e84e2008-02-04 06:00:24 +00003662 multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
3663 Intrinsic IntId128, bit Commutable = 0> {
Evan Cheng172b7942008-03-14 07:39:27 +00003664 def rri : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemanfea2be52008-02-09 23:46:37 +00003665 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003666 !strconcat(OpcodeStr,
Nate Begemanab5d56c2008-02-10 18:47:57 +00003667 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003668 [(set VR128:$dst,
Nate Begemanfea2be52008-02-09 23:46:37 +00003669 (IntId128 VR128:$src1, VR128:$src2, imm:$src3))]>,
3670 OpSize {
Nate Begeman204e84e2008-02-04 06:00:24 +00003671 let isCommutable = Commutable;
3672 }
Evan Cheng172b7942008-03-14 07:39:27 +00003673 def rmi : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemanfea2be52008-02-09 23:46:37 +00003674 (ins VR128:$src1, i128mem:$src2, i32i8imm:$src3),
3675 !strconcat(OpcodeStr,
Nate Begemanab5d56c2008-02-10 18:47:57 +00003676 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begemanfea2be52008-02-09 23:46:37 +00003677 [(set VR128:$dst,
3678 (IntId128 VR128:$src1,
3679 (bitconvert (memopv16i8 addr:$src2)), imm:$src3))]>,
3680 OpSize;
Nate Begeman204e84e2008-02-04 06:00:24 +00003681 }
3682}
3683
3684defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps",
3685 int_x86_sse41_blendps, 0>;
3686defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd",
3687 int_x86_sse41_blendpd, 0>;
3688defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw",
3689 int_x86_sse41_pblendw, 0>;
3690defm DPPS : SS41I_binop_rmi_int<0x40, "dpps",
3691 int_x86_sse41_dpps, 1>;
3692defm DPPD : SS41I_binop_rmi_int<0x41, "dppd",
3693 int_x86_sse41_dppd, 1>;
3694defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw",
Eric Christopher419e2232010-04-08 00:52:02 +00003695 int_x86_sse41_mpsadbw, 0>;
Nate Begeman1426d522008-02-09 01:38:08 +00003696
Nate Begemanfea2be52008-02-09 23:46:37 +00003697
Evan Cheng172b7942008-03-14 07:39:27 +00003698/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Chenge9083d62008-03-05 08:19:16 +00003699let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanab5d56c2008-02-10 18:47:57 +00003700 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3701 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3702 (ins VR128:$src1, VR128:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003703 !strconcat(OpcodeStr,
Nate Begemanab5d56c2008-02-10 18:47:57 +00003704 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3705 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
3706 OpSize;
3707
3708 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3709 (ins VR128:$src1, i128mem:$src2),
3710 !strconcat(OpcodeStr,
3711 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3712 [(set VR128:$dst,
3713 (IntId VR128:$src1,
3714 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
3715 }
3716}
3717
3718defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
3719defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
3720defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
3721
3722
Nate Begemanfea2be52008-02-09 23:46:37 +00003723multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3724 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3725 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3726 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3727
3728 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3729 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Chengca57f782008-09-24 23:27:55 +00003730 [(set VR128:$dst,
3731 (IntId (bitconvert (v2i64 (scalar_to_vector (loadi64 addr:$src))))))]>,
3732 OpSize;
Nate Begemanfea2be52008-02-09 23:46:37 +00003733}
3734
3735defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
3736defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
3737defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
3738defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
3739defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
3740defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
3741
Evan Chengca57f782008-09-24 23:27:55 +00003742// Common patterns involving scalar load.
3743def : Pat<(int_x86_sse41_pmovsxbw (vzmovl_v2i64 addr:$src)),
3744 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3745def : Pat<(int_x86_sse41_pmovsxbw (vzload_v2i64 addr:$src)),
3746 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3747
3748def : Pat<(int_x86_sse41_pmovsxwd (vzmovl_v2i64 addr:$src)),
3749 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3750def : Pat<(int_x86_sse41_pmovsxwd (vzload_v2i64 addr:$src)),
3751 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3752
3753def : Pat<(int_x86_sse41_pmovsxdq (vzmovl_v2i64 addr:$src)),
3754 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3755def : Pat<(int_x86_sse41_pmovsxdq (vzload_v2i64 addr:$src)),
3756 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3757
3758def : Pat<(int_x86_sse41_pmovzxbw (vzmovl_v2i64 addr:$src)),
3759 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3760def : Pat<(int_x86_sse41_pmovzxbw (vzload_v2i64 addr:$src)),
3761 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3762
3763def : Pat<(int_x86_sse41_pmovzxwd (vzmovl_v2i64 addr:$src)),
3764 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3765def : Pat<(int_x86_sse41_pmovzxwd (vzload_v2i64 addr:$src)),
3766 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3767
3768def : Pat<(int_x86_sse41_pmovzxdq (vzmovl_v2i64 addr:$src)),
3769 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3770def : Pat<(int_x86_sse41_pmovzxdq (vzload_v2i64 addr:$src)),
3771 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3772
3773
Nate Begemanfea2be52008-02-09 23:46:37 +00003774multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3775 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3776 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3777 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3778
3779 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3780 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Chengca57f782008-09-24 23:27:55 +00003781 [(set VR128:$dst,
3782 (IntId (bitconvert (v4i32 (scalar_to_vector (loadi32 addr:$src))))))]>,
3783 OpSize;
Nate Begemanfea2be52008-02-09 23:46:37 +00003784}
3785
3786defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
3787defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
3788defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
3789defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
3790
Evan Chengca57f782008-09-24 23:27:55 +00003791// Common patterns involving scalar load
3792def : Pat<(int_x86_sse41_pmovsxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng89d4a282008-09-25 00:49:51 +00003793 (PMOVSXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003794def : Pat<(int_x86_sse41_pmovsxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng89d4a282008-09-25 00:49:51 +00003795 (PMOVSXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003796
3797def : Pat<(int_x86_sse41_pmovzxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng89d4a282008-09-25 00:49:51 +00003798 (PMOVZXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003799def : Pat<(int_x86_sse41_pmovzxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng89d4a282008-09-25 00:49:51 +00003800 (PMOVZXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003801
3802
Nate Begemanfea2be52008-02-09 23:46:37 +00003803multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3804 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3805 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3806 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3807
Evan Chengca57f782008-09-24 23:27:55 +00003808 // Expecting a i16 load any extended to i32 value.
Nate Begemanfea2be52008-02-09 23:46:37 +00003809 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
3810 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Chengca57f782008-09-24 23:27:55 +00003811 [(set VR128:$dst, (IntId (bitconvert
3812 (v4i32 (scalar_to_vector (loadi16_anyext addr:$src))))))]>,
3813 OpSize;
Nate Begemanfea2be52008-02-09 23:46:37 +00003814}
3815
3816defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
Eli Friedman9d47b8d2009-06-06 05:55:37 +00003817defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovzxbq", int_x86_sse41_pmovzxbq>;
Nate Begemanfea2be52008-02-09 23:46:37 +00003818
Evan Chengca57f782008-09-24 23:27:55 +00003819// Common patterns involving scalar load
3820def : Pat<(int_x86_sse41_pmovsxbq
3821 (bitconvert (v4i32 (X86vzmovl
3822 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng89d4a282008-09-25 00:49:51 +00003823 (PMOVSXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003824
3825def : Pat<(int_x86_sse41_pmovzxbq
3826 (bitconvert (v4i32 (X86vzmovl
3827 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng89d4a282008-09-25 00:49:51 +00003828 (PMOVZXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003829
Nate Begemanfea2be52008-02-09 23:46:37 +00003830
Nate Begeman14d12ca2008-02-11 04:19:36 +00003831/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
3832multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
Evan Cheng7aae8762008-03-26 08:11:49 +00003833 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begemanfea2be52008-02-09 23:46:37 +00003834 (ins VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003835 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003836 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003837 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
3838 OpSize;
Evan Cheng172b7942008-03-14 07:39:27 +00003839 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemanfea2be52008-02-09 23:46:37 +00003840 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003841 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003842 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003843 []>, OpSize;
3844// FIXME:
3845// There's an AssertZext in the way of writing the store pattern
3846// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
Nate Begemanfea2be52008-02-09 23:46:37 +00003847}
3848
Nate Begeman14d12ca2008-02-11 04:19:36 +00003849defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
Nate Begemanfea2be52008-02-09 23:46:37 +00003850
Nate Begeman14d12ca2008-02-11 04:19:36 +00003851
3852/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
3853multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
Evan Cheng172b7942008-03-14 07:39:27 +00003854 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003855 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003856 !strconcat(OpcodeStr,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003857 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3858 []>, OpSize;
3859// FIXME:
3860// There's an AssertZext in the way of writing the store pattern
3861// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
3862}
3863
3864defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
3865
3866
3867/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
3868multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
Evan Cheng7aae8762008-03-26 08:11:49 +00003869 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begemanfea2be52008-02-09 23:46:37 +00003870 (ins VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003871 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003872 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3873 [(set GR32:$dst,
3874 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
Evan Cheng172b7942008-03-14 07:39:27 +00003875 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemanfea2be52008-02-09 23:46:37 +00003876 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003877 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003878 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3879 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
3880 addr:$dst)]>, OpSize;
Nate Begeman1426d522008-02-09 01:38:08 +00003881}
3882
Nate Begeman14d12ca2008-02-11 04:19:36 +00003883defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
Nate Begeman1426d522008-02-09 01:38:08 +00003884
Nate Begeman14d12ca2008-02-11 04:19:36 +00003885
Evan Cheng62a3f152008-03-24 21:52:23 +00003886/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
3887/// destination
Nate Begeman14d12ca2008-02-11 04:19:36 +00003888multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
Evan Cheng7aae8762008-03-26 08:11:49 +00003889 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begemanfea2be52008-02-09 23:46:37 +00003890 (ins VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003891 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003892 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Dan Gohman171c11e2008-04-16 02:32:24 +00003893 [(set GR32:$dst,
3894 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
Evan Cheng62a3f152008-03-24 21:52:23 +00003895 OpSize;
Eric Christopher44b93ff2009-07-31 20:07:27 +00003896 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemanfea2be52008-02-09 23:46:37 +00003897 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003898 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003899 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng62a3f152008-03-24 21:52:23 +00003900 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
Nate Begemanfea2be52008-02-09 23:46:37 +00003901 addr:$dst)]>, OpSize;
Nate Begeman1426d522008-02-09 01:38:08 +00003902}
3903
Nate Begeman14d12ca2008-02-11 04:19:36 +00003904defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
Nate Begemanfea2be52008-02-09 23:46:37 +00003905
Dan Gohmand9ced092008-08-08 18:30:21 +00003906// Also match an EXTRACTPS store when the store is done as f32 instead of i32.
3907def : Pat<(store (f32 (bitconvert (extractelt (bc_v4i32 (v4f32 VR128:$src1)),
3908 imm:$src2))),
3909 addr:$dst),
3910 (EXTRACTPSmr addr:$dst, VR128:$src1, imm:$src2)>,
3911 Requires<[HasSSE41]>;
3912
Evan Chenge9083d62008-03-05 08:19:16 +00003913let Constraints = "$src1 = $dst" in {
Nate Begeman14d12ca2008-02-11 04:19:36 +00003914 multiclass SS41I_insert8<bits<8> opc, string OpcodeStr> {
Evan Cheng172b7942008-03-14 07:39:27 +00003915 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003916 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003917 !strconcat(OpcodeStr,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003918 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003919 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003920 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng172b7942008-03-14 07:39:27 +00003921 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003922 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
3923 !strconcat(OpcodeStr,
3924 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003925 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003926 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
3927 imm:$src3))]>, OpSize;
3928 }
3929}
3930
3931defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
3932
Evan Chenge9083d62008-03-05 08:19:16 +00003933let Constraints = "$src1 = $dst" in {
Nate Begeman14d12ca2008-02-11 04:19:36 +00003934 multiclass SS41I_insert32<bits<8> opc, string OpcodeStr> {
Evan Cheng172b7942008-03-14 07:39:27 +00003935 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003936 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003937 !strconcat(OpcodeStr,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003938 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003939 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003940 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
3941 OpSize;
Evan Cheng172b7942008-03-14 07:39:27 +00003942 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003943 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
3944 !strconcat(OpcodeStr,
3945 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003946 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003947 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
3948 imm:$src3)))]>, OpSize;
3949 }
3950}
3951
3952defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
3953
Eric Christopher1e5cdea2009-07-23 02:22:41 +00003954// insertps has a few different modes, there's the first two here below which
3955// are optimized inserts that won't zero arbitrary elements in the destination
3956// vector. The next one matches the intrinsic and could zero arbitrary elements
3957// in the target vector.
Evan Chenge9083d62008-03-05 08:19:16 +00003958let Constraints = "$src1 = $dst" in {
Nate Begeman14d12ca2008-02-11 04:19:36 +00003959 multiclass SS41I_insertf32<bits<8> opc, string OpcodeStr> {
Eric Christopherfbd66872009-07-24 00:33:09 +00003960 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
3961 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003962 !strconcat(OpcodeStr,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003963 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003964 [(set VR128:$dst,
3965 (X86insrtps VR128:$src1, VR128:$src2, imm:$src3))]>,
Sean Callanan108934c2009-12-18 00:01:26 +00003966 OpSize;
Eric Christopherfbd66872009-07-24 00:33:09 +00003967 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003968 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
3969 !strconcat(OpcodeStr,
3970 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003971 [(set VR128:$dst,
Eric Christopherfbd66872009-07-24 00:33:09 +00003972 (X86insrtps VR128:$src1,
3973 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003974 imm:$src3))]>, OpSize;
3975 }
3976}
3977
Evan Cheng7aae8762008-03-26 08:11:49 +00003978defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Nate Begemanbc4efb82008-03-16 21:14:46 +00003979
Eric Christopherfbd66872009-07-24 00:33:09 +00003980def : Pat<(int_x86_sse41_insertps VR128:$src1, VR128:$src2, imm:$src3),
3981 (INSERTPSrr VR128:$src1, VR128:$src2, imm:$src3)>;
3982
Eric Christopher71c67532009-07-29 00:28:05 +00003983// ptest instruction we'll lower to this in X86ISelLowering primarily from
3984// the intel intrinsic that corresponds to this.
Nate Begemanbc4efb82008-03-16 21:14:46 +00003985let Defs = [EFLAGS] in {
3986def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Eric Christopher71c67532009-07-29 00:28:05 +00003987 "ptest \t{$src2, $src1|$src1, $src2}",
Chris Lattnerd486d772010-03-28 05:07:17 +00003988 [(set EFLAGS, (X86ptest VR128:$src1, VR128:$src2))]>,
3989 OpSize;
Nate Begemanbc4efb82008-03-16 21:14:46 +00003990def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
Eric Christopher71c67532009-07-29 00:28:05 +00003991 "ptest \t{$src2, $src1|$src1, $src2}",
Chris Lattnerd486d772010-03-28 05:07:17 +00003992 [(set EFLAGS, (X86ptest VR128:$src1, (load addr:$src2)))]>,
3993 OpSize;
Nate Begemanbc4efb82008-03-16 21:14:46 +00003994}
3995
3996def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3997 "movntdqa\t{$src, $dst|$dst, $src}",
Kevin Enderby40fe18f2010-02-10 00:10:31 +00003998 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>,
3999 OpSize;
Nate Begeman30a0de92008-07-17 16:51:19 +00004000
Eric Christopherb120ab42009-08-18 22:50:32 +00004001
4002//===----------------------------------------------------------------------===//
4003// SSE4.2 Instructions
4004//===----------------------------------------------------------------------===//
4005
Nate Begeman30a0de92008-07-17 16:51:19 +00004006/// SS42I_binop_rm_int - Simple SSE 4.2 binary operator
4007let Constraints = "$src1 = $dst" in {
4008 multiclass SS42I_binop_rm_int<bits<8> opc, string OpcodeStr,
4009 Intrinsic IntId128, bit Commutable = 0> {
4010 def rr : SS428I<opc, MRMSrcReg, (outs VR128:$dst),
4011 (ins VR128:$src1, VR128:$src2),
4012 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4013 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
4014 OpSize {
4015 let isCommutable = Commutable;
4016 }
4017 def rm : SS428I<opc, MRMSrcMem, (outs VR128:$dst),
4018 (ins VR128:$src1, i128mem:$src2),
4019 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4020 [(set VR128:$dst,
4021 (IntId128 VR128:$src1,
4022 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
4023 }
4024}
4025
Nate Begemane99b2552008-07-17 17:04:58 +00004026defm PCMPGTQ : SS42I_binop_rm_int<0x37, "pcmpgtq", int_x86_sse42_pcmpgtq>;
Nate Begeman30a0de92008-07-17 16:51:19 +00004027
4028def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, VR128:$src2)),
4029 (PCMPGTQrr VR128:$src1, VR128:$src2)>;
4030def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, (memop addr:$src2))),
4031 (PCMPGTQrm VR128:$src1, addr:$src2)>;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004032
4033// crc intrinsic instruction
4034// This set of instructions are only rm, the only difference is the size
4035// of r and m.
4036let Constraints = "$src1 = $dst" in {
Eric Christopher027c2b12009-08-10 21:48:58 +00004037 def CRC32m8 : SS42FI<0xF0, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004038 (ins GR32:$src1, i8mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004039 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004040 [(set GR32:$dst,
4041 (int_x86_sse42_crc32_8 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004042 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00004043 def CRC32r8 : SS42FI<0xF0, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004044 (ins GR32:$src1, GR8:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004045 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004046 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004047 (int_x86_sse42_crc32_8 GR32:$src1, GR8:$src2))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00004048 def CRC32m16 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004049 (ins GR32:$src1, i16mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004050 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004051 [(set GR32:$dst,
4052 (int_x86_sse42_crc32_16 GR32:$src1,
4053 (load addr:$src2)))]>,
4054 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00004055 def CRC32r16 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004056 (ins GR32:$src1, GR16:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004057 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004058 [(set GR32:$dst,
Eric Christopher027c2b12009-08-10 21:48:58 +00004059 (int_x86_sse42_crc32_16 GR32:$src1, GR16:$src2))]>,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004060 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00004061 def CRC32m32 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004062 (ins GR32:$src1, i32mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004063 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004064 [(set GR32:$dst,
4065 (int_x86_sse42_crc32_32 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004066 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00004067 def CRC32r32 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004068 (ins GR32:$src1, GR32:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004069 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004070 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004071 (int_x86_sse42_crc32_32 GR32:$src1, GR32:$src2))]>;
4072 def CRC64m8 : SS42FI<0xF0, MRMSrcMem, (outs GR64:$dst),
4073 (ins GR64:$src1, i8mem:$src2),
4074 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004075 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004076 (int_x86_sse42_crc64_8 GR64:$src1,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004077 (load addr:$src2)))]>,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004078 REX_W;
4079 def CRC64r8 : SS42FI<0xF0, MRMSrcReg, (outs GR64:$dst),
4080 (ins GR64:$src1, GR8:$src2),
4081 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004082 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00004083 (int_x86_sse42_crc64_8 GR64:$src1, GR8:$src2))]>,
4084 REX_W;
4085 def CRC64m64 : SS42FI<0xF1, MRMSrcMem, (outs GR64:$dst),
4086 (ins GR64:$src1, i64mem:$src2),
4087 "crc32{q} \t{$src2, $src1|$src1, $src2}",
4088 [(set GR64:$dst,
4089 (int_x86_sse42_crc64_64 GR64:$src1,
4090 (load addr:$src2)))]>,
4091 REX_W;
4092 def CRC64r64 : SS42FI<0xF1, MRMSrcReg, (outs GR64:$dst),
4093 (ins GR64:$src1, GR64:$src2),
4094 "crc32{q} \t{$src2, $src1|$src1, $src2}",
4095 [(set GR64:$dst,
4096 (int_x86_sse42_crc64_64 GR64:$src1, GR64:$src2))]>,
4097 REX_W;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004098}
Eric Christopherb120ab42009-08-18 22:50:32 +00004099
4100// String/text processing instructions.
Dan Gohman533297b2009-10-29 18:10:34 +00004101let Defs = [EFLAGS], usesCustomInserter = 1 in {
Eric Christopherb120ab42009-08-18 22:50:32 +00004102def PCMPISTRM128REG : SS42AI<0, Pseudo, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00004103 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
4104 "#PCMPISTRM128rr PSEUDO!",
4105 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128 VR128:$src1, VR128:$src2,
4106 imm:$src3))]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00004107def PCMPISTRM128MEM : SS42AI<0, Pseudo, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00004108 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
4109 "#PCMPISTRM128rm PSEUDO!",
4110 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128 VR128:$src1, (load addr:$src2),
4111 imm:$src3))]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00004112}
4113
4114let Defs = [XMM0, EFLAGS] in {
4115def PCMPISTRM128rr : SS42AI<0x62, MRMSrcReg, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00004116 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
4117 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00004118def PCMPISTRM128rm : SS42AI<0x62, MRMSrcMem, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00004119 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
4120 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00004121}
4122
Sean Callanan108934c2009-12-18 00:01:26 +00004123let Defs = [EFLAGS], Uses = [EAX, EDX], usesCustomInserter = 1 in {
Eric Christopherb120ab42009-08-18 22:50:32 +00004124def PCMPESTRM128REG : SS42AI<0, Pseudo, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00004125 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
4126 "#PCMPESTRM128rr PSEUDO!",
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004127 [(set VR128:$dst,
4128 (int_x86_sse42_pcmpestrm128
Sean Callanan108934c2009-12-18 00:01:26 +00004129 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5))]>, OpSize;
4130
Eric Christopherb120ab42009-08-18 22:50:32 +00004131def PCMPESTRM128MEM : SS42AI<0, Pseudo, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00004132 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
4133 "#PCMPESTRM128rm PSEUDO!",
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004134 [(set VR128:$dst, (int_x86_sse42_pcmpestrm128
4135 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5))]>,
Sean Callanan108934c2009-12-18 00:01:26 +00004136 OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00004137}
4138
4139let Defs = [XMM0, EFLAGS], Uses = [EAX, EDX] in {
Sean Callanan47234e62009-08-20 18:24:27 +00004140def PCMPESTRM128rr : SS42AI<0x60, MRMSrcReg, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00004141 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
4142 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
Sean Callanan47234e62009-08-20 18:24:27 +00004143def PCMPESTRM128rm : SS42AI<0x60, MRMSrcMem, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00004144 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
4145 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00004146}
4147
4148let Defs = [ECX, EFLAGS] in {
4149 multiclass SS42AI_pcmpistri<Intrinsic IntId128> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004150 def rr : SS42AI<0x63, MRMSrcReg, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00004151 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
4152 "pcmpistri\t{$src3, $src2, $src1|$src1, $src2, $src3}",
4153 [(set ECX, (IntId128 VR128:$src1, VR128:$src2, imm:$src3)),
4154 (implicit EFLAGS)]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00004155 def rm : SS42AI<0x63, MRMSrcMem, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00004156 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
4157 "pcmpistri\t{$src3, $src2, $src1|$src1, $src2, $src3}",
4158 [(set ECX, (IntId128 VR128:$src1, (load addr:$src2), imm:$src3)),
4159 (implicit EFLAGS)]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00004160 }
4161}
4162
4163defm PCMPISTRI : SS42AI_pcmpistri<int_x86_sse42_pcmpistri128>;
4164defm PCMPISTRIA : SS42AI_pcmpistri<int_x86_sse42_pcmpistria128>;
4165defm PCMPISTRIC : SS42AI_pcmpistri<int_x86_sse42_pcmpistric128>;
4166defm PCMPISTRIO : SS42AI_pcmpistri<int_x86_sse42_pcmpistrio128>;
4167defm PCMPISTRIS : SS42AI_pcmpistri<int_x86_sse42_pcmpistris128>;
4168defm PCMPISTRIZ : SS42AI_pcmpistri<int_x86_sse42_pcmpistriz128>;
4169
4170let Defs = [ECX, EFLAGS] in {
4171let Uses = [EAX, EDX] in {
4172 multiclass SS42AI_pcmpestri<Intrinsic IntId128> {
4173 def rr : SS42AI<0x61, MRMSrcReg, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00004174 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
4175 "pcmpestri\t{$src5, $src3, $src1|$src1, $src3, $src5}",
4176 [(set ECX, (IntId128 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5)),
4177 (implicit EFLAGS)]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00004178 def rm : SS42AI<0x61, MRMSrcMem, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00004179 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
4180 "pcmpestri\t{$src5, $src3, $src1|$src1, $src3, $src5}",
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004181 [(set ECX,
Sean Callanan108934c2009-12-18 00:01:26 +00004182 (IntId128 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5)),
4183 (implicit EFLAGS)]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00004184 }
4185}
4186}
4187
4188defm PCMPESTRI : SS42AI_pcmpestri<int_x86_sse42_pcmpestri128>;
4189defm PCMPESTRIA : SS42AI_pcmpestri<int_x86_sse42_pcmpestria128>;
4190defm PCMPESTRIC : SS42AI_pcmpestri<int_x86_sse42_pcmpestric128>;
4191defm PCMPESTRIO : SS42AI_pcmpestri<int_x86_sse42_pcmpestrio128>;
4192defm PCMPESTRIS : SS42AI_pcmpestri<int_x86_sse42_pcmpestris128>;
4193defm PCMPESTRIZ : SS42AI_pcmpestri<int_x86_sse42_pcmpestriz128>;
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004194
4195//===----------------------------------------------------------------------===//
4196// AES-NI Instructions
4197//===----------------------------------------------------------------------===//
4198
4199let Constraints = "$src1 = $dst" in {
4200 multiclass AESI_binop_rm_int<bits<8> opc, string OpcodeStr,
4201 Intrinsic IntId128, bit Commutable = 0> {
4202 def rr : AES8I<opc, MRMSrcReg, (outs VR128:$dst),
4203 (ins VR128:$src1, VR128:$src2),
4204 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4205 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
4206 OpSize {
4207 let isCommutable = Commutable;
4208 }
4209 def rm : AES8I<opc, MRMSrcMem, (outs VR128:$dst),
4210 (ins VR128:$src1, i128mem:$src2),
4211 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4212 [(set VR128:$dst,
4213 (IntId128 VR128:$src1,
4214 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
4215 }
4216}
4217
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004218defm AESENC : AESI_binop_rm_int<0xDC, "aesenc",
4219 int_x86_aesni_aesenc>;
4220defm AESENCLAST : AESI_binop_rm_int<0xDD, "aesenclast",
4221 int_x86_aesni_aesenclast>;
4222defm AESDEC : AESI_binop_rm_int<0xDE, "aesdec",
4223 int_x86_aesni_aesdec>;
4224defm AESDECLAST : AESI_binop_rm_int<0xDF, "aesdeclast",
4225 int_x86_aesni_aesdeclast>;
4226
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004227def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, VR128:$src2)),
4228 (AESENCrr VR128:$src1, VR128:$src2)>;
4229def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, (memop addr:$src2))),
4230 (AESENCrm VR128:$src1, addr:$src2)>;
4231def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, VR128:$src2)),
4232 (AESENCLASTrr VR128:$src1, VR128:$src2)>;
4233def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, (memop addr:$src2))),
4234 (AESENCLASTrm VR128:$src1, addr:$src2)>;
4235def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, VR128:$src2)),
4236 (AESDECrr VR128:$src1, VR128:$src2)>;
4237def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, (memop addr:$src2))),
4238 (AESDECrm VR128:$src1, addr:$src2)>;
4239def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, VR128:$src2)),
4240 (AESDECLASTrr VR128:$src1, VR128:$src2)>;
4241def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, (memop addr:$src2))),
4242 (AESDECLASTrm VR128:$src1, addr:$src2)>;
4243
Eric Christopherb3500fd2010-04-02 23:48:33 +00004244def AESIMCrr : AES8I<0xDB, MRMSrcReg, (outs VR128:$dst),
4245 (ins VR128:$src1),
4246 "aesimc\t{$src1, $dst|$dst, $src1}",
4247 [(set VR128:$dst,
4248 (int_x86_aesni_aesimc VR128:$src1))]>,
4249 OpSize;
4250
4251def AESIMCrm : AES8I<0xDB, MRMSrcMem, (outs VR128:$dst),
4252 (ins i128mem:$src1),
4253 "aesimc\t{$src1, $dst|$dst, $src1}",
4254 [(set VR128:$dst,
4255 (int_x86_aesni_aesimc (bitconvert (memopv2i64 addr:$src1))))]>,
4256 OpSize;
4257
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004258def AESKEYGENASSIST128rr : AESAI<0xDF, MRMSrcReg, (outs VR128:$dst),
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004259 (ins VR128:$src1, i8imm:$src2),
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004260 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4261 [(set VR128:$dst,
4262 (int_x86_aesni_aeskeygenassist VR128:$src1, imm:$src2))]>,
4263 OpSize;
4264def AESKEYGENASSIST128rm : AESAI<0xDF, MRMSrcMem, (outs VR128:$dst),
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004265 (ins i128mem:$src1, i8imm:$src2),
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004266 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4267 [(set VR128:$dst,
4268 (int_x86_aesni_aeskeygenassist (bitconvert (memopv2i64 addr:$src1)),
4269 imm:$src2))]>,
4270 OpSize;