blob: f2b842a44b78dc40f793394561ff69ab380576de [file] [log] [blame]
Jia Liuc5707112012-02-17 08:55:11 +00001//===-- MipsAsmPrinter.cpp - Mips LLVM Assembly Printer -------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format MIPS assembly language.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-asm-printer"
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000016#include "MipsAsmPrinter.h"
Craig Topper79aa3412012-03-17 18:46:09 +000017#include "Mips.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsInstrInfo.h"
Bruno Cardoso Lopesa4e82002007-07-11 23:24:41 +000019#include "MipsMachineFunction.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000020#include "MipsMCInstLower.h"
21#include "InstPrinter/MipsInstPrinter.h"
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000022#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000023#include "llvm/ADT/SmallString.h"
24#include "llvm/ADT/StringExtras.h"
25#include "llvm/ADT/Twine.h"
26#include "llvm/Analysis/DebugInfo.h"
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +000027#include "llvm/BasicBlock.h"
28#include "llvm/Instructions.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineConstantPool.h"
Bruno Cardoso Lopesa4e82002007-07-11 23:24:41 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032#include "llvm/CodeGen/MachineInstr.h"
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +000033#include "llvm/CodeGen/MachineMemOperand.h"
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000034#include "llvm/Instructions.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000035#include "llvm/MC/MCStreamer.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000036#include "llvm/MC/MCAsmInfo.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000037#include "llvm/MC/MCInst.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000038#include "llvm/MC/MCSymbol.h"
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000039#include "llvm/Support/TargetRegistry.h"
40#include "llvm/Support/raw_ostream.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000041#include "llvm/Target/Mangler.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000042#include "llvm/Target/TargetData.h"
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000043#include "llvm/Target/TargetLoweringObjectFile.h"
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +000044#include "llvm/Target/TargetOptions.h"
Akira Hatanakac4f24eb2011-07-01 01:04:43 +000045
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000046using namespace llvm;
47
Akira Hatanakacb518ee2011-10-08 02:24:10 +000048static bool isUnalignedLoadStore(unsigned Opc) {
Akira Hatanaka68ad5672011-10-11 22:04:01 +000049 return Opc == Mips::ULW || Opc == Mips::ULH || Opc == Mips::ULHu ||
50 Opc == Mips::USW || Opc == Mips::USH ||
51 Opc == Mips::ULW_P8 || Opc == Mips::ULH_P8 || Opc == Mips::ULHu_P8 ||
Akira Hatanaka9dfd4392011-12-24 03:07:37 +000052 Opc == Mips::USW_P8 || Opc == Mips::USH_P8 ||
53 Opc == Mips::ULD || Opc == Mips::ULW64 || Opc == Mips::ULH64 ||
54 Opc == Mips::ULHu64 || Opc == Mips::USD || Opc == Mips::USW64 ||
55 Opc == Mips::USH64 ||
56 Opc == Mips::ULD_P8 || Opc == Mips::ULW64_P8 ||
Jia Liubb481f82012-02-28 07:46:26 +000057 Opc == Mips::ULH64_P8 || Opc == Mips::ULHu64_P8 ||
Akira Hatanaka9dfd4392011-12-24 03:07:37 +000058 Opc == Mips::USD_P8 || Opc == Mips::USW64_P8 ||
59 Opc == Mips::USH64_P8;
Akira Hatanakacb518ee2011-10-08 02:24:10 +000060}
61
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000062static bool isDirective(unsigned Opc) {
63 return Opc == Mips::MACRO || Opc == Mips::NOMACRO ||
64 Opc == Mips::REORDER || Opc == Mips::NOREORDER ||
65 Opc == Mips::ATMACRO || Opc == Mips::NOAT;
66}
67
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000068void MipsAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000069 if (MI->isDebugValue()) {
Bruno Cardoso Lopesce8524c2011-12-30 21:09:41 +000070 SmallString<128> Str;
71 raw_svector_ostream OS(Str);
72
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000073 PrintDebugValueComment(MI, OS);
74 return;
75 }
76
Akira Hatanaka794bf172011-07-07 23:56:50 +000077 MipsMCInstLower MCInstLowering(Mang, *MF, *this);
Akira Hatanaka614051a2011-08-16 03:51:51 +000078 unsigned Opc = MI->getOpcode();
Akira Hatanaka794bf172011-07-07 23:56:50 +000079 MCInst TmpInst0;
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000080 SmallVector<MCInst, 4> MCInsts;
Akira Hatanaka794bf172011-07-07 23:56:50 +000081 MCInstLowering.Lower(MI, TmpInst0);
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000082
83 if (!OutStreamer.hasRawTextSupport() && isDirective(Opc))
84 return;
85
Akira Hatanakacb518ee2011-10-08 02:24:10 +000086 // Enclose unaligned load or store with .macro & .nomacro directives.
87 if (isUnalignedLoadStore(Opc)) {
Akira Hatanaka421455f2011-11-23 22:19:28 +000088 if (OutStreamer.hasRawTextSupport()) {
89 MCInst Directive;
90 Directive.setOpcode(Mips::MACRO);
91 OutStreamer.EmitInstruction(Directive);
92 OutStreamer.EmitInstruction(TmpInst0);
93 Directive.setOpcode(Mips::NOMACRO);
94 OutStreamer.EmitInstruction(Directive);
95 } else {
96 MCInstLowering.LowerUnalignedLoadStore(MI, MCInsts);
97 for (SmallVector<MCInst, 4>::iterator I = MCInsts.begin(); I
98 != MCInsts.end(); ++I)
99 OutStreamer.EmitInstruction(*I);
100 }
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000101 return;
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000102 }
103
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000104 if (!OutStreamer.hasRawTextSupport()) {
105 // Lower CPLOAD and CPRESTORE
Akira Hatanaka044a7842011-12-13 03:09:05 +0000106 if (Opc == Mips::CPLOAD)
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000107 MCInstLowering.LowerCPLOAD(MI, MCInsts);
Akira Hatanaka044a7842011-12-13 03:09:05 +0000108 else if (Opc == Mips::CPRESTORE)
109 MCInstLowering.LowerCPRESTORE(MI, MCInsts);
Jia Liubb481f82012-02-28 07:46:26 +0000110
Akira Hatanaka044a7842011-12-13 03:09:05 +0000111 if (!MCInsts.empty()) {
112 for (SmallVector<MCInst, 4>::iterator I = MCInsts.begin();
113 I != MCInsts.end(); ++I)
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000114 OutStreamer.EmitInstruction(*I);
115 return;
116 }
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000117 }
118
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000119 if (Opc == Mips::SETGP01) {
120 MCInstLowering.LowerSETGP01(MI, MCInsts);
121
122 for (SmallVector<MCInst, 4>::iterator I = MCInsts.begin();
123 I != MCInsts.end(); ++I)
124 OutStreamer.EmitInstruction(*I);
125
126 return;
127 }
128
Akira Hatanaka794bf172011-07-07 23:56:50 +0000129 OutStreamer.EmitInstruction(TmpInst0);
Akira Hatanakaaa08ea02011-07-07 20:10:52 +0000130}
131
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000132//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000133//
134// Mips Asm Directives
135//
136// -- Frame directive "frame Stackpointer, Stacksize, RARegister"
137// Describe the stack frame.
138//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000139// -- Mask directives "(f)mask bitmask, offset"
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000140// Tells the assembler which registers are saved and where.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000141// bitmask - contain a little endian bitset indicating which registers are
142// saved on function prologue (e.g. with a 0x80000000 mask, the
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000143// assembler knows the register 31 (RA) is saved at prologue.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000144// offset - the position before stack pointer subtraction indicating where
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000145// the first saved register on prologue is located. (e.g. with a
146//
147// Consider the following function prologue:
148//
Bill Wendling6ef781f2008-02-27 06:33:05 +0000149// .frame $fp,48,$ra
150// .mask 0xc0000000,-8
151// addiu $sp, $sp, -48
152// sw $ra, 40($sp)
153// sw $fp, 36($sp)
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000154//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000155// With a 0xc0000000 mask, the assembler knows the register 31 (RA) and
156// 30 (FP) are saved at prologue. As the save order on prologue is from
157// left to right, RA is saved first. A -8 offset means that after the
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000158// stack pointer subtration, the first register in the mask (RA) will be
159// saved at address 48-8=40.
160//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000161//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000162
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000163//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000164// Mask directives
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000165//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000166
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000167// Create a bitmask with all callee saved registers for CPU or Floating Point
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000168// registers. For CPU registers consider RA, GP and FP for saving if necessary.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000169void MipsAsmPrinter::printSavedRegsBitmask(raw_ostream &O) {
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000170 // CPU and FPU Saved Registers Bitmasks
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000171 unsigned CPUBitmask = 0, FPUBitmask = 0;
172 int CPUTopSavedRegOff, FPUTopSavedRegOff;
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000173
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000174 // Set the CPU and FPU Bitmasks
Chris Lattnera34103f2010-01-28 06:22:43 +0000175 const MachineFrameInfo *MFI = MF->getFrameInfo();
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000176 const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000177 // size of stack area to which FP callee-saved regs are saved.
178 unsigned CPURegSize = Mips::CPURegsRegisterClass->getSize();
179 unsigned FGR32RegSize = Mips::FGR32RegisterClass->getSize();
180 unsigned AFGR64RegSize = Mips::AFGR64RegisterClass->getSize();
181 bool HasAFGR64Reg = false;
182 unsigned CSFPRegsSize = 0;
183 unsigned i, e = CSI.size();
184
185 // Set FPU Bitmask.
186 for (i = 0; i != e; ++i) {
Rafael Espindola42d075c2010-06-02 20:02:30 +0000187 unsigned Reg = CSI[i].getReg();
Rafael Espindola42d075c2010-06-02 20:02:30 +0000188 if (Mips::CPURegsRegisterClass->contains(Reg))
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000189 break;
190
Bruno Cardoso Lopesce8524c2011-12-30 21:09:41 +0000191 unsigned RegNum = getMipsRegisterNumbering(Reg);
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000192 if (Mips::AFGR64RegisterClass->contains(Reg)) {
193 FPUBitmask |= (3 << RegNum);
194 CSFPRegsSize += AFGR64RegSize;
195 HasAFGR64Reg = true;
196 continue;
197 }
198
199 FPUBitmask |= (1 << RegNum);
200 CSFPRegsSize += FGR32RegSize;
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000201 }
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000202
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000203 // Set CPU Bitmask.
204 for (; i != e; ++i) {
205 unsigned Reg = CSI[i].getReg();
Bruno Cardoso Lopesce8524c2011-12-30 21:09:41 +0000206 unsigned RegNum = getMipsRegisterNumbering(Reg);
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000207 CPUBitmask |= (1 << RegNum);
208 }
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000209
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000210 // FP Regs are saved right below where the virtual frame pointer points to.
211 FPUTopSavedRegOff = FPUBitmask ?
212 (HasAFGR64Reg ? -AFGR64RegSize : -FGR32RegSize) : 0;
213
214 // CPU Regs are saved below FP Regs.
215 CPUTopSavedRegOff = CPUBitmask ? -CSFPRegsSize - CPURegSize : 0;
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000216
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000217 // Print CPUBitmask
Chris Lattner35c33bd2010-04-04 04:47:45 +0000218 O << "\t.mask \t"; printHex32(CPUBitmask, O);
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000219 O << ',' << CPUTopSavedRegOff << '\n';
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000220
221 // Print FPUBitmask
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000222 O << "\t.fmask\t"; printHex32(FPUBitmask, O);
223 O << "," << FPUTopSavedRegOff << '\n';
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000224}
225
226// Print a 32 bit hex number with all numbers.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000227void MipsAsmPrinter::printHex32(unsigned Value, raw_ostream &O) {
Owen Andersoncb371882008-08-21 00:14:44 +0000228 O << "0x";
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000229 for (int i = 7; i >= 0; i--)
Benjamin Kramer59085362011-11-06 20:37:06 +0000230 O.write_hex((Value & (0xF << (i*4))) >> (i*4));
Bruno Cardoso Lopesa4e82002007-07-11 23:24:41 +0000231}
232
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000233//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000234// Frame and Set directives
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000235//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000236
237/// Frame Directive
Chris Lattner9d7efd32010-04-04 07:05:53 +0000238void MipsAsmPrinter::emitFrameDirective() {
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000239 const TargetRegisterInfo &RI = *TM.getRegisterInfo();
240
Chris Lattnera34103f2010-01-28 06:22:43 +0000241 unsigned stackReg = RI.getFrameRegister(*MF);
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000242 unsigned returnReg = RI.getRARegister();
Chris Lattnera34103f2010-01-28 06:22:43 +0000243 unsigned stackSize = MF->getFrameInfo()->getStackSize();
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000244
Jia Liubb481f82012-02-28 07:46:26 +0000245 if (OutStreamer.hasRawTextSupport())
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000246 OutStreamer.EmitRawText("\t.frame\t$" +
Benjamin Kramer59085362011-11-06 20:37:06 +0000247 StringRef(MipsInstPrinter::getRegisterName(stackReg)).lower() +
Akira Hatanaka794bf172011-07-07 23:56:50 +0000248 "," + Twine(stackSize) + ",$" +
Benjamin Kramer59085362011-11-06 20:37:06 +0000249 StringRef(MipsInstPrinter::getRegisterName(returnReg)).lower());
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000250}
251
252/// Emit Set directives.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000253const char *MipsAsmPrinter::getCurrentABIString() const {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000254 switch (Subtarget->getTargetABI()) {
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000255 case MipsSubtarget::O32: return "abi32";
Chris Lattner9d7efd32010-04-04 07:05:53 +0000256 case MipsSubtarget::N32: return "abiN32";
257 case MipsSubtarget::N64: return "abi64";
258 case MipsSubtarget::EABI: return "eabi32"; // TODO: handle eabi64
Ahmed Charlesb0934ab2012-02-19 11:37:01 +0000259 default: llvm_unreachable("Unknown Mips ABI");;
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000260 }
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000261}
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000262
Chris Lattner50060712010-01-27 23:23:58 +0000263void MipsAsmPrinter::EmitFunctionEntryLabel() {
Jia Liubb481f82012-02-28 07:46:26 +0000264 if (OutStreamer.hasRawTextSupport())
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000265 OutStreamer.EmitRawText("\t.ent\t" + Twine(CurrentFnSym->getName()));
Chris Lattner50060712010-01-27 23:23:58 +0000266 OutStreamer.EmitLabel(CurrentFnSym);
267}
268
Chris Lattnera34103f2010-01-28 06:22:43 +0000269/// EmitFunctionBodyStart - Targets can override this to emit stuff before
270/// the first basic block in the function.
271void MipsAsmPrinter::EmitFunctionBodyStart() {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000272 emitFrameDirective();
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000273
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000274 if (OutStreamer.hasRawTextSupport()) {
275 SmallString<128> Str;
276 raw_svector_ostream OS(Str);
277 printSavedRegsBitmask(OS);
278 OutStreamer.EmitRawText(OS.str());
279 }
Chris Lattnera34103f2010-01-28 06:22:43 +0000280}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000281
Chris Lattnera34103f2010-01-28 06:22:43 +0000282/// EmitFunctionBodyEnd - Targets can override this to emit stuff after
283/// the last basic block in the function.
284void MipsAsmPrinter::EmitFunctionBodyEnd() {
Chris Lattner745ec062010-01-28 01:48:52 +0000285 // There are instruction for this macros, but they must
286 // always be at the function end, and we can't emit and
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000287 // break with BB logic.
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000288 if (OutStreamer.hasRawTextSupport()) {
289 OutStreamer.EmitRawText(StringRef("\t.set\tmacro"));
290 OutStreamer.EmitRawText(StringRef("\t.set\treorder"));
291 OutStreamer.EmitRawText("\t.end\t" + Twine(CurrentFnSym->getName()));
292 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000293}
294
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000295/// isBlockOnlyReachableByFallthough - Return true if the basic block has
296/// exactly one predecessor and the control transfer mechanism between
297/// the predecessor and this block is a fall-through.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000298bool MipsAsmPrinter::isBlockOnlyReachableByFallthrough(const MachineBasicBlock*
299 MBB) const {
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000300 // The predecessor has to be immediately before this block.
301 const MachineBasicBlock *Pred = *MBB->pred_begin();
302
303 // If the predecessor is a switch statement, assume a jump table
304 // implementation, so it is not a fall through.
305 if (const BasicBlock *bb = Pred->getBasicBlock())
306 if (isa<SwitchInst>(bb->getTerminator()))
307 return false;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000308
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000309 // If this is a landing pad, it isn't a fall through. If it has no preds,
310 // then nothing falls through to it.
311 if (MBB->isLandingPad() || MBB->pred_empty())
312 return false;
313
314 // If there isn't exactly one predecessor, it can't be a fall through.
315 MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(), PI2 = PI;
316 ++PI2;
Jia Liubb481f82012-02-28 07:46:26 +0000317
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000318 if (PI2 != MBB->pred_end())
Jia Liubb481f82012-02-28 07:46:26 +0000319 return false;
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000320
321 // The predecessor has to be immediately before this block.
322 if (!Pred->isLayoutSuccessor(MBB))
323 return false;
Jia Liubb481f82012-02-28 07:46:26 +0000324
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000325 // If the block is completely empty, then it definitely does fall through.
326 if (Pred->empty())
327 return true;
Jia Liubb481f82012-02-28 07:46:26 +0000328
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000329 // Otherwise, check the last instruction.
330 // Check if the last terminator is an unconditional branch.
331 MachineBasicBlock::const_iterator I = Pred->end();
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000332 while (I != Pred->begin() && !(--I)->isTerminator()) ;
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000333
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000334 return !I->isBarrier();
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000335}
336
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000337// Print out an operand for an inline asm expression.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000338bool MipsAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000339 unsigned AsmVariant,const char *ExtraCode,
340 raw_ostream &O) {
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000341 // Does this asm operand have a single letter operand modifier?
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000342 if (ExtraCode && ExtraCode[0])
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000343 return true; // Unknown modifier.
344
Chris Lattner35c33bd2010-04-04 04:47:45 +0000345 printOperand(MI, OpNo, O);
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000346 return false;
347}
348
Akira Hatanaka21afc632011-06-21 00:40:49 +0000349bool MipsAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
350 unsigned OpNum, unsigned AsmVariant,
351 const char *ExtraCode,
352 raw_ostream &O) {
353 if (ExtraCode && ExtraCode[0])
354 return true; // Unknown modifier.
Jia Liubb481f82012-02-28 07:46:26 +0000355
Akira Hatanaka21afc632011-06-21 00:40:49 +0000356 const MachineOperand &MO = MI->getOperand(OpNum);
357 assert(MO.isReg() && "unexpected inline asm memory operand");
Akira Hatanaka794bf172011-07-07 23:56:50 +0000358 O << "0($" << MipsInstPrinter::getRegisterName(MO.getReg()) << ")";
Akira Hatanaka21afc632011-06-21 00:40:49 +0000359 return false;
360}
361
Chris Lattner35c33bd2010-04-04 04:47:45 +0000362void MipsAsmPrinter::printOperand(const MachineInstr *MI, int opNum,
363 raw_ostream &O) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000364 const MachineOperand &MO = MI->getOperand(opNum);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000365 bool closeP = false;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000366
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000367 if (MO.getTargetFlags())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000368 closeP = true;
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000369
370 switch(MO.getTargetFlags()) {
371 case MipsII::MO_GPREL: O << "%gp_rel("; break;
372 case MipsII::MO_GOT_CALL: O << "%call16("; break;
Akira Hatanakae2e436a2011-04-01 21:41:06 +0000373 case MipsII::MO_GOT: O << "%got("; break;
374 case MipsII::MO_ABS_HI: O << "%hi("; break;
375 case MipsII::MO_ABS_LO: O << "%lo("; break;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000376 case MipsII::MO_TLSGD: O << "%tlsgd("; break;
377 case MipsII::MO_GOTTPREL: O << "%gottprel("; break;
378 case MipsII::MO_TPREL_HI: O << "%tprel_hi("; break;
379 case MipsII::MO_TPREL_LO: O << "%tprel_lo("; break;
Akira Hatanakae33ca9c2011-09-22 03:09:07 +0000380 case MipsII::MO_GPOFF_HI: O << "%hi(%neg(%gp_rel("; break;
381 case MipsII::MO_GPOFF_LO: O << "%lo(%neg(%gp_rel("; break;
382 case MipsII::MO_GOT_DISP: O << "%got_disp("; break;
383 case MipsII::MO_GOT_PAGE: O << "%got_page("; break;
384 case MipsII::MO_GOT_OFST: O << "%got_ofst("; break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000385 }
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000386
Chris Lattner762ccea2009-09-13 20:31:40 +0000387 switch (MO.getType()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000388 case MachineOperand::MO_Register:
Akira Hatanaka794bf172011-07-07 23:56:50 +0000389 O << '$'
Benjamin Kramer59085362011-11-06 20:37:06 +0000390 << StringRef(MipsInstPrinter::getRegisterName(MO.getReg())).lower();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000391 break;
392
393 case MachineOperand::MO_Immediate:
Akira Hatanakace98deb2011-05-24 21:22:21 +0000394 O << MO.getImm();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000395 break;
396
397 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000398 O << *MO.getMBB()->getSymbol();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000399 return;
400
401 case MachineOperand::MO_GlobalAddress:
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000402 O << *Mang->getSymbol(MO.getGlobal());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000403 break;
404
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000405 case MachineOperand::MO_BlockAddress: {
406 MCSymbol* BA = GetBlockAddressSymbol(MO.getBlockAddress());
407 O << BA->getName();
408 break;
409 }
410
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000411 case MachineOperand::MO_ExternalSymbol:
Chris Lattner10b318b2010-01-17 21:43:43 +0000412 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000413 break;
414
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000415 case MachineOperand::MO_JumpTableIndex:
Chris Lattner33adcfb2009-08-22 21:43:10 +0000416 O << MAI->getPrivateGlobalPrefix() << "JTI" << getFunctionNumber()
Chris Lattner12164412010-01-16 00:21:18 +0000417 << '_' << MO.getIndex();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000418 break;
419
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000420 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner33adcfb2009-08-22 21:43:10 +0000421 O << MAI->getPrivateGlobalPrefix() << "CPI"
Chris Lattner8aa797a2007-12-30 23:10:15 +0000422 << getFunctionNumber() << "_" << MO.getIndex();
Bruno Cardoso Lopes2045c472009-11-19 06:06:13 +0000423 if (MO.getOffset())
424 O << "+" << MO.getOffset();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000425 break;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000426
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000427 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000428 llvm_unreachable("<unknown operand type>");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000429 }
430
431 if (closeP) O << ")";
432}
433
Chris Lattner35c33bd2010-04-04 04:47:45 +0000434void MipsAsmPrinter::printUnsignedImm(const MachineInstr *MI, int opNum,
435 raw_ostream &O) {
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000436 const MachineOperand &MO = MI->getOperand(opNum);
Devang Patela00adba2010-04-27 22:24:37 +0000437 if (MO.isImm())
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000438 O << (unsigned short int)MO.getImm();
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000439 else
Chris Lattner35c33bd2010-04-04 04:47:45 +0000440 printOperand(MI, opNum, O);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000441}
442
443void MipsAsmPrinter::
Akira Hatanaka03236be2011-07-07 20:54:20 +0000444printMemOperand(const MachineInstr *MI, int opNum, raw_ostream &O) {
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000445 // Load/Store memory operands -- imm($reg)
446 // If PIC target the target is loaded as the
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000447 // pattern lw $25,%call16($28)
Chris Lattner35c33bd2010-04-04 04:47:45 +0000448 printOperand(MI, opNum+1, O);
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000449 O << "(";
450 printOperand(MI, opNum, O);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000451 O << ")";
452}
453
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000454void MipsAsmPrinter::
Akira Hatanaka03236be2011-07-07 20:54:20 +0000455printMemOperandEA(const MachineInstr *MI, int opNum, raw_ostream &O) {
456 // when using stack locations for not load/store instructions
457 // print the same way as all normal 3 operand instructions.
458 printOperand(MI, opNum, O);
459 O << ", ";
460 printOperand(MI, opNum+1, O);
461 return;
462}
463
464void MipsAsmPrinter::
Chris Lattner35c33bd2010-04-04 04:47:45 +0000465printFCCOperand(const MachineInstr *MI, int opNum, raw_ostream &O,
466 const char *Modifier) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000467 const MachineOperand& MO = MI->getOperand(opNum);
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000468 O << Mips::MipsFCCToString((Mips::CondCode)MO.getImm());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000469}
470
Bob Wilson812209a2009-09-30 22:06:26 +0000471void MipsAsmPrinter::EmitStartOfAsmFile(Module &M) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000472 // FIXME: Use SwitchSection.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000473
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000474 // Tell the assembler which ABI we are using
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000475 if (OutStreamer.hasRawTextSupport())
Akira Hatanaka82099682011-12-19 19:52:25 +0000476 OutStreamer.EmitRawText("\t.section .mdebug." +
477 Twine(getCurrentABIString()));
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000478
479 // TODO: handle O64 ABI
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000480 if (OutStreamer.hasRawTextSupport()) {
481 if (Subtarget->isABI_EABI()) {
482 if (Subtarget->isGP32bit())
483 OutStreamer.EmitRawText(StringRef("\t.section .gcc_compiled_long32"));
484 else
485 OutStreamer.EmitRawText(StringRef("\t.section .gcc_compiled_long64"));
486 }
Benjamin Kramer75e818a2010-04-05 10:17:15 +0000487 }
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000488
489 // return to previous section
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000490 if (OutStreamer.hasRawTextSupport())
491 OutStreamer.EmitRawText(StringRef("\t.previous"));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000492}
493
Akira Hatanakac4f24eb2011-07-01 01:04:43 +0000494MachineLocation
495MipsAsmPrinter::getDebugValueLocation(const MachineInstr *MI) const {
496 // Handles frame addresses emitted in MipsInstrInfo::emitFrameIndexDebugValue.
497 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
498 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm() &&
499 "Unexpected MachineOperand types");
500 return MachineLocation(MI->getOperand(0).getReg(),
501 MI->getOperand(1).getImm());
502}
503
504void MipsAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
505 raw_ostream &OS) {
506 // TODO: implement
507}
508
Bob Wilsona96751f2009-06-23 23:59:40 +0000509// Force static initialization.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000510extern "C" void LLVMInitializeMipsAsmPrinter() {
Daniel Dunbar0c795d62009-07-25 06:49:55 +0000511 RegisterAsmPrinter<MipsAsmPrinter> X(TheMipsTarget);
512 RegisterAsmPrinter<MipsAsmPrinter> Y(TheMipselTarget);
Akira Hatanaka24648102011-09-21 03:00:58 +0000513 RegisterAsmPrinter<MipsAsmPrinter> A(TheMips64Target);
514 RegisterAsmPrinter<MipsAsmPrinter> B(TheMips64elTarget);
Daniel Dunbar51b198a2009-07-15 20:24:03 +0000515}