blob: 1d6d40eb9a9a6e2a3631c82ca12502dfc8fcd12b [file] [log] [blame]
Nate Begeman4ebd8052005-09-01 23:24:04 +00001//===-- DAGCombiner.cpp - Implement a DAG node combiner -------------------===//
Nate Begeman1d4d4142005-09-01 00:19:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Nate Begeman and is distributed under the
6// University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This pass combines dag nodes to form fewer, simpler DAG nodes. It can be run
11// both before and after the DAG is legalized.
12//
13// FIXME: Missing folds
14// sdiv, udiv, srem, urem (X, const) where X is an integer can be expanded into
15// a sequence of multiplies, shifts, and adds. This should be controlled by
16// some kind of hint from the target that int div is expensive.
17// various folds of mulh[s,u] by constants such as -1, powers of 2, etc.
18//
Nate Begeman44728a72005-09-19 22:34:01 +000019// FIXME: select C, pow2, pow2 -> something smart
20// FIXME: trunc(select X, Y, Z) -> select X, trunc(Y), trunc(Z)
Nate Begeman44728a72005-09-19 22:34:01 +000021// FIXME: Dead stores -> nuke
Chris Lattner40c62d52005-10-18 06:04:22 +000022// FIXME: shr X, (and Y,31) -> shr X, Y (TRICKY!)
Nate Begeman1d4d4142005-09-01 00:19:25 +000023// FIXME: mul (x, const) -> shifts + adds
Nate Begeman1d4d4142005-09-01 00:19:25 +000024// FIXME: undef values
Nate Begeman4ebd8052005-09-01 23:24:04 +000025// FIXME: make truncate see through SIGN_EXTEND and AND
Nate Begeman646d7e22005-09-02 21:18:40 +000026// FIXME: divide by zero is currently left unfolded. do we want to turn this
27// into an undef?
Nate Begemanf845b452005-10-08 00:29:44 +000028// FIXME: select ne (select cc, 1, 0), 0, true, false -> select cc, true, false
Nate Begeman1d4d4142005-09-01 00:19:25 +000029//
30//===----------------------------------------------------------------------===//
31
32#define DEBUG_TYPE "dagcombine"
33#include "llvm/ADT/Statistic.h"
34#include "llvm/CodeGen/SelectionDAG.h"
Nate Begeman2300f552005-09-07 00:15:36 +000035#include "llvm/Support/Debug.h"
Nate Begeman1d4d4142005-09-01 00:19:25 +000036#include "llvm/Support/MathExtras.h"
37#include "llvm/Target/TargetLowering.h"
Chris Lattnera500fc62005-09-09 23:53:39 +000038#include <algorithm>
Nate Begeman1d4d4142005-09-01 00:19:25 +000039#include <cmath>
Chris Lattner2c2c6c62006-01-22 23:41:00 +000040#include <iostream>
Nate Begeman1d4d4142005-09-01 00:19:25 +000041using namespace llvm;
42
43namespace {
44 Statistic<> NodesCombined ("dagcombiner", "Number of dag nodes combined");
45
46 class DAGCombiner {
47 SelectionDAG &DAG;
48 TargetLowering &TLI;
Nate Begeman4ebd8052005-09-01 23:24:04 +000049 bool AfterLegalize;
Nate Begeman1d4d4142005-09-01 00:19:25 +000050
51 // Worklist of all of the nodes that need to be simplified.
52 std::vector<SDNode*> WorkList;
53
54 /// AddUsersToWorkList - When an instruction is simplified, add all users of
55 /// the instruction to the work lists because they might get more simplified
56 /// now.
57 ///
58 void AddUsersToWorkList(SDNode *N) {
59 for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
Nate Begeman4ebd8052005-09-01 23:24:04 +000060 UI != UE; ++UI)
61 WorkList.push_back(*UI);
Nate Begeman1d4d4142005-09-01 00:19:25 +000062 }
63
64 /// removeFromWorkList - remove all instances of N from the worklist.
Chris Lattner5750df92006-03-01 04:03:14 +000065 ///
Nate Begeman1d4d4142005-09-01 00:19:25 +000066 void removeFromWorkList(SDNode *N) {
67 WorkList.erase(std::remove(WorkList.begin(), WorkList.end(), N),
68 WorkList.end());
69 }
70
Chris Lattner24664722006-03-01 04:53:38 +000071 public:
Chris Lattner5750df92006-03-01 04:03:14 +000072 void AddToWorkList(SDNode *N) {
73 WorkList.push_back(N);
74 }
75
Chris Lattner01a22022005-10-10 22:04:48 +000076 SDOperand CombineTo(SDNode *N, const std::vector<SDOperand> &To) {
Chris Lattner87514ca2005-10-10 22:31:19 +000077 ++NodesCombined;
Chris Lattner01a22022005-10-10 22:04:48 +000078 DEBUG(std::cerr << "\nReplacing "; N->dump();
79 std::cerr << "\nWith: "; To[0].Val->dump();
80 std::cerr << " and " << To.size()-1 << " other values\n");
81 std::vector<SDNode*> NowDead;
82 DAG.ReplaceAllUsesWith(N, To, &NowDead);
83
84 // Push the new nodes and any users onto the worklist
85 for (unsigned i = 0, e = To.size(); i != e; ++i) {
86 WorkList.push_back(To[i].Val);
87 AddUsersToWorkList(To[i].Val);
88 }
89
90 // Nodes can end up on the worklist more than once. Make sure we do
91 // not process a node that has been replaced.
92 removeFromWorkList(N);
93 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
94 removeFromWorkList(NowDead[i]);
95
96 // Finally, since the node is now dead, remove it from the graph.
97 DAG.DeleteNode(N);
98 return SDOperand(N, 0);
99 }
Nate Begeman368e18d2006-02-16 21:11:51 +0000100
Chris Lattner24664722006-03-01 04:53:38 +0000101 SDOperand CombineTo(SDNode *N, SDOperand Res) {
102 std::vector<SDOperand> To;
103 To.push_back(Res);
104 return CombineTo(N, To);
105 }
106
107 SDOperand CombineTo(SDNode *N, SDOperand Res0, SDOperand Res1) {
108 std::vector<SDOperand> To;
109 To.push_back(Res0);
110 To.push_back(Res1);
111 return CombineTo(N, To);
112 }
113 private:
114
Chris Lattner012f2412006-02-17 21:58:01 +0000115 /// SimplifyDemandedBits - Check the specified integer node value to see if
Chris Lattnerb2742f42006-03-01 19:55:35 +0000116 /// it can be simplified or if things it uses can be simplified by bit
Chris Lattner012f2412006-02-17 21:58:01 +0000117 /// propagation. If so, return true.
118 bool SimplifyDemandedBits(SDOperand Op) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000119 TargetLowering::TargetLoweringOpt TLO(DAG);
120 uint64_t KnownZero, KnownOne;
Chris Lattner012f2412006-02-17 21:58:01 +0000121 uint64_t Demanded = MVT::getIntVTBitMask(Op.getValueType());
122 if (!TLI.SimplifyDemandedBits(Op, Demanded, KnownZero, KnownOne, TLO))
123 return false;
124
125 // Revisit the node.
126 WorkList.push_back(Op.Val);
127
128 // Replace the old value with the new one.
129 ++NodesCombined;
130 DEBUG(std::cerr << "\nReplacing "; TLO.Old.Val->dump();
131 std::cerr << "\nWith: "; TLO.New.Val->dump());
132
133 std::vector<SDNode*> NowDead;
134 DAG.ReplaceAllUsesOfValueWith(TLO.Old, TLO.New, NowDead);
135
Chris Lattner7d20d392006-02-20 06:51:04 +0000136 // Push the new node and any (possibly new) users onto the worklist.
Chris Lattner012f2412006-02-17 21:58:01 +0000137 WorkList.push_back(TLO.New.Val);
138 AddUsersToWorkList(TLO.New.Val);
139
140 // Nodes can end up on the worklist more than once. Make sure we do
141 // not process a node that has been replaced.
Chris Lattner012f2412006-02-17 21:58:01 +0000142 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
143 removeFromWorkList(NowDead[i]);
144
Chris Lattner7d20d392006-02-20 06:51:04 +0000145 // Finally, if the node is now dead, remove it from the graph. The node
146 // may not be dead if the replacement process recursively simplified to
147 // something else needing this node.
148 if (TLO.Old.Val->use_empty()) {
149 removeFromWorkList(TLO.Old.Val);
150 DAG.DeleteNode(TLO.Old.Val);
151 }
Chris Lattner012f2412006-02-17 21:58:01 +0000152 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +0000153 }
Chris Lattner87514ca2005-10-10 22:31:19 +0000154
Nate Begeman1d4d4142005-09-01 00:19:25 +0000155 /// visit - call the node-specific routine that knows how to fold each
156 /// particular type of node.
Nate Begeman83e75ec2005-09-06 04:43:02 +0000157 SDOperand visit(SDNode *N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000158
159 // Visitation implementation - Implement dag node combining for different
160 // node types. The semantics are as follows:
161 // Return Value:
Nate Begeman2300f552005-09-07 00:15:36 +0000162 // SDOperand.Val == 0 - No change was made
Chris Lattner01a22022005-10-10 22:04:48 +0000163 // SDOperand.Val == N - N was replaced, is dead, and is already handled.
Nate Begeman2300f552005-09-07 00:15:36 +0000164 // otherwise - N should be replaced by the returned Operand.
Nate Begeman1d4d4142005-09-01 00:19:25 +0000165 //
Nate Begeman83e75ec2005-09-06 04:43:02 +0000166 SDOperand visitTokenFactor(SDNode *N);
167 SDOperand visitADD(SDNode *N);
168 SDOperand visitSUB(SDNode *N);
169 SDOperand visitMUL(SDNode *N);
170 SDOperand visitSDIV(SDNode *N);
171 SDOperand visitUDIV(SDNode *N);
172 SDOperand visitSREM(SDNode *N);
173 SDOperand visitUREM(SDNode *N);
174 SDOperand visitMULHU(SDNode *N);
175 SDOperand visitMULHS(SDNode *N);
176 SDOperand visitAND(SDNode *N);
177 SDOperand visitOR(SDNode *N);
178 SDOperand visitXOR(SDNode *N);
179 SDOperand visitSHL(SDNode *N);
180 SDOperand visitSRA(SDNode *N);
181 SDOperand visitSRL(SDNode *N);
182 SDOperand visitCTLZ(SDNode *N);
183 SDOperand visitCTTZ(SDNode *N);
184 SDOperand visitCTPOP(SDNode *N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000185 SDOperand visitSELECT(SDNode *N);
186 SDOperand visitSELECT_CC(SDNode *N);
187 SDOperand visitSETCC(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000188 SDOperand visitSIGN_EXTEND(SDNode *N);
189 SDOperand visitZERO_EXTEND(SDNode *N);
190 SDOperand visitSIGN_EXTEND_INREG(SDNode *N);
191 SDOperand visitTRUNCATE(SDNode *N);
Chris Lattner94683772005-12-23 05:30:37 +0000192 SDOperand visitBIT_CONVERT(SDNode *N);
Chris Lattner01b3d732005-09-28 22:28:18 +0000193 SDOperand visitFADD(SDNode *N);
194 SDOperand visitFSUB(SDNode *N);
195 SDOperand visitFMUL(SDNode *N);
196 SDOperand visitFDIV(SDNode *N);
197 SDOperand visitFREM(SDNode *N);
Chris Lattner12d83032006-03-05 05:30:57 +0000198 SDOperand visitFCOPYSIGN(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000199 SDOperand visitSINT_TO_FP(SDNode *N);
200 SDOperand visitUINT_TO_FP(SDNode *N);
201 SDOperand visitFP_TO_SINT(SDNode *N);
202 SDOperand visitFP_TO_UINT(SDNode *N);
203 SDOperand visitFP_ROUND(SDNode *N);
204 SDOperand visitFP_ROUND_INREG(SDNode *N);
205 SDOperand visitFP_EXTEND(SDNode *N);
206 SDOperand visitFNEG(SDNode *N);
207 SDOperand visitFABS(SDNode *N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000208 SDOperand visitBRCOND(SDNode *N);
Nate Begeman44728a72005-09-19 22:34:01 +0000209 SDOperand visitBRCONDTWOWAY(SDNode *N);
210 SDOperand visitBR_CC(SDNode *N);
211 SDOperand visitBRTWOWAY_CC(SDNode *N);
Chris Lattner01a22022005-10-10 22:04:48 +0000212 SDOperand visitLOAD(SDNode *N);
Chris Lattner87514ca2005-10-10 22:31:19 +0000213 SDOperand visitSTORE(SDNode *N);
Chris Lattner01a22022005-10-10 22:04:48 +0000214
Nate Begemancd4d58c2006-02-03 06:46:56 +0000215 SDOperand ReassociateOps(unsigned Opc, SDOperand LHS, SDOperand RHS);
216
Chris Lattner40c62d52005-10-18 06:04:22 +0000217 bool SimplifySelectOps(SDNode *SELECT, SDOperand LHS, SDOperand RHS);
Nate Begeman44728a72005-09-19 22:34:01 +0000218 SDOperand SimplifySelect(SDOperand N0, SDOperand N1, SDOperand N2);
219 SDOperand SimplifySelectCC(SDOperand N0, SDOperand N1, SDOperand N2,
220 SDOperand N3, ISD::CondCode CC);
Nate Begeman452d7be2005-09-16 00:54:12 +0000221 SDOperand SimplifySetCC(MVT::ValueType VT, SDOperand N0, SDOperand N1,
Nate Begemane17daeb2005-10-05 21:43:42 +0000222 ISD::CondCode Cond, bool foldBooleans = true);
Nate Begeman69575232005-10-20 02:15:44 +0000223
224 SDOperand BuildSDIV(SDNode *N);
225 SDOperand BuildUDIV(SDNode *N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000226public:
227 DAGCombiner(SelectionDAG &D)
Nate Begeman646d7e22005-09-02 21:18:40 +0000228 : DAG(D), TLI(D.getTargetLoweringInfo()), AfterLegalize(false) {}
Nate Begeman1d4d4142005-09-01 00:19:25 +0000229
230 /// Run - runs the dag combiner on all nodes in the work list
Nate Begeman4ebd8052005-09-01 23:24:04 +0000231 void Run(bool RunningAfterLegalize);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000232 };
233}
234
Chris Lattner24664722006-03-01 04:53:38 +0000235//===----------------------------------------------------------------------===//
236// TargetLowering::DAGCombinerInfo implementation
237//===----------------------------------------------------------------------===//
238
239void TargetLowering::DAGCombinerInfo::AddToWorklist(SDNode *N) {
240 ((DAGCombiner*)DC)->AddToWorkList(N);
241}
242
243SDOperand TargetLowering::DAGCombinerInfo::
244CombineTo(SDNode *N, const std::vector<SDOperand> &To) {
245 return ((DAGCombiner*)DC)->CombineTo(N, To);
246}
247
248SDOperand TargetLowering::DAGCombinerInfo::
249CombineTo(SDNode *N, SDOperand Res) {
250 return ((DAGCombiner*)DC)->CombineTo(N, Res);
251}
252
253
254SDOperand TargetLowering::DAGCombinerInfo::
255CombineTo(SDNode *N, SDOperand Res0, SDOperand Res1) {
256 return ((DAGCombiner*)DC)->CombineTo(N, Res0, Res1);
257}
258
259
260
261
262//===----------------------------------------------------------------------===//
263
264
Nate Begeman69575232005-10-20 02:15:44 +0000265struct ms {
266 int64_t m; // magic number
267 int64_t s; // shift amount
268};
269
270struct mu {
271 uint64_t m; // magic number
272 int64_t a; // add indicator
273 int64_t s; // shift amount
274};
275
276/// magic - calculate the magic numbers required to codegen an integer sdiv as
277/// a sequence of multiply and shifts. Requires that the divisor not be 0, 1,
278/// or -1.
279static ms magic32(int32_t d) {
280 int32_t p;
281 uint32_t ad, anc, delta, q1, r1, q2, r2, t;
282 const uint32_t two31 = 0x80000000U;
283 struct ms mag;
284
285 ad = abs(d);
286 t = two31 + ((uint32_t)d >> 31);
287 anc = t - 1 - t%ad; // absolute value of nc
288 p = 31; // initialize p
289 q1 = two31/anc; // initialize q1 = 2p/abs(nc)
290 r1 = two31 - q1*anc; // initialize r1 = rem(2p,abs(nc))
291 q2 = two31/ad; // initialize q2 = 2p/abs(d)
292 r2 = two31 - q2*ad; // initialize r2 = rem(2p,abs(d))
293 do {
294 p = p + 1;
295 q1 = 2*q1; // update q1 = 2p/abs(nc)
296 r1 = 2*r1; // update r1 = rem(2p/abs(nc))
297 if (r1 >= anc) { // must be unsigned comparison
298 q1 = q1 + 1;
299 r1 = r1 - anc;
300 }
301 q2 = 2*q2; // update q2 = 2p/abs(d)
302 r2 = 2*r2; // update r2 = rem(2p/abs(d))
303 if (r2 >= ad) { // must be unsigned comparison
304 q2 = q2 + 1;
305 r2 = r2 - ad;
306 }
307 delta = ad - r2;
308 } while (q1 < delta || (q1 == delta && r1 == 0));
309
310 mag.m = (int32_t)(q2 + 1); // make sure to sign extend
311 if (d < 0) mag.m = -mag.m; // resulting magic number
312 mag.s = p - 32; // resulting shift
313 return mag;
314}
315
316/// magicu - calculate the magic numbers required to codegen an integer udiv as
317/// a sequence of multiply, add and shifts. Requires that the divisor not be 0.
318static mu magicu32(uint32_t d) {
319 int32_t p;
320 uint32_t nc, delta, q1, r1, q2, r2;
321 struct mu magu;
322 magu.a = 0; // initialize "add" indicator
323 nc = - 1 - (-d)%d;
324 p = 31; // initialize p
325 q1 = 0x80000000/nc; // initialize q1 = 2p/nc
326 r1 = 0x80000000 - q1*nc; // initialize r1 = rem(2p,nc)
327 q2 = 0x7FFFFFFF/d; // initialize q2 = (2p-1)/d
328 r2 = 0x7FFFFFFF - q2*d; // initialize r2 = rem((2p-1),d)
329 do {
330 p = p + 1;
331 if (r1 >= nc - r1 ) {
332 q1 = 2*q1 + 1; // update q1
333 r1 = 2*r1 - nc; // update r1
334 }
335 else {
336 q1 = 2*q1; // update q1
337 r1 = 2*r1; // update r1
338 }
339 if (r2 + 1 >= d - r2) {
340 if (q2 >= 0x7FFFFFFF) magu.a = 1;
341 q2 = 2*q2 + 1; // update q2
342 r2 = 2*r2 + 1 - d; // update r2
343 }
344 else {
345 if (q2 >= 0x80000000) magu.a = 1;
346 q2 = 2*q2; // update q2
347 r2 = 2*r2 + 1; // update r2
348 }
349 delta = d - 1 - r2;
350 } while (p < 64 && (q1 < delta || (q1 == delta && r1 == 0)));
351 magu.m = q2 + 1; // resulting magic number
352 magu.s = p - 32; // resulting shift
353 return magu;
354}
355
356/// magic - calculate the magic numbers required to codegen an integer sdiv as
357/// a sequence of multiply and shifts. Requires that the divisor not be 0, 1,
358/// or -1.
359static ms magic64(int64_t d) {
360 int64_t p;
361 uint64_t ad, anc, delta, q1, r1, q2, r2, t;
362 const uint64_t two63 = 9223372036854775808ULL; // 2^63
363 struct ms mag;
364
Chris Lattnerf75f2a02005-10-20 17:01:00 +0000365 ad = d >= 0 ? d : -d;
Nate Begeman69575232005-10-20 02:15:44 +0000366 t = two63 + ((uint64_t)d >> 63);
367 anc = t - 1 - t%ad; // absolute value of nc
368 p = 63; // initialize p
369 q1 = two63/anc; // initialize q1 = 2p/abs(nc)
370 r1 = two63 - q1*anc; // initialize r1 = rem(2p,abs(nc))
371 q2 = two63/ad; // initialize q2 = 2p/abs(d)
372 r2 = two63 - q2*ad; // initialize r2 = rem(2p,abs(d))
373 do {
374 p = p + 1;
375 q1 = 2*q1; // update q1 = 2p/abs(nc)
376 r1 = 2*r1; // update r1 = rem(2p/abs(nc))
377 if (r1 >= anc) { // must be unsigned comparison
378 q1 = q1 + 1;
379 r1 = r1 - anc;
380 }
381 q2 = 2*q2; // update q2 = 2p/abs(d)
382 r2 = 2*r2; // update r2 = rem(2p/abs(d))
383 if (r2 >= ad) { // must be unsigned comparison
384 q2 = q2 + 1;
385 r2 = r2 - ad;
386 }
387 delta = ad - r2;
388 } while (q1 < delta || (q1 == delta && r1 == 0));
389
390 mag.m = q2 + 1;
391 if (d < 0) mag.m = -mag.m; // resulting magic number
392 mag.s = p - 64; // resulting shift
393 return mag;
394}
395
396/// magicu - calculate the magic numbers required to codegen an integer udiv as
397/// a sequence of multiply, add and shifts. Requires that the divisor not be 0.
398static mu magicu64(uint64_t d)
399{
400 int64_t p;
401 uint64_t nc, delta, q1, r1, q2, r2;
402 struct mu magu;
403 magu.a = 0; // initialize "add" indicator
404 nc = - 1 - (-d)%d;
405 p = 63; // initialize p
406 q1 = 0x8000000000000000ull/nc; // initialize q1 = 2p/nc
407 r1 = 0x8000000000000000ull - q1*nc; // initialize r1 = rem(2p,nc)
408 q2 = 0x7FFFFFFFFFFFFFFFull/d; // initialize q2 = (2p-1)/d
409 r2 = 0x7FFFFFFFFFFFFFFFull - q2*d; // initialize r2 = rem((2p-1),d)
410 do {
411 p = p + 1;
412 if (r1 >= nc - r1 ) {
413 q1 = 2*q1 + 1; // update q1
414 r1 = 2*r1 - nc; // update r1
415 }
416 else {
417 q1 = 2*q1; // update q1
418 r1 = 2*r1; // update r1
419 }
420 if (r2 + 1 >= d - r2) {
421 if (q2 >= 0x7FFFFFFFFFFFFFFFull) magu.a = 1;
422 q2 = 2*q2 + 1; // update q2
423 r2 = 2*r2 + 1 - d; // update r2
424 }
425 else {
426 if (q2 >= 0x8000000000000000ull) magu.a = 1;
427 q2 = 2*q2; // update q2
428 r2 = 2*r2 + 1; // update r2
429 }
430 delta = d - 1 - r2;
431 } while (p < 64 && (q1 < delta || (q1 == delta && r1 == 0)));
432 magu.m = q2 + 1; // resulting magic number
433 magu.s = p - 64; // resulting shift
434 return magu;
435}
436
Nate Begeman4ebd8052005-09-01 23:24:04 +0000437// isSetCCEquivalent - Return true if this node is a setcc, or is a select_cc
438// that selects between the values 1 and 0, making it equivalent to a setcc.
Nate Begeman646d7e22005-09-02 21:18:40 +0000439// Also, set the incoming LHS, RHS, and CC references to the appropriate
440// nodes based on the type of node we are checking. This simplifies life a
441// bit for the callers.
442static bool isSetCCEquivalent(SDOperand N, SDOperand &LHS, SDOperand &RHS,
443 SDOperand &CC) {
444 if (N.getOpcode() == ISD::SETCC) {
445 LHS = N.getOperand(0);
446 RHS = N.getOperand(1);
447 CC = N.getOperand(2);
Nate Begeman4ebd8052005-09-01 23:24:04 +0000448 return true;
Nate Begeman646d7e22005-09-02 21:18:40 +0000449 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000450 if (N.getOpcode() == ISD::SELECT_CC &&
451 N.getOperand(2).getOpcode() == ISD::Constant &&
452 N.getOperand(3).getOpcode() == ISD::Constant &&
453 cast<ConstantSDNode>(N.getOperand(2))->getValue() == 1 &&
Nate Begeman646d7e22005-09-02 21:18:40 +0000454 cast<ConstantSDNode>(N.getOperand(3))->isNullValue()) {
455 LHS = N.getOperand(0);
456 RHS = N.getOperand(1);
457 CC = N.getOperand(4);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000458 return true;
Nate Begeman646d7e22005-09-02 21:18:40 +0000459 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000460 return false;
461}
462
Nate Begeman99801192005-09-07 23:25:52 +0000463// isOneUseSetCC - Return true if this is a SetCC-equivalent operation with only
464// one use. If this is true, it allows the users to invert the operation for
465// free when it is profitable to do so.
466static bool isOneUseSetCC(SDOperand N) {
Nate Begeman646d7e22005-09-02 21:18:40 +0000467 SDOperand N0, N1, N2;
Nate Begeman646d7e22005-09-02 21:18:40 +0000468 if (isSetCCEquivalent(N, N0, N1, N2) && N.Val->hasOneUse())
Nate Begeman4ebd8052005-09-01 23:24:04 +0000469 return true;
470 return false;
471}
472
Nate Begeman452d7be2005-09-16 00:54:12 +0000473// FIXME: This should probably go in the ISD class rather than being duplicated
474// in several files.
475static bool isCommutativeBinOp(unsigned Opcode) {
476 switch (Opcode) {
477 case ISD::ADD:
478 case ISD::MUL:
479 case ISD::AND:
480 case ISD::OR:
481 case ISD::XOR: return true;
482 default: return false; // FIXME: Need commutative info for user ops!
483 }
484}
485
Nate Begemancd4d58c2006-02-03 06:46:56 +0000486SDOperand DAGCombiner::ReassociateOps(unsigned Opc, SDOperand N0, SDOperand N1){
487 MVT::ValueType VT = N0.getValueType();
488 // reassoc. (op (op x, c1), y) -> (op (op x, y), c1) iff x+c1 has one use
489 // reassoc. (op (op x, c1), c2) -> (op x, (op c1, c2))
490 if (N0.getOpcode() == Opc && isa<ConstantSDNode>(N0.getOperand(1))) {
491 if (isa<ConstantSDNode>(N1)) {
492 SDOperand OpNode = DAG.getNode(Opc, VT, N0.getOperand(1), N1);
Chris Lattner5750df92006-03-01 04:03:14 +0000493 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000494 return DAG.getNode(Opc, VT, OpNode, N0.getOperand(0));
495 } else if (N0.hasOneUse()) {
496 SDOperand OpNode = DAG.getNode(Opc, VT, N0.getOperand(0), N1);
Chris Lattner5750df92006-03-01 04:03:14 +0000497 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000498 return DAG.getNode(Opc, VT, OpNode, N0.getOperand(1));
499 }
500 }
501 // reassoc. (op y, (op x, c1)) -> (op (op x, y), c1) iff x+c1 has one use
502 // reassoc. (op c2, (op x, c1)) -> (op x, (op c1, c2))
503 if (N1.getOpcode() == Opc && isa<ConstantSDNode>(N1.getOperand(1))) {
504 if (isa<ConstantSDNode>(N0)) {
505 SDOperand OpNode = DAG.getNode(Opc, VT, N1.getOperand(1), N0);
Chris Lattner5750df92006-03-01 04:03:14 +0000506 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000507 return DAG.getNode(Opc, VT, OpNode, N1.getOperand(0));
508 } else if (N1.hasOneUse()) {
509 SDOperand OpNode = DAG.getNode(Opc, VT, N1.getOperand(0), N0);
Chris Lattner5750df92006-03-01 04:03:14 +0000510 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000511 return DAG.getNode(Opc, VT, OpNode, N1.getOperand(1));
512 }
513 }
514 return SDOperand();
515}
516
Nate Begeman4ebd8052005-09-01 23:24:04 +0000517void DAGCombiner::Run(bool RunningAfterLegalize) {
518 // set the instance variable, so that the various visit routines may use it.
519 AfterLegalize = RunningAfterLegalize;
520
Nate Begeman646d7e22005-09-02 21:18:40 +0000521 // Add all the dag nodes to the worklist.
Chris Lattnerde202b32005-11-09 23:47:37 +0000522 for (SelectionDAG::allnodes_iterator I = DAG.allnodes_begin(),
523 E = DAG.allnodes_end(); I != E; ++I)
524 WorkList.push_back(I);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000525
Chris Lattner95038592005-10-05 06:35:28 +0000526 // Create a dummy node (which is not added to allnodes), that adds a reference
527 // to the root node, preventing it from being deleted, and tracking any
528 // changes of the root.
529 HandleSDNode Dummy(DAG.getRoot());
530
Chris Lattner24664722006-03-01 04:53:38 +0000531
532 /// DagCombineInfo - Expose the DAG combiner to the target combiner impls.
533 TargetLowering::DAGCombinerInfo
534 DagCombineInfo(DAG, !RunningAfterLegalize, this);
535
Nate Begeman1d4d4142005-09-01 00:19:25 +0000536 // while the worklist isn't empty, inspect the node on the end of it and
537 // try and combine it.
538 while (!WorkList.empty()) {
539 SDNode *N = WorkList.back();
540 WorkList.pop_back();
541
542 // If N has no uses, it is dead. Make sure to revisit all N's operands once
Chris Lattner95038592005-10-05 06:35:28 +0000543 // N is deleted from the DAG, since they too may now be dead or may have a
544 // reduced number of uses, allowing other xforms.
545 if (N->use_empty() && N != &Dummy) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000546 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
547 WorkList.push_back(N->getOperand(i).Val);
548
Nate Begeman1d4d4142005-09-01 00:19:25 +0000549 removeFromWorkList(N);
Chris Lattner95038592005-10-05 06:35:28 +0000550 DAG.DeleteNode(N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000551 continue;
552 }
553
Nate Begeman83e75ec2005-09-06 04:43:02 +0000554 SDOperand RV = visit(N);
Chris Lattner24664722006-03-01 04:53:38 +0000555
556 // If nothing happened, try a target-specific DAG combine.
557 if (RV.Val == 0) {
558 if (N->getOpcode() >= ISD::BUILTIN_OP_END ||
559 TLI.hasTargetDAGCombine((ISD::NodeType)N->getOpcode()))
560 RV = TLI.PerformDAGCombine(N, DagCombineInfo);
561 }
562
Nate Begeman83e75ec2005-09-06 04:43:02 +0000563 if (RV.Val) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000564 ++NodesCombined;
Nate Begeman646d7e22005-09-02 21:18:40 +0000565 // If we get back the same node we passed in, rather than a new node or
566 // zero, we know that the node must have defined multiple values and
567 // CombineTo was used. Since CombineTo takes care of the worklist
568 // mechanics for us, we have no work to do in this case.
Nate Begeman83e75ec2005-09-06 04:43:02 +0000569 if (RV.Val != N) {
Nate Begeman2300f552005-09-07 00:15:36 +0000570 DEBUG(std::cerr << "\nReplacing "; N->dump();
571 std::cerr << "\nWith: "; RV.Val->dump();
572 std::cerr << '\n');
Chris Lattner01a22022005-10-10 22:04:48 +0000573 std::vector<SDNode*> NowDead;
574 DAG.ReplaceAllUsesWith(N, std::vector<SDOperand>(1, RV), &NowDead);
Nate Begeman646d7e22005-09-02 21:18:40 +0000575
576 // Push the new node and any users onto the worklist
Nate Begeman83e75ec2005-09-06 04:43:02 +0000577 WorkList.push_back(RV.Val);
578 AddUsersToWorkList(RV.Val);
Nate Begeman646d7e22005-09-02 21:18:40 +0000579
580 // Nodes can end up on the worklist more than once. Make sure we do
581 // not process a node that has been replaced.
582 removeFromWorkList(N);
Chris Lattner01a22022005-10-10 22:04:48 +0000583 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
584 removeFromWorkList(NowDead[i]);
Chris Lattner5c46f742005-10-05 06:11:08 +0000585
586 // Finally, since the node is now dead, remove it from the graph.
587 DAG.DeleteNode(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000588 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000589 }
590 }
Chris Lattner95038592005-10-05 06:35:28 +0000591
592 // If the root changed (e.g. it was a dead load, update the root).
593 DAG.setRoot(Dummy.getValue());
Nate Begeman1d4d4142005-09-01 00:19:25 +0000594}
595
Nate Begeman83e75ec2005-09-06 04:43:02 +0000596SDOperand DAGCombiner::visit(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000597 switch(N->getOpcode()) {
598 default: break;
Nate Begeman4942a962005-09-01 00:33:32 +0000599 case ISD::TokenFactor: return visitTokenFactor(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000600 case ISD::ADD: return visitADD(N);
601 case ISD::SUB: return visitSUB(N);
602 case ISD::MUL: return visitMUL(N);
603 case ISD::SDIV: return visitSDIV(N);
604 case ISD::UDIV: return visitUDIV(N);
605 case ISD::SREM: return visitSREM(N);
606 case ISD::UREM: return visitUREM(N);
607 case ISD::MULHU: return visitMULHU(N);
608 case ISD::MULHS: return visitMULHS(N);
609 case ISD::AND: return visitAND(N);
610 case ISD::OR: return visitOR(N);
611 case ISD::XOR: return visitXOR(N);
612 case ISD::SHL: return visitSHL(N);
613 case ISD::SRA: return visitSRA(N);
614 case ISD::SRL: return visitSRL(N);
615 case ISD::CTLZ: return visitCTLZ(N);
616 case ISD::CTTZ: return visitCTTZ(N);
617 case ISD::CTPOP: return visitCTPOP(N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000618 case ISD::SELECT: return visitSELECT(N);
619 case ISD::SELECT_CC: return visitSELECT_CC(N);
620 case ISD::SETCC: return visitSETCC(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000621 case ISD::SIGN_EXTEND: return visitSIGN_EXTEND(N);
622 case ISD::ZERO_EXTEND: return visitZERO_EXTEND(N);
623 case ISD::SIGN_EXTEND_INREG: return visitSIGN_EXTEND_INREG(N);
624 case ISD::TRUNCATE: return visitTRUNCATE(N);
Chris Lattner94683772005-12-23 05:30:37 +0000625 case ISD::BIT_CONVERT: return visitBIT_CONVERT(N);
Chris Lattner01b3d732005-09-28 22:28:18 +0000626 case ISD::FADD: return visitFADD(N);
627 case ISD::FSUB: return visitFSUB(N);
628 case ISD::FMUL: return visitFMUL(N);
629 case ISD::FDIV: return visitFDIV(N);
630 case ISD::FREM: return visitFREM(N);
Chris Lattner12d83032006-03-05 05:30:57 +0000631 case ISD::FCOPYSIGN: return visitFCOPYSIGN(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000632 case ISD::SINT_TO_FP: return visitSINT_TO_FP(N);
633 case ISD::UINT_TO_FP: return visitUINT_TO_FP(N);
634 case ISD::FP_TO_SINT: return visitFP_TO_SINT(N);
635 case ISD::FP_TO_UINT: return visitFP_TO_UINT(N);
636 case ISD::FP_ROUND: return visitFP_ROUND(N);
637 case ISD::FP_ROUND_INREG: return visitFP_ROUND_INREG(N);
638 case ISD::FP_EXTEND: return visitFP_EXTEND(N);
639 case ISD::FNEG: return visitFNEG(N);
640 case ISD::FABS: return visitFABS(N);
Nate Begeman44728a72005-09-19 22:34:01 +0000641 case ISD::BRCOND: return visitBRCOND(N);
642 case ISD::BRCONDTWOWAY: return visitBRCONDTWOWAY(N);
643 case ISD::BR_CC: return visitBR_CC(N);
644 case ISD::BRTWOWAY_CC: return visitBRTWOWAY_CC(N);
Chris Lattner01a22022005-10-10 22:04:48 +0000645 case ISD::LOAD: return visitLOAD(N);
Chris Lattner87514ca2005-10-10 22:31:19 +0000646 case ISD::STORE: return visitSTORE(N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000647 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000648 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000649}
650
Nate Begeman83e75ec2005-09-06 04:43:02 +0000651SDOperand DAGCombiner::visitTokenFactor(SDNode *N) {
Nate Begemanded49632005-10-13 03:11:28 +0000652 std::vector<SDOperand> Ops;
653 bool Changed = false;
654
Nate Begeman1d4d4142005-09-01 00:19:25 +0000655 // If the token factor has two operands and one is the entry token, replace
656 // the token factor with the other operand.
657 if (N->getNumOperands() == 2) {
658 if (N->getOperand(0).getOpcode() == ISD::EntryToken)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000659 return N->getOperand(1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000660 if (N->getOperand(1).getOpcode() == ISD::EntryToken)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000661 return N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000662 }
Chris Lattner24edbb72005-10-13 22:10:05 +0000663
Nate Begemanded49632005-10-13 03:11:28 +0000664 // fold (tokenfactor (tokenfactor)) -> tokenfactor
665 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
666 SDOperand Op = N->getOperand(i);
667 if (Op.getOpcode() == ISD::TokenFactor && Op.hasOneUse()) {
668 Changed = true;
669 for (unsigned j = 0, e = Op.getNumOperands(); j != e; ++j)
670 Ops.push_back(Op.getOperand(j));
671 } else {
672 Ops.push_back(Op);
673 }
674 }
675 if (Changed)
676 return DAG.getNode(ISD::TokenFactor, MVT::Other, Ops);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000677 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000678}
679
Nate Begeman83e75ec2005-09-06 04:43:02 +0000680SDOperand DAGCombiner::visitADD(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000681 SDOperand N0 = N->getOperand(0);
682 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000683 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
684 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemanf89d78d2005-09-07 16:09:19 +0000685 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000686
687 // fold (add c1, c2) -> c1+c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000688 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000689 return DAG.getNode(ISD::ADD, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +0000690 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +0000691 if (N0C && !N1C)
692 return DAG.getNode(ISD::ADD, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000693 // fold (add x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +0000694 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000695 return N0;
Chris Lattner4aafb4f2006-01-12 20:22:43 +0000696 // fold ((c1-A)+c2) -> (c1+c2)-A
697 if (N1C && N0.getOpcode() == ISD::SUB)
698 if (ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.getOperand(0)))
699 return DAG.getNode(ISD::SUB, VT,
700 DAG.getConstant(N1C->getValue()+N0C->getValue(), VT),
701 N0.getOperand(1));
Nate Begemancd4d58c2006-02-03 06:46:56 +0000702 // reassociate add
703 SDOperand RADD = ReassociateOps(ISD::ADD, N0, N1);
704 if (RADD.Val != 0)
705 return RADD;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000706 // fold ((0-A) + B) -> B-A
707 if (N0.getOpcode() == ISD::SUB && isa<ConstantSDNode>(N0.getOperand(0)) &&
708 cast<ConstantSDNode>(N0.getOperand(0))->isNullValue())
Nate Begemanf89d78d2005-09-07 16:09:19 +0000709 return DAG.getNode(ISD::SUB, VT, N1, N0.getOperand(1));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000710 // fold (A + (0-B)) -> A-B
711 if (N1.getOpcode() == ISD::SUB && isa<ConstantSDNode>(N1.getOperand(0)) &&
712 cast<ConstantSDNode>(N1.getOperand(0))->isNullValue())
Nate Begemanf89d78d2005-09-07 16:09:19 +0000713 return DAG.getNode(ISD::SUB, VT, N0, N1.getOperand(1));
Chris Lattner01b3d732005-09-28 22:28:18 +0000714 // fold (A+(B-A)) -> B
715 if (N1.getOpcode() == ISD::SUB && N0 == N1.getOperand(1))
Nate Begeman83e75ec2005-09-06 04:43:02 +0000716 return N1.getOperand(0);
Nate Begemanb0d04a72006-02-18 02:40:58 +0000717 //
Evan Cheng860771d2006-03-01 01:09:54 +0000718 if (!MVT::isVector(VT) && SimplifyDemandedBits(SDOperand(N, 0)))
Nate Begemanb0d04a72006-02-18 02:40:58 +0000719 return SDOperand();
Nate Begeman83e75ec2005-09-06 04:43:02 +0000720 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000721}
722
Nate Begeman83e75ec2005-09-06 04:43:02 +0000723SDOperand DAGCombiner::visitSUB(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000724 SDOperand N0 = N->getOperand(0);
725 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000726 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
727 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begemana148d982006-01-18 22:35:16 +0000728 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000729
Chris Lattner854077d2005-10-17 01:07:11 +0000730 // fold (sub x, x) -> 0
731 if (N0 == N1)
732 return DAG.getConstant(0, N->getValueType(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000733 // fold (sub c1, c2) -> c1-c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000734 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000735 return DAG.getNode(ISD::SUB, VT, N0, N1);
Chris Lattner05b57432005-10-11 06:07:15 +0000736 // fold (sub x, c) -> (add x, -c)
737 if (N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000738 return DAG.getNode(ISD::ADD, VT, N0, DAG.getConstant(-N1C->getValue(), VT));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000739 // fold (A+B)-A -> B
Chris Lattner01b3d732005-09-28 22:28:18 +0000740 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000741 return N0.getOperand(1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000742 // fold (A+B)-B -> A
Chris Lattner01b3d732005-09-28 22:28:18 +0000743 if (N0.getOpcode() == ISD::ADD && N0.getOperand(1) == N1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000744 return N0.getOperand(0);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000745 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000746}
747
Nate Begeman83e75ec2005-09-06 04:43:02 +0000748SDOperand DAGCombiner::visitMUL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000749 SDOperand N0 = N->getOperand(0);
750 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000751 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
752 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman223df222005-09-08 20:18:10 +0000753 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000754
755 // fold (mul c1, c2) -> c1*c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000756 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000757 return DAG.getNode(ISD::MUL, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +0000758 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +0000759 if (N0C && !N1C)
760 return DAG.getNode(ISD::MUL, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000761 // fold (mul x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000762 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000763 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000764 // fold (mul x, -1) -> 0-x
Nate Begeman646d7e22005-09-02 21:18:40 +0000765 if (N1C && N1C->isAllOnesValue())
Nate Begeman405e3ec2005-10-21 00:02:42 +0000766 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000767 // fold (mul x, (1 << c)) -> x << c
Nate Begeman646d7e22005-09-02 21:18:40 +0000768 if (N1C && isPowerOf2_64(N1C->getValue()))
Chris Lattner3e6099b2005-10-30 06:41:49 +0000769 return DAG.getNode(ISD::SHL, VT, N0,
Nate Begeman646d7e22005-09-02 21:18:40 +0000770 DAG.getConstant(Log2_64(N1C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000771 TLI.getShiftAmountTy()));
Chris Lattner3e6099b2005-10-30 06:41:49 +0000772 // fold (mul x, -(1 << c)) -> -(x << c) or (-x) << c
773 if (N1C && isPowerOf2_64(-N1C->getSignExtended())) {
774 // FIXME: If the input is something that is easily negated (e.g. a
775 // single-use add), we should put the negate there.
776 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT),
777 DAG.getNode(ISD::SHL, VT, N0,
778 DAG.getConstant(Log2_64(-N1C->getSignExtended()),
779 TLI.getShiftAmountTy())));
780 }
Chris Lattner0b1a85f2006-03-01 03:44:24 +0000781
782 // (mul (shl X, c1), c2) -> (mul X, c2 << c1)
783 if (N1C && N0.getOpcode() == ISD::SHL &&
784 isa<ConstantSDNode>(N0.getOperand(1))) {
785 SDOperand C3 = DAG.getNode(ISD::SHL, VT, N1, N0.getOperand(1));
Chris Lattner5750df92006-03-01 04:03:14 +0000786 AddToWorkList(C3.Val);
Chris Lattner0b1a85f2006-03-01 03:44:24 +0000787 return DAG.getNode(ISD::MUL, VT, N0.getOperand(0), C3);
788 }
789
790 // Change (mul (shl X, C), Y) -> (shl (mul X, Y), C) when the shift has one
791 // use.
792 {
793 SDOperand Sh(0,0), Y(0,0);
794 // Check for both (mul (shl X, C), Y) and (mul Y, (shl X, C)).
795 if (N0.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N0.getOperand(1)) &&
796 N0.Val->hasOneUse()) {
797 Sh = N0; Y = N1;
798 } else if (N1.getOpcode() == ISD::SHL &&
799 isa<ConstantSDNode>(N1.getOperand(1)) && N1.Val->hasOneUse()) {
800 Sh = N1; Y = N0;
801 }
802 if (Sh.Val) {
803 SDOperand Mul = DAG.getNode(ISD::MUL, VT, Sh.getOperand(0), Y);
804 return DAG.getNode(ISD::SHL, VT, Mul, Sh.getOperand(1));
805 }
806 }
Chris Lattnera1deca32006-03-04 23:33:26 +0000807 // fold (mul (add x, c1), c2) -> (add (mul x, c2), c1*c2)
808 if (N1C && N0.getOpcode() == ISD::ADD && N0.Val->hasOneUse() &&
809 isa<ConstantSDNode>(N0.getOperand(1))) {
810 return DAG.getNode(ISD::ADD, VT,
811 DAG.getNode(ISD::MUL, VT, N0.getOperand(0), N1),
812 DAG.getNode(ISD::MUL, VT, N0.getOperand(1), N1));
813 }
Chris Lattner0b1a85f2006-03-01 03:44:24 +0000814
Nate Begemancd4d58c2006-02-03 06:46:56 +0000815 // reassociate mul
816 SDOperand RMUL = ReassociateOps(ISD::MUL, N0, N1);
817 if (RMUL.Val != 0)
818 return RMUL;
Nate Begeman83e75ec2005-09-06 04:43:02 +0000819 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000820}
821
Nate Begeman83e75ec2005-09-06 04:43:02 +0000822SDOperand DAGCombiner::visitSDIV(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000823 SDOperand N0 = N->getOperand(0);
824 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000825 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
826 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begemana148d982006-01-18 22:35:16 +0000827 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000828
829 // fold (sdiv c1, c2) -> c1/c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000830 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000831 return DAG.getNode(ISD::SDIV, VT, N0, N1);
Nate Begeman405e3ec2005-10-21 00:02:42 +0000832 // fold (sdiv X, 1) -> X
833 if (N1C && N1C->getSignExtended() == 1LL)
834 return N0;
835 // fold (sdiv X, -1) -> 0-X
836 if (N1C && N1C->isAllOnesValue())
837 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), N0);
Chris Lattner094c8fc2005-10-07 06:10:46 +0000838 // If we know the sign bits of both operands are zero, strength reduce to a
839 // udiv instead. Handles (X&15) /s 4 -> X&15 >> 2
840 uint64_t SignBit = 1ULL << (MVT::getSizeInBits(VT)-1);
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000841 if (TLI.MaskedValueIsZero(N1, SignBit) &&
842 TLI.MaskedValueIsZero(N0, SignBit))
Chris Lattner094c8fc2005-10-07 06:10:46 +0000843 return DAG.getNode(ISD::UDIV, N1.getValueType(), N0, N1);
Nate Begemancd6a6ed2006-02-17 07:26:20 +0000844 // fold (sdiv X, pow2) -> simple ops after legalize
Nate Begemanfb7217b2006-02-17 19:54:08 +0000845 if (N1C && N1C->getValue() && !TLI.isIntDivCheap() &&
Nate Begeman405e3ec2005-10-21 00:02:42 +0000846 (isPowerOf2_64(N1C->getSignExtended()) ||
847 isPowerOf2_64(-N1C->getSignExtended()))) {
848 // If dividing by powers of two is cheap, then don't perform the following
849 // fold.
850 if (TLI.isPow2DivCheap())
851 return SDOperand();
852 int64_t pow2 = N1C->getSignExtended();
853 int64_t abs2 = pow2 > 0 ? pow2 : -pow2;
Chris Lattner8f4880b2006-02-16 08:02:36 +0000854 unsigned lg2 = Log2_64(abs2);
855 // Splat the sign bit into the register
856 SDOperand SGN = DAG.getNode(ISD::SRA, VT, N0,
Nate Begeman405e3ec2005-10-21 00:02:42 +0000857 DAG.getConstant(MVT::getSizeInBits(VT)-1,
858 TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +0000859 AddToWorkList(SGN.Val);
Chris Lattner8f4880b2006-02-16 08:02:36 +0000860 // Add (N0 < 0) ? abs2 - 1 : 0;
861 SDOperand SRL = DAG.getNode(ISD::SRL, VT, SGN,
862 DAG.getConstant(MVT::getSizeInBits(VT)-lg2,
Nate Begeman405e3ec2005-10-21 00:02:42 +0000863 TLI.getShiftAmountTy()));
Chris Lattner8f4880b2006-02-16 08:02:36 +0000864 SDOperand ADD = DAG.getNode(ISD::ADD, VT, N0, SRL);
Chris Lattner5750df92006-03-01 04:03:14 +0000865 AddToWorkList(SRL.Val);
866 AddToWorkList(ADD.Val); // Divide by pow2
Chris Lattner8f4880b2006-02-16 08:02:36 +0000867 SDOperand SRA = DAG.getNode(ISD::SRA, VT, ADD,
868 DAG.getConstant(lg2, TLI.getShiftAmountTy()));
Nate Begeman405e3ec2005-10-21 00:02:42 +0000869 // If we're dividing by a positive value, we're done. Otherwise, we must
870 // negate the result.
871 if (pow2 > 0)
872 return SRA;
Chris Lattner5750df92006-03-01 04:03:14 +0000873 AddToWorkList(SRA.Val);
Nate Begeman405e3ec2005-10-21 00:02:42 +0000874 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), SRA);
875 }
Nate Begeman69575232005-10-20 02:15:44 +0000876 // if integer divide is expensive and we satisfy the requirements, emit an
877 // alternate sequence.
Nate Begeman405e3ec2005-10-21 00:02:42 +0000878 if (N1C && (N1C->getSignExtended() < -1 || N1C->getSignExtended() > 1) &&
Chris Lattnere9936d12005-10-22 18:50:15 +0000879 !TLI.isIntDivCheap()) {
880 SDOperand Op = BuildSDIV(N);
881 if (Op.Val) return Op;
Nate Begeman69575232005-10-20 02:15:44 +0000882 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000883 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000884}
885
Nate Begeman83e75ec2005-09-06 04:43:02 +0000886SDOperand DAGCombiner::visitUDIV(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000887 SDOperand N0 = N->getOperand(0);
888 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000889 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
890 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begemana148d982006-01-18 22:35:16 +0000891 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000892
893 // fold (udiv c1, c2) -> c1/c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000894 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000895 return DAG.getNode(ISD::UDIV, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000896 // fold (udiv x, (1 << c)) -> x >>u c
Nate Begeman646d7e22005-09-02 21:18:40 +0000897 if (N1C && isPowerOf2_64(N1C->getValue()))
Nate Begemanfb5e4bd2006-02-05 07:20:23 +0000898 return DAG.getNode(ISD::SRL, VT, N0,
Nate Begeman646d7e22005-09-02 21:18:40 +0000899 DAG.getConstant(Log2_64(N1C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000900 TLI.getShiftAmountTy()));
Nate Begemanfb5e4bd2006-02-05 07:20:23 +0000901 // fold (udiv x, (shl c, y)) -> x >>u (log2(c)+y) iff c is power of 2
902 if (N1.getOpcode() == ISD::SHL) {
903 if (ConstantSDNode *SHC = dyn_cast<ConstantSDNode>(N1.getOperand(0))) {
904 if (isPowerOf2_64(SHC->getValue())) {
905 MVT::ValueType ADDVT = N1.getOperand(1).getValueType();
Nate Begemanc031e332006-02-05 07:36:48 +0000906 SDOperand Add = DAG.getNode(ISD::ADD, ADDVT, N1.getOperand(1),
907 DAG.getConstant(Log2_64(SHC->getValue()),
908 ADDVT));
Chris Lattner5750df92006-03-01 04:03:14 +0000909 AddToWorkList(Add.Val);
Nate Begemanc031e332006-02-05 07:36:48 +0000910 return DAG.getNode(ISD::SRL, VT, N0, Add);
Nate Begemanfb5e4bd2006-02-05 07:20:23 +0000911 }
912 }
913 }
Nate Begeman69575232005-10-20 02:15:44 +0000914 // fold (udiv x, c) -> alternate
Chris Lattnere9936d12005-10-22 18:50:15 +0000915 if (N1C && N1C->getValue() && !TLI.isIntDivCheap()) {
916 SDOperand Op = BuildUDIV(N);
917 if (Op.Val) return Op;
918 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000919 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000920}
921
Nate Begeman83e75ec2005-09-06 04:43:02 +0000922SDOperand DAGCombiner::visitSREM(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000923 SDOperand N0 = N->getOperand(0);
924 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000925 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
926 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemana148d982006-01-18 22:35:16 +0000927 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000928
929 // fold (srem c1, c2) -> c1%c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000930 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000931 return DAG.getNode(ISD::SREM, VT, N0, N1);
Nate Begeman07ed4172005-10-10 21:26:48 +0000932 // If we know the sign bits of both operands are zero, strength reduce to a
933 // urem instead. Handles (X & 0x0FFFFFFF) %s 16 -> X&15
934 uint64_t SignBit = 1ULL << (MVT::getSizeInBits(VT)-1);
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000935 if (TLI.MaskedValueIsZero(N1, SignBit) &&
936 TLI.MaskedValueIsZero(N0, SignBit))
Nate Begemana148d982006-01-18 22:35:16 +0000937 return DAG.getNode(ISD::UREM, VT, N0, N1);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000938 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000939}
940
Nate Begeman83e75ec2005-09-06 04:43:02 +0000941SDOperand DAGCombiner::visitUREM(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000942 SDOperand N0 = N->getOperand(0);
943 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000944 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
945 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemana148d982006-01-18 22:35:16 +0000946 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000947
948 // fold (urem c1, c2) -> c1%c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000949 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000950 return DAG.getNode(ISD::UREM, VT, N0, N1);
Nate Begeman07ed4172005-10-10 21:26:48 +0000951 // fold (urem x, pow2) -> (and x, pow2-1)
952 if (N1C && !N1C->isNullValue() && isPowerOf2_64(N1C->getValue()))
Nate Begemana148d982006-01-18 22:35:16 +0000953 return DAG.getNode(ISD::AND, VT, N0, DAG.getConstant(N1C->getValue()-1,VT));
Nate Begemanc031e332006-02-05 07:36:48 +0000954 // fold (urem x, (shl pow2, y)) -> (and x, (add (shl pow2, y), -1))
955 if (N1.getOpcode() == ISD::SHL) {
956 if (ConstantSDNode *SHC = dyn_cast<ConstantSDNode>(N1.getOperand(0))) {
957 if (isPowerOf2_64(SHC->getValue())) {
Nate Begemanbab92392006-02-05 08:07:24 +0000958 SDOperand Add = DAG.getNode(ISD::ADD, VT, N1,DAG.getConstant(~0ULL,VT));
Chris Lattner5750df92006-03-01 04:03:14 +0000959 AddToWorkList(Add.Val);
Nate Begemanc031e332006-02-05 07:36:48 +0000960 return DAG.getNode(ISD::AND, VT, N0, Add);
961 }
962 }
963 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000964 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000965}
966
Nate Begeman83e75ec2005-09-06 04:43:02 +0000967SDOperand DAGCombiner::visitMULHS(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000968 SDOperand N0 = N->getOperand(0);
969 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000970 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000971
972 // fold (mulhs x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000973 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000974 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000975 // fold (mulhs x, 1) -> (sra x, size(x)-1)
Nate Begeman646d7e22005-09-02 21:18:40 +0000976 if (N1C && N1C->getValue() == 1)
Nate Begeman1d4d4142005-09-01 00:19:25 +0000977 return DAG.getNode(ISD::SRA, N0.getValueType(), N0,
978 DAG.getConstant(MVT::getSizeInBits(N0.getValueType())-1,
Nate Begeman83e75ec2005-09-06 04:43:02 +0000979 TLI.getShiftAmountTy()));
980 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000981}
982
Nate Begeman83e75ec2005-09-06 04:43:02 +0000983SDOperand DAGCombiner::visitMULHU(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000984 SDOperand N0 = N->getOperand(0);
985 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000986 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000987
988 // fold (mulhu x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000989 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000990 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000991 // fold (mulhu x, 1) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000992 if (N1C && N1C->getValue() == 1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000993 return DAG.getConstant(0, N0.getValueType());
994 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000995}
996
Nate Begeman83e75ec2005-09-06 04:43:02 +0000997SDOperand DAGCombiner::visitAND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000998 SDOperand N0 = N->getOperand(0);
999 SDOperand N1 = N->getOperand(1);
Nate Begemanfb7217b2006-02-17 19:54:08 +00001000 SDOperand LL, LR, RL, RR, CC0, CC1;
Nate Begeman646d7e22005-09-02 21:18:40 +00001001 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1002 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001003 MVT::ValueType VT = N1.getValueType();
Nate Begeman83e75ec2005-09-06 04:43:02 +00001004 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001005
1006 // fold (and c1, c2) -> c1&c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001007 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001008 return DAG.getNode(ISD::AND, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +00001009 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001010 if (N0C && !N1C)
1011 return DAG.getNode(ISD::AND, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001012 // fold (and x, -1) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001013 if (N1C && N1C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001014 return N0;
1015 // if (and x, c) is known to be zero, return 0
Nate Begeman368e18d2006-02-16 21:11:51 +00001016 if (N1C && TLI.MaskedValueIsZero(SDOperand(N, 0), MVT::getIntVTBitMask(VT)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001017 return DAG.getConstant(0, VT);
Nate Begemancd4d58c2006-02-03 06:46:56 +00001018 // reassociate and
1019 SDOperand RAND = ReassociateOps(ISD::AND, N0, N1);
1020 if (RAND.Val != 0)
1021 return RAND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001022 // fold (and (or x, 0xFFFF), 0xFF) -> 0xFF
Nate Begeman5dc7e862005-11-02 18:42:59 +00001023 if (N1C && N0.getOpcode() == ISD::OR)
Nate Begeman1d4d4142005-09-01 00:19:25 +00001024 if (ConstantSDNode *ORI = dyn_cast<ConstantSDNode>(N0.getOperand(1)))
Nate Begeman646d7e22005-09-02 21:18:40 +00001025 if ((ORI->getValue() & N1C->getValue()) == N1C->getValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001026 return N1;
Chris Lattner3603cd62006-02-02 07:17:31 +00001027 // fold (and (any_ext V), c) -> (zero_ext V) if 'and' only clears top bits.
1028 if (N1C && N0.getOpcode() == ISD::ANY_EXTEND) {
Chris Lattner1ec05d12006-03-01 21:47:21 +00001029 unsigned InMask = MVT::getIntVTBitMask(N0.getOperand(0).getValueType());
Chris Lattner3603cd62006-02-02 07:17:31 +00001030 if (TLI.MaskedValueIsZero(N0.getOperand(0),
Chris Lattner1ec05d12006-03-01 21:47:21 +00001031 ~N1C->getValue() & InMask)) {
1032 SDOperand Zext = DAG.getNode(ISD::ZERO_EXTEND, N0.getValueType(),
1033 N0.getOperand(0));
1034
1035 // Replace uses of the AND with uses of the Zero extend node.
1036 CombineTo(N, Zext);
1037
Chris Lattner3603cd62006-02-02 07:17:31 +00001038 // We actually want to replace all uses of the any_extend with the
1039 // zero_extend, to avoid duplicating things. This will later cause this
1040 // AND to be folded.
Chris Lattner1ec05d12006-03-01 21:47:21 +00001041 CombineTo(N0.Val, Zext);
Chris Lattner3603cd62006-02-02 07:17:31 +00001042 return SDOperand();
1043 }
1044 }
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001045 // fold (and (setcc x), (setcc y)) -> (setcc (and x, y))
1046 if (isSetCCEquivalent(N0, LL, LR, CC0) && isSetCCEquivalent(N1, RL, RR, CC1)){
1047 ISD::CondCode Op0 = cast<CondCodeSDNode>(CC0)->get();
1048 ISD::CondCode Op1 = cast<CondCodeSDNode>(CC1)->get();
1049
1050 if (LR == RR && isa<ConstantSDNode>(LR) && Op0 == Op1 &&
1051 MVT::isInteger(LL.getValueType())) {
1052 // fold (X == 0) & (Y == 0) -> (X|Y == 0)
1053 if (cast<ConstantSDNode>(LR)->getValue() == 0 && Op1 == ISD::SETEQ) {
1054 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001055 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001056 return DAG.getSetCC(VT, ORNode, LR, Op1);
1057 }
1058 // fold (X == -1) & (Y == -1) -> (X&Y == -1)
1059 if (cast<ConstantSDNode>(LR)->isAllOnesValue() && Op1 == ISD::SETEQ) {
1060 SDOperand ANDNode = DAG.getNode(ISD::AND, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001061 AddToWorkList(ANDNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001062 return DAG.getSetCC(VT, ANDNode, LR, Op1);
1063 }
1064 // fold (X > -1) & (Y > -1) -> (X|Y > -1)
1065 if (cast<ConstantSDNode>(LR)->isAllOnesValue() && Op1 == ISD::SETGT) {
1066 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001067 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001068 return DAG.getSetCC(VT, ORNode, LR, Op1);
1069 }
1070 }
1071 // canonicalize equivalent to ll == rl
1072 if (LL == RR && LR == RL) {
1073 Op1 = ISD::getSetCCSwappedOperands(Op1);
1074 std::swap(RL, RR);
1075 }
1076 if (LL == RL && LR == RR) {
1077 bool isInteger = MVT::isInteger(LL.getValueType());
1078 ISD::CondCode Result = ISD::getSetCCAndOperation(Op0, Op1, isInteger);
1079 if (Result != ISD::SETCC_INVALID)
1080 return DAG.getSetCC(N0.getValueType(), LL, LR, Result);
1081 }
1082 }
1083 // fold (and (zext x), (zext y)) -> (zext (and x, y))
1084 if (N0.getOpcode() == ISD::ZERO_EXTEND &&
1085 N1.getOpcode() == ISD::ZERO_EXTEND &&
1086 N0.getOperand(0).getValueType() == N1.getOperand(0).getValueType()) {
1087 SDOperand ANDNode = DAG.getNode(ISD::AND, N0.getOperand(0).getValueType(),
1088 N0.getOperand(0), N1.getOperand(0));
Chris Lattner5750df92006-03-01 04:03:14 +00001089 AddToWorkList(ANDNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001090 return DAG.getNode(ISD::ZERO_EXTEND, VT, ANDNode);
1091 }
Nate Begeman61af66e2006-01-28 01:06:30 +00001092 // fold (and (shl/srl/sra x), (shl/srl/sra y)) -> (shl/srl/sra (and x, y))
Nate Begeman452d7be2005-09-16 00:54:12 +00001093 if (((N0.getOpcode() == ISD::SHL && N1.getOpcode() == ISD::SHL) ||
Nate Begeman61af66e2006-01-28 01:06:30 +00001094 (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SRL) ||
1095 (N0.getOpcode() == ISD::SRA && N1.getOpcode() == ISD::SRA)) &&
Nate Begeman452d7be2005-09-16 00:54:12 +00001096 N0.getOperand(1) == N1.getOperand(1)) {
1097 SDOperand ANDNode = DAG.getNode(ISD::AND, N0.getOperand(0).getValueType(),
1098 N0.getOperand(0), N1.getOperand(0));
Chris Lattner5750df92006-03-01 04:03:14 +00001099 AddToWorkList(ANDNode.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00001100 return DAG.getNode(N0.getOpcode(), VT, ANDNode, N0.getOperand(1));
1101 }
Nate Begemande996292006-02-03 22:24:05 +00001102 // fold (and (sign_extend_inreg x, i16 to i32), 1) -> (and x, 1)
1103 // fold (and (sra)) -> (and (srl)) when possible.
Chris Lattner012f2412006-02-17 21:58:01 +00001104 if (SimplifyDemandedBits(SDOperand(N, 0)))
Nate Begemande996292006-02-03 22:24:05 +00001105 return SDOperand();
Nate Begemanded49632005-10-13 03:11:28 +00001106 // fold (zext_inreg (extload x)) -> (zextload x)
Nate Begeman5054f162005-10-14 01:12:21 +00001107 if (N0.getOpcode() == ISD::EXTLOAD) {
Nate Begemanded49632005-10-13 03:11:28 +00001108 MVT::ValueType EVT = cast<VTSDNode>(N0.getOperand(3))->getVT();
Nate Begemanbfd65a02005-10-13 18:34:58 +00001109 // If we zero all the possible extended bits, then we can turn this into
1110 // a zextload if we are running before legalize or the operation is legal.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001111 if (TLI.MaskedValueIsZero(N1, ~0ULL << MVT::getSizeInBits(EVT)) &&
Chris Lattner67a44cd2005-10-13 18:16:34 +00001112 (!AfterLegalize || TLI.isOperationLegal(ISD::ZEXTLOAD, EVT))) {
Nate Begemanded49632005-10-13 03:11:28 +00001113 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, N0.getOperand(0),
1114 N0.getOperand(1), N0.getOperand(2),
1115 EVT);
Chris Lattner5750df92006-03-01 04:03:14 +00001116 AddToWorkList(N);
Chris Lattner67a44cd2005-10-13 18:16:34 +00001117 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Nate Begemanded49632005-10-13 03:11:28 +00001118 return SDOperand();
1119 }
1120 }
1121 // fold (zext_inreg (sextload x)) -> (zextload x) iff load has one use
Chris Lattner40c62d52005-10-18 06:04:22 +00001122 if (N0.getOpcode() == ISD::SEXTLOAD && N0.hasOneUse()) {
Nate Begemanded49632005-10-13 03:11:28 +00001123 MVT::ValueType EVT = cast<VTSDNode>(N0.getOperand(3))->getVT();
Nate Begemanbfd65a02005-10-13 18:34:58 +00001124 // If we zero all the possible extended bits, then we can turn this into
1125 // a zextload if we are running before legalize or the operation is legal.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001126 if (TLI.MaskedValueIsZero(N1, ~0ULL << MVT::getSizeInBits(EVT)) &&
Nate Begemanbfd65a02005-10-13 18:34:58 +00001127 (!AfterLegalize || TLI.isOperationLegal(ISD::ZEXTLOAD, EVT))) {
Nate Begemanded49632005-10-13 03:11:28 +00001128 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, N0.getOperand(0),
1129 N0.getOperand(1), N0.getOperand(2),
1130 EVT);
Chris Lattner5750df92006-03-01 04:03:14 +00001131 AddToWorkList(N);
Chris Lattner67a44cd2005-10-13 18:16:34 +00001132 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Nate Begemanded49632005-10-13 03:11:28 +00001133 return SDOperand();
1134 }
1135 }
Chris Lattner15045b62006-02-28 06:35:35 +00001136
Chris Lattner35a9f5a2006-02-28 06:49:37 +00001137 // fold (and (load x), 255) -> (zextload x, i8)
1138 // fold (and (extload x, i16), 255) -> (zextload x, i8)
1139 if (N1C &&
1140 (N0.getOpcode() == ISD::LOAD || N0.getOpcode() == ISD::EXTLOAD ||
1141 N0.getOpcode() == ISD::ZEXTLOAD) &&
1142 N0.hasOneUse()) {
1143 MVT::ValueType EVT, LoadedVT;
Chris Lattner15045b62006-02-28 06:35:35 +00001144 if (N1C->getValue() == 255)
1145 EVT = MVT::i8;
1146 else if (N1C->getValue() == 65535)
1147 EVT = MVT::i16;
1148 else if (N1C->getValue() == ~0U)
1149 EVT = MVT::i32;
1150 else
1151 EVT = MVT::Other;
Chris Lattner35a9f5a2006-02-28 06:49:37 +00001152
1153 LoadedVT = N0.getOpcode() == ISD::LOAD ? VT :
1154 cast<VTSDNode>(N0.getOperand(3))->getVT();
1155 if (EVT != MVT::Other && LoadedVT > EVT) {
Chris Lattner15045b62006-02-28 06:35:35 +00001156 MVT::ValueType PtrType = N0.getOperand(1).getValueType();
1157 // For big endian targets, we need to add an offset to the pointer to load
1158 // the correct bytes. For little endian systems, we merely need to read
1159 // fewer bytes from the same pointer.
Chris Lattner35a9f5a2006-02-28 06:49:37 +00001160 unsigned PtrOff =
1161 (MVT::getSizeInBits(LoadedVT) - MVT::getSizeInBits(EVT)) / 8;
1162 SDOperand NewPtr = N0.getOperand(1);
1163 if (!TLI.isLittleEndian())
1164 NewPtr = DAG.getNode(ISD::ADD, PtrType, NewPtr,
1165 DAG.getConstant(PtrOff, PtrType));
Chris Lattner5750df92006-03-01 04:03:14 +00001166 AddToWorkList(NewPtr.Val);
Chris Lattner15045b62006-02-28 06:35:35 +00001167 SDOperand Load =
1168 DAG.getExtLoad(ISD::ZEXTLOAD, VT, N0.getOperand(0), NewPtr,
1169 N0.getOperand(2), EVT);
Chris Lattner5750df92006-03-01 04:03:14 +00001170 AddToWorkList(N);
Chris Lattner15045b62006-02-28 06:35:35 +00001171 CombineTo(N0.Val, Load, Load.getValue(1));
1172 return SDOperand();
1173 }
1174 }
1175
Nate Begeman83e75ec2005-09-06 04:43:02 +00001176 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001177}
1178
Nate Begeman83e75ec2005-09-06 04:43:02 +00001179SDOperand DAGCombiner::visitOR(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001180 SDOperand N0 = N->getOperand(0);
1181 SDOperand N1 = N->getOperand(1);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001182 SDOperand LL, LR, RL, RR, CC0, CC1;
Nate Begeman646d7e22005-09-02 21:18:40 +00001183 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1184 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001185 MVT::ValueType VT = N1.getValueType();
1186 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001187
1188 // fold (or c1, c2) -> c1|c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001189 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001190 return DAG.getNode(ISD::OR, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +00001191 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001192 if (N0C && !N1C)
1193 return DAG.getNode(ISD::OR, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001194 // fold (or x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001195 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001196 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001197 // fold (or x, -1) -> -1
Nate Begeman646d7e22005-09-02 21:18:40 +00001198 if (N1C && N1C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001199 return N1;
1200 // fold (or x, c) -> c iff (x & ~c) == 0
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001201 if (N1C &&
1202 TLI.MaskedValueIsZero(N0,~N1C->getValue() & (~0ULL>>(64-OpSizeInBits))))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001203 return N1;
Nate Begemancd4d58c2006-02-03 06:46:56 +00001204 // reassociate or
1205 SDOperand ROR = ReassociateOps(ISD::OR, N0, N1);
1206 if (ROR.Val != 0)
1207 return ROR;
1208 // Canonicalize (or (and X, c1), c2) -> (and (or X, c2), c1|c2)
1209 if (N1C && N0.getOpcode() == ISD::AND && N0.Val->hasOneUse() &&
Chris Lattner731d3482005-10-27 05:06:38 +00001210 isa<ConstantSDNode>(N0.getOperand(1))) {
Chris Lattner731d3482005-10-27 05:06:38 +00001211 ConstantSDNode *C1 = cast<ConstantSDNode>(N0.getOperand(1));
1212 return DAG.getNode(ISD::AND, VT, DAG.getNode(ISD::OR, VT, N0.getOperand(0),
1213 N1),
1214 DAG.getConstant(N1C->getValue() | C1->getValue(), VT));
Nate Begeman223df222005-09-08 20:18:10 +00001215 }
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001216 // fold (or (setcc x), (setcc y)) -> (setcc (or x, y))
1217 if (isSetCCEquivalent(N0, LL, LR, CC0) && isSetCCEquivalent(N1, RL, RR, CC1)){
1218 ISD::CondCode Op0 = cast<CondCodeSDNode>(CC0)->get();
1219 ISD::CondCode Op1 = cast<CondCodeSDNode>(CC1)->get();
1220
1221 if (LR == RR && isa<ConstantSDNode>(LR) && Op0 == Op1 &&
1222 MVT::isInteger(LL.getValueType())) {
1223 // fold (X != 0) | (Y != 0) -> (X|Y != 0)
1224 // fold (X < 0) | (Y < 0) -> (X|Y < 0)
1225 if (cast<ConstantSDNode>(LR)->getValue() == 0 &&
1226 (Op1 == ISD::SETNE || Op1 == ISD::SETLT)) {
1227 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001228 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001229 return DAG.getSetCC(VT, ORNode, LR, Op1);
1230 }
1231 // fold (X != -1) | (Y != -1) -> (X&Y != -1)
1232 // fold (X > -1) | (Y > -1) -> (X&Y > -1)
1233 if (cast<ConstantSDNode>(LR)->isAllOnesValue() &&
1234 (Op1 == ISD::SETNE || Op1 == ISD::SETGT)) {
1235 SDOperand ANDNode = DAG.getNode(ISD::AND, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001236 AddToWorkList(ANDNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001237 return DAG.getSetCC(VT, ANDNode, LR, Op1);
1238 }
1239 }
1240 // canonicalize equivalent to ll == rl
1241 if (LL == RR && LR == RL) {
1242 Op1 = ISD::getSetCCSwappedOperands(Op1);
1243 std::swap(RL, RR);
1244 }
1245 if (LL == RL && LR == RR) {
1246 bool isInteger = MVT::isInteger(LL.getValueType());
1247 ISD::CondCode Result = ISD::getSetCCOrOperation(Op0, Op1, isInteger);
1248 if (Result != ISD::SETCC_INVALID)
1249 return DAG.getSetCC(N0.getValueType(), LL, LR, Result);
1250 }
1251 }
1252 // fold (or (zext x), (zext y)) -> (zext (or x, y))
1253 if (N0.getOpcode() == ISD::ZERO_EXTEND &&
1254 N1.getOpcode() == ISD::ZERO_EXTEND &&
1255 N0.getOperand(0).getValueType() == N1.getOperand(0).getValueType()) {
1256 SDOperand ORNode = DAG.getNode(ISD::OR, N0.getOperand(0).getValueType(),
1257 N0.getOperand(0), N1.getOperand(0));
Chris Lattner5750df92006-03-01 04:03:14 +00001258 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001259 return DAG.getNode(ISD::ZERO_EXTEND, VT, ORNode);
1260 }
Nate Begeman750ac1b2006-02-01 07:19:44 +00001261 // fold (or (shl/srl/sra x), (shl/srl/sra y)) -> (shl/srl/sra (or x, y))
1262 if (((N0.getOpcode() == ISD::SHL && N1.getOpcode() == ISD::SHL) ||
1263 (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SRL) ||
1264 (N0.getOpcode() == ISD::SRA && N1.getOpcode() == ISD::SRA)) &&
1265 N0.getOperand(1) == N1.getOperand(1)) {
1266 SDOperand ORNode = DAG.getNode(ISD::OR, N0.getOperand(0).getValueType(),
1267 N0.getOperand(0), N1.getOperand(0));
Chris Lattner5750df92006-03-01 04:03:14 +00001268 AddToWorkList(ORNode.Val);
Nate Begeman750ac1b2006-02-01 07:19:44 +00001269 return DAG.getNode(N0.getOpcode(), VT, ORNode, N0.getOperand(1));
1270 }
Nate Begeman35ef9132006-01-11 21:21:00 +00001271 // canonicalize shl to left side in a shl/srl pair, to match rotate
1272 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
1273 std::swap(N0, N1);
1274 // check for rotl, rotr
1275 if (N0.getOpcode() == ISD::SHL && N1.getOpcode() == ISD::SRL &&
1276 N0.getOperand(0) == N1.getOperand(0) &&
Chris Lattneraf551bc2006-01-12 18:57:33 +00001277 TLI.isOperationLegal(ISD::ROTL, VT) && TLI.isTypeLegal(VT)) {
Nate Begeman35ef9132006-01-11 21:21:00 +00001278 // fold (or (shl x, C1), (srl x, C2)) -> (rotl x, C1)
1279 if (N0.getOperand(1).getOpcode() == ISD::Constant &&
1280 N1.getOperand(1).getOpcode() == ISD::Constant) {
1281 uint64_t c1val = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
1282 uint64_t c2val = cast<ConstantSDNode>(N1.getOperand(1))->getValue();
1283 if ((c1val + c2val) == OpSizeInBits)
1284 return DAG.getNode(ISD::ROTL, VT, N0.getOperand(0), N0.getOperand(1));
1285 }
1286 // fold (or (shl x, y), (srl x, (sub 32, y))) -> (rotl x, y)
1287 if (N1.getOperand(1).getOpcode() == ISD::SUB &&
1288 N0.getOperand(1) == N1.getOperand(1).getOperand(1))
1289 if (ConstantSDNode *SUBC =
1290 dyn_cast<ConstantSDNode>(N1.getOperand(1).getOperand(0)))
1291 if (SUBC->getValue() == OpSizeInBits)
1292 return DAG.getNode(ISD::ROTL, VT, N0.getOperand(0), N0.getOperand(1));
1293 // fold (or (shl x, (sub 32, y)), (srl x, r)) -> (rotr x, y)
1294 if (N0.getOperand(1).getOpcode() == ISD::SUB &&
1295 N1.getOperand(1) == N0.getOperand(1).getOperand(1))
1296 if (ConstantSDNode *SUBC =
1297 dyn_cast<ConstantSDNode>(N0.getOperand(1).getOperand(0)))
1298 if (SUBC->getValue() == OpSizeInBits) {
Chris Lattneraf551bc2006-01-12 18:57:33 +00001299 if (TLI.isOperationLegal(ISD::ROTR, VT) && TLI.isTypeLegal(VT))
Nate Begeman35ef9132006-01-11 21:21:00 +00001300 return DAG.getNode(ISD::ROTR, VT, N0.getOperand(0),
1301 N1.getOperand(1));
1302 else
1303 return DAG.getNode(ISD::ROTL, VT, N0.getOperand(0),
1304 N0.getOperand(1));
1305 }
1306 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001307 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001308}
1309
Nate Begeman83e75ec2005-09-06 04:43:02 +00001310SDOperand DAGCombiner::visitXOR(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001311 SDOperand N0 = N->getOperand(0);
1312 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001313 SDOperand LHS, RHS, CC;
1314 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1315 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001316 MVT::ValueType VT = N0.getValueType();
1317
1318 // fold (xor c1, c2) -> c1^c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001319 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001320 return DAG.getNode(ISD::XOR, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +00001321 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001322 if (N0C && !N1C)
1323 return DAG.getNode(ISD::XOR, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001324 // fold (xor x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001325 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001326 return N0;
Nate Begemancd4d58c2006-02-03 06:46:56 +00001327 // reassociate xor
1328 SDOperand RXOR = ReassociateOps(ISD::XOR, N0, N1);
1329 if (RXOR.Val != 0)
1330 return RXOR;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001331 // fold !(x cc y) -> (x !cc y)
Nate Begeman646d7e22005-09-02 21:18:40 +00001332 if (N1C && N1C->getValue() == 1 && isSetCCEquivalent(N0, LHS, RHS, CC)) {
1333 bool isInt = MVT::isInteger(LHS.getValueType());
1334 ISD::CondCode NotCC = ISD::getSetCCInverse(cast<CondCodeSDNode>(CC)->get(),
1335 isInt);
1336 if (N0.getOpcode() == ISD::SETCC)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001337 return DAG.getSetCC(VT, LHS, RHS, NotCC);
Nate Begeman646d7e22005-09-02 21:18:40 +00001338 if (N0.getOpcode() == ISD::SELECT_CC)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001339 return DAG.getSelectCC(LHS, RHS, N0.getOperand(2),N0.getOperand(3),NotCC);
Nate Begeman646d7e22005-09-02 21:18:40 +00001340 assert(0 && "Unhandled SetCC Equivalent!");
1341 abort();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001342 }
Nate Begeman99801192005-09-07 23:25:52 +00001343 // fold !(x or y) -> (!x and !y) iff x or y are setcc
1344 if (N1C && N1C->getValue() == 1 &&
1345 (N0.getOpcode() == ISD::OR || N0.getOpcode() == ISD::AND)) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001346 SDOperand LHS = N0.getOperand(0), RHS = N0.getOperand(1);
Nate Begeman99801192005-09-07 23:25:52 +00001347 if (isOneUseSetCC(RHS) || isOneUseSetCC(LHS)) {
1348 unsigned NewOpcode = N0.getOpcode() == ISD::AND ? ISD::OR : ISD::AND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001349 LHS = DAG.getNode(ISD::XOR, VT, LHS, N1); // RHS = ~LHS
1350 RHS = DAG.getNode(ISD::XOR, VT, RHS, N1); // RHS = ~RHS
Chris Lattner5750df92006-03-01 04:03:14 +00001351 AddToWorkList(LHS.Val); AddToWorkList(RHS.Val);
Nate Begeman99801192005-09-07 23:25:52 +00001352 return DAG.getNode(NewOpcode, VT, LHS, RHS);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001353 }
1354 }
Nate Begeman99801192005-09-07 23:25:52 +00001355 // fold !(x or y) -> (!x and !y) iff x or y are constants
1356 if (N1C && N1C->isAllOnesValue() &&
1357 (N0.getOpcode() == ISD::OR || N0.getOpcode() == ISD::AND)) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001358 SDOperand LHS = N0.getOperand(0), RHS = N0.getOperand(1);
Nate Begeman99801192005-09-07 23:25:52 +00001359 if (isa<ConstantSDNode>(RHS) || isa<ConstantSDNode>(LHS)) {
1360 unsigned NewOpcode = N0.getOpcode() == ISD::AND ? ISD::OR : ISD::AND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001361 LHS = DAG.getNode(ISD::XOR, VT, LHS, N1); // RHS = ~LHS
1362 RHS = DAG.getNode(ISD::XOR, VT, RHS, N1); // RHS = ~RHS
Chris Lattner5750df92006-03-01 04:03:14 +00001363 AddToWorkList(LHS.Val); AddToWorkList(RHS.Val);
Nate Begeman99801192005-09-07 23:25:52 +00001364 return DAG.getNode(NewOpcode, VT, LHS, RHS);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001365 }
1366 }
Nate Begeman223df222005-09-08 20:18:10 +00001367 // fold (xor (xor x, c1), c2) -> (xor x, c1^c2)
1368 if (N1C && N0.getOpcode() == ISD::XOR) {
1369 ConstantSDNode *N00C = dyn_cast<ConstantSDNode>(N0.getOperand(0));
1370 ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
1371 if (N00C)
1372 return DAG.getNode(ISD::XOR, VT, N0.getOperand(1),
1373 DAG.getConstant(N1C->getValue()^N00C->getValue(), VT));
1374 if (N01C)
1375 return DAG.getNode(ISD::XOR, VT, N0.getOperand(0),
1376 DAG.getConstant(N1C->getValue()^N01C->getValue(), VT));
1377 }
1378 // fold (xor x, x) -> 0
1379 if (N0 == N1)
1380 return DAG.getConstant(0, VT);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001381 // fold (xor (zext x), (zext y)) -> (zext (xor x, y))
1382 if (N0.getOpcode() == ISD::ZERO_EXTEND &&
1383 N1.getOpcode() == ISD::ZERO_EXTEND &&
1384 N0.getOperand(0).getValueType() == N1.getOperand(0).getValueType()) {
1385 SDOperand XORNode = DAG.getNode(ISD::XOR, N0.getOperand(0).getValueType(),
1386 N0.getOperand(0), N1.getOperand(0));
Chris Lattner5750df92006-03-01 04:03:14 +00001387 AddToWorkList(XORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001388 return DAG.getNode(ISD::ZERO_EXTEND, VT, XORNode);
1389 }
Nate Begeman750ac1b2006-02-01 07:19:44 +00001390 // fold (xor (shl/srl/sra x), (shl/srl/sra y)) -> (shl/srl/sra (xor x, y))
1391 if (((N0.getOpcode() == ISD::SHL && N1.getOpcode() == ISD::SHL) ||
1392 (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SRL) ||
1393 (N0.getOpcode() == ISD::SRA && N1.getOpcode() == ISD::SRA)) &&
1394 N0.getOperand(1) == N1.getOperand(1)) {
1395 SDOperand XORNode = DAG.getNode(ISD::XOR, N0.getOperand(0).getValueType(),
1396 N0.getOperand(0), N1.getOperand(0));
Chris Lattner5750df92006-03-01 04:03:14 +00001397 AddToWorkList(XORNode.Val);
Nate Begeman750ac1b2006-02-01 07:19:44 +00001398 return DAG.getNode(N0.getOpcode(), VT, XORNode, N0.getOperand(1));
1399 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001400 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001401}
1402
Nate Begeman83e75ec2005-09-06 04:43:02 +00001403SDOperand DAGCombiner::visitSHL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001404 SDOperand N0 = N->getOperand(0);
1405 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001406 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1407 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001408 MVT::ValueType VT = N0.getValueType();
1409 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1410
1411 // fold (shl c1, c2) -> c1<<c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001412 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001413 return DAG.getNode(ISD::SHL, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001414 // fold (shl 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001415 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001416 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001417 // fold (shl x, c >= size(x)) -> undef
Nate Begeman646d7e22005-09-02 21:18:40 +00001418 if (N1C && N1C->getValue() >= OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001419 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001420 // fold (shl x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001421 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001422 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001423 // if (shl x, c) is known to be zero, return 0
Nate Begemanfb7217b2006-02-17 19:54:08 +00001424 if (TLI.MaskedValueIsZero(SDOperand(N, 0), MVT::getIntVTBitMask(VT)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001425 return DAG.getConstant(0, VT);
Chris Lattner012f2412006-02-17 21:58:01 +00001426 if (SimplifyDemandedBits(SDOperand(N, 0)))
Nate Begemande996292006-02-03 22:24:05 +00001427 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001428 // fold (shl (shl x, c1), c2) -> 0 or (shl x, c1+c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001429 if (N1C && N0.getOpcode() == ISD::SHL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001430 N0.getOperand(1).getOpcode() == ISD::Constant) {
1431 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001432 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001433 if (c1 + c2 > OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001434 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001435 return DAG.getNode(ISD::SHL, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001436 DAG.getConstant(c1 + c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001437 }
1438 // fold (shl (srl x, c1), c2) -> (shl (and x, -1 << c1), c2-c1) or
1439 // (srl (and x, -1 << c1), c1-c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001440 if (N1C && N0.getOpcode() == ISD::SRL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001441 N0.getOperand(1).getOpcode() == ISD::Constant) {
1442 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001443 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001444 SDOperand Mask = DAG.getNode(ISD::AND, VT, N0.getOperand(0),
1445 DAG.getConstant(~0ULL << c1, VT));
1446 if (c2 > c1)
1447 return DAG.getNode(ISD::SHL, VT, Mask,
Nate Begeman83e75ec2005-09-06 04:43:02 +00001448 DAG.getConstant(c2-c1, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001449 else
Nate Begeman83e75ec2005-09-06 04:43:02 +00001450 return DAG.getNode(ISD::SRL, VT, Mask,
1451 DAG.getConstant(c1-c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001452 }
1453 // fold (shl (sra x, c1), c1) -> (and x, -1 << c1)
Nate Begeman646d7e22005-09-02 21:18:40 +00001454 if (N1C && N0.getOpcode() == ISD::SRA && N1 == N0.getOperand(1))
Nate Begeman4ebd8052005-09-01 23:24:04 +00001455 return DAG.getNode(ISD::AND, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001456 DAG.getConstant(~0ULL << N1C->getValue(), VT));
Chris Lattnercac70592006-03-05 19:53:55 +00001457 // fold (shl (add x, c1), c2) -> (add (shl x, c2), c1<<c2)
1458 if (N1C && N0.getOpcode() == ISD::ADD && N0.Val->hasOneUse() &&
1459 isa<ConstantSDNode>(N0.getOperand(1))) {
1460 return DAG.getNode(ISD::ADD, VT,
1461 DAG.getNode(ISD::SHL, VT, N0.getOperand(0), N1),
1462 DAG.getNode(ISD::SHL, VT, N0.getOperand(1), N1));
1463 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001464 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001465}
1466
Nate Begeman83e75ec2005-09-06 04:43:02 +00001467SDOperand DAGCombiner::visitSRA(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001468 SDOperand N0 = N->getOperand(0);
1469 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001470 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1471 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001472 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001473
1474 // fold (sra c1, c2) -> c1>>c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001475 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001476 return DAG.getNode(ISD::SRA, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001477 // fold (sra 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001478 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001479 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001480 // fold (sra -1, x) -> -1
Nate Begeman646d7e22005-09-02 21:18:40 +00001481 if (N0C && N0C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001482 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001483 // fold (sra x, c >= size(x)) -> undef
Nate Begemanfb7217b2006-02-17 19:54:08 +00001484 if (N1C && N1C->getValue() >= MVT::getSizeInBits(VT))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001485 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001486 // fold (sra x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001487 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001488 return N0;
Nate Begemanfb7217b2006-02-17 19:54:08 +00001489 // fold (sra (shl x, c1), c1) -> sext_inreg for some c1 and target supports
1490 // sext_inreg.
1491 if (N1C && N0.getOpcode() == ISD::SHL && N1 == N0.getOperand(1)) {
1492 unsigned LowBits = MVT::getSizeInBits(VT) - (unsigned)N1C->getValue();
1493 MVT::ValueType EVT;
1494 switch (LowBits) {
1495 default: EVT = MVT::Other; break;
1496 case 1: EVT = MVT::i1; break;
1497 case 8: EVT = MVT::i8; break;
1498 case 16: EVT = MVT::i16; break;
1499 case 32: EVT = MVT::i32; break;
1500 }
1501 if (EVT > MVT::Other && TLI.isOperationLegal(ISD::SIGN_EXTEND_INREG, EVT))
1502 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0.getOperand(0),
1503 DAG.getValueType(EVT));
1504 }
Chris Lattner71d9ebc2006-02-28 06:23:04 +00001505
1506 // fold (sra (sra x, c1), c2) -> (sra x, c1+c2)
1507 if (N1C && N0.getOpcode() == ISD::SRA) {
1508 if (ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1509 unsigned Sum = N1C->getValue() + C1->getValue();
1510 if (Sum >= MVT::getSizeInBits(VT)) Sum = MVT::getSizeInBits(VT)-1;
1511 return DAG.getNode(ISD::SRA, VT, N0.getOperand(0),
1512 DAG.getConstant(Sum, N1C->getValueType(0)));
1513 }
1514 }
1515
Nate Begeman1d4d4142005-09-01 00:19:25 +00001516 // If the sign bit is known to be zero, switch this to a SRL.
Nate Begemanfb7217b2006-02-17 19:54:08 +00001517 if (TLI.MaskedValueIsZero(N0, MVT::getIntVTSignBit(VT)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001518 return DAG.getNode(ISD::SRL, VT, N0, N1);
1519 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001520}
1521
Nate Begeman83e75ec2005-09-06 04:43:02 +00001522SDOperand DAGCombiner::visitSRL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001523 SDOperand N0 = N->getOperand(0);
1524 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001525 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1526 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001527 MVT::ValueType VT = N0.getValueType();
1528 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1529
1530 // fold (srl c1, c2) -> c1 >>u c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001531 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001532 return DAG.getNode(ISD::SRL, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001533 // fold (srl 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001534 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001535 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001536 // fold (srl x, c >= size(x)) -> undef
Nate Begeman646d7e22005-09-02 21:18:40 +00001537 if (N1C && N1C->getValue() >= OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001538 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001539 // fold (srl x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001540 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001541 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001542 // if (srl x, c) is known to be zero, return 0
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001543 if (N1C && TLI.MaskedValueIsZero(SDOperand(N, 0), ~0ULL >> (64-OpSizeInBits)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001544 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001545 // fold (srl (srl x, c1), c2) -> 0 or (srl x, c1+c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001546 if (N1C && N0.getOpcode() == ISD::SRL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001547 N0.getOperand(1).getOpcode() == ISD::Constant) {
1548 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001549 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001550 if (c1 + c2 > OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001551 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001552 return DAG.getNode(ISD::SRL, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001553 DAG.getConstant(c1 + c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001554 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001555 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001556}
1557
Nate Begeman83e75ec2005-09-06 04:43:02 +00001558SDOperand DAGCombiner::visitCTLZ(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001559 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001560 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begemana148d982006-01-18 22:35:16 +00001561 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001562
1563 // fold (ctlz c1) -> c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001564 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00001565 return DAG.getNode(ISD::CTLZ, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001566 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001567}
1568
Nate Begeman83e75ec2005-09-06 04:43:02 +00001569SDOperand DAGCombiner::visitCTTZ(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001570 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001571 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begemana148d982006-01-18 22:35:16 +00001572 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001573
1574 // fold (cttz c1) -> c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001575 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00001576 return DAG.getNode(ISD::CTTZ, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001577 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001578}
1579
Nate Begeman83e75ec2005-09-06 04:43:02 +00001580SDOperand DAGCombiner::visitCTPOP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001581 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001582 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begemana148d982006-01-18 22:35:16 +00001583 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001584
1585 // fold (ctpop c1) -> c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001586 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00001587 return DAG.getNode(ISD::CTPOP, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001588 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001589}
1590
Nate Begeman452d7be2005-09-16 00:54:12 +00001591SDOperand DAGCombiner::visitSELECT(SDNode *N) {
1592 SDOperand N0 = N->getOperand(0);
1593 SDOperand N1 = N->getOperand(1);
1594 SDOperand N2 = N->getOperand(2);
1595 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1596 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1597 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2);
1598 MVT::ValueType VT = N->getValueType(0);
Nate Begeman44728a72005-09-19 22:34:01 +00001599
Nate Begeman452d7be2005-09-16 00:54:12 +00001600 // fold select C, X, X -> X
1601 if (N1 == N2)
1602 return N1;
1603 // fold select true, X, Y -> X
1604 if (N0C && !N0C->isNullValue())
1605 return N1;
1606 // fold select false, X, Y -> Y
1607 if (N0C && N0C->isNullValue())
1608 return N2;
1609 // fold select C, 1, X -> C | X
Nate Begeman44728a72005-09-19 22:34:01 +00001610 if (MVT::i1 == VT && N1C && N1C->getValue() == 1)
Nate Begeman452d7be2005-09-16 00:54:12 +00001611 return DAG.getNode(ISD::OR, VT, N0, N2);
1612 // fold select C, 0, X -> ~C & X
1613 // FIXME: this should check for C type == X type, not i1?
1614 if (MVT::i1 == VT && N1C && N1C->isNullValue()) {
1615 SDOperand XORNode = DAG.getNode(ISD::XOR, VT, N0, DAG.getConstant(1, VT));
Chris Lattner5750df92006-03-01 04:03:14 +00001616 AddToWorkList(XORNode.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00001617 return DAG.getNode(ISD::AND, VT, XORNode, N2);
1618 }
1619 // fold select C, X, 1 -> ~C | X
Nate Begeman44728a72005-09-19 22:34:01 +00001620 if (MVT::i1 == VT && N2C && N2C->getValue() == 1) {
Nate Begeman452d7be2005-09-16 00:54:12 +00001621 SDOperand XORNode = DAG.getNode(ISD::XOR, VT, N0, DAG.getConstant(1, VT));
Chris Lattner5750df92006-03-01 04:03:14 +00001622 AddToWorkList(XORNode.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00001623 return DAG.getNode(ISD::OR, VT, XORNode, N1);
1624 }
1625 // fold select C, X, 0 -> C & X
1626 // FIXME: this should check for C type == X type, not i1?
1627 if (MVT::i1 == VT && N2C && N2C->isNullValue())
1628 return DAG.getNode(ISD::AND, VT, N0, N1);
1629 // fold X ? X : Y --> X ? 1 : Y --> X | Y
1630 if (MVT::i1 == VT && N0 == N1)
1631 return DAG.getNode(ISD::OR, VT, N0, N2);
1632 // fold X ? Y : X --> X ? Y : 0 --> X & Y
1633 if (MVT::i1 == VT && N0 == N2)
1634 return DAG.getNode(ISD::AND, VT, N0, N1);
Chris Lattner40c62d52005-10-18 06:04:22 +00001635 // If we can fold this based on the true/false value, do so.
1636 if (SimplifySelectOps(N, N1, N2))
1637 return SDOperand();
Nate Begeman44728a72005-09-19 22:34:01 +00001638 // fold selects based on a setcc into other things, such as min/max/abs
1639 if (N0.getOpcode() == ISD::SETCC)
Nate Begeman750ac1b2006-02-01 07:19:44 +00001640 // FIXME:
1641 // Check against MVT::Other for SELECT_CC, which is a workaround for targets
1642 // having to say they don't support SELECT_CC on every type the DAG knows
1643 // about, since there is no way to mark an opcode illegal at all value types
1644 if (TLI.isOperationLegal(ISD::SELECT_CC, MVT::Other))
1645 return DAG.getNode(ISD::SELECT_CC, VT, N0.getOperand(0), N0.getOperand(1),
1646 N1, N2, N0.getOperand(2));
1647 else
1648 return SimplifySelect(N0, N1, N2);
Nate Begeman452d7be2005-09-16 00:54:12 +00001649 return SDOperand();
1650}
1651
1652SDOperand DAGCombiner::visitSELECT_CC(SDNode *N) {
Nate Begeman44728a72005-09-19 22:34:01 +00001653 SDOperand N0 = N->getOperand(0);
1654 SDOperand N1 = N->getOperand(1);
1655 SDOperand N2 = N->getOperand(2);
1656 SDOperand N3 = N->getOperand(3);
1657 SDOperand N4 = N->getOperand(4);
1658 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1659 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1660 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2);
1661 ISD::CondCode CC = cast<CondCodeSDNode>(N4)->get();
1662
1663 // Determine if the condition we're dealing with is constant
Nate Begemane17daeb2005-10-05 21:43:42 +00001664 SDOperand SCC = SimplifySetCC(TLI.getSetCCResultTy(), N0, N1, CC, false);
Chris Lattner91559022005-10-05 04:45:43 +00001665 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.Val);
1666
Nate Begeman44728a72005-09-19 22:34:01 +00001667 // fold select_cc lhs, rhs, x, x, cc -> x
1668 if (N2 == N3)
1669 return N2;
Chris Lattner40c62d52005-10-18 06:04:22 +00001670
1671 // If we can fold this based on the true/false value, do so.
1672 if (SimplifySelectOps(N, N2, N3))
1673 return SDOperand();
1674
Nate Begeman44728a72005-09-19 22:34:01 +00001675 // fold select_cc into other things, such as min/max/abs
1676 return SimplifySelectCC(N0, N1, N2, N3, CC);
Nate Begeman452d7be2005-09-16 00:54:12 +00001677}
1678
1679SDOperand DAGCombiner::visitSETCC(SDNode *N) {
1680 return SimplifySetCC(N->getValueType(0), N->getOperand(0), N->getOperand(1),
1681 cast<CondCodeSDNode>(N->getOperand(2))->get());
1682}
1683
Nate Begeman83e75ec2005-09-06 04:43:02 +00001684SDOperand DAGCombiner::visitSIGN_EXTEND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001685 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001686 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001687 MVT::ValueType VT = N->getValueType(0);
1688
Nate Begeman1d4d4142005-09-01 00:19:25 +00001689 // fold (sext c1) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00001690 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00001691 return DAG.getNode(ISD::SIGN_EXTEND, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001692 // fold (sext (sext x)) -> (sext x)
1693 if (N0.getOpcode() == ISD::SIGN_EXTEND)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001694 return DAG.getNode(ISD::SIGN_EXTEND, VT, N0.getOperand(0));
Chris Lattnerb14ab8a2005-12-07 07:11:03 +00001695 // fold (sext (truncate x)) -> (sextinreg x) iff x size == sext size.
Chris Lattnercc2210b2005-12-07 18:02:05 +00001696 if (N0.getOpcode() == ISD::TRUNCATE && N0.getOperand(0).getValueType() == VT&&
1697 (!AfterLegalize ||
1698 TLI.isOperationLegal(ISD::SIGN_EXTEND_INREG, N0.getValueType())))
Chris Lattnerb14ab8a2005-12-07 07:11:03 +00001699 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0.getOperand(0),
1700 DAG.getValueType(N0.getValueType()));
Evan Cheng110dec22005-12-14 02:19:23 +00001701 // fold (sext (load x)) -> (sext (truncate (sextload x)))
Chris Lattnerd0f6d182005-12-15 19:02:38 +00001702 if (N0.getOpcode() == ISD::LOAD && N0.hasOneUse() &&
1703 (!AfterLegalize||TLI.isOperationLegal(ISD::SEXTLOAD, N0.getValueType()))){
Nate Begeman3df4d522005-10-12 20:40:40 +00001704 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, N0.getOperand(0),
1705 N0.getOperand(1), N0.getOperand(2),
1706 N0.getValueType());
Chris Lattnerd4771842005-12-14 19:25:30 +00001707 CombineTo(N, ExtLoad);
Chris Lattnerf9884052005-10-13 21:52:31 +00001708 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
1709 ExtLoad.getValue(1));
Nate Begeman765784a2005-10-12 23:18:53 +00001710 return SDOperand();
Nate Begeman3df4d522005-10-12 20:40:40 +00001711 }
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001712
1713 // fold (sext (sextload x)) -> (sext (truncate (sextload x)))
1714 // fold (sext ( extload x)) -> (sext (truncate (sextload x)))
1715 if ((N0.getOpcode() == ISD::SEXTLOAD || N0.getOpcode() == ISD::EXTLOAD) &&
1716 N0.hasOneUse()) {
1717 SDOperand ExtLoad = DAG.getNode(ISD::SEXTLOAD, VT, N0.getOperand(0),
1718 N0.getOperand(1), N0.getOperand(2),
1719 N0.getOperand(3));
Chris Lattnerd4771842005-12-14 19:25:30 +00001720 CombineTo(N, ExtLoad);
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001721 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
1722 ExtLoad.getValue(1));
1723 return SDOperand();
1724 }
1725
Nate Begeman83e75ec2005-09-06 04:43:02 +00001726 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001727}
1728
Nate Begeman83e75ec2005-09-06 04:43:02 +00001729SDOperand DAGCombiner::visitZERO_EXTEND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001730 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001731 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001732 MVT::ValueType VT = N->getValueType(0);
1733
Nate Begeman1d4d4142005-09-01 00:19:25 +00001734 // fold (zext c1) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00001735 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00001736 return DAG.getNode(ISD::ZERO_EXTEND, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001737 // fold (zext (zext x)) -> (zext x)
1738 if (N0.getOpcode() == ISD::ZERO_EXTEND)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001739 return DAG.getNode(ISD::ZERO_EXTEND, VT, N0.getOperand(0));
Evan Cheng110dec22005-12-14 02:19:23 +00001740 // fold (zext (truncate x)) -> (zextinreg x) iff x size == zext size.
1741 if (N0.getOpcode() == ISD::TRUNCATE && N0.getOperand(0).getValueType() == VT&&
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001742 (!AfterLegalize || TLI.isOperationLegal(ISD::AND, N0.getValueType())))
Chris Lattner00cb95c2005-12-14 07:58:38 +00001743 return DAG.getZeroExtendInReg(N0.getOperand(0), N0.getValueType());
Evan Cheng110dec22005-12-14 02:19:23 +00001744 // fold (zext (load x)) -> (zext (truncate (zextload x)))
Chris Lattnerd0f6d182005-12-15 19:02:38 +00001745 if (N0.getOpcode() == ISD::LOAD && N0.hasOneUse() &&
1746 (!AfterLegalize||TLI.isOperationLegal(ISD::ZEXTLOAD, N0.getValueType()))){
Evan Cheng110dec22005-12-14 02:19:23 +00001747 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, N0.getOperand(0),
1748 N0.getOperand(1), N0.getOperand(2),
1749 N0.getValueType());
Chris Lattnerd4771842005-12-14 19:25:30 +00001750 CombineTo(N, ExtLoad);
Evan Cheng110dec22005-12-14 02:19:23 +00001751 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
1752 ExtLoad.getValue(1));
1753 return SDOperand();
1754 }
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001755
1756 // fold (zext (zextload x)) -> (zext (truncate (zextload x)))
1757 // fold (zext ( extload x)) -> (zext (truncate (zextload x)))
1758 if ((N0.getOpcode() == ISD::ZEXTLOAD || N0.getOpcode() == ISD::EXTLOAD) &&
1759 N0.hasOneUse()) {
1760 SDOperand ExtLoad = DAG.getNode(ISD::ZEXTLOAD, VT, N0.getOperand(0),
1761 N0.getOperand(1), N0.getOperand(2),
1762 N0.getOperand(3));
Chris Lattnerd4771842005-12-14 19:25:30 +00001763 CombineTo(N, ExtLoad);
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001764 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
1765 ExtLoad.getValue(1));
1766 return SDOperand();
1767 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001768 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001769}
1770
Nate Begeman83e75ec2005-09-06 04:43:02 +00001771SDOperand DAGCombiner::visitSIGN_EXTEND_INREG(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001772 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001773 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001774 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001775 MVT::ValueType VT = N->getValueType(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001776 MVT::ValueType EVT = cast<VTSDNode>(N1)->getVT();
Nate Begeman07ed4172005-10-10 21:26:48 +00001777 unsigned EVTBits = MVT::getSizeInBits(EVT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001778
Nate Begeman1d4d4142005-09-01 00:19:25 +00001779 // fold (sext_in_reg c1) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00001780 if (N0C) {
1781 SDOperand Truncate = DAG.getConstant(N0C->getValue(), EVT);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001782 return DAG.getNode(ISD::SIGN_EXTEND, VT, Truncate);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001783 }
Nate Begeman646d7e22005-09-02 21:18:40 +00001784 // fold (sext_in_reg (sext_in_reg x, VT2), VT1) -> (sext_in_reg x, minVT) pt1
Nate Begeman1d4d4142005-09-01 00:19:25 +00001785 if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
Nate Begeman216def82005-10-14 01:29:07 +00001786 cast<VTSDNode>(N0.getOperand(1))->getVT() <= EVT) {
Nate Begeman83e75ec2005-09-06 04:43:02 +00001787 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001788 }
Nate Begeman646d7e22005-09-02 21:18:40 +00001789 // fold (sext_in_reg (sext_in_reg x, VT2), VT1) -> (sext_in_reg x, minVT) pt2
1790 if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
1791 EVT < cast<VTSDNode>(N0.getOperand(1))->getVT()) {
Nate Begeman83e75ec2005-09-06 04:43:02 +00001792 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0.getOperand(0), N1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001793 }
Nate Begeman1d4d4142005-09-01 00:19:25 +00001794 // fold (sext_in_reg (assert_sext x)) -> (assert_sext x)
1795 if (N0.getOpcode() == ISD::AssertSext &&
1796 cast<VTSDNode>(N0.getOperand(1))->getVT() <= EVT) {
Nate Begeman83e75ec2005-09-06 04:43:02 +00001797 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001798 }
1799 // fold (sext_in_reg (sextload x)) -> (sextload x)
1800 if (N0.getOpcode() == ISD::SEXTLOAD &&
1801 cast<VTSDNode>(N0.getOperand(3))->getVT() <= EVT) {
Nate Begeman83e75ec2005-09-06 04:43:02 +00001802 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001803 }
Nate Begeman4ebd8052005-09-01 23:24:04 +00001804 // fold (sext_in_reg (setcc x)) -> setcc x iff (setcc x) == 0 or -1
Nate Begeman1d4d4142005-09-01 00:19:25 +00001805 if (N0.getOpcode() == ISD::SETCC &&
1806 TLI.getSetCCResultContents() ==
1807 TargetLowering::ZeroOrNegativeOneSetCCResult)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001808 return N0;
Nate Begeman07ed4172005-10-10 21:26:48 +00001809 // fold (sext_in_reg x) -> (zext_in_reg x) if the sign bit is zero
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001810 if (TLI.MaskedValueIsZero(N0, 1ULL << (EVTBits-1)))
Nate Begemande996292006-02-03 22:24:05 +00001811 return DAG.getZeroExtendInReg(N0, EVT);
Nate Begeman07ed4172005-10-10 21:26:48 +00001812 // fold (sext_in_reg (srl x)) -> sra x
1813 if (N0.getOpcode() == ISD::SRL &&
1814 N0.getOperand(1).getOpcode() == ISD::Constant &&
1815 cast<ConstantSDNode>(N0.getOperand(1))->getValue() == EVTBits) {
1816 return DAG.getNode(ISD::SRA, N0.getValueType(), N0.getOperand(0),
1817 N0.getOperand(1));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001818 }
Nate Begemanded49632005-10-13 03:11:28 +00001819 // fold (sext_inreg (extload x)) -> (sextload x)
1820 if (N0.getOpcode() == ISD::EXTLOAD &&
1821 EVT == cast<VTSDNode>(N0.getOperand(3))->getVT() &&
Nate Begemanbfd65a02005-10-13 18:34:58 +00001822 (!AfterLegalize || TLI.isOperationLegal(ISD::SEXTLOAD, EVT))) {
Nate Begemanded49632005-10-13 03:11:28 +00001823 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, N0.getOperand(0),
1824 N0.getOperand(1), N0.getOperand(2),
1825 EVT);
Chris Lattnerd4771842005-12-14 19:25:30 +00001826 CombineTo(N, ExtLoad);
Nate Begemanbfd65a02005-10-13 18:34:58 +00001827 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Nate Begemanded49632005-10-13 03:11:28 +00001828 return SDOperand();
1829 }
1830 // fold (sext_inreg (zextload x)) -> (sextload x) iff load has one use
Chris Lattner40c62d52005-10-18 06:04:22 +00001831 if (N0.getOpcode() == ISD::ZEXTLOAD && N0.hasOneUse() &&
Nate Begemanded49632005-10-13 03:11:28 +00001832 EVT == cast<VTSDNode>(N0.getOperand(3))->getVT() &&
Nate Begemanbfd65a02005-10-13 18:34:58 +00001833 (!AfterLegalize || TLI.isOperationLegal(ISD::SEXTLOAD, EVT))) {
Nate Begemanded49632005-10-13 03:11:28 +00001834 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, N0.getOperand(0),
1835 N0.getOperand(1), N0.getOperand(2),
1836 EVT);
Chris Lattnerd4771842005-12-14 19:25:30 +00001837 CombineTo(N, ExtLoad);
Nate Begemanbfd65a02005-10-13 18:34:58 +00001838 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Nate Begemanded49632005-10-13 03:11:28 +00001839 return SDOperand();
1840 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001841 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001842}
1843
Nate Begeman83e75ec2005-09-06 04:43:02 +00001844SDOperand DAGCombiner::visitTRUNCATE(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001845 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001846 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001847 MVT::ValueType VT = N->getValueType(0);
1848
1849 // noop truncate
1850 if (N0.getValueType() == N->getValueType(0))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001851 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001852 // fold (truncate c1) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00001853 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00001854 return DAG.getNode(ISD::TRUNCATE, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001855 // fold (truncate (truncate x)) -> (truncate x)
1856 if (N0.getOpcode() == ISD::TRUNCATE)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001857 return DAG.getNode(ISD::TRUNCATE, VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001858 // fold (truncate (ext x)) -> (ext x) or (truncate x) or x
1859 if (N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::SIGN_EXTEND){
1860 if (N0.getValueType() < VT)
1861 // if the source is smaller than the dest, we still need an extend
Nate Begeman83e75ec2005-09-06 04:43:02 +00001862 return DAG.getNode(N0.getOpcode(), VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001863 else if (N0.getValueType() > VT)
1864 // if the source is larger than the dest, than we just need the truncate
Nate Begeman83e75ec2005-09-06 04:43:02 +00001865 return DAG.getNode(ISD::TRUNCATE, VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001866 else
1867 // if the source and dest are the same type, we can drop both the extend
1868 // and the truncate
Nate Begeman83e75ec2005-09-06 04:43:02 +00001869 return N0.getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001870 }
Nate Begeman3df4d522005-10-12 20:40:40 +00001871 // fold (truncate (load x)) -> (smaller load x)
Chris Lattner40c62d52005-10-18 06:04:22 +00001872 if (N0.getOpcode() == ISD::LOAD && N0.hasOneUse()) {
Nate Begeman3df4d522005-10-12 20:40:40 +00001873 assert(MVT::getSizeInBits(N0.getValueType()) > MVT::getSizeInBits(VT) &&
1874 "Cannot truncate to larger type!");
1875 MVT::ValueType PtrType = N0.getOperand(1).getValueType();
Nate Begeman765784a2005-10-12 23:18:53 +00001876 // For big endian targets, we need to add an offset to the pointer to load
1877 // the correct bytes. For little endian systems, we merely need to read
1878 // fewer bytes from the same pointer.
Nate Begeman3df4d522005-10-12 20:40:40 +00001879 uint64_t PtrOff =
1880 (MVT::getSizeInBits(N0.getValueType()) - MVT::getSizeInBits(VT)) / 8;
Nate Begeman765784a2005-10-12 23:18:53 +00001881 SDOperand NewPtr = TLI.isLittleEndian() ? N0.getOperand(1) :
1882 DAG.getNode(ISD::ADD, PtrType, N0.getOperand(1),
1883 DAG.getConstant(PtrOff, PtrType));
Chris Lattner5750df92006-03-01 04:03:14 +00001884 AddToWorkList(NewPtr.Val);
Nate Begeman3df4d522005-10-12 20:40:40 +00001885 SDOperand Load = DAG.getLoad(VT, N0.getOperand(0), NewPtr,N0.getOperand(2));
Chris Lattner5750df92006-03-01 04:03:14 +00001886 AddToWorkList(N);
Chris Lattner24edbb72005-10-13 22:10:05 +00001887 CombineTo(N0.Val, Load, Load.getValue(1));
Nate Begeman765784a2005-10-12 23:18:53 +00001888 return SDOperand();
Nate Begeman3df4d522005-10-12 20:40:40 +00001889 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001890 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001891}
1892
Chris Lattner94683772005-12-23 05:30:37 +00001893SDOperand DAGCombiner::visitBIT_CONVERT(SDNode *N) {
1894 SDOperand N0 = N->getOperand(0);
1895 MVT::ValueType VT = N->getValueType(0);
1896
1897 // If the input is a constant, let getNode() fold it.
1898 if (isa<ConstantSDNode>(N0) || isa<ConstantFPSDNode>(N0)) {
1899 SDOperand Res = DAG.getNode(ISD::BIT_CONVERT, VT, N0);
1900 if (Res.Val != N) return Res;
1901 }
1902
Chris Lattnerc8547d82005-12-23 05:37:50 +00001903 if (N0.getOpcode() == ISD::BIT_CONVERT) // conv(conv(x,t1),t2) -> conv(x,t2)
1904 return DAG.getNode(ISD::BIT_CONVERT, VT, N0.getOperand(0));
1905
Chris Lattner57104102005-12-23 05:44:41 +00001906 // fold (conv (load x)) -> (load (conv*)x)
Chris Lattnerbf40c4b2006-01-15 18:58:59 +00001907 // FIXME: These xforms need to know that the resultant load doesn't need a
1908 // higher alignment than the original!
1909 if (0 && N0.getOpcode() == ISD::LOAD && N0.hasOneUse()) {
Chris Lattner57104102005-12-23 05:44:41 +00001910 SDOperand Load = DAG.getLoad(VT, N0.getOperand(0), N0.getOperand(1),
1911 N0.getOperand(2));
Chris Lattner5750df92006-03-01 04:03:14 +00001912 AddToWorkList(N);
Chris Lattner57104102005-12-23 05:44:41 +00001913 CombineTo(N0.Val, DAG.getNode(ISD::BIT_CONVERT, N0.getValueType(), Load),
1914 Load.getValue(1));
1915 return Load;
1916 }
1917
Chris Lattner94683772005-12-23 05:30:37 +00001918 return SDOperand();
1919}
1920
Chris Lattner01b3d732005-09-28 22:28:18 +00001921SDOperand DAGCombiner::visitFADD(SDNode *N) {
1922 SDOperand N0 = N->getOperand(0);
1923 SDOperand N1 = N->getOperand(1);
Nate Begemana0e221d2005-10-18 00:28:13 +00001924 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
1925 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00001926 MVT::ValueType VT = N->getValueType(0);
Nate Begemana0e221d2005-10-18 00:28:13 +00001927
1928 // fold (fadd c1, c2) -> c1+c2
1929 if (N0CFP && N1CFP)
Nate Begemana148d982006-01-18 22:35:16 +00001930 return DAG.getNode(ISD::FADD, VT, N0, N1);
Nate Begemana0e221d2005-10-18 00:28:13 +00001931 // canonicalize constant to RHS
1932 if (N0CFP && !N1CFP)
1933 return DAG.getNode(ISD::FADD, VT, N1, N0);
Chris Lattner01b3d732005-09-28 22:28:18 +00001934 // fold (A + (-B)) -> A-B
1935 if (N1.getOpcode() == ISD::FNEG)
1936 return DAG.getNode(ISD::FSUB, VT, N0, N1.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00001937 // fold ((-A) + B) -> B-A
1938 if (N0.getOpcode() == ISD::FNEG)
1939 return DAG.getNode(ISD::FSUB, VT, N1, N0.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00001940 return SDOperand();
1941}
1942
1943SDOperand DAGCombiner::visitFSUB(SDNode *N) {
1944 SDOperand N0 = N->getOperand(0);
1945 SDOperand N1 = N->getOperand(1);
Nate Begemana0e221d2005-10-18 00:28:13 +00001946 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
1947 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00001948 MVT::ValueType VT = N->getValueType(0);
Nate Begemana0e221d2005-10-18 00:28:13 +00001949
1950 // fold (fsub c1, c2) -> c1-c2
1951 if (N0CFP && N1CFP)
Nate Begemana148d982006-01-18 22:35:16 +00001952 return DAG.getNode(ISD::FSUB, VT, N0, N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00001953 // fold (A-(-B)) -> A+B
1954 if (N1.getOpcode() == ISD::FNEG)
Nate Begemana148d982006-01-18 22:35:16 +00001955 return DAG.getNode(ISD::FADD, VT, N0, N1.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00001956 return SDOperand();
1957}
1958
1959SDOperand DAGCombiner::visitFMUL(SDNode *N) {
1960 SDOperand N0 = N->getOperand(0);
1961 SDOperand N1 = N->getOperand(1);
Nate Begeman11af4ea2005-10-17 20:40:11 +00001962 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
1963 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00001964 MVT::ValueType VT = N->getValueType(0);
1965
Nate Begeman11af4ea2005-10-17 20:40:11 +00001966 // fold (fmul c1, c2) -> c1*c2
1967 if (N0CFP && N1CFP)
Nate Begemana148d982006-01-18 22:35:16 +00001968 return DAG.getNode(ISD::FMUL, VT, N0, N1);
Nate Begeman11af4ea2005-10-17 20:40:11 +00001969 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001970 if (N0CFP && !N1CFP)
1971 return DAG.getNode(ISD::FMUL, VT, N1, N0);
Nate Begeman11af4ea2005-10-17 20:40:11 +00001972 // fold (fmul X, 2.0) -> (fadd X, X)
1973 if (N1CFP && N1CFP->isExactlyValue(+2.0))
1974 return DAG.getNode(ISD::FADD, VT, N0, N0);
Chris Lattner01b3d732005-09-28 22:28:18 +00001975 return SDOperand();
1976}
1977
1978SDOperand DAGCombiner::visitFDIV(SDNode *N) {
1979 SDOperand N0 = N->getOperand(0);
1980 SDOperand N1 = N->getOperand(1);
Nate Begemana148d982006-01-18 22:35:16 +00001981 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
1982 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00001983 MVT::ValueType VT = N->getValueType(0);
1984
Nate Begemana148d982006-01-18 22:35:16 +00001985 // fold (fdiv c1, c2) -> c1/c2
1986 if (N0CFP && N1CFP)
1987 return DAG.getNode(ISD::FDIV, VT, N0, N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00001988 return SDOperand();
1989}
1990
1991SDOperand DAGCombiner::visitFREM(SDNode *N) {
1992 SDOperand N0 = N->getOperand(0);
1993 SDOperand N1 = N->getOperand(1);
Nate Begemana148d982006-01-18 22:35:16 +00001994 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
1995 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00001996 MVT::ValueType VT = N->getValueType(0);
1997
Nate Begemana148d982006-01-18 22:35:16 +00001998 // fold (frem c1, c2) -> fmod(c1,c2)
1999 if (N0CFP && N1CFP)
2000 return DAG.getNode(ISD::FREM, VT, N0, N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002001 return SDOperand();
2002}
2003
Chris Lattner12d83032006-03-05 05:30:57 +00002004SDOperand DAGCombiner::visitFCOPYSIGN(SDNode *N) {
2005 SDOperand N0 = N->getOperand(0);
2006 SDOperand N1 = N->getOperand(1);
2007 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2008 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
2009 MVT::ValueType VT = N->getValueType(0);
2010
2011 if (N0CFP && N1CFP) // Constant fold
2012 return DAG.getNode(ISD::FCOPYSIGN, VT, N0, N1);
2013
2014 if (N1CFP) {
2015 // copysign(x, c1) -> fabs(x) iff ispos(c1)
2016 // copysign(x, c1) -> fneg(fabs(x)) iff isneg(c1)
2017 union {
2018 double d;
2019 int64_t i;
2020 } u;
2021 u.d = N1CFP->getValue();
2022 if (u.i >= 0)
2023 return DAG.getNode(ISD::FABS, VT, N0);
2024 else
2025 return DAG.getNode(ISD::FNEG, VT, DAG.getNode(ISD::FABS, VT, N0));
2026 }
2027
2028 // copysign(fabs(x), y) -> copysign(x, y)
2029 // copysign(fneg(x), y) -> copysign(x, y)
2030 // copysign(copysign(x,z), y) -> copysign(x, y)
2031 if (N0.getOpcode() == ISD::FABS || N0.getOpcode() == ISD::FNEG ||
2032 N0.getOpcode() == ISD::FCOPYSIGN)
2033 return DAG.getNode(ISD::FCOPYSIGN, VT, N0.getOperand(0), N1);
2034
2035 // copysign(x, abs(y)) -> abs(x)
2036 if (N1.getOpcode() == ISD::FABS)
2037 return DAG.getNode(ISD::FABS, VT, N0);
2038
2039 // copysign(x, copysign(y,z)) -> copysign(x, z)
2040 if (N1.getOpcode() == ISD::FCOPYSIGN)
2041 return DAG.getNode(ISD::FCOPYSIGN, VT, N0, N1.getOperand(1));
2042
2043 // copysign(x, fp_extend(y)) -> copysign(x, y)
2044 // copysign(x, fp_round(y)) -> copysign(x, y)
2045 if (N1.getOpcode() == ISD::FP_EXTEND || N1.getOpcode() == ISD::FP_ROUND)
2046 return DAG.getNode(ISD::FCOPYSIGN, VT, N0, N1.getOperand(0));
2047
2048 return SDOperand();
2049}
2050
2051
Chris Lattner01b3d732005-09-28 22:28:18 +00002052
Nate Begeman83e75ec2005-09-06 04:43:02 +00002053SDOperand DAGCombiner::visitSINT_TO_FP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002054 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002055 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begemana148d982006-01-18 22:35:16 +00002056 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002057
2058 // fold (sint_to_fp c1) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002059 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00002060 return DAG.getNode(ISD::SINT_TO_FP, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002061 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002062}
2063
Nate Begeman83e75ec2005-09-06 04:43:02 +00002064SDOperand DAGCombiner::visitUINT_TO_FP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002065 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002066 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begemana148d982006-01-18 22:35:16 +00002067 MVT::ValueType VT = N->getValueType(0);
2068
Nate Begeman1d4d4142005-09-01 00:19:25 +00002069 // fold (uint_to_fp c1) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002070 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00002071 return DAG.getNode(ISD::UINT_TO_FP, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002072 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002073}
2074
Nate Begeman83e75ec2005-09-06 04:43:02 +00002075SDOperand DAGCombiner::visitFP_TO_SINT(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002076 SDOperand N0 = N->getOperand(0);
2077 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2078 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002079
2080 // fold (fp_to_sint c1fp) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00002081 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002082 return DAG.getNode(ISD::FP_TO_SINT, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002083 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002084}
2085
Nate Begeman83e75ec2005-09-06 04:43:02 +00002086SDOperand DAGCombiner::visitFP_TO_UINT(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002087 SDOperand N0 = N->getOperand(0);
2088 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2089 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002090
2091 // fold (fp_to_uint c1fp) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00002092 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002093 return DAG.getNode(ISD::FP_TO_UINT, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002094 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002095}
2096
Nate Begeman83e75ec2005-09-06 04:43:02 +00002097SDOperand DAGCombiner::visitFP_ROUND(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002098 SDOperand N0 = N->getOperand(0);
2099 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2100 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002101
2102 // fold (fp_round c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002103 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002104 return DAG.getNode(ISD::FP_ROUND, VT, N0);
Chris Lattner79dbea52006-03-13 06:26:26 +00002105
2106 // fold (fp_round (fp_extend x)) -> x
2107 if (N0.getOpcode() == ISD::FP_EXTEND && VT == N0.getOperand(0).getValueType())
2108 return N0.getOperand(0);
2109
2110 // fold (fp_round (copysign X, Y)) -> (copysign (fp_round X), Y)
2111 if (N0.getOpcode() == ISD::FCOPYSIGN && N0.Val->hasOneUse()) {
2112 SDOperand Tmp = DAG.getNode(ISD::FP_ROUND, VT, N0.getOperand(0));
2113 AddToWorkList(Tmp.Val);
2114 return DAG.getNode(ISD::FCOPYSIGN, VT, Tmp, N0.getOperand(1));
2115 }
2116
Nate Begeman83e75ec2005-09-06 04:43:02 +00002117 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002118}
2119
Nate Begeman83e75ec2005-09-06 04:43:02 +00002120SDOperand DAGCombiner::visitFP_ROUND_INREG(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002121 SDOperand N0 = N->getOperand(0);
2122 MVT::ValueType VT = N->getValueType(0);
2123 MVT::ValueType EVT = cast<VTSDNode>(N->getOperand(1))->getVT();
Nate Begeman646d7e22005-09-02 21:18:40 +00002124 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002125
Nate Begeman1d4d4142005-09-01 00:19:25 +00002126 // fold (fp_round_inreg c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002127 if (N0CFP) {
2128 SDOperand Round = DAG.getConstantFP(N0CFP->getValue(), EVT);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002129 return DAG.getNode(ISD::FP_EXTEND, VT, Round);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002130 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00002131 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002132}
2133
Nate Begeman83e75ec2005-09-06 04:43:02 +00002134SDOperand DAGCombiner::visitFP_EXTEND(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002135 SDOperand N0 = N->getOperand(0);
2136 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2137 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002138
2139 // fold (fp_extend c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002140 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002141 return DAG.getNode(ISD::FP_EXTEND, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002142 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002143}
2144
Nate Begeman83e75ec2005-09-06 04:43:02 +00002145SDOperand DAGCombiner::visitFNEG(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002146 SDOperand N0 = N->getOperand(0);
2147 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2148 MVT::ValueType VT = N->getValueType(0);
2149
2150 // fold (fneg c1) -> -c1
Nate Begeman646d7e22005-09-02 21:18:40 +00002151 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002152 return DAG.getNode(ISD::FNEG, VT, N0);
2153 // fold (fneg (sub x, y)) -> (sub y, x)
Chris Lattner12d83032006-03-05 05:30:57 +00002154 if (N0.getOpcode() == ISD::SUB)
2155 return DAG.getNode(ISD::SUB, VT, N0.getOperand(1), N0.getOperand(0));
Nate Begemana148d982006-01-18 22:35:16 +00002156 // fold (fneg (fneg x)) -> x
Chris Lattner12d83032006-03-05 05:30:57 +00002157 if (N0.getOpcode() == ISD::FNEG)
2158 return N0.getOperand(0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002159 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002160}
2161
Nate Begeman83e75ec2005-09-06 04:43:02 +00002162SDOperand DAGCombiner::visitFABS(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002163 SDOperand N0 = N->getOperand(0);
2164 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2165 MVT::ValueType VT = N->getValueType(0);
2166
Nate Begeman1d4d4142005-09-01 00:19:25 +00002167 // fold (fabs c1) -> fabs(c1)
Nate Begeman646d7e22005-09-02 21:18:40 +00002168 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002169 return DAG.getNode(ISD::FABS, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002170 // fold (fabs (fabs x)) -> (fabs x)
Chris Lattner12d83032006-03-05 05:30:57 +00002171 if (N0.getOpcode() == ISD::FABS)
Nate Begeman83e75ec2005-09-06 04:43:02 +00002172 return N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002173 // fold (fabs (fneg x)) -> (fabs x)
Chris Lattner12d83032006-03-05 05:30:57 +00002174 // fold (fabs (fcopysign x, y)) -> (fabs x)
2175 if (N0.getOpcode() == ISD::FNEG || N0.getOpcode() == ISD::FCOPYSIGN)
2176 return DAG.getNode(ISD::FABS, VT, N0.getOperand(0));
2177
Nate Begeman83e75ec2005-09-06 04:43:02 +00002178 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002179}
2180
Nate Begeman44728a72005-09-19 22:34:01 +00002181SDOperand DAGCombiner::visitBRCOND(SDNode *N) {
2182 SDOperand Chain = N->getOperand(0);
2183 SDOperand N1 = N->getOperand(1);
2184 SDOperand N2 = N->getOperand(2);
2185 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
2186
2187 // never taken branch, fold to chain
2188 if (N1C && N1C->isNullValue())
2189 return Chain;
2190 // unconditional branch
Nate Begemane17daeb2005-10-05 21:43:42 +00002191 if (N1C && N1C->getValue() == 1)
Nate Begeman44728a72005-09-19 22:34:01 +00002192 return DAG.getNode(ISD::BR, MVT::Other, Chain, N2);
Nate Begeman750ac1b2006-02-01 07:19:44 +00002193 // fold a brcond with a setcc condition into a BR_CC node if BR_CC is legal
2194 // on the target.
2195 if (N1.getOpcode() == ISD::SETCC &&
2196 TLI.isOperationLegal(ISD::BR_CC, MVT::Other)) {
2197 return DAG.getNode(ISD::BR_CC, MVT::Other, Chain, N1.getOperand(2),
2198 N1.getOperand(0), N1.getOperand(1), N2);
2199 }
Nate Begeman44728a72005-09-19 22:34:01 +00002200 return SDOperand();
2201}
2202
2203SDOperand DAGCombiner::visitBRCONDTWOWAY(SDNode *N) {
2204 SDOperand Chain = N->getOperand(0);
2205 SDOperand N1 = N->getOperand(1);
2206 SDOperand N2 = N->getOperand(2);
2207 SDOperand N3 = N->getOperand(3);
2208 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
2209
2210 // unconditional branch to true mbb
2211 if (N1C && N1C->getValue() == 1)
2212 return DAG.getNode(ISD::BR, MVT::Other, Chain, N2);
2213 // unconditional branch to false mbb
2214 if (N1C && N1C->isNullValue())
2215 return DAG.getNode(ISD::BR, MVT::Other, Chain, N3);
Nate Begeman750ac1b2006-02-01 07:19:44 +00002216 // fold a brcondtwoway with a setcc condition into a BRTWOWAY_CC node if
2217 // BRTWOWAY_CC is legal on the target.
2218 if (N1.getOpcode() == ISD::SETCC &&
2219 TLI.isOperationLegal(ISD::BRTWOWAY_CC, MVT::Other)) {
2220 std::vector<SDOperand> Ops;
2221 Ops.push_back(Chain);
2222 Ops.push_back(N1.getOperand(2));
2223 Ops.push_back(N1.getOperand(0));
2224 Ops.push_back(N1.getOperand(1));
2225 Ops.push_back(N2);
2226 Ops.push_back(N3);
2227 return DAG.getNode(ISD::BRTWOWAY_CC, MVT::Other, Ops);
2228 }
Nate Begeman44728a72005-09-19 22:34:01 +00002229 return SDOperand();
2230}
2231
Chris Lattner3ea0b472005-10-05 06:47:48 +00002232// Operand List for BR_CC: Chain, CondCC, CondLHS, CondRHS, DestBB.
2233//
Nate Begeman44728a72005-09-19 22:34:01 +00002234SDOperand DAGCombiner::visitBR_CC(SDNode *N) {
Chris Lattner3ea0b472005-10-05 06:47:48 +00002235 CondCodeSDNode *CC = cast<CondCodeSDNode>(N->getOperand(1));
2236 SDOperand CondLHS = N->getOperand(2), CondRHS = N->getOperand(3);
2237
2238 // Use SimplifySetCC to simplify SETCC's.
Nate Begemane17daeb2005-10-05 21:43:42 +00002239 SDOperand Simp = SimplifySetCC(MVT::i1, CondLHS, CondRHS, CC->get(), false);
2240 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(Simp.Val);
2241
2242 // fold br_cc true, dest -> br dest (unconditional branch)
2243 if (SCCC && SCCC->getValue())
2244 return DAG.getNode(ISD::BR, MVT::Other, N->getOperand(0),
2245 N->getOperand(4));
2246 // fold br_cc false, dest -> unconditional fall through
2247 if (SCCC && SCCC->isNullValue())
2248 return N->getOperand(0);
2249 // fold to a simpler setcc
2250 if (Simp.Val && Simp.getOpcode() == ISD::SETCC)
2251 return DAG.getNode(ISD::BR_CC, MVT::Other, N->getOperand(0),
2252 Simp.getOperand(2), Simp.getOperand(0),
2253 Simp.getOperand(1), N->getOperand(4));
Nate Begeman44728a72005-09-19 22:34:01 +00002254 return SDOperand();
2255}
2256
2257SDOperand DAGCombiner::visitBRTWOWAY_CC(SDNode *N) {
Nate Begemane17daeb2005-10-05 21:43:42 +00002258 SDOperand Chain = N->getOperand(0);
2259 SDOperand CCN = N->getOperand(1);
2260 SDOperand LHS = N->getOperand(2);
2261 SDOperand RHS = N->getOperand(3);
2262 SDOperand N4 = N->getOperand(4);
2263 SDOperand N5 = N->getOperand(5);
2264
2265 SDOperand SCC = SimplifySetCC(TLI.getSetCCResultTy(), LHS, RHS,
2266 cast<CondCodeSDNode>(CCN)->get(), false);
2267 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.Val);
2268
2269 // fold select_cc lhs, rhs, x, x, cc -> x
2270 if (N4 == N5)
2271 return DAG.getNode(ISD::BR, MVT::Other, Chain, N4);
2272 // fold select_cc true, x, y -> x
2273 if (SCCC && SCCC->getValue())
2274 return DAG.getNode(ISD::BR, MVT::Other, Chain, N4);
2275 // fold select_cc false, x, y -> y
2276 if (SCCC && SCCC->isNullValue())
2277 return DAG.getNode(ISD::BR, MVT::Other, Chain, N5);
2278 // fold to a simpler setcc
Chris Lattner03d5e872006-01-29 06:00:45 +00002279 if (SCC.Val && SCC.getOpcode() == ISD::SETCC) {
2280 std::vector<SDOperand> Ops;
2281 Ops.push_back(Chain);
2282 Ops.push_back(SCC.getOperand(2));
2283 Ops.push_back(SCC.getOperand(0));
2284 Ops.push_back(SCC.getOperand(1));
2285 Ops.push_back(N4);
2286 Ops.push_back(N5);
2287 return DAG.getNode(ISD::BRTWOWAY_CC, MVT::Other, Ops);
2288 }
Nate Begeman44728a72005-09-19 22:34:01 +00002289 return SDOperand();
2290}
2291
Chris Lattner01a22022005-10-10 22:04:48 +00002292SDOperand DAGCombiner::visitLOAD(SDNode *N) {
2293 SDOperand Chain = N->getOperand(0);
2294 SDOperand Ptr = N->getOperand(1);
2295 SDOperand SrcValue = N->getOperand(2);
2296
2297 // If this load is directly stored, replace the load value with the stored
2298 // value.
2299 // TODO: Handle store large -> read small portion.
2300 // TODO: Handle TRUNCSTORE/EXTLOAD
2301 if (Chain.getOpcode() == ISD::STORE && Chain.getOperand(2) == Ptr &&
2302 Chain.getOperand(1).getValueType() == N->getValueType(0))
2303 return CombineTo(N, Chain.getOperand(1), Chain);
2304
2305 return SDOperand();
2306}
2307
Chris Lattner87514ca2005-10-10 22:31:19 +00002308SDOperand DAGCombiner::visitSTORE(SDNode *N) {
2309 SDOperand Chain = N->getOperand(0);
2310 SDOperand Value = N->getOperand(1);
2311 SDOperand Ptr = N->getOperand(2);
2312 SDOperand SrcValue = N->getOperand(3);
2313
2314 // If this is a store that kills a previous store, remove the previous store.
Chris Lattner04ecf6d2005-10-10 23:00:08 +00002315 if (Chain.getOpcode() == ISD::STORE && Chain.getOperand(2) == Ptr &&
Chris Lattnerfe7f0462005-10-27 07:10:34 +00002316 Chain.Val->hasOneUse() /* Avoid introducing DAG cycles */ &&
2317 // Make sure that these stores are the same value type:
2318 // FIXME: we really care that the second store is >= size of the first.
2319 Value.getValueType() == Chain.getOperand(1).getValueType()) {
Chris Lattner87514ca2005-10-10 22:31:19 +00002320 // Create a new store of Value that replaces both stores.
2321 SDNode *PrevStore = Chain.Val;
Chris Lattner04ecf6d2005-10-10 23:00:08 +00002322 if (PrevStore->getOperand(1) == Value) // Same value multiply stored.
2323 return Chain;
Chris Lattner87514ca2005-10-10 22:31:19 +00002324 SDOperand NewStore = DAG.getNode(ISD::STORE, MVT::Other,
2325 PrevStore->getOperand(0), Value, Ptr,
2326 SrcValue);
Chris Lattner04ecf6d2005-10-10 23:00:08 +00002327 CombineTo(N, NewStore); // Nuke this store.
Chris Lattner87514ca2005-10-10 22:31:19 +00002328 CombineTo(PrevStore, NewStore); // Nuke the previous store.
Chris Lattner04ecf6d2005-10-10 23:00:08 +00002329 return SDOperand(N, 0);
Chris Lattner87514ca2005-10-10 22:31:19 +00002330 }
2331
Chris Lattnerc33baaa2005-12-23 05:48:07 +00002332 // If this is a store of a bit convert, store the input value.
Chris Lattnerbf40c4b2006-01-15 18:58:59 +00002333 // FIXME: This needs to know that the resultant store does not need a
2334 // higher alignment than the original.
2335 if (0 && Value.getOpcode() == ISD::BIT_CONVERT)
Chris Lattnerc33baaa2005-12-23 05:48:07 +00002336 return DAG.getNode(ISD::STORE, MVT::Other, Chain, Value.getOperand(0),
2337 Ptr, SrcValue);
2338
Chris Lattner87514ca2005-10-10 22:31:19 +00002339 return SDOperand();
2340}
2341
Nate Begeman44728a72005-09-19 22:34:01 +00002342SDOperand DAGCombiner::SimplifySelect(SDOperand N0, SDOperand N1, SDOperand N2){
Nate Begemanf845b452005-10-08 00:29:44 +00002343 assert(N0.getOpcode() ==ISD::SETCC && "First argument must be a SetCC node!");
2344
2345 SDOperand SCC = SimplifySelectCC(N0.getOperand(0), N0.getOperand(1), N1, N2,
2346 cast<CondCodeSDNode>(N0.getOperand(2))->get());
2347 // If we got a simplified select_cc node back from SimplifySelectCC, then
2348 // break it down into a new SETCC node, and a new SELECT node, and then return
2349 // the SELECT node, since we were called with a SELECT node.
2350 if (SCC.Val) {
2351 // Check to see if we got a select_cc back (to turn into setcc/select).
2352 // Otherwise, just return whatever node we got back, like fabs.
2353 if (SCC.getOpcode() == ISD::SELECT_CC) {
2354 SDOperand SETCC = DAG.getNode(ISD::SETCC, N0.getValueType(),
2355 SCC.getOperand(0), SCC.getOperand(1),
2356 SCC.getOperand(4));
Chris Lattner5750df92006-03-01 04:03:14 +00002357 AddToWorkList(SETCC.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00002358 return DAG.getNode(ISD::SELECT, SCC.getValueType(), SCC.getOperand(2),
2359 SCC.getOperand(3), SETCC);
2360 }
2361 return SCC;
2362 }
Nate Begeman44728a72005-09-19 22:34:01 +00002363 return SDOperand();
2364}
2365
Chris Lattner40c62d52005-10-18 06:04:22 +00002366/// SimplifySelectOps - Given a SELECT or a SELECT_CC node, where LHS and RHS
2367/// are the two values being selected between, see if we can simplify the
2368/// select.
2369///
2370bool DAGCombiner::SimplifySelectOps(SDNode *TheSelect, SDOperand LHS,
2371 SDOperand RHS) {
2372
2373 // If this is a select from two identical things, try to pull the operation
2374 // through the select.
2375 if (LHS.getOpcode() == RHS.getOpcode() && LHS.hasOneUse() && RHS.hasOneUse()){
2376#if 0
2377 std::cerr << "SELECT: ["; LHS.Val->dump();
2378 std::cerr << "] ["; RHS.Val->dump();
2379 std::cerr << "]\n";
2380#endif
2381
2382 // If this is a load and the token chain is identical, replace the select
2383 // of two loads with a load through a select of the address to load from.
2384 // This triggers in things like "select bool X, 10.0, 123.0" after the FP
2385 // constants have been dropped into the constant pool.
2386 if ((LHS.getOpcode() == ISD::LOAD ||
2387 LHS.getOpcode() == ISD::EXTLOAD ||
2388 LHS.getOpcode() == ISD::ZEXTLOAD ||
2389 LHS.getOpcode() == ISD::SEXTLOAD) &&
2390 // Token chains must be identical.
2391 LHS.getOperand(0) == RHS.getOperand(0) &&
2392 // If this is an EXTLOAD, the VT's must match.
2393 (LHS.getOpcode() == ISD::LOAD ||
2394 LHS.getOperand(3) == RHS.getOperand(3))) {
2395 // FIXME: this conflates two src values, discarding one. This is not
2396 // the right thing to do, but nothing uses srcvalues now. When they do,
2397 // turn SrcValue into a list of locations.
2398 SDOperand Addr;
2399 if (TheSelect->getOpcode() == ISD::SELECT)
2400 Addr = DAG.getNode(ISD::SELECT, LHS.getOperand(1).getValueType(),
2401 TheSelect->getOperand(0), LHS.getOperand(1),
2402 RHS.getOperand(1));
2403 else
2404 Addr = DAG.getNode(ISD::SELECT_CC, LHS.getOperand(1).getValueType(),
2405 TheSelect->getOperand(0),
2406 TheSelect->getOperand(1),
2407 LHS.getOperand(1), RHS.getOperand(1),
2408 TheSelect->getOperand(4));
2409
2410 SDOperand Load;
2411 if (LHS.getOpcode() == ISD::LOAD)
2412 Load = DAG.getLoad(TheSelect->getValueType(0), LHS.getOperand(0),
2413 Addr, LHS.getOperand(2));
2414 else
2415 Load = DAG.getExtLoad(LHS.getOpcode(), TheSelect->getValueType(0),
2416 LHS.getOperand(0), Addr, LHS.getOperand(2),
2417 cast<VTSDNode>(LHS.getOperand(3))->getVT());
2418 // Users of the select now use the result of the load.
2419 CombineTo(TheSelect, Load);
2420
2421 // Users of the old loads now use the new load's chain. We know the
2422 // old-load value is dead now.
2423 CombineTo(LHS.Val, Load.getValue(0), Load.getValue(1));
2424 CombineTo(RHS.Val, Load.getValue(0), Load.getValue(1));
2425 return true;
2426 }
2427 }
2428
2429 return false;
2430}
2431
Nate Begeman44728a72005-09-19 22:34:01 +00002432SDOperand DAGCombiner::SimplifySelectCC(SDOperand N0, SDOperand N1,
2433 SDOperand N2, SDOperand N3,
2434 ISD::CondCode CC) {
Nate Begemanf845b452005-10-08 00:29:44 +00002435
2436 MVT::ValueType VT = N2.getValueType();
2437 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
2438 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
2439 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2.Val);
2440 ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N3.Val);
2441
2442 // Determine if the condition we're dealing with is constant
2443 SDOperand SCC = SimplifySetCC(TLI.getSetCCResultTy(), N0, N1, CC, false);
2444 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.Val);
2445
2446 // fold select_cc true, x, y -> x
2447 if (SCCC && SCCC->getValue())
2448 return N2;
2449 // fold select_cc false, x, y -> y
2450 if (SCCC && SCCC->getValue() == 0)
2451 return N3;
2452
2453 // Check to see if we can simplify the select into an fabs node
2454 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1)) {
2455 // Allow either -0.0 or 0.0
2456 if (CFP->getValue() == 0.0) {
2457 // select (setg[te] X, +/-0.0), X, fneg(X) -> fabs
2458 if ((CC == ISD::SETGE || CC == ISD::SETGT) &&
2459 N0 == N2 && N3.getOpcode() == ISD::FNEG &&
2460 N2 == N3.getOperand(0))
2461 return DAG.getNode(ISD::FABS, VT, N0);
2462
2463 // select (setl[te] X, +/-0.0), fneg(X), X -> fabs
2464 if ((CC == ISD::SETLT || CC == ISD::SETLE) &&
2465 N0 == N3 && N2.getOpcode() == ISD::FNEG &&
2466 N2.getOperand(0) == N3)
2467 return DAG.getNode(ISD::FABS, VT, N3);
2468 }
2469 }
2470
2471 // Check to see if we can perform the "gzip trick", transforming
2472 // select_cc setlt X, 0, A, 0 -> and (sra X, size(X)-1), A
2473 if (N1C && N1C->isNullValue() && N3C && N3C->isNullValue() &&
2474 MVT::isInteger(N0.getValueType()) &&
2475 MVT::isInteger(N2.getValueType()) && CC == ISD::SETLT) {
2476 MVT::ValueType XType = N0.getValueType();
2477 MVT::ValueType AType = N2.getValueType();
2478 if (XType >= AType) {
2479 // and (sra X, size(X)-1, A) -> "and (srl X, C2), A" iff A is a
Nate Begeman07ed4172005-10-10 21:26:48 +00002480 // single-bit constant.
Nate Begemanf845b452005-10-08 00:29:44 +00002481 if (N2C && ((N2C->getValue() & (N2C->getValue()-1)) == 0)) {
2482 unsigned ShCtV = Log2_64(N2C->getValue());
2483 ShCtV = MVT::getSizeInBits(XType)-ShCtV-1;
2484 SDOperand ShCt = DAG.getConstant(ShCtV, TLI.getShiftAmountTy());
2485 SDOperand Shift = DAG.getNode(ISD::SRL, XType, N0, ShCt);
Chris Lattner5750df92006-03-01 04:03:14 +00002486 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00002487 if (XType > AType) {
2488 Shift = DAG.getNode(ISD::TRUNCATE, AType, Shift);
Chris Lattner5750df92006-03-01 04:03:14 +00002489 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00002490 }
2491 return DAG.getNode(ISD::AND, AType, Shift, N2);
2492 }
2493 SDOperand Shift = DAG.getNode(ISD::SRA, XType, N0,
2494 DAG.getConstant(MVT::getSizeInBits(XType)-1,
2495 TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00002496 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00002497 if (XType > AType) {
2498 Shift = DAG.getNode(ISD::TRUNCATE, AType, Shift);
Chris Lattner5750df92006-03-01 04:03:14 +00002499 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00002500 }
2501 return DAG.getNode(ISD::AND, AType, Shift, N2);
2502 }
2503 }
Nate Begeman07ed4172005-10-10 21:26:48 +00002504
2505 // fold select C, 16, 0 -> shl C, 4
2506 if (N2C && N3C && N3C->isNullValue() && isPowerOf2_64(N2C->getValue()) &&
2507 TLI.getSetCCResultContents() == TargetLowering::ZeroOrOneSetCCResult) {
2508 // Get a SetCC of the condition
2509 // FIXME: Should probably make sure that setcc is legal if we ever have a
2510 // target where it isn't.
Nate Begemanb0d04a72006-02-18 02:40:58 +00002511 SDOperand Temp, SCC;
Nate Begeman07ed4172005-10-10 21:26:48 +00002512 // cast from setcc result type to select result type
Nate Begemanb0d04a72006-02-18 02:40:58 +00002513 if (AfterLegalize) {
2514 SCC = DAG.getSetCC(TLI.getSetCCResultTy(), N0, N1, CC);
Nate Begeman07ed4172005-10-10 21:26:48 +00002515 Temp = DAG.getZeroExtendInReg(SCC, N2.getValueType());
Nate Begemanb0d04a72006-02-18 02:40:58 +00002516 } else {
2517 SCC = DAG.getSetCC(MVT::i1, N0, N1, CC);
Nate Begeman07ed4172005-10-10 21:26:48 +00002518 Temp = DAG.getNode(ISD::ZERO_EXTEND, N2.getValueType(), SCC);
Nate Begemanb0d04a72006-02-18 02:40:58 +00002519 }
Chris Lattner5750df92006-03-01 04:03:14 +00002520 AddToWorkList(SCC.Val);
2521 AddToWorkList(Temp.Val);
Nate Begeman07ed4172005-10-10 21:26:48 +00002522 // shl setcc result by log2 n2c
2523 return DAG.getNode(ISD::SHL, N2.getValueType(), Temp,
2524 DAG.getConstant(Log2_64(N2C->getValue()),
2525 TLI.getShiftAmountTy()));
2526 }
2527
Nate Begemanf845b452005-10-08 00:29:44 +00002528 // Check to see if this is the equivalent of setcc
2529 // FIXME: Turn all of these into setcc if setcc if setcc is legal
2530 // otherwise, go ahead with the folds.
2531 if (0 && N3C && N3C->isNullValue() && N2C && (N2C->getValue() == 1ULL)) {
2532 MVT::ValueType XType = N0.getValueType();
2533 if (TLI.isOperationLegal(ISD::SETCC, TLI.getSetCCResultTy())) {
2534 SDOperand Res = DAG.getSetCC(TLI.getSetCCResultTy(), N0, N1, CC);
2535 if (Res.getValueType() != VT)
2536 Res = DAG.getNode(ISD::ZERO_EXTEND, VT, Res);
2537 return Res;
2538 }
2539
2540 // seteq X, 0 -> srl (ctlz X, log2(size(X)))
2541 if (N1C && N1C->isNullValue() && CC == ISD::SETEQ &&
2542 TLI.isOperationLegal(ISD::CTLZ, XType)) {
2543 SDOperand Ctlz = DAG.getNode(ISD::CTLZ, XType, N0);
2544 return DAG.getNode(ISD::SRL, XType, Ctlz,
2545 DAG.getConstant(Log2_32(MVT::getSizeInBits(XType)),
2546 TLI.getShiftAmountTy()));
2547 }
2548 // setgt X, 0 -> srl (and (-X, ~X), size(X)-1)
2549 if (N1C && N1C->isNullValue() && CC == ISD::SETGT) {
2550 SDOperand NegN0 = DAG.getNode(ISD::SUB, XType, DAG.getConstant(0, XType),
2551 N0);
2552 SDOperand NotN0 = DAG.getNode(ISD::XOR, XType, N0,
2553 DAG.getConstant(~0ULL, XType));
2554 return DAG.getNode(ISD::SRL, XType,
2555 DAG.getNode(ISD::AND, XType, NegN0, NotN0),
2556 DAG.getConstant(MVT::getSizeInBits(XType)-1,
2557 TLI.getShiftAmountTy()));
2558 }
2559 // setgt X, -1 -> xor (srl (X, size(X)-1), 1)
2560 if (N1C && N1C->isAllOnesValue() && CC == ISD::SETGT) {
2561 SDOperand Sign = DAG.getNode(ISD::SRL, XType, N0,
2562 DAG.getConstant(MVT::getSizeInBits(XType)-1,
2563 TLI.getShiftAmountTy()));
2564 return DAG.getNode(ISD::XOR, XType, Sign, DAG.getConstant(1, XType));
2565 }
2566 }
2567
2568 // Check to see if this is an integer abs. select_cc setl[te] X, 0, -X, X ->
2569 // Y = sra (X, size(X)-1); xor (add (X, Y), Y)
2570 if (N1C && N1C->isNullValue() && (CC == ISD::SETLT || CC == ISD::SETLE) &&
2571 N0 == N3 && N2.getOpcode() == ISD::SUB && N0 == N2.getOperand(1)) {
2572 if (ConstantSDNode *SubC = dyn_cast<ConstantSDNode>(N2.getOperand(0))) {
2573 MVT::ValueType XType = N0.getValueType();
2574 if (SubC->isNullValue() && MVT::isInteger(XType)) {
2575 SDOperand Shift = DAG.getNode(ISD::SRA, XType, N0,
2576 DAG.getConstant(MVT::getSizeInBits(XType)-1,
2577 TLI.getShiftAmountTy()));
2578 SDOperand Add = DAG.getNode(ISD::ADD, XType, N0, Shift);
Chris Lattner5750df92006-03-01 04:03:14 +00002579 AddToWorkList(Shift.Val);
2580 AddToWorkList(Add.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00002581 return DAG.getNode(ISD::XOR, XType, Add, Shift);
2582 }
2583 }
2584 }
2585
Nate Begeman44728a72005-09-19 22:34:01 +00002586 return SDOperand();
2587}
2588
Nate Begeman452d7be2005-09-16 00:54:12 +00002589SDOperand DAGCombiner::SimplifySetCC(MVT::ValueType VT, SDOperand N0,
Nate Begemane17daeb2005-10-05 21:43:42 +00002590 SDOperand N1, ISD::CondCode Cond,
2591 bool foldBooleans) {
Nate Begeman452d7be2005-09-16 00:54:12 +00002592 // These setcc operations always fold.
2593 switch (Cond) {
2594 default: break;
2595 case ISD::SETFALSE:
2596 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
2597 case ISD::SETTRUE:
2598 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
2599 }
2600
2601 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val)) {
2602 uint64_t C1 = N1C->getValue();
2603 if (ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val)) {
2604 uint64_t C0 = N0C->getValue();
2605
2606 // Sign extend the operands if required
2607 if (ISD::isSignedIntSetCC(Cond)) {
2608 C0 = N0C->getSignExtended();
2609 C1 = N1C->getSignExtended();
2610 }
2611
2612 switch (Cond) {
2613 default: assert(0 && "Unknown integer setcc!");
2614 case ISD::SETEQ: return DAG.getConstant(C0 == C1, VT);
2615 case ISD::SETNE: return DAG.getConstant(C0 != C1, VT);
2616 case ISD::SETULT: return DAG.getConstant(C0 < C1, VT);
2617 case ISD::SETUGT: return DAG.getConstant(C0 > C1, VT);
2618 case ISD::SETULE: return DAG.getConstant(C0 <= C1, VT);
2619 case ISD::SETUGE: return DAG.getConstant(C0 >= C1, VT);
2620 case ISD::SETLT: return DAG.getConstant((int64_t)C0 < (int64_t)C1, VT);
2621 case ISD::SETGT: return DAG.getConstant((int64_t)C0 > (int64_t)C1, VT);
2622 case ISD::SETLE: return DAG.getConstant((int64_t)C0 <= (int64_t)C1, VT);
2623 case ISD::SETGE: return DAG.getConstant((int64_t)C0 >= (int64_t)C1, VT);
2624 }
2625 } else {
2626 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
2627 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
2628 unsigned InSize = MVT::getSizeInBits(N0.getOperand(0).getValueType());
2629
2630 // If the comparison constant has bits in the upper part, the
2631 // zero-extended value could never match.
2632 if (C1 & (~0ULL << InSize)) {
2633 unsigned VSize = MVT::getSizeInBits(N0.getValueType());
2634 switch (Cond) {
2635 case ISD::SETUGT:
2636 case ISD::SETUGE:
2637 case ISD::SETEQ: return DAG.getConstant(0, VT);
2638 case ISD::SETULT:
2639 case ISD::SETULE:
2640 case ISD::SETNE: return DAG.getConstant(1, VT);
2641 case ISD::SETGT:
2642 case ISD::SETGE:
2643 // True if the sign bit of C1 is set.
2644 return DAG.getConstant((C1 & (1ULL << VSize)) != 0, VT);
2645 case ISD::SETLT:
2646 case ISD::SETLE:
2647 // True if the sign bit of C1 isn't set.
2648 return DAG.getConstant((C1 & (1ULL << VSize)) == 0, VT);
2649 default:
2650 break;
2651 }
2652 }
2653
2654 // Otherwise, we can perform the comparison with the low bits.
2655 switch (Cond) {
2656 case ISD::SETEQ:
2657 case ISD::SETNE:
2658 case ISD::SETUGT:
2659 case ISD::SETUGE:
2660 case ISD::SETULT:
2661 case ISD::SETULE:
2662 return DAG.getSetCC(VT, N0.getOperand(0),
2663 DAG.getConstant(C1, N0.getOperand(0).getValueType()),
2664 Cond);
2665 default:
2666 break; // todo, be more careful with signed comparisons
2667 }
2668 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
2669 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
2670 MVT::ValueType ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
2671 unsigned ExtSrcTyBits = MVT::getSizeInBits(ExtSrcTy);
2672 MVT::ValueType ExtDstTy = N0.getValueType();
2673 unsigned ExtDstTyBits = MVT::getSizeInBits(ExtDstTy);
2674
2675 // If the extended part has any inconsistent bits, it cannot ever
2676 // compare equal. In other words, they have to be all ones or all
2677 // zeros.
2678 uint64_t ExtBits =
2679 (~0ULL >> (64-ExtSrcTyBits)) & (~0ULL << (ExtDstTyBits-1));
2680 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
2681 return DAG.getConstant(Cond == ISD::SETNE, VT);
2682
2683 SDOperand ZextOp;
2684 MVT::ValueType Op0Ty = N0.getOperand(0).getValueType();
2685 if (Op0Ty == ExtSrcTy) {
2686 ZextOp = N0.getOperand(0);
2687 } else {
2688 int64_t Imm = ~0ULL >> (64-ExtSrcTyBits);
2689 ZextOp = DAG.getNode(ISD::AND, Op0Ty, N0.getOperand(0),
2690 DAG.getConstant(Imm, Op0Ty));
2691 }
Chris Lattner5750df92006-03-01 04:03:14 +00002692 AddToWorkList(ZextOp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00002693 // Otherwise, make this a use of a zext.
2694 return DAG.getSetCC(VT, ZextOp,
2695 DAG.getConstant(C1 & (~0ULL>>(64-ExtSrcTyBits)),
2696 ExtDstTy),
2697 Cond);
Chris Lattner3391bcd2006-02-08 02:13:15 +00002698 } else if ((N1C->getValue() == 0 || N1C->getValue() == 1) &&
2699 (Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
2700 (N0.getOpcode() == ISD::XOR ||
2701 (N0.getOpcode() == ISD::AND &&
2702 N0.getOperand(0).getOpcode() == ISD::XOR &&
2703 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
2704 isa<ConstantSDNode>(N0.getOperand(1)) &&
2705 cast<ConstantSDNode>(N0.getOperand(1))->getValue() == 1) {
2706 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We can
2707 // only do this if the top bits are known zero.
2708 if (TLI.MaskedValueIsZero(N1,
2709 MVT::getIntVTBitMask(N0.getValueType())-1)) {
2710 // Okay, get the un-inverted input value.
2711 SDOperand Val;
2712 if (N0.getOpcode() == ISD::XOR)
2713 Val = N0.getOperand(0);
2714 else {
2715 assert(N0.getOpcode() == ISD::AND &&
2716 N0.getOperand(0).getOpcode() == ISD::XOR);
2717 // ((X^1)&1)^1 -> X & 1
2718 Val = DAG.getNode(ISD::AND, N0.getValueType(),
2719 N0.getOperand(0).getOperand(0), N0.getOperand(1));
2720 }
2721 return DAG.getSetCC(VT, Val, N1,
2722 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
2723 }
Nate Begeman452d7be2005-09-16 00:54:12 +00002724 }
Chris Lattner5c46f742005-10-05 06:11:08 +00002725
Nate Begeman452d7be2005-09-16 00:54:12 +00002726 uint64_t MinVal, MaxVal;
2727 unsigned OperandBitSize = MVT::getSizeInBits(N1C->getValueType(0));
2728 if (ISD::isSignedIntSetCC(Cond)) {
2729 MinVal = 1ULL << (OperandBitSize-1);
2730 if (OperandBitSize != 1) // Avoid X >> 64, which is undefined.
2731 MaxVal = ~0ULL >> (65-OperandBitSize);
2732 else
2733 MaxVal = 0;
2734 } else {
2735 MinVal = 0;
2736 MaxVal = ~0ULL >> (64-OperandBitSize);
2737 }
2738
2739 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
2740 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
2741 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
2742 --C1; // X >= C0 --> X > (C0-1)
2743 return DAG.getSetCC(VT, N0, DAG.getConstant(C1, N1.getValueType()),
2744 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
2745 }
2746
2747 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
2748 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
2749 ++C1; // X <= C0 --> X < (C0+1)
2750 return DAG.getSetCC(VT, N0, DAG.getConstant(C1, N1.getValueType()),
2751 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
2752 }
2753
2754 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
2755 return DAG.getConstant(0, VT); // X < MIN --> false
2756
2757 // Canonicalize setgt X, Min --> setne X, Min
2758 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
2759 return DAG.getSetCC(VT, N0, N1, ISD::SETNE);
Chris Lattnerc8597ca2005-10-21 21:23:25 +00002760 // Canonicalize setlt X, Max --> setne X, Max
2761 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
2762 return DAG.getSetCC(VT, N0, N1, ISD::SETNE);
Nate Begeman452d7be2005-09-16 00:54:12 +00002763
2764 // If we have setult X, 1, turn it into seteq X, 0
2765 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
2766 return DAG.getSetCC(VT, N0, DAG.getConstant(MinVal, N0.getValueType()),
2767 ISD::SETEQ);
2768 // If we have setugt X, Max-1, turn it into seteq X, Max
2769 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
2770 return DAG.getSetCC(VT, N0, DAG.getConstant(MaxVal, N0.getValueType()),
2771 ISD::SETEQ);
2772
2773 // If we have "setcc X, C0", check to see if we can shrink the immediate
2774 // by changing cc.
2775
2776 // SETUGT X, SINTMAX -> SETLT X, 0
2777 if (Cond == ISD::SETUGT && OperandBitSize != 1 &&
2778 C1 == (~0ULL >> (65-OperandBitSize)))
2779 return DAG.getSetCC(VT, N0, DAG.getConstant(0, N1.getValueType()),
2780 ISD::SETLT);
2781
2782 // FIXME: Implement the rest of these.
2783
2784 // Fold bit comparisons when we can.
2785 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
2786 VT == N0.getValueType() && N0.getOpcode() == ISD::AND)
2787 if (ConstantSDNode *AndRHS =
2788 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
2789 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
2790 // Perform the xform if the AND RHS is a single bit.
2791 if ((AndRHS->getValue() & (AndRHS->getValue()-1)) == 0) {
2792 return DAG.getNode(ISD::SRL, VT, N0,
2793 DAG.getConstant(Log2_64(AndRHS->getValue()),
2794 TLI.getShiftAmountTy()));
2795 }
2796 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getValue()) {
2797 // (X & 8) == 8 --> (X & 8) >> 3
2798 // Perform the xform if C1 is a single bit.
2799 if ((C1 & (C1-1)) == 0) {
2800 return DAG.getNode(ISD::SRL, VT, N0,
2801 DAG.getConstant(Log2_64(C1),TLI.getShiftAmountTy()));
2802 }
2803 }
2804 }
2805 }
2806 } else if (isa<ConstantSDNode>(N0.Val)) {
2807 // Ensure that the constant occurs on the RHS.
2808 return DAG.getSetCC(VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
2809 }
2810
2811 if (ConstantFPSDNode *N0C = dyn_cast<ConstantFPSDNode>(N0.Val))
2812 if (ConstantFPSDNode *N1C = dyn_cast<ConstantFPSDNode>(N1.Val)) {
2813 double C0 = N0C->getValue(), C1 = N1C->getValue();
2814
2815 switch (Cond) {
2816 default: break; // FIXME: Implement the rest of these!
2817 case ISD::SETEQ: return DAG.getConstant(C0 == C1, VT);
2818 case ISD::SETNE: return DAG.getConstant(C0 != C1, VT);
2819 case ISD::SETLT: return DAG.getConstant(C0 < C1, VT);
2820 case ISD::SETGT: return DAG.getConstant(C0 > C1, VT);
2821 case ISD::SETLE: return DAG.getConstant(C0 <= C1, VT);
2822 case ISD::SETGE: return DAG.getConstant(C0 >= C1, VT);
2823 }
2824 } else {
2825 // Ensure that the constant occurs on the RHS.
2826 return DAG.getSetCC(VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
2827 }
2828
2829 if (N0 == N1) {
2830 // We can always fold X == Y for integer setcc's.
2831 if (MVT::isInteger(N0.getValueType()))
2832 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
2833 unsigned UOF = ISD::getUnorderedFlavor(Cond);
2834 if (UOF == 2) // FP operators that are undefined on NaNs.
2835 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
2836 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
2837 return DAG.getConstant(UOF, VT);
2838 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
2839 // if it is not already.
Chris Lattner4090aee2006-01-18 19:13:41 +00002840 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
Nate Begeman452d7be2005-09-16 00:54:12 +00002841 if (NewCond != Cond)
2842 return DAG.getSetCC(VT, N0, N1, NewCond);
2843 }
2844
2845 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
2846 MVT::isInteger(N0.getValueType())) {
2847 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
2848 N0.getOpcode() == ISD::XOR) {
2849 // Simplify (X+Y) == (X+Z) --> Y == Z
2850 if (N0.getOpcode() == N1.getOpcode()) {
2851 if (N0.getOperand(0) == N1.getOperand(0))
2852 return DAG.getSetCC(VT, N0.getOperand(1), N1.getOperand(1), Cond);
2853 if (N0.getOperand(1) == N1.getOperand(1))
2854 return DAG.getSetCC(VT, N0.getOperand(0), N1.getOperand(0), Cond);
2855 if (isCommutativeBinOp(N0.getOpcode())) {
2856 // If X op Y == Y op X, try other combinations.
2857 if (N0.getOperand(0) == N1.getOperand(1))
2858 return DAG.getSetCC(VT, N0.getOperand(1), N1.getOperand(0), Cond);
2859 if (N0.getOperand(1) == N1.getOperand(0))
Chris Lattnera158eee2005-10-25 18:57:30 +00002860 return DAG.getSetCC(VT, N0.getOperand(0), N1.getOperand(1), Cond);
Nate Begeman452d7be2005-09-16 00:54:12 +00002861 }
2862 }
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00002863
2864 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
2865 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
2866 // Turn (X+C1) == C2 --> X == C2-C1
2867 if (N0.getOpcode() == ISD::ADD && N0.Val->hasOneUse()) {
2868 return DAG.getSetCC(VT, N0.getOperand(0),
2869 DAG.getConstant(RHSC->getValue()-LHSR->getValue(),
2870 N0.getValueType()), Cond);
2871 }
2872
2873 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
2874 if (N0.getOpcode() == ISD::XOR)
Chris Lattner5c46f742005-10-05 06:11:08 +00002875 // If we know that all of the inverted bits are zero, don't bother
2876 // performing the inversion.
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00002877 if (TLI.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getValue()))
Chris Lattner5c46f742005-10-05 06:11:08 +00002878 return DAG.getSetCC(VT, N0.getOperand(0),
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00002879 DAG.getConstant(LHSR->getValue()^RHSC->getValue(),
Chris Lattner5c46f742005-10-05 06:11:08 +00002880 N0.getValueType()), Cond);
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00002881 }
2882
2883 // Turn (C1-X) == C2 --> X == C1-C2
2884 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
2885 if (N0.getOpcode() == ISD::SUB && N0.Val->hasOneUse()) {
2886 return DAG.getSetCC(VT, N0.getOperand(1),
2887 DAG.getConstant(SUBC->getValue()-RHSC->getValue(),
2888 N0.getValueType()), Cond);
Chris Lattner5c46f742005-10-05 06:11:08 +00002889 }
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00002890 }
2891 }
2892
Nate Begeman452d7be2005-09-16 00:54:12 +00002893 // Simplify (X+Z) == X --> Z == 0
2894 if (N0.getOperand(0) == N1)
2895 return DAG.getSetCC(VT, N0.getOperand(1),
2896 DAG.getConstant(0, N0.getValueType()), Cond);
2897 if (N0.getOperand(1) == N1) {
2898 if (isCommutativeBinOp(N0.getOpcode()))
2899 return DAG.getSetCC(VT, N0.getOperand(0),
2900 DAG.getConstant(0, N0.getValueType()), Cond);
2901 else {
2902 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
2903 // (Z-X) == X --> Z == X<<1
2904 SDOperand SH = DAG.getNode(ISD::SHL, N1.getValueType(),
2905 N1,
2906 DAG.getConstant(1,TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00002907 AddToWorkList(SH.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00002908 return DAG.getSetCC(VT, N0.getOperand(0), SH, Cond);
2909 }
2910 }
2911 }
2912
2913 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
2914 N1.getOpcode() == ISD::XOR) {
2915 // Simplify X == (X+Z) --> Z == 0
2916 if (N1.getOperand(0) == N0) {
2917 return DAG.getSetCC(VT, N1.getOperand(1),
2918 DAG.getConstant(0, N1.getValueType()), Cond);
2919 } else if (N1.getOperand(1) == N0) {
2920 if (isCommutativeBinOp(N1.getOpcode())) {
2921 return DAG.getSetCC(VT, N1.getOperand(0),
2922 DAG.getConstant(0, N1.getValueType()), Cond);
2923 } else {
2924 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
2925 // X == (Z-X) --> X<<1 == Z
2926 SDOperand SH = DAG.getNode(ISD::SHL, N1.getValueType(), N0,
2927 DAG.getConstant(1,TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00002928 AddToWorkList(SH.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00002929 return DAG.getSetCC(VT, SH, N1.getOperand(0), Cond);
2930 }
2931 }
2932 }
2933 }
2934
2935 // Fold away ALL boolean setcc's.
2936 SDOperand Temp;
Nate Begemane17daeb2005-10-05 21:43:42 +00002937 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Nate Begeman452d7be2005-09-16 00:54:12 +00002938 switch (Cond) {
2939 default: assert(0 && "Unknown integer setcc!");
2940 case ISD::SETEQ: // X == Y -> (X^Y)^1
2941 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, N1);
2942 N0 = DAG.getNode(ISD::XOR, MVT::i1, Temp, DAG.getConstant(1, MVT::i1));
Chris Lattner5750df92006-03-01 04:03:14 +00002943 AddToWorkList(Temp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00002944 break;
2945 case ISD::SETNE: // X != Y --> (X^Y)
2946 N0 = DAG.getNode(ISD::XOR, MVT::i1, N0, N1);
2947 break;
2948 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> X^1 & Y
2949 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> X^1 & Y
2950 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, DAG.getConstant(1, MVT::i1));
2951 N0 = DAG.getNode(ISD::AND, MVT::i1, N1, Temp);
Chris Lattner5750df92006-03-01 04:03:14 +00002952 AddToWorkList(Temp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00002953 break;
2954 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> Y^1 & X
2955 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> Y^1 & X
2956 Temp = DAG.getNode(ISD::XOR, MVT::i1, N1, DAG.getConstant(1, MVT::i1));
2957 N0 = DAG.getNode(ISD::AND, MVT::i1, N0, Temp);
Chris Lattner5750df92006-03-01 04:03:14 +00002958 AddToWorkList(Temp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00002959 break;
2960 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> X^1 | Y
2961 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> X^1 | Y
2962 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, DAG.getConstant(1, MVT::i1));
2963 N0 = DAG.getNode(ISD::OR, MVT::i1, N1, Temp);
Chris Lattner5750df92006-03-01 04:03:14 +00002964 AddToWorkList(Temp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00002965 break;
2966 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> Y^1 | X
2967 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> Y^1 | X
2968 Temp = DAG.getNode(ISD::XOR, MVT::i1, N1, DAG.getConstant(1, MVT::i1));
2969 N0 = DAG.getNode(ISD::OR, MVT::i1, N0, Temp);
2970 break;
2971 }
2972 if (VT != MVT::i1) {
Chris Lattner5750df92006-03-01 04:03:14 +00002973 AddToWorkList(N0.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00002974 // FIXME: If running after legalize, we probably can't do this.
2975 N0 = DAG.getNode(ISD::ZERO_EXTEND, VT, N0);
2976 }
2977 return N0;
2978 }
2979
2980 // Could not fold it.
2981 return SDOperand();
2982}
2983
Nate Begeman69575232005-10-20 02:15:44 +00002984/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
2985/// return a DAG expression to select that will generate the same value by
2986/// multiplying by a magic number. See:
2987/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
2988SDOperand DAGCombiner::BuildSDIV(SDNode *N) {
2989 MVT::ValueType VT = N->getValueType(0);
Chris Lattnere9936d12005-10-22 18:50:15 +00002990
2991 // Check to see if we can do this.
2992 if (!TLI.isTypeLegal(VT) || (VT != MVT::i32 && VT != MVT::i64))
2993 return SDOperand(); // BuildSDIV only operates on i32 or i64
2994 if (!TLI.isOperationLegal(ISD::MULHS, VT))
2995 return SDOperand(); // Make sure the target supports MULHS.
Nate Begeman69575232005-10-20 02:15:44 +00002996
Nate Begemanc6a454e2005-10-20 17:45:03 +00002997 int64_t d = cast<ConstantSDNode>(N->getOperand(1))->getSignExtended();
Nate Begeman69575232005-10-20 02:15:44 +00002998 ms magics = (VT == MVT::i32) ? magic32(d) : magic64(d);
2999
3000 // Multiply the numerator (operand 0) by the magic value
3001 SDOperand Q = DAG.getNode(ISD::MULHS, VT, N->getOperand(0),
3002 DAG.getConstant(magics.m, VT));
3003 // If d > 0 and m < 0, add the numerator
3004 if (d > 0 && magics.m < 0) {
3005 Q = DAG.getNode(ISD::ADD, VT, Q, N->getOperand(0));
Chris Lattner5750df92006-03-01 04:03:14 +00003006 AddToWorkList(Q.Val);
Nate Begeman69575232005-10-20 02:15:44 +00003007 }
3008 // If d < 0 and m > 0, subtract the numerator.
3009 if (d < 0 && magics.m > 0) {
3010 Q = DAG.getNode(ISD::SUB, VT, Q, N->getOperand(0));
Chris Lattner5750df92006-03-01 04:03:14 +00003011 AddToWorkList(Q.Val);
Nate Begeman69575232005-10-20 02:15:44 +00003012 }
3013 // Shift right algebraic if shift value is nonzero
3014 if (magics.s > 0) {
3015 Q = DAG.getNode(ISD::SRA, VT, Q,
3016 DAG.getConstant(magics.s, TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00003017 AddToWorkList(Q.Val);
Nate Begeman69575232005-10-20 02:15:44 +00003018 }
3019 // Extract the sign bit and add it to the quotient
3020 SDOperand T =
Nate Begeman4d385672005-10-21 01:51:45 +00003021 DAG.getNode(ISD::SRL, VT, Q, DAG.getConstant(MVT::getSizeInBits(VT)-1,
3022 TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00003023 AddToWorkList(T.Val);
Nate Begeman69575232005-10-20 02:15:44 +00003024 return DAG.getNode(ISD::ADD, VT, Q, T);
3025}
3026
3027/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
3028/// return a DAG expression to select that will generate the same value by
3029/// multiplying by a magic number. See:
3030/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
3031SDOperand DAGCombiner::BuildUDIV(SDNode *N) {
3032 MVT::ValueType VT = N->getValueType(0);
Chris Lattnere9936d12005-10-22 18:50:15 +00003033
3034 // Check to see if we can do this.
3035 if (!TLI.isTypeLegal(VT) || (VT != MVT::i32 && VT != MVT::i64))
3036 return SDOperand(); // BuildUDIV only operates on i32 or i64
3037 if (!TLI.isOperationLegal(ISD::MULHU, VT))
3038 return SDOperand(); // Make sure the target supports MULHU.
Nate Begeman69575232005-10-20 02:15:44 +00003039
3040 uint64_t d = cast<ConstantSDNode>(N->getOperand(1))->getValue();
3041 mu magics = (VT == MVT::i32) ? magicu32(d) : magicu64(d);
3042
3043 // Multiply the numerator (operand 0) by the magic value
3044 SDOperand Q = DAG.getNode(ISD::MULHU, VT, N->getOperand(0),
3045 DAG.getConstant(magics.m, VT));
Chris Lattner5750df92006-03-01 04:03:14 +00003046 AddToWorkList(Q.Val);
Nate Begeman69575232005-10-20 02:15:44 +00003047
3048 if (magics.a == 0) {
3049 return DAG.getNode(ISD::SRL, VT, Q,
3050 DAG.getConstant(magics.s, TLI.getShiftAmountTy()));
3051 } else {
3052 SDOperand NPQ = DAG.getNode(ISD::SUB, VT, N->getOperand(0), Q);
Chris Lattner5750df92006-03-01 04:03:14 +00003053 AddToWorkList(NPQ.Val);
Nate Begeman69575232005-10-20 02:15:44 +00003054 NPQ = DAG.getNode(ISD::SRL, VT, NPQ,
3055 DAG.getConstant(1, TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00003056 AddToWorkList(NPQ.Val);
Nate Begeman69575232005-10-20 02:15:44 +00003057 NPQ = DAG.getNode(ISD::ADD, VT, NPQ, Q);
Chris Lattner5750df92006-03-01 04:03:14 +00003058 AddToWorkList(NPQ.Val);
Nate Begeman69575232005-10-20 02:15:44 +00003059 return DAG.getNode(ISD::SRL, VT, NPQ,
3060 DAG.getConstant(magics.s-1, TLI.getShiftAmountTy()));
3061 }
3062}
3063
Nate Begeman1d4d4142005-09-01 00:19:25 +00003064// SelectionDAG::Combine - This is the entry point for the file.
3065//
Nate Begeman4ebd8052005-09-01 23:24:04 +00003066void SelectionDAG::Combine(bool RunningAfterLegalize) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00003067 /// run - This is the main entry point to this class.
3068 ///
Nate Begeman4ebd8052005-09-01 23:24:04 +00003069 DAGCombiner(*this).Run(RunningAfterLegalize);
Nate Begeman1d4d4142005-09-01 00:19:25 +00003070}