blob: cb80e2503806e704268e242259cbaa4d711001b7 [file] [log] [blame]
Nate Begeman4ebd8052005-09-01 23:24:04 +00001//===-- DAGCombiner.cpp - Implement a DAG node combiner -------------------===//
Nate Begeman1d4d4142005-09-01 00:19:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Nate Begeman and is distributed under the
6// University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This pass combines dag nodes to form fewer, simpler DAG nodes. It can be run
11// both before and after the DAG is legalized.
12//
13// FIXME: Missing folds
14// sdiv, udiv, srem, urem (X, const) where X is an integer can be expanded into
15// a sequence of multiplies, shifts, and adds. This should be controlled by
16// some kind of hint from the target that int div is expensive.
17// various folds of mulh[s,u] by constants such as -1, powers of 2, etc.
18//
19// FIXME: Should add a corresponding version of fold AND with
20// ZERO_EXTEND/SIGN_EXTEND by converting them to an ANY_EXTEND node which
21// we don't have yet.
22//
Nate Begeman44728a72005-09-19 22:34:01 +000023// FIXME: select C, pow2, pow2 -> something smart
24// FIXME: trunc(select X, Y, Z) -> select X, trunc(Y), trunc(Z)
Nate Begeman44728a72005-09-19 22:34:01 +000025// FIXME: Dead stores -> nuke
Chris Lattner40c62d52005-10-18 06:04:22 +000026// FIXME: shr X, (and Y,31) -> shr X, Y (TRICKY!)
Nate Begeman1d4d4142005-09-01 00:19:25 +000027// FIXME: mul (x, const) -> shifts + adds
Nate Begeman1d4d4142005-09-01 00:19:25 +000028// FIXME: undef values
Nate Begeman4ebd8052005-09-01 23:24:04 +000029// FIXME: make truncate see through SIGN_EXTEND and AND
Nate Begeman4ebd8052005-09-01 23:24:04 +000030// FIXME: (sra (sra x, c1), c2) -> (sra x, c1+c2)
Nate Begeman646d7e22005-09-02 21:18:40 +000031// FIXME: verify that getNode can't return extends with an operand whose type
32// is >= to that of the extend.
33// FIXME: divide by zero is currently left unfolded. do we want to turn this
34// into an undef?
Nate Begemanf845b452005-10-08 00:29:44 +000035// FIXME: select ne (select cc, 1, 0), 0, true, false -> select cc, true, false
Chris Lattner01a22022005-10-10 22:04:48 +000036// FIXME: reassociate (X+C)+Y into (X+Y)+C if the inner expression has one use
Nate Begeman1d4d4142005-09-01 00:19:25 +000037//
38//===----------------------------------------------------------------------===//
39
40#define DEBUG_TYPE "dagcombine"
41#include "llvm/ADT/Statistic.h"
42#include "llvm/CodeGen/SelectionDAG.h"
Nate Begeman2300f552005-09-07 00:15:36 +000043#include "llvm/Support/Debug.h"
Nate Begeman1d4d4142005-09-01 00:19:25 +000044#include "llvm/Support/MathExtras.h"
45#include "llvm/Target/TargetLowering.h"
Chris Lattnera500fc62005-09-09 23:53:39 +000046#include <algorithm>
Nate Begeman1d4d4142005-09-01 00:19:25 +000047#include <cmath>
48using namespace llvm;
49
50namespace {
51 Statistic<> NodesCombined ("dagcombiner", "Number of dag nodes combined");
52
53 class DAGCombiner {
54 SelectionDAG &DAG;
55 TargetLowering &TLI;
Nate Begeman4ebd8052005-09-01 23:24:04 +000056 bool AfterLegalize;
Nate Begeman1d4d4142005-09-01 00:19:25 +000057
58 // Worklist of all of the nodes that need to be simplified.
59 std::vector<SDNode*> WorkList;
60
61 /// AddUsersToWorkList - When an instruction is simplified, add all users of
62 /// the instruction to the work lists because they might get more simplified
63 /// now.
64 ///
65 void AddUsersToWorkList(SDNode *N) {
66 for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
Nate Begeman4ebd8052005-09-01 23:24:04 +000067 UI != UE; ++UI)
68 WorkList.push_back(*UI);
Nate Begeman1d4d4142005-09-01 00:19:25 +000069 }
70
71 /// removeFromWorkList - remove all instances of N from the worklist.
72 void removeFromWorkList(SDNode *N) {
73 WorkList.erase(std::remove(WorkList.begin(), WorkList.end(), N),
74 WorkList.end());
75 }
76
Chris Lattner01a22022005-10-10 22:04:48 +000077 SDOperand CombineTo(SDNode *N, const std::vector<SDOperand> &To) {
Chris Lattner87514ca2005-10-10 22:31:19 +000078 ++NodesCombined;
Chris Lattner01a22022005-10-10 22:04:48 +000079 DEBUG(std::cerr << "\nReplacing "; N->dump();
80 std::cerr << "\nWith: "; To[0].Val->dump();
81 std::cerr << " and " << To.size()-1 << " other values\n");
82 std::vector<SDNode*> NowDead;
83 DAG.ReplaceAllUsesWith(N, To, &NowDead);
84
85 // Push the new nodes and any users onto the worklist
86 for (unsigned i = 0, e = To.size(); i != e; ++i) {
87 WorkList.push_back(To[i].Val);
88 AddUsersToWorkList(To[i].Val);
89 }
90
91 // Nodes can end up on the worklist more than once. Make sure we do
92 // not process a node that has been replaced.
93 removeFromWorkList(N);
94 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
95 removeFromWorkList(NowDead[i]);
96
97 // Finally, since the node is now dead, remove it from the graph.
98 DAG.DeleteNode(N);
99 return SDOperand(N, 0);
100 }
Chris Lattner87514ca2005-10-10 22:31:19 +0000101
102 SDOperand CombineTo(SDNode *N, SDOperand Res) {
103 std::vector<SDOperand> To;
104 To.push_back(Res);
105 return CombineTo(N, To);
106 }
Chris Lattner01a22022005-10-10 22:04:48 +0000107
108 SDOperand CombineTo(SDNode *N, SDOperand Res0, SDOperand Res1) {
109 std::vector<SDOperand> To;
110 To.push_back(Res0);
111 To.push_back(Res1);
112 return CombineTo(N, To);
113 }
114
Nate Begeman1d4d4142005-09-01 00:19:25 +0000115 /// visit - call the node-specific routine that knows how to fold each
116 /// particular type of node.
Nate Begeman83e75ec2005-09-06 04:43:02 +0000117 SDOperand visit(SDNode *N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000118
119 // Visitation implementation - Implement dag node combining for different
120 // node types. The semantics are as follows:
121 // Return Value:
Nate Begeman2300f552005-09-07 00:15:36 +0000122 // SDOperand.Val == 0 - No change was made
Chris Lattner01a22022005-10-10 22:04:48 +0000123 // SDOperand.Val == N - N was replaced, is dead, and is already handled.
Nate Begeman2300f552005-09-07 00:15:36 +0000124 // otherwise - N should be replaced by the returned Operand.
Nate Begeman1d4d4142005-09-01 00:19:25 +0000125 //
Nate Begeman83e75ec2005-09-06 04:43:02 +0000126 SDOperand visitTokenFactor(SDNode *N);
127 SDOperand visitADD(SDNode *N);
128 SDOperand visitSUB(SDNode *N);
129 SDOperand visitMUL(SDNode *N);
130 SDOperand visitSDIV(SDNode *N);
131 SDOperand visitUDIV(SDNode *N);
132 SDOperand visitSREM(SDNode *N);
133 SDOperand visitUREM(SDNode *N);
134 SDOperand visitMULHU(SDNode *N);
135 SDOperand visitMULHS(SDNode *N);
136 SDOperand visitAND(SDNode *N);
137 SDOperand visitOR(SDNode *N);
138 SDOperand visitXOR(SDNode *N);
139 SDOperand visitSHL(SDNode *N);
140 SDOperand visitSRA(SDNode *N);
141 SDOperand visitSRL(SDNode *N);
142 SDOperand visitCTLZ(SDNode *N);
143 SDOperand visitCTTZ(SDNode *N);
144 SDOperand visitCTPOP(SDNode *N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000145 SDOperand visitSELECT(SDNode *N);
146 SDOperand visitSELECT_CC(SDNode *N);
147 SDOperand visitSETCC(SDNode *N);
Nate Begeman5054f162005-10-14 01:12:21 +0000148 SDOperand visitADD_PARTS(SDNode *N);
149 SDOperand visitSUB_PARTS(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000150 SDOperand visitSIGN_EXTEND(SDNode *N);
151 SDOperand visitZERO_EXTEND(SDNode *N);
152 SDOperand visitSIGN_EXTEND_INREG(SDNode *N);
153 SDOperand visitTRUNCATE(SDNode *N);
Chris Lattner94683772005-12-23 05:30:37 +0000154 SDOperand visitBIT_CONVERT(SDNode *N);
Nate Begeman5054f162005-10-14 01:12:21 +0000155
Chris Lattner01b3d732005-09-28 22:28:18 +0000156 SDOperand visitFADD(SDNode *N);
157 SDOperand visitFSUB(SDNode *N);
158 SDOperand visitFMUL(SDNode *N);
159 SDOperand visitFDIV(SDNode *N);
160 SDOperand visitFREM(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000161 SDOperand visitSINT_TO_FP(SDNode *N);
162 SDOperand visitUINT_TO_FP(SDNode *N);
163 SDOperand visitFP_TO_SINT(SDNode *N);
164 SDOperand visitFP_TO_UINT(SDNode *N);
165 SDOperand visitFP_ROUND(SDNode *N);
166 SDOperand visitFP_ROUND_INREG(SDNode *N);
167 SDOperand visitFP_EXTEND(SDNode *N);
168 SDOperand visitFNEG(SDNode *N);
169 SDOperand visitFABS(SDNode *N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000170 SDOperand visitBRCOND(SDNode *N);
Nate Begeman44728a72005-09-19 22:34:01 +0000171 SDOperand visitBRCONDTWOWAY(SDNode *N);
172 SDOperand visitBR_CC(SDNode *N);
173 SDOperand visitBRTWOWAY_CC(SDNode *N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000174
Chris Lattner01a22022005-10-10 22:04:48 +0000175 SDOperand visitLOAD(SDNode *N);
Chris Lattner87514ca2005-10-10 22:31:19 +0000176 SDOperand visitSTORE(SDNode *N);
Chris Lattner01a22022005-10-10 22:04:48 +0000177
Jim Laskeyd6e8d412005-12-23 20:08:28 +0000178 SDOperand visitLOCATION(SDNode *N);
179 SDOperand visitDEBUGLOC(SDNode *N);
180
Chris Lattner40c62d52005-10-18 06:04:22 +0000181 bool SimplifySelectOps(SDNode *SELECT, SDOperand LHS, SDOperand RHS);
Nate Begeman44728a72005-09-19 22:34:01 +0000182 SDOperand SimplifySelect(SDOperand N0, SDOperand N1, SDOperand N2);
183 SDOperand SimplifySelectCC(SDOperand N0, SDOperand N1, SDOperand N2,
184 SDOperand N3, ISD::CondCode CC);
Nate Begeman452d7be2005-09-16 00:54:12 +0000185 SDOperand SimplifySetCC(MVT::ValueType VT, SDOperand N0, SDOperand N1,
Nate Begemane17daeb2005-10-05 21:43:42 +0000186 ISD::CondCode Cond, bool foldBooleans = true);
Nate Begeman69575232005-10-20 02:15:44 +0000187
188 SDOperand BuildSDIV(SDNode *N);
189 SDOperand BuildUDIV(SDNode *N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000190public:
191 DAGCombiner(SelectionDAG &D)
Nate Begeman646d7e22005-09-02 21:18:40 +0000192 : DAG(D), TLI(D.getTargetLoweringInfo()), AfterLegalize(false) {}
Nate Begeman1d4d4142005-09-01 00:19:25 +0000193
194 /// Run - runs the dag combiner on all nodes in the work list
Nate Begeman4ebd8052005-09-01 23:24:04 +0000195 void Run(bool RunningAfterLegalize);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000196 };
197}
198
Nate Begeman69575232005-10-20 02:15:44 +0000199struct ms {
200 int64_t m; // magic number
201 int64_t s; // shift amount
202};
203
204struct mu {
205 uint64_t m; // magic number
206 int64_t a; // add indicator
207 int64_t s; // shift amount
208};
209
210/// magic - calculate the magic numbers required to codegen an integer sdiv as
211/// a sequence of multiply and shifts. Requires that the divisor not be 0, 1,
212/// or -1.
213static ms magic32(int32_t d) {
214 int32_t p;
215 uint32_t ad, anc, delta, q1, r1, q2, r2, t;
216 const uint32_t two31 = 0x80000000U;
217 struct ms mag;
218
219 ad = abs(d);
220 t = two31 + ((uint32_t)d >> 31);
221 anc = t - 1 - t%ad; // absolute value of nc
222 p = 31; // initialize p
223 q1 = two31/anc; // initialize q1 = 2p/abs(nc)
224 r1 = two31 - q1*anc; // initialize r1 = rem(2p,abs(nc))
225 q2 = two31/ad; // initialize q2 = 2p/abs(d)
226 r2 = two31 - q2*ad; // initialize r2 = rem(2p,abs(d))
227 do {
228 p = p + 1;
229 q1 = 2*q1; // update q1 = 2p/abs(nc)
230 r1 = 2*r1; // update r1 = rem(2p/abs(nc))
231 if (r1 >= anc) { // must be unsigned comparison
232 q1 = q1 + 1;
233 r1 = r1 - anc;
234 }
235 q2 = 2*q2; // update q2 = 2p/abs(d)
236 r2 = 2*r2; // update r2 = rem(2p/abs(d))
237 if (r2 >= ad) { // must be unsigned comparison
238 q2 = q2 + 1;
239 r2 = r2 - ad;
240 }
241 delta = ad - r2;
242 } while (q1 < delta || (q1 == delta && r1 == 0));
243
244 mag.m = (int32_t)(q2 + 1); // make sure to sign extend
245 if (d < 0) mag.m = -mag.m; // resulting magic number
246 mag.s = p - 32; // resulting shift
247 return mag;
248}
249
250/// magicu - calculate the magic numbers required to codegen an integer udiv as
251/// a sequence of multiply, add and shifts. Requires that the divisor not be 0.
252static mu magicu32(uint32_t d) {
253 int32_t p;
254 uint32_t nc, delta, q1, r1, q2, r2;
255 struct mu magu;
256 magu.a = 0; // initialize "add" indicator
257 nc = - 1 - (-d)%d;
258 p = 31; // initialize p
259 q1 = 0x80000000/nc; // initialize q1 = 2p/nc
260 r1 = 0x80000000 - q1*nc; // initialize r1 = rem(2p,nc)
261 q2 = 0x7FFFFFFF/d; // initialize q2 = (2p-1)/d
262 r2 = 0x7FFFFFFF - q2*d; // initialize r2 = rem((2p-1),d)
263 do {
264 p = p + 1;
265 if (r1 >= nc - r1 ) {
266 q1 = 2*q1 + 1; // update q1
267 r1 = 2*r1 - nc; // update r1
268 }
269 else {
270 q1 = 2*q1; // update q1
271 r1 = 2*r1; // update r1
272 }
273 if (r2 + 1 >= d - r2) {
274 if (q2 >= 0x7FFFFFFF) magu.a = 1;
275 q2 = 2*q2 + 1; // update q2
276 r2 = 2*r2 + 1 - d; // update r2
277 }
278 else {
279 if (q2 >= 0x80000000) magu.a = 1;
280 q2 = 2*q2; // update q2
281 r2 = 2*r2 + 1; // update r2
282 }
283 delta = d - 1 - r2;
284 } while (p < 64 && (q1 < delta || (q1 == delta && r1 == 0)));
285 magu.m = q2 + 1; // resulting magic number
286 magu.s = p - 32; // resulting shift
287 return magu;
288}
289
290/// magic - calculate the magic numbers required to codegen an integer sdiv as
291/// a sequence of multiply and shifts. Requires that the divisor not be 0, 1,
292/// or -1.
293static ms magic64(int64_t d) {
294 int64_t p;
295 uint64_t ad, anc, delta, q1, r1, q2, r2, t;
296 const uint64_t two63 = 9223372036854775808ULL; // 2^63
297 struct ms mag;
298
Chris Lattnerf75f2a02005-10-20 17:01:00 +0000299 ad = d >= 0 ? d : -d;
Nate Begeman69575232005-10-20 02:15:44 +0000300 t = two63 + ((uint64_t)d >> 63);
301 anc = t - 1 - t%ad; // absolute value of nc
302 p = 63; // initialize p
303 q1 = two63/anc; // initialize q1 = 2p/abs(nc)
304 r1 = two63 - q1*anc; // initialize r1 = rem(2p,abs(nc))
305 q2 = two63/ad; // initialize q2 = 2p/abs(d)
306 r2 = two63 - q2*ad; // initialize r2 = rem(2p,abs(d))
307 do {
308 p = p + 1;
309 q1 = 2*q1; // update q1 = 2p/abs(nc)
310 r1 = 2*r1; // update r1 = rem(2p/abs(nc))
311 if (r1 >= anc) { // must be unsigned comparison
312 q1 = q1 + 1;
313 r1 = r1 - anc;
314 }
315 q2 = 2*q2; // update q2 = 2p/abs(d)
316 r2 = 2*r2; // update r2 = rem(2p/abs(d))
317 if (r2 >= ad) { // must be unsigned comparison
318 q2 = q2 + 1;
319 r2 = r2 - ad;
320 }
321 delta = ad - r2;
322 } while (q1 < delta || (q1 == delta && r1 == 0));
323
324 mag.m = q2 + 1;
325 if (d < 0) mag.m = -mag.m; // resulting magic number
326 mag.s = p - 64; // resulting shift
327 return mag;
328}
329
330/// magicu - calculate the magic numbers required to codegen an integer udiv as
331/// a sequence of multiply, add and shifts. Requires that the divisor not be 0.
332static mu magicu64(uint64_t d)
333{
334 int64_t p;
335 uint64_t nc, delta, q1, r1, q2, r2;
336 struct mu magu;
337 magu.a = 0; // initialize "add" indicator
338 nc = - 1 - (-d)%d;
339 p = 63; // initialize p
340 q1 = 0x8000000000000000ull/nc; // initialize q1 = 2p/nc
341 r1 = 0x8000000000000000ull - q1*nc; // initialize r1 = rem(2p,nc)
342 q2 = 0x7FFFFFFFFFFFFFFFull/d; // initialize q2 = (2p-1)/d
343 r2 = 0x7FFFFFFFFFFFFFFFull - q2*d; // initialize r2 = rem((2p-1),d)
344 do {
345 p = p + 1;
346 if (r1 >= nc - r1 ) {
347 q1 = 2*q1 + 1; // update q1
348 r1 = 2*r1 - nc; // update r1
349 }
350 else {
351 q1 = 2*q1; // update q1
352 r1 = 2*r1; // update r1
353 }
354 if (r2 + 1 >= d - r2) {
355 if (q2 >= 0x7FFFFFFFFFFFFFFFull) magu.a = 1;
356 q2 = 2*q2 + 1; // update q2
357 r2 = 2*r2 + 1 - d; // update r2
358 }
359 else {
360 if (q2 >= 0x8000000000000000ull) magu.a = 1;
361 q2 = 2*q2; // update q2
362 r2 = 2*r2 + 1; // update r2
363 }
364 delta = d - 1 - r2;
365 } while (p < 64 && (q1 < delta || (q1 == delta && r1 == 0)));
366 magu.m = q2 + 1; // resulting magic number
367 magu.s = p - 64; // resulting shift
368 return magu;
369}
370
Nate Begeman07ed4172005-10-10 21:26:48 +0000371/// MaskedValueIsZero - Return true if 'Op & Mask' is known to be zero. We use
372/// this predicate to simplify operations downstream. Op and Mask are known to
Nate Begeman1d4d4142005-09-01 00:19:25 +0000373/// be the same type.
374static bool MaskedValueIsZero(const SDOperand &Op, uint64_t Mask,
375 const TargetLowering &TLI) {
376 unsigned SrcBits;
377 if (Mask == 0) return true;
378
379 // If we know the result of a setcc has the top bits zero, use this info.
380 switch (Op.getOpcode()) {
Nate Begeman4ebd8052005-09-01 23:24:04 +0000381 case ISD::Constant:
382 return (cast<ConstantSDNode>(Op)->getValue() & Mask) == 0;
383 case ISD::SETCC:
384 return ((Mask & 1) == 0) &&
385 TLI.getSetCCResultContents() == TargetLowering::ZeroOrOneSetCCResult;
386 case ISD::ZEXTLOAD:
387 SrcBits = MVT::getSizeInBits(cast<VTSDNode>(Op.getOperand(3))->getVT());
388 return (Mask & ((1ULL << SrcBits)-1)) == 0; // Returning only the zext bits.
389 case ISD::ZERO_EXTEND:
390 SrcBits = MVT::getSizeInBits(Op.getOperand(0).getValueType());
Chris Lattner7c225752005-11-02 01:47:04 +0000391 return MaskedValueIsZero(Op.getOperand(0),Mask & (~0ULL >> (64-SrcBits)),TLI);
Nate Begeman4ebd8052005-09-01 23:24:04 +0000392 case ISD::AssertZext:
393 SrcBits = MVT::getSizeInBits(cast<VTSDNode>(Op.getOperand(1))->getVT());
394 return (Mask & ((1ULL << SrcBits)-1)) == 0; // Returning only the zext bits.
395 case ISD::AND:
Chris Lattneree899e62005-10-09 22:12:36 +0000396 // If either of the operands has zero bits, the result will too.
397 if (MaskedValueIsZero(Op.getOperand(1), Mask, TLI) ||
398 MaskedValueIsZero(Op.getOperand(0), Mask, TLI))
399 return true;
Nate Begeman4ebd8052005-09-01 23:24:04 +0000400 // (X & C1) & C2 == 0 iff C1 & C2 == 0.
401 if (ConstantSDNode *AndRHS = dyn_cast<ConstantSDNode>(Op.getOperand(1)))
402 return MaskedValueIsZero(Op.getOperand(0),AndRHS->getValue() & Mask, TLI);
Chris Lattneree899e62005-10-09 22:12:36 +0000403 return false;
Nate Begeman4ebd8052005-09-01 23:24:04 +0000404 case ISD::OR:
405 case ISD::XOR:
406 return MaskedValueIsZero(Op.getOperand(0), Mask, TLI) &&
407 MaskedValueIsZero(Op.getOperand(1), Mask, TLI);
408 case ISD::SELECT:
409 return MaskedValueIsZero(Op.getOperand(1), Mask, TLI) &&
410 MaskedValueIsZero(Op.getOperand(2), Mask, TLI);
411 case ISD::SELECT_CC:
412 return MaskedValueIsZero(Op.getOperand(2), Mask, TLI) &&
413 MaskedValueIsZero(Op.getOperand(3), Mask, TLI);
414 case ISD::SRL:
415 // (ushr X, C1) & C2 == 0 iff X & (C2 << C1) == 0
416 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
417 uint64_t NewVal = Mask << ShAmt->getValue();
418 SrcBits = MVT::getSizeInBits(Op.getValueType());
419 if (SrcBits != 64) NewVal &= (1ULL << SrcBits)-1;
420 return MaskedValueIsZero(Op.getOperand(0), NewVal, TLI);
421 }
422 return false;
423 case ISD::SHL:
424 // (ushl X, C1) & C2 == 0 iff X & (C2 >> C1) == 0
425 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
426 uint64_t NewVal = Mask >> ShAmt->getValue();
427 return MaskedValueIsZero(Op.getOperand(0), NewVal, TLI);
428 }
429 return false;
Chris Lattnerbba9aa32005-10-10 16:51:40 +0000430 case ISD::ADD:
Chris Lattnerd7390752005-10-10 16:52:03 +0000431 // (add X, Y) & C == 0 iff (X&C)|(Y&C) == 0 and all bits are low bits.
Chris Lattnerbba9aa32005-10-10 16:51:40 +0000432 if ((Mask&(Mask+1)) == 0) { // All low bits
433 if (MaskedValueIsZero(Op.getOperand(0), Mask, TLI) &&
434 MaskedValueIsZero(Op.getOperand(1), Mask, TLI))
435 return true;
436 }
437 break;
Chris Lattnerc4ced262005-10-07 15:30:32 +0000438 case ISD::SUB:
439 if (ConstantSDNode *CLHS = dyn_cast<ConstantSDNode>(Op.getOperand(0))) {
440 // We know that the top bits of C-X are clear if X contains less bits
441 // than C (i.e. no wrap-around can happen). For example, 20-X is
442 // positive if we can prove that X is >= 0 and < 16.
443 unsigned Bits = MVT::getSizeInBits(CLHS->getValueType(0));
444 if ((CLHS->getValue() & (1 << (Bits-1))) == 0) { // sign bit clear
445 unsigned NLZ = CountLeadingZeros_64(CLHS->getValue()+1);
446 uint64_t MaskV = (1ULL << (63-NLZ))-1;
447 if (MaskedValueIsZero(Op.getOperand(1), ~MaskV, TLI)) {
448 // High bits are clear this value is known to be >= C.
449 unsigned NLZ2 = CountLeadingZeros_64(CLHS->getValue());
450 if ((Mask & ((1ULL << (64-NLZ2))-1)) == 0)
451 return true;
452 }
453 }
454 }
455 break;
Nate Begeman4ebd8052005-09-01 23:24:04 +0000456 case ISD::CTTZ:
457 case ISD::CTLZ:
458 case ISD::CTPOP:
459 // Bit counting instructions can not set the high bits of the result
460 // register. The max number of bits sets depends on the input.
461 return (Mask & (MVT::getSizeInBits(Op.getValueType())*2-1)) == 0;
Evan Cheng3a03ebb2005-12-21 23:05:39 +0000462 default:
463 if (Op.getOpcode() >= ISD::BUILTIN_OP_END)
464 return TLI.isMaskedValueZeroForTargetNode(Op, Mask);
465 break;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000466 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000467 return false;
468}
469
Nate Begeman4ebd8052005-09-01 23:24:04 +0000470// isSetCCEquivalent - Return true if this node is a setcc, or is a select_cc
471// that selects between the values 1 and 0, making it equivalent to a setcc.
Nate Begeman646d7e22005-09-02 21:18:40 +0000472// Also, set the incoming LHS, RHS, and CC references to the appropriate
473// nodes based on the type of node we are checking. This simplifies life a
474// bit for the callers.
475static bool isSetCCEquivalent(SDOperand N, SDOperand &LHS, SDOperand &RHS,
476 SDOperand &CC) {
477 if (N.getOpcode() == ISD::SETCC) {
478 LHS = N.getOperand(0);
479 RHS = N.getOperand(1);
480 CC = N.getOperand(2);
Nate Begeman4ebd8052005-09-01 23:24:04 +0000481 return true;
Nate Begeman646d7e22005-09-02 21:18:40 +0000482 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000483 if (N.getOpcode() == ISD::SELECT_CC &&
484 N.getOperand(2).getOpcode() == ISD::Constant &&
485 N.getOperand(3).getOpcode() == ISD::Constant &&
486 cast<ConstantSDNode>(N.getOperand(2))->getValue() == 1 &&
Nate Begeman646d7e22005-09-02 21:18:40 +0000487 cast<ConstantSDNode>(N.getOperand(3))->isNullValue()) {
488 LHS = N.getOperand(0);
489 RHS = N.getOperand(1);
490 CC = N.getOperand(4);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000491 return true;
Nate Begeman646d7e22005-09-02 21:18:40 +0000492 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000493 return false;
494}
495
Nate Begeman99801192005-09-07 23:25:52 +0000496// isOneUseSetCC - Return true if this is a SetCC-equivalent operation with only
497// one use. If this is true, it allows the users to invert the operation for
498// free when it is profitable to do so.
499static bool isOneUseSetCC(SDOperand N) {
Nate Begeman646d7e22005-09-02 21:18:40 +0000500 SDOperand N0, N1, N2;
Nate Begeman646d7e22005-09-02 21:18:40 +0000501 if (isSetCCEquivalent(N, N0, N1, N2) && N.Val->hasOneUse())
Nate Begeman4ebd8052005-09-01 23:24:04 +0000502 return true;
503 return false;
504}
505
Nate Begeman452d7be2005-09-16 00:54:12 +0000506// FIXME: This should probably go in the ISD class rather than being duplicated
507// in several files.
508static bool isCommutativeBinOp(unsigned Opcode) {
509 switch (Opcode) {
510 case ISD::ADD:
511 case ISD::MUL:
512 case ISD::AND:
513 case ISD::OR:
514 case ISD::XOR: return true;
515 default: return false; // FIXME: Need commutative info for user ops!
516 }
517}
518
Nate Begeman4ebd8052005-09-01 23:24:04 +0000519void DAGCombiner::Run(bool RunningAfterLegalize) {
520 // set the instance variable, so that the various visit routines may use it.
521 AfterLegalize = RunningAfterLegalize;
522
Nate Begeman646d7e22005-09-02 21:18:40 +0000523 // Add all the dag nodes to the worklist.
Chris Lattnerde202b32005-11-09 23:47:37 +0000524 for (SelectionDAG::allnodes_iterator I = DAG.allnodes_begin(),
525 E = DAG.allnodes_end(); I != E; ++I)
526 WorkList.push_back(I);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000527
Chris Lattner95038592005-10-05 06:35:28 +0000528 // Create a dummy node (which is not added to allnodes), that adds a reference
529 // to the root node, preventing it from being deleted, and tracking any
530 // changes of the root.
531 HandleSDNode Dummy(DAG.getRoot());
532
Nate Begeman1d4d4142005-09-01 00:19:25 +0000533 // while the worklist isn't empty, inspect the node on the end of it and
534 // try and combine it.
535 while (!WorkList.empty()) {
536 SDNode *N = WorkList.back();
537 WorkList.pop_back();
538
539 // If N has no uses, it is dead. Make sure to revisit all N's operands once
Chris Lattner95038592005-10-05 06:35:28 +0000540 // N is deleted from the DAG, since they too may now be dead or may have a
541 // reduced number of uses, allowing other xforms.
542 if (N->use_empty() && N != &Dummy) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000543 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
544 WorkList.push_back(N->getOperand(i).Val);
545
Nate Begeman1d4d4142005-09-01 00:19:25 +0000546 removeFromWorkList(N);
Chris Lattner95038592005-10-05 06:35:28 +0000547 DAG.DeleteNode(N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000548 continue;
549 }
550
Nate Begeman83e75ec2005-09-06 04:43:02 +0000551 SDOperand RV = visit(N);
552 if (RV.Val) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000553 ++NodesCombined;
Nate Begeman646d7e22005-09-02 21:18:40 +0000554 // If we get back the same node we passed in, rather than a new node or
555 // zero, we know that the node must have defined multiple values and
556 // CombineTo was used. Since CombineTo takes care of the worklist
557 // mechanics for us, we have no work to do in this case.
Nate Begeman83e75ec2005-09-06 04:43:02 +0000558 if (RV.Val != N) {
Nate Begeman2300f552005-09-07 00:15:36 +0000559 DEBUG(std::cerr << "\nReplacing "; N->dump();
560 std::cerr << "\nWith: "; RV.Val->dump();
561 std::cerr << '\n');
Chris Lattner01a22022005-10-10 22:04:48 +0000562 std::vector<SDNode*> NowDead;
563 DAG.ReplaceAllUsesWith(N, std::vector<SDOperand>(1, RV), &NowDead);
Nate Begeman646d7e22005-09-02 21:18:40 +0000564
565 // Push the new node and any users onto the worklist
Nate Begeman83e75ec2005-09-06 04:43:02 +0000566 WorkList.push_back(RV.Val);
567 AddUsersToWorkList(RV.Val);
Nate Begeman646d7e22005-09-02 21:18:40 +0000568
569 // Nodes can end up on the worklist more than once. Make sure we do
570 // not process a node that has been replaced.
571 removeFromWorkList(N);
Chris Lattner01a22022005-10-10 22:04:48 +0000572 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
573 removeFromWorkList(NowDead[i]);
Chris Lattner5c46f742005-10-05 06:11:08 +0000574
575 // Finally, since the node is now dead, remove it from the graph.
576 DAG.DeleteNode(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000577 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000578 }
579 }
Chris Lattner95038592005-10-05 06:35:28 +0000580
581 // If the root changed (e.g. it was a dead load, update the root).
582 DAG.setRoot(Dummy.getValue());
Nate Begeman1d4d4142005-09-01 00:19:25 +0000583}
584
Nate Begeman83e75ec2005-09-06 04:43:02 +0000585SDOperand DAGCombiner::visit(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000586 switch(N->getOpcode()) {
587 default: break;
Nate Begeman4942a962005-09-01 00:33:32 +0000588 case ISD::TokenFactor: return visitTokenFactor(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000589 case ISD::ADD: return visitADD(N);
590 case ISD::SUB: return visitSUB(N);
591 case ISD::MUL: return visitMUL(N);
592 case ISD::SDIV: return visitSDIV(N);
593 case ISD::UDIV: return visitUDIV(N);
594 case ISD::SREM: return visitSREM(N);
595 case ISD::UREM: return visitUREM(N);
596 case ISD::MULHU: return visitMULHU(N);
597 case ISD::MULHS: return visitMULHS(N);
598 case ISD::AND: return visitAND(N);
599 case ISD::OR: return visitOR(N);
600 case ISD::XOR: return visitXOR(N);
601 case ISD::SHL: return visitSHL(N);
602 case ISD::SRA: return visitSRA(N);
603 case ISD::SRL: return visitSRL(N);
604 case ISD::CTLZ: return visitCTLZ(N);
605 case ISD::CTTZ: return visitCTTZ(N);
606 case ISD::CTPOP: return visitCTPOP(N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000607 case ISD::SELECT: return visitSELECT(N);
608 case ISD::SELECT_CC: return visitSELECT_CC(N);
609 case ISD::SETCC: return visitSETCC(N);
Nate Begeman5054f162005-10-14 01:12:21 +0000610 case ISD::ADD_PARTS: return visitADD_PARTS(N);
611 case ISD::SUB_PARTS: return visitSUB_PARTS(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000612 case ISD::SIGN_EXTEND: return visitSIGN_EXTEND(N);
613 case ISD::ZERO_EXTEND: return visitZERO_EXTEND(N);
614 case ISD::SIGN_EXTEND_INREG: return visitSIGN_EXTEND_INREG(N);
615 case ISD::TRUNCATE: return visitTRUNCATE(N);
Chris Lattner94683772005-12-23 05:30:37 +0000616 case ISD::BIT_CONVERT: return visitBIT_CONVERT(N);
Chris Lattner01b3d732005-09-28 22:28:18 +0000617 case ISD::FADD: return visitFADD(N);
618 case ISD::FSUB: return visitFSUB(N);
619 case ISD::FMUL: return visitFMUL(N);
620 case ISD::FDIV: return visitFDIV(N);
621 case ISD::FREM: return visitFREM(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000622 case ISD::SINT_TO_FP: return visitSINT_TO_FP(N);
623 case ISD::UINT_TO_FP: return visitUINT_TO_FP(N);
624 case ISD::FP_TO_SINT: return visitFP_TO_SINT(N);
625 case ISD::FP_TO_UINT: return visitFP_TO_UINT(N);
626 case ISD::FP_ROUND: return visitFP_ROUND(N);
627 case ISD::FP_ROUND_INREG: return visitFP_ROUND_INREG(N);
628 case ISD::FP_EXTEND: return visitFP_EXTEND(N);
629 case ISD::FNEG: return visitFNEG(N);
630 case ISD::FABS: return visitFABS(N);
Nate Begeman44728a72005-09-19 22:34:01 +0000631 case ISD::BRCOND: return visitBRCOND(N);
632 case ISD::BRCONDTWOWAY: return visitBRCONDTWOWAY(N);
633 case ISD::BR_CC: return visitBR_CC(N);
634 case ISD::BRTWOWAY_CC: return visitBRTWOWAY_CC(N);
Chris Lattner01a22022005-10-10 22:04:48 +0000635 case ISD::LOAD: return visitLOAD(N);
Chris Lattner87514ca2005-10-10 22:31:19 +0000636 case ISD::STORE: return visitSTORE(N);
Jim Laskeyd6e8d412005-12-23 20:08:28 +0000637 case ISD::LOCATION: return visitLOCATION(N);
638 case ISD::DEBUG_LOC: return visitDEBUGLOC(N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000639 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000640 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000641}
642
Nate Begeman83e75ec2005-09-06 04:43:02 +0000643SDOperand DAGCombiner::visitTokenFactor(SDNode *N) {
Nate Begemanded49632005-10-13 03:11:28 +0000644 std::vector<SDOperand> Ops;
645 bool Changed = false;
646
Nate Begeman1d4d4142005-09-01 00:19:25 +0000647 // If the token factor has two operands and one is the entry token, replace
648 // the token factor with the other operand.
649 if (N->getNumOperands() == 2) {
650 if (N->getOperand(0).getOpcode() == ISD::EntryToken)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000651 return N->getOperand(1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000652 if (N->getOperand(1).getOpcode() == ISD::EntryToken)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000653 return N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000654 }
Chris Lattner24edbb72005-10-13 22:10:05 +0000655
Nate Begemanded49632005-10-13 03:11:28 +0000656 // fold (tokenfactor (tokenfactor)) -> tokenfactor
657 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
658 SDOperand Op = N->getOperand(i);
659 if (Op.getOpcode() == ISD::TokenFactor && Op.hasOneUse()) {
660 Changed = true;
661 for (unsigned j = 0, e = Op.getNumOperands(); j != e; ++j)
662 Ops.push_back(Op.getOperand(j));
663 } else {
664 Ops.push_back(Op);
665 }
666 }
667 if (Changed)
668 return DAG.getNode(ISD::TokenFactor, MVT::Other, Ops);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000669 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000670}
671
Nate Begeman83e75ec2005-09-06 04:43:02 +0000672SDOperand DAGCombiner::visitADD(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000673 SDOperand N0 = N->getOperand(0);
674 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000675 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
676 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemanf89d78d2005-09-07 16:09:19 +0000677 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000678
679 // fold (add c1, c2) -> c1+c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000680 if (N0C && N1C)
Nate Begemanf89d78d2005-09-07 16:09:19 +0000681 return DAG.getConstant(N0C->getValue() + N1C->getValue(), VT);
Nate Begeman99801192005-09-07 23:25:52 +0000682 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +0000683 if (N0C && !N1C)
684 return DAG.getNode(ISD::ADD, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000685 // fold (add x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +0000686 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000687 return N0;
Nate Begeman223df222005-09-08 20:18:10 +0000688 // fold (add (add x, c1), c2) -> (add x, c1+c2)
689 if (N1C && N0.getOpcode() == ISD::ADD) {
690 ConstantSDNode *N00C = dyn_cast<ConstantSDNode>(N0.getOperand(0));
691 ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
692 if (N00C)
693 return DAG.getNode(ISD::ADD, VT, N0.getOperand(1),
694 DAG.getConstant(N1C->getValue()+N00C->getValue(), VT));
695 if (N01C)
696 return DAG.getNode(ISD::ADD, VT, N0.getOperand(0),
697 DAG.getConstant(N1C->getValue()+N01C->getValue(), VT));
698 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000699 // fold ((0-A) + B) -> B-A
700 if (N0.getOpcode() == ISD::SUB && isa<ConstantSDNode>(N0.getOperand(0)) &&
701 cast<ConstantSDNode>(N0.getOperand(0))->isNullValue())
Nate Begemanf89d78d2005-09-07 16:09:19 +0000702 return DAG.getNode(ISD::SUB, VT, N1, N0.getOperand(1));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000703 // fold (A + (0-B)) -> A-B
704 if (N1.getOpcode() == ISD::SUB && isa<ConstantSDNode>(N1.getOperand(0)) &&
705 cast<ConstantSDNode>(N1.getOperand(0))->isNullValue())
Nate Begemanf89d78d2005-09-07 16:09:19 +0000706 return DAG.getNode(ISD::SUB, VT, N0, N1.getOperand(1));
Chris Lattner01b3d732005-09-28 22:28:18 +0000707 // fold (A+(B-A)) -> B
708 if (N1.getOpcode() == ISD::SUB && N0 == N1.getOperand(1))
Nate Begeman83e75ec2005-09-06 04:43:02 +0000709 return N1.getOperand(0);
710 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000711}
712
Nate Begeman83e75ec2005-09-06 04:43:02 +0000713SDOperand DAGCombiner::visitSUB(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000714 SDOperand N0 = N->getOperand(0);
715 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000716 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
717 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000718
Chris Lattner854077d2005-10-17 01:07:11 +0000719 // fold (sub x, x) -> 0
720 if (N0 == N1)
721 return DAG.getConstant(0, N->getValueType(0));
722
Nate Begeman1d4d4142005-09-01 00:19:25 +0000723 // fold (sub c1, c2) -> c1-c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000724 if (N0C && N1C)
725 return DAG.getConstant(N0C->getValue() - N1C->getValue(),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000726 N->getValueType(0));
Chris Lattner05b57432005-10-11 06:07:15 +0000727 // fold (sub x, c) -> (add x, -c)
728 if (N1C)
729 return DAG.getNode(ISD::ADD, N0.getValueType(), N0,
730 DAG.getConstant(-N1C->getValue(), N0.getValueType()));
731
Nate Begeman1d4d4142005-09-01 00:19:25 +0000732 // fold (A+B)-A -> B
Chris Lattner01b3d732005-09-28 22:28:18 +0000733 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000734 return N0.getOperand(1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000735 // fold (A+B)-B -> A
Chris Lattner01b3d732005-09-28 22:28:18 +0000736 if (N0.getOpcode() == ISD::ADD && N0.getOperand(1) == N1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000737 return N0.getOperand(0);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000738 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000739}
740
Nate Begeman83e75ec2005-09-06 04:43:02 +0000741SDOperand DAGCombiner::visitMUL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000742 SDOperand N0 = N->getOperand(0);
743 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000744 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
745 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman223df222005-09-08 20:18:10 +0000746 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000747
748 // fold (mul c1, c2) -> c1*c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000749 if (N0C && N1C)
Chris Lattner3e6099b2005-10-30 06:41:49 +0000750 return DAG.getConstant(N0C->getValue() * N1C->getValue(), VT);
Nate Begeman99801192005-09-07 23:25:52 +0000751 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +0000752 if (N0C && !N1C)
753 return DAG.getNode(ISD::MUL, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000754 // fold (mul x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000755 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000756 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000757 // fold (mul x, -1) -> 0-x
Nate Begeman646d7e22005-09-02 21:18:40 +0000758 if (N1C && N1C->isAllOnesValue())
Nate Begeman405e3ec2005-10-21 00:02:42 +0000759 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000760 // fold (mul x, (1 << c)) -> x << c
Nate Begeman646d7e22005-09-02 21:18:40 +0000761 if (N1C && isPowerOf2_64(N1C->getValue()))
Chris Lattner3e6099b2005-10-30 06:41:49 +0000762 return DAG.getNode(ISD::SHL, VT, N0,
Nate Begeman646d7e22005-09-02 21:18:40 +0000763 DAG.getConstant(Log2_64(N1C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000764 TLI.getShiftAmountTy()));
Chris Lattner3e6099b2005-10-30 06:41:49 +0000765 // fold (mul x, -(1 << c)) -> -(x << c) or (-x) << c
766 if (N1C && isPowerOf2_64(-N1C->getSignExtended())) {
767 // FIXME: If the input is something that is easily negated (e.g. a
768 // single-use add), we should put the negate there.
769 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT),
770 DAG.getNode(ISD::SHL, VT, N0,
771 DAG.getConstant(Log2_64(-N1C->getSignExtended()),
772 TLI.getShiftAmountTy())));
773 }
774
775
Nate Begeman223df222005-09-08 20:18:10 +0000776 // fold (mul (mul x, c1), c2) -> (mul x, c1*c2)
777 if (N1C && N0.getOpcode() == ISD::MUL) {
778 ConstantSDNode *N00C = dyn_cast<ConstantSDNode>(N0.getOperand(0));
779 ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
780 if (N00C)
781 return DAG.getNode(ISD::MUL, VT, N0.getOperand(1),
782 DAG.getConstant(N1C->getValue()*N00C->getValue(), VT));
783 if (N01C)
784 return DAG.getNode(ISD::MUL, VT, N0.getOperand(0),
785 DAG.getConstant(N1C->getValue()*N01C->getValue(), VT));
786 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000787 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000788}
789
Nate Begeman83e75ec2005-09-06 04:43:02 +0000790SDOperand DAGCombiner::visitSDIV(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000791 SDOperand N0 = N->getOperand(0);
792 SDOperand N1 = N->getOperand(1);
Chris Lattner094c8fc2005-10-07 06:10:46 +0000793 MVT::ValueType VT = N->getValueType(0);
Nate Begeman646d7e22005-09-02 21:18:40 +0000794 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
795 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000796
797 // fold (sdiv c1, c2) -> c1/c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000798 if (N0C && N1C && !N1C->isNullValue())
799 return DAG.getConstant(N0C->getSignExtended() / N1C->getSignExtended(),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000800 N->getValueType(0));
Nate Begeman405e3ec2005-10-21 00:02:42 +0000801 // fold (sdiv X, 1) -> X
802 if (N1C && N1C->getSignExtended() == 1LL)
803 return N0;
804 // fold (sdiv X, -1) -> 0-X
805 if (N1C && N1C->isAllOnesValue())
806 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), N0);
Chris Lattner094c8fc2005-10-07 06:10:46 +0000807 // If we know the sign bits of both operands are zero, strength reduce to a
808 // udiv instead. Handles (X&15) /s 4 -> X&15 >> 2
809 uint64_t SignBit = 1ULL << (MVT::getSizeInBits(VT)-1);
810 if (MaskedValueIsZero(N1, SignBit, TLI) &&
811 MaskedValueIsZero(N0, SignBit, TLI))
812 return DAG.getNode(ISD::UDIV, N1.getValueType(), N0, N1);
Nate Begeman405e3ec2005-10-21 00:02:42 +0000813 // fold (sdiv X, pow2) -> (add (sra X, log(pow2)), (srl X, sizeof(X)-1))
814 if (N1C && N1C->getValue() && !TLI.isIntDivCheap() &&
815 (isPowerOf2_64(N1C->getSignExtended()) ||
816 isPowerOf2_64(-N1C->getSignExtended()))) {
817 // If dividing by powers of two is cheap, then don't perform the following
818 // fold.
819 if (TLI.isPow2DivCheap())
820 return SDOperand();
821 int64_t pow2 = N1C->getSignExtended();
822 int64_t abs2 = pow2 > 0 ? pow2 : -pow2;
823 SDOperand SRL = DAG.getNode(ISD::SRL, VT, N0,
824 DAG.getConstant(MVT::getSizeInBits(VT)-1,
825 TLI.getShiftAmountTy()));
826 WorkList.push_back(SRL.Val);
827 SDOperand SGN = DAG.getNode(ISD::ADD, VT, N0, SRL);
828 WorkList.push_back(SGN.Val);
829 SDOperand SRA = DAG.getNode(ISD::SRA, VT, SGN,
830 DAG.getConstant(Log2_64(abs2),
831 TLI.getShiftAmountTy()));
832 // If we're dividing by a positive value, we're done. Otherwise, we must
833 // negate the result.
834 if (pow2 > 0)
835 return SRA;
836 WorkList.push_back(SRA.Val);
837 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), SRA);
838 }
Nate Begeman69575232005-10-20 02:15:44 +0000839 // if integer divide is expensive and we satisfy the requirements, emit an
840 // alternate sequence.
Nate Begeman405e3ec2005-10-21 00:02:42 +0000841 if (N1C && (N1C->getSignExtended() < -1 || N1C->getSignExtended() > 1) &&
Chris Lattnere9936d12005-10-22 18:50:15 +0000842 !TLI.isIntDivCheap()) {
843 SDOperand Op = BuildSDIV(N);
844 if (Op.Val) return Op;
Nate Begeman69575232005-10-20 02:15:44 +0000845 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000846 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000847}
848
Nate Begeman83e75ec2005-09-06 04:43:02 +0000849SDOperand DAGCombiner::visitUDIV(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000850 SDOperand N0 = N->getOperand(0);
851 SDOperand N1 = N->getOperand(1);
Nate Begeman69575232005-10-20 02:15:44 +0000852 MVT::ValueType VT = N->getValueType(0);
Nate Begeman646d7e22005-09-02 21:18:40 +0000853 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
854 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000855
856 // fold (udiv c1, c2) -> c1/c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000857 if (N0C && N1C && !N1C->isNullValue())
858 return DAG.getConstant(N0C->getValue() / N1C->getValue(),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000859 N->getValueType(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000860 // fold (udiv x, (1 << c)) -> x >>u c
Nate Begeman646d7e22005-09-02 21:18:40 +0000861 if (N1C && isPowerOf2_64(N1C->getValue()))
Nate Begeman1d4d4142005-09-01 00:19:25 +0000862 return DAG.getNode(ISD::SRL, N->getValueType(0), N0,
Nate Begeman646d7e22005-09-02 21:18:40 +0000863 DAG.getConstant(Log2_64(N1C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000864 TLI.getShiftAmountTy()));
Nate Begeman69575232005-10-20 02:15:44 +0000865 // fold (udiv x, c) -> alternate
Chris Lattnere9936d12005-10-22 18:50:15 +0000866 if (N1C && N1C->getValue() && !TLI.isIntDivCheap()) {
867 SDOperand Op = BuildUDIV(N);
868 if (Op.Val) return Op;
869 }
870
Nate Begeman83e75ec2005-09-06 04:43:02 +0000871 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000872}
873
Nate Begeman83e75ec2005-09-06 04:43:02 +0000874SDOperand DAGCombiner::visitSREM(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000875 SDOperand N0 = N->getOperand(0);
876 SDOperand N1 = N->getOperand(1);
Nate Begeman07ed4172005-10-10 21:26:48 +0000877 MVT::ValueType VT = N->getValueType(0);
Nate Begeman646d7e22005-09-02 21:18:40 +0000878 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
879 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000880
881 // fold (srem c1, c2) -> c1%c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000882 if (N0C && N1C && !N1C->isNullValue())
883 return DAG.getConstant(N0C->getSignExtended() % N1C->getSignExtended(),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000884 N->getValueType(0));
Nate Begeman07ed4172005-10-10 21:26:48 +0000885 // If we know the sign bits of both operands are zero, strength reduce to a
886 // urem instead. Handles (X & 0x0FFFFFFF) %s 16 -> X&15
887 uint64_t SignBit = 1ULL << (MVT::getSizeInBits(VT)-1);
888 if (MaskedValueIsZero(N1, SignBit, TLI) &&
889 MaskedValueIsZero(N0, SignBit, TLI))
890 return DAG.getNode(ISD::UREM, N1.getValueType(), N0, N1);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000891 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000892}
893
Nate Begeman83e75ec2005-09-06 04:43:02 +0000894SDOperand DAGCombiner::visitUREM(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000895 SDOperand N0 = N->getOperand(0);
896 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000897 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
898 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000899
900 // fold (urem c1, c2) -> c1%c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000901 if (N0C && N1C && !N1C->isNullValue())
902 return DAG.getConstant(N0C->getValue() % N1C->getValue(),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000903 N->getValueType(0));
Nate Begeman07ed4172005-10-10 21:26:48 +0000904 // fold (urem x, pow2) -> (and x, pow2-1)
905 if (N1C && !N1C->isNullValue() && isPowerOf2_64(N1C->getValue()))
906 return DAG.getNode(ISD::AND, N0.getValueType(), N0,
907 DAG.getConstant(N1C->getValue()-1, N1.getValueType()));
Nate Begeman83e75ec2005-09-06 04:43:02 +0000908 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000909}
910
Nate Begeman83e75ec2005-09-06 04:43:02 +0000911SDOperand DAGCombiner::visitMULHS(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000912 SDOperand N0 = N->getOperand(0);
913 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000914 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000915
916 // fold (mulhs x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000917 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000918 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000919 // fold (mulhs x, 1) -> (sra x, size(x)-1)
Nate Begeman646d7e22005-09-02 21:18:40 +0000920 if (N1C && N1C->getValue() == 1)
Nate Begeman1d4d4142005-09-01 00:19:25 +0000921 return DAG.getNode(ISD::SRA, N0.getValueType(), N0,
922 DAG.getConstant(MVT::getSizeInBits(N0.getValueType())-1,
Nate Begeman83e75ec2005-09-06 04:43:02 +0000923 TLI.getShiftAmountTy()));
924 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000925}
926
Nate Begeman83e75ec2005-09-06 04:43:02 +0000927SDOperand DAGCombiner::visitMULHU(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000928 SDOperand N0 = N->getOperand(0);
929 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000930 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000931
932 // fold (mulhu x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000933 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000934 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000935 // fold (mulhu x, 1) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000936 if (N1C && N1C->getValue() == 1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000937 return DAG.getConstant(0, N0.getValueType());
938 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000939}
940
Nate Begeman83e75ec2005-09-06 04:43:02 +0000941SDOperand DAGCombiner::visitAND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000942 SDOperand N0 = N->getOperand(0);
943 SDOperand N1 = N->getOperand(1);
Nate Begeman39ee1ac2005-09-09 19:49:52 +0000944 SDOperand LL, LR, RL, RR, CC0, CC1;
Nate Begeman646d7e22005-09-02 21:18:40 +0000945 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
946 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000947 MVT::ValueType VT = N1.getValueType();
Nate Begeman83e75ec2005-09-06 04:43:02 +0000948 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000949
950 // fold (and c1, c2) -> c1&c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000951 if (N0C && N1C)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000952 return DAG.getConstant(N0C->getValue() & N1C->getValue(), VT);
Nate Begeman99801192005-09-07 23:25:52 +0000953 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +0000954 if (N0C && !N1C)
955 return DAG.getNode(ISD::AND, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000956 // fold (and x, -1) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +0000957 if (N1C && N1C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000958 return N0;
959 // if (and x, c) is known to be zero, return 0
960 if (N1C && MaskedValueIsZero(SDOperand(N, 0), ~0ULL >> (64-OpSizeInBits),TLI))
961 return DAG.getConstant(0, VT);
962 // fold (and x, c) -> x iff (x & ~c) == 0
963 if (N1C && MaskedValueIsZero(N0,~N1C->getValue() & (~0ULL>>(64-OpSizeInBits)),
964 TLI))
965 return N0;
Nate Begeman223df222005-09-08 20:18:10 +0000966 // fold (and (and x, c1), c2) -> (and x, c1^c2)
967 if (N1C && N0.getOpcode() == ISD::AND) {
968 ConstantSDNode *N00C = dyn_cast<ConstantSDNode>(N0.getOperand(0));
969 ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
970 if (N00C)
971 return DAG.getNode(ISD::AND, VT, N0.getOperand(1),
972 DAG.getConstant(N1C->getValue()&N00C->getValue(), VT));
973 if (N01C)
974 return DAG.getNode(ISD::AND, VT, N0.getOperand(0),
975 DAG.getConstant(N1C->getValue()&N01C->getValue(), VT));
976 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000977 // fold (and (sign_extend_inreg x, i16 to i32), 1) -> (and x, 1)
Nate Begeman5dc7e862005-11-02 18:42:59 +0000978 if (N1C && N0.getOpcode() == ISD::SIGN_EXTEND_INREG) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000979 unsigned ExtendBits =
Jeff Cohen06d9b4a2005-11-12 00:59:01 +0000980 MVT::getSizeInBits(cast<VTSDNode>(N0.getOperand(1))->getVT());
981 if (ExtendBits == 64 || ((N1C->getValue() & (~0ULL << ExtendBits)) == 0))
Nate Begeman83e75ec2005-09-06 04:43:02 +0000982 return DAG.getNode(ISD::AND, VT, N0.getOperand(0), N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000983 }
984 // fold (and (or x, 0xFFFF), 0xFF) -> 0xFF
Nate Begeman5dc7e862005-11-02 18:42:59 +0000985 if (N1C && N0.getOpcode() == ISD::OR)
Nate Begeman1d4d4142005-09-01 00:19:25 +0000986 if (ConstantSDNode *ORI = dyn_cast<ConstantSDNode>(N0.getOperand(1)))
Nate Begeman646d7e22005-09-02 21:18:40 +0000987 if ((ORI->getValue() & N1C->getValue()) == N1C->getValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000988 return N1;
Nate Begeman39ee1ac2005-09-09 19:49:52 +0000989 // fold (and (setcc x), (setcc y)) -> (setcc (and x, y))
990 if (isSetCCEquivalent(N0, LL, LR, CC0) && isSetCCEquivalent(N1, RL, RR, CC1)){
991 ISD::CondCode Op0 = cast<CondCodeSDNode>(CC0)->get();
992 ISD::CondCode Op1 = cast<CondCodeSDNode>(CC1)->get();
993
994 if (LR == RR && isa<ConstantSDNode>(LR) && Op0 == Op1 &&
995 MVT::isInteger(LL.getValueType())) {
996 // fold (X == 0) & (Y == 0) -> (X|Y == 0)
997 if (cast<ConstantSDNode>(LR)->getValue() == 0 && Op1 == ISD::SETEQ) {
998 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
999 WorkList.push_back(ORNode.Val);
1000 return DAG.getSetCC(VT, ORNode, LR, Op1);
1001 }
1002 // fold (X == -1) & (Y == -1) -> (X&Y == -1)
1003 if (cast<ConstantSDNode>(LR)->isAllOnesValue() && Op1 == ISD::SETEQ) {
1004 SDOperand ANDNode = DAG.getNode(ISD::AND, LR.getValueType(), LL, RL);
1005 WorkList.push_back(ANDNode.Val);
1006 return DAG.getSetCC(VT, ANDNode, LR, Op1);
1007 }
1008 // fold (X > -1) & (Y > -1) -> (X|Y > -1)
1009 if (cast<ConstantSDNode>(LR)->isAllOnesValue() && Op1 == ISD::SETGT) {
1010 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
1011 WorkList.push_back(ORNode.Val);
1012 return DAG.getSetCC(VT, ORNode, LR, Op1);
1013 }
1014 }
1015 // canonicalize equivalent to ll == rl
1016 if (LL == RR && LR == RL) {
1017 Op1 = ISD::getSetCCSwappedOperands(Op1);
1018 std::swap(RL, RR);
1019 }
1020 if (LL == RL && LR == RR) {
1021 bool isInteger = MVT::isInteger(LL.getValueType());
1022 ISD::CondCode Result = ISD::getSetCCAndOperation(Op0, Op1, isInteger);
1023 if (Result != ISD::SETCC_INVALID)
1024 return DAG.getSetCC(N0.getValueType(), LL, LR, Result);
1025 }
1026 }
1027 // fold (and (zext x), (zext y)) -> (zext (and x, y))
1028 if (N0.getOpcode() == ISD::ZERO_EXTEND &&
1029 N1.getOpcode() == ISD::ZERO_EXTEND &&
1030 N0.getOperand(0).getValueType() == N1.getOperand(0).getValueType()) {
1031 SDOperand ANDNode = DAG.getNode(ISD::AND, N0.getOperand(0).getValueType(),
1032 N0.getOperand(0), N1.getOperand(0));
1033 WorkList.push_back(ANDNode.Val);
1034 return DAG.getNode(ISD::ZERO_EXTEND, VT, ANDNode);
1035 }
Nate Begeman452d7be2005-09-16 00:54:12 +00001036 // fold (and (shl/srl x), (shl/srl y)) -> (shl/srl (and x, y))
1037 if (((N0.getOpcode() == ISD::SHL && N1.getOpcode() == ISD::SHL) ||
1038 (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SRL)) &&
1039 N0.getOperand(1) == N1.getOperand(1)) {
1040 SDOperand ANDNode = DAG.getNode(ISD::AND, N0.getOperand(0).getValueType(),
1041 N0.getOperand(0), N1.getOperand(0));
1042 WorkList.push_back(ANDNode.Val);
1043 return DAG.getNode(N0.getOpcode(), VT, ANDNode, N0.getOperand(1));
1044 }
Chris Lattner85d63bb2005-10-15 22:18:08 +00001045 // fold (and (sra)) -> (and (srl)) when possible.
Nate Begeman5dc7e862005-11-02 18:42:59 +00001046 if (N0.getOpcode() == ISD::SRA && N0.Val->hasOneUse()) {
Chris Lattner85d63bb2005-10-15 22:18:08 +00001047 if (ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1048 // If the RHS of the AND has zeros where the sign bits of the SRA will
1049 // land, turn the SRA into an SRL.
Chris Lattner750dbd52005-10-15 22:35:40 +00001050 if (MaskedValueIsZero(N1, (~0ULL << (OpSizeInBits-N01C->getValue())) &
Chris Lattner85d63bb2005-10-15 22:18:08 +00001051 (~0ULL>>(64-OpSizeInBits)), TLI)) {
1052 WorkList.push_back(N);
1053 CombineTo(N0.Val, DAG.getNode(ISD::SRL, VT, N0.getOperand(0),
1054 N0.getOperand(1)));
1055 return SDOperand();
1056 }
1057 }
Nate Begeman5dc7e862005-11-02 18:42:59 +00001058 }
Nate Begemanded49632005-10-13 03:11:28 +00001059 // fold (zext_inreg (extload x)) -> (zextload x)
Nate Begeman5054f162005-10-14 01:12:21 +00001060 if (N0.getOpcode() == ISD::EXTLOAD) {
Nate Begemanded49632005-10-13 03:11:28 +00001061 MVT::ValueType EVT = cast<VTSDNode>(N0.getOperand(3))->getVT();
Nate Begemanbfd65a02005-10-13 18:34:58 +00001062 // If we zero all the possible extended bits, then we can turn this into
1063 // a zextload if we are running before legalize or the operation is legal.
Nate Begeman5054f162005-10-14 01:12:21 +00001064 if (MaskedValueIsZero(N1, ~0ULL << MVT::getSizeInBits(EVT), TLI) &&
Chris Lattner67a44cd2005-10-13 18:16:34 +00001065 (!AfterLegalize || TLI.isOperationLegal(ISD::ZEXTLOAD, EVT))) {
Nate Begemanded49632005-10-13 03:11:28 +00001066 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, N0.getOperand(0),
1067 N0.getOperand(1), N0.getOperand(2),
1068 EVT);
Nate Begemanded49632005-10-13 03:11:28 +00001069 WorkList.push_back(N);
Chris Lattner67a44cd2005-10-13 18:16:34 +00001070 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Nate Begemanded49632005-10-13 03:11:28 +00001071 return SDOperand();
1072 }
1073 }
1074 // fold (zext_inreg (sextload x)) -> (zextload x) iff load has one use
Chris Lattner40c62d52005-10-18 06:04:22 +00001075 if (N0.getOpcode() == ISD::SEXTLOAD && N0.hasOneUse()) {
Nate Begemanded49632005-10-13 03:11:28 +00001076 MVT::ValueType EVT = cast<VTSDNode>(N0.getOperand(3))->getVT();
Nate Begemanbfd65a02005-10-13 18:34:58 +00001077 // If we zero all the possible extended bits, then we can turn this into
1078 // a zextload if we are running before legalize or the operation is legal.
Nate Begeman5054f162005-10-14 01:12:21 +00001079 if (MaskedValueIsZero(N1, ~0ULL << MVT::getSizeInBits(EVT), TLI) &&
Nate Begemanbfd65a02005-10-13 18:34:58 +00001080 (!AfterLegalize || TLI.isOperationLegal(ISD::ZEXTLOAD, EVT))) {
Nate Begemanded49632005-10-13 03:11:28 +00001081 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, N0.getOperand(0),
1082 N0.getOperand(1), N0.getOperand(2),
1083 EVT);
Nate Begemanded49632005-10-13 03:11:28 +00001084 WorkList.push_back(N);
Chris Lattner67a44cd2005-10-13 18:16:34 +00001085 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Nate Begemanded49632005-10-13 03:11:28 +00001086 return SDOperand();
1087 }
1088 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001089 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001090}
1091
Nate Begeman83e75ec2005-09-06 04:43:02 +00001092SDOperand DAGCombiner::visitOR(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001093 SDOperand N0 = N->getOperand(0);
1094 SDOperand N1 = N->getOperand(1);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001095 SDOperand LL, LR, RL, RR, CC0, CC1;
Nate Begeman646d7e22005-09-02 21:18:40 +00001096 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1097 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001098 MVT::ValueType VT = N1.getValueType();
1099 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001100
1101 // fold (or c1, c2) -> c1|c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001102 if (N0C && N1C)
1103 return DAG.getConstant(N0C->getValue() | N1C->getValue(),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001104 N->getValueType(0));
Nate Begeman99801192005-09-07 23:25:52 +00001105 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001106 if (N0C && !N1C)
1107 return DAG.getNode(ISD::OR, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001108 // fold (or x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001109 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001110 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001111 // fold (or x, -1) -> -1
Nate Begeman646d7e22005-09-02 21:18:40 +00001112 if (N1C && N1C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001113 return N1;
1114 // fold (or x, c) -> c iff (x & ~c) == 0
1115 if (N1C && MaskedValueIsZero(N0,~N1C->getValue() & (~0ULL>>(64-OpSizeInBits)),
1116 TLI))
1117 return N1;
Nate Begeman223df222005-09-08 20:18:10 +00001118 // fold (or (or x, c1), c2) -> (or x, c1|c2)
1119 if (N1C && N0.getOpcode() == ISD::OR) {
1120 ConstantSDNode *N00C = dyn_cast<ConstantSDNode>(N0.getOperand(0));
1121 ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
1122 if (N00C)
1123 return DAG.getNode(ISD::OR, VT, N0.getOperand(1),
1124 DAG.getConstant(N1C->getValue()|N00C->getValue(), VT));
1125 if (N01C)
1126 return DAG.getNode(ISD::OR, VT, N0.getOperand(0),
1127 DAG.getConstant(N1C->getValue()|N01C->getValue(), VT));
Chris Lattner731d3482005-10-27 05:06:38 +00001128 } else if (N1C && N0.getOpcode() == ISD::AND && N0.Val->hasOneUse() &&
1129 isa<ConstantSDNode>(N0.getOperand(1))) {
1130 // Canonicalize (or (and X, c1), c2) -> (and (or X, c2), c1|c2)
1131 ConstantSDNode *C1 = cast<ConstantSDNode>(N0.getOperand(1));
1132 return DAG.getNode(ISD::AND, VT, DAG.getNode(ISD::OR, VT, N0.getOperand(0),
1133 N1),
1134 DAG.getConstant(N1C->getValue() | C1->getValue(), VT));
Nate Begeman223df222005-09-08 20:18:10 +00001135 }
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001136 // fold (or (setcc x), (setcc y)) -> (setcc (or x, y))
1137 if (isSetCCEquivalent(N0, LL, LR, CC0) && isSetCCEquivalent(N1, RL, RR, CC1)){
1138 ISD::CondCode Op0 = cast<CondCodeSDNode>(CC0)->get();
1139 ISD::CondCode Op1 = cast<CondCodeSDNode>(CC1)->get();
1140
1141 if (LR == RR && isa<ConstantSDNode>(LR) && Op0 == Op1 &&
1142 MVT::isInteger(LL.getValueType())) {
1143 // fold (X != 0) | (Y != 0) -> (X|Y != 0)
1144 // fold (X < 0) | (Y < 0) -> (X|Y < 0)
1145 if (cast<ConstantSDNode>(LR)->getValue() == 0 &&
1146 (Op1 == ISD::SETNE || Op1 == ISD::SETLT)) {
1147 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
1148 WorkList.push_back(ORNode.Val);
1149 return DAG.getSetCC(VT, ORNode, LR, Op1);
1150 }
1151 // fold (X != -1) | (Y != -1) -> (X&Y != -1)
1152 // fold (X > -1) | (Y > -1) -> (X&Y > -1)
1153 if (cast<ConstantSDNode>(LR)->isAllOnesValue() &&
1154 (Op1 == ISD::SETNE || Op1 == ISD::SETGT)) {
1155 SDOperand ANDNode = DAG.getNode(ISD::AND, LR.getValueType(), LL, RL);
1156 WorkList.push_back(ANDNode.Val);
1157 return DAG.getSetCC(VT, ANDNode, LR, Op1);
1158 }
1159 }
1160 // canonicalize equivalent to ll == rl
1161 if (LL == RR && LR == RL) {
1162 Op1 = ISD::getSetCCSwappedOperands(Op1);
1163 std::swap(RL, RR);
1164 }
1165 if (LL == RL && LR == RR) {
1166 bool isInteger = MVT::isInteger(LL.getValueType());
1167 ISD::CondCode Result = ISD::getSetCCOrOperation(Op0, Op1, isInteger);
1168 if (Result != ISD::SETCC_INVALID)
1169 return DAG.getSetCC(N0.getValueType(), LL, LR, Result);
1170 }
1171 }
1172 // fold (or (zext x), (zext y)) -> (zext (or x, y))
1173 if (N0.getOpcode() == ISD::ZERO_EXTEND &&
1174 N1.getOpcode() == ISD::ZERO_EXTEND &&
1175 N0.getOperand(0).getValueType() == N1.getOperand(0).getValueType()) {
1176 SDOperand ORNode = DAG.getNode(ISD::OR, N0.getOperand(0).getValueType(),
1177 N0.getOperand(0), N1.getOperand(0));
1178 WorkList.push_back(ORNode.Val);
1179 return DAG.getNode(ISD::ZERO_EXTEND, VT, ORNode);
1180 }
Nate Begeman35ef9132006-01-11 21:21:00 +00001181 // canonicalize shl to left side in a shl/srl pair, to match rotate
1182 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
1183 std::swap(N0, N1);
1184 // check for rotl, rotr
1185 if (N0.getOpcode() == ISD::SHL && N1.getOpcode() == ISD::SRL &&
1186 N0.getOperand(0) == N1.getOperand(0) &&
Chris Lattneraf551bc2006-01-12 18:57:33 +00001187 TLI.isOperationLegal(ISD::ROTL, VT) && TLI.isTypeLegal(VT)) {
Nate Begeman35ef9132006-01-11 21:21:00 +00001188 // fold (or (shl x, C1), (srl x, C2)) -> (rotl x, C1)
1189 if (N0.getOperand(1).getOpcode() == ISD::Constant &&
1190 N1.getOperand(1).getOpcode() == ISD::Constant) {
1191 uint64_t c1val = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
1192 uint64_t c2val = cast<ConstantSDNode>(N1.getOperand(1))->getValue();
1193 if ((c1val + c2val) == OpSizeInBits)
1194 return DAG.getNode(ISD::ROTL, VT, N0.getOperand(0), N0.getOperand(1));
1195 }
1196 // fold (or (shl x, y), (srl x, (sub 32, y))) -> (rotl x, y)
1197 if (N1.getOperand(1).getOpcode() == ISD::SUB &&
1198 N0.getOperand(1) == N1.getOperand(1).getOperand(1))
1199 if (ConstantSDNode *SUBC =
1200 dyn_cast<ConstantSDNode>(N1.getOperand(1).getOperand(0)))
1201 if (SUBC->getValue() == OpSizeInBits)
1202 return DAG.getNode(ISD::ROTL, VT, N0.getOperand(0), N0.getOperand(1));
1203 // fold (or (shl x, (sub 32, y)), (srl x, r)) -> (rotr x, y)
1204 if (N0.getOperand(1).getOpcode() == ISD::SUB &&
1205 N1.getOperand(1) == N0.getOperand(1).getOperand(1))
1206 if (ConstantSDNode *SUBC =
1207 dyn_cast<ConstantSDNode>(N0.getOperand(1).getOperand(0)))
1208 if (SUBC->getValue() == OpSizeInBits) {
Chris Lattneraf551bc2006-01-12 18:57:33 +00001209 if (TLI.isOperationLegal(ISD::ROTR, VT) && TLI.isTypeLegal(VT))
Nate Begeman35ef9132006-01-11 21:21:00 +00001210 return DAG.getNode(ISD::ROTR, VT, N0.getOperand(0),
1211 N1.getOperand(1));
1212 else
1213 return DAG.getNode(ISD::ROTL, VT, N0.getOperand(0),
1214 N0.getOperand(1));
1215 }
1216 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001217 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001218}
1219
Nate Begeman83e75ec2005-09-06 04:43:02 +00001220SDOperand DAGCombiner::visitXOR(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001221 SDOperand N0 = N->getOperand(0);
1222 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001223 SDOperand LHS, RHS, CC;
1224 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1225 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001226 MVT::ValueType VT = N0.getValueType();
1227
1228 // fold (xor c1, c2) -> c1^c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001229 if (N0C && N1C)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001230 return DAG.getConstant(N0C->getValue() ^ N1C->getValue(), VT);
Nate Begeman99801192005-09-07 23:25:52 +00001231 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001232 if (N0C && !N1C)
1233 return DAG.getNode(ISD::XOR, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001234 // fold (xor x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001235 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001236 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001237 // fold !(x cc y) -> (x !cc y)
Nate Begeman646d7e22005-09-02 21:18:40 +00001238 if (N1C && N1C->getValue() == 1 && isSetCCEquivalent(N0, LHS, RHS, CC)) {
1239 bool isInt = MVT::isInteger(LHS.getValueType());
1240 ISD::CondCode NotCC = ISD::getSetCCInverse(cast<CondCodeSDNode>(CC)->get(),
1241 isInt);
1242 if (N0.getOpcode() == ISD::SETCC)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001243 return DAG.getSetCC(VT, LHS, RHS, NotCC);
Nate Begeman646d7e22005-09-02 21:18:40 +00001244 if (N0.getOpcode() == ISD::SELECT_CC)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001245 return DAG.getSelectCC(LHS, RHS, N0.getOperand(2),N0.getOperand(3),NotCC);
Nate Begeman646d7e22005-09-02 21:18:40 +00001246 assert(0 && "Unhandled SetCC Equivalent!");
1247 abort();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001248 }
Nate Begeman99801192005-09-07 23:25:52 +00001249 // fold !(x or y) -> (!x and !y) iff x or y are setcc
1250 if (N1C && N1C->getValue() == 1 &&
1251 (N0.getOpcode() == ISD::OR || N0.getOpcode() == ISD::AND)) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001252 SDOperand LHS = N0.getOperand(0), RHS = N0.getOperand(1);
Nate Begeman99801192005-09-07 23:25:52 +00001253 if (isOneUseSetCC(RHS) || isOneUseSetCC(LHS)) {
1254 unsigned NewOpcode = N0.getOpcode() == ISD::AND ? ISD::OR : ISD::AND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001255 LHS = DAG.getNode(ISD::XOR, VT, LHS, N1); // RHS = ~LHS
1256 RHS = DAG.getNode(ISD::XOR, VT, RHS, N1); // RHS = ~RHS
Nate Begeman99801192005-09-07 23:25:52 +00001257 WorkList.push_back(LHS.Val); WorkList.push_back(RHS.Val);
1258 return DAG.getNode(NewOpcode, VT, LHS, RHS);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001259 }
1260 }
Nate Begeman99801192005-09-07 23:25:52 +00001261 // fold !(x or y) -> (!x and !y) iff x or y are constants
1262 if (N1C && N1C->isAllOnesValue() &&
1263 (N0.getOpcode() == ISD::OR || N0.getOpcode() == ISD::AND)) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001264 SDOperand LHS = N0.getOperand(0), RHS = N0.getOperand(1);
Nate Begeman99801192005-09-07 23:25:52 +00001265 if (isa<ConstantSDNode>(RHS) || isa<ConstantSDNode>(LHS)) {
1266 unsigned NewOpcode = N0.getOpcode() == ISD::AND ? ISD::OR : ISD::AND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001267 LHS = DAG.getNode(ISD::XOR, VT, LHS, N1); // RHS = ~LHS
1268 RHS = DAG.getNode(ISD::XOR, VT, RHS, N1); // RHS = ~RHS
Nate Begeman99801192005-09-07 23:25:52 +00001269 WorkList.push_back(LHS.Val); WorkList.push_back(RHS.Val);
1270 return DAG.getNode(NewOpcode, VT, LHS, RHS);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001271 }
1272 }
Nate Begeman223df222005-09-08 20:18:10 +00001273 // fold (xor (xor x, c1), c2) -> (xor x, c1^c2)
1274 if (N1C && N0.getOpcode() == ISD::XOR) {
1275 ConstantSDNode *N00C = dyn_cast<ConstantSDNode>(N0.getOperand(0));
1276 ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
1277 if (N00C)
1278 return DAG.getNode(ISD::XOR, VT, N0.getOperand(1),
1279 DAG.getConstant(N1C->getValue()^N00C->getValue(), VT));
1280 if (N01C)
1281 return DAG.getNode(ISD::XOR, VT, N0.getOperand(0),
1282 DAG.getConstant(N1C->getValue()^N01C->getValue(), VT));
1283 }
1284 // fold (xor x, x) -> 0
1285 if (N0 == N1)
1286 return DAG.getConstant(0, VT);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001287 // fold (xor (zext x), (zext y)) -> (zext (xor x, y))
1288 if (N0.getOpcode() == ISD::ZERO_EXTEND &&
1289 N1.getOpcode() == ISD::ZERO_EXTEND &&
1290 N0.getOperand(0).getValueType() == N1.getOperand(0).getValueType()) {
1291 SDOperand XORNode = DAG.getNode(ISD::XOR, N0.getOperand(0).getValueType(),
1292 N0.getOperand(0), N1.getOperand(0));
1293 WorkList.push_back(XORNode.Val);
1294 return DAG.getNode(ISD::ZERO_EXTEND, VT, XORNode);
1295 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001296 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001297}
1298
Nate Begeman83e75ec2005-09-06 04:43:02 +00001299SDOperand DAGCombiner::visitSHL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001300 SDOperand N0 = N->getOperand(0);
1301 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001302 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1303 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001304 MVT::ValueType VT = N0.getValueType();
1305 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1306
1307 // fold (shl c1, c2) -> c1<<c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001308 if (N0C && N1C)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001309 return DAG.getConstant(N0C->getValue() << N1C->getValue(), VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001310 // fold (shl 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001311 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001312 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001313 // fold (shl x, c >= size(x)) -> undef
Nate Begeman646d7e22005-09-02 21:18:40 +00001314 if (N1C && N1C->getValue() >= OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001315 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001316 // fold (shl x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001317 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001318 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001319 // if (shl x, c) is known to be zero, return 0
Nate Begeman83e75ec2005-09-06 04:43:02 +00001320 if (N1C && MaskedValueIsZero(SDOperand(N, 0), ~0ULL >> (64-OpSizeInBits),TLI))
1321 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001322 // fold (shl (shl x, c1), c2) -> 0 or (shl x, c1+c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001323 if (N1C && N0.getOpcode() == ISD::SHL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001324 N0.getOperand(1).getOpcode() == ISD::Constant) {
1325 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001326 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001327 if (c1 + c2 > OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001328 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001329 return DAG.getNode(ISD::SHL, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001330 DAG.getConstant(c1 + c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001331 }
1332 // fold (shl (srl x, c1), c2) -> (shl (and x, -1 << c1), c2-c1) or
1333 // (srl (and x, -1 << c1), c1-c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001334 if (N1C && N0.getOpcode() == ISD::SRL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001335 N0.getOperand(1).getOpcode() == ISD::Constant) {
1336 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001337 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001338 SDOperand Mask = DAG.getNode(ISD::AND, VT, N0.getOperand(0),
1339 DAG.getConstant(~0ULL << c1, VT));
1340 if (c2 > c1)
1341 return DAG.getNode(ISD::SHL, VT, Mask,
Nate Begeman83e75ec2005-09-06 04:43:02 +00001342 DAG.getConstant(c2-c1, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001343 else
Nate Begeman83e75ec2005-09-06 04:43:02 +00001344 return DAG.getNode(ISD::SRL, VT, Mask,
1345 DAG.getConstant(c1-c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001346 }
1347 // fold (shl (sra x, c1), c1) -> (and x, -1 << c1)
Nate Begeman646d7e22005-09-02 21:18:40 +00001348 if (N1C && N0.getOpcode() == ISD::SRA && N1 == N0.getOperand(1))
Nate Begeman4ebd8052005-09-01 23:24:04 +00001349 return DAG.getNode(ISD::AND, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001350 DAG.getConstant(~0ULL << N1C->getValue(), VT));
1351 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001352}
1353
Nate Begeman83e75ec2005-09-06 04:43:02 +00001354SDOperand DAGCombiner::visitSRA(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001355 SDOperand N0 = N->getOperand(0);
1356 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001357 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1358 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001359 MVT::ValueType VT = N0.getValueType();
1360 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1361
1362 // fold (sra c1, c2) -> c1>>c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001363 if (N0C && N1C)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001364 return DAG.getConstant(N0C->getSignExtended() >> N1C->getValue(), VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001365 // fold (sra 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001366 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001367 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001368 // fold (sra -1, x) -> -1
Nate Begeman646d7e22005-09-02 21:18:40 +00001369 if (N0C && N0C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001370 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001371 // fold (sra x, c >= size(x)) -> undef
Nate Begeman646d7e22005-09-02 21:18:40 +00001372 if (N1C && N1C->getValue() >= OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001373 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001374 // fold (sra x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001375 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001376 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001377 // If the sign bit is known to be zero, switch this to a SRL.
Nate Begeman3df4d522005-10-12 20:40:40 +00001378 if (MaskedValueIsZero(N0, (1ULL << (OpSizeInBits-1)), TLI))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001379 return DAG.getNode(ISD::SRL, VT, N0, N1);
1380 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001381}
1382
Nate Begeman83e75ec2005-09-06 04:43:02 +00001383SDOperand DAGCombiner::visitSRL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001384 SDOperand N0 = N->getOperand(0);
1385 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001386 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1387 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001388 MVT::ValueType VT = N0.getValueType();
1389 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1390
1391 // fold (srl c1, c2) -> c1 >>u c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001392 if (N0C && N1C)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001393 return DAG.getConstant(N0C->getValue() >> N1C->getValue(), VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001394 // fold (srl 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001395 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001396 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001397 // fold (srl x, c >= size(x)) -> undef
Nate Begeman646d7e22005-09-02 21:18:40 +00001398 if (N1C && N1C->getValue() >= OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001399 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001400 // fold (srl x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001401 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001402 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001403 // if (srl x, c) is known to be zero, return 0
Nate Begeman83e75ec2005-09-06 04:43:02 +00001404 if (N1C && MaskedValueIsZero(SDOperand(N, 0), ~0ULL >> (64-OpSizeInBits),TLI))
1405 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001406 // fold (srl (srl x, c1), c2) -> 0 or (srl x, c1+c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001407 if (N1C && N0.getOpcode() == ISD::SRL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001408 N0.getOperand(1).getOpcode() == ISD::Constant) {
1409 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001410 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001411 if (c1 + c2 > OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001412 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001413 return DAG.getNode(ISD::SRL, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001414 DAG.getConstant(c1 + c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001415 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001416 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001417}
1418
Nate Begeman83e75ec2005-09-06 04:43:02 +00001419SDOperand DAGCombiner::visitCTLZ(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001420 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001421 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001422
1423 // fold (ctlz c1) -> c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001424 if (N0C)
1425 return DAG.getConstant(CountLeadingZeros_64(N0C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001426 N0.getValueType());
1427 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001428}
1429
Nate Begeman83e75ec2005-09-06 04:43:02 +00001430SDOperand DAGCombiner::visitCTTZ(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001431 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001432 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001433
1434 // fold (cttz c1) -> c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001435 if (N0C)
1436 return DAG.getConstant(CountTrailingZeros_64(N0C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001437 N0.getValueType());
1438 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001439}
1440
Nate Begeman83e75ec2005-09-06 04:43:02 +00001441SDOperand DAGCombiner::visitCTPOP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001442 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001443 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001444
1445 // fold (ctpop c1) -> c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001446 if (N0C)
1447 return DAG.getConstant(CountPopulation_64(N0C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001448 N0.getValueType());
1449 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001450}
1451
Nate Begeman452d7be2005-09-16 00:54:12 +00001452SDOperand DAGCombiner::visitSELECT(SDNode *N) {
1453 SDOperand N0 = N->getOperand(0);
1454 SDOperand N1 = N->getOperand(1);
1455 SDOperand N2 = N->getOperand(2);
1456 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1457 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1458 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2);
1459 MVT::ValueType VT = N->getValueType(0);
Nate Begeman44728a72005-09-19 22:34:01 +00001460
Nate Begeman452d7be2005-09-16 00:54:12 +00001461 // fold select C, X, X -> X
1462 if (N1 == N2)
1463 return N1;
1464 // fold select true, X, Y -> X
1465 if (N0C && !N0C->isNullValue())
1466 return N1;
1467 // fold select false, X, Y -> Y
1468 if (N0C && N0C->isNullValue())
1469 return N2;
1470 // fold select C, 1, X -> C | X
Nate Begeman44728a72005-09-19 22:34:01 +00001471 if (MVT::i1 == VT && N1C && N1C->getValue() == 1)
Nate Begeman452d7be2005-09-16 00:54:12 +00001472 return DAG.getNode(ISD::OR, VT, N0, N2);
1473 // fold select C, 0, X -> ~C & X
1474 // FIXME: this should check for C type == X type, not i1?
1475 if (MVT::i1 == VT && N1C && N1C->isNullValue()) {
1476 SDOperand XORNode = DAG.getNode(ISD::XOR, VT, N0, DAG.getConstant(1, VT));
1477 WorkList.push_back(XORNode.Val);
1478 return DAG.getNode(ISD::AND, VT, XORNode, N2);
1479 }
1480 // fold select C, X, 1 -> ~C | X
Nate Begeman44728a72005-09-19 22:34:01 +00001481 if (MVT::i1 == VT && N2C && N2C->getValue() == 1) {
Nate Begeman452d7be2005-09-16 00:54:12 +00001482 SDOperand XORNode = DAG.getNode(ISD::XOR, VT, N0, DAG.getConstant(1, VT));
1483 WorkList.push_back(XORNode.Val);
1484 return DAG.getNode(ISD::OR, VT, XORNode, N1);
1485 }
1486 // fold select C, X, 0 -> C & X
1487 // FIXME: this should check for C type == X type, not i1?
1488 if (MVT::i1 == VT && N2C && N2C->isNullValue())
1489 return DAG.getNode(ISD::AND, VT, N0, N1);
1490 // fold X ? X : Y --> X ? 1 : Y --> X | Y
1491 if (MVT::i1 == VT && N0 == N1)
1492 return DAG.getNode(ISD::OR, VT, N0, N2);
1493 // fold X ? Y : X --> X ? Y : 0 --> X & Y
1494 if (MVT::i1 == VT && N0 == N2)
1495 return DAG.getNode(ISD::AND, VT, N0, N1);
Chris Lattner40c62d52005-10-18 06:04:22 +00001496
1497 // If we can fold this based on the true/false value, do so.
1498 if (SimplifySelectOps(N, N1, N2))
1499 return SDOperand();
1500
Nate Begeman44728a72005-09-19 22:34:01 +00001501 // fold selects based on a setcc into other things, such as min/max/abs
1502 if (N0.getOpcode() == ISD::SETCC)
1503 return SimplifySelect(N0, N1, N2);
Nate Begeman452d7be2005-09-16 00:54:12 +00001504 return SDOperand();
1505}
1506
1507SDOperand DAGCombiner::visitSELECT_CC(SDNode *N) {
Nate Begeman44728a72005-09-19 22:34:01 +00001508 SDOperand N0 = N->getOperand(0);
1509 SDOperand N1 = N->getOperand(1);
1510 SDOperand N2 = N->getOperand(2);
1511 SDOperand N3 = N->getOperand(3);
1512 SDOperand N4 = N->getOperand(4);
1513 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1514 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1515 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2);
1516 ISD::CondCode CC = cast<CondCodeSDNode>(N4)->get();
1517
1518 // Determine if the condition we're dealing with is constant
Nate Begemane17daeb2005-10-05 21:43:42 +00001519 SDOperand SCC = SimplifySetCC(TLI.getSetCCResultTy(), N0, N1, CC, false);
Chris Lattner91559022005-10-05 04:45:43 +00001520 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.Val);
1521
Nate Begeman44728a72005-09-19 22:34:01 +00001522 // fold select_cc lhs, rhs, x, x, cc -> x
1523 if (N2 == N3)
1524 return N2;
Chris Lattner40c62d52005-10-18 06:04:22 +00001525
1526 // If we can fold this based on the true/false value, do so.
1527 if (SimplifySelectOps(N, N2, N3))
1528 return SDOperand();
1529
Nate Begeman44728a72005-09-19 22:34:01 +00001530 // fold select_cc into other things, such as min/max/abs
1531 return SimplifySelectCC(N0, N1, N2, N3, CC);
Nate Begeman452d7be2005-09-16 00:54:12 +00001532}
1533
1534SDOperand DAGCombiner::visitSETCC(SDNode *N) {
1535 return SimplifySetCC(N->getValueType(0), N->getOperand(0), N->getOperand(1),
1536 cast<CondCodeSDNode>(N->getOperand(2))->get());
1537}
1538
Nate Begeman5054f162005-10-14 01:12:21 +00001539SDOperand DAGCombiner::visitADD_PARTS(SDNode *N) {
1540 SDOperand LHSLo = N->getOperand(0);
1541 SDOperand RHSLo = N->getOperand(2);
1542 MVT::ValueType VT = LHSLo.getValueType();
1543
1544 // fold (a_Hi, 0) + (b_Hi, b_Lo) -> (b_Hi + a_Hi, b_Lo)
1545 if (MaskedValueIsZero(LHSLo, (1ULL << MVT::getSizeInBits(VT))-1, TLI)) {
1546 SDOperand Hi = DAG.getNode(ISD::ADD, VT, N->getOperand(1),
1547 N->getOperand(3));
1548 WorkList.push_back(Hi.Val);
1549 CombineTo(N, RHSLo, Hi);
1550 return SDOperand();
1551 }
1552 // fold (a_Hi, a_Lo) + (b_Hi, 0) -> (a_Hi + b_Hi, a_Lo)
1553 if (MaskedValueIsZero(RHSLo, (1ULL << MVT::getSizeInBits(VT))-1, TLI)) {
1554 SDOperand Hi = DAG.getNode(ISD::ADD, VT, N->getOperand(1),
1555 N->getOperand(3));
1556 WorkList.push_back(Hi.Val);
1557 CombineTo(N, LHSLo, Hi);
1558 return SDOperand();
1559 }
1560 return SDOperand();
1561}
1562
1563SDOperand DAGCombiner::visitSUB_PARTS(SDNode *N) {
1564 SDOperand LHSLo = N->getOperand(0);
1565 SDOperand RHSLo = N->getOperand(2);
1566 MVT::ValueType VT = LHSLo.getValueType();
1567
1568 // fold (a_Hi, a_Lo) - (b_Hi, 0) -> (a_Hi - b_Hi, a_Lo)
1569 if (MaskedValueIsZero(RHSLo, (1ULL << MVT::getSizeInBits(VT))-1, TLI)) {
1570 SDOperand Hi = DAG.getNode(ISD::SUB, VT, N->getOperand(1),
1571 N->getOperand(3));
1572 WorkList.push_back(Hi.Val);
1573 CombineTo(N, LHSLo, Hi);
1574 return SDOperand();
1575 }
1576 return SDOperand();
1577}
1578
Nate Begeman83e75ec2005-09-06 04:43:02 +00001579SDOperand DAGCombiner::visitSIGN_EXTEND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001580 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001581 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001582 MVT::ValueType VT = N->getValueType(0);
1583
Nate Begeman1d4d4142005-09-01 00:19:25 +00001584 // fold (sext c1) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00001585 if (N0C)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001586 return DAG.getConstant(N0C->getSignExtended(), VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001587 // fold (sext (sext x)) -> (sext x)
1588 if (N0.getOpcode() == ISD::SIGN_EXTEND)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001589 return DAG.getNode(ISD::SIGN_EXTEND, VT, N0.getOperand(0));
Chris Lattnerb14ab8a2005-12-07 07:11:03 +00001590 // fold (sext (truncate x)) -> (sextinreg x) iff x size == sext size.
Chris Lattnercc2210b2005-12-07 18:02:05 +00001591 if (N0.getOpcode() == ISD::TRUNCATE && N0.getOperand(0).getValueType() == VT&&
1592 (!AfterLegalize ||
1593 TLI.isOperationLegal(ISD::SIGN_EXTEND_INREG, N0.getValueType())))
Chris Lattnerb14ab8a2005-12-07 07:11:03 +00001594 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0.getOperand(0),
1595 DAG.getValueType(N0.getValueType()));
Evan Cheng110dec22005-12-14 02:19:23 +00001596 // fold (sext (load x)) -> (sext (truncate (sextload x)))
Chris Lattnerd0f6d182005-12-15 19:02:38 +00001597 if (N0.getOpcode() == ISD::LOAD && N0.hasOneUse() &&
1598 (!AfterLegalize||TLI.isOperationLegal(ISD::SEXTLOAD, N0.getValueType()))){
Nate Begeman3df4d522005-10-12 20:40:40 +00001599 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, N0.getOperand(0),
1600 N0.getOperand(1), N0.getOperand(2),
1601 N0.getValueType());
Chris Lattnerd4771842005-12-14 19:25:30 +00001602 CombineTo(N, ExtLoad);
Chris Lattnerf9884052005-10-13 21:52:31 +00001603 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
1604 ExtLoad.getValue(1));
Nate Begeman765784a2005-10-12 23:18:53 +00001605 return SDOperand();
Nate Begeman3df4d522005-10-12 20:40:40 +00001606 }
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001607
1608 // fold (sext (sextload x)) -> (sext (truncate (sextload x)))
1609 // fold (sext ( extload x)) -> (sext (truncate (sextload x)))
1610 if ((N0.getOpcode() == ISD::SEXTLOAD || N0.getOpcode() == ISD::EXTLOAD) &&
1611 N0.hasOneUse()) {
1612 SDOperand ExtLoad = DAG.getNode(ISD::SEXTLOAD, VT, N0.getOperand(0),
1613 N0.getOperand(1), N0.getOperand(2),
1614 N0.getOperand(3));
Chris Lattnerd4771842005-12-14 19:25:30 +00001615 CombineTo(N, ExtLoad);
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001616 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
1617 ExtLoad.getValue(1));
1618 return SDOperand();
1619 }
1620
Nate Begeman83e75ec2005-09-06 04:43:02 +00001621 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001622}
1623
Nate Begeman83e75ec2005-09-06 04:43:02 +00001624SDOperand DAGCombiner::visitZERO_EXTEND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001625 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001626 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001627 MVT::ValueType VT = N->getValueType(0);
1628
Nate Begeman1d4d4142005-09-01 00:19:25 +00001629 // fold (zext c1) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00001630 if (N0C)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001631 return DAG.getConstant(N0C->getValue(), VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001632 // fold (zext (zext x)) -> (zext x)
1633 if (N0.getOpcode() == ISD::ZERO_EXTEND)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001634 return DAG.getNode(ISD::ZERO_EXTEND, VT, N0.getOperand(0));
Evan Cheng110dec22005-12-14 02:19:23 +00001635 // fold (zext (truncate x)) -> (zextinreg x) iff x size == zext size.
1636 if (N0.getOpcode() == ISD::TRUNCATE && N0.getOperand(0).getValueType() == VT&&
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001637 (!AfterLegalize || TLI.isOperationLegal(ISD::AND, N0.getValueType())))
Chris Lattner00cb95c2005-12-14 07:58:38 +00001638 return DAG.getZeroExtendInReg(N0.getOperand(0), N0.getValueType());
Evan Cheng110dec22005-12-14 02:19:23 +00001639 // fold (zext (load x)) -> (zext (truncate (zextload x)))
Chris Lattnerd0f6d182005-12-15 19:02:38 +00001640 if (N0.getOpcode() == ISD::LOAD && N0.hasOneUse() &&
1641 (!AfterLegalize||TLI.isOperationLegal(ISD::ZEXTLOAD, N0.getValueType()))){
Evan Cheng110dec22005-12-14 02:19:23 +00001642 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, N0.getOperand(0),
1643 N0.getOperand(1), N0.getOperand(2),
1644 N0.getValueType());
Chris Lattnerd4771842005-12-14 19:25:30 +00001645 CombineTo(N, ExtLoad);
Evan Cheng110dec22005-12-14 02:19:23 +00001646 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
1647 ExtLoad.getValue(1));
1648 return SDOperand();
1649 }
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001650
1651 // fold (zext (zextload x)) -> (zext (truncate (zextload x)))
1652 // fold (zext ( extload x)) -> (zext (truncate (zextload x)))
1653 if ((N0.getOpcode() == ISD::ZEXTLOAD || N0.getOpcode() == ISD::EXTLOAD) &&
1654 N0.hasOneUse()) {
1655 SDOperand ExtLoad = DAG.getNode(ISD::ZEXTLOAD, VT, N0.getOperand(0),
1656 N0.getOperand(1), N0.getOperand(2),
1657 N0.getOperand(3));
Chris Lattnerd4771842005-12-14 19:25:30 +00001658 CombineTo(N, ExtLoad);
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001659 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
1660 ExtLoad.getValue(1));
1661 return SDOperand();
1662 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001663 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001664}
1665
Nate Begeman83e75ec2005-09-06 04:43:02 +00001666SDOperand DAGCombiner::visitSIGN_EXTEND_INREG(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001667 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001668 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001669 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001670 MVT::ValueType VT = N->getValueType(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001671 MVT::ValueType EVT = cast<VTSDNode>(N1)->getVT();
Nate Begeman07ed4172005-10-10 21:26:48 +00001672 unsigned EVTBits = MVT::getSizeInBits(EVT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001673
Nate Begeman1d4d4142005-09-01 00:19:25 +00001674 // fold (sext_in_reg c1) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00001675 if (N0C) {
1676 SDOperand Truncate = DAG.getConstant(N0C->getValue(), EVT);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001677 return DAG.getNode(ISD::SIGN_EXTEND, VT, Truncate);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001678 }
Nate Begeman646d7e22005-09-02 21:18:40 +00001679 // fold (sext_in_reg (sext_in_reg x, VT2), VT1) -> (sext_in_reg x, minVT) pt1
Nate Begeman1d4d4142005-09-01 00:19:25 +00001680 if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
Nate Begeman216def82005-10-14 01:29:07 +00001681 cast<VTSDNode>(N0.getOperand(1))->getVT() <= EVT) {
Nate Begeman83e75ec2005-09-06 04:43:02 +00001682 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001683 }
Nate Begeman646d7e22005-09-02 21:18:40 +00001684 // fold (sext_in_reg (sext_in_reg x, VT2), VT1) -> (sext_in_reg x, minVT) pt2
1685 if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
1686 EVT < cast<VTSDNode>(N0.getOperand(1))->getVT()) {
Nate Begeman83e75ec2005-09-06 04:43:02 +00001687 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0.getOperand(0), N1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001688 }
Nate Begeman1d4d4142005-09-01 00:19:25 +00001689 // fold (sext_in_reg (assert_sext x)) -> (assert_sext x)
1690 if (N0.getOpcode() == ISD::AssertSext &&
1691 cast<VTSDNode>(N0.getOperand(1))->getVT() <= EVT) {
Nate Begeman83e75ec2005-09-06 04:43:02 +00001692 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001693 }
1694 // fold (sext_in_reg (sextload x)) -> (sextload x)
1695 if (N0.getOpcode() == ISD::SEXTLOAD &&
1696 cast<VTSDNode>(N0.getOperand(3))->getVT() <= EVT) {
Nate Begeman83e75ec2005-09-06 04:43:02 +00001697 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001698 }
Nate Begeman4ebd8052005-09-01 23:24:04 +00001699 // fold (sext_in_reg (setcc x)) -> setcc x iff (setcc x) == 0 or -1
Nate Begeman1d4d4142005-09-01 00:19:25 +00001700 if (N0.getOpcode() == ISD::SETCC &&
1701 TLI.getSetCCResultContents() ==
1702 TargetLowering::ZeroOrNegativeOneSetCCResult)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001703 return N0;
Nate Begeman07ed4172005-10-10 21:26:48 +00001704 // fold (sext_in_reg x) -> (zext_in_reg x) if the sign bit is zero
1705 if (MaskedValueIsZero(N0, 1ULL << (EVTBits-1), TLI))
1706 return DAG.getNode(ISD::AND, N0.getValueType(), N0,
1707 DAG.getConstant(~0ULL >> (64-EVTBits), VT));
1708 // fold (sext_in_reg (srl x)) -> sra x
1709 if (N0.getOpcode() == ISD::SRL &&
1710 N0.getOperand(1).getOpcode() == ISD::Constant &&
1711 cast<ConstantSDNode>(N0.getOperand(1))->getValue() == EVTBits) {
1712 return DAG.getNode(ISD::SRA, N0.getValueType(), N0.getOperand(0),
1713 N0.getOperand(1));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001714 }
Nate Begemanded49632005-10-13 03:11:28 +00001715 // fold (sext_inreg (extload x)) -> (sextload x)
1716 if (N0.getOpcode() == ISD::EXTLOAD &&
1717 EVT == cast<VTSDNode>(N0.getOperand(3))->getVT() &&
Nate Begemanbfd65a02005-10-13 18:34:58 +00001718 (!AfterLegalize || TLI.isOperationLegal(ISD::SEXTLOAD, EVT))) {
Nate Begemanded49632005-10-13 03:11:28 +00001719 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, N0.getOperand(0),
1720 N0.getOperand(1), N0.getOperand(2),
1721 EVT);
Chris Lattnerd4771842005-12-14 19:25:30 +00001722 CombineTo(N, ExtLoad);
Nate Begemanbfd65a02005-10-13 18:34:58 +00001723 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Nate Begemanded49632005-10-13 03:11:28 +00001724 return SDOperand();
1725 }
1726 // fold (sext_inreg (zextload x)) -> (sextload x) iff load has one use
Chris Lattner40c62d52005-10-18 06:04:22 +00001727 if (N0.getOpcode() == ISD::ZEXTLOAD && N0.hasOneUse() &&
Nate Begemanded49632005-10-13 03:11:28 +00001728 EVT == cast<VTSDNode>(N0.getOperand(3))->getVT() &&
Nate Begemanbfd65a02005-10-13 18:34:58 +00001729 (!AfterLegalize || TLI.isOperationLegal(ISD::SEXTLOAD, EVT))) {
Nate Begemanded49632005-10-13 03:11:28 +00001730 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, N0.getOperand(0),
1731 N0.getOperand(1), N0.getOperand(2),
1732 EVT);
Chris Lattnerd4771842005-12-14 19:25:30 +00001733 CombineTo(N, ExtLoad);
Nate Begemanbfd65a02005-10-13 18:34:58 +00001734 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Nate Begemanded49632005-10-13 03:11:28 +00001735 return SDOperand();
1736 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001737 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001738}
1739
Nate Begeman83e75ec2005-09-06 04:43:02 +00001740SDOperand DAGCombiner::visitTRUNCATE(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001741 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001742 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001743 MVT::ValueType VT = N->getValueType(0);
1744
1745 // noop truncate
1746 if (N0.getValueType() == N->getValueType(0))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001747 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001748 // fold (truncate c1) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00001749 if (N0C)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001750 return DAG.getConstant(N0C->getValue(), VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001751 // fold (truncate (truncate x)) -> (truncate x)
1752 if (N0.getOpcode() == ISD::TRUNCATE)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001753 return DAG.getNode(ISD::TRUNCATE, VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001754 // fold (truncate (ext x)) -> (ext x) or (truncate x) or x
1755 if (N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::SIGN_EXTEND){
1756 if (N0.getValueType() < VT)
1757 // if the source is smaller than the dest, we still need an extend
Nate Begeman83e75ec2005-09-06 04:43:02 +00001758 return DAG.getNode(N0.getOpcode(), VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001759 else if (N0.getValueType() > VT)
1760 // if the source is larger than the dest, than we just need the truncate
Nate Begeman83e75ec2005-09-06 04:43:02 +00001761 return DAG.getNode(ISD::TRUNCATE, VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001762 else
1763 // if the source and dest are the same type, we can drop both the extend
1764 // and the truncate
Nate Begeman83e75ec2005-09-06 04:43:02 +00001765 return N0.getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001766 }
Nate Begeman3df4d522005-10-12 20:40:40 +00001767 // fold (truncate (load x)) -> (smaller load x)
Chris Lattner40c62d52005-10-18 06:04:22 +00001768 if (N0.getOpcode() == ISD::LOAD && N0.hasOneUse()) {
Nate Begeman3df4d522005-10-12 20:40:40 +00001769 assert(MVT::getSizeInBits(N0.getValueType()) > MVT::getSizeInBits(VT) &&
1770 "Cannot truncate to larger type!");
1771 MVT::ValueType PtrType = N0.getOperand(1).getValueType();
Nate Begeman765784a2005-10-12 23:18:53 +00001772 // For big endian targets, we need to add an offset to the pointer to load
1773 // the correct bytes. For little endian systems, we merely need to read
1774 // fewer bytes from the same pointer.
Nate Begeman3df4d522005-10-12 20:40:40 +00001775 uint64_t PtrOff =
1776 (MVT::getSizeInBits(N0.getValueType()) - MVT::getSizeInBits(VT)) / 8;
Nate Begeman765784a2005-10-12 23:18:53 +00001777 SDOperand NewPtr = TLI.isLittleEndian() ? N0.getOperand(1) :
1778 DAG.getNode(ISD::ADD, PtrType, N0.getOperand(1),
1779 DAG.getConstant(PtrOff, PtrType));
1780 WorkList.push_back(NewPtr.Val);
Nate Begeman3df4d522005-10-12 20:40:40 +00001781 SDOperand Load = DAG.getLoad(VT, N0.getOperand(0), NewPtr,N0.getOperand(2));
Nate Begeman765784a2005-10-12 23:18:53 +00001782 WorkList.push_back(N);
Chris Lattner24edbb72005-10-13 22:10:05 +00001783 CombineTo(N0.Val, Load, Load.getValue(1));
Nate Begeman765784a2005-10-12 23:18:53 +00001784 return SDOperand();
Nate Begeman3df4d522005-10-12 20:40:40 +00001785 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001786 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001787}
1788
Chris Lattner94683772005-12-23 05:30:37 +00001789SDOperand DAGCombiner::visitBIT_CONVERT(SDNode *N) {
1790 SDOperand N0 = N->getOperand(0);
1791 MVT::ValueType VT = N->getValueType(0);
1792
1793 // If the input is a constant, let getNode() fold it.
1794 if (isa<ConstantSDNode>(N0) || isa<ConstantFPSDNode>(N0)) {
1795 SDOperand Res = DAG.getNode(ISD::BIT_CONVERT, VT, N0);
1796 if (Res.Val != N) return Res;
1797 }
1798
Chris Lattnerc8547d82005-12-23 05:37:50 +00001799 if (N0.getOpcode() == ISD::BIT_CONVERT) // conv(conv(x,t1),t2) -> conv(x,t2)
1800 return DAG.getNode(ISD::BIT_CONVERT, VT, N0.getOperand(0));
1801
Chris Lattner57104102005-12-23 05:44:41 +00001802 // fold (conv (load x)) -> (load (conv*)x)
1803 if (N0.getOpcode() == ISD::LOAD && N0.hasOneUse()) {
1804 SDOperand Load = DAG.getLoad(VT, N0.getOperand(0), N0.getOperand(1),
1805 N0.getOperand(2));
1806 WorkList.push_back(N);
1807 CombineTo(N0.Val, DAG.getNode(ISD::BIT_CONVERT, N0.getValueType(), Load),
1808 Load.getValue(1));
1809 return Load;
1810 }
1811
Chris Lattner94683772005-12-23 05:30:37 +00001812 return SDOperand();
1813}
1814
Chris Lattner01b3d732005-09-28 22:28:18 +00001815SDOperand DAGCombiner::visitFADD(SDNode *N) {
1816 SDOperand N0 = N->getOperand(0);
1817 SDOperand N1 = N->getOperand(1);
Nate Begemana0e221d2005-10-18 00:28:13 +00001818 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
1819 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00001820 MVT::ValueType VT = N->getValueType(0);
Nate Begemana0e221d2005-10-18 00:28:13 +00001821
1822 // fold (fadd c1, c2) -> c1+c2
1823 if (N0CFP && N1CFP)
1824 return DAG.getConstantFP(N0CFP->getValue() + N1CFP->getValue(), VT);
1825 // canonicalize constant to RHS
1826 if (N0CFP && !N1CFP)
1827 return DAG.getNode(ISD::FADD, VT, N1, N0);
Chris Lattner01b3d732005-09-28 22:28:18 +00001828 // fold (A + (-B)) -> A-B
1829 if (N1.getOpcode() == ISD::FNEG)
1830 return DAG.getNode(ISD::FSUB, VT, N0, N1.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00001831 // fold ((-A) + B) -> B-A
1832 if (N0.getOpcode() == ISD::FNEG)
1833 return DAG.getNode(ISD::FSUB, VT, N1, N0.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00001834 return SDOperand();
1835}
1836
1837SDOperand DAGCombiner::visitFSUB(SDNode *N) {
1838 SDOperand N0 = N->getOperand(0);
1839 SDOperand N1 = N->getOperand(1);
Nate Begemana0e221d2005-10-18 00:28:13 +00001840 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
1841 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00001842 MVT::ValueType VT = N->getValueType(0);
Nate Begemana0e221d2005-10-18 00:28:13 +00001843
1844 // fold (fsub c1, c2) -> c1-c2
1845 if (N0CFP && N1CFP)
1846 return DAG.getConstantFP(N0CFP->getValue() - N1CFP->getValue(), VT);
Chris Lattner01b3d732005-09-28 22:28:18 +00001847 // fold (A-(-B)) -> A+B
1848 if (N1.getOpcode() == ISD::FNEG)
1849 return DAG.getNode(ISD::FADD, N0.getValueType(), N0, N1.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00001850 return SDOperand();
1851}
1852
1853SDOperand DAGCombiner::visitFMUL(SDNode *N) {
1854 SDOperand N0 = N->getOperand(0);
1855 SDOperand N1 = N->getOperand(1);
Nate Begeman11af4ea2005-10-17 20:40:11 +00001856 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
1857 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00001858 MVT::ValueType VT = N->getValueType(0);
1859
Nate Begeman11af4ea2005-10-17 20:40:11 +00001860 // fold (fmul c1, c2) -> c1*c2
1861 if (N0CFP && N1CFP)
1862 return DAG.getConstantFP(N0CFP->getValue() * N1CFP->getValue(), VT);
1863 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001864 if (N0CFP && !N1CFP)
1865 return DAG.getNode(ISD::FMUL, VT, N1, N0);
Nate Begeman11af4ea2005-10-17 20:40:11 +00001866 // fold (fmul X, 2.0) -> (fadd X, X)
1867 if (N1CFP && N1CFP->isExactlyValue(+2.0))
1868 return DAG.getNode(ISD::FADD, VT, N0, N0);
Chris Lattner01b3d732005-09-28 22:28:18 +00001869 return SDOperand();
1870}
1871
1872SDOperand DAGCombiner::visitFDIV(SDNode *N) {
1873 SDOperand N0 = N->getOperand(0);
1874 SDOperand N1 = N->getOperand(1);
1875 MVT::ValueType VT = N->getValueType(0);
1876
1877 if (ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0))
1878 if (ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1)) {
1879 // fold floating point (fdiv c1, c2)
Nate Begeman11af4ea2005-10-17 20:40:11 +00001880 return DAG.getConstantFP(N0CFP->getValue() / N1CFP->getValue(), VT);
Chris Lattner01b3d732005-09-28 22:28:18 +00001881 }
1882 return SDOperand();
1883}
1884
1885SDOperand DAGCombiner::visitFREM(SDNode *N) {
1886 SDOperand N0 = N->getOperand(0);
1887 SDOperand N1 = N->getOperand(1);
1888 MVT::ValueType VT = N->getValueType(0);
1889
1890 if (ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0))
1891 if (ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1)) {
1892 // fold floating point (frem c1, c2) -> fmod(c1, c2)
Nate Begeman11af4ea2005-10-17 20:40:11 +00001893 return DAG.getConstantFP(fmod(N0CFP->getValue(),N1CFP->getValue()), VT);
Chris Lattner01b3d732005-09-28 22:28:18 +00001894 }
1895 return SDOperand();
1896}
1897
1898
Nate Begeman83e75ec2005-09-06 04:43:02 +00001899SDOperand DAGCombiner::visitSINT_TO_FP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001900 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001901 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001902
1903 // fold (sint_to_fp c1) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00001904 if (N0C)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001905 return DAG.getConstantFP(N0C->getSignExtended(), N->getValueType(0));
1906 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001907}
1908
Nate Begeman83e75ec2005-09-06 04:43:02 +00001909SDOperand DAGCombiner::visitUINT_TO_FP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001910 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001911 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001912
1913 // fold (uint_to_fp c1) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00001914 if (N0C)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001915 return DAG.getConstantFP(N0C->getValue(), N->getValueType(0));
1916 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001917}
1918
Nate Begeman83e75ec2005-09-06 04:43:02 +00001919SDOperand DAGCombiner::visitFP_TO_SINT(SDNode *N) {
Nate Begeman646d7e22005-09-02 21:18:40 +00001920 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001921
1922 // fold (fp_to_sint c1fp) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00001923 if (N0CFP)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001924 return DAG.getConstant((int64_t)N0CFP->getValue(), N->getValueType(0));
1925 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001926}
1927
Nate Begeman83e75ec2005-09-06 04:43:02 +00001928SDOperand DAGCombiner::visitFP_TO_UINT(SDNode *N) {
Nate Begeman646d7e22005-09-02 21:18:40 +00001929 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001930
1931 // fold (fp_to_uint c1fp) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00001932 if (N0CFP)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001933 return DAG.getConstant((uint64_t)N0CFP->getValue(), N->getValueType(0));
1934 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001935}
1936
Nate Begeman83e75ec2005-09-06 04:43:02 +00001937SDOperand DAGCombiner::visitFP_ROUND(SDNode *N) {
Nate Begeman646d7e22005-09-02 21:18:40 +00001938 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001939
1940 // fold (fp_round c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00001941 if (N0CFP)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001942 return DAG.getConstantFP(N0CFP->getValue(), N->getValueType(0));
1943 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001944}
1945
Nate Begeman83e75ec2005-09-06 04:43:02 +00001946SDOperand DAGCombiner::visitFP_ROUND_INREG(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001947 SDOperand N0 = N->getOperand(0);
1948 MVT::ValueType VT = N->getValueType(0);
1949 MVT::ValueType EVT = cast<VTSDNode>(N->getOperand(1))->getVT();
Nate Begeman646d7e22005-09-02 21:18:40 +00001950 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001951
Nate Begeman1d4d4142005-09-01 00:19:25 +00001952 // fold (fp_round_inreg c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00001953 if (N0CFP) {
1954 SDOperand Round = DAG.getConstantFP(N0CFP->getValue(), EVT);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001955 return DAG.getNode(ISD::FP_EXTEND, VT, Round);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001956 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001957 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001958}
1959
Nate Begeman83e75ec2005-09-06 04:43:02 +00001960SDOperand DAGCombiner::visitFP_EXTEND(SDNode *N) {
Nate Begeman646d7e22005-09-02 21:18:40 +00001961 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001962
1963 // fold (fp_extend c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00001964 if (N0CFP)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001965 return DAG.getConstantFP(N0CFP->getValue(), N->getValueType(0));
1966 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001967}
1968
Nate Begeman83e75ec2005-09-06 04:43:02 +00001969SDOperand DAGCombiner::visitFNEG(SDNode *N) {
Nate Begeman646d7e22005-09-02 21:18:40 +00001970 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001971 // fold (neg c1) -> -c1
Nate Begeman646d7e22005-09-02 21:18:40 +00001972 if (N0CFP)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001973 return DAG.getConstantFP(-N0CFP->getValue(), N->getValueType(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001974 // fold (neg (sub x, y)) -> (sub y, x)
1975 if (N->getOperand(0).getOpcode() == ISD::SUB)
1976 return DAG.getNode(ISD::SUB, N->getValueType(0), N->getOperand(1),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001977 N->getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001978 // fold (neg (neg x)) -> x
1979 if (N->getOperand(0).getOpcode() == ISD::FNEG)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001980 return N->getOperand(0).getOperand(0);
1981 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001982}
1983
Nate Begeman83e75ec2005-09-06 04:43:02 +00001984SDOperand DAGCombiner::visitFABS(SDNode *N) {
Nate Begeman646d7e22005-09-02 21:18:40 +00001985 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001986 // fold (fabs c1) -> fabs(c1)
Nate Begeman646d7e22005-09-02 21:18:40 +00001987 if (N0CFP)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001988 return DAG.getConstantFP(fabs(N0CFP->getValue()), N->getValueType(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001989 // fold (fabs (fabs x)) -> (fabs x)
1990 if (N->getOperand(0).getOpcode() == ISD::FABS)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001991 return N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001992 // fold (fabs (fneg x)) -> (fabs x)
1993 if (N->getOperand(0).getOpcode() == ISD::FNEG)
1994 return DAG.getNode(ISD::FABS, N->getValueType(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001995 N->getOperand(0).getOperand(0));
1996 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001997}
1998
Nate Begeman44728a72005-09-19 22:34:01 +00001999SDOperand DAGCombiner::visitBRCOND(SDNode *N) {
2000 SDOperand Chain = N->getOperand(0);
2001 SDOperand N1 = N->getOperand(1);
2002 SDOperand N2 = N->getOperand(2);
2003 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
2004
2005 // never taken branch, fold to chain
2006 if (N1C && N1C->isNullValue())
2007 return Chain;
2008 // unconditional branch
Nate Begemane17daeb2005-10-05 21:43:42 +00002009 if (N1C && N1C->getValue() == 1)
Nate Begeman44728a72005-09-19 22:34:01 +00002010 return DAG.getNode(ISD::BR, MVT::Other, Chain, N2);
2011 return SDOperand();
2012}
2013
2014SDOperand DAGCombiner::visitBRCONDTWOWAY(SDNode *N) {
2015 SDOperand Chain = N->getOperand(0);
2016 SDOperand N1 = N->getOperand(1);
2017 SDOperand N2 = N->getOperand(2);
2018 SDOperand N3 = N->getOperand(3);
2019 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
2020
2021 // unconditional branch to true mbb
2022 if (N1C && N1C->getValue() == 1)
2023 return DAG.getNode(ISD::BR, MVT::Other, Chain, N2);
2024 // unconditional branch to false mbb
2025 if (N1C && N1C->isNullValue())
2026 return DAG.getNode(ISD::BR, MVT::Other, Chain, N3);
2027 return SDOperand();
2028}
2029
Chris Lattner3ea0b472005-10-05 06:47:48 +00002030// Operand List for BR_CC: Chain, CondCC, CondLHS, CondRHS, DestBB.
2031//
Nate Begeman44728a72005-09-19 22:34:01 +00002032SDOperand DAGCombiner::visitBR_CC(SDNode *N) {
Chris Lattner3ea0b472005-10-05 06:47:48 +00002033 CondCodeSDNode *CC = cast<CondCodeSDNode>(N->getOperand(1));
2034 SDOperand CondLHS = N->getOperand(2), CondRHS = N->getOperand(3);
2035
2036 // Use SimplifySetCC to simplify SETCC's.
Nate Begemane17daeb2005-10-05 21:43:42 +00002037 SDOperand Simp = SimplifySetCC(MVT::i1, CondLHS, CondRHS, CC->get(), false);
2038 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(Simp.Val);
2039
2040 // fold br_cc true, dest -> br dest (unconditional branch)
2041 if (SCCC && SCCC->getValue())
2042 return DAG.getNode(ISD::BR, MVT::Other, N->getOperand(0),
2043 N->getOperand(4));
2044 // fold br_cc false, dest -> unconditional fall through
2045 if (SCCC && SCCC->isNullValue())
2046 return N->getOperand(0);
2047 // fold to a simpler setcc
2048 if (Simp.Val && Simp.getOpcode() == ISD::SETCC)
2049 return DAG.getNode(ISD::BR_CC, MVT::Other, N->getOperand(0),
2050 Simp.getOperand(2), Simp.getOperand(0),
2051 Simp.getOperand(1), N->getOperand(4));
Nate Begeman44728a72005-09-19 22:34:01 +00002052 return SDOperand();
2053}
2054
2055SDOperand DAGCombiner::visitBRTWOWAY_CC(SDNode *N) {
Nate Begemane17daeb2005-10-05 21:43:42 +00002056 SDOperand Chain = N->getOperand(0);
2057 SDOperand CCN = N->getOperand(1);
2058 SDOperand LHS = N->getOperand(2);
2059 SDOperand RHS = N->getOperand(3);
2060 SDOperand N4 = N->getOperand(4);
2061 SDOperand N5 = N->getOperand(5);
2062
2063 SDOperand SCC = SimplifySetCC(TLI.getSetCCResultTy(), LHS, RHS,
2064 cast<CondCodeSDNode>(CCN)->get(), false);
2065 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.Val);
2066
2067 // fold select_cc lhs, rhs, x, x, cc -> x
2068 if (N4 == N5)
2069 return DAG.getNode(ISD::BR, MVT::Other, Chain, N4);
2070 // fold select_cc true, x, y -> x
2071 if (SCCC && SCCC->getValue())
2072 return DAG.getNode(ISD::BR, MVT::Other, Chain, N4);
2073 // fold select_cc false, x, y -> y
2074 if (SCCC && SCCC->isNullValue())
2075 return DAG.getNode(ISD::BR, MVT::Other, Chain, N5);
2076 // fold to a simpler setcc
2077 if (SCC.Val && SCC.getOpcode() == ISD::SETCC)
2078 return DAG.getBR2Way_CC(Chain, SCC.getOperand(2), SCC.getOperand(0),
2079 SCC.getOperand(1), N4, N5);
Nate Begeman44728a72005-09-19 22:34:01 +00002080 return SDOperand();
2081}
2082
Chris Lattner01a22022005-10-10 22:04:48 +00002083SDOperand DAGCombiner::visitLOAD(SDNode *N) {
2084 SDOperand Chain = N->getOperand(0);
2085 SDOperand Ptr = N->getOperand(1);
2086 SDOperand SrcValue = N->getOperand(2);
2087
2088 // If this load is directly stored, replace the load value with the stored
2089 // value.
2090 // TODO: Handle store large -> read small portion.
2091 // TODO: Handle TRUNCSTORE/EXTLOAD
2092 if (Chain.getOpcode() == ISD::STORE && Chain.getOperand(2) == Ptr &&
2093 Chain.getOperand(1).getValueType() == N->getValueType(0))
2094 return CombineTo(N, Chain.getOperand(1), Chain);
2095
2096 return SDOperand();
2097}
2098
Chris Lattner87514ca2005-10-10 22:31:19 +00002099SDOperand DAGCombiner::visitSTORE(SDNode *N) {
2100 SDOperand Chain = N->getOperand(0);
2101 SDOperand Value = N->getOperand(1);
2102 SDOperand Ptr = N->getOperand(2);
2103 SDOperand SrcValue = N->getOperand(3);
2104
2105 // If this is a store that kills a previous store, remove the previous store.
Chris Lattner04ecf6d2005-10-10 23:00:08 +00002106 if (Chain.getOpcode() == ISD::STORE && Chain.getOperand(2) == Ptr &&
Chris Lattnerfe7f0462005-10-27 07:10:34 +00002107 Chain.Val->hasOneUse() /* Avoid introducing DAG cycles */ &&
2108 // Make sure that these stores are the same value type:
2109 // FIXME: we really care that the second store is >= size of the first.
2110 Value.getValueType() == Chain.getOperand(1).getValueType()) {
Chris Lattner87514ca2005-10-10 22:31:19 +00002111 // Create a new store of Value that replaces both stores.
2112 SDNode *PrevStore = Chain.Val;
Chris Lattner04ecf6d2005-10-10 23:00:08 +00002113 if (PrevStore->getOperand(1) == Value) // Same value multiply stored.
2114 return Chain;
Chris Lattner87514ca2005-10-10 22:31:19 +00002115 SDOperand NewStore = DAG.getNode(ISD::STORE, MVT::Other,
2116 PrevStore->getOperand(0), Value, Ptr,
2117 SrcValue);
Chris Lattner04ecf6d2005-10-10 23:00:08 +00002118 CombineTo(N, NewStore); // Nuke this store.
Chris Lattner87514ca2005-10-10 22:31:19 +00002119 CombineTo(PrevStore, NewStore); // Nuke the previous store.
Chris Lattner04ecf6d2005-10-10 23:00:08 +00002120 return SDOperand(N, 0);
Chris Lattner87514ca2005-10-10 22:31:19 +00002121 }
2122
Chris Lattnerc33baaa2005-12-23 05:48:07 +00002123 // If this is a store of a bit convert, store the input value.
2124 if (Value.getOpcode() == ISD::BIT_CONVERT)
2125 return DAG.getNode(ISD::STORE, MVT::Other, Chain, Value.getOperand(0),
2126 Ptr, SrcValue);
2127
Chris Lattner87514ca2005-10-10 22:31:19 +00002128 return SDOperand();
2129}
2130
Jim Laskeyd6e8d412005-12-23 20:08:28 +00002131SDOperand DAGCombiner::visitLOCATION(SDNode *N) {
2132 SDOperand Chain = N->getOperand(0);
2133
2134 // Remove redundant locations (last one holds)
2135 if (Chain.getOpcode() == ISD::LOCATION && Chain.hasOneUse()) {
2136 return DAG.getNode(ISD::LOCATION, MVT::Other, Chain.getOperand(0),
2137 N->getOperand(1),
2138 N->getOperand(2),
2139 N->getOperand(3),
2140 N->getOperand(4));
2141 }
2142
2143 return SDOperand();
2144}
2145
2146SDOperand DAGCombiner::visitDEBUGLOC(SDNode *N) {
2147 SDOperand Chain = N->getOperand(0);
2148
2149 // Remove redundant debug locations (last one holds)
2150 if (Chain.getOpcode() == ISD::DEBUG_LOC && Chain.hasOneUse()) {
2151 return DAG.getNode(ISD::DEBUG_LOC, MVT::Other, Chain.getOperand(0),
2152 N->getOperand(1),
2153 N->getOperand(2),
Jim Laskeyabf6d172006-01-05 01:25:28 +00002154 N->getOperand(3));
Jim Laskeyd6e8d412005-12-23 20:08:28 +00002155 }
2156
2157 return SDOperand();
2158}
2159
Nate Begeman44728a72005-09-19 22:34:01 +00002160SDOperand DAGCombiner::SimplifySelect(SDOperand N0, SDOperand N1, SDOperand N2){
Nate Begemanf845b452005-10-08 00:29:44 +00002161 assert(N0.getOpcode() ==ISD::SETCC && "First argument must be a SetCC node!");
2162
2163 SDOperand SCC = SimplifySelectCC(N0.getOperand(0), N0.getOperand(1), N1, N2,
2164 cast<CondCodeSDNode>(N0.getOperand(2))->get());
2165 // If we got a simplified select_cc node back from SimplifySelectCC, then
2166 // break it down into a new SETCC node, and a new SELECT node, and then return
2167 // the SELECT node, since we were called with a SELECT node.
2168 if (SCC.Val) {
2169 // Check to see if we got a select_cc back (to turn into setcc/select).
2170 // Otherwise, just return whatever node we got back, like fabs.
2171 if (SCC.getOpcode() == ISD::SELECT_CC) {
2172 SDOperand SETCC = DAG.getNode(ISD::SETCC, N0.getValueType(),
2173 SCC.getOperand(0), SCC.getOperand(1),
2174 SCC.getOperand(4));
2175 WorkList.push_back(SETCC.Val);
2176 return DAG.getNode(ISD::SELECT, SCC.getValueType(), SCC.getOperand(2),
2177 SCC.getOperand(3), SETCC);
2178 }
2179 return SCC;
2180 }
Nate Begeman44728a72005-09-19 22:34:01 +00002181 return SDOperand();
2182}
2183
Chris Lattner40c62d52005-10-18 06:04:22 +00002184/// SimplifySelectOps - Given a SELECT or a SELECT_CC node, where LHS and RHS
2185/// are the two values being selected between, see if we can simplify the
2186/// select.
2187///
2188bool DAGCombiner::SimplifySelectOps(SDNode *TheSelect, SDOperand LHS,
2189 SDOperand RHS) {
2190
2191 // If this is a select from two identical things, try to pull the operation
2192 // through the select.
2193 if (LHS.getOpcode() == RHS.getOpcode() && LHS.hasOneUse() && RHS.hasOneUse()){
2194#if 0
2195 std::cerr << "SELECT: ["; LHS.Val->dump();
2196 std::cerr << "] ["; RHS.Val->dump();
2197 std::cerr << "]\n";
2198#endif
2199
2200 // If this is a load and the token chain is identical, replace the select
2201 // of two loads with a load through a select of the address to load from.
2202 // This triggers in things like "select bool X, 10.0, 123.0" after the FP
2203 // constants have been dropped into the constant pool.
2204 if ((LHS.getOpcode() == ISD::LOAD ||
2205 LHS.getOpcode() == ISD::EXTLOAD ||
2206 LHS.getOpcode() == ISD::ZEXTLOAD ||
2207 LHS.getOpcode() == ISD::SEXTLOAD) &&
2208 // Token chains must be identical.
2209 LHS.getOperand(0) == RHS.getOperand(0) &&
2210 // If this is an EXTLOAD, the VT's must match.
2211 (LHS.getOpcode() == ISD::LOAD ||
2212 LHS.getOperand(3) == RHS.getOperand(3))) {
2213 // FIXME: this conflates two src values, discarding one. This is not
2214 // the right thing to do, but nothing uses srcvalues now. When they do,
2215 // turn SrcValue into a list of locations.
2216 SDOperand Addr;
2217 if (TheSelect->getOpcode() == ISD::SELECT)
2218 Addr = DAG.getNode(ISD::SELECT, LHS.getOperand(1).getValueType(),
2219 TheSelect->getOperand(0), LHS.getOperand(1),
2220 RHS.getOperand(1));
2221 else
2222 Addr = DAG.getNode(ISD::SELECT_CC, LHS.getOperand(1).getValueType(),
2223 TheSelect->getOperand(0),
2224 TheSelect->getOperand(1),
2225 LHS.getOperand(1), RHS.getOperand(1),
2226 TheSelect->getOperand(4));
2227
2228 SDOperand Load;
2229 if (LHS.getOpcode() == ISD::LOAD)
2230 Load = DAG.getLoad(TheSelect->getValueType(0), LHS.getOperand(0),
2231 Addr, LHS.getOperand(2));
2232 else
2233 Load = DAG.getExtLoad(LHS.getOpcode(), TheSelect->getValueType(0),
2234 LHS.getOperand(0), Addr, LHS.getOperand(2),
2235 cast<VTSDNode>(LHS.getOperand(3))->getVT());
2236 // Users of the select now use the result of the load.
2237 CombineTo(TheSelect, Load);
2238
2239 // Users of the old loads now use the new load's chain. We know the
2240 // old-load value is dead now.
2241 CombineTo(LHS.Val, Load.getValue(0), Load.getValue(1));
2242 CombineTo(RHS.Val, Load.getValue(0), Load.getValue(1));
2243 return true;
2244 }
2245 }
2246
2247 return false;
2248}
2249
Nate Begeman44728a72005-09-19 22:34:01 +00002250SDOperand DAGCombiner::SimplifySelectCC(SDOperand N0, SDOperand N1,
2251 SDOperand N2, SDOperand N3,
2252 ISD::CondCode CC) {
Nate Begemanf845b452005-10-08 00:29:44 +00002253
2254 MVT::ValueType VT = N2.getValueType();
2255 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
2256 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
2257 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2.Val);
2258 ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N3.Val);
2259
2260 // Determine if the condition we're dealing with is constant
2261 SDOperand SCC = SimplifySetCC(TLI.getSetCCResultTy(), N0, N1, CC, false);
2262 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.Val);
2263
2264 // fold select_cc true, x, y -> x
2265 if (SCCC && SCCC->getValue())
2266 return N2;
2267 // fold select_cc false, x, y -> y
2268 if (SCCC && SCCC->getValue() == 0)
2269 return N3;
2270
2271 // Check to see if we can simplify the select into an fabs node
2272 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1)) {
2273 // Allow either -0.0 or 0.0
2274 if (CFP->getValue() == 0.0) {
2275 // select (setg[te] X, +/-0.0), X, fneg(X) -> fabs
2276 if ((CC == ISD::SETGE || CC == ISD::SETGT) &&
2277 N0 == N2 && N3.getOpcode() == ISD::FNEG &&
2278 N2 == N3.getOperand(0))
2279 return DAG.getNode(ISD::FABS, VT, N0);
2280
2281 // select (setl[te] X, +/-0.0), fneg(X), X -> fabs
2282 if ((CC == ISD::SETLT || CC == ISD::SETLE) &&
2283 N0 == N3 && N2.getOpcode() == ISD::FNEG &&
2284 N2.getOperand(0) == N3)
2285 return DAG.getNode(ISD::FABS, VT, N3);
2286 }
2287 }
2288
2289 // Check to see if we can perform the "gzip trick", transforming
2290 // select_cc setlt X, 0, A, 0 -> and (sra X, size(X)-1), A
2291 if (N1C && N1C->isNullValue() && N3C && N3C->isNullValue() &&
2292 MVT::isInteger(N0.getValueType()) &&
2293 MVT::isInteger(N2.getValueType()) && CC == ISD::SETLT) {
2294 MVT::ValueType XType = N0.getValueType();
2295 MVT::ValueType AType = N2.getValueType();
2296 if (XType >= AType) {
2297 // and (sra X, size(X)-1, A) -> "and (srl X, C2), A" iff A is a
Nate Begeman07ed4172005-10-10 21:26:48 +00002298 // single-bit constant.
Nate Begemanf845b452005-10-08 00:29:44 +00002299 if (N2C && ((N2C->getValue() & (N2C->getValue()-1)) == 0)) {
2300 unsigned ShCtV = Log2_64(N2C->getValue());
2301 ShCtV = MVT::getSizeInBits(XType)-ShCtV-1;
2302 SDOperand ShCt = DAG.getConstant(ShCtV, TLI.getShiftAmountTy());
2303 SDOperand Shift = DAG.getNode(ISD::SRL, XType, N0, ShCt);
2304 WorkList.push_back(Shift.Val);
2305 if (XType > AType) {
2306 Shift = DAG.getNode(ISD::TRUNCATE, AType, Shift);
2307 WorkList.push_back(Shift.Val);
2308 }
2309 return DAG.getNode(ISD::AND, AType, Shift, N2);
2310 }
2311 SDOperand Shift = DAG.getNode(ISD::SRA, XType, N0,
2312 DAG.getConstant(MVT::getSizeInBits(XType)-1,
2313 TLI.getShiftAmountTy()));
2314 WorkList.push_back(Shift.Val);
2315 if (XType > AType) {
2316 Shift = DAG.getNode(ISD::TRUNCATE, AType, Shift);
2317 WorkList.push_back(Shift.Val);
2318 }
2319 return DAG.getNode(ISD::AND, AType, Shift, N2);
2320 }
2321 }
Nate Begeman07ed4172005-10-10 21:26:48 +00002322
2323 // fold select C, 16, 0 -> shl C, 4
2324 if (N2C && N3C && N3C->isNullValue() && isPowerOf2_64(N2C->getValue()) &&
2325 TLI.getSetCCResultContents() == TargetLowering::ZeroOrOneSetCCResult) {
2326 // Get a SetCC of the condition
2327 // FIXME: Should probably make sure that setcc is legal if we ever have a
2328 // target where it isn't.
2329 SDOperand Temp, SCC = DAG.getSetCC(TLI.getSetCCResultTy(), N0, N1, CC);
2330 WorkList.push_back(SCC.Val);
2331 // cast from setcc result type to select result type
2332 if (AfterLegalize)
2333 Temp = DAG.getZeroExtendInReg(SCC, N2.getValueType());
2334 else
2335 Temp = DAG.getNode(ISD::ZERO_EXTEND, N2.getValueType(), SCC);
2336 WorkList.push_back(Temp.Val);
2337 // shl setcc result by log2 n2c
2338 return DAG.getNode(ISD::SHL, N2.getValueType(), Temp,
2339 DAG.getConstant(Log2_64(N2C->getValue()),
2340 TLI.getShiftAmountTy()));
2341 }
2342
Nate Begemanf845b452005-10-08 00:29:44 +00002343 // Check to see if this is the equivalent of setcc
2344 // FIXME: Turn all of these into setcc if setcc if setcc is legal
2345 // otherwise, go ahead with the folds.
2346 if (0 && N3C && N3C->isNullValue() && N2C && (N2C->getValue() == 1ULL)) {
2347 MVT::ValueType XType = N0.getValueType();
2348 if (TLI.isOperationLegal(ISD::SETCC, TLI.getSetCCResultTy())) {
2349 SDOperand Res = DAG.getSetCC(TLI.getSetCCResultTy(), N0, N1, CC);
2350 if (Res.getValueType() != VT)
2351 Res = DAG.getNode(ISD::ZERO_EXTEND, VT, Res);
2352 return Res;
2353 }
2354
2355 // seteq X, 0 -> srl (ctlz X, log2(size(X)))
2356 if (N1C && N1C->isNullValue() && CC == ISD::SETEQ &&
2357 TLI.isOperationLegal(ISD::CTLZ, XType)) {
2358 SDOperand Ctlz = DAG.getNode(ISD::CTLZ, XType, N0);
2359 return DAG.getNode(ISD::SRL, XType, Ctlz,
2360 DAG.getConstant(Log2_32(MVT::getSizeInBits(XType)),
2361 TLI.getShiftAmountTy()));
2362 }
2363 // setgt X, 0 -> srl (and (-X, ~X), size(X)-1)
2364 if (N1C && N1C->isNullValue() && CC == ISD::SETGT) {
2365 SDOperand NegN0 = DAG.getNode(ISD::SUB, XType, DAG.getConstant(0, XType),
2366 N0);
2367 SDOperand NotN0 = DAG.getNode(ISD::XOR, XType, N0,
2368 DAG.getConstant(~0ULL, XType));
2369 return DAG.getNode(ISD::SRL, XType,
2370 DAG.getNode(ISD::AND, XType, NegN0, NotN0),
2371 DAG.getConstant(MVT::getSizeInBits(XType)-1,
2372 TLI.getShiftAmountTy()));
2373 }
2374 // setgt X, -1 -> xor (srl (X, size(X)-1), 1)
2375 if (N1C && N1C->isAllOnesValue() && CC == ISD::SETGT) {
2376 SDOperand Sign = DAG.getNode(ISD::SRL, XType, N0,
2377 DAG.getConstant(MVT::getSizeInBits(XType)-1,
2378 TLI.getShiftAmountTy()));
2379 return DAG.getNode(ISD::XOR, XType, Sign, DAG.getConstant(1, XType));
2380 }
2381 }
2382
2383 // Check to see if this is an integer abs. select_cc setl[te] X, 0, -X, X ->
2384 // Y = sra (X, size(X)-1); xor (add (X, Y), Y)
2385 if (N1C && N1C->isNullValue() && (CC == ISD::SETLT || CC == ISD::SETLE) &&
2386 N0 == N3 && N2.getOpcode() == ISD::SUB && N0 == N2.getOperand(1)) {
2387 if (ConstantSDNode *SubC = dyn_cast<ConstantSDNode>(N2.getOperand(0))) {
2388 MVT::ValueType XType = N0.getValueType();
2389 if (SubC->isNullValue() && MVT::isInteger(XType)) {
2390 SDOperand Shift = DAG.getNode(ISD::SRA, XType, N0,
2391 DAG.getConstant(MVT::getSizeInBits(XType)-1,
2392 TLI.getShiftAmountTy()));
2393 SDOperand Add = DAG.getNode(ISD::ADD, XType, N0, Shift);
2394 WorkList.push_back(Shift.Val);
2395 WorkList.push_back(Add.Val);
2396 return DAG.getNode(ISD::XOR, XType, Add, Shift);
2397 }
2398 }
2399 }
2400
Nate Begeman44728a72005-09-19 22:34:01 +00002401 return SDOperand();
2402}
2403
Nate Begeman452d7be2005-09-16 00:54:12 +00002404SDOperand DAGCombiner::SimplifySetCC(MVT::ValueType VT, SDOperand N0,
Nate Begemane17daeb2005-10-05 21:43:42 +00002405 SDOperand N1, ISD::CondCode Cond,
2406 bool foldBooleans) {
Nate Begeman452d7be2005-09-16 00:54:12 +00002407 // These setcc operations always fold.
2408 switch (Cond) {
2409 default: break;
2410 case ISD::SETFALSE:
2411 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
2412 case ISD::SETTRUE:
2413 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
2414 }
2415
2416 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val)) {
2417 uint64_t C1 = N1C->getValue();
2418 if (ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val)) {
2419 uint64_t C0 = N0C->getValue();
2420
2421 // Sign extend the operands if required
2422 if (ISD::isSignedIntSetCC(Cond)) {
2423 C0 = N0C->getSignExtended();
2424 C1 = N1C->getSignExtended();
2425 }
2426
2427 switch (Cond) {
2428 default: assert(0 && "Unknown integer setcc!");
2429 case ISD::SETEQ: return DAG.getConstant(C0 == C1, VT);
2430 case ISD::SETNE: return DAG.getConstant(C0 != C1, VT);
2431 case ISD::SETULT: return DAG.getConstant(C0 < C1, VT);
2432 case ISD::SETUGT: return DAG.getConstant(C0 > C1, VT);
2433 case ISD::SETULE: return DAG.getConstant(C0 <= C1, VT);
2434 case ISD::SETUGE: return DAG.getConstant(C0 >= C1, VT);
2435 case ISD::SETLT: return DAG.getConstant((int64_t)C0 < (int64_t)C1, VT);
2436 case ISD::SETGT: return DAG.getConstant((int64_t)C0 > (int64_t)C1, VT);
2437 case ISD::SETLE: return DAG.getConstant((int64_t)C0 <= (int64_t)C1, VT);
2438 case ISD::SETGE: return DAG.getConstant((int64_t)C0 >= (int64_t)C1, VT);
2439 }
2440 } else {
2441 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
2442 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
2443 unsigned InSize = MVT::getSizeInBits(N0.getOperand(0).getValueType());
2444
2445 // If the comparison constant has bits in the upper part, the
2446 // zero-extended value could never match.
2447 if (C1 & (~0ULL << InSize)) {
2448 unsigned VSize = MVT::getSizeInBits(N0.getValueType());
2449 switch (Cond) {
2450 case ISD::SETUGT:
2451 case ISD::SETUGE:
2452 case ISD::SETEQ: return DAG.getConstant(0, VT);
2453 case ISD::SETULT:
2454 case ISD::SETULE:
2455 case ISD::SETNE: return DAG.getConstant(1, VT);
2456 case ISD::SETGT:
2457 case ISD::SETGE:
2458 // True if the sign bit of C1 is set.
2459 return DAG.getConstant((C1 & (1ULL << VSize)) != 0, VT);
2460 case ISD::SETLT:
2461 case ISD::SETLE:
2462 // True if the sign bit of C1 isn't set.
2463 return DAG.getConstant((C1 & (1ULL << VSize)) == 0, VT);
2464 default:
2465 break;
2466 }
2467 }
2468
2469 // Otherwise, we can perform the comparison with the low bits.
2470 switch (Cond) {
2471 case ISD::SETEQ:
2472 case ISD::SETNE:
2473 case ISD::SETUGT:
2474 case ISD::SETUGE:
2475 case ISD::SETULT:
2476 case ISD::SETULE:
2477 return DAG.getSetCC(VT, N0.getOperand(0),
2478 DAG.getConstant(C1, N0.getOperand(0).getValueType()),
2479 Cond);
2480 default:
2481 break; // todo, be more careful with signed comparisons
2482 }
2483 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
2484 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
2485 MVT::ValueType ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
2486 unsigned ExtSrcTyBits = MVT::getSizeInBits(ExtSrcTy);
2487 MVT::ValueType ExtDstTy = N0.getValueType();
2488 unsigned ExtDstTyBits = MVT::getSizeInBits(ExtDstTy);
2489
2490 // If the extended part has any inconsistent bits, it cannot ever
2491 // compare equal. In other words, they have to be all ones or all
2492 // zeros.
2493 uint64_t ExtBits =
2494 (~0ULL >> (64-ExtSrcTyBits)) & (~0ULL << (ExtDstTyBits-1));
2495 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
2496 return DAG.getConstant(Cond == ISD::SETNE, VT);
2497
2498 SDOperand ZextOp;
2499 MVT::ValueType Op0Ty = N0.getOperand(0).getValueType();
2500 if (Op0Ty == ExtSrcTy) {
2501 ZextOp = N0.getOperand(0);
2502 } else {
2503 int64_t Imm = ~0ULL >> (64-ExtSrcTyBits);
2504 ZextOp = DAG.getNode(ISD::AND, Op0Ty, N0.getOperand(0),
2505 DAG.getConstant(Imm, Op0Ty));
2506 }
2507 WorkList.push_back(ZextOp.Val);
2508 // Otherwise, make this a use of a zext.
2509 return DAG.getSetCC(VT, ZextOp,
2510 DAG.getConstant(C1 & (~0ULL>>(64-ExtSrcTyBits)),
2511 ExtDstTy),
2512 Cond);
2513 }
Chris Lattner5c46f742005-10-05 06:11:08 +00002514
Nate Begeman452d7be2005-09-16 00:54:12 +00002515 uint64_t MinVal, MaxVal;
2516 unsigned OperandBitSize = MVT::getSizeInBits(N1C->getValueType(0));
2517 if (ISD::isSignedIntSetCC(Cond)) {
2518 MinVal = 1ULL << (OperandBitSize-1);
2519 if (OperandBitSize != 1) // Avoid X >> 64, which is undefined.
2520 MaxVal = ~0ULL >> (65-OperandBitSize);
2521 else
2522 MaxVal = 0;
2523 } else {
2524 MinVal = 0;
2525 MaxVal = ~0ULL >> (64-OperandBitSize);
2526 }
2527
2528 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
2529 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
2530 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
2531 --C1; // X >= C0 --> X > (C0-1)
2532 return DAG.getSetCC(VT, N0, DAG.getConstant(C1, N1.getValueType()),
2533 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
2534 }
2535
2536 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
2537 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
2538 ++C1; // X <= C0 --> X < (C0+1)
2539 return DAG.getSetCC(VT, N0, DAG.getConstant(C1, N1.getValueType()),
2540 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
2541 }
2542
2543 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
2544 return DAG.getConstant(0, VT); // X < MIN --> false
2545
2546 // Canonicalize setgt X, Min --> setne X, Min
2547 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
2548 return DAG.getSetCC(VT, N0, N1, ISD::SETNE);
Chris Lattnerc8597ca2005-10-21 21:23:25 +00002549 // Canonicalize setlt X, Max --> setne X, Max
2550 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
2551 return DAG.getSetCC(VT, N0, N1, ISD::SETNE);
Nate Begeman452d7be2005-09-16 00:54:12 +00002552
2553 // If we have setult X, 1, turn it into seteq X, 0
2554 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
2555 return DAG.getSetCC(VT, N0, DAG.getConstant(MinVal, N0.getValueType()),
2556 ISD::SETEQ);
2557 // If we have setugt X, Max-1, turn it into seteq X, Max
2558 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
2559 return DAG.getSetCC(VT, N0, DAG.getConstant(MaxVal, N0.getValueType()),
2560 ISD::SETEQ);
2561
2562 // If we have "setcc X, C0", check to see if we can shrink the immediate
2563 // by changing cc.
2564
2565 // SETUGT X, SINTMAX -> SETLT X, 0
2566 if (Cond == ISD::SETUGT && OperandBitSize != 1 &&
2567 C1 == (~0ULL >> (65-OperandBitSize)))
2568 return DAG.getSetCC(VT, N0, DAG.getConstant(0, N1.getValueType()),
2569 ISD::SETLT);
2570
2571 // FIXME: Implement the rest of these.
2572
2573 // Fold bit comparisons when we can.
2574 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
2575 VT == N0.getValueType() && N0.getOpcode() == ISD::AND)
2576 if (ConstantSDNode *AndRHS =
2577 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
2578 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
2579 // Perform the xform if the AND RHS is a single bit.
2580 if ((AndRHS->getValue() & (AndRHS->getValue()-1)) == 0) {
2581 return DAG.getNode(ISD::SRL, VT, N0,
2582 DAG.getConstant(Log2_64(AndRHS->getValue()),
2583 TLI.getShiftAmountTy()));
2584 }
2585 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getValue()) {
2586 // (X & 8) == 8 --> (X & 8) >> 3
2587 // Perform the xform if C1 is a single bit.
2588 if ((C1 & (C1-1)) == 0) {
2589 return DAG.getNode(ISD::SRL, VT, N0,
2590 DAG.getConstant(Log2_64(C1),TLI.getShiftAmountTy()));
2591 }
2592 }
2593 }
2594 }
2595 } else if (isa<ConstantSDNode>(N0.Val)) {
2596 // Ensure that the constant occurs on the RHS.
2597 return DAG.getSetCC(VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
2598 }
2599
2600 if (ConstantFPSDNode *N0C = dyn_cast<ConstantFPSDNode>(N0.Val))
2601 if (ConstantFPSDNode *N1C = dyn_cast<ConstantFPSDNode>(N1.Val)) {
2602 double C0 = N0C->getValue(), C1 = N1C->getValue();
2603
2604 switch (Cond) {
2605 default: break; // FIXME: Implement the rest of these!
2606 case ISD::SETEQ: return DAG.getConstant(C0 == C1, VT);
2607 case ISD::SETNE: return DAG.getConstant(C0 != C1, VT);
2608 case ISD::SETLT: return DAG.getConstant(C0 < C1, VT);
2609 case ISD::SETGT: return DAG.getConstant(C0 > C1, VT);
2610 case ISD::SETLE: return DAG.getConstant(C0 <= C1, VT);
2611 case ISD::SETGE: return DAG.getConstant(C0 >= C1, VT);
2612 }
2613 } else {
2614 // Ensure that the constant occurs on the RHS.
2615 return DAG.getSetCC(VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
2616 }
2617
2618 if (N0 == N1) {
2619 // We can always fold X == Y for integer setcc's.
2620 if (MVT::isInteger(N0.getValueType()))
2621 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
2622 unsigned UOF = ISD::getUnorderedFlavor(Cond);
2623 if (UOF == 2) // FP operators that are undefined on NaNs.
2624 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
2625 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
2626 return DAG.getConstant(UOF, VT);
2627 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
2628 // if it is not already.
2629 ISD::CondCode NewCond = UOF == 0 ? ISD::SETUO : ISD::SETO;
2630 if (NewCond != Cond)
2631 return DAG.getSetCC(VT, N0, N1, NewCond);
2632 }
2633
2634 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
2635 MVT::isInteger(N0.getValueType())) {
2636 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
2637 N0.getOpcode() == ISD::XOR) {
2638 // Simplify (X+Y) == (X+Z) --> Y == Z
2639 if (N0.getOpcode() == N1.getOpcode()) {
2640 if (N0.getOperand(0) == N1.getOperand(0))
2641 return DAG.getSetCC(VT, N0.getOperand(1), N1.getOperand(1), Cond);
2642 if (N0.getOperand(1) == N1.getOperand(1))
2643 return DAG.getSetCC(VT, N0.getOperand(0), N1.getOperand(0), Cond);
2644 if (isCommutativeBinOp(N0.getOpcode())) {
2645 // If X op Y == Y op X, try other combinations.
2646 if (N0.getOperand(0) == N1.getOperand(1))
2647 return DAG.getSetCC(VT, N0.getOperand(1), N1.getOperand(0), Cond);
2648 if (N0.getOperand(1) == N1.getOperand(0))
Chris Lattnera158eee2005-10-25 18:57:30 +00002649 return DAG.getSetCC(VT, N0.getOperand(0), N1.getOperand(1), Cond);
Nate Begeman452d7be2005-09-16 00:54:12 +00002650 }
2651 }
2652
Chris Lattner5c46f742005-10-05 06:11:08 +00002653 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0. Common for condcodes.
2654 if (N0.getOpcode() == ISD::XOR)
2655 if (ConstantSDNode *XORC = dyn_cast<ConstantSDNode>(N0.getOperand(1)))
2656 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
2657 // If we know that all of the inverted bits are zero, don't bother
2658 // performing the inversion.
2659 if (MaskedValueIsZero(N0.getOperand(0), ~XORC->getValue(), TLI))
2660 return DAG.getSetCC(VT, N0.getOperand(0),
2661 DAG.getConstant(XORC->getValue()^RHSC->getValue(),
2662 N0.getValueType()), Cond);
2663 }
2664
Nate Begeman452d7be2005-09-16 00:54:12 +00002665 // Simplify (X+Z) == X --> Z == 0
2666 if (N0.getOperand(0) == N1)
2667 return DAG.getSetCC(VT, N0.getOperand(1),
2668 DAG.getConstant(0, N0.getValueType()), Cond);
2669 if (N0.getOperand(1) == N1) {
2670 if (isCommutativeBinOp(N0.getOpcode()))
2671 return DAG.getSetCC(VT, N0.getOperand(0),
2672 DAG.getConstant(0, N0.getValueType()), Cond);
2673 else {
2674 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
2675 // (Z-X) == X --> Z == X<<1
2676 SDOperand SH = DAG.getNode(ISD::SHL, N1.getValueType(),
2677 N1,
2678 DAG.getConstant(1,TLI.getShiftAmountTy()));
2679 WorkList.push_back(SH.Val);
2680 return DAG.getSetCC(VT, N0.getOperand(0), SH, Cond);
2681 }
2682 }
2683 }
2684
2685 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
2686 N1.getOpcode() == ISD::XOR) {
2687 // Simplify X == (X+Z) --> Z == 0
2688 if (N1.getOperand(0) == N0) {
2689 return DAG.getSetCC(VT, N1.getOperand(1),
2690 DAG.getConstant(0, N1.getValueType()), Cond);
2691 } else if (N1.getOperand(1) == N0) {
2692 if (isCommutativeBinOp(N1.getOpcode())) {
2693 return DAG.getSetCC(VT, N1.getOperand(0),
2694 DAG.getConstant(0, N1.getValueType()), Cond);
2695 } else {
2696 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
2697 // X == (Z-X) --> X<<1 == Z
2698 SDOperand SH = DAG.getNode(ISD::SHL, N1.getValueType(), N0,
2699 DAG.getConstant(1,TLI.getShiftAmountTy()));
2700 WorkList.push_back(SH.Val);
2701 return DAG.getSetCC(VT, SH, N1.getOperand(0), Cond);
2702 }
2703 }
2704 }
2705 }
2706
2707 // Fold away ALL boolean setcc's.
2708 SDOperand Temp;
Nate Begemane17daeb2005-10-05 21:43:42 +00002709 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Nate Begeman452d7be2005-09-16 00:54:12 +00002710 switch (Cond) {
2711 default: assert(0 && "Unknown integer setcc!");
2712 case ISD::SETEQ: // X == Y -> (X^Y)^1
2713 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, N1);
2714 N0 = DAG.getNode(ISD::XOR, MVT::i1, Temp, DAG.getConstant(1, MVT::i1));
2715 WorkList.push_back(Temp.Val);
2716 break;
2717 case ISD::SETNE: // X != Y --> (X^Y)
2718 N0 = DAG.getNode(ISD::XOR, MVT::i1, N0, N1);
2719 break;
2720 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> X^1 & Y
2721 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> X^1 & Y
2722 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, DAG.getConstant(1, MVT::i1));
2723 N0 = DAG.getNode(ISD::AND, MVT::i1, N1, Temp);
2724 WorkList.push_back(Temp.Val);
2725 break;
2726 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> Y^1 & X
2727 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> Y^1 & X
2728 Temp = DAG.getNode(ISD::XOR, MVT::i1, N1, DAG.getConstant(1, MVT::i1));
2729 N0 = DAG.getNode(ISD::AND, MVT::i1, N0, Temp);
2730 WorkList.push_back(Temp.Val);
2731 break;
2732 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> X^1 | Y
2733 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> X^1 | Y
2734 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, DAG.getConstant(1, MVT::i1));
2735 N0 = DAG.getNode(ISD::OR, MVT::i1, N1, Temp);
2736 WorkList.push_back(Temp.Val);
2737 break;
2738 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> Y^1 | X
2739 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> Y^1 | X
2740 Temp = DAG.getNode(ISD::XOR, MVT::i1, N1, DAG.getConstant(1, MVT::i1));
2741 N0 = DAG.getNode(ISD::OR, MVT::i1, N0, Temp);
2742 break;
2743 }
2744 if (VT != MVT::i1) {
2745 WorkList.push_back(N0.Val);
2746 // FIXME: If running after legalize, we probably can't do this.
2747 N0 = DAG.getNode(ISD::ZERO_EXTEND, VT, N0);
2748 }
2749 return N0;
2750 }
2751
2752 // Could not fold it.
2753 return SDOperand();
2754}
2755
Nate Begeman69575232005-10-20 02:15:44 +00002756/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
2757/// return a DAG expression to select that will generate the same value by
2758/// multiplying by a magic number. See:
2759/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
2760SDOperand DAGCombiner::BuildSDIV(SDNode *N) {
2761 MVT::ValueType VT = N->getValueType(0);
Chris Lattnere9936d12005-10-22 18:50:15 +00002762
2763 // Check to see if we can do this.
2764 if (!TLI.isTypeLegal(VT) || (VT != MVT::i32 && VT != MVT::i64))
2765 return SDOperand(); // BuildSDIV only operates on i32 or i64
2766 if (!TLI.isOperationLegal(ISD::MULHS, VT))
2767 return SDOperand(); // Make sure the target supports MULHS.
Nate Begeman69575232005-10-20 02:15:44 +00002768
Nate Begemanc6a454e2005-10-20 17:45:03 +00002769 int64_t d = cast<ConstantSDNode>(N->getOperand(1))->getSignExtended();
Nate Begeman69575232005-10-20 02:15:44 +00002770 ms magics = (VT == MVT::i32) ? magic32(d) : magic64(d);
2771
2772 // Multiply the numerator (operand 0) by the magic value
2773 SDOperand Q = DAG.getNode(ISD::MULHS, VT, N->getOperand(0),
2774 DAG.getConstant(magics.m, VT));
2775 // If d > 0 and m < 0, add the numerator
2776 if (d > 0 && magics.m < 0) {
2777 Q = DAG.getNode(ISD::ADD, VT, Q, N->getOperand(0));
2778 WorkList.push_back(Q.Val);
2779 }
2780 // If d < 0 and m > 0, subtract the numerator.
2781 if (d < 0 && magics.m > 0) {
2782 Q = DAG.getNode(ISD::SUB, VT, Q, N->getOperand(0));
2783 WorkList.push_back(Q.Val);
2784 }
2785 // Shift right algebraic if shift value is nonzero
2786 if (magics.s > 0) {
2787 Q = DAG.getNode(ISD::SRA, VT, Q,
2788 DAG.getConstant(magics.s, TLI.getShiftAmountTy()));
2789 WorkList.push_back(Q.Val);
2790 }
2791 // Extract the sign bit and add it to the quotient
2792 SDOperand T =
Nate Begeman4d385672005-10-21 01:51:45 +00002793 DAG.getNode(ISD::SRL, VT, Q, DAG.getConstant(MVT::getSizeInBits(VT)-1,
2794 TLI.getShiftAmountTy()));
Nate Begeman69575232005-10-20 02:15:44 +00002795 WorkList.push_back(T.Val);
2796 return DAG.getNode(ISD::ADD, VT, Q, T);
2797}
2798
2799/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
2800/// return a DAG expression to select that will generate the same value by
2801/// multiplying by a magic number. See:
2802/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
2803SDOperand DAGCombiner::BuildUDIV(SDNode *N) {
2804 MVT::ValueType VT = N->getValueType(0);
Chris Lattnere9936d12005-10-22 18:50:15 +00002805
2806 // Check to see if we can do this.
2807 if (!TLI.isTypeLegal(VT) || (VT != MVT::i32 && VT != MVT::i64))
2808 return SDOperand(); // BuildUDIV only operates on i32 or i64
2809 if (!TLI.isOperationLegal(ISD::MULHU, VT))
2810 return SDOperand(); // Make sure the target supports MULHU.
Nate Begeman69575232005-10-20 02:15:44 +00002811
2812 uint64_t d = cast<ConstantSDNode>(N->getOperand(1))->getValue();
2813 mu magics = (VT == MVT::i32) ? magicu32(d) : magicu64(d);
2814
2815 // Multiply the numerator (operand 0) by the magic value
2816 SDOperand Q = DAG.getNode(ISD::MULHU, VT, N->getOperand(0),
2817 DAG.getConstant(magics.m, VT));
2818 WorkList.push_back(Q.Val);
2819
2820 if (magics.a == 0) {
2821 return DAG.getNode(ISD::SRL, VT, Q,
2822 DAG.getConstant(magics.s, TLI.getShiftAmountTy()));
2823 } else {
2824 SDOperand NPQ = DAG.getNode(ISD::SUB, VT, N->getOperand(0), Q);
2825 WorkList.push_back(NPQ.Val);
2826 NPQ = DAG.getNode(ISD::SRL, VT, NPQ,
2827 DAG.getConstant(1, TLI.getShiftAmountTy()));
2828 WorkList.push_back(NPQ.Val);
2829 NPQ = DAG.getNode(ISD::ADD, VT, NPQ, Q);
2830 WorkList.push_back(NPQ.Val);
2831 return DAG.getNode(ISD::SRL, VT, NPQ,
2832 DAG.getConstant(magics.s-1, TLI.getShiftAmountTy()));
2833 }
2834}
2835
Nate Begeman1d4d4142005-09-01 00:19:25 +00002836// SelectionDAG::Combine - This is the entry point for the file.
2837//
Nate Begeman4ebd8052005-09-01 23:24:04 +00002838void SelectionDAG::Combine(bool RunningAfterLegalize) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002839 /// run - This is the main entry point to this class.
2840 ///
Nate Begeman4ebd8052005-09-01 23:24:04 +00002841 DAGCombiner(*this).Run(RunningAfterLegalize);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002842}