blob: 6c1d22c2bab7ec7189d58e7c1ad7de1e759f6154 [file] [log] [blame]
Nate Begeman4ebd8052005-09-01 23:24:04 +00001//===-- DAGCombiner.cpp - Implement a DAG node combiner -------------------===//
Nate Begeman1d4d4142005-09-01 00:19:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Nate Begeman and is distributed under the
6// University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This pass combines dag nodes to form fewer, simpler DAG nodes. It can be run
11// both before and after the DAG is legalized.
12//
13// FIXME: Missing folds
14// sdiv, udiv, srem, urem (X, const) where X is an integer can be expanded into
15// a sequence of multiplies, shifts, and adds. This should be controlled by
16// some kind of hint from the target that int div is expensive.
17// various folds of mulh[s,u] by constants such as -1, powers of 2, etc.
18//
19// FIXME: Should add a corresponding version of fold AND with
20// ZERO_EXTEND/SIGN_EXTEND by converting them to an ANY_EXTEND node which
21// we don't have yet.
22//
Nate Begeman44728a72005-09-19 22:34:01 +000023// FIXME: select C, pow2, pow2 -> something smart
24// FIXME: trunc(select X, Y, Z) -> select X, trunc(Y), trunc(Z)
Nate Begeman44728a72005-09-19 22:34:01 +000025// FIXME: Dead stores -> nuke
Chris Lattner40c62d52005-10-18 06:04:22 +000026// FIXME: shr X, (and Y,31) -> shr X, Y (TRICKY!)
Nate Begeman1d4d4142005-09-01 00:19:25 +000027// FIXME: mul (x, const) -> shifts + adds
Nate Begeman1d4d4142005-09-01 00:19:25 +000028// FIXME: undef values
Nate Begeman4ebd8052005-09-01 23:24:04 +000029// FIXME: make truncate see through SIGN_EXTEND and AND
Nate Begeman4ebd8052005-09-01 23:24:04 +000030// FIXME: (sra (sra x, c1), c2) -> (sra x, c1+c2)
Nate Begeman646d7e22005-09-02 21:18:40 +000031// FIXME: verify that getNode can't return extends with an operand whose type
32// is >= to that of the extend.
33// FIXME: divide by zero is currently left unfolded. do we want to turn this
34// into an undef?
Nate Begemanf845b452005-10-08 00:29:44 +000035// FIXME: select ne (select cc, 1, 0), 0, true, false -> select cc, true, false
Chris Lattner01a22022005-10-10 22:04:48 +000036// FIXME: reassociate (X+C)+Y into (X+Y)+C if the inner expression has one use
Nate Begeman1d4d4142005-09-01 00:19:25 +000037//
38//===----------------------------------------------------------------------===//
39
40#define DEBUG_TYPE "dagcombine"
41#include "llvm/ADT/Statistic.h"
42#include "llvm/CodeGen/SelectionDAG.h"
Nate Begeman2300f552005-09-07 00:15:36 +000043#include "llvm/Support/Debug.h"
Nate Begeman1d4d4142005-09-01 00:19:25 +000044#include "llvm/Support/MathExtras.h"
45#include "llvm/Target/TargetLowering.h"
Chris Lattnera500fc62005-09-09 23:53:39 +000046#include <algorithm>
Nate Begeman1d4d4142005-09-01 00:19:25 +000047#include <cmath>
48using namespace llvm;
49
50namespace {
51 Statistic<> NodesCombined ("dagcombiner", "Number of dag nodes combined");
52
53 class DAGCombiner {
54 SelectionDAG &DAG;
55 TargetLowering &TLI;
Nate Begeman4ebd8052005-09-01 23:24:04 +000056 bool AfterLegalize;
Nate Begeman1d4d4142005-09-01 00:19:25 +000057
58 // Worklist of all of the nodes that need to be simplified.
59 std::vector<SDNode*> WorkList;
60
61 /// AddUsersToWorkList - When an instruction is simplified, add all users of
62 /// the instruction to the work lists because they might get more simplified
63 /// now.
64 ///
65 void AddUsersToWorkList(SDNode *N) {
66 for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
Nate Begeman4ebd8052005-09-01 23:24:04 +000067 UI != UE; ++UI)
68 WorkList.push_back(*UI);
Nate Begeman1d4d4142005-09-01 00:19:25 +000069 }
70
71 /// removeFromWorkList - remove all instances of N from the worklist.
72 void removeFromWorkList(SDNode *N) {
73 WorkList.erase(std::remove(WorkList.begin(), WorkList.end(), N),
74 WorkList.end());
75 }
76
Chris Lattner01a22022005-10-10 22:04:48 +000077 SDOperand CombineTo(SDNode *N, const std::vector<SDOperand> &To) {
Chris Lattner87514ca2005-10-10 22:31:19 +000078 ++NodesCombined;
Chris Lattner01a22022005-10-10 22:04:48 +000079 DEBUG(std::cerr << "\nReplacing "; N->dump();
80 std::cerr << "\nWith: "; To[0].Val->dump();
81 std::cerr << " and " << To.size()-1 << " other values\n");
82 std::vector<SDNode*> NowDead;
83 DAG.ReplaceAllUsesWith(N, To, &NowDead);
84
85 // Push the new nodes and any users onto the worklist
86 for (unsigned i = 0, e = To.size(); i != e; ++i) {
87 WorkList.push_back(To[i].Val);
88 AddUsersToWorkList(To[i].Val);
89 }
90
91 // Nodes can end up on the worklist more than once. Make sure we do
92 // not process a node that has been replaced.
93 removeFromWorkList(N);
94 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
95 removeFromWorkList(NowDead[i]);
96
97 // Finally, since the node is now dead, remove it from the graph.
98 DAG.DeleteNode(N);
99 return SDOperand(N, 0);
100 }
Chris Lattner87514ca2005-10-10 22:31:19 +0000101
102 SDOperand CombineTo(SDNode *N, SDOperand Res) {
103 std::vector<SDOperand> To;
104 To.push_back(Res);
105 return CombineTo(N, To);
106 }
Chris Lattner01a22022005-10-10 22:04:48 +0000107
108 SDOperand CombineTo(SDNode *N, SDOperand Res0, SDOperand Res1) {
109 std::vector<SDOperand> To;
110 To.push_back(Res0);
111 To.push_back(Res1);
112 return CombineTo(N, To);
113 }
114
Nate Begeman1d4d4142005-09-01 00:19:25 +0000115 /// visit - call the node-specific routine that knows how to fold each
116 /// particular type of node.
Nate Begeman83e75ec2005-09-06 04:43:02 +0000117 SDOperand visit(SDNode *N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000118
119 // Visitation implementation - Implement dag node combining for different
120 // node types. The semantics are as follows:
121 // Return Value:
Nate Begeman2300f552005-09-07 00:15:36 +0000122 // SDOperand.Val == 0 - No change was made
Chris Lattner01a22022005-10-10 22:04:48 +0000123 // SDOperand.Val == N - N was replaced, is dead, and is already handled.
Nate Begeman2300f552005-09-07 00:15:36 +0000124 // otherwise - N should be replaced by the returned Operand.
Nate Begeman1d4d4142005-09-01 00:19:25 +0000125 //
Nate Begeman83e75ec2005-09-06 04:43:02 +0000126 SDOperand visitTokenFactor(SDNode *N);
127 SDOperand visitADD(SDNode *N);
128 SDOperand visitSUB(SDNode *N);
129 SDOperand visitMUL(SDNode *N);
130 SDOperand visitSDIV(SDNode *N);
131 SDOperand visitUDIV(SDNode *N);
132 SDOperand visitSREM(SDNode *N);
133 SDOperand visitUREM(SDNode *N);
134 SDOperand visitMULHU(SDNode *N);
135 SDOperand visitMULHS(SDNode *N);
136 SDOperand visitAND(SDNode *N);
137 SDOperand visitOR(SDNode *N);
138 SDOperand visitXOR(SDNode *N);
139 SDOperand visitSHL(SDNode *N);
140 SDOperand visitSRA(SDNode *N);
141 SDOperand visitSRL(SDNode *N);
142 SDOperand visitCTLZ(SDNode *N);
143 SDOperand visitCTTZ(SDNode *N);
144 SDOperand visitCTPOP(SDNode *N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000145 SDOperand visitSELECT(SDNode *N);
146 SDOperand visitSELECT_CC(SDNode *N);
147 SDOperand visitSETCC(SDNode *N);
Nate Begeman5054f162005-10-14 01:12:21 +0000148 SDOperand visitADD_PARTS(SDNode *N);
149 SDOperand visitSUB_PARTS(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000150 SDOperand visitSIGN_EXTEND(SDNode *N);
151 SDOperand visitZERO_EXTEND(SDNode *N);
152 SDOperand visitSIGN_EXTEND_INREG(SDNode *N);
153 SDOperand visitTRUNCATE(SDNode *N);
Nate Begeman5054f162005-10-14 01:12:21 +0000154
Chris Lattner01b3d732005-09-28 22:28:18 +0000155 SDOperand visitFADD(SDNode *N);
156 SDOperand visitFSUB(SDNode *N);
157 SDOperand visitFMUL(SDNode *N);
158 SDOperand visitFDIV(SDNode *N);
159 SDOperand visitFREM(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000160 SDOperand visitSINT_TO_FP(SDNode *N);
161 SDOperand visitUINT_TO_FP(SDNode *N);
162 SDOperand visitFP_TO_SINT(SDNode *N);
163 SDOperand visitFP_TO_UINT(SDNode *N);
164 SDOperand visitFP_ROUND(SDNode *N);
165 SDOperand visitFP_ROUND_INREG(SDNode *N);
166 SDOperand visitFP_EXTEND(SDNode *N);
167 SDOperand visitFNEG(SDNode *N);
168 SDOperand visitFABS(SDNode *N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000169 SDOperand visitBRCOND(SDNode *N);
Nate Begeman44728a72005-09-19 22:34:01 +0000170 SDOperand visitBRCONDTWOWAY(SDNode *N);
171 SDOperand visitBR_CC(SDNode *N);
172 SDOperand visitBRTWOWAY_CC(SDNode *N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000173
Chris Lattner01a22022005-10-10 22:04:48 +0000174 SDOperand visitLOAD(SDNode *N);
Chris Lattner87514ca2005-10-10 22:31:19 +0000175 SDOperand visitSTORE(SDNode *N);
Chris Lattner01a22022005-10-10 22:04:48 +0000176
Chris Lattner40c62d52005-10-18 06:04:22 +0000177 bool SimplifySelectOps(SDNode *SELECT, SDOperand LHS, SDOperand RHS);
Nate Begeman44728a72005-09-19 22:34:01 +0000178 SDOperand SimplifySelect(SDOperand N0, SDOperand N1, SDOperand N2);
179 SDOperand SimplifySelectCC(SDOperand N0, SDOperand N1, SDOperand N2,
180 SDOperand N3, ISD::CondCode CC);
Nate Begeman452d7be2005-09-16 00:54:12 +0000181 SDOperand SimplifySetCC(MVT::ValueType VT, SDOperand N0, SDOperand N1,
Nate Begemane17daeb2005-10-05 21:43:42 +0000182 ISD::CondCode Cond, bool foldBooleans = true);
Nate Begeman69575232005-10-20 02:15:44 +0000183
184 SDOperand BuildSDIV(SDNode *N);
185 SDOperand BuildUDIV(SDNode *N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000186public:
187 DAGCombiner(SelectionDAG &D)
Nate Begeman646d7e22005-09-02 21:18:40 +0000188 : DAG(D), TLI(D.getTargetLoweringInfo()), AfterLegalize(false) {}
Nate Begeman1d4d4142005-09-01 00:19:25 +0000189
190 /// Run - runs the dag combiner on all nodes in the work list
Nate Begeman4ebd8052005-09-01 23:24:04 +0000191 void Run(bool RunningAfterLegalize);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000192 };
193}
194
Nate Begeman69575232005-10-20 02:15:44 +0000195struct ms {
196 int64_t m; // magic number
197 int64_t s; // shift amount
198};
199
200struct mu {
201 uint64_t m; // magic number
202 int64_t a; // add indicator
203 int64_t s; // shift amount
204};
205
206/// magic - calculate the magic numbers required to codegen an integer sdiv as
207/// a sequence of multiply and shifts. Requires that the divisor not be 0, 1,
208/// or -1.
209static ms magic32(int32_t d) {
210 int32_t p;
211 uint32_t ad, anc, delta, q1, r1, q2, r2, t;
212 const uint32_t two31 = 0x80000000U;
213 struct ms mag;
214
215 ad = abs(d);
216 t = two31 + ((uint32_t)d >> 31);
217 anc = t - 1 - t%ad; // absolute value of nc
218 p = 31; // initialize p
219 q1 = two31/anc; // initialize q1 = 2p/abs(nc)
220 r1 = two31 - q1*anc; // initialize r1 = rem(2p,abs(nc))
221 q2 = two31/ad; // initialize q2 = 2p/abs(d)
222 r2 = two31 - q2*ad; // initialize r2 = rem(2p,abs(d))
223 do {
224 p = p + 1;
225 q1 = 2*q1; // update q1 = 2p/abs(nc)
226 r1 = 2*r1; // update r1 = rem(2p/abs(nc))
227 if (r1 >= anc) { // must be unsigned comparison
228 q1 = q1 + 1;
229 r1 = r1 - anc;
230 }
231 q2 = 2*q2; // update q2 = 2p/abs(d)
232 r2 = 2*r2; // update r2 = rem(2p/abs(d))
233 if (r2 >= ad) { // must be unsigned comparison
234 q2 = q2 + 1;
235 r2 = r2 - ad;
236 }
237 delta = ad - r2;
238 } while (q1 < delta || (q1 == delta && r1 == 0));
239
240 mag.m = (int32_t)(q2 + 1); // make sure to sign extend
241 if (d < 0) mag.m = -mag.m; // resulting magic number
242 mag.s = p - 32; // resulting shift
243 return mag;
244}
245
246/// magicu - calculate the magic numbers required to codegen an integer udiv as
247/// a sequence of multiply, add and shifts. Requires that the divisor not be 0.
248static mu magicu32(uint32_t d) {
249 int32_t p;
250 uint32_t nc, delta, q1, r1, q2, r2;
251 struct mu magu;
252 magu.a = 0; // initialize "add" indicator
253 nc = - 1 - (-d)%d;
254 p = 31; // initialize p
255 q1 = 0x80000000/nc; // initialize q1 = 2p/nc
256 r1 = 0x80000000 - q1*nc; // initialize r1 = rem(2p,nc)
257 q2 = 0x7FFFFFFF/d; // initialize q2 = (2p-1)/d
258 r2 = 0x7FFFFFFF - q2*d; // initialize r2 = rem((2p-1),d)
259 do {
260 p = p + 1;
261 if (r1 >= nc - r1 ) {
262 q1 = 2*q1 + 1; // update q1
263 r1 = 2*r1 - nc; // update r1
264 }
265 else {
266 q1 = 2*q1; // update q1
267 r1 = 2*r1; // update r1
268 }
269 if (r2 + 1 >= d - r2) {
270 if (q2 >= 0x7FFFFFFF) magu.a = 1;
271 q2 = 2*q2 + 1; // update q2
272 r2 = 2*r2 + 1 - d; // update r2
273 }
274 else {
275 if (q2 >= 0x80000000) magu.a = 1;
276 q2 = 2*q2; // update q2
277 r2 = 2*r2 + 1; // update r2
278 }
279 delta = d - 1 - r2;
280 } while (p < 64 && (q1 < delta || (q1 == delta && r1 == 0)));
281 magu.m = q2 + 1; // resulting magic number
282 magu.s = p - 32; // resulting shift
283 return magu;
284}
285
286/// magic - calculate the magic numbers required to codegen an integer sdiv as
287/// a sequence of multiply and shifts. Requires that the divisor not be 0, 1,
288/// or -1.
289static ms magic64(int64_t d) {
290 int64_t p;
291 uint64_t ad, anc, delta, q1, r1, q2, r2, t;
292 const uint64_t two63 = 9223372036854775808ULL; // 2^63
293 struct ms mag;
294
Chris Lattnerf75f2a02005-10-20 17:01:00 +0000295 ad = d >= 0 ? d : -d;
Nate Begeman69575232005-10-20 02:15:44 +0000296 t = two63 + ((uint64_t)d >> 63);
297 anc = t - 1 - t%ad; // absolute value of nc
298 p = 63; // initialize p
299 q1 = two63/anc; // initialize q1 = 2p/abs(nc)
300 r1 = two63 - q1*anc; // initialize r1 = rem(2p,abs(nc))
301 q2 = two63/ad; // initialize q2 = 2p/abs(d)
302 r2 = two63 - q2*ad; // initialize r2 = rem(2p,abs(d))
303 do {
304 p = p + 1;
305 q1 = 2*q1; // update q1 = 2p/abs(nc)
306 r1 = 2*r1; // update r1 = rem(2p/abs(nc))
307 if (r1 >= anc) { // must be unsigned comparison
308 q1 = q1 + 1;
309 r1 = r1 - anc;
310 }
311 q2 = 2*q2; // update q2 = 2p/abs(d)
312 r2 = 2*r2; // update r2 = rem(2p/abs(d))
313 if (r2 >= ad) { // must be unsigned comparison
314 q2 = q2 + 1;
315 r2 = r2 - ad;
316 }
317 delta = ad - r2;
318 } while (q1 < delta || (q1 == delta && r1 == 0));
319
320 mag.m = q2 + 1;
321 if (d < 0) mag.m = -mag.m; // resulting magic number
322 mag.s = p - 64; // resulting shift
323 return mag;
324}
325
326/// magicu - calculate the magic numbers required to codegen an integer udiv as
327/// a sequence of multiply, add and shifts. Requires that the divisor not be 0.
328static mu magicu64(uint64_t d)
329{
330 int64_t p;
331 uint64_t nc, delta, q1, r1, q2, r2;
332 struct mu magu;
333 magu.a = 0; // initialize "add" indicator
334 nc = - 1 - (-d)%d;
335 p = 63; // initialize p
336 q1 = 0x8000000000000000ull/nc; // initialize q1 = 2p/nc
337 r1 = 0x8000000000000000ull - q1*nc; // initialize r1 = rem(2p,nc)
338 q2 = 0x7FFFFFFFFFFFFFFFull/d; // initialize q2 = (2p-1)/d
339 r2 = 0x7FFFFFFFFFFFFFFFull - q2*d; // initialize r2 = rem((2p-1),d)
340 do {
341 p = p + 1;
342 if (r1 >= nc - r1 ) {
343 q1 = 2*q1 + 1; // update q1
344 r1 = 2*r1 - nc; // update r1
345 }
346 else {
347 q1 = 2*q1; // update q1
348 r1 = 2*r1; // update r1
349 }
350 if (r2 + 1 >= d - r2) {
351 if (q2 >= 0x7FFFFFFFFFFFFFFFull) magu.a = 1;
352 q2 = 2*q2 + 1; // update q2
353 r2 = 2*r2 + 1 - d; // update r2
354 }
355 else {
356 if (q2 >= 0x8000000000000000ull) magu.a = 1;
357 q2 = 2*q2; // update q2
358 r2 = 2*r2 + 1; // update r2
359 }
360 delta = d - 1 - r2;
361 } while (p < 64 && (q1 < delta || (q1 == delta && r1 == 0)));
362 magu.m = q2 + 1; // resulting magic number
363 magu.s = p - 64; // resulting shift
364 return magu;
365}
366
Nate Begeman07ed4172005-10-10 21:26:48 +0000367/// MaskedValueIsZero - Return true if 'Op & Mask' is known to be zero. We use
368/// this predicate to simplify operations downstream. Op and Mask are known to
Nate Begeman1d4d4142005-09-01 00:19:25 +0000369/// be the same type.
370static bool MaskedValueIsZero(const SDOperand &Op, uint64_t Mask,
371 const TargetLowering &TLI) {
372 unsigned SrcBits;
373 if (Mask == 0) return true;
374
375 // If we know the result of a setcc has the top bits zero, use this info.
376 switch (Op.getOpcode()) {
Nate Begeman4ebd8052005-09-01 23:24:04 +0000377 case ISD::Constant:
378 return (cast<ConstantSDNode>(Op)->getValue() & Mask) == 0;
379 case ISD::SETCC:
380 return ((Mask & 1) == 0) &&
381 TLI.getSetCCResultContents() == TargetLowering::ZeroOrOneSetCCResult;
382 case ISD::ZEXTLOAD:
383 SrcBits = MVT::getSizeInBits(cast<VTSDNode>(Op.getOperand(3))->getVT());
384 return (Mask & ((1ULL << SrcBits)-1)) == 0; // Returning only the zext bits.
385 case ISD::ZERO_EXTEND:
386 SrcBits = MVT::getSizeInBits(Op.getOperand(0).getValueType());
387 return MaskedValueIsZero(Op.getOperand(0),Mask & ((1ULL << SrcBits)-1),TLI);
388 case ISD::AssertZext:
389 SrcBits = MVT::getSizeInBits(cast<VTSDNode>(Op.getOperand(1))->getVT());
390 return (Mask & ((1ULL << SrcBits)-1)) == 0; // Returning only the zext bits.
391 case ISD::AND:
Chris Lattneree899e62005-10-09 22:12:36 +0000392 // If either of the operands has zero bits, the result will too.
393 if (MaskedValueIsZero(Op.getOperand(1), Mask, TLI) ||
394 MaskedValueIsZero(Op.getOperand(0), Mask, TLI))
395 return true;
Nate Begeman4ebd8052005-09-01 23:24:04 +0000396 // (X & C1) & C2 == 0 iff C1 & C2 == 0.
397 if (ConstantSDNode *AndRHS = dyn_cast<ConstantSDNode>(Op.getOperand(1)))
398 return MaskedValueIsZero(Op.getOperand(0),AndRHS->getValue() & Mask, TLI);
Chris Lattneree899e62005-10-09 22:12:36 +0000399 return false;
Nate Begeman4ebd8052005-09-01 23:24:04 +0000400 case ISD::OR:
401 case ISD::XOR:
402 return MaskedValueIsZero(Op.getOperand(0), Mask, TLI) &&
403 MaskedValueIsZero(Op.getOperand(1), Mask, TLI);
404 case ISD::SELECT:
405 return MaskedValueIsZero(Op.getOperand(1), Mask, TLI) &&
406 MaskedValueIsZero(Op.getOperand(2), Mask, TLI);
407 case ISD::SELECT_CC:
408 return MaskedValueIsZero(Op.getOperand(2), Mask, TLI) &&
409 MaskedValueIsZero(Op.getOperand(3), Mask, TLI);
410 case ISD::SRL:
411 // (ushr X, C1) & C2 == 0 iff X & (C2 << C1) == 0
412 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
413 uint64_t NewVal = Mask << ShAmt->getValue();
414 SrcBits = MVT::getSizeInBits(Op.getValueType());
415 if (SrcBits != 64) NewVal &= (1ULL << SrcBits)-1;
416 return MaskedValueIsZero(Op.getOperand(0), NewVal, TLI);
417 }
418 return false;
419 case ISD::SHL:
420 // (ushl X, C1) & C2 == 0 iff X & (C2 >> C1) == 0
421 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
422 uint64_t NewVal = Mask >> ShAmt->getValue();
423 return MaskedValueIsZero(Op.getOperand(0), NewVal, TLI);
424 }
425 return false;
Chris Lattnerbba9aa32005-10-10 16:51:40 +0000426 case ISD::ADD:
Chris Lattnerd7390752005-10-10 16:52:03 +0000427 // (add X, Y) & C == 0 iff (X&C)|(Y&C) == 0 and all bits are low bits.
Chris Lattnerbba9aa32005-10-10 16:51:40 +0000428 if ((Mask&(Mask+1)) == 0) { // All low bits
429 if (MaskedValueIsZero(Op.getOperand(0), Mask, TLI) &&
430 MaskedValueIsZero(Op.getOperand(1), Mask, TLI))
431 return true;
432 }
433 break;
Chris Lattnerc4ced262005-10-07 15:30:32 +0000434 case ISD::SUB:
435 if (ConstantSDNode *CLHS = dyn_cast<ConstantSDNode>(Op.getOperand(0))) {
436 // We know that the top bits of C-X are clear if X contains less bits
437 // than C (i.e. no wrap-around can happen). For example, 20-X is
438 // positive if we can prove that X is >= 0 and < 16.
439 unsigned Bits = MVT::getSizeInBits(CLHS->getValueType(0));
440 if ((CLHS->getValue() & (1 << (Bits-1))) == 0) { // sign bit clear
441 unsigned NLZ = CountLeadingZeros_64(CLHS->getValue()+1);
442 uint64_t MaskV = (1ULL << (63-NLZ))-1;
443 if (MaskedValueIsZero(Op.getOperand(1), ~MaskV, TLI)) {
444 // High bits are clear this value is known to be >= C.
445 unsigned NLZ2 = CountLeadingZeros_64(CLHS->getValue());
446 if ((Mask & ((1ULL << (64-NLZ2))-1)) == 0)
447 return true;
448 }
449 }
450 }
451 break;
Nate Begeman4ebd8052005-09-01 23:24:04 +0000452 case ISD::CTTZ:
453 case ISD::CTLZ:
454 case ISD::CTPOP:
455 // Bit counting instructions can not set the high bits of the result
456 // register. The max number of bits sets depends on the input.
457 return (Mask & (MVT::getSizeInBits(Op.getValueType())*2-1)) == 0;
Nate Begeman4ebd8052005-09-01 23:24:04 +0000458 default: break;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000459 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000460 return false;
461}
462
Nate Begeman4ebd8052005-09-01 23:24:04 +0000463// isSetCCEquivalent - Return true if this node is a setcc, or is a select_cc
464// that selects between the values 1 and 0, making it equivalent to a setcc.
Nate Begeman646d7e22005-09-02 21:18:40 +0000465// Also, set the incoming LHS, RHS, and CC references to the appropriate
466// nodes based on the type of node we are checking. This simplifies life a
467// bit for the callers.
468static bool isSetCCEquivalent(SDOperand N, SDOperand &LHS, SDOperand &RHS,
469 SDOperand &CC) {
470 if (N.getOpcode() == ISD::SETCC) {
471 LHS = N.getOperand(0);
472 RHS = N.getOperand(1);
473 CC = N.getOperand(2);
Nate Begeman4ebd8052005-09-01 23:24:04 +0000474 return true;
Nate Begeman646d7e22005-09-02 21:18:40 +0000475 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000476 if (N.getOpcode() == ISD::SELECT_CC &&
477 N.getOperand(2).getOpcode() == ISD::Constant &&
478 N.getOperand(3).getOpcode() == ISD::Constant &&
479 cast<ConstantSDNode>(N.getOperand(2))->getValue() == 1 &&
Nate Begeman646d7e22005-09-02 21:18:40 +0000480 cast<ConstantSDNode>(N.getOperand(3))->isNullValue()) {
481 LHS = N.getOperand(0);
482 RHS = N.getOperand(1);
483 CC = N.getOperand(4);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000484 return true;
Nate Begeman646d7e22005-09-02 21:18:40 +0000485 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000486 return false;
487}
488
Nate Begeman99801192005-09-07 23:25:52 +0000489// isOneUseSetCC - Return true if this is a SetCC-equivalent operation with only
490// one use. If this is true, it allows the users to invert the operation for
491// free when it is profitable to do so.
492static bool isOneUseSetCC(SDOperand N) {
Nate Begeman646d7e22005-09-02 21:18:40 +0000493 SDOperand N0, N1, N2;
Nate Begeman646d7e22005-09-02 21:18:40 +0000494 if (isSetCCEquivalent(N, N0, N1, N2) && N.Val->hasOneUse())
Nate Begeman4ebd8052005-09-01 23:24:04 +0000495 return true;
496 return false;
497}
498
Nate Begeman452d7be2005-09-16 00:54:12 +0000499// FIXME: This should probably go in the ISD class rather than being duplicated
500// in several files.
501static bool isCommutativeBinOp(unsigned Opcode) {
502 switch (Opcode) {
503 case ISD::ADD:
504 case ISD::MUL:
505 case ISD::AND:
506 case ISD::OR:
507 case ISD::XOR: return true;
508 default: return false; // FIXME: Need commutative info for user ops!
509 }
510}
511
Nate Begeman4ebd8052005-09-01 23:24:04 +0000512void DAGCombiner::Run(bool RunningAfterLegalize) {
513 // set the instance variable, so that the various visit routines may use it.
514 AfterLegalize = RunningAfterLegalize;
515
Nate Begeman646d7e22005-09-02 21:18:40 +0000516 // Add all the dag nodes to the worklist.
517 WorkList.insert(WorkList.end(), DAG.allnodes_begin(), DAG.allnodes_end());
Nate Begeman83e75ec2005-09-06 04:43:02 +0000518
Chris Lattner95038592005-10-05 06:35:28 +0000519 // Create a dummy node (which is not added to allnodes), that adds a reference
520 // to the root node, preventing it from being deleted, and tracking any
521 // changes of the root.
522 HandleSDNode Dummy(DAG.getRoot());
523
Nate Begeman1d4d4142005-09-01 00:19:25 +0000524 // while the worklist isn't empty, inspect the node on the end of it and
525 // try and combine it.
526 while (!WorkList.empty()) {
527 SDNode *N = WorkList.back();
528 WorkList.pop_back();
529
530 // If N has no uses, it is dead. Make sure to revisit all N's operands once
Chris Lattner95038592005-10-05 06:35:28 +0000531 // N is deleted from the DAG, since they too may now be dead or may have a
532 // reduced number of uses, allowing other xforms.
533 if (N->use_empty() && N != &Dummy) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000534 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
535 WorkList.push_back(N->getOperand(i).Val);
536
Nate Begeman1d4d4142005-09-01 00:19:25 +0000537 removeFromWorkList(N);
Chris Lattner95038592005-10-05 06:35:28 +0000538 DAG.DeleteNode(N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000539 continue;
540 }
541
Nate Begeman83e75ec2005-09-06 04:43:02 +0000542 SDOperand RV = visit(N);
543 if (RV.Val) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000544 ++NodesCombined;
Nate Begeman646d7e22005-09-02 21:18:40 +0000545 // If we get back the same node we passed in, rather than a new node or
546 // zero, we know that the node must have defined multiple values and
547 // CombineTo was used. Since CombineTo takes care of the worklist
548 // mechanics for us, we have no work to do in this case.
Nate Begeman83e75ec2005-09-06 04:43:02 +0000549 if (RV.Val != N) {
Nate Begeman2300f552005-09-07 00:15:36 +0000550 DEBUG(std::cerr << "\nReplacing "; N->dump();
551 std::cerr << "\nWith: "; RV.Val->dump();
552 std::cerr << '\n');
Chris Lattner01a22022005-10-10 22:04:48 +0000553 std::vector<SDNode*> NowDead;
554 DAG.ReplaceAllUsesWith(N, std::vector<SDOperand>(1, RV), &NowDead);
Nate Begeman646d7e22005-09-02 21:18:40 +0000555
556 // Push the new node and any users onto the worklist
Nate Begeman83e75ec2005-09-06 04:43:02 +0000557 WorkList.push_back(RV.Val);
558 AddUsersToWorkList(RV.Val);
Nate Begeman646d7e22005-09-02 21:18:40 +0000559
560 // Nodes can end up on the worklist more than once. Make sure we do
561 // not process a node that has been replaced.
562 removeFromWorkList(N);
Chris Lattner01a22022005-10-10 22:04:48 +0000563 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
564 removeFromWorkList(NowDead[i]);
Chris Lattner5c46f742005-10-05 06:11:08 +0000565
566 // Finally, since the node is now dead, remove it from the graph.
567 DAG.DeleteNode(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000568 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000569 }
570 }
Chris Lattner95038592005-10-05 06:35:28 +0000571
572 // If the root changed (e.g. it was a dead load, update the root).
573 DAG.setRoot(Dummy.getValue());
Nate Begeman1d4d4142005-09-01 00:19:25 +0000574}
575
Nate Begeman83e75ec2005-09-06 04:43:02 +0000576SDOperand DAGCombiner::visit(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000577 switch(N->getOpcode()) {
578 default: break;
Nate Begeman4942a962005-09-01 00:33:32 +0000579 case ISD::TokenFactor: return visitTokenFactor(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000580 case ISD::ADD: return visitADD(N);
581 case ISD::SUB: return visitSUB(N);
582 case ISD::MUL: return visitMUL(N);
583 case ISD::SDIV: return visitSDIV(N);
584 case ISD::UDIV: return visitUDIV(N);
585 case ISD::SREM: return visitSREM(N);
586 case ISD::UREM: return visitUREM(N);
587 case ISD::MULHU: return visitMULHU(N);
588 case ISD::MULHS: return visitMULHS(N);
589 case ISD::AND: return visitAND(N);
590 case ISD::OR: return visitOR(N);
591 case ISD::XOR: return visitXOR(N);
592 case ISD::SHL: return visitSHL(N);
593 case ISD::SRA: return visitSRA(N);
594 case ISD::SRL: return visitSRL(N);
595 case ISD::CTLZ: return visitCTLZ(N);
596 case ISD::CTTZ: return visitCTTZ(N);
597 case ISD::CTPOP: return visitCTPOP(N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000598 case ISD::SELECT: return visitSELECT(N);
599 case ISD::SELECT_CC: return visitSELECT_CC(N);
600 case ISD::SETCC: return visitSETCC(N);
Nate Begeman5054f162005-10-14 01:12:21 +0000601 case ISD::ADD_PARTS: return visitADD_PARTS(N);
602 case ISD::SUB_PARTS: return visitSUB_PARTS(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000603 case ISD::SIGN_EXTEND: return visitSIGN_EXTEND(N);
604 case ISD::ZERO_EXTEND: return visitZERO_EXTEND(N);
605 case ISD::SIGN_EXTEND_INREG: return visitSIGN_EXTEND_INREG(N);
606 case ISD::TRUNCATE: return visitTRUNCATE(N);
Chris Lattner01b3d732005-09-28 22:28:18 +0000607 case ISD::FADD: return visitFADD(N);
608 case ISD::FSUB: return visitFSUB(N);
609 case ISD::FMUL: return visitFMUL(N);
610 case ISD::FDIV: return visitFDIV(N);
611 case ISD::FREM: return visitFREM(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000612 case ISD::SINT_TO_FP: return visitSINT_TO_FP(N);
613 case ISD::UINT_TO_FP: return visitUINT_TO_FP(N);
614 case ISD::FP_TO_SINT: return visitFP_TO_SINT(N);
615 case ISD::FP_TO_UINT: return visitFP_TO_UINT(N);
616 case ISD::FP_ROUND: return visitFP_ROUND(N);
617 case ISD::FP_ROUND_INREG: return visitFP_ROUND_INREG(N);
618 case ISD::FP_EXTEND: return visitFP_EXTEND(N);
619 case ISD::FNEG: return visitFNEG(N);
620 case ISD::FABS: return visitFABS(N);
Nate Begeman44728a72005-09-19 22:34:01 +0000621 case ISD::BRCOND: return visitBRCOND(N);
622 case ISD::BRCONDTWOWAY: return visitBRCONDTWOWAY(N);
623 case ISD::BR_CC: return visitBR_CC(N);
624 case ISD::BRTWOWAY_CC: return visitBRTWOWAY_CC(N);
Chris Lattner01a22022005-10-10 22:04:48 +0000625 case ISD::LOAD: return visitLOAD(N);
Chris Lattner87514ca2005-10-10 22:31:19 +0000626 case ISD::STORE: return visitSTORE(N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000627 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000628 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000629}
630
Nate Begeman83e75ec2005-09-06 04:43:02 +0000631SDOperand DAGCombiner::visitTokenFactor(SDNode *N) {
Nate Begemanded49632005-10-13 03:11:28 +0000632 std::vector<SDOperand> Ops;
633 bool Changed = false;
634
Nate Begeman1d4d4142005-09-01 00:19:25 +0000635 // If the token factor has two operands and one is the entry token, replace
636 // the token factor with the other operand.
637 if (N->getNumOperands() == 2) {
638 if (N->getOperand(0).getOpcode() == ISD::EntryToken)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000639 return N->getOperand(1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000640 if (N->getOperand(1).getOpcode() == ISD::EntryToken)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000641 return N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000642 }
Chris Lattner24edbb72005-10-13 22:10:05 +0000643
Nate Begemanded49632005-10-13 03:11:28 +0000644 // fold (tokenfactor (tokenfactor)) -> tokenfactor
645 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
646 SDOperand Op = N->getOperand(i);
647 if (Op.getOpcode() == ISD::TokenFactor && Op.hasOneUse()) {
648 Changed = true;
649 for (unsigned j = 0, e = Op.getNumOperands(); j != e; ++j)
650 Ops.push_back(Op.getOperand(j));
651 } else {
652 Ops.push_back(Op);
653 }
654 }
655 if (Changed)
656 return DAG.getNode(ISD::TokenFactor, MVT::Other, Ops);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000657 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000658}
659
Nate Begeman83e75ec2005-09-06 04:43:02 +0000660SDOperand DAGCombiner::visitADD(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000661 SDOperand N0 = N->getOperand(0);
662 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000663 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
664 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemanf89d78d2005-09-07 16:09:19 +0000665 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000666
667 // fold (add c1, c2) -> c1+c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000668 if (N0C && N1C)
Nate Begemanf89d78d2005-09-07 16:09:19 +0000669 return DAG.getConstant(N0C->getValue() + N1C->getValue(), VT);
Nate Begeman99801192005-09-07 23:25:52 +0000670 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +0000671 if (N0C && !N1C)
672 return DAG.getNode(ISD::ADD, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000673 // fold (add x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +0000674 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000675 return N0;
Nate Begeman223df222005-09-08 20:18:10 +0000676 // fold (add (add x, c1), c2) -> (add x, c1+c2)
677 if (N1C && N0.getOpcode() == ISD::ADD) {
678 ConstantSDNode *N00C = dyn_cast<ConstantSDNode>(N0.getOperand(0));
679 ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
680 if (N00C)
681 return DAG.getNode(ISD::ADD, VT, N0.getOperand(1),
682 DAG.getConstant(N1C->getValue()+N00C->getValue(), VT));
683 if (N01C)
684 return DAG.getNode(ISD::ADD, VT, N0.getOperand(0),
685 DAG.getConstant(N1C->getValue()+N01C->getValue(), VT));
686 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000687 // fold ((0-A) + B) -> B-A
688 if (N0.getOpcode() == ISD::SUB && isa<ConstantSDNode>(N0.getOperand(0)) &&
689 cast<ConstantSDNode>(N0.getOperand(0))->isNullValue())
Nate Begemanf89d78d2005-09-07 16:09:19 +0000690 return DAG.getNode(ISD::SUB, VT, N1, N0.getOperand(1));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000691 // fold (A + (0-B)) -> A-B
692 if (N1.getOpcode() == ISD::SUB && isa<ConstantSDNode>(N1.getOperand(0)) &&
693 cast<ConstantSDNode>(N1.getOperand(0))->isNullValue())
Nate Begemanf89d78d2005-09-07 16:09:19 +0000694 return DAG.getNode(ISD::SUB, VT, N0, N1.getOperand(1));
Chris Lattner01b3d732005-09-28 22:28:18 +0000695 // fold (A+(B-A)) -> B
696 if (N1.getOpcode() == ISD::SUB && N0 == N1.getOperand(1))
Nate Begeman83e75ec2005-09-06 04:43:02 +0000697 return N1.getOperand(0);
698 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000699}
700
Nate Begeman83e75ec2005-09-06 04:43:02 +0000701SDOperand DAGCombiner::visitSUB(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000702 SDOperand N0 = N->getOperand(0);
703 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000704 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
705 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000706
Chris Lattner854077d2005-10-17 01:07:11 +0000707 // fold (sub x, x) -> 0
708 if (N0 == N1)
709 return DAG.getConstant(0, N->getValueType(0));
710
Nate Begeman1d4d4142005-09-01 00:19:25 +0000711 // fold (sub c1, c2) -> c1-c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000712 if (N0C && N1C)
713 return DAG.getConstant(N0C->getValue() - N1C->getValue(),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000714 N->getValueType(0));
Chris Lattner05b57432005-10-11 06:07:15 +0000715 // fold (sub x, c) -> (add x, -c)
716 if (N1C)
717 return DAG.getNode(ISD::ADD, N0.getValueType(), N0,
718 DAG.getConstant(-N1C->getValue(), N0.getValueType()));
719
Nate Begeman1d4d4142005-09-01 00:19:25 +0000720 // fold (A+B)-A -> B
Chris Lattner01b3d732005-09-28 22:28:18 +0000721 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000722 return N0.getOperand(1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000723 // fold (A+B)-B -> A
Chris Lattner01b3d732005-09-28 22:28:18 +0000724 if (N0.getOpcode() == ISD::ADD && N0.getOperand(1) == N1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000725 return N0.getOperand(0);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000726 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000727}
728
Nate Begeman83e75ec2005-09-06 04:43:02 +0000729SDOperand DAGCombiner::visitMUL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000730 SDOperand N0 = N->getOperand(0);
731 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000732 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
733 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman223df222005-09-08 20:18:10 +0000734 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000735
736 // fold (mul c1, c2) -> c1*c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000737 if (N0C && N1C)
738 return DAG.getConstant(N0C->getValue() * N1C->getValue(),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000739 N->getValueType(0));
Nate Begeman99801192005-09-07 23:25:52 +0000740 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +0000741 if (N0C && !N1C)
742 return DAG.getNode(ISD::MUL, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000743 // fold (mul x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000744 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000745 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000746 // fold (mul x, -1) -> 0-x
Nate Begeman646d7e22005-09-02 21:18:40 +0000747 if (N1C && N1C->isAllOnesValue())
Nate Begeman405e3ec2005-10-21 00:02:42 +0000748 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000749 // fold (mul x, (1 << c)) -> x << c
Nate Begeman646d7e22005-09-02 21:18:40 +0000750 if (N1C && isPowerOf2_64(N1C->getValue()))
Nate Begeman1d4d4142005-09-01 00:19:25 +0000751 return DAG.getNode(ISD::SHL, N->getValueType(0), N0,
Nate Begeman646d7e22005-09-02 21:18:40 +0000752 DAG.getConstant(Log2_64(N1C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000753 TLI.getShiftAmountTy()));
Nate Begeman223df222005-09-08 20:18:10 +0000754 // fold (mul (mul x, c1), c2) -> (mul x, c1*c2)
755 if (N1C && N0.getOpcode() == ISD::MUL) {
756 ConstantSDNode *N00C = dyn_cast<ConstantSDNode>(N0.getOperand(0));
757 ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
758 if (N00C)
759 return DAG.getNode(ISD::MUL, VT, N0.getOperand(1),
760 DAG.getConstant(N1C->getValue()*N00C->getValue(), VT));
761 if (N01C)
762 return DAG.getNode(ISD::MUL, VT, N0.getOperand(0),
763 DAG.getConstant(N1C->getValue()*N01C->getValue(), VT));
764 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000765 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000766}
767
Nate Begeman83e75ec2005-09-06 04:43:02 +0000768SDOperand DAGCombiner::visitSDIV(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000769 SDOperand N0 = N->getOperand(0);
770 SDOperand N1 = N->getOperand(1);
Chris Lattner094c8fc2005-10-07 06:10:46 +0000771 MVT::ValueType VT = N->getValueType(0);
Nate Begeman646d7e22005-09-02 21:18:40 +0000772 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
773 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000774
775 // fold (sdiv c1, c2) -> c1/c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000776 if (N0C && N1C && !N1C->isNullValue())
777 return DAG.getConstant(N0C->getSignExtended() / N1C->getSignExtended(),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000778 N->getValueType(0));
Nate Begeman405e3ec2005-10-21 00:02:42 +0000779 // fold (sdiv X, 1) -> X
780 if (N1C && N1C->getSignExtended() == 1LL)
781 return N0;
782 // fold (sdiv X, -1) -> 0-X
783 if (N1C && N1C->isAllOnesValue())
784 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), N0);
Chris Lattner094c8fc2005-10-07 06:10:46 +0000785 // If we know the sign bits of both operands are zero, strength reduce to a
786 // udiv instead. Handles (X&15) /s 4 -> X&15 >> 2
787 uint64_t SignBit = 1ULL << (MVT::getSizeInBits(VT)-1);
788 if (MaskedValueIsZero(N1, SignBit, TLI) &&
789 MaskedValueIsZero(N0, SignBit, TLI))
790 return DAG.getNode(ISD::UDIV, N1.getValueType(), N0, N1);
Nate Begeman405e3ec2005-10-21 00:02:42 +0000791 // fold (sdiv X, pow2) -> (add (sra X, log(pow2)), (srl X, sizeof(X)-1))
792 if (N1C && N1C->getValue() && !TLI.isIntDivCheap() &&
793 (isPowerOf2_64(N1C->getSignExtended()) ||
794 isPowerOf2_64(-N1C->getSignExtended()))) {
795 // If dividing by powers of two is cheap, then don't perform the following
796 // fold.
797 if (TLI.isPow2DivCheap())
798 return SDOperand();
799 int64_t pow2 = N1C->getSignExtended();
800 int64_t abs2 = pow2 > 0 ? pow2 : -pow2;
801 SDOperand SRL = DAG.getNode(ISD::SRL, VT, N0,
802 DAG.getConstant(MVT::getSizeInBits(VT)-1,
803 TLI.getShiftAmountTy()));
804 WorkList.push_back(SRL.Val);
805 SDOperand SGN = DAG.getNode(ISD::ADD, VT, N0, SRL);
806 WorkList.push_back(SGN.Val);
807 SDOperand SRA = DAG.getNode(ISD::SRA, VT, SGN,
808 DAG.getConstant(Log2_64(abs2),
809 TLI.getShiftAmountTy()));
810 // If we're dividing by a positive value, we're done. Otherwise, we must
811 // negate the result.
812 if (pow2 > 0)
813 return SRA;
814 WorkList.push_back(SRA.Val);
815 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), SRA);
816 }
Nate Begeman69575232005-10-20 02:15:44 +0000817 // if integer divide is expensive and we satisfy the requirements, emit an
818 // alternate sequence.
Nate Begeman405e3ec2005-10-21 00:02:42 +0000819 if (N1C && (N1C->getSignExtended() < -1 || N1C->getSignExtended() > 1) &&
820 !TLI.isIntDivCheap() &&
821 TLI.isOperationLegal(ISD::MULHS, VT) && TLI.isTypeLegal(VT)) {
Nate Begeman69575232005-10-20 02:15:44 +0000822 return BuildSDIV(N);
823 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000824 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000825}
826
Nate Begeman83e75ec2005-09-06 04:43:02 +0000827SDOperand DAGCombiner::visitUDIV(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000828 SDOperand N0 = N->getOperand(0);
829 SDOperand N1 = N->getOperand(1);
Nate Begeman69575232005-10-20 02:15:44 +0000830 MVT::ValueType VT = N->getValueType(0);
Nate Begeman646d7e22005-09-02 21:18:40 +0000831 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
832 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000833
834 // fold (udiv c1, c2) -> c1/c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000835 if (N0C && N1C && !N1C->isNullValue())
836 return DAG.getConstant(N0C->getValue() / N1C->getValue(),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000837 N->getValueType(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000838 // fold (udiv x, (1 << c)) -> x >>u c
Nate Begeman646d7e22005-09-02 21:18:40 +0000839 if (N1C && isPowerOf2_64(N1C->getValue()))
Nate Begeman1d4d4142005-09-01 00:19:25 +0000840 return DAG.getNode(ISD::SRL, N->getValueType(0), N0,
Nate Begeman646d7e22005-09-02 21:18:40 +0000841 DAG.getConstant(Log2_64(N1C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000842 TLI.getShiftAmountTy()));
Nate Begeman69575232005-10-20 02:15:44 +0000843 // fold (udiv x, c) -> alternate
844 if (N1C && N1C->getValue() && TLI.isOperationLegal(ISD::MULHU, VT) &&
Nate Begeman405e3ec2005-10-21 00:02:42 +0000845 TLI.isTypeLegal(VT) && !TLI.isIntDivCheap())
Nate Begeman69575232005-10-20 02:15:44 +0000846 return BuildUDIV(N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000847 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000848}
849
Nate Begeman83e75ec2005-09-06 04:43:02 +0000850SDOperand DAGCombiner::visitSREM(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000851 SDOperand N0 = N->getOperand(0);
852 SDOperand N1 = N->getOperand(1);
Nate Begeman07ed4172005-10-10 21:26:48 +0000853 MVT::ValueType VT = N->getValueType(0);
Nate Begeman646d7e22005-09-02 21:18:40 +0000854 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
855 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000856
857 // fold (srem c1, c2) -> c1%c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000858 if (N0C && N1C && !N1C->isNullValue())
859 return DAG.getConstant(N0C->getSignExtended() % N1C->getSignExtended(),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000860 N->getValueType(0));
Nate Begeman07ed4172005-10-10 21:26:48 +0000861 // If we know the sign bits of both operands are zero, strength reduce to a
862 // urem instead. Handles (X & 0x0FFFFFFF) %s 16 -> X&15
863 uint64_t SignBit = 1ULL << (MVT::getSizeInBits(VT)-1);
864 if (MaskedValueIsZero(N1, SignBit, TLI) &&
865 MaskedValueIsZero(N0, SignBit, TLI))
866 return DAG.getNode(ISD::UREM, N1.getValueType(), N0, N1);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000867 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000868}
869
Nate Begeman83e75ec2005-09-06 04:43:02 +0000870SDOperand DAGCombiner::visitUREM(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000871 SDOperand N0 = N->getOperand(0);
872 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000873 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
874 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000875
876 // fold (urem c1, c2) -> c1%c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000877 if (N0C && N1C && !N1C->isNullValue())
878 return DAG.getConstant(N0C->getValue() % N1C->getValue(),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000879 N->getValueType(0));
Nate Begeman07ed4172005-10-10 21:26:48 +0000880 // fold (urem x, pow2) -> (and x, pow2-1)
881 if (N1C && !N1C->isNullValue() && isPowerOf2_64(N1C->getValue()))
882 return DAG.getNode(ISD::AND, N0.getValueType(), N0,
883 DAG.getConstant(N1C->getValue()-1, N1.getValueType()));
Nate Begeman83e75ec2005-09-06 04:43:02 +0000884 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000885}
886
Nate Begeman83e75ec2005-09-06 04:43:02 +0000887SDOperand DAGCombiner::visitMULHS(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000888 SDOperand N0 = N->getOperand(0);
889 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000890 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000891
892 // fold (mulhs x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000893 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000894 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000895 // fold (mulhs x, 1) -> (sra x, size(x)-1)
Nate Begeman646d7e22005-09-02 21:18:40 +0000896 if (N1C && N1C->getValue() == 1)
Nate Begeman1d4d4142005-09-01 00:19:25 +0000897 return DAG.getNode(ISD::SRA, N0.getValueType(), N0,
898 DAG.getConstant(MVT::getSizeInBits(N0.getValueType())-1,
Nate Begeman83e75ec2005-09-06 04:43:02 +0000899 TLI.getShiftAmountTy()));
900 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000901}
902
Nate Begeman83e75ec2005-09-06 04:43:02 +0000903SDOperand DAGCombiner::visitMULHU(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000904 SDOperand N0 = N->getOperand(0);
905 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000906 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000907
908 // fold (mulhu x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000909 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000910 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000911 // fold (mulhu x, 1) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000912 if (N1C && N1C->getValue() == 1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000913 return DAG.getConstant(0, N0.getValueType());
914 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000915}
916
Nate Begeman83e75ec2005-09-06 04:43:02 +0000917SDOperand DAGCombiner::visitAND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000918 SDOperand N0 = N->getOperand(0);
919 SDOperand N1 = N->getOperand(1);
Nate Begeman39ee1ac2005-09-09 19:49:52 +0000920 SDOperand LL, LR, RL, RR, CC0, CC1;
Nate Begeman646d7e22005-09-02 21:18:40 +0000921 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
922 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000923 MVT::ValueType VT = N1.getValueType();
Nate Begeman83e75ec2005-09-06 04:43:02 +0000924 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000925
926 // fold (and c1, c2) -> c1&c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000927 if (N0C && N1C)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000928 return DAG.getConstant(N0C->getValue() & N1C->getValue(), VT);
Nate Begeman99801192005-09-07 23:25:52 +0000929 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +0000930 if (N0C && !N1C)
931 return DAG.getNode(ISD::AND, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000932 // fold (and x, -1) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +0000933 if (N1C && N1C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000934 return N0;
935 // if (and x, c) is known to be zero, return 0
936 if (N1C && MaskedValueIsZero(SDOperand(N, 0), ~0ULL >> (64-OpSizeInBits),TLI))
937 return DAG.getConstant(0, VT);
938 // fold (and x, c) -> x iff (x & ~c) == 0
939 if (N1C && MaskedValueIsZero(N0,~N1C->getValue() & (~0ULL>>(64-OpSizeInBits)),
940 TLI))
941 return N0;
Nate Begeman223df222005-09-08 20:18:10 +0000942 // fold (and (and x, c1), c2) -> (and x, c1^c2)
943 if (N1C && N0.getOpcode() == ISD::AND) {
944 ConstantSDNode *N00C = dyn_cast<ConstantSDNode>(N0.getOperand(0));
945 ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
946 if (N00C)
947 return DAG.getNode(ISD::AND, VT, N0.getOperand(1),
948 DAG.getConstant(N1C->getValue()&N00C->getValue(), VT));
949 if (N01C)
950 return DAG.getNode(ISD::AND, VT, N0.getOperand(0),
951 DAG.getConstant(N1C->getValue()&N01C->getValue(), VT));
952 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000953 // fold (and (sign_extend_inreg x, i16 to i32), 1) -> (and x, 1)
954 if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG) {
955 unsigned ExtendBits =
956 MVT::getSizeInBits(cast<VTSDNode>(N0.getOperand(1))->getVT());
Nate Begeman646d7e22005-09-02 21:18:40 +0000957 if ((N1C->getValue() & (~0ULL << ExtendBits)) == 0)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000958 return DAG.getNode(ISD::AND, VT, N0.getOperand(0), N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000959 }
960 // fold (and (or x, 0xFFFF), 0xFF) -> 0xFF
Chris Lattnera179ab32005-10-11 17:56:34 +0000961 if (N0.getOpcode() == ISD::OR && N1C)
Nate Begeman1d4d4142005-09-01 00:19:25 +0000962 if (ConstantSDNode *ORI = dyn_cast<ConstantSDNode>(N0.getOperand(1)))
Nate Begeman646d7e22005-09-02 21:18:40 +0000963 if ((ORI->getValue() & N1C->getValue()) == N1C->getValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000964 return N1;
Nate Begeman39ee1ac2005-09-09 19:49:52 +0000965 // fold (and (setcc x), (setcc y)) -> (setcc (and x, y))
966 if (isSetCCEquivalent(N0, LL, LR, CC0) && isSetCCEquivalent(N1, RL, RR, CC1)){
967 ISD::CondCode Op0 = cast<CondCodeSDNode>(CC0)->get();
968 ISD::CondCode Op1 = cast<CondCodeSDNode>(CC1)->get();
969
970 if (LR == RR && isa<ConstantSDNode>(LR) && Op0 == Op1 &&
971 MVT::isInteger(LL.getValueType())) {
972 // fold (X == 0) & (Y == 0) -> (X|Y == 0)
973 if (cast<ConstantSDNode>(LR)->getValue() == 0 && Op1 == ISD::SETEQ) {
974 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
975 WorkList.push_back(ORNode.Val);
976 return DAG.getSetCC(VT, ORNode, LR, Op1);
977 }
978 // fold (X == -1) & (Y == -1) -> (X&Y == -1)
979 if (cast<ConstantSDNode>(LR)->isAllOnesValue() && Op1 == ISD::SETEQ) {
980 SDOperand ANDNode = DAG.getNode(ISD::AND, LR.getValueType(), LL, RL);
981 WorkList.push_back(ANDNode.Val);
982 return DAG.getSetCC(VT, ANDNode, LR, Op1);
983 }
984 // fold (X > -1) & (Y > -1) -> (X|Y > -1)
985 if (cast<ConstantSDNode>(LR)->isAllOnesValue() && Op1 == ISD::SETGT) {
986 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
987 WorkList.push_back(ORNode.Val);
988 return DAG.getSetCC(VT, ORNode, LR, Op1);
989 }
990 }
991 // canonicalize equivalent to ll == rl
992 if (LL == RR && LR == RL) {
993 Op1 = ISD::getSetCCSwappedOperands(Op1);
994 std::swap(RL, RR);
995 }
996 if (LL == RL && LR == RR) {
997 bool isInteger = MVT::isInteger(LL.getValueType());
998 ISD::CondCode Result = ISD::getSetCCAndOperation(Op0, Op1, isInteger);
999 if (Result != ISD::SETCC_INVALID)
1000 return DAG.getSetCC(N0.getValueType(), LL, LR, Result);
1001 }
1002 }
1003 // fold (and (zext x), (zext y)) -> (zext (and x, y))
1004 if (N0.getOpcode() == ISD::ZERO_EXTEND &&
1005 N1.getOpcode() == ISD::ZERO_EXTEND &&
1006 N0.getOperand(0).getValueType() == N1.getOperand(0).getValueType()) {
1007 SDOperand ANDNode = DAG.getNode(ISD::AND, N0.getOperand(0).getValueType(),
1008 N0.getOperand(0), N1.getOperand(0));
1009 WorkList.push_back(ANDNode.Val);
1010 return DAG.getNode(ISD::ZERO_EXTEND, VT, ANDNode);
1011 }
Nate Begeman452d7be2005-09-16 00:54:12 +00001012 // fold (and (shl/srl x), (shl/srl y)) -> (shl/srl (and x, y))
1013 if (((N0.getOpcode() == ISD::SHL && N1.getOpcode() == ISD::SHL) ||
1014 (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SRL)) &&
1015 N0.getOperand(1) == N1.getOperand(1)) {
1016 SDOperand ANDNode = DAG.getNode(ISD::AND, N0.getOperand(0).getValueType(),
1017 N0.getOperand(0), N1.getOperand(0));
1018 WorkList.push_back(ANDNode.Val);
1019 return DAG.getNode(N0.getOpcode(), VT, ANDNode, N0.getOperand(1));
1020 }
Chris Lattner85d63bb2005-10-15 22:18:08 +00001021 // fold (and (sra)) -> (and (srl)) when possible.
1022 if (N0.getOpcode() == ISD::SRA && N0.Val->hasOneUse())
1023 if (ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1024 // If the RHS of the AND has zeros where the sign bits of the SRA will
1025 // land, turn the SRA into an SRL.
Chris Lattner750dbd52005-10-15 22:35:40 +00001026 if (MaskedValueIsZero(N1, (~0ULL << (OpSizeInBits-N01C->getValue())) &
Chris Lattner85d63bb2005-10-15 22:18:08 +00001027 (~0ULL>>(64-OpSizeInBits)), TLI)) {
1028 WorkList.push_back(N);
1029 CombineTo(N0.Val, DAG.getNode(ISD::SRL, VT, N0.getOperand(0),
1030 N0.getOperand(1)));
1031 return SDOperand();
1032 }
1033 }
1034
Nate Begemanded49632005-10-13 03:11:28 +00001035 // fold (zext_inreg (extload x)) -> (zextload x)
Nate Begeman5054f162005-10-14 01:12:21 +00001036 if (N0.getOpcode() == ISD::EXTLOAD) {
Nate Begemanded49632005-10-13 03:11:28 +00001037 MVT::ValueType EVT = cast<VTSDNode>(N0.getOperand(3))->getVT();
Nate Begemanbfd65a02005-10-13 18:34:58 +00001038 // If we zero all the possible extended bits, then we can turn this into
1039 // a zextload if we are running before legalize or the operation is legal.
Nate Begeman5054f162005-10-14 01:12:21 +00001040 if (MaskedValueIsZero(N1, ~0ULL << MVT::getSizeInBits(EVT), TLI) &&
Chris Lattner67a44cd2005-10-13 18:16:34 +00001041 (!AfterLegalize || TLI.isOperationLegal(ISD::ZEXTLOAD, EVT))) {
Nate Begemanded49632005-10-13 03:11:28 +00001042 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, N0.getOperand(0),
1043 N0.getOperand(1), N0.getOperand(2),
1044 EVT);
Nate Begemanded49632005-10-13 03:11:28 +00001045 WorkList.push_back(N);
Chris Lattner67a44cd2005-10-13 18:16:34 +00001046 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Nate Begemanded49632005-10-13 03:11:28 +00001047 return SDOperand();
1048 }
1049 }
1050 // fold (zext_inreg (sextload x)) -> (zextload x) iff load has one use
Chris Lattner40c62d52005-10-18 06:04:22 +00001051 if (N0.getOpcode() == ISD::SEXTLOAD && N0.hasOneUse()) {
Nate Begemanded49632005-10-13 03:11:28 +00001052 MVT::ValueType EVT = cast<VTSDNode>(N0.getOperand(3))->getVT();
Nate Begemanbfd65a02005-10-13 18:34:58 +00001053 // If we zero all the possible extended bits, then we can turn this into
1054 // a zextload if we are running before legalize or the operation is legal.
Nate Begeman5054f162005-10-14 01:12:21 +00001055 if (MaskedValueIsZero(N1, ~0ULL << MVT::getSizeInBits(EVT), TLI) &&
Nate Begemanbfd65a02005-10-13 18:34:58 +00001056 (!AfterLegalize || TLI.isOperationLegal(ISD::ZEXTLOAD, EVT))) {
Nate Begemanded49632005-10-13 03:11:28 +00001057 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, N0.getOperand(0),
1058 N0.getOperand(1), N0.getOperand(2),
1059 EVT);
Nate Begemanded49632005-10-13 03:11:28 +00001060 WorkList.push_back(N);
Chris Lattner67a44cd2005-10-13 18:16:34 +00001061 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Nate Begemanded49632005-10-13 03:11:28 +00001062 return SDOperand();
1063 }
1064 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001065 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001066}
1067
Nate Begeman83e75ec2005-09-06 04:43:02 +00001068SDOperand DAGCombiner::visitOR(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001069 SDOperand N0 = N->getOperand(0);
1070 SDOperand N1 = N->getOperand(1);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001071 SDOperand LL, LR, RL, RR, CC0, CC1;
Nate Begeman646d7e22005-09-02 21:18:40 +00001072 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1073 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001074 MVT::ValueType VT = N1.getValueType();
1075 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001076
1077 // fold (or c1, c2) -> c1|c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001078 if (N0C && N1C)
1079 return DAG.getConstant(N0C->getValue() | N1C->getValue(),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001080 N->getValueType(0));
Nate Begeman99801192005-09-07 23:25:52 +00001081 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001082 if (N0C && !N1C)
1083 return DAG.getNode(ISD::OR, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001084 // fold (or x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001085 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001086 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001087 // fold (or x, -1) -> -1
Nate Begeman646d7e22005-09-02 21:18:40 +00001088 if (N1C && N1C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001089 return N1;
1090 // fold (or x, c) -> c iff (x & ~c) == 0
1091 if (N1C && MaskedValueIsZero(N0,~N1C->getValue() & (~0ULL>>(64-OpSizeInBits)),
1092 TLI))
1093 return N1;
Nate Begeman223df222005-09-08 20:18:10 +00001094 // fold (or (or x, c1), c2) -> (or x, c1|c2)
1095 if (N1C && N0.getOpcode() == ISD::OR) {
1096 ConstantSDNode *N00C = dyn_cast<ConstantSDNode>(N0.getOperand(0));
1097 ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
1098 if (N00C)
1099 return DAG.getNode(ISD::OR, VT, N0.getOperand(1),
1100 DAG.getConstant(N1C->getValue()|N00C->getValue(), VT));
1101 if (N01C)
1102 return DAG.getNode(ISD::OR, VT, N0.getOperand(0),
1103 DAG.getConstant(N1C->getValue()|N01C->getValue(), VT));
1104 }
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001105 // fold (or (setcc x), (setcc y)) -> (setcc (or x, y))
1106 if (isSetCCEquivalent(N0, LL, LR, CC0) && isSetCCEquivalent(N1, RL, RR, CC1)){
1107 ISD::CondCode Op0 = cast<CondCodeSDNode>(CC0)->get();
1108 ISD::CondCode Op1 = cast<CondCodeSDNode>(CC1)->get();
1109
1110 if (LR == RR && isa<ConstantSDNode>(LR) && Op0 == Op1 &&
1111 MVT::isInteger(LL.getValueType())) {
1112 // fold (X != 0) | (Y != 0) -> (X|Y != 0)
1113 // fold (X < 0) | (Y < 0) -> (X|Y < 0)
1114 if (cast<ConstantSDNode>(LR)->getValue() == 0 &&
1115 (Op1 == ISD::SETNE || Op1 == ISD::SETLT)) {
1116 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
1117 WorkList.push_back(ORNode.Val);
1118 return DAG.getSetCC(VT, ORNode, LR, Op1);
1119 }
1120 // fold (X != -1) | (Y != -1) -> (X&Y != -1)
1121 // fold (X > -1) | (Y > -1) -> (X&Y > -1)
1122 if (cast<ConstantSDNode>(LR)->isAllOnesValue() &&
1123 (Op1 == ISD::SETNE || Op1 == ISD::SETGT)) {
1124 SDOperand ANDNode = DAG.getNode(ISD::AND, LR.getValueType(), LL, RL);
1125 WorkList.push_back(ANDNode.Val);
1126 return DAG.getSetCC(VT, ANDNode, LR, Op1);
1127 }
1128 }
1129 // canonicalize equivalent to ll == rl
1130 if (LL == RR && LR == RL) {
1131 Op1 = ISD::getSetCCSwappedOperands(Op1);
1132 std::swap(RL, RR);
1133 }
1134 if (LL == RL && LR == RR) {
1135 bool isInteger = MVT::isInteger(LL.getValueType());
1136 ISD::CondCode Result = ISD::getSetCCOrOperation(Op0, Op1, isInteger);
1137 if (Result != ISD::SETCC_INVALID)
1138 return DAG.getSetCC(N0.getValueType(), LL, LR, Result);
1139 }
1140 }
1141 // fold (or (zext x), (zext y)) -> (zext (or x, y))
1142 if (N0.getOpcode() == ISD::ZERO_EXTEND &&
1143 N1.getOpcode() == ISD::ZERO_EXTEND &&
1144 N0.getOperand(0).getValueType() == N1.getOperand(0).getValueType()) {
1145 SDOperand ORNode = DAG.getNode(ISD::OR, N0.getOperand(0).getValueType(),
1146 N0.getOperand(0), N1.getOperand(0));
1147 WorkList.push_back(ORNode.Val);
1148 return DAG.getNode(ISD::ZERO_EXTEND, VT, ORNode);
1149 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001150 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001151}
1152
Nate Begeman83e75ec2005-09-06 04:43:02 +00001153SDOperand DAGCombiner::visitXOR(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001154 SDOperand N0 = N->getOperand(0);
1155 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001156 SDOperand LHS, RHS, CC;
1157 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1158 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001159 MVT::ValueType VT = N0.getValueType();
1160
1161 // fold (xor c1, c2) -> c1^c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001162 if (N0C && N1C)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001163 return DAG.getConstant(N0C->getValue() ^ N1C->getValue(), VT);
Nate Begeman99801192005-09-07 23:25:52 +00001164 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001165 if (N0C && !N1C)
1166 return DAG.getNode(ISD::XOR, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001167 // fold (xor x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001168 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001169 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001170 // fold !(x cc y) -> (x !cc y)
Nate Begeman646d7e22005-09-02 21:18:40 +00001171 if (N1C && N1C->getValue() == 1 && isSetCCEquivalent(N0, LHS, RHS, CC)) {
1172 bool isInt = MVT::isInteger(LHS.getValueType());
1173 ISD::CondCode NotCC = ISD::getSetCCInverse(cast<CondCodeSDNode>(CC)->get(),
1174 isInt);
1175 if (N0.getOpcode() == ISD::SETCC)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001176 return DAG.getSetCC(VT, LHS, RHS, NotCC);
Nate Begeman646d7e22005-09-02 21:18:40 +00001177 if (N0.getOpcode() == ISD::SELECT_CC)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001178 return DAG.getSelectCC(LHS, RHS, N0.getOperand(2),N0.getOperand(3),NotCC);
Nate Begeman646d7e22005-09-02 21:18:40 +00001179 assert(0 && "Unhandled SetCC Equivalent!");
1180 abort();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001181 }
Nate Begeman99801192005-09-07 23:25:52 +00001182 // fold !(x or y) -> (!x and !y) iff x or y are setcc
1183 if (N1C && N1C->getValue() == 1 &&
1184 (N0.getOpcode() == ISD::OR || N0.getOpcode() == ISD::AND)) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001185 SDOperand LHS = N0.getOperand(0), RHS = N0.getOperand(1);
Nate Begeman99801192005-09-07 23:25:52 +00001186 if (isOneUseSetCC(RHS) || isOneUseSetCC(LHS)) {
1187 unsigned NewOpcode = N0.getOpcode() == ISD::AND ? ISD::OR : ISD::AND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001188 LHS = DAG.getNode(ISD::XOR, VT, LHS, N1); // RHS = ~LHS
1189 RHS = DAG.getNode(ISD::XOR, VT, RHS, N1); // RHS = ~RHS
Nate Begeman99801192005-09-07 23:25:52 +00001190 WorkList.push_back(LHS.Val); WorkList.push_back(RHS.Val);
1191 return DAG.getNode(NewOpcode, VT, LHS, RHS);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001192 }
1193 }
Nate Begeman99801192005-09-07 23:25:52 +00001194 // fold !(x or y) -> (!x and !y) iff x or y are constants
1195 if (N1C && N1C->isAllOnesValue() &&
1196 (N0.getOpcode() == ISD::OR || N0.getOpcode() == ISD::AND)) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001197 SDOperand LHS = N0.getOperand(0), RHS = N0.getOperand(1);
Nate Begeman99801192005-09-07 23:25:52 +00001198 if (isa<ConstantSDNode>(RHS) || isa<ConstantSDNode>(LHS)) {
1199 unsigned NewOpcode = N0.getOpcode() == ISD::AND ? ISD::OR : ISD::AND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001200 LHS = DAG.getNode(ISD::XOR, VT, LHS, N1); // RHS = ~LHS
1201 RHS = DAG.getNode(ISD::XOR, VT, RHS, N1); // RHS = ~RHS
Nate Begeman99801192005-09-07 23:25:52 +00001202 WorkList.push_back(LHS.Val); WorkList.push_back(RHS.Val);
1203 return DAG.getNode(NewOpcode, VT, LHS, RHS);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001204 }
1205 }
Nate Begeman223df222005-09-08 20:18:10 +00001206 // fold (xor (xor x, c1), c2) -> (xor x, c1^c2)
1207 if (N1C && N0.getOpcode() == ISD::XOR) {
1208 ConstantSDNode *N00C = dyn_cast<ConstantSDNode>(N0.getOperand(0));
1209 ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
1210 if (N00C)
1211 return DAG.getNode(ISD::XOR, VT, N0.getOperand(1),
1212 DAG.getConstant(N1C->getValue()^N00C->getValue(), VT));
1213 if (N01C)
1214 return DAG.getNode(ISD::XOR, VT, N0.getOperand(0),
1215 DAG.getConstant(N1C->getValue()^N01C->getValue(), VT));
1216 }
1217 // fold (xor x, x) -> 0
1218 if (N0 == N1)
1219 return DAG.getConstant(0, VT);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001220 // fold (xor (zext x), (zext y)) -> (zext (xor x, y))
1221 if (N0.getOpcode() == ISD::ZERO_EXTEND &&
1222 N1.getOpcode() == ISD::ZERO_EXTEND &&
1223 N0.getOperand(0).getValueType() == N1.getOperand(0).getValueType()) {
1224 SDOperand XORNode = DAG.getNode(ISD::XOR, N0.getOperand(0).getValueType(),
1225 N0.getOperand(0), N1.getOperand(0));
1226 WorkList.push_back(XORNode.Val);
1227 return DAG.getNode(ISD::ZERO_EXTEND, VT, XORNode);
1228 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001229 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001230}
1231
Nate Begeman83e75ec2005-09-06 04:43:02 +00001232SDOperand DAGCombiner::visitSHL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001233 SDOperand N0 = N->getOperand(0);
1234 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001235 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1236 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001237 MVT::ValueType VT = N0.getValueType();
1238 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1239
1240 // fold (shl c1, c2) -> c1<<c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001241 if (N0C && N1C)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001242 return DAG.getConstant(N0C->getValue() << N1C->getValue(), VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001243 // fold (shl 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001244 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001245 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001246 // fold (shl x, c >= size(x)) -> undef
Nate Begeman646d7e22005-09-02 21:18:40 +00001247 if (N1C && N1C->getValue() >= OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001248 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001249 // fold (shl x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001250 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001251 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001252 // if (shl x, c) is known to be zero, return 0
Nate Begeman83e75ec2005-09-06 04:43:02 +00001253 if (N1C && MaskedValueIsZero(SDOperand(N, 0), ~0ULL >> (64-OpSizeInBits),TLI))
1254 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001255 // fold (shl (shl x, c1), c2) -> 0 or (shl x, c1+c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001256 if (N1C && N0.getOpcode() == ISD::SHL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001257 N0.getOperand(1).getOpcode() == ISD::Constant) {
1258 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001259 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001260 if (c1 + c2 > OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001261 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001262 return DAG.getNode(ISD::SHL, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001263 DAG.getConstant(c1 + c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001264 }
1265 // fold (shl (srl x, c1), c2) -> (shl (and x, -1 << c1), c2-c1) or
1266 // (srl (and x, -1 << c1), c1-c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001267 if (N1C && N0.getOpcode() == ISD::SRL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001268 N0.getOperand(1).getOpcode() == ISD::Constant) {
1269 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001270 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001271 SDOperand Mask = DAG.getNode(ISD::AND, VT, N0.getOperand(0),
1272 DAG.getConstant(~0ULL << c1, VT));
1273 if (c2 > c1)
1274 return DAG.getNode(ISD::SHL, VT, Mask,
Nate Begeman83e75ec2005-09-06 04:43:02 +00001275 DAG.getConstant(c2-c1, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001276 else
Nate Begeman83e75ec2005-09-06 04:43:02 +00001277 return DAG.getNode(ISD::SRL, VT, Mask,
1278 DAG.getConstant(c1-c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001279 }
1280 // fold (shl (sra x, c1), c1) -> (and x, -1 << c1)
Nate Begeman646d7e22005-09-02 21:18:40 +00001281 if (N1C && N0.getOpcode() == ISD::SRA && N1 == N0.getOperand(1))
Nate Begeman4ebd8052005-09-01 23:24:04 +00001282 return DAG.getNode(ISD::AND, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001283 DAG.getConstant(~0ULL << N1C->getValue(), VT));
1284 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001285}
1286
Nate Begeman83e75ec2005-09-06 04:43:02 +00001287SDOperand DAGCombiner::visitSRA(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001288 SDOperand N0 = N->getOperand(0);
1289 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001290 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1291 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001292 MVT::ValueType VT = N0.getValueType();
1293 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1294
1295 // fold (sra c1, c2) -> c1>>c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001296 if (N0C && N1C)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001297 return DAG.getConstant(N0C->getSignExtended() >> N1C->getValue(), VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001298 // fold (sra 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001299 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001300 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001301 // fold (sra -1, x) -> -1
Nate Begeman646d7e22005-09-02 21:18:40 +00001302 if (N0C && N0C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001303 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001304 // fold (sra x, c >= size(x)) -> undef
Nate Begeman646d7e22005-09-02 21:18:40 +00001305 if (N1C && N1C->getValue() >= OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001306 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001307 // fold (sra x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001308 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001309 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001310 // If the sign bit is known to be zero, switch this to a SRL.
Nate Begeman3df4d522005-10-12 20:40:40 +00001311 if (MaskedValueIsZero(N0, (1ULL << (OpSizeInBits-1)), TLI))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001312 return DAG.getNode(ISD::SRL, VT, N0, N1);
1313 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001314}
1315
Nate Begeman83e75ec2005-09-06 04:43:02 +00001316SDOperand DAGCombiner::visitSRL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001317 SDOperand N0 = N->getOperand(0);
1318 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001319 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1320 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001321 MVT::ValueType VT = N0.getValueType();
1322 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1323
1324 // fold (srl c1, c2) -> c1 >>u c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001325 if (N0C && N1C)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001326 return DAG.getConstant(N0C->getValue() >> N1C->getValue(), VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001327 // fold (srl 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001328 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001329 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001330 // fold (srl x, c >= size(x)) -> undef
Nate Begeman646d7e22005-09-02 21:18:40 +00001331 if (N1C && N1C->getValue() >= OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001332 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001333 // fold (srl x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001334 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001335 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001336 // if (srl x, c) is known to be zero, return 0
Nate Begeman83e75ec2005-09-06 04:43:02 +00001337 if (N1C && MaskedValueIsZero(SDOperand(N, 0), ~0ULL >> (64-OpSizeInBits),TLI))
1338 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001339 // fold (srl (srl x, c1), c2) -> 0 or (srl x, c1+c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001340 if (N1C && N0.getOpcode() == ISD::SRL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001341 N0.getOperand(1).getOpcode() == ISD::Constant) {
1342 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001343 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001344 if (c1 + c2 > OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001345 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001346 return DAG.getNode(ISD::SRL, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001347 DAG.getConstant(c1 + c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001348 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001349 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001350}
1351
Nate Begeman83e75ec2005-09-06 04:43:02 +00001352SDOperand DAGCombiner::visitCTLZ(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001353 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001354 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001355
1356 // fold (ctlz c1) -> c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001357 if (N0C)
1358 return DAG.getConstant(CountLeadingZeros_64(N0C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001359 N0.getValueType());
1360 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001361}
1362
Nate Begeman83e75ec2005-09-06 04:43:02 +00001363SDOperand DAGCombiner::visitCTTZ(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001364 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001365 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001366
1367 // fold (cttz c1) -> c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001368 if (N0C)
1369 return DAG.getConstant(CountTrailingZeros_64(N0C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001370 N0.getValueType());
1371 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001372}
1373
Nate Begeman83e75ec2005-09-06 04:43:02 +00001374SDOperand DAGCombiner::visitCTPOP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001375 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001376 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001377
1378 // fold (ctpop c1) -> c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001379 if (N0C)
1380 return DAG.getConstant(CountPopulation_64(N0C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001381 N0.getValueType());
1382 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001383}
1384
Nate Begeman452d7be2005-09-16 00:54:12 +00001385SDOperand DAGCombiner::visitSELECT(SDNode *N) {
1386 SDOperand N0 = N->getOperand(0);
1387 SDOperand N1 = N->getOperand(1);
1388 SDOperand N2 = N->getOperand(2);
1389 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1390 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1391 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2);
1392 MVT::ValueType VT = N->getValueType(0);
Nate Begeman44728a72005-09-19 22:34:01 +00001393
Nate Begeman452d7be2005-09-16 00:54:12 +00001394 // fold select C, X, X -> X
1395 if (N1 == N2)
1396 return N1;
1397 // fold select true, X, Y -> X
1398 if (N0C && !N0C->isNullValue())
1399 return N1;
1400 // fold select false, X, Y -> Y
1401 if (N0C && N0C->isNullValue())
1402 return N2;
1403 // fold select C, 1, X -> C | X
Nate Begeman44728a72005-09-19 22:34:01 +00001404 if (MVT::i1 == VT && N1C && N1C->getValue() == 1)
Nate Begeman452d7be2005-09-16 00:54:12 +00001405 return DAG.getNode(ISD::OR, VT, N0, N2);
1406 // fold select C, 0, X -> ~C & X
1407 // FIXME: this should check for C type == X type, not i1?
1408 if (MVT::i1 == VT && N1C && N1C->isNullValue()) {
1409 SDOperand XORNode = DAG.getNode(ISD::XOR, VT, N0, DAG.getConstant(1, VT));
1410 WorkList.push_back(XORNode.Val);
1411 return DAG.getNode(ISD::AND, VT, XORNode, N2);
1412 }
1413 // fold select C, X, 1 -> ~C | X
Nate Begeman44728a72005-09-19 22:34:01 +00001414 if (MVT::i1 == VT && N2C && N2C->getValue() == 1) {
Nate Begeman452d7be2005-09-16 00:54:12 +00001415 SDOperand XORNode = DAG.getNode(ISD::XOR, VT, N0, DAG.getConstant(1, VT));
1416 WorkList.push_back(XORNode.Val);
1417 return DAG.getNode(ISD::OR, VT, XORNode, N1);
1418 }
1419 // fold select C, X, 0 -> C & X
1420 // FIXME: this should check for C type == X type, not i1?
1421 if (MVT::i1 == VT && N2C && N2C->isNullValue())
1422 return DAG.getNode(ISD::AND, VT, N0, N1);
1423 // fold X ? X : Y --> X ? 1 : Y --> X | Y
1424 if (MVT::i1 == VT && N0 == N1)
1425 return DAG.getNode(ISD::OR, VT, N0, N2);
1426 // fold X ? Y : X --> X ? Y : 0 --> X & Y
1427 if (MVT::i1 == VT && N0 == N2)
1428 return DAG.getNode(ISD::AND, VT, N0, N1);
Chris Lattner40c62d52005-10-18 06:04:22 +00001429
1430 // If we can fold this based on the true/false value, do so.
1431 if (SimplifySelectOps(N, N1, N2))
1432 return SDOperand();
1433
Nate Begeman44728a72005-09-19 22:34:01 +00001434 // fold selects based on a setcc into other things, such as min/max/abs
1435 if (N0.getOpcode() == ISD::SETCC)
1436 return SimplifySelect(N0, N1, N2);
Nate Begeman452d7be2005-09-16 00:54:12 +00001437 return SDOperand();
1438}
1439
1440SDOperand DAGCombiner::visitSELECT_CC(SDNode *N) {
Nate Begeman44728a72005-09-19 22:34:01 +00001441 SDOperand N0 = N->getOperand(0);
1442 SDOperand N1 = N->getOperand(1);
1443 SDOperand N2 = N->getOperand(2);
1444 SDOperand N3 = N->getOperand(3);
1445 SDOperand N4 = N->getOperand(4);
1446 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1447 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1448 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2);
1449 ISD::CondCode CC = cast<CondCodeSDNode>(N4)->get();
1450
1451 // Determine if the condition we're dealing with is constant
Nate Begemane17daeb2005-10-05 21:43:42 +00001452 SDOperand SCC = SimplifySetCC(TLI.getSetCCResultTy(), N0, N1, CC, false);
Chris Lattner91559022005-10-05 04:45:43 +00001453 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.Val);
1454
Nate Begeman44728a72005-09-19 22:34:01 +00001455 // fold select_cc lhs, rhs, x, x, cc -> x
1456 if (N2 == N3)
1457 return N2;
Chris Lattner40c62d52005-10-18 06:04:22 +00001458
1459 // If we can fold this based on the true/false value, do so.
1460 if (SimplifySelectOps(N, N2, N3))
1461 return SDOperand();
1462
Nate Begeman44728a72005-09-19 22:34:01 +00001463 // fold select_cc into other things, such as min/max/abs
1464 return SimplifySelectCC(N0, N1, N2, N3, CC);
Nate Begeman452d7be2005-09-16 00:54:12 +00001465}
1466
1467SDOperand DAGCombiner::visitSETCC(SDNode *N) {
1468 return SimplifySetCC(N->getValueType(0), N->getOperand(0), N->getOperand(1),
1469 cast<CondCodeSDNode>(N->getOperand(2))->get());
1470}
1471
Nate Begeman5054f162005-10-14 01:12:21 +00001472SDOperand DAGCombiner::visitADD_PARTS(SDNode *N) {
1473 SDOperand LHSLo = N->getOperand(0);
1474 SDOperand RHSLo = N->getOperand(2);
1475 MVT::ValueType VT = LHSLo.getValueType();
1476
1477 // fold (a_Hi, 0) + (b_Hi, b_Lo) -> (b_Hi + a_Hi, b_Lo)
1478 if (MaskedValueIsZero(LHSLo, (1ULL << MVT::getSizeInBits(VT))-1, TLI)) {
1479 SDOperand Hi = DAG.getNode(ISD::ADD, VT, N->getOperand(1),
1480 N->getOperand(3));
1481 WorkList.push_back(Hi.Val);
1482 CombineTo(N, RHSLo, Hi);
1483 return SDOperand();
1484 }
1485 // fold (a_Hi, a_Lo) + (b_Hi, 0) -> (a_Hi + b_Hi, a_Lo)
1486 if (MaskedValueIsZero(RHSLo, (1ULL << MVT::getSizeInBits(VT))-1, TLI)) {
1487 SDOperand Hi = DAG.getNode(ISD::ADD, VT, N->getOperand(1),
1488 N->getOperand(3));
1489 WorkList.push_back(Hi.Val);
1490 CombineTo(N, LHSLo, Hi);
1491 return SDOperand();
1492 }
1493 return SDOperand();
1494}
1495
1496SDOperand DAGCombiner::visitSUB_PARTS(SDNode *N) {
1497 SDOperand LHSLo = N->getOperand(0);
1498 SDOperand RHSLo = N->getOperand(2);
1499 MVT::ValueType VT = LHSLo.getValueType();
1500
1501 // fold (a_Hi, a_Lo) - (b_Hi, 0) -> (a_Hi - b_Hi, a_Lo)
1502 if (MaskedValueIsZero(RHSLo, (1ULL << MVT::getSizeInBits(VT))-1, TLI)) {
1503 SDOperand Hi = DAG.getNode(ISD::SUB, VT, N->getOperand(1),
1504 N->getOperand(3));
1505 WorkList.push_back(Hi.Val);
1506 CombineTo(N, LHSLo, Hi);
1507 return SDOperand();
1508 }
1509 return SDOperand();
1510}
1511
Nate Begeman83e75ec2005-09-06 04:43:02 +00001512SDOperand DAGCombiner::visitSIGN_EXTEND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001513 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001514 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001515 MVT::ValueType VT = N->getValueType(0);
1516
Nate Begeman1d4d4142005-09-01 00:19:25 +00001517 // fold (sext c1) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00001518 if (N0C)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001519 return DAG.getConstant(N0C->getSignExtended(), VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001520 // fold (sext (sext x)) -> (sext x)
1521 if (N0.getOpcode() == ISD::SIGN_EXTEND)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001522 return DAG.getNode(ISD::SIGN_EXTEND, VT, N0.getOperand(0));
Nate Begeman765784a2005-10-12 23:18:53 +00001523 // fold (sext (sextload x)) -> (sextload x)
1524 if (N0.getOpcode() == ISD::SEXTLOAD && VT == N0.getValueType())
1525 return N0;
Nate Begeman3df4d522005-10-12 20:40:40 +00001526 // fold (sext (load x)) -> (sextload x)
Chris Lattner40c62d52005-10-18 06:04:22 +00001527 if (N0.getOpcode() == ISD::LOAD && N0.hasOneUse()) {
Nate Begeman3df4d522005-10-12 20:40:40 +00001528 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, N0.getOperand(0),
1529 N0.getOperand(1), N0.getOperand(2),
1530 N0.getValueType());
Nate Begeman765784a2005-10-12 23:18:53 +00001531 WorkList.push_back(N);
Chris Lattnerf9884052005-10-13 21:52:31 +00001532 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
1533 ExtLoad.getValue(1));
Nate Begeman765784a2005-10-12 23:18:53 +00001534 return SDOperand();
Nate Begeman3df4d522005-10-12 20:40:40 +00001535 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001536 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001537}
1538
Nate Begeman83e75ec2005-09-06 04:43:02 +00001539SDOperand DAGCombiner::visitZERO_EXTEND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001540 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001541 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001542 MVT::ValueType VT = N->getValueType(0);
1543
Nate Begeman1d4d4142005-09-01 00:19:25 +00001544 // fold (zext c1) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00001545 if (N0C)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001546 return DAG.getConstant(N0C->getValue(), VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001547 // fold (zext (zext x)) -> (zext x)
1548 if (N0.getOpcode() == ISD::ZERO_EXTEND)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001549 return DAG.getNode(ISD::ZERO_EXTEND, VT, N0.getOperand(0));
1550 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001551}
1552
Nate Begeman83e75ec2005-09-06 04:43:02 +00001553SDOperand DAGCombiner::visitSIGN_EXTEND_INREG(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001554 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001555 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001556 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001557 MVT::ValueType VT = N->getValueType(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001558 MVT::ValueType EVT = cast<VTSDNode>(N1)->getVT();
Nate Begeman07ed4172005-10-10 21:26:48 +00001559 unsigned EVTBits = MVT::getSizeInBits(EVT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001560
Nate Begeman1d4d4142005-09-01 00:19:25 +00001561 // fold (sext_in_reg c1) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00001562 if (N0C) {
1563 SDOperand Truncate = DAG.getConstant(N0C->getValue(), EVT);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001564 return DAG.getNode(ISD::SIGN_EXTEND, VT, Truncate);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001565 }
Nate Begeman646d7e22005-09-02 21:18:40 +00001566 // fold (sext_in_reg (sext_in_reg x, VT2), VT1) -> (sext_in_reg x, minVT) pt1
Nate Begeman1d4d4142005-09-01 00:19:25 +00001567 if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
Nate Begeman216def82005-10-14 01:29:07 +00001568 cast<VTSDNode>(N0.getOperand(1))->getVT() <= EVT) {
Nate Begeman83e75ec2005-09-06 04:43:02 +00001569 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001570 }
Nate Begeman646d7e22005-09-02 21:18:40 +00001571 // fold (sext_in_reg (sext_in_reg x, VT2), VT1) -> (sext_in_reg x, minVT) pt2
1572 if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
1573 EVT < cast<VTSDNode>(N0.getOperand(1))->getVT()) {
Nate Begeman83e75ec2005-09-06 04:43:02 +00001574 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0.getOperand(0), N1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001575 }
Nate Begeman1d4d4142005-09-01 00:19:25 +00001576 // fold (sext_in_reg (assert_sext x)) -> (assert_sext x)
1577 if (N0.getOpcode() == ISD::AssertSext &&
1578 cast<VTSDNode>(N0.getOperand(1))->getVT() <= EVT) {
Nate Begeman83e75ec2005-09-06 04:43:02 +00001579 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001580 }
1581 // fold (sext_in_reg (sextload x)) -> (sextload x)
1582 if (N0.getOpcode() == ISD::SEXTLOAD &&
1583 cast<VTSDNode>(N0.getOperand(3))->getVT() <= EVT) {
Nate Begeman83e75ec2005-09-06 04:43:02 +00001584 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001585 }
Nate Begeman4ebd8052005-09-01 23:24:04 +00001586 // fold (sext_in_reg (setcc x)) -> setcc x iff (setcc x) == 0 or -1
Nate Begeman1d4d4142005-09-01 00:19:25 +00001587 if (N0.getOpcode() == ISD::SETCC &&
1588 TLI.getSetCCResultContents() ==
1589 TargetLowering::ZeroOrNegativeOneSetCCResult)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001590 return N0;
Nate Begeman07ed4172005-10-10 21:26:48 +00001591 // fold (sext_in_reg x) -> (zext_in_reg x) if the sign bit is zero
1592 if (MaskedValueIsZero(N0, 1ULL << (EVTBits-1), TLI))
1593 return DAG.getNode(ISD::AND, N0.getValueType(), N0,
1594 DAG.getConstant(~0ULL >> (64-EVTBits), VT));
1595 // fold (sext_in_reg (srl x)) -> sra x
1596 if (N0.getOpcode() == ISD::SRL &&
1597 N0.getOperand(1).getOpcode() == ISD::Constant &&
1598 cast<ConstantSDNode>(N0.getOperand(1))->getValue() == EVTBits) {
1599 return DAG.getNode(ISD::SRA, N0.getValueType(), N0.getOperand(0),
1600 N0.getOperand(1));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001601 }
Nate Begemanded49632005-10-13 03:11:28 +00001602 // fold (sext_inreg (extload x)) -> (sextload x)
1603 if (N0.getOpcode() == ISD::EXTLOAD &&
1604 EVT == cast<VTSDNode>(N0.getOperand(3))->getVT() &&
Nate Begemanbfd65a02005-10-13 18:34:58 +00001605 (!AfterLegalize || TLI.isOperationLegal(ISD::SEXTLOAD, EVT))) {
Nate Begemanded49632005-10-13 03:11:28 +00001606 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, N0.getOperand(0),
1607 N0.getOperand(1), N0.getOperand(2),
1608 EVT);
Nate Begemanded49632005-10-13 03:11:28 +00001609 WorkList.push_back(N);
Nate Begemanbfd65a02005-10-13 18:34:58 +00001610 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Nate Begemanded49632005-10-13 03:11:28 +00001611 return SDOperand();
1612 }
1613 // fold (sext_inreg (zextload x)) -> (sextload x) iff load has one use
Chris Lattner40c62d52005-10-18 06:04:22 +00001614 if (N0.getOpcode() == ISD::ZEXTLOAD && N0.hasOneUse() &&
Nate Begemanded49632005-10-13 03:11:28 +00001615 EVT == cast<VTSDNode>(N0.getOperand(3))->getVT() &&
Nate Begemanbfd65a02005-10-13 18:34:58 +00001616 (!AfterLegalize || TLI.isOperationLegal(ISD::SEXTLOAD, EVT))) {
Nate Begemanded49632005-10-13 03:11:28 +00001617 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, N0.getOperand(0),
1618 N0.getOperand(1), N0.getOperand(2),
1619 EVT);
Nate Begemanded49632005-10-13 03:11:28 +00001620 WorkList.push_back(N);
Nate Begemanbfd65a02005-10-13 18:34:58 +00001621 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Nate Begemanded49632005-10-13 03:11:28 +00001622 return SDOperand();
1623 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001624 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001625}
1626
Nate Begeman83e75ec2005-09-06 04:43:02 +00001627SDOperand DAGCombiner::visitTRUNCATE(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001628 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001629 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001630 MVT::ValueType VT = N->getValueType(0);
1631
1632 // noop truncate
1633 if (N0.getValueType() == N->getValueType(0))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001634 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001635 // fold (truncate c1) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00001636 if (N0C)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001637 return DAG.getConstant(N0C->getValue(), VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001638 // fold (truncate (truncate x)) -> (truncate x)
1639 if (N0.getOpcode() == ISD::TRUNCATE)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001640 return DAG.getNode(ISD::TRUNCATE, VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001641 // fold (truncate (ext x)) -> (ext x) or (truncate x) or x
1642 if (N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::SIGN_EXTEND){
1643 if (N0.getValueType() < VT)
1644 // if the source is smaller than the dest, we still need an extend
Nate Begeman83e75ec2005-09-06 04:43:02 +00001645 return DAG.getNode(N0.getOpcode(), VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001646 else if (N0.getValueType() > VT)
1647 // if the source is larger than the dest, than we just need the truncate
Nate Begeman83e75ec2005-09-06 04:43:02 +00001648 return DAG.getNode(ISD::TRUNCATE, VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001649 else
1650 // if the source and dest are the same type, we can drop both the extend
1651 // and the truncate
Nate Begeman83e75ec2005-09-06 04:43:02 +00001652 return N0.getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001653 }
Nate Begeman3df4d522005-10-12 20:40:40 +00001654 // fold (truncate (load x)) -> (smaller load x)
Chris Lattner40c62d52005-10-18 06:04:22 +00001655 if (N0.getOpcode() == ISD::LOAD && N0.hasOneUse()) {
Nate Begeman3df4d522005-10-12 20:40:40 +00001656 assert(MVT::getSizeInBits(N0.getValueType()) > MVT::getSizeInBits(VT) &&
1657 "Cannot truncate to larger type!");
1658 MVT::ValueType PtrType = N0.getOperand(1).getValueType();
Nate Begeman765784a2005-10-12 23:18:53 +00001659 // For big endian targets, we need to add an offset to the pointer to load
1660 // the correct bytes. For little endian systems, we merely need to read
1661 // fewer bytes from the same pointer.
Nate Begeman3df4d522005-10-12 20:40:40 +00001662 uint64_t PtrOff =
1663 (MVT::getSizeInBits(N0.getValueType()) - MVT::getSizeInBits(VT)) / 8;
Nate Begeman765784a2005-10-12 23:18:53 +00001664 SDOperand NewPtr = TLI.isLittleEndian() ? N0.getOperand(1) :
1665 DAG.getNode(ISD::ADD, PtrType, N0.getOperand(1),
1666 DAG.getConstant(PtrOff, PtrType));
1667 WorkList.push_back(NewPtr.Val);
Nate Begeman3df4d522005-10-12 20:40:40 +00001668 SDOperand Load = DAG.getLoad(VT, N0.getOperand(0), NewPtr,N0.getOperand(2));
Nate Begeman765784a2005-10-12 23:18:53 +00001669 WorkList.push_back(N);
Chris Lattner24edbb72005-10-13 22:10:05 +00001670 CombineTo(N0.Val, Load, Load.getValue(1));
Nate Begeman765784a2005-10-12 23:18:53 +00001671 return SDOperand();
Nate Begeman3df4d522005-10-12 20:40:40 +00001672 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001673 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001674}
1675
Chris Lattner01b3d732005-09-28 22:28:18 +00001676SDOperand DAGCombiner::visitFADD(SDNode *N) {
1677 SDOperand N0 = N->getOperand(0);
1678 SDOperand N1 = N->getOperand(1);
Nate Begemana0e221d2005-10-18 00:28:13 +00001679 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
1680 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00001681 MVT::ValueType VT = N->getValueType(0);
Nate Begemana0e221d2005-10-18 00:28:13 +00001682
1683 // fold (fadd c1, c2) -> c1+c2
1684 if (N0CFP && N1CFP)
1685 return DAG.getConstantFP(N0CFP->getValue() + N1CFP->getValue(), VT);
1686 // canonicalize constant to RHS
1687 if (N0CFP && !N1CFP)
1688 return DAG.getNode(ISD::FADD, VT, N1, N0);
Chris Lattner01b3d732005-09-28 22:28:18 +00001689 // fold (A + (-B)) -> A-B
1690 if (N1.getOpcode() == ISD::FNEG)
1691 return DAG.getNode(ISD::FSUB, VT, N0, N1.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00001692 // fold ((-A) + B) -> B-A
1693 if (N0.getOpcode() == ISD::FNEG)
1694 return DAG.getNode(ISD::FSUB, VT, N1, N0.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00001695 return SDOperand();
1696}
1697
1698SDOperand DAGCombiner::visitFSUB(SDNode *N) {
1699 SDOperand N0 = N->getOperand(0);
1700 SDOperand N1 = N->getOperand(1);
Nate Begemana0e221d2005-10-18 00:28:13 +00001701 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
1702 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00001703 MVT::ValueType VT = N->getValueType(0);
Nate Begemana0e221d2005-10-18 00:28:13 +00001704
1705 // fold (fsub c1, c2) -> c1-c2
1706 if (N0CFP && N1CFP)
1707 return DAG.getConstantFP(N0CFP->getValue() - N1CFP->getValue(), VT);
Chris Lattner01b3d732005-09-28 22:28:18 +00001708 // fold (A-(-B)) -> A+B
1709 if (N1.getOpcode() == ISD::FNEG)
1710 return DAG.getNode(ISD::FADD, N0.getValueType(), N0, N1.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00001711 return SDOperand();
1712}
1713
1714SDOperand DAGCombiner::visitFMUL(SDNode *N) {
1715 SDOperand N0 = N->getOperand(0);
1716 SDOperand N1 = N->getOperand(1);
Nate Begeman11af4ea2005-10-17 20:40:11 +00001717 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
1718 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00001719 MVT::ValueType VT = N->getValueType(0);
1720
Nate Begeman11af4ea2005-10-17 20:40:11 +00001721 // fold (fmul c1, c2) -> c1*c2
1722 if (N0CFP && N1CFP)
1723 return DAG.getConstantFP(N0CFP->getValue() * N1CFP->getValue(), VT);
1724 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001725 if (N0CFP && !N1CFP)
1726 return DAG.getNode(ISD::FMUL, VT, N1, N0);
Nate Begeman11af4ea2005-10-17 20:40:11 +00001727 // fold (fmul X, 2.0) -> (fadd X, X)
1728 if (N1CFP && N1CFP->isExactlyValue(+2.0))
1729 return DAG.getNode(ISD::FADD, VT, N0, N0);
Chris Lattner01b3d732005-09-28 22:28:18 +00001730 return SDOperand();
1731}
1732
1733SDOperand DAGCombiner::visitFDIV(SDNode *N) {
1734 SDOperand N0 = N->getOperand(0);
1735 SDOperand N1 = N->getOperand(1);
1736 MVT::ValueType VT = N->getValueType(0);
1737
1738 if (ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0))
1739 if (ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1)) {
1740 // fold floating point (fdiv c1, c2)
Nate Begeman11af4ea2005-10-17 20:40:11 +00001741 return DAG.getConstantFP(N0CFP->getValue() / N1CFP->getValue(), VT);
Chris Lattner01b3d732005-09-28 22:28:18 +00001742 }
1743 return SDOperand();
1744}
1745
1746SDOperand DAGCombiner::visitFREM(SDNode *N) {
1747 SDOperand N0 = N->getOperand(0);
1748 SDOperand N1 = N->getOperand(1);
1749 MVT::ValueType VT = N->getValueType(0);
1750
1751 if (ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0))
1752 if (ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1)) {
1753 // fold floating point (frem c1, c2) -> fmod(c1, c2)
Nate Begeman11af4ea2005-10-17 20:40:11 +00001754 return DAG.getConstantFP(fmod(N0CFP->getValue(),N1CFP->getValue()), VT);
Chris Lattner01b3d732005-09-28 22:28:18 +00001755 }
1756 return SDOperand();
1757}
1758
1759
Nate Begeman83e75ec2005-09-06 04:43:02 +00001760SDOperand DAGCombiner::visitSINT_TO_FP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001761 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001762 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001763
1764 // fold (sint_to_fp c1) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00001765 if (N0C)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001766 return DAG.getConstantFP(N0C->getSignExtended(), N->getValueType(0));
1767 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001768}
1769
Nate Begeman83e75ec2005-09-06 04:43:02 +00001770SDOperand DAGCombiner::visitUINT_TO_FP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001771 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001772 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001773
1774 // fold (uint_to_fp c1) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00001775 if (N0C)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001776 return DAG.getConstantFP(N0C->getValue(), N->getValueType(0));
1777 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001778}
1779
Nate Begeman83e75ec2005-09-06 04:43:02 +00001780SDOperand DAGCombiner::visitFP_TO_SINT(SDNode *N) {
Nate Begeman646d7e22005-09-02 21:18:40 +00001781 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001782
1783 // fold (fp_to_sint c1fp) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00001784 if (N0CFP)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001785 return DAG.getConstant((int64_t)N0CFP->getValue(), N->getValueType(0));
1786 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001787}
1788
Nate Begeman83e75ec2005-09-06 04:43:02 +00001789SDOperand DAGCombiner::visitFP_TO_UINT(SDNode *N) {
Nate Begeman646d7e22005-09-02 21:18:40 +00001790 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001791
1792 // fold (fp_to_uint c1fp) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00001793 if (N0CFP)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001794 return DAG.getConstant((uint64_t)N0CFP->getValue(), N->getValueType(0));
1795 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001796}
1797
Nate Begeman83e75ec2005-09-06 04:43:02 +00001798SDOperand DAGCombiner::visitFP_ROUND(SDNode *N) {
Nate Begeman646d7e22005-09-02 21:18:40 +00001799 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001800
1801 // fold (fp_round c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00001802 if (N0CFP)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001803 return DAG.getConstantFP(N0CFP->getValue(), N->getValueType(0));
1804 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001805}
1806
Nate Begeman83e75ec2005-09-06 04:43:02 +00001807SDOperand DAGCombiner::visitFP_ROUND_INREG(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001808 SDOperand N0 = N->getOperand(0);
1809 MVT::ValueType VT = N->getValueType(0);
1810 MVT::ValueType EVT = cast<VTSDNode>(N->getOperand(1))->getVT();
Nate Begeman646d7e22005-09-02 21:18:40 +00001811 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001812
Nate Begeman1d4d4142005-09-01 00:19:25 +00001813 // fold (fp_round_inreg c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00001814 if (N0CFP) {
1815 SDOperand Round = DAG.getConstantFP(N0CFP->getValue(), EVT);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001816 return DAG.getNode(ISD::FP_EXTEND, VT, Round);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001817 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001818 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001819}
1820
Nate Begeman83e75ec2005-09-06 04:43:02 +00001821SDOperand DAGCombiner::visitFP_EXTEND(SDNode *N) {
Nate Begeman646d7e22005-09-02 21:18:40 +00001822 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001823
1824 // fold (fp_extend c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00001825 if (N0CFP)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001826 return DAG.getConstantFP(N0CFP->getValue(), N->getValueType(0));
1827 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001828}
1829
Nate Begeman83e75ec2005-09-06 04:43:02 +00001830SDOperand DAGCombiner::visitFNEG(SDNode *N) {
Nate Begeman646d7e22005-09-02 21:18:40 +00001831 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001832 // fold (neg c1) -> -c1
Nate Begeman646d7e22005-09-02 21:18:40 +00001833 if (N0CFP)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001834 return DAG.getConstantFP(-N0CFP->getValue(), N->getValueType(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001835 // fold (neg (sub x, y)) -> (sub y, x)
1836 if (N->getOperand(0).getOpcode() == ISD::SUB)
1837 return DAG.getNode(ISD::SUB, N->getValueType(0), N->getOperand(1),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001838 N->getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001839 // fold (neg (neg x)) -> x
1840 if (N->getOperand(0).getOpcode() == ISD::FNEG)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001841 return N->getOperand(0).getOperand(0);
1842 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001843}
1844
Nate Begeman83e75ec2005-09-06 04:43:02 +00001845SDOperand DAGCombiner::visitFABS(SDNode *N) {
Nate Begeman646d7e22005-09-02 21:18:40 +00001846 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001847 // fold (fabs c1) -> fabs(c1)
Nate Begeman646d7e22005-09-02 21:18:40 +00001848 if (N0CFP)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001849 return DAG.getConstantFP(fabs(N0CFP->getValue()), N->getValueType(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001850 // fold (fabs (fabs x)) -> (fabs x)
1851 if (N->getOperand(0).getOpcode() == ISD::FABS)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001852 return N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001853 // fold (fabs (fneg x)) -> (fabs x)
1854 if (N->getOperand(0).getOpcode() == ISD::FNEG)
1855 return DAG.getNode(ISD::FABS, N->getValueType(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001856 N->getOperand(0).getOperand(0));
1857 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001858}
1859
Nate Begeman44728a72005-09-19 22:34:01 +00001860SDOperand DAGCombiner::visitBRCOND(SDNode *N) {
1861 SDOperand Chain = N->getOperand(0);
1862 SDOperand N1 = N->getOperand(1);
1863 SDOperand N2 = N->getOperand(2);
1864 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1865
1866 // never taken branch, fold to chain
1867 if (N1C && N1C->isNullValue())
1868 return Chain;
1869 // unconditional branch
Nate Begemane17daeb2005-10-05 21:43:42 +00001870 if (N1C && N1C->getValue() == 1)
Nate Begeman44728a72005-09-19 22:34:01 +00001871 return DAG.getNode(ISD::BR, MVT::Other, Chain, N2);
1872 return SDOperand();
1873}
1874
1875SDOperand DAGCombiner::visitBRCONDTWOWAY(SDNode *N) {
1876 SDOperand Chain = N->getOperand(0);
1877 SDOperand N1 = N->getOperand(1);
1878 SDOperand N2 = N->getOperand(2);
1879 SDOperand N3 = N->getOperand(3);
1880 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1881
1882 // unconditional branch to true mbb
1883 if (N1C && N1C->getValue() == 1)
1884 return DAG.getNode(ISD::BR, MVT::Other, Chain, N2);
1885 // unconditional branch to false mbb
1886 if (N1C && N1C->isNullValue())
1887 return DAG.getNode(ISD::BR, MVT::Other, Chain, N3);
1888 return SDOperand();
1889}
1890
Chris Lattner3ea0b472005-10-05 06:47:48 +00001891// Operand List for BR_CC: Chain, CondCC, CondLHS, CondRHS, DestBB.
1892//
Nate Begeman44728a72005-09-19 22:34:01 +00001893SDOperand DAGCombiner::visitBR_CC(SDNode *N) {
Chris Lattner3ea0b472005-10-05 06:47:48 +00001894 CondCodeSDNode *CC = cast<CondCodeSDNode>(N->getOperand(1));
1895 SDOperand CondLHS = N->getOperand(2), CondRHS = N->getOperand(3);
1896
1897 // Use SimplifySetCC to simplify SETCC's.
Nate Begemane17daeb2005-10-05 21:43:42 +00001898 SDOperand Simp = SimplifySetCC(MVT::i1, CondLHS, CondRHS, CC->get(), false);
1899 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(Simp.Val);
1900
1901 // fold br_cc true, dest -> br dest (unconditional branch)
1902 if (SCCC && SCCC->getValue())
1903 return DAG.getNode(ISD::BR, MVT::Other, N->getOperand(0),
1904 N->getOperand(4));
1905 // fold br_cc false, dest -> unconditional fall through
1906 if (SCCC && SCCC->isNullValue())
1907 return N->getOperand(0);
1908 // fold to a simpler setcc
1909 if (Simp.Val && Simp.getOpcode() == ISD::SETCC)
1910 return DAG.getNode(ISD::BR_CC, MVT::Other, N->getOperand(0),
1911 Simp.getOperand(2), Simp.getOperand(0),
1912 Simp.getOperand(1), N->getOperand(4));
Nate Begeman44728a72005-09-19 22:34:01 +00001913 return SDOperand();
1914}
1915
1916SDOperand DAGCombiner::visitBRTWOWAY_CC(SDNode *N) {
Nate Begemane17daeb2005-10-05 21:43:42 +00001917 SDOperand Chain = N->getOperand(0);
1918 SDOperand CCN = N->getOperand(1);
1919 SDOperand LHS = N->getOperand(2);
1920 SDOperand RHS = N->getOperand(3);
1921 SDOperand N4 = N->getOperand(4);
1922 SDOperand N5 = N->getOperand(5);
1923
1924 SDOperand SCC = SimplifySetCC(TLI.getSetCCResultTy(), LHS, RHS,
1925 cast<CondCodeSDNode>(CCN)->get(), false);
1926 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.Val);
1927
1928 // fold select_cc lhs, rhs, x, x, cc -> x
1929 if (N4 == N5)
1930 return DAG.getNode(ISD::BR, MVT::Other, Chain, N4);
1931 // fold select_cc true, x, y -> x
1932 if (SCCC && SCCC->getValue())
1933 return DAG.getNode(ISD::BR, MVT::Other, Chain, N4);
1934 // fold select_cc false, x, y -> y
1935 if (SCCC && SCCC->isNullValue())
1936 return DAG.getNode(ISD::BR, MVT::Other, Chain, N5);
1937 // fold to a simpler setcc
1938 if (SCC.Val && SCC.getOpcode() == ISD::SETCC)
1939 return DAG.getBR2Way_CC(Chain, SCC.getOperand(2), SCC.getOperand(0),
1940 SCC.getOperand(1), N4, N5);
Nate Begeman44728a72005-09-19 22:34:01 +00001941 return SDOperand();
1942}
1943
Chris Lattner01a22022005-10-10 22:04:48 +00001944SDOperand DAGCombiner::visitLOAD(SDNode *N) {
1945 SDOperand Chain = N->getOperand(0);
1946 SDOperand Ptr = N->getOperand(1);
1947 SDOperand SrcValue = N->getOperand(2);
1948
1949 // If this load is directly stored, replace the load value with the stored
1950 // value.
1951 // TODO: Handle store large -> read small portion.
1952 // TODO: Handle TRUNCSTORE/EXTLOAD
1953 if (Chain.getOpcode() == ISD::STORE && Chain.getOperand(2) == Ptr &&
1954 Chain.getOperand(1).getValueType() == N->getValueType(0))
1955 return CombineTo(N, Chain.getOperand(1), Chain);
1956
1957 return SDOperand();
1958}
1959
Chris Lattner87514ca2005-10-10 22:31:19 +00001960SDOperand DAGCombiner::visitSTORE(SDNode *N) {
1961 SDOperand Chain = N->getOperand(0);
1962 SDOperand Value = N->getOperand(1);
1963 SDOperand Ptr = N->getOperand(2);
1964 SDOperand SrcValue = N->getOperand(3);
1965
1966 // If this is a store that kills a previous store, remove the previous store.
Chris Lattner04ecf6d2005-10-10 23:00:08 +00001967 if (Chain.getOpcode() == ISD::STORE && Chain.getOperand(2) == Ptr &&
1968 Chain.Val->hasOneUse() /* Avoid introducing DAG cycles */) {
Chris Lattner87514ca2005-10-10 22:31:19 +00001969 // Create a new store of Value that replaces both stores.
1970 SDNode *PrevStore = Chain.Val;
Chris Lattner04ecf6d2005-10-10 23:00:08 +00001971 if (PrevStore->getOperand(1) == Value) // Same value multiply stored.
1972 return Chain;
Chris Lattner87514ca2005-10-10 22:31:19 +00001973 SDOperand NewStore = DAG.getNode(ISD::STORE, MVT::Other,
1974 PrevStore->getOperand(0), Value, Ptr,
1975 SrcValue);
Chris Lattner04ecf6d2005-10-10 23:00:08 +00001976 CombineTo(N, NewStore); // Nuke this store.
Chris Lattner87514ca2005-10-10 22:31:19 +00001977 CombineTo(PrevStore, NewStore); // Nuke the previous store.
Chris Lattner04ecf6d2005-10-10 23:00:08 +00001978 return SDOperand(N, 0);
Chris Lattner87514ca2005-10-10 22:31:19 +00001979 }
1980
1981 return SDOperand();
1982}
1983
Nate Begeman44728a72005-09-19 22:34:01 +00001984SDOperand DAGCombiner::SimplifySelect(SDOperand N0, SDOperand N1, SDOperand N2){
Nate Begemanf845b452005-10-08 00:29:44 +00001985 assert(N0.getOpcode() ==ISD::SETCC && "First argument must be a SetCC node!");
1986
1987 SDOperand SCC = SimplifySelectCC(N0.getOperand(0), N0.getOperand(1), N1, N2,
1988 cast<CondCodeSDNode>(N0.getOperand(2))->get());
1989 // If we got a simplified select_cc node back from SimplifySelectCC, then
1990 // break it down into a new SETCC node, and a new SELECT node, and then return
1991 // the SELECT node, since we were called with a SELECT node.
1992 if (SCC.Val) {
1993 // Check to see if we got a select_cc back (to turn into setcc/select).
1994 // Otherwise, just return whatever node we got back, like fabs.
1995 if (SCC.getOpcode() == ISD::SELECT_CC) {
1996 SDOperand SETCC = DAG.getNode(ISD::SETCC, N0.getValueType(),
1997 SCC.getOperand(0), SCC.getOperand(1),
1998 SCC.getOperand(4));
1999 WorkList.push_back(SETCC.Val);
2000 return DAG.getNode(ISD::SELECT, SCC.getValueType(), SCC.getOperand(2),
2001 SCC.getOperand(3), SETCC);
2002 }
2003 return SCC;
2004 }
Nate Begeman44728a72005-09-19 22:34:01 +00002005 return SDOperand();
2006}
2007
Chris Lattner40c62d52005-10-18 06:04:22 +00002008/// SimplifySelectOps - Given a SELECT or a SELECT_CC node, where LHS and RHS
2009/// are the two values being selected between, see if we can simplify the
2010/// select.
2011///
2012bool DAGCombiner::SimplifySelectOps(SDNode *TheSelect, SDOperand LHS,
2013 SDOperand RHS) {
2014
2015 // If this is a select from two identical things, try to pull the operation
2016 // through the select.
2017 if (LHS.getOpcode() == RHS.getOpcode() && LHS.hasOneUse() && RHS.hasOneUse()){
2018#if 0
2019 std::cerr << "SELECT: ["; LHS.Val->dump();
2020 std::cerr << "] ["; RHS.Val->dump();
2021 std::cerr << "]\n";
2022#endif
2023
2024 // If this is a load and the token chain is identical, replace the select
2025 // of two loads with a load through a select of the address to load from.
2026 // This triggers in things like "select bool X, 10.0, 123.0" after the FP
2027 // constants have been dropped into the constant pool.
2028 if ((LHS.getOpcode() == ISD::LOAD ||
2029 LHS.getOpcode() == ISD::EXTLOAD ||
2030 LHS.getOpcode() == ISD::ZEXTLOAD ||
2031 LHS.getOpcode() == ISD::SEXTLOAD) &&
2032 // Token chains must be identical.
2033 LHS.getOperand(0) == RHS.getOperand(0) &&
2034 // If this is an EXTLOAD, the VT's must match.
2035 (LHS.getOpcode() == ISD::LOAD ||
2036 LHS.getOperand(3) == RHS.getOperand(3))) {
2037 // FIXME: this conflates two src values, discarding one. This is not
2038 // the right thing to do, but nothing uses srcvalues now. When they do,
2039 // turn SrcValue into a list of locations.
2040 SDOperand Addr;
2041 if (TheSelect->getOpcode() == ISD::SELECT)
2042 Addr = DAG.getNode(ISD::SELECT, LHS.getOperand(1).getValueType(),
2043 TheSelect->getOperand(0), LHS.getOperand(1),
2044 RHS.getOperand(1));
2045 else
2046 Addr = DAG.getNode(ISD::SELECT_CC, LHS.getOperand(1).getValueType(),
2047 TheSelect->getOperand(0),
2048 TheSelect->getOperand(1),
2049 LHS.getOperand(1), RHS.getOperand(1),
2050 TheSelect->getOperand(4));
2051
2052 SDOperand Load;
2053 if (LHS.getOpcode() == ISD::LOAD)
2054 Load = DAG.getLoad(TheSelect->getValueType(0), LHS.getOperand(0),
2055 Addr, LHS.getOperand(2));
2056 else
2057 Load = DAG.getExtLoad(LHS.getOpcode(), TheSelect->getValueType(0),
2058 LHS.getOperand(0), Addr, LHS.getOperand(2),
2059 cast<VTSDNode>(LHS.getOperand(3))->getVT());
2060 // Users of the select now use the result of the load.
2061 CombineTo(TheSelect, Load);
2062
2063 // Users of the old loads now use the new load's chain. We know the
2064 // old-load value is dead now.
2065 CombineTo(LHS.Val, Load.getValue(0), Load.getValue(1));
2066 CombineTo(RHS.Val, Load.getValue(0), Load.getValue(1));
2067 return true;
2068 }
2069 }
2070
2071 return false;
2072}
2073
Nate Begeman44728a72005-09-19 22:34:01 +00002074SDOperand DAGCombiner::SimplifySelectCC(SDOperand N0, SDOperand N1,
2075 SDOperand N2, SDOperand N3,
2076 ISD::CondCode CC) {
Nate Begemanf845b452005-10-08 00:29:44 +00002077
2078 MVT::ValueType VT = N2.getValueType();
2079 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
2080 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
2081 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2.Val);
2082 ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N3.Val);
2083
2084 // Determine if the condition we're dealing with is constant
2085 SDOperand SCC = SimplifySetCC(TLI.getSetCCResultTy(), N0, N1, CC, false);
2086 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.Val);
2087
2088 // fold select_cc true, x, y -> x
2089 if (SCCC && SCCC->getValue())
2090 return N2;
2091 // fold select_cc false, x, y -> y
2092 if (SCCC && SCCC->getValue() == 0)
2093 return N3;
2094
2095 // Check to see if we can simplify the select into an fabs node
2096 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1)) {
2097 // Allow either -0.0 or 0.0
2098 if (CFP->getValue() == 0.0) {
2099 // select (setg[te] X, +/-0.0), X, fneg(X) -> fabs
2100 if ((CC == ISD::SETGE || CC == ISD::SETGT) &&
2101 N0 == N2 && N3.getOpcode() == ISD::FNEG &&
2102 N2 == N3.getOperand(0))
2103 return DAG.getNode(ISD::FABS, VT, N0);
2104
2105 // select (setl[te] X, +/-0.0), fneg(X), X -> fabs
2106 if ((CC == ISD::SETLT || CC == ISD::SETLE) &&
2107 N0 == N3 && N2.getOpcode() == ISD::FNEG &&
2108 N2.getOperand(0) == N3)
2109 return DAG.getNode(ISD::FABS, VT, N3);
2110 }
2111 }
2112
2113 // Check to see if we can perform the "gzip trick", transforming
2114 // select_cc setlt X, 0, A, 0 -> and (sra X, size(X)-1), A
2115 if (N1C && N1C->isNullValue() && N3C && N3C->isNullValue() &&
2116 MVT::isInteger(N0.getValueType()) &&
2117 MVT::isInteger(N2.getValueType()) && CC == ISD::SETLT) {
2118 MVT::ValueType XType = N0.getValueType();
2119 MVT::ValueType AType = N2.getValueType();
2120 if (XType >= AType) {
2121 // and (sra X, size(X)-1, A) -> "and (srl X, C2), A" iff A is a
Nate Begeman07ed4172005-10-10 21:26:48 +00002122 // single-bit constant.
Nate Begemanf845b452005-10-08 00:29:44 +00002123 if (N2C && ((N2C->getValue() & (N2C->getValue()-1)) == 0)) {
2124 unsigned ShCtV = Log2_64(N2C->getValue());
2125 ShCtV = MVT::getSizeInBits(XType)-ShCtV-1;
2126 SDOperand ShCt = DAG.getConstant(ShCtV, TLI.getShiftAmountTy());
2127 SDOperand Shift = DAG.getNode(ISD::SRL, XType, N0, ShCt);
2128 WorkList.push_back(Shift.Val);
2129 if (XType > AType) {
2130 Shift = DAG.getNode(ISD::TRUNCATE, AType, Shift);
2131 WorkList.push_back(Shift.Val);
2132 }
2133 return DAG.getNode(ISD::AND, AType, Shift, N2);
2134 }
2135 SDOperand Shift = DAG.getNode(ISD::SRA, XType, N0,
2136 DAG.getConstant(MVT::getSizeInBits(XType)-1,
2137 TLI.getShiftAmountTy()));
2138 WorkList.push_back(Shift.Val);
2139 if (XType > AType) {
2140 Shift = DAG.getNode(ISD::TRUNCATE, AType, Shift);
2141 WorkList.push_back(Shift.Val);
2142 }
2143 return DAG.getNode(ISD::AND, AType, Shift, N2);
2144 }
2145 }
Nate Begeman07ed4172005-10-10 21:26:48 +00002146
2147 // fold select C, 16, 0 -> shl C, 4
2148 if (N2C && N3C && N3C->isNullValue() && isPowerOf2_64(N2C->getValue()) &&
2149 TLI.getSetCCResultContents() == TargetLowering::ZeroOrOneSetCCResult) {
2150 // Get a SetCC of the condition
2151 // FIXME: Should probably make sure that setcc is legal if we ever have a
2152 // target where it isn't.
2153 SDOperand Temp, SCC = DAG.getSetCC(TLI.getSetCCResultTy(), N0, N1, CC);
2154 WorkList.push_back(SCC.Val);
2155 // cast from setcc result type to select result type
2156 if (AfterLegalize)
2157 Temp = DAG.getZeroExtendInReg(SCC, N2.getValueType());
2158 else
2159 Temp = DAG.getNode(ISD::ZERO_EXTEND, N2.getValueType(), SCC);
2160 WorkList.push_back(Temp.Val);
2161 // shl setcc result by log2 n2c
2162 return DAG.getNode(ISD::SHL, N2.getValueType(), Temp,
2163 DAG.getConstant(Log2_64(N2C->getValue()),
2164 TLI.getShiftAmountTy()));
2165 }
2166
Nate Begemanf845b452005-10-08 00:29:44 +00002167 // Check to see if this is the equivalent of setcc
2168 // FIXME: Turn all of these into setcc if setcc if setcc is legal
2169 // otherwise, go ahead with the folds.
2170 if (0 && N3C && N3C->isNullValue() && N2C && (N2C->getValue() == 1ULL)) {
2171 MVT::ValueType XType = N0.getValueType();
2172 if (TLI.isOperationLegal(ISD::SETCC, TLI.getSetCCResultTy())) {
2173 SDOperand Res = DAG.getSetCC(TLI.getSetCCResultTy(), N0, N1, CC);
2174 if (Res.getValueType() != VT)
2175 Res = DAG.getNode(ISD::ZERO_EXTEND, VT, Res);
2176 return Res;
2177 }
2178
2179 // seteq X, 0 -> srl (ctlz X, log2(size(X)))
2180 if (N1C && N1C->isNullValue() && CC == ISD::SETEQ &&
2181 TLI.isOperationLegal(ISD::CTLZ, XType)) {
2182 SDOperand Ctlz = DAG.getNode(ISD::CTLZ, XType, N0);
2183 return DAG.getNode(ISD::SRL, XType, Ctlz,
2184 DAG.getConstant(Log2_32(MVT::getSizeInBits(XType)),
2185 TLI.getShiftAmountTy()));
2186 }
2187 // setgt X, 0 -> srl (and (-X, ~X), size(X)-1)
2188 if (N1C && N1C->isNullValue() && CC == ISD::SETGT) {
2189 SDOperand NegN0 = DAG.getNode(ISD::SUB, XType, DAG.getConstant(0, XType),
2190 N0);
2191 SDOperand NotN0 = DAG.getNode(ISD::XOR, XType, N0,
2192 DAG.getConstant(~0ULL, XType));
2193 return DAG.getNode(ISD::SRL, XType,
2194 DAG.getNode(ISD::AND, XType, NegN0, NotN0),
2195 DAG.getConstant(MVT::getSizeInBits(XType)-1,
2196 TLI.getShiftAmountTy()));
2197 }
2198 // setgt X, -1 -> xor (srl (X, size(X)-1), 1)
2199 if (N1C && N1C->isAllOnesValue() && CC == ISD::SETGT) {
2200 SDOperand Sign = DAG.getNode(ISD::SRL, XType, N0,
2201 DAG.getConstant(MVT::getSizeInBits(XType)-1,
2202 TLI.getShiftAmountTy()));
2203 return DAG.getNode(ISD::XOR, XType, Sign, DAG.getConstant(1, XType));
2204 }
2205 }
2206
2207 // Check to see if this is an integer abs. select_cc setl[te] X, 0, -X, X ->
2208 // Y = sra (X, size(X)-1); xor (add (X, Y), Y)
2209 if (N1C && N1C->isNullValue() && (CC == ISD::SETLT || CC == ISD::SETLE) &&
2210 N0 == N3 && N2.getOpcode() == ISD::SUB && N0 == N2.getOperand(1)) {
2211 if (ConstantSDNode *SubC = dyn_cast<ConstantSDNode>(N2.getOperand(0))) {
2212 MVT::ValueType XType = N0.getValueType();
2213 if (SubC->isNullValue() && MVT::isInteger(XType)) {
2214 SDOperand Shift = DAG.getNode(ISD::SRA, XType, N0,
2215 DAG.getConstant(MVT::getSizeInBits(XType)-1,
2216 TLI.getShiftAmountTy()));
2217 SDOperand Add = DAG.getNode(ISD::ADD, XType, N0, Shift);
2218 WorkList.push_back(Shift.Val);
2219 WorkList.push_back(Add.Val);
2220 return DAG.getNode(ISD::XOR, XType, Add, Shift);
2221 }
2222 }
2223 }
2224
Nate Begeman44728a72005-09-19 22:34:01 +00002225 return SDOperand();
2226}
2227
Nate Begeman452d7be2005-09-16 00:54:12 +00002228SDOperand DAGCombiner::SimplifySetCC(MVT::ValueType VT, SDOperand N0,
Nate Begemane17daeb2005-10-05 21:43:42 +00002229 SDOperand N1, ISD::CondCode Cond,
2230 bool foldBooleans) {
Nate Begeman452d7be2005-09-16 00:54:12 +00002231 // These setcc operations always fold.
2232 switch (Cond) {
2233 default: break;
2234 case ISD::SETFALSE:
2235 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
2236 case ISD::SETTRUE:
2237 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
2238 }
2239
2240 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val)) {
2241 uint64_t C1 = N1C->getValue();
2242 if (ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val)) {
2243 uint64_t C0 = N0C->getValue();
2244
2245 // Sign extend the operands if required
2246 if (ISD::isSignedIntSetCC(Cond)) {
2247 C0 = N0C->getSignExtended();
2248 C1 = N1C->getSignExtended();
2249 }
2250
2251 switch (Cond) {
2252 default: assert(0 && "Unknown integer setcc!");
2253 case ISD::SETEQ: return DAG.getConstant(C0 == C1, VT);
2254 case ISD::SETNE: return DAG.getConstant(C0 != C1, VT);
2255 case ISD::SETULT: return DAG.getConstant(C0 < C1, VT);
2256 case ISD::SETUGT: return DAG.getConstant(C0 > C1, VT);
2257 case ISD::SETULE: return DAG.getConstant(C0 <= C1, VT);
2258 case ISD::SETUGE: return DAG.getConstant(C0 >= C1, VT);
2259 case ISD::SETLT: return DAG.getConstant((int64_t)C0 < (int64_t)C1, VT);
2260 case ISD::SETGT: return DAG.getConstant((int64_t)C0 > (int64_t)C1, VT);
2261 case ISD::SETLE: return DAG.getConstant((int64_t)C0 <= (int64_t)C1, VT);
2262 case ISD::SETGE: return DAG.getConstant((int64_t)C0 >= (int64_t)C1, VT);
2263 }
2264 } else {
2265 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
2266 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
2267 unsigned InSize = MVT::getSizeInBits(N0.getOperand(0).getValueType());
2268
2269 // If the comparison constant has bits in the upper part, the
2270 // zero-extended value could never match.
2271 if (C1 & (~0ULL << InSize)) {
2272 unsigned VSize = MVT::getSizeInBits(N0.getValueType());
2273 switch (Cond) {
2274 case ISD::SETUGT:
2275 case ISD::SETUGE:
2276 case ISD::SETEQ: return DAG.getConstant(0, VT);
2277 case ISD::SETULT:
2278 case ISD::SETULE:
2279 case ISD::SETNE: return DAG.getConstant(1, VT);
2280 case ISD::SETGT:
2281 case ISD::SETGE:
2282 // True if the sign bit of C1 is set.
2283 return DAG.getConstant((C1 & (1ULL << VSize)) != 0, VT);
2284 case ISD::SETLT:
2285 case ISD::SETLE:
2286 // True if the sign bit of C1 isn't set.
2287 return DAG.getConstant((C1 & (1ULL << VSize)) == 0, VT);
2288 default:
2289 break;
2290 }
2291 }
2292
2293 // Otherwise, we can perform the comparison with the low bits.
2294 switch (Cond) {
2295 case ISD::SETEQ:
2296 case ISD::SETNE:
2297 case ISD::SETUGT:
2298 case ISD::SETUGE:
2299 case ISD::SETULT:
2300 case ISD::SETULE:
2301 return DAG.getSetCC(VT, N0.getOperand(0),
2302 DAG.getConstant(C1, N0.getOperand(0).getValueType()),
2303 Cond);
2304 default:
2305 break; // todo, be more careful with signed comparisons
2306 }
2307 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
2308 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
2309 MVT::ValueType ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
2310 unsigned ExtSrcTyBits = MVT::getSizeInBits(ExtSrcTy);
2311 MVT::ValueType ExtDstTy = N0.getValueType();
2312 unsigned ExtDstTyBits = MVT::getSizeInBits(ExtDstTy);
2313
2314 // If the extended part has any inconsistent bits, it cannot ever
2315 // compare equal. In other words, they have to be all ones or all
2316 // zeros.
2317 uint64_t ExtBits =
2318 (~0ULL >> (64-ExtSrcTyBits)) & (~0ULL << (ExtDstTyBits-1));
2319 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
2320 return DAG.getConstant(Cond == ISD::SETNE, VT);
2321
2322 SDOperand ZextOp;
2323 MVT::ValueType Op0Ty = N0.getOperand(0).getValueType();
2324 if (Op0Ty == ExtSrcTy) {
2325 ZextOp = N0.getOperand(0);
2326 } else {
2327 int64_t Imm = ~0ULL >> (64-ExtSrcTyBits);
2328 ZextOp = DAG.getNode(ISD::AND, Op0Ty, N0.getOperand(0),
2329 DAG.getConstant(Imm, Op0Ty));
2330 }
2331 WorkList.push_back(ZextOp.Val);
2332 // Otherwise, make this a use of a zext.
2333 return DAG.getSetCC(VT, ZextOp,
2334 DAG.getConstant(C1 & (~0ULL>>(64-ExtSrcTyBits)),
2335 ExtDstTy),
2336 Cond);
2337 }
Chris Lattner5c46f742005-10-05 06:11:08 +00002338
Nate Begeman452d7be2005-09-16 00:54:12 +00002339 uint64_t MinVal, MaxVal;
2340 unsigned OperandBitSize = MVT::getSizeInBits(N1C->getValueType(0));
2341 if (ISD::isSignedIntSetCC(Cond)) {
2342 MinVal = 1ULL << (OperandBitSize-1);
2343 if (OperandBitSize != 1) // Avoid X >> 64, which is undefined.
2344 MaxVal = ~0ULL >> (65-OperandBitSize);
2345 else
2346 MaxVal = 0;
2347 } else {
2348 MinVal = 0;
2349 MaxVal = ~0ULL >> (64-OperandBitSize);
2350 }
2351
2352 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
2353 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
2354 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
2355 --C1; // X >= C0 --> X > (C0-1)
2356 return DAG.getSetCC(VT, N0, DAG.getConstant(C1, N1.getValueType()),
2357 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
2358 }
2359
2360 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
2361 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
2362 ++C1; // X <= C0 --> X < (C0+1)
2363 return DAG.getSetCC(VT, N0, DAG.getConstant(C1, N1.getValueType()),
2364 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
2365 }
2366
2367 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
2368 return DAG.getConstant(0, VT); // X < MIN --> false
2369
2370 // Canonicalize setgt X, Min --> setne X, Min
2371 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
2372 return DAG.getSetCC(VT, N0, N1, ISD::SETNE);
2373
2374 // If we have setult X, 1, turn it into seteq X, 0
2375 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
2376 return DAG.getSetCC(VT, N0, DAG.getConstant(MinVal, N0.getValueType()),
2377 ISD::SETEQ);
2378 // If we have setugt X, Max-1, turn it into seteq X, Max
2379 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
2380 return DAG.getSetCC(VT, N0, DAG.getConstant(MaxVal, N0.getValueType()),
2381 ISD::SETEQ);
2382
2383 // If we have "setcc X, C0", check to see if we can shrink the immediate
2384 // by changing cc.
2385
2386 // SETUGT X, SINTMAX -> SETLT X, 0
2387 if (Cond == ISD::SETUGT && OperandBitSize != 1 &&
2388 C1 == (~0ULL >> (65-OperandBitSize)))
2389 return DAG.getSetCC(VT, N0, DAG.getConstant(0, N1.getValueType()),
2390 ISD::SETLT);
2391
2392 // FIXME: Implement the rest of these.
2393
2394 // Fold bit comparisons when we can.
2395 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
2396 VT == N0.getValueType() && N0.getOpcode() == ISD::AND)
2397 if (ConstantSDNode *AndRHS =
2398 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
2399 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
2400 // Perform the xform if the AND RHS is a single bit.
2401 if ((AndRHS->getValue() & (AndRHS->getValue()-1)) == 0) {
2402 return DAG.getNode(ISD::SRL, VT, N0,
2403 DAG.getConstant(Log2_64(AndRHS->getValue()),
2404 TLI.getShiftAmountTy()));
2405 }
2406 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getValue()) {
2407 // (X & 8) == 8 --> (X & 8) >> 3
2408 // Perform the xform if C1 is a single bit.
2409 if ((C1 & (C1-1)) == 0) {
2410 return DAG.getNode(ISD::SRL, VT, N0,
2411 DAG.getConstant(Log2_64(C1),TLI.getShiftAmountTy()));
2412 }
2413 }
2414 }
2415 }
2416 } else if (isa<ConstantSDNode>(N0.Val)) {
2417 // Ensure that the constant occurs on the RHS.
2418 return DAG.getSetCC(VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
2419 }
2420
2421 if (ConstantFPSDNode *N0C = dyn_cast<ConstantFPSDNode>(N0.Val))
2422 if (ConstantFPSDNode *N1C = dyn_cast<ConstantFPSDNode>(N1.Val)) {
2423 double C0 = N0C->getValue(), C1 = N1C->getValue();
2424
2425 switch (Cond) {
2426 default: break; // FIXME: Implement the rest of these!
2427 case ISD::SETEQ: return DAG.getConstant(C0 == C1, VT);
2428 case ISD::SETNE: return DAG.getConstant(C0 != C1, VT);
2429 case ISD::SETLT: return DAG.getConstant(C0 < C1, VT);
2430 case ISD::SETGT: return DAG.getConstant(C0 > C1, VT);
2431 case ISD::SETLE: return DAG.getConstant(C0 <= C1, VT);
2432 case ISD::SETGE: return DAG.getConstant(C0 >= C1, VT);
2433 }
2434 } else {
2435 // Ensure that the constant occurs on the RHS.
2436 return DAG.getSetCC(VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
2437 }
2438
2439 if (N0 == N1) {
2440 // We can always fold X == Y for integer setcc's.
2441 if (MVT::isInteger(N0.getValueType()))
2442 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
2443 unsigned UOF = ISD::getUnorderedFlavor(Cond);
2444 if (UOF == 2) // FP operators that are undefined on NaNs.
2445 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
2446 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
2447 return DAG.getConstant(UOF, VT);
2448 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
2449 // if it is not already.
2450 ISD::CondCode NewCond = UOF == 0 ? ISD::SETUO : ISD::SETO;
2451 if (NewCond != Cond)
2452 return DAG.getSetCC(VT, N0, N1, NewCond);
2453 }
2454
2455 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
2456 MVT::isInteger(N0.getValueType())) {
2457 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
2458 N0.getOpcode() == ISD::XOR) {
2459 // Simplify (X+Y) == (X+Z) --> Y == Z
2460 if (N0.getOpcode() == N1.getOpcode()) {
2461 if (N0.getOperand(0) == N1.getOperand(0))
2462 return DAG.getSetCC(VT, N0.getOperand(1), N1.getOperand(1), Cond);
2463 if (N0.getOperand(1) == N1.getOperand(1))
2464 return DAG.getSetCC(VT, N0.getOperand(0), N1.getOperand(0), Cond);
2465 if (isCommutativeBinOp(N0.getOpcode())) {
2466 // If X op Y == Y op X, try other combinations.
2467 if (N0.getOperand(0) == N1.getOperand(1))
2468 return DAG.getSetCC(VT, N0.getOperand(1), N1.getOperand(0), Cond);
2469 if (N0.getOperand(1) == N1.getOperand(0))
2470 return DAG.getSetCC(VT, N0.getOperand(1), N1.getOperand(1), Cond);
2471 }
2472 }
2473
Chris Lattner5c46f742005-10-05 06:11:08 +00002474 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0. Common for condcodes.
2475 if (N0.getOpcode() == ISD::XOR)
2476 if (ConstantSDNode *XORC = dyn_cast<ConstantSDNode>(N0.getOperand(1)))
2477 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
2478 // If we know that all of the inverted bits are zero, don't bother
2479 // performing the inversion.
2480 if (MaskedValueIsZero(N0.getOperand(0), ~XORC->getValue(), TLI))
2481 return DAG.getSetCC(VT, N0.getOperand(0),
2482 DAG.getConstant(XORC->getValue()^RHSC->getValue(),
2483 N0.getValueType()), Cond);
2484 }
2485
Nate Begeman452d7be2005-09-16 00:54:12 +00002486 // Simplify (X+Z) == X --> Z == 0
2487 if (N0.getOperand(0) == N1)
2488 return DAG.getSetCC(VT, N0.getOperand(1),
2489 DAG.getConstant(0, N0.getValueType()), Cond);
2490 if (N0.getOperand(1) == N1) {
2491 if (isCommutativeBinOp(N0.getOpcode()))
2492 return DAG.getSetCC(VT, N0.getOperand(0),
2493 DAG.getConstant(0, N0.getValueType()), Cond);
2494 else {
2495 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
2496 // (Z-X) == X --> Z == X<<1
2497 SDOperand SH = DAG.getNode(ISD::SHL, N1.getValueType(),
2498 N1,
2499 DAG.getConstant(1,TLI.getShiftAmountTy()));
2500 WorkList.push_back(SH.Val);
2501 return DAG.getSetCC(VT, N0.getOperand(0), SH, Cond);
2502 }
2503 }
2504 }
2505
2506 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
2507 N1.getOpcode() == ISD::XOR) {
2508 // Simplify X == (X+Z) --> Z == 0
2509 if (N1.getOperand(0) == N0) {
2510 return DAG.getSetCC(VT, N1.getOperand(1),
2511 DAG.getConstant(0, N1.getValueType()), Cond);
2512 } else if (N1.getOperand(1) == N0) {
2513 if (isCommutativeBinOp(N1.getOpcode())) {
2514 return DAG.getSetCC(VT, N1.getOperand(0),
2515 DAG.getConstant(0, N1.getValueType()), Cond);
2516 } else {
2517 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
2518 // X == (Z-X) --> X<<1 == Z
2519 SDOperand SH = DAG.getNode(ISD::SHL, N1.getValueType(), N0,
2520 DAG.getConstant(1,TLI.getShiftAmountTy()));
2521 WorkList.push_back(SH.Val);
2522 return DAG.getSetCC(VT, SH, N1.getOperand(0), Cond);
2523 }
2524 }
2525 }
2526 }
2527
2528 // Fold away ALL boolean setcc's.
2529 SDOperand Temp;
Nate Begemane17daeb2005-10-05 21:43:42 +00002530 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Nate Begeman452d7be2005-09-16 00:54:12 +00002531 switch (Cond) {
2532 default: assert(0 && "Unknown integer setcc!");
2533 case ISD::SETEQ: // X == Y -> (X^Y)^1
2534 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, N1);
2535 N0 = DAG.getNode(ISD::XOR, MVT::i1, Temp, DAG.getConstant(1, MVT::i1));
2536 WorkList.push_back(Temp.Val);
2537 break;
2538 case ISD::SETNE: // X != Y --> (X^Y)
2539 N0 = DAG.getNode(ISD::XOR, MVT::i1, N0, N1);
2540 break;
2541 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> X^1 & Y
2542 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> X^1 & Y
2543 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, DAG.getConstant(1, MVT::i1));
2544 N0 = DAG.getNode(ISD::AND, MVT::i1, N1, Temp);
2545 WorkList.push_back(Temp.Val);
2546 break;
2547 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> Y^1 & X
2548 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> Y^1 & X
2549 Temp = DAG.getNode(ISD::XOR, MVT::i1, N1, DAG.getConstant(1, MVT::i1));
2550 N0 = DAG.getNode(ISD::AND, MVT::i1, N0, Temp);
2551 WorkList.push_back(Temp.Val);
2552 break;
2553 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> X^1 | Y
2554 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> X^1 | Y
2555 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, DAG.getConstant(1, MVT::i1));
2556 N0 = DAG.getNode(ISD::OR, MVT::i1, N1, Temp);
2557 WorkList.push_back(Temp.Val);
2558 break;
2559 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> Y^1 | X
2560 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> Y^1 | X
2561 Temp = DAG.getNode(ISD::XOR, MVT::i1, N1, DAG.getConstant(1, MVT::i1));
2562 N0 = DAG.getNode(ISD::OR, MVT::i1, N0, Temp);
2563 break;
2564 }
2565 if (VT != MVT::i1) {
2566 WorkList.push_back(N0.Val);
2567 // FIXME: If running after legalize, we probably can't do this.
2568 N0 = DAG.getNode(ISD::ZERO_EXTEND, VT, N0);
2569 }
2570 return N0;
2571 }
2572
2573 // Could not fold it.
2574 return SDOperand();
2575}
2576
Nate Begeman69575232005-10-20 02:15:44 +00002577/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
2578/// return a DAG expression to select that will generate the same value by
2579/// multiplying by a magic number. See:
2580/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
2581SDOperand DAGCombiner::BuildSDIV(SDNode *N) {
2582 MVT::ValueType VT = N->getValueType(0);
2583 assert((VT == MVT::i32 || VT == MVT::i64) &&
2584 "BuildSDIV only operates on i32 or i64!");
2585
Nate Begemanc6a454e2005-10-20 17:45:03 +00002586 int64_t d = cast<ConstantSDNode>(N->getOperand(1))->getSignExtended();
Nate Begeman69575232005-10-20 02:15:44 +00002587 ms magics = (VT == MVT::i32) ? magic32(d) : magic64(d);
2588
2589 // Multiply the numerator (operand 0) by the magic value
2590 SDOperand Q = DAG.getNode(ISD::MULHS, VT, N->getOperand(0),
2591 DAG.getConstant(magics.m, VT));
2592 // If d > 0 and m < 0, add the numerator
2593 if (d > 0 && magics.m < 0) {
2594 Q = DAG.getNode(ISD::ADD, VT, Q, N->getOperand(0));
2595 WorkList.push_back(Q.Val);
2596 }
2597 // If d < 0 and m > 0, subtract the numerator.
2598 if (d < 0 && magics.m > 0) {
2599 Q = DAG.getNode(ISD::SUB, VT, Q, N->getOperand(0));
2600 WorkList.push_back(Q.Val);
2601 }
2602 // Shift right algebraic if shift value is nonzero
2603 if (magics.s > 0) {
2604 Q = DAG.getNode(ISD::SRA, VT, Q,
2605 DAG.getConstant(magics.s, TLI.getShiftAmountTy()));
2606 WorkList.push_back(Q.Val);
2607 }
2608 // Extract the sign bit and add it to the quotient
2609 SDOperand T =
2610 DAG.getNode(ISD::SRL, MVT::i32, Q,
2611 DAG.getConstant(MVT::getSizeInBits(VT)-1,
2612 TLI.getShiftAmountTy()));
2613 WorkList.push_back(T.Val);
2614 return DAG.getNode(ISD::ADD, VT, Q, T);
2615}
2616
2617/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
2618/// return a DAG expression to select that will generate the same value by
2619/// multiplying by a magic number. See:
2620/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
2621SDOperand DAGCombiner::BuildUDIV(SDNode *N) {
2622 MVT::ValueType VT = N->getValueType(0);
2623 assert((VT == MVT::i32 || VT == MVT::i64) &&
2624 "BuildUDIV only operates on i32 or i64!");
2625
2626 uint64_t d = cast<ConstantSDNode>(N->getOperand(1))->getValue();
2627 mu magics = (VT == MVT::i32) ? magicu32(d) : magicu64(d);
2628
2629 // Multiply the numerator (operand 0) by the magic value
2630 SDOperand Q = DAG.getNode(ISD::MULHU, VT, N->getOperand(0),
2631 DAG.getConstant(magics.m, VT));
2632 WorkList.push_back(Q.Val);
2633
2634 if (magics.a == 0) {
2635 return DAG.getNode(ISD::SRL, VT, Q,
2636 DAG.getConstant(magics.s, TLI.getShiftAmountTy()));
2637 } else {
2638 SDOperand NPQ = DAG.getNode(ISD::SUB, VT, N->getOperand(0), Q);
2639 WorkList.push_back(NPQ.Val);
2640 NPQ = DAG.getNode(ISD::SRL, VT, NPQ,
2641 DAG.getConstant(1, TLI.getShiftAmountTy()));
2642 WorkList.push_back(NPQ.Val);
2643 NPQ = DAG.getNode(ISD::ADD, VT, NPQ, Q);
2644 WorkList.push_back(NPQ.Val);
2645 return DAG.getNode(ISD::SRL, VT, NPQ,
2646 DAG.getConstant(magics.s-1, TLI.getShiftAmountTy()));
2647 }
2648}
2649
Nate Begeman1d4d4142005-09-01 00:19:25 +00002650// SelectionDAG::Combine - This is the entry point for the file.
2651//
Nate Begeman4ebd8052005-09-01 23:24:04 +00002652void SelectionDAG::Combine(bool RunningAfterLegalize) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002653 /// run - This is the main entry point to this class.
2654 ///
Nate Begeman4ebd8052005-09-01 23:24:04 +00002655 DAGCombiner(*this).Run(RunningAfterLegalize);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002656}