blob: 65b1e9d2ec160362818407fe2356af23ce9c2f18 [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//===- X86InstrInfo.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 instruction set, defining the instructions, and
11// properties of the instructions which are needed for code generation, machine
12// code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16//===----------------------------------------------------------------------===//
17// X86 specific DAG Nodes.
18//
19
20def SDTIntShiftDOp: SDTypeProfile<1, 3,
21 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
22 SDTCisInt<0>, SDTCisInt<3>]>;
23
24def SDTX86CmpTest : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
25
Evan Cheng621216e2007-09-29 00:00:36 +000026def SDTX86Cmov : SDTypeProfile<1, 4,
Evan Cheng950aac02007-09-25 01:57:46 +000027 [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>,
28 SDTCisVT<3, i8>, SDTCisVT<4, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029
Dan Gohman99a12192009-03-04 19:44:21 +000030// Unary and binary operator instructions that set EFLAGS as a side-effect.
31def SDTUnaryArithWithFlags : SDTypeProfile<1, 1,
32 [SDTCisInt<0>]>;
33def SDTBinaryArithWithFlags : SDTypeProfile<1, 2,
34 [SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>,
36 SDTCisInt<0>]>;
Evan Cheng621216e2007-09-29 00:00:36 +000037def SDTX86BrCond : SDTypeProfile<0, 3,
Evan Cheng950aac02007-09-25 01:57:46 +000038 [SDTCisVT<0, OtherVT>,
39 SDTCisVT<1, i8>, SDTCisVT<2, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040
Evan Cheng621216e2007-09-29 00:00:36 +000041def SDTX86SetCC : SDTypeProfile<1, 2,
Evan Cheng950aac02007-09-25 01:57:46 +000042 [SDTCisVT<0, i8>,
43 SDTCisVT<1, i8>, SDTCisVT<2, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000045def SDTX86cas : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisInt<1>,
46 SDTCisVT<2, i8>]>;
Andrew Lenharth81580822008-03-05 01:15:49 +000047def SDTX86cas8 : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000048
Dale Johannesenf160d802008-10-02 18:53:47 +000049def SDTX86atomicBinary : SDTypeProfile<2, 3, [SDTCisInt<0>, SDTCisInt<1>,
50 SDTCisPtrTy<2>, SDTCisInt<3>,SDTCisInt<4>]>;
Chris Lattnerb56cc342008-03-11 03:23:40 +000051def SDTX86Ret : SDTypeProfile<0, -1, [SDTCisVT<0, i16>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000052
Sean Callanan2c8a2592009-06-23 23:25:37 +000053def SDT_X86CallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
54def SDT_X86CallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>,
55 SDTCisVT<1, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000056
Dan Gohman3329ffe2008-05-29 19:57:41 +000057def SDT_X86Call : SDTypeProfile<0, -1, [SDTCisVT<0, iPTR>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000058
59def SDTX86RepStr : SDTypeProfile<0, 1, [SDTCisVT<0, OtherVT>]>;
60
61def SDTX86RdTsc : SDTypeProfile<0, 0, []>;
62
63def SDTX86Wrapper : SDTypeProfile<1, 1, [SDTCisSameAs<0, 1>, SDTCisPtrTy<0>]>;
64
Rafael Espindolaaf759ab2009-04-17 14:35:58 +000065def SDT_X86TLSADDR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000066
Rafael Espindolabca99f72009-04-08 21:14:34 +000067def SDT_X86SegmentBaseAddress : SDTypeProfile<1, 1, [SDTCisPtrTy<0>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000068
69def SDT_X86EHRET : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
70
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000071def SDT_X86TCRET : SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisVT<1, i32>]>;
72
Evan Cheng48679f42007-12-14 02:13:44 +000073def X86bsf : SDNode<"X86ISD::BSF", SDTIntUnaryOp>;
74def X86bsr : SDNode<"X86ISD::BSR", SDTIntUnaryOp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000075def X86shld : SDNode<"X86ISD::SHLD", SDTIntShiftDOp>;
76def X86shrd : SDNode<"X86ISD::SHRD", SDTIntShiftDOp>;
77
Evan Cheng621216e2007-09-29 00:00:36 +000078def X86cmp : SDNode<"X86ISD::CMP" , SDTX86CmpTest>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000079
Dan Gohman7fe9b7f2008-12-23 22:45:23 +000080def X86bt : SDNode<"X86ISD::BT", SDTX86CmpTest>;
81
Evan Cheng621216e2007-09-29 00:00:36 +000082def X86cmov : SDNode<"X86ISD::CMOV", SDTX86Cmov>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000083def X86brcond : SDNode<"X86ISD::BRCOND", SDTX86BrCond,
Evan Cheng950aac02007-09-25 01:57:46 +000084 [SDNPHasChain]>;
Evan Cheng621216e2007-09-29 00:00:36 +000085def X86setcc : SDNode<"X86ISD::SETCC", SDTX86SetCC>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000086
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000087def X86cas : SDNode<"X86ISD::LCMPXCHG_DAG", SDTX86cas,
88 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
89 SDNPMayLoad]>;
Andrew Lenharth81580822008-03-05 01:15:49 +000090def X86cas8 : SDNode<"X86ISD::LCMPXCHG8_DAG", SDTX86cas8,
91 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
92 SDNPMayLoad]>;
Dale Johannesenf160d802008-10-02 18:53:47 +000093def X86AtomAdd64 : SDNode<"X86ISD::ATOMADD64_DAG", SDTX86atomicBinary,
94 [SDNPHasChain, SDNPMayStore,
95 SDNPMayLoad, SDNPMemOperand]>;
96def X86AtomSub64 : SDNode<"X86ISD::ATOMSUB64_DAG", SDTX86atomicBinary,
97 [SDNPHasChain, SDNPMayStore,
98 SDNPMayLoad, SDNPMemOperand]>;
99def X86AtomOr64 : SDNode<"X86ISD::ATOMOR64_DAG", SDTX86atomicBinary,
100 [SDNPHasChain, SDNPMayStore,
101 SDNPMayLoad, SDNPMemOperand]>;
102def X86AtomXor64 : SDNode<"X86ISD::ATOMXOR64_DAG", SDTX86atomicBinary,
103 [SDNPHasChain, SDNPMayStore,
104 SDNPMayLoad, SDNPMemOperand]>;
105def X86AtomAnd64 : SDNode<"X86ISD::ATOMAND64_DAG", SDTX86atomicBinary,
106 [SDNPHasChain, SDNPMayStore,
107 SDNPMayLoad, SDNPMemOperand]>;
108def X86AtomNand64 : SDNode<"X86ISD::ATOMNAND64_DAG", SDTX86atomicBinary,
109 [SDNPHasChain, SDNPMayStore,
110 SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesen51c58ee2008-10-03 22:25:52 +0000111def X86AtomSwap64 : SDNode<"X86ISD::ATOMSWAP64_DAG", SDTX86atomicBinary,
112 [SDNPHasChain, SDNPMayStore,
113 SDNPMayLoad, SDNPMemOperand]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000114def X86retflag : SDNode<"X86ISD::RET_FLAG", SDTX86Ret,
115 [SDNPHasChain, SDNPOptInFlag]>;
116
117def X86callseq_start :
118 SDNode<"ISD::CALLSEQ_START", SDT_X86CallSeqStart,
119 [SDNPHasChain, SDNPOutFlag]>;
120def X86callseq_end :
121 SDNode<"ISD::CALLSEQ_END", SDT_X86CallSeqEnd,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000122 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000123
124def X86call : SDNode<"X86ISD::CALL", SDT_X86Call,
125 [SDNPHasChain, SDNPOutFlag, SDNPOptInFlag]>;
126
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000127def X86rep_stos: SDNode<"X86ISD::REP_STOS", SDTX86RepStr,
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000128 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000129def X86rep_movs: SDNode<"X86ISD::REP_MOVS", SDTX86RepStr,
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000130 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
131 SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000132
133def X86rdtsc : SDNode<"X86ISD::RDTSC_DAG",SDTX86RdTsc,
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000134 [SDNPHasChain, SDNPOutFlag, SDNPSideEffect]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000135
136def X86Wrapper : SDNode<"X86ISD::Wrapper", SDTX86Wrapper>;
137def X86WrapperRIP : SDNode<"X86ISD::WrapperRIP", SDTX86Wrapper>;
138
139def X86tlsaddr : SDNode<"X86ISD::TLSADDR", SDT_X86TLSADDR,
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +0000140 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindolabca99f72009-04-08 21:14:34 +0000141def X86SegmentBaseAddress : SDNode<"X86ISD::SegmentBaseAddress",
142 SDT_X86SegmentBaseAddress, []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000143
144def X86ehret : SDNode<"X86ISD::EH_RETURN", SDT_X86EHRET,
145 [SDNPHasChain]>;
146
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000147def X86tcret : SDNode<"X86ISD::TC_RETURN", SDT_X86TCRET,
148 [SDNPHasChain, SDNPOptInFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000149
Dan Gohman99a12192009-03-04 19:44:21 +0000150def X86add_flag : SDNode<"X86ISD::ADD", SDTBinaryArithWithFlags>;
151def X86sub_flag : SDNode<"X86ISD::SUB", SDTBinaryArithWithFlags>;
152def X86smul_flag : SDNode<"X86ISD::SMUL", SDTBinaryArithWithFlags>;
153def X86umul_flag : SDNode<"X86ISD::UMUL", SDTUnaryArithWithFlags>;
154def X86inc_flag : SDNode<"X86ISD::INC", SDTUnaryArithWithFlags>;
155def X86dec_flag : SDNode<"X86ISD::DEC", SDTUnaryArithWithFlags>;
Bill Wendlingae034ed2008-12-12 00:56:36 +0000156
Evan Chengc3495762009-03-30 21:36:47 +0000157def X86mul_imm : SDNode<"X86ISD::MUL_IMM", SDTIntBinOp>;
158
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000159//===----------------------------------------------------------------------===//
160// X86 Operand Definitions.
161//
162
Chris Lattner357a0ca2009-06-20 19:34:09 +0000163def i32imm_pcrel : Operand<i32> {
164 let PrintMethod = "print_pcrel_imm";
165}
166
Dan Gohmanfe606822009-07-30 01:56:29 +0000167// A version of ptr_rc which excludes SP, ESP, and RSP. This is used for
168// the index operand of an address, to conform to x86 encoding restrictions.
169def ptr_rc_nosp : PointerLikeRegClass<1>;
Chris Lattner357a0ca2009-06-20 19:34:09 +0000170
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000171// *mem - Operand definitions for the funky X86 addressing mode operands.
172//
173class X86MemOperand<string printMethod> : Operand<iPTR> {
174 let PrintMethod = printMethod;
Dan Gohmanfe606822009-07-30 01:56:29 +0000175 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000176}
177
178def i8mem : X86MemOperand<"printi8mem">;
179def i16mem : X86MemOperand<"printi16mem">;
180def i32mem : X86MemOperand<"printi32mem">;
181def i64mem : X86MemOperand<"printi64mem">;
182def i128mem : X86MemOperand<"printi128mem">;
David Greene6b75fca2009-06-30 19:24:59 +0000183def i256mem : X86MemOperand<"printi256mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000184def f32mem : X86MemOperand<"printf32mem">;
185def f64mem : X86MemOperand<"printf64mem">;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000186def f80mem : X86MemOperand<"printf80mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000187def f128mem : X86MemOperand<"printf128mem">;
David Greene6b75fca2009-06-30 19:24:59 +0000188def f256mem : X86MemOperand<"printf256mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000189
Dan Gohman744d4622009-04-13 16:09:41 +0000190// A version of i8mem for use on x86-64 that uses GR64_NOREX instead of
191// plain GR64, so that it doesn't potentially require a REX prefix.
192def i8mem_NOREX : Operand<i64> {
193 let PrintMethod = "printi8mem";
Dan Gohmanfe606822009-07-30 01:56:29 +0000194 let MIOperandInfo = (ops GR64_NOREX, i8imm, GR64_NOREX_NOSP, i32imm, i8imm);
Dan Gohman744d4622009-04-13 16:09:41 +0000195}
196
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000197def lea32mem : Operand<i32> {
Rafael Espindolabca99f72009-04-08 21:14:34 +0000198 let PrintMethod = "printlea32mem";
Dan Gohmanefbd3bc2009-08-05 17:40:24 +0000199 let MIOperandInfo = (ops GR32, i8imm, GR32_NOSP, i32imm);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000200}
201
202def SSECC : Operand<i8> {
203 let PrintMethod = "printSSECC";
204}
205
206def piclabel: Operand<i32> {
207 let PrintMethod = "printPICLabel";
208}
209
210// A couple of more descriptive operand definitions.
211// 16-bits but only 8 bits are significant.
212def i16i8imm : Operand<i16>;
213// 32-bits but only 8 bits are significant.
214def i32i8imm : Operand<i32>;
215
Chris Lattner357a0ca2009-06-20 19:34:09 +0000216// Branch targets have OtherVT type and print as pc-relative values.
217def brtarget : Operand<OtherVT> {
218 let PrintMethod = "print_pcrel_imm";
219}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000220
Evan Chengd11052b2009-07-21 06:00:18 +0000221def brtarget8 : Operand<OtherVT> {
222 let PrintMethod = "print_pcrel_imm";
223}
224
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000225//===----------------------------------------------------------------------===//
226// X86 Complex Pattern Definitions.
227//
228
229// Define X86 specific addressing mode.
Rafael Espindolabca99f72009-04-08 21:14:34 +0000230def addr : ComplexPattern<iPTR, 5, "SelectAddr", [], []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000231def lea32addr : ComplexPattern<i32, 4, "SelectLEAAddr",
Dan Gohman0c0d7412009-08-02 16:09:17 +0000232 [add, sub, mul, X86mul_imm, shl, or, frameindex],
233 []>;
Chris Lattnerf1940742009-06-20 20:38:48 +0000234def tls32addr : ComplexPattern<i32, 4, "SelectTLSADDRAddr",
235 [tglobaltlsaddr], []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000236
237//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000238// X86 Instruction Predicate Definitions.
239def HasMMX : Predicate<"Subtarget->hasMMX()">;
240def HasSSE1 : Predicate<"Subtarget->hasSSE1()">;
241def HasSSE2 : Predicate<"Subtarget->hasSSE2()">;
242def HasSSE3 : Predicate<"Subtarget->hasSSE3()">;
243def HasSSSE3 : Predicate<"Subtarget->hasSSSE3()">;
Nate Begemanb2975562008-02-03 07:18:54 +0000244def HasSSE41 : Predicate<"Subtarget->hasSSE41()">;
245def HasSSE42 : Predicate<"Subtarget->hasSSE42()">;
David Greene8bf22bc2009-06-26 22:46:54 +0000246def HasSSE4A : Predicate<"Subtarget->hasSSE4A()">;
247def HasAVX : Predicate<"Subtarget->hasAVX()">;
248def HasFMA3 : Predicate<"Subtarget->hasFMA3()">;
249def HasFMA4 : Predicate<"Subtarget->hasFMA4()">;
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000250def FPStackf32 : Predicate<"!Subtarget->hasSSE1()">;
251def FPStackf64 : Predicate<"!Subtarget->hasSSE2()">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000252def In32BitMode : Predicate<"!Subtarget->is64Bit()">;
253def In64BitMode : Predicate<"Subtarget->is64Bit()">;
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +0000254def IsWin64 : Predicate<"Subtarget->isTargetWin64()">;
255def NotWin64 : Predicate<"!Subtarget->isTargetWin64()">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000256def SmallCode : Predicate<"TM.getCodeModel() == CodeModel::Small">;
257def NotSmallCode : Predicate<"TM.getCodeModel() != CodeModel::Small">;
258def IsStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">;
Evan Cheng13559d62008-09-26 23:41:32 +0000259def OptForSpeed : Predicate<"!OptForSize">;
Evan Cheng95a77fd2009-01-02 05:35:45 +0000260def FastBTMem : Predicate<"!Subtarget->isBTMemSlow()">;
Evan Cheng6d35a4d2009-05-20 04:53:57 +0000261def CallImmAddr : Predicate<"Subtarget->IsLegalToCallImmediateAddr(TM)">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000262
263//===----------------------------------------------------------------------===//
Evan Cheng86ab7d32007-07-31 08:04:03 +0000264// X86 Instruction Format Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000265//
266
Evan Cheng86ab7d32007-07-31 08:04:03 +0000267include "X86InstrFormats.td"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000268
269//===----------------------------------------------------------------------===//
270// Pattern fragments...
271//
272
273// X86 specific condition code. These correspond to CondCode in
274// X86InstrInfo.h. They must be kept in synch.
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000275def X86_COND_A : PatLeaf<(i8 0)>; // alt. COND_NBE
276def X86_COND_AE : PatLeaf<(i8 1)>; // alt. COND_NC
277def X86_COND_B : PatLeaf<(i8 2)>; // alt. COND_C
278def X86_COND_BE : PatLeaf<(i8 3)>; // alt. COND_NA
279def X86_COND_E : PatLeaf<(i8 4)>; // alt. COND_Z
280def X86_COND_G : PatLeaf<(i8 5)>; // alt. COND_NLE
281def X86_COND_GE : PatLeaf<(i8 6)>; // alt. COND_NL
282def X86_COND_L : PatLeaf<(i8 7)>; // alt. COND_NGE
283def X86_COND_LE : PatLeaf<(i8 8)>; // alt. COND_NG
284def X86_COND_NE : PatLeaf<(i8 9)>; // alt. COND_NZ
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000285def X86_COND_NO : PatLeaf<(i8 10)>;
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000286def X86_COND_NP : PatLeaf<(i8 11)>; // alt. COND_PO
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287def X86_COND_NS : PatLeaf<(i8 12)>;
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000288def X86_COND_O : PatLeaf<(i8 13)>;
289def X86_COND_P : PatLeaf<(i8 14)>; // alt. COND_PE
290def X86_COND_S : PatLeaf<(i8 15)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000291
292def i16immSExt8 : PatLeaf<(i16 imm), [{
293 // i16immSExt8 predicate - True if the 16-bit immediate fits in a 8-bit
294 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000295 return (int16_t)N->getZExtValue() == (int8_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000296}]>;
297
298def i32immSExt8 : PatLeaf<(i32 imm), [{
299 // i32immSExt8 predicate - True if the 32-bit immediate fits in a 8-bit
300 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000301 return (int32_t)N->getZExtValue() == (int8_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000302}]>;
303
304// Helper fragments for loads.
Evan Chengb3e25ea2008-05-13 18:59:59 +0000305// It's always safe to treat a anyext i16 load as a i32 load if the i16 is
306// known to be 32-bit aligned or better. Ditto for i8 to i16.
Dan Gohman2a174122008-10-15 06:50:19 +0000307def loadi16 : PatFrag<(ops node:$ptr), (i16 (unindexedload node:$ptr)), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000308 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000309 if (const Value *Src = LD->getSrcValue())
310 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000311 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000312 return false;
Dan Gohman8335c412008-08-20 15:24:22 +0000313 ISD::LoadExtType ExtType = LD->getExtensionType();
314 if (ExtType == ISD::NON_EXTLOAD)
315 return true;
316 if (ExtType == ISD::EXTLOAD)
317 return LD->getAlignment() >= 2 && !LD->isVolatile();
Evan Cheng8b765e92008-05-13 00:54:02 +0000318 return false;
319}]>;
320
Dan Gohman2a174122008-10-15 06:50:19 +0000321def loadi16_anyext : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Evan Cheng56ec77b2008-09-24 23:27:55 +0000322 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000323 if (const Value *Src = LD->getSrcValue())
324 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000325 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000326 return false;
Evan Cheng56ec77b2008-09-24 23:27:55 +0000327 ISD::LoadExtType ExtType = LD->getExtensionType();
328 if (ExtType == ISD::EXTLOAD)
329 return LD->getAlignment() >= 2 && !LD->isVolatile();
330 return false;
331}]>;
332
Dan Gohman2a174122008-10-15 06:50:19 +0000333def loadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000334 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000335 if (const Value *Src = LD->getSrcValue())
336 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000337 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000338 return false;
Dan Gohman8335c412008-08-20 15:24:22 +0000339 ISD::LoadExtType ExtType = LD->getExtensionType();
340 if (ExtType == ISD::NON_EXTLOAD)
341 return true;
342 if (ExtType == ISD::EXTLOAD)
343 return LD->getAlignment() >= 4 && !LD->isVolatile();
Evan Cheng8b765e92008-05-13 00:54:02 +0000344 return false;
345}]>;
346
Dan Gohman2a174122008-10-15 06:50:19 +0000347def nvloadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Evan Cheng1e5e5452008-09-29 17:26:18 +0000348 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000349 if (const Value *Src = LD->getSrcValue())
350 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000351 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000352 return false;
Evan Cheng1e5e5452008-09-29 17:26:18 +0000353 if (LD->isVolatile())
354 return false;
Evan Cheng1e5e5452008-09-29 17:26:18 +0000355 ISD::LoadExtType ExtType = LD->getExtensionType();
356 if (ExtType == ISD::NON_EXTLOAD)
357 return true;
358 if (ExtType == ISD::EXTLOAD)
359 return LD->getAlignment() >= 4;
360 return false;
361}]>;
362
sampo9cc09a32009-01-26 01:24:32 +0000363def gsload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Chris Lattner12208612009-04-10 00:16:23 +0000364 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
365 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
366 return PT->getAddressSpace() == 256;
sampo9cc09a32009-01-26 01:24:32 +0000367 return false;
368}]>;
369
Chris Lattnera7c2d8a2009-05-05 18:52:19 +0000370def fsload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
371 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
372 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
373 return PT->getAddressSpace() == 257;
374 return false;
375}]>;
376
Chris Lattner12208612009-04-10 00:16:23 +0000377def loadi8 : PatFrag<(ops node:$ptr), (i8 (load node:$ptr)), [{
378 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
379 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000380 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000381 return false;
382 return true;
383}]>;
384def loadi64 : PatFrag<(ops node:$ptr), (i64 (load node:$ptr)), [{
385 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
386 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000387 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000388 return false;
389 return true;
390}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000391
Chris Lattner12208612009-04-10 00:16:23 +0000392def loadf32 : PatFrag<(ops node:$ptr), (f32 (load node:$ptr)), [{
393 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
394 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000395 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000396 return false;
397 return true;
398}]>;
399def loadf64 : PatFrag<(ops node:$ptr), (f64 (load node:$ptr)), [{
400 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
401 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000402 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000403 return false;
404 return true;
405}]>;
406def loadf80 : PatFrag<(ops node:$ptr), (f80 (load node:$ptr)), [{
407 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
408 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000409 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000410 return false;
411 return true;
412}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000413
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000414def sextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (sextloadi8 node:$ptr))>;
415def sextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (sextloadi8 node:$ptr))>;
416def sextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (sextloadi16 node:$ptr))>;
417
418def zextloadi8i1 : PatFrag<(ops node:$ptr), (i8 (zextloadi1 node:$ptr))>;
419def zextloadi16i1 : PatFrag<(ops node:$ptr), (i16 (zextloadi1 node:$ptr))>;
420def zextloadi32i1 : PatFrag<(ops node:$ptr), (i32 (zextloadi1 node:$ptr))>;
421def zextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (zextloadi8 node:$ptr))>;
422def zextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (zextloadi8 node:$ptr))>;
423def zextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (zextloadi16 node:$ptr))>;
424
425def extloadi8i1 : PatFrag<(ops node:$ptr), (i8 (extloadi1 node:$ptr))>;
426def extloadi16i1 : PatFrag<(ops node:$ptr), (i16 (extloadi1 node:$ptr))>;
427def extloadi32i1 : PatFrag<(ops node:$ptr), (i32 (extloadi1 node:$ptr))>;
428def extloadi16i8 : PatFrag<(ops node:$ptr), (i16 (extloadi8 node:$ptr))>;
429def extloadi32i8 : PatFrag<(ops node:$ptr), (i32 (extloadi8 node:$ptr))>;
430def extloadi32i16 : PatFrag<(ops node:$ptr), (i32 (extloadi16 node:$ptr))>;
431
Chris Lattner21da6382008-02-19 17:37:35 +0000432
433// An 'and' node with a single use.
434def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
Evan Cheng9123cfa2008-03-04 00:40:35 +0000435 return N->hasOneUse();
Chris Lattner21da6382008-02-19 17:37:35 +0000436}]>;
Dan Gohman744d4622009-04-13 16:09:41 +0000437// An 'srl' node with a single use.
438def srl_su : PatFrag<(ops node:$lhs, node:$rhs), (srl node:$lhs, node:$rhs), [{
439 return N->hasOneUse();
440}]>;
441// An 'trunc' node with a single use.
442def trunc_su : PatFrag<(ops node:$src), (trunc node:$src), [{
443 return N->hasOneUse();
444}]>;
Chris Lattner21da6382008-02-19 17:37:35 +0000445
Dan Gohman921581d2008-10-17 01:23:35 +0000446// 'shld' and 'shrd' instruction patterns. Note that even though these have
447// the srl and shl in their patterns, the C++ code must still check for them,
448// because predicates are tested before children nodes are explored.
449
450def shrd : PatFrag<(ops node:$src1, node:$amt1, node:$src2, node:$amt2),
451 (or (srl node:$src1, node:$amt1),
452 (shl node:$src2, node:$amt2)), [{
453 assert(N->getOpcode() == ISD::OR);
454 return N->getOperand(0).getOpcode() == ISD::SRL &&
455 N->getOperand(1).getOpcode() == ISD::SHL &&
456 isa<ConstantSDNode>(N->getOperand(0).getOperand(1)) &&
457 isa<ConstantSDNode>(N->getOperand(1).getOperand(1)) &&
458 N->getOperand(0).getConstantOperandVal(1) ==
459 N->getValueSizeInBits(0) - N->getOperand(1).getConstantOperandVal(1);
460}]>;
461
462def shld : PatFrag<(ops node:$src1, node:$amt1, node:$src2, node:$amt2),
463 (or (shl node:$src1, node:$amt1),
464 (srl node:$src2, node:$amt2)), [{
465 assert(N->getOpcode() == ISD::OR);
466 return N->getOperand(0).getOpcode() == ISD::SHL &&
467 N->getOperand(1).getOpcode() == ISD::SRL &&
468 isa<ConstantSDNode>(N->getOperand(0).getOperand(1)) &&
469 isa<ConstantSDNode>(N->getOperand(1).getOperand(1)) &&
470 N->getOperand(0).getConstantOperandVal(1) ==
471 N->getValueSizeInBits(0) - N->getOperand(1).getConstantOperandVal(1);
472}]>;
473
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000474//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000475// Instruction list...
476//
477
478// ADJCALLSTACKDOWN/UP implicitly use/def ESP because they may be expanded into
479// a stack adjustment and the codegen must know that they may modify the stack
480// pointer before prolog-epilog rewriting occurs.
Chris Lattnerb56cc342008-03-11 03:23:40 +0000481// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
482// sub / add which can clobber EFLAGS.
Evan Cheng037364a2007-09-28 01:19:48 +0000483let Defs = [ESP, EFLAGS], Uses = [ESP] in {
Dan Gohman01c9f772008-10-01 18:28:06 +0000484def ADJCALLSTACKDOWN32 : I<0, Pseudo, (outs), (ins i32imm:$amt),
485 "#ADJCALLSTACKDOWN",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000486 [(X86callseq_start timm:$amt)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +0000487 Requires<[In32BitMode]>;
488def ADJCALLSTACKUP32 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
489 "#ADJCALLSTACKUP",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000490 [(X86callseq_end timm:$amt1, timm:$amt2)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +0000491 Requires<[In32BitMode]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000492}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000493
494// Nop
Sean Callananf94a0542009-07-23 23:39:34 +0000495let neverHasSideEffects = 1 in {
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000496 def NOOP : I<0x90, RawFrm, (outs), (ins), "nop", []>;
Sean Callananf94a0542009-07-23 23:39:34 +0000497 def NOOPL : I<0x1f, MRM0m, (outs), (ins i32mem:$zero),
498 "nopl\t$zero", []>, TB;
499}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000500
Evan Cheng0729ccf2008-01-05 00:41:47 +0000501// PIC base
Dan Gohman9499cfe2008-10-01 04:14:30 +0000502let neverHasSideEffects = 1, isNotDuplicable = 1, Uses = [ESP] in
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000503 def MOVPC32r : Ii32<0xE8, Pseudo, (outs GR32:$reg), (ins piclabel:$label),
Dan Gohman70a8a112009-04-27 15:13:28 +0000504 "call\t$label\n\t"
505 "pop{l}\t$reg", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000506
507//===----------------------------------------------------------------------===//
508// Control Flow Instructions...
509//
510
511// Return instructions.
512let isTerminator = 1, isReturn = 1, isBarrier = 1,
Chris Lattnerb56cc342008-03-11 03:23:40 +0000513 hasCtrlDep = 1, FPForm = SpecialFP, FPFormBits = SpecialFP.Value in {
Dan Gohman2c4be2a2008-05-31 02:11:25 +0000514 def RET : I <0xC3, RawFrm, (outs), (ins variable_ops),
Chris Lattnerb56cc342008-03-11 03:23:40 +0000515 "ret",
Dan Gohman2c4be2a2008-05-31 02:11:25 +0000516 [(X86retflag 0)]>;
Chris Lattnerb56cc342008-03-11 03:23:40 +0000517 def RETI : Ii16<0xC2, RawFrm, (outs), (ins i16imm:$amt, variable_ops),
518 "ret\t$amt",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000519 [(X86retflag imm:$amt)]>;
520}
521
522// All branches are RawFrm, Void, Branch, and Terminators
Evan Cheng37e7c752007-07-21 00:34:19 +0000523let isBranch = 1, isTerminator = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000524 class IBr<bits<8> opcode, dag ins, string asm, list<dag> pattern> :
525 I<opcode, RawFrm, (outs), ins, asm, pattern>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000526
Sean Callananc0608152009-07-22 01:05:20 +0000527let isBranch = 1, isBarrier = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000528 def JMP : IBr<0xE9, (ins brtarget:$dst), "jmp\t$dst", [(br bb:$dst)]>;
Sean Callananc0608152009-07-22 01:05:20 +0000529 def JMP8 : IBr<0xEB, (ins brtarget8:$dst), "jmp\t$dst", []>;
530}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000531
Owen Andersonf8053082007-11-12 07:39:39 +0000532// Indirect branches
533let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000534 def JMP32r : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000535 [(brind GR32:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000536 def JMP32m : I<0xFF, MRM4m, (outs), (ins i32mem:$dst), "jmp{l}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000537 [(brind (loadi32 addr:$dst))]>;
538}
539
540// Conditional branches
Evan Cheng950aac02007-09-25 01:57:46 +0000541let Uses = [EFLAGS] in {
Evan Chengd11052b2009-07-21 06:00:18 +0000542// Short conditional jumps
543def JO8 : IBr<0x70, (ins brtarget8:$dst), "jo\t$dst", []>;
544def JNO8 : IBr<0x71, (ins brtarget8:$dst), "jno\t$dst", []>;
545def JB8 : IBr<0x72, (ins brtarget8:$dst), "jb\t$dst", []>;
546def JAE8 : IBr<0x73, (ins brtarget8:$dst), "jae\t$dst", []>;
547def JE8 : IBr<0x74, (ins brtarget8:$dst), "je\t$dst", []>;
548def JNE8 : IBr<0x75, (ins brtarget8:$dst), "jne\t$dst", []>;
549def JBE8 : IBr<0x76, (ins brtarget8:$dst), "jbe\t$dst", []>;
550def JA8 : IBr<0x77, (ins brtarget8:$dst), "ja\t$dst", []>;
551def JS8 : IBr<0x78, (ins brtarget8:$dst), "js\t$dst", []>;
552def JNS8 : IBr<0x79, (ins brtarget8:$dst), "jns\t$dst", []>;
553def JP8 : IBr<0x7A, (ins brtarget8:$dst), "jp\t$dst", []>;
554def JNP8 : IBr<0x7B, (ins brtarget8:$dst), "jnp\t$dst", []>;
555def JL8 : IBr<0x7C, (ins brtarget8:$dst), "jl\t$dst", []>;
556def JGE8 : IBr<0x7D, (ins brtarget8:$dst), "jge\t$dst", []>;
557def JLE8 : IBr<0x7E, (ins brtarget8:$dst), "jle\t$dst", []>;
558def JG8 : IBr<0x7F, (ins brtarget8:$dst), "jg\t$dst", []>;
559
560def JCXZ8 : IBr<0xE3, (ins brtarget8:$dst), "jcxz\t$dst", []>;
561
Dan Gohman91888f02007-07-31 20:11:57 +0000562def JE : IBr<0x84, (ins brtarget:$dst), "je\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000563 [(X86brcond bb:$dst, X86_COND_E, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000564def JNE : IBr<0x85, (ins brtarget:$dst), "jne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000565 [(X86brcond bb:$dst, X86_COND_NE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000566def JL : IBr<0x8C, (ins brtarget:$dst), "jl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000567 [(X86brcond bb:$dst, X86_COND_L, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000568def JLE : IBr<0x8E, (ins brtarget:$dst), "jle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000569 [(X86brcond bb:$dst, X86_COND_LE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000570def JG : IBr<0x8F, (ins brtarget:$dst), "jg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000571 [(X86brcond bb:$dst, X86_COND_G, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000572def JGE : IBr<0x8D, (ins brtarget:$dst), "jge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000573 [(X86brcond bb:$dst, X86_COND_GE, EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000574
Dan Gohman91888f02007-07-31 20:11:57 +0000575def JB : IBr<0x82, (ins brtarget:$dst), "jb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000576 [(X86brcond bb:$dst, X86_COND_B, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000577def JBE : IBr<0x86, (ins brtarget:$dst), "jbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000578 [(X86brcond bb:$dst, X86_COND_BE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000579def JA : IBr<0x87, (ins brtarget:$dst), "ja\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000580 [(X86brcond bb:$dst, X86_COND_A, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000581def JAE : IBr<0x83, (ins brtarget:$dst), "jae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000582 [(X86brcond bb:$dst, X86_COND_AE, EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000583
Dan Gohman91888f02007-07-31 20:11:57 +0000584def JS : IBr<0x88, (ins brtarget:$dst), "js\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000585 [(X86brcond bb:$dst, X86_COND_S, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000586def JNS : IBr<0x89, (ins brtarget:$dst), "jns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000587 [(X86brcond bb:$dst, X86_COND_NS, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000588def JP : IBr<0x8A, (ins brtarget:$dst), "jp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000589 [(X86brcond bb:$dst, X86_COND_P, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000590def JNP : IBr<0x8B, (ins brtarget:$dst), "jnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000591 [(X86brcond bb:$dst, X86_COND_NP, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000592def JO : IBr<0x80, (ins brtarget:$dst), "jo\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000593 [(X86brcond bb:$dst, X86_COND_O, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000594def JNO : IBr<0x81, (ins brtarget:$dst), "jno\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000595 [(X86brcond bb:$dst, X86_COND_NO, EFLAGS)]>, TB;
Evan Cheng950aac02007-09-25 01:57:46 +0000596} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000597
598//===----------------------------------------------------------------------===//
599// Call Instructions...
600//
Evan Cheng37e7c752007-07-21 00:34:19 +0000601let isCall = 1 in
Dan Gohman01c9f772008-10-01 18:28:06 +0000602 // All calls clobber the non-callee saved registers. ESP is marked as
603 // a use to prevent stack-pointer assignments that appear immediately
604 // before calls from potentially appearing dead. Uses for argument
605 // registers are added manually.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000606 let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
607 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
Evan Cheng2293b252008-10-17 21:02:22 +0000608 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
609 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Dan Gohman9499cfe2008-10-01 04:14:30 +0000610 Uses = [ESP] in {
Chris Lattner357a0ca2009-06-20 19:34:09 +0000611 def CALLpcrel32 : Ii32<0xE8, RawFrm,
612 (outs), (ins i32imm_pcrel:$dst,variable_ops),
613 "call\t$dst", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000614 def CALL32r : I<0xFF, MRM2r, (outs), (ins GR32:$dst, variable_ops),
Dan Gohman91888f02007-07-31 20:11:57 +0000615 "call\t{*}$dst", [(X86call GR32:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000616 def CALL32m : I<0xFF, MRM2m, (outs), (ins i32mem:$dst, variable_ops),
Dan Gohmanea4faba2008-05-29 21:50:34 +0000617 "call\t{*}$dst", [(X86call (loadi32 addr:$dst))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000618 }
619
620// Tail call stuff.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000621
Evan Cheng37e7c752007-07-21 00:34:19 +0000622let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000623def TCRETURNdi : I<0, Pseudo, (outs), (ins i32imm:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000624 "#TC_RETURN $dst $offset",
625 []>;
626
627let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000628def TCRETURNri : I<0, Pseudo, (outs), (ins GR32:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000629 "#TC_RETURN $dst $offset",
630 []>;
631
632let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000633
Chris Lattner357a0ca2009-06-20 19:34:09 +0000634 def TAILJMPd : IBr<0xE9, (ins i32imm_pcrel:$dst), "jmp\t$dst # TAILCALL",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000635 []>;
Evan Cheng37e7c752007-07-21 00:34:19 +0000636let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000637 def TAILJMPr : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l}\t{*}$dst # TAILCALL",
638 []>;
Evan Cheng37e7c752007-07-21 00:34:19 +0000639let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000640 def TAILJMPm : I<0xFF, MRM4m, (outs), (ins i32mem:$dst),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000641 "jmp\t{*}$dst # TAILCALL", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000642
643//===----------------------------------------------------------------------===//
644// Miscellaneous Instructions...
645//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000646let Defs = [EBP, ESP], Uses = [EBP, ESP], mayLoad = 1, neverHasSideEffects=1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000647def LEAVE : I<0xC9, RawFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000648 (outs), (ins), "leave", []>;
649
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000650let Defs = [ESP], Uses = [ESP], neverHasSideEffects=1 in {
651let mayLoad = 1 in
Evan Chengd8434332007-09-26 01:29:06 +0000652def POP32r : I<0x58, AddRegFrm, (outs GR32:$reg), (ins), "pop{l}\t$reg", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000653
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000654let mayStore = 1 in
Evan Chengd8434332007-09-26 01:29:06 +0000655def PUSH32r : I<0x50, AddRegFrm, (outs), (ins GR32:$reg), "push{l}\t$reg",[]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000656}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000657
Bill Wendling4c2638c2009-06-15 19:39:04 +0000658let Defs = [ESP], Uses = [ESP], neverHasSideEffects = 1, mayStore = 1 in {
659def PUSH32i8 : Ii8<0x6a, RawFrm, (outs), (ins i8imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000660 "push{l}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000661def PUSH32i16 : Ii16<0x68, RawFrm, (outs), (ins i16imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000662 "push{l}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000663def PUSH32i32 : Ii32<0x68, RawFrm, (outs), (ins i32imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000664 "push{l}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000665}
666
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000667let Defs = [ESP, EFLAGS], Uses = [ESP], mayLoad = 1, neverHasSideEffects=1 in
Evan Chengf1341312007-09-26 21:28:00 +0000668def POPFD : I<0x9D, RawFrm, (outs), (ins), "popf", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000669let Defs = [ESP], Uses = [ESP, EFLAGS], mayStore = 1, neverHasSideEffects=1 in
Evan Chengf1341312007-09-26 21:28:00 +0000670def PUSHFD : I<0x9C, RawFrm, (outs), (ins), "pushf", []>;
Evan Chengd8434332007-09-26 01:29:06 +0000671
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000672let isTwoAddress = 1 in // GR32 = bswap GR32
673 def BSWAP32r : I<0xC8, AddRegFrm,
Evan Chengb783fa32007-07-19 01:14:50 +0000674 (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000675 "bswap{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000676 [(set GR32:$dst, (bswap GR32:$src))]>, TB;
677
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000678
Evan Cheng48679f42007-12-14 02:13:44 +0000679// Bit scan instructions.
680let Defs = [EFLAGS] in {
Evan Cheng4e33de92007-12-14 18:49:43 +0000681def BSF16rr : I<0xBC, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000682 "bsf{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000683 [(set GR16:$dst, (X86bsf GR16:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000684def BSF16rm : I<0xBC, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000685 "bsf{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000686 [(set GR16:$dst, (X86bsf (loadi16 addr:$src))),
687 (implicit EFLAGS)]>, TB;
Evan Cheng4e33de92007-12-14 18:49:43 +0000688def BSF32rr : I<0xBC, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000689 "bsf{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000690 [(set GR32:$dst, (X86bsf GR32:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000691def BSF32rm : I<0xBC, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000692 "bsf{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000693 [(set GR32:$dst, (X86bsf (loadi32 addr:$src))),
694 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000695
Evan Cheng4e33de92007-12-14 18:49:43 +0000696def BSR16rr : I<0xBD, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000697 "bsr{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000698 [(set GR16:$dst, (X86bsr GR16:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000699def BSR16rm : I<0xBD, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000700 "bsr{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000701 [(set GR16:$dst, (X86bsr (loadi16 addr:$src))),
702 (implicit EFLAGS)]>, TB;
Evan Cheng4e33de92007-12-14 18:49:43 +0000703def BSR32rr : I<0xBD, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000704 "bsr{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000705 [(set GR32:$dst, (X86bsr GR32:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000706def BSR32rm : I<0xBD, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000707 "bsr{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000708 [(set GR32:$dst, (X86bsr (loadi32 addr:$src))),
709 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000710} // Defs = [EFLAGS]
711
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000712let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000713def LEA16r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000714 (outs GR16:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000715 "lea{w}\t{$src|$dst}, {$dst|$src}", []>, OpSize;
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000716let isReMaterializable = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000717def LEA32r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000718 (outs GR32:$dst), (ins lea32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000719 "lea{l}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000720 [(set GR32:$dst, lea32addr:$src)]>, Requires<[In32BitMode]>;
721
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000722let Defs = [ECX,EDI,ESI], Uses = [ECX,EDI,ESI] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000723def REP_MOVSB : I<0xA4, RawFrm, (outs), (ins), "{rep;movsb|rep movsb}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000724 [(X86rep_movs i8)]>, REP;
Evan Chengb783fa32007-07-19 01:14:50 +0000725def REP_MOVSW : I<0xA5, RawFrm, (outs), (ins), "{rep;movsw|rep movsw}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000726 [(X86rep_movs i16)]>, REP, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000727def REP_MOVSD : I<0xA5, RawFrm, (outs), (ins), "{rep;movsl|rep movsd}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000728 [(X86rep_movs i32)]>, REP;
729}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000730
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000731let Defs = [ECX,EDI], Uses = [AL,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000732def REP_STOSB : I<0xAA, RawFrm, (outs), (ins), "{rep;stosb|rep stosb}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000733 [(X86rep_stos i8)]>, REP;
734let Defs = [ECX,EDI], Uses = [AX,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000735def REP_STOSW : I<0xAB, RawFrm, (outs), (ins), "{rep;stosw|rep stosw}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000736 [(X86rep_stos i16)]>, REP, OpSize;
737let Defs = [ECX,EDI], Uses = [EAX,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000738def REP_STOSD : I<0xAB, RawFrm, (outs), (ins), "{rep;stosl|rep stosd}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000739 [(X86rep_stos i32)]>, REP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000740
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000741let Defs = [RAX, RDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000742def RDTSC : I<0x31, RawFrm, (outs), (ins), "rdtsc", [(X86rdtsc)]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000743 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000744
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000745let isBarrier = 1, hasCtrlDep = 1 in {
Chris Lattner56b941f2008-01-15 21:58:22 +0000746def TRAP : I<0x0B, RawFrm, (outs), (ins), "ud2", [(trap)]>, TB;
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000747}
748
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000749//===----------------------------------------------------------------------===//
750// Input/Output Instructions...
751//
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000752let Defs = [AL], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000753def IN8rr : I<0xEC, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000754 "in{b}\t{%dx, %al|%AL, %DX}", []>;
755let Defs = [AX], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000756def IN16rr : I<0xED, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000757 "in{w}\t{%dx, %ax|%AX, %DX}", []>, OpSize;
758let Defs = [EAX], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000759def IN32rr : I<0xED, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000760 "in{l}\t{%dx, %eax|%EAX, %DX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000761
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000762let Defs = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000763def IN8ri : Ii8<0xE4, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000764 "in{b}\t{$port, %al|%AL, $port}", []>;
765let Defs = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000766def IN16ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000767 "in{w}\t{$port, %ax|%AX, $port}", []>, OpSize;
768let Defs = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000769def IN32ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000770 "in{l}\t{$port, %eax|%EAX, $port}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000771
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000772let Uses = [DX, AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000773def OUT8rr : I<0xEE, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000774 "out{b}\t{%al, %dx|%DX, %AL}", []>;
775let Uses = [DX, AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000776def OUT16rr : I<0xEF, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000777 "out{w}\t{%ax, %dx|%DX, %AX}", []>, OpSize;
778let Uses = [DX, EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000779def OUT32rr : I<0xEF, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000780 "out{l}\t{%eax, %dx|%DX, %EAX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000781
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000782let Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000783def OUT8ir : Ii8<0xE6, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000784 "out{b}\t{%al, $port|$port, %AL}", []>;
785let Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000786def OUT16ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000787 "out{w}\t{%ax, $port|$port, %AX}", []>, OpSize;
788let Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000789def OUT32ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000790 "out{l}\t{%eax, $port|$port, %EAX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000791
792//===----------------------------------------------------------------------===//
793// Move Instructions...
794//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000795let neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000796def MOV8rr : I<0x88, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000797 "mov{b}\t{$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000798def MOV16rr : I<0x89, MRMDestReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000799 "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000800def MOV32rr : I<0x89, MRMDestReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000801 "mov{l}\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000802}
Evan Cheng6f26e8b2008-06-18 08:13:07 +0000803let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000804def MOV8ri : Ii8 <0xB0, AddRegFrm, (outs GR8 :$dst), (ins i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000805 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000806 [(set GR8:$dst, imm:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000807def MOV16ri : Ii16<0xB8, AddRegFrm, (outs GR16:$dst), (ins i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000808 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000809 [(set GR16:$dst, imm:$src)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000810def MOV32ri : Ii32<0xB8, AddRegFrm, (outs GR32:$dst), (ins i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000811 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000812 [(set GR32:$dst, imm:$src)]>;
813}
Evan Chengb783fa32007-07-19 01:14:50 +0000814def MOV8mi : Ii8 <0xC6, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000815 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000816 [(store (i8 imm:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000817def MOV16mi : Ii16<0xC7, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000818 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000819 [(store (i16 imm:$src), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000820def MOV32mi : Ii32<0xC7, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000821 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000822 [(store (i32 imm:$src), addr:$dst)]>;
823
Dan Gohman5574cc72008-12-03 18:15:48 +0000824let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000825def MOV8rm : I<0x8A, MRMSrcMem, (outs GR8 :$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000826 "mov{b}\t{$src, $dst|$dst, $src}",
Chris Lattner12208612009-04-10 00:16:23 +0000827 [(set GR8:$dst, (loadi8 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000828def MOV16rm : I<0x8B, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000829 "mov{w}\t{$src, $dst|$dst, $src}",
Chris Lattner12208612009-04-10 00:16:23 +0000830 [(set GR16:$dst, (loadi16 addr:$src))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000831def MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000832 "mov{l}\t{$src, $dst|$dst, $src}",
Chris Lattner12208612009-04-10 00:16:23 +0000833 [(set GR32:$dst, (loadi32 addr:$src))]>;
Evan Cheng4e84e452007-08-30 05:49:43 +0000834}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000835
Evan Chengb783fa32007-07-19 01:14:50 +0000836def MOV8mr : I<0x88, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000837 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000838 [(store GR8:$src, addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000839def MOV16mr : I<0x89, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000840 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000841 [(store GR16:$src, addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000842def MOV32mr : I<0x89, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000843 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000844 [(store GR32:$src, addr:$dst)]>;
Dan Gohman744d4622009-04-13 16:09:41 +0000845
Dan Gohman1d8ce9c2009-04-27 16:41:36 +0000846// Versions of MOV8rr, MOV8mr, and MOV8rm that use i8mem_NOREX and GR8_NOREX so
847// that they can be used for copying and storing h registers, which can't be
848// encoded when a REX prefix is present.
Dan Gohman2da0db32009-04-15 00:04:23 +0000849let neverHasSideEffects = 1 in
Dan Gohman40ddc362009-04-15 19:48:57 +0000850def MOV8rr_NOREX : I<0x88, MRMDestReg,
851 (outs GR8_NOREX:$dst), (ins GR8_NOREX:$src),
Dan Gohman2da0db32009-04-15 00:04:23 +0000852 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Evan Chengebc49402009-04-30 00:58:57 +0000853let mayStore = 1 in
Dan Gohman2da0db32009-04-15 00:04:23 +0000854def MOV8mr_NOREX : I<0x88, MRMDestMem,
855 (outs), (ins i8mem_NOREX:$dst, GR8_NOREX:$src),
856 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Evan Chengebc49402009-04-30 00:58:57 +0000857let mayLoad = 1,
858 canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Dan Gohman1d8ce9c2009-04-27 16:41:36 +0000859def MOV8rm_NOREX : I<0x8A, MRMSrcMem,
860 (outs GR8_NOREX:$dst), (ins i8mem_NOREX:$src),
861 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Dan Gohman744d4622009-04-13 16:09:41 +0000862
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000863//===----------------------------------------------------------------------===//
864// Fixed-Register Multiplication and Division Instructions...
865//
866
867// Extra precision multiplication
Evan Cheng55687072007-09-14 21:48:26 +0000868let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Dan Gohman91888f02007-07-31 20:11:57 +0000869def MUL8r : I<0xF6, MRM4r, (outs), (ins GR8:$src), "mul{b}\t$src",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000870 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
871 // This probably ought to be moved to a def : Pat<> if the
872 // syntax can be accepted.
Bill Wendlingf5399032008-12-12 21:15:41 +0000873 [(set AL, (mul AL, GR8:$src)),
874 (implicit EFLAGS)]>; // AL,AH = AL*GR8
875
Chris Lattnerc7e96e72008-01-11 07:18:17 +0000876let Defs = [AX,DX,EFLAGS], Uses = [AX], neverHasSideEffects = 1 in
Bill Wendlingf5399032008-12-12 21:15:41 +0000877def MUL16r : I<0xF7, MRM4r, (outs), (ins GR16:$src),
878 "mul{w}\t$src",
879 []>, OpSize; // AX,DX = AX*GR16
880
Chris Lattnerc7e96e72008-01-11 07:18:17 +0000881let Defs = [EAX,EDX,EFLAGS], Uses = [EAX], neverHasSideEffects = 1 in
Bill Wendlingf5399032008-12-12 21:15:41 +0000882def MUL32r : I<0xF7, MRM4r, (outs), (ins GR32:$src),
883 "mul{l}\t$src",
884 []>; // EAX,EDX = EAX*GR32
885
Evan Cheng55687072007-09-14 21:48:26 +0000886let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000887def MUL8m : I<0xF6, MRM4m, (outs), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000888 "mul{b}\t$src",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000889 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
890 // This probably ought to be moved to a def : Pat<> if the
891 // syntax can be accepted.
Bill Wendlingf5399032008-12-12 21:15:41 +0000892 [(set AL, (mul AL, (loadi8 addr:$src))),
893 (implicit EFLAGS)]>; // AL,AH = AL*[mem8]
894
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000895let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000896let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000897def MUL16m : I<0xF7, MRM4m, (outs), (ins i16mem:$src),
Bill Wendlingf5399032008-12-12 21:15:41 +0000898 "mul{w}\t$src",
899 []>, OpSize; // AX,DX = AX*[mem16]
900
Evan Cheng55687072007-09-14 21:48:26 +0000901let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000902def MUL32m : I<0xF7, MRM4m, (outs), (ins i32mem:$src),
Bill Wendlingf5399032008-12-12 21:15:41 +0000903 "mul{l}\t$src",
904 []>; // EAX,EDX = EAX*[mem32]
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000905}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000906
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000907let neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000908let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000909def IMUL8r : I<0xF6, MRM5r, (outs), (ins GR8:$src), "imul{b}\t$src", []>;
910 // AL,AH = AL*GR8
Evan Cheng55687072007-09-14 21:48:26 +0000911let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Dan Gohman91888f02007-07-31 20:11:57 +0000912def IMUL16r : I<0xF7, MRM5r, (outs), (ins GR16:$src), "imul{w}\t$src", []>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000913 OpSize; // AX,DX = AX*GR16
Evan Cheng55687072007-09-14 21:48:26 +0000914let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000915def IMUL32r : I<0xF7, MRM5r, (outs), (ins GR32:$src), "imul{l}\t$src", []>;
916 // EAX,EDX = EAX*GR32
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000917let mayLoad = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000918let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000919def IMUL8m : I<0xF6, MRM5m, (outs), (ins i8mem :$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000920 "imul{b}\t$src", []>; // AL,AH = AL*[mem8]
Evan Cheng55687072007-09-14 21:48:26 +0000921let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000922def IMUL16m : I<0xF7, MRM5m, (outs), (ins i16mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000923 "imul{w}\t$src", []>, OpSize; // AX,DX = AX*[mem16]
924let Defs = [EAX,EDX], Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000925def IMUL32m : I<0xF7, MRM5m, (outs), (ins i32mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000926 "imul{l}\t$src", []>; // EAX,EDX = EAX*[mem32]
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000927}
Dan Gohmand44572d2008-11-18 21:29:14 +0000928} // neverHasSideEffects
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000929
930// unsigned division/remainder
Dale Johannesend8fd3562008-10-07 18:54:28 +0000931let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000932def DIV8r : I<0xF6, MRM6r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000933 "div{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +0000934let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000935def DIV16r : I<0xF7, MRM6r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000936 "div{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +0000937let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000938def DIV32r : I<0xF7, MRM6r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000939 "div{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000940let mayLoad = 1 in {
Dale Johannesend8fd3562008-10-07 18:54:28 +0000941let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000942def DIV8m : I<0xF6, MRM6m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000943 "div{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +0000944let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000945def DIV16m : I<0xF7, MRM6m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000946 "div{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +0000947let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000948def DIV32m : I<0xF7, MRM6m, (outs), (ins i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000949 "div{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000950}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000951
952// Signed division/remainder.
Dale Johannesend8fd3562008-10-07 18:54:28 +0000953let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000954def IDIV8r : I<0xF6, MRM7r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000955 "idiv{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +0000956let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000957def IDIV16r: I<0xF7, MRM7r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000958 "idiv{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +0000959let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000960def IDIV32r: I<0xF7, MRM7r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000961 "idiv{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000962let mayLoad = 1, mayLoad = 1 in {
Dale Johannesend8fd3562008-10-07 18:54:28 +0000963let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000964def IDIV8m : I<0xF6, MRM7m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000965 "idiv{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +0000966let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000967def IDIV16m: I<0xF7, MRM7m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000968 "idiv{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +0000969let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000970def IDIV32m: I<0xF7, MRM7m, (outs), (ins i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000971 "idiv{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000972}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000973
974//===----------------------------------------------------------------------===//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000975// Two address Instructions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000976//
977let isTwoAddress = 1 in {
978
979// Conditional moves
Evan Cheng950aac02007-09-25 01:57:46 +0000980let Uses = [EFLAGS] in {
Evan Cheng926658c2007-10-05 23:13:21 +0000981let isCommutable = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000982def CMOVB16rr : I<0x42, MRMSrcReg, // if <u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000983 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000984 "cmovb\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000985 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000986 X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000987 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000988def CMOVB32rr : I<0x42, MRMSrcReg, // if <u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000989 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000990 "cmovb\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000991 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000992 X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000993 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000994def CMOVAE16rr: I<0x43, MRMSrcReg, // if >=u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000995 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000996 "cmovae\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000997 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000998 X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000999 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001000def CMOVAE32rr: I<0x43, MRMSrcReg, // if >=u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001001 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001002 "cmovae\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001003 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001004 X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001005 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001006def CMOVE16rr : I<0x44, MRMSrcReg, // if ==, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001007 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001008 "cmove\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001009 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001010 X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001011 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001012def CMOVE32rr : I<0x44, MRMSrcReg, // if ==, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001013 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001014 "cmove\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001015 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001016 X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001017 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001018def CMOVNE16rr: I<0x45, MRMSrcReg, // if !=, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001019 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001020 "cmovne\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001021 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001022 X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001023 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001024def CMOVNE32rr: I<0x45, MRMSrcReg, // if !=, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001025 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001026 "cmovne\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001027 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001028 X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001029 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001030def CMOVBE16rr: I<0x46, MRMSrcReg, // if <=u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001031 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001032 "cmovbe\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001033 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001034 X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001035 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001036def CMOVBE32rr: I<0x46, MRMSrcReg, // if <=u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001037 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001038 "cmovbe\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001039 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001040 X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001041 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001042def CMOVA16rr : I<0x47, MRMSrcReg, // if >u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001043 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001044 "cmova\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001045 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001046 X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001047 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001048def CMOVA32rr : I<0x47, MRMSrcReg, // if >u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001049 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001050 "cmova\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001051 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001052 X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001053 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001054def CMOVL16rr : I<0x4C, MRMSrcReg, // if <s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001055 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001056 "cmovl\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001057 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001058 X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001059 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001060def CMOVL32rr : I<0x4C, MRMSrcReg, // if <s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001061 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001062 "cmovl\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001063 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001064 X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001065 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001066def CMOVGE16rr: I<0x4D, MRMSrcReg, // if >=s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001067 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001068 "cmovge\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001069 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001070 X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001071 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001072def CMOVGE32rr: I<0x4D, MRMSrcReg, // if >=s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001073 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001074 "cmovge\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001075 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001076 X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001077 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001078def CMOVLE16rr: I<0x4E, MRMSrcReg, // if <=s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001079 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001080 "cmovle\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001081 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001082 X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001083 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001084def CMOVLE32rr: I<0x4E, MRMSrcReg, // if <=s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001085 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001086 "cmovle\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001087 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001088 X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001089 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001090def CMOVG16rr : I<0x4F, MRMSrcReg, // if >s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001091 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001092 "cmovg\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001093 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001094 X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001095 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001096def CMOVG32rr : I<0x4F, MRMSrcReg, // if >s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001097 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001098 "cmovg\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001099 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001100 X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001101 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001102def CMOVS16rr : I<0x48, MRMSrcReg, // if signed, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001103 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001104 "cmovs\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001105 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001106 X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001107 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001108def CMOVS32rr : I<0x48, MRMSrcReg, // if signed, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001109 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001110 "cmovs\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001111 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001112 X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001113 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001114def CMOVNS16rr: I<0x49, MRMSrcReg, // if !signed, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001115 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001116 "cmovns\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001117 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001118 X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001119 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001120def CMOVNS32rr: I<0x49, MRMSrcReg, // if !signed, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001121 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001122 "cmovns\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001123 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001124 X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001125 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001126def CMOVP16rr : I<0x4A, MRMSrcReg, // if parity, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001127 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001128 "cmovp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001129 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001130 X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001131 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001132def CMOVP32rr : I<0x4A, MRMSrcReg, // if parity, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001133 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001134 "cmovp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001135 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001136 X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001137 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001138def CMOVNP16rr : I<0x4B, MRMSrcReg, // if !parity, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001139 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001140 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001141 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001142 X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001143 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001144def CMOVNP32rr : I<0x4B, MRMSrcReg, // if !parity, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001145 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001146 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001147 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001148 X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001149 TB;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001150def CMOVO16rr : I<0x40, MRMSrcReg, // if overflow, GR16 = GR16
1151 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1152 "cmovo\t{$src2, $dst|$dst, $src2}",
1153 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
1154 X86_COND_O, EFLAGS))]>,
1155 TB, OpSize;
1156def CMOVO32rr : I<0x40, MRMSrcReg, // if overflow, GR32 = GR32
1157 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1158 "cmovo\t{$src2, $dst|$dst, $src2}",
1159 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
1160 X86_COND_O, EFLAGS))]>,
Evan Cheng950aac02007-09-25 01:57:46 +00001161 TB;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001162def CMOVNO16rr : I<0x41, MRMSrcReg, // if !overflow, GR16 = GR16
1163 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1164 "cmovno\t{$src2, $dst|$dst, $src2}",
1165 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
1166 X86_COND_NO, EFLAGS))]>,
1167 TB, OpSize;
1168def CMOVNO32rr : I<0x41, MRMSrcReg, // if !overflow, GR32 = GR32
1169 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1170 "cmovno\t{$src2, $dst|$dst, $src2}",
1171 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
1172 X86_COND_NO, EFLAGS))]>,
1173 TB;
1174} // isCommutable = 1
Evan Cheng926658c2007-10-05 23:13:21 +00001175
1176def CMOVB16rm : I<0x42, MRMSrcMem, // if <u, GR16 = [mem16]
1177 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1178 "cmovb\t{$src2, $dst|$dst, $src2}",
1179 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1180 X86_COND_B, EFLAGS))]>,
1181 TB, OpSize;
1182def CMOVB32rm : I<0x42, MRMSrcMem, // if <u, GR32 = [mem32]
1183 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1184 "cmovb\t{$src2, $dst|$dst, $src2}",
1185 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1186 X86_COND_B, EFLAGS))]>,
1187 TB;
1188def CMOVAE16rm: I<0x43, MRMSrcMem, // if >=u, GR16 = [mem16]
1189 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1190 "cmovae\t{$src2, $dst|$dst, $src2}",
1191 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1192 X86_COND_AE, EFLAGS))]>,
1193 TB, OpSize;
1194def CMOVAE32rm: I<0x43, MRMSrcMem, // if >=u, GR32 = [mem32]
1195 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1196 "cmovae\t{$src2, $dst|$dst, $src2}",
1197 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1198 X86_COND_AE, EFLAGS))]>,
1199 TB;
1200def CMOVE16rm : I<0x44, MRMSrcMem, // if ==, GR16 = [mem16]
1201 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1202 "cmove\t{$src2, $dst|$dst, $src2}",
1203 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1204 X86_COND_E, EFLAGS))]>,
1205 TB, OpSize;
1206def CMOVE32rm : I<0x44, MRMSrcMem, // if ==, GR32 = [mem32]
1207 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1208 "cmove\t{$src2, $dst|$dst, $src2}",
1209 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1210 X86_COND_E, EFLAGS))]>,
1211 TB;
1212def CMOVNE16rm: I<0x45, MRMSrcMem, // if !=, GR16 = [mem16]
1213 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1214 "cmovne\t{$src2, $dst|$dst, $src2}",
1215 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1216 X86_COND_NE, EFLAGS))]>,
1217 TB, OpSize;
1218def CMOVNE32rm: I<0x45, MRMSrcMem, // if !=, GR32 = [mem32]
1219 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1220 "cmovne\t{$src2, $dst|$dst, $src2}",
1221 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1222 X86_COND_NE, EFLAGS))]>,
1223 TB;
1224def CMOVBE16rm: I<0x46, MRMSrcMem, // if <=u, GR16 = [mem16]
1225 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1226 "cmovbe\t{$src2, $dst|$dst, $src2}",
1227 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1228 X86_COND_BE, EFLAGS))]>,
1229 TB, OpSize;
1230def CMOVBE32rm: I<0x46, MRMSrcMem, // if <=u, GR32 = [mem32]
1231 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1232 "cmovbe\t{$src2, $dst|$dst, $src2}",
1233 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1234 X86_COND_BE, EFLAGS))]>,
1235 TB;
1236def CMOVA16rm : I<0x47, MRMSrcMem, // if >u, GR16 = [mem16]
1237 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1238 "cmova\t{$src2, $dst|$dst, $src2}",
1239 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1240 X86_COND_A, EFLAGS))]>,
1241 TB, OpSize;
1242def CMOVA32rm : I<0x47, MRMSrcMem, // if >u, GR32 = [mem32]
1243 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1244 "cmova\t{$src2, $dst|$dst, $src2}",
1245 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1246 X86_COND_A, EFLAGS))]>,
1247 TB;
1248def CMOVL16rm : I<0x4C, MRMSrcMem, // if <s, GR16 = [mem16]
1249 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1250 "cmovl\t{$src2, $dst|$dst, $src2}",
1251 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1252 X86_COND_L, EFLAGS))]>,
1253 TB, OpSize;
1254def CMOVL32rm : I<0x4C, MRMSrcMem, // if <s, GR32 = [mem32]
1255 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1256 "cmovl\t{$src2, $dst|$dst, $src2}",
1257 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1258 X86_COND_L, EFLAGS))]>,
1259 TB;
1260def CMOVGE16rm: I<0x4D, MRMSrcMem, // if >=s, GR16 = [mem16]
1261 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1262 "cmovge\t{$src2, $dst|$dst, $src2}",
1263 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1264 X86_COND_GE, EFLAGS))]>,
1265 TB, OpSize;
1266def CMOVGE32rm: I<0x4D, MRMSrcMem, // if >=s, GR32 = [mem32]
1267 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1268 "cmovge\t{$src2, $dst|$dst, $src2}",
1269 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1270 X86_COND_GE, EFLAGS))]>,
1271 TB;
1272def CMOVLE16rm: I<0x4E, MRMSrcMem, // if <=s, GR16 = [mem16]
1273 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1274 "cmovle\t{$src2, $dst|$dst, $src2}",
1275 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1276 X86_COND_LE, EFLAGS))]>,
1277 TB, OpSize;
1278def CMOVLE32rm: I<0x4E, MRMSrcMem, // if <=s, GR32 = [mem32]
1279 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1280 "cmovle\t{$src2, $dst|$dst, $src2}",
1281 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1282 X86_COND_LE, EFLAGS))]>,
1283 TB;
1284def CMOVG16rm : I<0x4F, MRMSrcMem, // if >s, GR16 = [mem16]
1285 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1286 "cmovg\t{$src2, $dst|$dst, $src2}",
1287 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1288 X86_COND_G, EFLAGS))]>,
1289 TB, OpSize;
1290def CMOVG32rm : I<0x4F, MRMSrcMem, // if >s, GR32 = [mem32]
1291 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1292 "cmovg\t{$src2, $dst|$dst, $src2}",
1293 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1294 X86_COND_G, EFLAGS))]>,
1295 TB;
1296def CMOVS16rm : I<0x48, MRMSrcMem, // if signed, GR16 = [mem16]
1297 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1298 "cmovs\t{$src2, $dst|$dst, $src2}",
1299 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1300 X86_COND_S, EFLAGS))]>,
1301 TB, OpSize;
1302def CMOVS32rm : I<0x48, MRMSrcMem, // if signed, GR32 = [mem32]
1303 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1304 "cmovs\t{$src2, $dst|$dst, $src2}",
1305 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1306 X86_COND_S, EFLAGS))]>,
1307 TB;
1308def CMOVNS16rm: I<0x49, MRMSrcMem, // if !signed, GR16 = [mem16]
1309 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1310 "cmovns\t{$src2, $dst|$dst, $src2}",
1311 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1312 X86_COND_NS, EFLAGS))]>,
1313 TB, OpSize;
1314def CMOVNS32rm: I<0x49, MRMSrcMem, // if !signed, GR32 = [mem32]
1315 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1316 "cmovns\t{$src2, $dst|$dst, $src2}",
1317 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1318 X86_COND_NS, EFLAGS))]>,
1319 TB;
1320def CMOVP16rm : I<0x4A, MRMSrcMem, // if parity, GR16 = [mem16]
1321 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1322 "cmovp\t{$src2, $dst|$dst, $src2}",
1323 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1324 X86_COND_P, EFLAGS))]>,
1325 TB, OpSize;
1326def CMOVP32rm : I<0x4A, MRMSrcMem, // if parity, GR32 = [mem32]
1327 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1328 "cmovp\t{$src2, $dst|$dst, $src2}",
1329 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1330 X86_COND_P, EFLAGS))]>,
1331 TB;
1332def CMOVNP16rm : I<0x4B, MRMSrcMem, // if !parity, GR16 = [mem16]
1333 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1334 "cmovnp\t{$src2, $dst|$dst, $src2}",
1335 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1336 X86_COND_NP, EFLAGS))]>,
1337 TB, OpSize;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001338def CMOVNP32rm : I<0x4B, MRMSrcMem, // if !parity, GR32 = [mem32]
1339 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1340 "cmovnp\t{$src2, $dst|$dst, $src2}",
1341 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1342 X86_COND_NP, EFLAGS))]>,
1343 TB;
1344def CMOVO16rm : I<0x40, MRMSrcMem, // if overflow, GR16 = [mem16]
1345 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1346 "cmovo\t{$src2, $dst|$dst, $src2}",
1347 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1348 X86_COND_O, EFLAGS))]>,
1349 TB, OpSize;
1350def CMOVO32rm : I<0x40, MRMSrcMem, // if overflow, GR32 = [mem32]
1351 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1352 "cmovo\t{$src2, $dst|$dst, $src2}",
1353 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1354 X86_COND_O, EFLAGS))]>,
1355 TB;
1356def CMOVNO16rm : I<0x41, MRMSrcMem, // if !overflow, GR16 = [mem16]
1357 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1358 "cmovno\t{$src2, $dst|$dst, $src2}",
1359 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1360 X86_COND_NO, EFLAGS))]>,
1361 TB, OpSize;
1362def CMOVNO32rm : I<0x41, MRMSrcMem, // if !overflow, GR32 = [mem32]
1363 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1364 "cmovno\t{$src2, $dst|$dst, $src2}",
1365 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1366 X86_COND_NO, EFLAGS))]>,
1367 TB;
Evan Cheng950aac02007-09-25 01:57:46 +00001368} // Uses = [EFLAGS]
1369
1370
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001371// unary instructions
1372let CodeSize = 2 in {
Evan Cheng55687072007-09-14 21:48:26 +00001373let Defs = [EFLAGS] in {
Dan Gohman91888f02007-07-31 20:11:57 +00001374def NEG8r : I<0xF6, MRM3r, (outs GR8 :$dst), (ins GR8 :$src), "neg{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001375 [(set GR8:$dst, (ineg GR8:$src)),
1376 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001377def NEG16r : I<0xF7, MRM3r, (outs GR16:$dst), (ins GR16:$src), "neg{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001378 [(set GR16:$dst, (ineg GR16:$src)),
1379 (implicit EFLAGS)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001380def NEG32r : I<0xF7, MRM3r, (outs GR32:$dst), (ins GR32:$src), "neg{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001381 [(set GR32:$dst, (ineg GR32:$src)),
1382 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001383let isTwoAddress = 0 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001384 def NEG8m : I<0xF6, MRM3m, (outs), (ins i8mem :$dst), "neg{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001385 [(store (ineg (loadi8 addr:$dst)), addr:$dst),
1386 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001387 def NEG16m : I<0xF7, MRM3m, (outs), (ins i16mem:$dst), "neg{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001388 [(store (ineg (loadi16 addr:$dst)), addr:$dst),
1389 (implicit EFLAGS)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001390 def NEG32m : I<0xF7, MRM3m, (outs), (ins i32mem:$dst), "neg{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001391 [(store (ineg (loadi32 addr:$dst)), addr:$dst),
1392 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001393}
Evan Cheng55687072007-09-14 21:48:26 +00001394} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001395
Evan Chengc6cee682009-01-21 02:09:05 +00001396// Match xor -1 to not. Favors these over a move imm + xor to save code size.
1397let AddedComplexity = 15 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001398def NOT8r : I<0xF6, MRM2r, (outs GR8 :$dst), (ins GR8 :$src), "not{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001399 [(set GR8:$dst, (not GR8:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001400def NOT16r : I<0xF7, MRM2r, (outs GR16:$dst), (ins GR16:$src), "not{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001401 [(set GR16:$dst, (not GR16:$src))]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001402def NOT32r : I<0xF7, MRM2r, (outs GR32:$dst), (ins GR32:$src), "not{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001403 [(set GR32:$dst, (not GR32:$src))]>;
Evan Chengc6cee682009-01-21 02:09:05 +00001404}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001405let isTwoAddress = 0 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001406 def NOT8m : I<0xF6, MRM2m, (outs), (ins i8mem :$dst), "not{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001407 [(store (not (loadi8 addr:$dst)), addr:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001408 def NOT16m : I<0xF7, MRM2m, (outs), (ins i16mem:$dst), "not{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001409 [(store (not (loadi16 addr:$dst)), addr:$dst)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001410 def NOT32m : I<0xF7, MRM2m, (outs), (ins i32mem:$dst), "not{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001411 [(store (not (loadi32 addr:$dst)), addr:$dst)]>;
1412}
1413} // CodeSize
1414
1415// TODO: inc/dec is slow for P4, but fast for Pentium-M.
Evan Cheng55687072007-09-14 21:48:26 +00001416let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001417let CodeSize = 2 in
Dan Gohman91888f02007-07-31 20:11:57 +00001418def INC8r : I<0xFE, MRM0r, (outs GR8 :$dst), (ins GR8 :$src), "inc{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001419 [(set GR8:$dst, (add GR8:$src, 1)),
1420 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001421let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Dan Gohman91888f02007-07-31 20:11:57 +00001422def INC16r : I<0x40, AddRegFrm, (outs GR16:$dst), (ins GR16:$src), "inc{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001423 [(set GR16:$dst, (add GR16:$src, 1)),
1424 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001425 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001426def INC32r : I<0x40, AddRegFrm, (outs GR32:$dst), (ins GR32:$src), "inc{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001427 [(set GR32:$dst, (add GR32:$src, 1)),
1428 (implicit EFLAGS)]>, Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001429}
1430let isTwoAddress = 0, CodeSize = 2 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001431 def INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst), "inc{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001432 [(store (add (loadi8 addr:$dst), 1), addr:$dst),
1433 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001434 def INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001435 [(store (add (loadi16 addr:$dst), 1), addr:$dst),
1436 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001437 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001438 def INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001439 [(store (add (loadi32 addr:$dst), 1), addr:$dst),
1440 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001441 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001442}
1443
1444let CodeSize = 2 in
Dan Gohman91888f02007-07-31 20:11:57 +00001445def DEC8r : I<0xFE, MRM1r, (outs GR8 :$dst), (ins GR8 :$src), "dec{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001446 [(set GR8:$dst, (add GR8:$src, -1)),
1447 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001448let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Dan Gohman91888f02007-07-31 20:11:57 +00001449def DEC16r : I<0x48, AddRegFrm, (outs GR16:$dst), (ins GR16:$src), "dec{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001450 [(set GR16:$dst, (add GR16:$src, -1)),
1451 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001452 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001453def DEC32r : I<0x48, AddRegFrm, (outs GR32:$dst), (ins GR32:$src), "dec{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001454 [(set GR32:$dst, (add GR32:$src, -1)),
1455 (implicit EFLAGS)]>, Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001456}
1457
1458let isTwoAddress = 0, CodeSize = 2 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001459 def DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst), "dec{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001460 [(store (add (loadi8 addr:$dst), -1), addr:$dst),
1461 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001462 def DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001463 [(store (add (loadi16 addr:$dst), -1), addr:$dst),
1464 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001465 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001466 def DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001467 [(store (add (loadi32 addr:$dst), -1), addr:$dst),
1468 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001469 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001470}
Evan Cheng55687072007-09-14 21:48:26 +00001471} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001472
1473// Logical operators...
Evan Cheng55687072007-09-14 21:48:26 +00001474let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001475let isCommutable = 1 in { // X = AND Y, Z --> X = AND Z, Y
1476def AND8rr : I<0x20, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001477 (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001478 "and{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001479 [(set GR8:$dst, (and GR8:$src1, GR8:$src2)),
1480 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001481def AND16rr : I<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001482 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001483 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001484 [(set GR16:$dst, (and GR16:$src1, GR16:$src2)),
1485 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001486def AND32rr : I<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001487 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001488 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001489 [(set GR32:$dst, (and GR32:$src1, GR32:$src2)),
1490 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001491}
1492
1493def AND8rm : I<0x22, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001494 (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001495 "and{b}\t{$src2, $dst|$dst, $src2}",
Chris Lattner12208612009-04-10 00:16:23 +00001496 [(set GR8:$dst, (and GR8:$src1, (loadi8 addr:$src2))),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001497 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001498def AND16rm : I<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001499 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001500 "and{w}\t{$src2, $dst|$dst, $src2}",
Chris Lattner12208612009-04-10 00:16:23 +00001501 [(set GR16:$dst, (and GR16:$src1, (loadi16 addr:$src2))),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001502 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001503def AND32rm : I<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001504 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001505 "and{l}\t{$src2, $dst|$dst, $src2}",
Chris Lattner12208612009-04-10 00:16:23 +00001506 [(set GR32:$dst, (and GR32:$src1, (loadi32 addr:$src2))),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001507 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001508
1509def AND8ri : Ii8<0x80, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001510 (outs GR8 :$dst), (ins GR8 :$src1, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001511 "and{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001512 [(set GR8:$dst, (and GR8:$src1, imm:$src2)),
1513 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001514def AND16ri : Ii16<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001515 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001516 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001517 [(set GR16:$dst, (and GR16:$src1, imm:$src2)),
1518 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001519def AND32ri : Ii32<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001520 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001521 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001522 [(set GR32:$dst, (and GR32:$src1, imm:$src2)),
1523 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001524def AND16ri8 : Ii8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001525 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001526 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001527 [(set GR16:$dst, (and GR16:$src1, i16immSExt8:$src2)),
1528 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001529 OpSize;
1530def AND32ri8 : Ii8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001531 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001532 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001533 [(set GR32:$dst, (and GR32:$src1, i32immSExt8:$src2)),
1534 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001535
1536let isTwoAddress = 0 in {
1537 def AND8mr : I<0x20, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001538 (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001539 "and{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001540 [(store (and (load addr:$dst), GR8:$src), addr:$dst),
1541 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001542 def AND16mr : I<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001543 (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001544 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001545 [(store (and (load addr:$dst), GR16:$src), addr:$dst),
1546 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001547 OpSize;
1548 def AND32mr : I<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001549 (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001550 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001551 [(store (and (load addr:$dst), GR32:$src), addr:$dst),
1552 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001553 def AND8mi : Ii8<0x80, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001554 (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001555 "and{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001556 [(store (and (loadi8 addr:$dst), imm:$src), addr:$dst),
1557 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001558 def AND16mi : Ii16<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001559 (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001560 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001561 [(store (and (loadi16 addr:$dst), imm:$src), addr:$dst),
1562 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001563 OpSize;
1564 def AND32mi : Ii32<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001565 (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001566 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001567 [(store (and (loadi32 addr:$dst), imm:$src), addr:$dst),
1568 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001569 def AND16mi8 : Ii8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001570 (outs), (ins i16mem:$dst, i16i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001571 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001572 [(store (and (load addr:$dst), i16immSExt8:$src), addr:$dst),
1573 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001574 OpSize;
1575 def AND32mi8 : Ii8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001576 (outs), (ins i32mem:$dst, i32i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001577 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001578 [(store (and (load addr:$dst), i32immSExt8:$src), addr:$dst),
1579 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001580}
1581
1582
1583let isCommutable = 1 in { // X = OR Y, Z --> X = OR Z, Y
Evan Chengb783fa32007-07-19 01:14:50 +00001584def OR8rr : I<0x08, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001585 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001586 [(set GR8:$dst, (or GR8:$src1, GR8:$src2)),
1587 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001588def OR16rr : I<0x09, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001589 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001590 [(set GR16:$dst, (or GR16:$src1, GR16:$src2)),
1591 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001592def OR32rr : I<0x09, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001593 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001594 [(set GR32:$dst, (or GR32:$src1, GR32:$src2)),
1595 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001596}
Evan Chengb783fa32007-07-19 01:14:50 +00001597def OR8rm : I<0x0A, MRMSrcMem , (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001598 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001599 [(set GR8:$dst, (or GR8:$src1, (load addr:$src2))),
1600 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001601def OR16rm : I<0x0B, MRMSrcMem , (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001602 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001603 [(set GR16:$dst, (or GR16:$src1, (load addr:$src2))),
1604 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001605def OR32rm : I<0x0B, MRMSrcMem , (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001606 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001607 [(set GR32:$dst, (or GR32:$src1, (load addr:$src2))),
1608 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001609
Evan Chengb783fa32007-07-19 01:14:50 +00001610def OR8ri : Ii8 <0x80, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001611 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001612 [(set GR8:$dst, (or GR8:$src1, imm:$src2)),
1613 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001614def OR16ri : Ii16<0x81, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001615 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001616 [(set GR16:$dst, (or GR16:$src1, imm:$src2)),
1617 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001618def OR32ri : Ii32<0x81, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001619 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001620 [(set GR32:$dst, (or GR32:$src1, imm:$src2)),
1621 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001622
Evan Chengb783fa32007-07-19 01:14:50 +00001623def OR16ri8 : Ii8<0x83, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001624 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001625 [(set GR16:$dst, (or GR16:$src1, i16immSExt8:$src2)),
1626 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001627def OR32ri8 : Ii8<0x83, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001628 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001629 [(set GR32:$dst, (or GR32:$src1, i32immSExt8:$src2)),
1630 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001631let isTwoAddress = 0 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001632 def OR8mr : I<0x08, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001633 "or{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001634 [(store (or (load addr:$dst), GR8:$src), addr:$dst),
1635 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001636 def OR16mr : I<0x09, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001637 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001638 [(store (or (load addr:$dst), GR16:$src), addr:$dst),
1639 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001640 def OR32mr : I<0x09, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001641 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001642 [(store (or (load addr:$dst), GR32:$src), addr:$dst),
1643 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001644 def OR8mi : Ii8<0x80, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001645 "or{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001646 [(store (or (loadi8 addr:$dst), imm:$src), addr:$dst),
1647 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001648 def OR16mi : Ii16<0x81, MRM1m, (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001649 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001650 [(store (or (loadi16 addr:$dst), imm:$src), addr:$dst),
1651 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001652 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001653 def OR32mi : Ii32<0x81, MRM1m, (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001654 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001655 [(store (or (loadi32 addr:$dst), imm:$src), addr:$dst),
1656 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001657 def OR16mi8 : Ii8<0x83, MRM1m, (outs), (ins i16mem:$dst, i16i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001658 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001659 [(store (or (load addr:$dst), i16immSExt8:$src), addr:$dst),
1660 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001661 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001662 def OR32mi8 : Ii8<0x83, MRM1m, (outs), (ins i32mem:$dst, i32i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001663 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001664 [(store (or (load addr:$dst), i32immSExt8:$src), addr:$dst),
1665 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001666} // isTwoAddress = 0
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001667
1668
Evan Cheng6f26e8b2008-06-18 08:13:07 +00001669let isCommutable = 1 in { // X = XOR Y, Z --> X = XOR Z, Y
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001670 def XOR8rr : I<0x30, MRMDestReg,
1671 (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
1672 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001673 [(set GR8:$dst, (xor GR8:$src1, GR8:$src2)),
1674 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001675 def XOR16rr : I<0x31, MRMDestReg,
1676 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1677 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001678 [(set GR16:$dst, (xor GR16:$src1, GR16:$src2)),
1679 (implicit EFLAGS)]>, OpSize;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001680 def XOR32rr : I<0x31, MRMDestReg,
1681 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1682 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001683 [(set GR32:$dst, (xor GR32:$src1, GR32:$src2)),
1684 (implicit EFLAGS)]>;
Evan Cheng6f26e8b2008-06-18 08:13:07 +00001685} // isCommutable = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001686
1687def XOR8rm : I<0x32, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001688 (outs GR8 :$dst), (ins GR8:$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001689 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001690 [(set GR8:$dst, (xor GR8:$src1, (load addr:$src2))),
1691 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001692def XOR16rm : I<0x33, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001693 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001694 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001695 [(set GR16:$dst, (xor GR16:$src1, (load addr:$src2))),
1696 (implicit EFLAGS)]>,
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001697 OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001698def XOR32rm : I<0x33, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001699 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001700 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001701 [(set GR32:$dst, (xor GR32:$src1, (load addr:$src2))),
1702 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001703
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001704def XOR8ri : Ii8<0x80, MRM6r,
1705 (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
1706 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001707 [(set GR8:$dst, (xor GR8:$src1, imm:$src2)),
1708 (implicit EFLAGS)]>;
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001709def XOR16ri : Ii16<0x81, MRM6r,
1710 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
1711 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001712 [(set GR16:$dst, (xor GR16:$src1, imm:$src2)),
1713 (implicit EFLAGS)]>, OpSize;
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001714def XOR32ri : Ii32<0x81, MRM6r,
1715 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
1716 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001717 [(set GR32:$dst, (xor GR32:$src1, imm:$src2)),
1718 (implicit EFLAGS)]>;
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001719def XOR16ri8 : Ii8<0x83, MRM6r,
1720 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
1721 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001722 [(set GR16:$dst, (xor GR16:$src1, i16immSExt8:$src2)),
1723 (implicit EFLAGS)]>,
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001724 OpSize;
1725def XOR32ri8 : Ii8<0x83, MRM6r,
1726 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
1727 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001728 [(set GR32:$dst, (xor GR32:$src1, i32immSExt8:$src2)),
1729 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001730
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001731let isTwoAddress = 0 in {
1732 def XOR8mr : I<0x30, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001733 (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001734 "xor{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001735 [(store (xor (load addr:$dst), GR8:$src), addr:$dst),
1736 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001737 def XOR16mr : I<0x31, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001738 (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001739 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001740 [(store (xor (load addr:$dst), GR16:$src), addr:$dst),
1741 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001742 OpSize;
1743 def XOR32mr : I<0x31, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001744 (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001745 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001746 [(store (xor (load addr:$dst), GR32:$src), addr:$dst),
1747 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001748 def XOR8mi : Ii8<0x80, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001749 (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001750 "xor{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001751 [(store (xor (loadi8 addr:$dst), imm:$src), addr:$dst),
1752 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001753 def XOR16mi : Ii16<0x81, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001754 (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001755 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001756 [(store (xor (loadi16 addr:$dst), imm:$src), addr:$dst),
1757 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001758 OpSize;
1759 def XOR32mi : Ii32<0x81, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001760 (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001761 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001762 [(store (xor (loadi32 addr:$dst), imm:$src), addr:$dst),
1763 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001764 def XOR16mi8 : Ii8<0x83, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001765 (outs), (ins i16mem:$dst, i16i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001766 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001767 [(store (xor (load addr:$dst), i16immSExt8:$src), addr:$dst),
1768 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001769 OpSize;
1770 def XOR32mi8 : Ii8<0x83, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001771 (outs), (ins i32mem:$dst, i32i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001772 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001773 [(store (xor (load addr:$dst), i32immSExt8:$src), addr:$dst),
1774 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001775} // isTwoAddress = 0
Evan Cheng55687072007-09-14 21:48:26 +00001776} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001777
1778// Shift instructions
Evan Cheng55687072007-09-14 21:48:26 +00001779let Defs = [EFLAGS] in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001780let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001781def SHL8rCL : I<0xD2, MRM4r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001782 "shl{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001783 [(set GR8:$dst, (shl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001784def SHL16rCL : I<0xD3, MRM4r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001785 "shl{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001786 [(set GR16:$dst, (shl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001787def SHL32rCL : I<0xD3, MRM4r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001788 "shl{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001789 [(set GR32:$dst, (shl GR32:$src, CL))]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001790} // Uses = [CL]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001791
Evan Chengb783fa32007-07-19 01:14:50 +00001792def SHL8ri : Ii8<0xC0, MRM4r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001793 "shl{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001794 [(set GR8:$dst, (shl GR8:$src1, (i8 imm:$src2)))]>;
1795let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Evan Chengb783fa32007-07-19 01:14:50 +00001796def SHL16ri : Ii8<0xC1, MRM4r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001797 "shl{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001798 [(set GR16:$dst, (shl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001799def SHL32ri : Ii8<0xC1, MRM4r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001800 "shl{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001801 [(set GR32:$dst, (shl GR32:$src1, (i8 imm:$src2)))]>;
Chris Lattnerf4005a82008-01-11 18:00:50 +00001802// NOTE: We don't use shifts of a register by one, because 'add reg,reg' is
1803// cheaper.
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001804} // isConvertibleToThreeAddress = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001805
1806let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001807 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001808 def SHL8mCL : I<0xD2, MRM4m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001809 "shl{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001810 [(store (shl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001811 def SHL16mCL : I<0xD3, MRM4m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001812 "shl{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001813 [(store (shl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001814 def SHL32mCL : I<0xD3, MRM4m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001815 "shl{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001816 [(store (shl (loadi32 addr:$dst), CL), addr:$dst)]>;
1817 }
Evan Chengb783fa32007-07-19 01:14:50 +00001818 def SHL8mi : Ii8<0xC0, MRM4m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001819 "shl{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001820 [(store (shl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001821 def SHL16mi : Ii8<0xC1, MRM4m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001822 "shl{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001823 [(store (shl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1824 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001825 def SHL32mi : Ii8<0xC1, MRM4m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001826 "shl{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001827 [(store (shl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1828
1829 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001830 def SHL8m1 : I<0xD0, MRM4m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001831 "shl{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001832 [(store (shl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001833 def SHL16m1 : I<0xD1, MRM4m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001834 "shl{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001835 [(store (shl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
1836 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001837 def SHL32m1 : I<0xD1, MRM4m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001838 "shl{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001839 [(store (shl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1840}
1841
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001842let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001843def SHR8rCL : I<0xD2, MRM5r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001844 "shr{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001845 [(set GR8:$dst, (srl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001846def SHR16rCL : I<0xD3, MRM5r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001847 "shr{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001848 [(set GR16:$dst, (srl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001849def SHR32rCL : I<0xD3, MRM5r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001850 "shr{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001851 [(set GR32:$dst, (srl GR32:$src, CL))]>;
1852}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001853
Evan Chengb783fa32007-07-19 01:14:50 +00001854def SHR8ri : Ii8<0xC0, MRM5r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001855 "shr{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001856 [(set GR8:$dst, (srl GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001857def SHR16ri : Ii8<0xC1, MRM5r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001858 "shr{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001859 [(set GR16:$dst, (srl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001860def SHR32ri : Ii8<0xC1, MRM5r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001861 "shr{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001862 [(set GR32:$dst, (srl GR32:$src1, (i8 imm:$src2)))]>;
1863
1864// Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001865def SHR8r1 : I<0xD0, MRM5r, (outs GR8:$dst), (ins GR8:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001866 "shr{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001867 [(set GR8:$dst, (srl GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001868def SHR16r1 : I<0xD1, MRM5r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001869 "shr{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001870 [(set GR16:$dst, (srl GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001871def SHR32r1 : I<0xD1, MRM5r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001872 "shr{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001873 [(set GR32:$dst, (srl GR32:$src1, (i8 1)))]>;
1874
1875let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001876 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001877 def SHR8mCL : I<0xD2, MRM5m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001878 "shr{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001879 [(store (srl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001880 def SHR16mCL : I<0xD3, MRM5m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001881 "shr{w}\t{%cl, $dst|$dst, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001882 [(store (srl (loadi16 addr:$dst), CL), addr:$dst)]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001883 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001884 def SHR32mCL : I<0xD3, MRM5m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001885 "shr{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001886 [(store (srl (loadi32 addr:$dst), CL), addr:$dst)]>;
1887 }
Evan Chengb783fa32007-07-19 01:14:50 +00001888 def SHR8mi : Ii8<0xC0, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001889 "shr{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001890 [(store (srl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001891 def SHR16mi : Ii8<0xC1, MRM5m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001892 "shr{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001893 [(store (srl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1894 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001895 def SHR32mi : Ii8<0xC1, MRM5m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001896 "shr{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001897 [(store (srl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1898
1899 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001900 def SHR8m1 : I<0xD0, MRM5m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001901 "shr{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001902 [(store (srl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001903 def SHR16m1 : I<0xD1, MRM5m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001904 "shr{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001905 [(store (srl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001906 def SHR32m1 : I<0xD1, MRM5m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001907 "shr{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001908 [(store (srl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1909}
1910
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001911let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001912def SAR8rCL : I<0xD2, MRM7r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001913 "sar{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001914 [(set GR8:$dst, (sra GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001915def SAR16rCL : I<0xD3, MRM7r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001916 "sar{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001917 [(set GR16:$dst, (sra GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001918def SAR32rCL : I<0xD3, MRM7r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001919 "sar{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001920 [(set GR32:$dst, (sra GR32:$src, CL))]>;
1921}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001922
Evan Chengb783fa32007-07-19 01:14:50 +00001923def SAR8ri : Ii8<0xC0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001924 "sar{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001925 [(set GR8:$dst, (sra GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001926def SAR16ri : Ii8<0xC1, MRM7r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001927 "sar{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001928 [(set GR16:$dst, (sra GR16:$src1, (i8 imm:$src2)))]>,
1929 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001930def SAR32ri : Ii8<0xC1, MRM7r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001931 "sar{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001932 [(set GR32:$dst, (sra GR32:$src1, (i8 imm:$src2)))]>;
1933
1934// Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001935def SAR8r1 : I<0xD0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001936 "sar{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001937 [(set GR8:$dst, (sra GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001938def SAR16r1 : I<0xD1, MRM7r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001939 "sar{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001940 [(set GR16:$dst, (sra GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001941def SAR32r1 : I<0xD1, MRM7r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001942 "sar{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001943 [(set GR32:$dst, (sra GR32:$src1, (i8 1)))]>;
1944
1945let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001946 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001947 def SAR8mCL : I<0xD2, MRM7m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001948 "sar{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001949 [(store (sra (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001950 def SAR16mCL : I<0xD3, MRM7m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001951 "sar{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001952 [(store (sra (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001953 def SAR32mCL : I<0xD3, MRM7m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001954 "sar{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001955 [(store (sra (loadi32 addr:$dst), CL), addr:$dst)]>;
1956 }
Evan Chengb783fa32007-07-19 01:14:50 +00001957 def SAR8mi : Ii8<0xC0, MRM7m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001958 "sar{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001959 [(store (sra (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001960 def SAR16mi : Ii8<0xC1, MRM7m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001961 "sar{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001962 [(store (sra (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1963 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001964 def SAR32mi : Ii8<0xC1, MRM7m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001965 "sar{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001966 [(store (sra (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1967
1968 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001969 def SAR8m1 : I<0xD0, MRM7m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001970 "sar{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001971 [(store (sra (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001972 def SAR16m1 : I<0xD1, MRM7m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001973 "sar{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001974 [(store (sra (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
1975 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001976 def SAR32m1 : I<0xD1, MRM7m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001977 "sar{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001978 [(store (sra (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1979}
1980
1981// Rotate instructions
1982// FIXME: provide shorter instructions when imm8 == 1
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001983let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001984def ROL8rCL : I<0xD2, MRM0r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001985 "rol{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001986 [(set GR8:$dst, (rotl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001987def ROL16rCL : I<0xD3, MRM0r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001988 "rol{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001989 [(set GR16:$dst, (rotl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001990def ROL32rCL : I<0xD3, MRM0r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001991 "rol{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001992 [(set GR32:$dst, (rotl GR32:$src, CL))]>;
1993}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001994
Evan Chengb783fa32007-07-19 01:14:50 +00001995def ROL8ri : Ii8<0xC0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001996 "rol{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001997 [(set GR8:$dst, (rotl GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001998def ROL16ri : Ii8<0xC1, MRM0r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001999 "rol{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002000 [(set GR16:$dst, (rotl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002001def ROL32ri : Ii8<0xC1, MRM0r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002002 "rol{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002003 [(set GR32:$dst, (rotl GR32:$src1, (i8 imm:$src2)))]>;
2004
2005// Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002006def ROL8r1 : I<0xD0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002007 "rol{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002008 [(set GR8:$dst, (rotl GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002009def ROL16r1 : I<0xD1, MRM0r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002010 "rol{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002011 [(set GR16:$dst, (rotl GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002012def ROL32r1 : I<0xD1, MRM0r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002013 "rol{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002014 [(set GR32:$dst, (rotl GR32:$src1, (i8 1)))]>;
2015
2016let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002017 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002018 def ROL8mCL : I<0xD2, MRM0m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002019 "rol{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002020 [(store (rotl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002021 def ROL16mCL : I<0xD3, MRM0m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002022 "rol{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002023 [(store (rotl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002024 def ROL32mCL : I<0xD3, MRM0m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002025 "rol{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002026 [(store (rotl (loadi32 addr:$dst), CL), addr:$dst)]>;
2027 }
Evan Chengb783fa32007-07-19 01:14:50 +00002028 def ROL8mi : Ii8<0xC0, MRM0m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002029 "rol{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002030 [(store (rotl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002031 def ROL16mi : Ii8<0xC1, MRM0m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002032 "rol{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002033 [(store (rotl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2034 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002035 def ROL32mi : Ii8<0xC1, MRM0m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002036 "rol{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002037 [(store (rotl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2038
2039 // Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002040 def ROL8m1 : I<0xD0, MRM0m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002041 "rol{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002042 [(store (rotl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002043 def ROL16m1 : I<0xD1, MRM0m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002044 "rol{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002045 [(store (rotl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
2046 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002047 def ROL32m1 : I<0xD1, MRM0m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002048 "rol{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002049 [(store (rotl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2050}
2051
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002052let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002053def ROR8rCL : I<0xD2, MRM1r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002054 "ror{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002055 [(set GR8:$dst, (rotr GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002056def ROR16rCL : I<0xD3, MRM1r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002057 "ror{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002058 [(set GR16:$dst, (rotr GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002059def ROR32rCL : I<0xD3, MRM1r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002060 "ror{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002061 [(set GR32:$dst, (rotr GR32:$src, CL))]>;
2062}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002063
Evan Chengb783fa32007-07-19 01:14:50 +00002064def ROR8ri : Ii8<0xC0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002065 "ror{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002066 [(set GR8:$dst, (rotr GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002067def ROR16ri : Ii8<0xC1, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002068 "ror{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002069 [(set GR16:$dst, (rotr GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002070def ROR32ri : Ii8<0xC1, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002071 "ror{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002072 [(set GR32:$dst, (rotr GR32:$src1, (i8 imm:$src2)))]>;
2073
2074// Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002075def ROR8r1 : I<0xD0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002076 "ror{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002077 [(set GR8:$dst, (rotr GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002078def ROR16r1 : I<0xD1, MRM1r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002079 "ror{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002080 [(set GR16:$dst, (rotr GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002081def ROR32r1 : I<0xD1, MRM1r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002082 "ror{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002083 [(set GR32:$dst, (rotr GR32:$src1, (i8 1)))]>;
2084
2085let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002086 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002087 def ROR8mCL : I<0xD2, MRM1m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002088 "ror{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002089 [(store (rotr (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002090 def ROR16mCL : I<0xD3, MRM1m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002091 "ror{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002092 [(store (rotr (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002093 def ROR32mCL : I<0xD3, MRM1m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002094 "ror{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002095 [(store (rotr (loadi32 addr:$dst), CL), addr:$dst)]>;
2096 }
Evan Chengb783fa32007-07-19 01:14:50 +00002097 def ROR8mi : Ii8<0xC0, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002098 "ror{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002099 [(store (rotr (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002100 def ROR16mi : Ii8<0xC1, MRM1m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002101 "ror{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002102 [(store (rotr (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2103 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002104 def ROR32mi : Ii8<0xC1, MRM1m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002105 "ror{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002106 [(store (rotr (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2107
2108 // Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002109 def ROR8m1 : I<0xD0, MRM1m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002110 "ror{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002111 [(store (rotr (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002112 def ROR16m1 : I<0xD1, MRM1m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002113 "ror{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002114 [(store (rotr (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
2115 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002116 def ROR32m1 : I<0xD1, MRM1m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002117 "ror{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002118 [(store (rotr (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2119}
2120
2121
2122
2123// Double shift instructions (generalizations of rotate)
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002124let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002125def SHLD32rrCL : I<0xA5, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002126 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002127 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2, CL))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002128def SHRD32rrCL : I<0xAD, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002129 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002130 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2, CL))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002131def SHLD16rrCL : I<0xA5, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002132 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002133 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2, CL))]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002134 TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002135def SHRD16rrCL : I<0xAD, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002136 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002137 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2, CL))]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002138 TB, OpSize;
2139}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002140
2141let isCommutable = 1 in { // These instructions commute to each other.
2142def SHLD32rri8 : Ii8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002143 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002144 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002145 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2,
2146 (i8 imm:$src3)))]>,
2147 TB;
2148def SHRD32rri8 : Ii8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002149 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002150 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002151 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2,
2152 (i8 imm:$src3)))]>,
2153 TB;
2154def SHLD16rri8 : Ii8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002155 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002156 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002157 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2,
2158 (i8 imm:$src3)))]>,
2159 TB, OpSize;
2160def SHRD16rri8 : Ii8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002161 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002162 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002163 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2,
2164 (i8 imm:$src3)))]>,
2165 TB, OpSize;
2166}
2167
2168let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002169 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002170 def SHLD32mrCL : I<0xA5, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002171 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002172 [(store (X86shld (loadi32 addr:$dst), GR32:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002173 addr:$dst)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002174 def SHRD32mrCL : I<0xAD, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002175 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002176 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002177 addr:$dst)]>, TB;
2178 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002179 def SHLD32mri8 : Ii8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002180 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002181 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002182 [(store (X86shld (loadi32 addr:$dst), GR32:$src2,
2183 (i8 imm:$src3)), addr:$dst)]>,
2184 TB;
2185 def SHRD32mri8 : Ii8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002186 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002187 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002188 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2,
2189 (i8 imm:$src3)), addr:$dst)]>,
2190 TB;
2191
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002192 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002193 def SHLD16mrCL : I<0xA5, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002194 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002195 [(store (X86shld (loadi16 addr:$dst), GR16:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002196 addr:$dst)]>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002197 def SHRD16mrCL : I<0xAD, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002198 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002199 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002200 addr:$dst)]>, TB, OpSize;
2201 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002202 def SHLD16mri8 : Ii8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002203 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002204 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002205 [(store (X86shld (loadi16 addr:$dst), GR16:$src2,
2206 (i8 imm:$src3)), addr:$dst)]>,
2207 TB, OpSize;
2208 def SHRD16mri8 : Ii8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002209 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002210 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002211 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2,
2212 (i8 imm:$src3)), addr:$dst)]>,
2213 TB, OpSize;
2214}
Evan Cheng55687072007-09-14 21:48:26 +00002215} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002216
2217
2218// Arithmetic.
Evan Cheng55687072007-09-14 21:48:26 +00002219let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002220let isCommutable = 1 in { // X = ADD Y, Z --> X = ADD Z, Y
Bill Wendlingae034ed2008-12-12 00:56:36 +00002221// Register-Register Addition
2222def ADD8rr : I<0x00, MRMDestReg, (outs GR8 :$dst),
2223 (ins GR8 :$src1, GR8 :$src2),
2224 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002225 [(set GR8:$dst, (add GR8:$src1, GR8:$src2)),
Bill Wendlingae034ed2008-12-12 00:56:36 +00002226 (implicit EFLAGS)]>;
2227
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002228let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Bill Wendlingae034ed2008-12-12 00:56:36 +00002229// Register-Register Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002230def ADD16rr : I<0x01, MRMDestReg, (outs GR16:$dst),
2231 (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002232 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002233 [(set GR16:$dst, (add GR16:$src1, GR16:$src2)),
2234 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002235def ADD32rr : I<0x01, MRMDestReg, (outs GR32:$dst),
2236 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002237 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002238 [(set GR32:$dst, (add GR32:$src1, GR32:$src2)),
2239 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002240} // end isConvertibleToThreeAddress
2241} // end isCommutable
Bill Wendlingae034ed2008-12-12 00:56:36 +00002242
2243// Register-Memory Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002244def ADD8rm : I<0x02, MRMSrcMem, (outs GR8 :$dst),
2245 (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002246 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002247 [(set GR8:$dst, (add GR8:$src1, (load addr:$src2))),
2248 (implicit EFLAGS)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002249def ADD16rm : I<0x03, MRMSrcMem, (outs GR16:$dst),
2250 (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002251 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002252 [(set GR16:$dst, (add GR16:$src1, (load addr:$src2))),
2253 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002254def ADD32rm : I<0x03, MRMSrcMem, (outs GR32:$dst),
2255 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002256 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002257 [(set GR32:$dst, (add GR32:$src1, (load addr:$src2))),
2258 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002259
Bill Wendlingae034ed2008-12-12 00:56:36 +00002260// Register-Integer Addition
2261def ADD8ri : Ii8<0x80, MRM0r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
2262 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002263 [(set GR8:$dst, (add GR8:$src1, imm:$src2)),
2264 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002265
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002266let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Bill Wendlingae034ed2008-12-12 00:56:36 +00002267// Register-Integer Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002268def ADD16ri : Ii16<0x81, MRM0r, (outs GR16:$dst),
2269 (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002270 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002271 [(set GR16:$dst, (add GR16:$src1, imm:$src2)),
2272 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002273def ADD32ri : Ii32<0x81, MRM0r, (outs GR32:$dst),
2274 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002275 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002276 [(set GR32:$dst, (add GR32:$src1, imm:$src2)),
2277 (implicit EFLAGS)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002278def ADD16ri8 : Ii8<0x83, MRM0r, (outs GR16:$dst),
2279 (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002280 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002281 [(set GR16:$dst, (add GR16:$src1, i16immSExt8:$src2)),
2282 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002283def ADD32ri8 : Ii8<0x83, MRM0r, (outs GR32:$dst),
2284 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002285 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002286 [(set GR32:$dst, (add GR32:$src1, i32immSExt8:$src2)),
2287 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002288}
2289
2290let isTwoAddress = 0 in {
Bill Wendlingae034ed2008-12-12 00:56:36 +00002291 // Memory-Register Addition
Bill Wendlingf5399032008-12-12 21:15:41 +00002292 def ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002293 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002294 [(store (add (load addr:$dst), GR8:$src2), addr:$dst),
2295 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002296 def ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002297 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002298 [(store (add (load addr:$dst), GR16:$src2), addr:$dst),
2299 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002300 def ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002301 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002302 [(store (add (load addr:$dst), GR32:$src2), addr:$dst),
2303 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002304 def ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002305 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002306 [(store (add (loadi8 addr:$dst), imm:$src2), addr:$dst),
2307 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002308 def ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002309 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002310 [(store (add (loadi16 addr:$dst), imm:$src2), addr:$dst),
2311 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002312 def ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002313 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002314 [(store (add (loadi32 addr:$dst), imm:$src2), addr:$dst),
2315 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002316 def ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002317 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002318 [(store (add (load addr:$dst), i16immSExt8:$src2),
2319 addr:$dst),
2320 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002321 def ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002322 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002323 [(store (add (load addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002324 addr:$dst),
2325 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002326}
2327
Evan Cheng259471d2007-10-05 17:59:57 +00002328let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002329let isCommutable = 1 in { // X = ADC Y, Z --> X = ADC Z, Y
Dale Johannesen747fe522009-06-02 03:12:52 +00002330def ADC8rr : I<0x10, MRMDestReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002331 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002332 [(set GR8:$dst, (adde GR8:$src1, GR8:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002333def ADC16rr : I<0x11, MRMDestReg, (outs GR16:$dst),
2334 (ins GR16:$src1, GR16:$src2),
2335 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002336 [(set GR16:$dst, (adde GR16:$src1, GR16:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002337def ADC32rr : I<0x11, MRMDestReg, (outs GR32:$dst),
2338 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002339 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002340 [(set GR32:$dst, (adde GR32:$src1, GR32:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002341}
Dale Johannesen06b83f12009-05-18 17:44:15 +00002342def ADC8rm : I<0x12, MRMSrcMem , (outs GR8:$dst),
2343 (ins GR8:$src1, i8mem:$src2),
2344 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002345 [(set GR8:$dst, (adde GR8:$src1, (load addr:$src2)))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002346def ADC16rm : I<0x13, MRMSrcMem , (outs GR16:$dst),
2347 (ins GR16:$src1, i16mem:$src2),
2348 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002349 [(set GR16:$dst, (adde GR16:$src1, (load addr:$src2)))]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002350 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002351def ADC32rm : I<0x13, MRMSrcMem , (outs GR32:$dst),
2352 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002353 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002354 [(set GR32:$dst, (adde GR32:$src1, (load addr:$src2)))]>;
2355def ADC8ri : Ii8<0x80, MRM2r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002356 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002357 [(set GR8:$dst, (adde GR8:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002358def ADC16ri : Ii16<0x81, MRM2r, (outs GR16:$dst),
2359 (ins GR16:$src1, i16imm:$src2),
2360 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002361 [(set GR16:$dst, (adde GR16:$src1, imm:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002362def ADC16ri8 : Ii8<0x83, MRM2r, (outs GR16:$dst),
2363 (ins GR16:$src1, i16i8imm:$src2),
2364 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002365 [(set GR16:$dst, (adde GR16:$src1, i16immSExt8:$src2))]>,
2366 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002367def ADC32ri : Ii32<0x81, MRM2r, (outs GR32:$dst),
2368 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002369 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002370 [(set GR32:$dst, (adde GR32:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002371def ADC32ri8 : Ii8<0x83, MRM2r, (outs GR32:$dst),
2372 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002373 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002374 [(set GR32:$dst, (adde GR32:$src1, i32immSExt8:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002375
2376let isTwoAddress = 0 in {
Dale Johannesen747fe522009-06-02 03:12:52 +00002377 def ADC8mr : I<0x10, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002378 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002379 [(store (adde (load addr:$dst), GR8:$src2), addr:$dst)]>;
2380 def ADC16mr : I<0x11, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002381 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002382 [(store (adde (load addr:$dst), GR16:$src2), addr:$dst)]>,
2383 OpSize;
2384 def ADC32mr : I<0x11, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002385 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002386 [(store (adde (load addr:$dst), GR32:$src2), addr:$dst)]>;
2387 def ADC8mi : Ii8<0x80, MRM2m, (outs), (ins i8mem:$dst, i8imm:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002388 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002389 [(store (adde (loadi8 addr:$dst), imm:$src2), addr:$dst)]>;
2390 def ADC16mi : Ii16<0x81, MRM2m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002391 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002392 [(store (adde (loadi16 addr:$dst), imm:$src2), addr:$dst)]>,
2393 OpSize;
2394 def ADC16mi8 : Ii8<0x83, MRM2m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002395 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002396 [(store (adde (load addr:$dst), i16immSExt8:$src2), addr:$dst)]>,
2397 OpSize;
2398 def ADC32mi : Ii32<0x81, MRM2m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002399 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002400 [(store (adde (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
2401 def ADC32mi8 : Ii8<0x83, MRM2m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002402 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002403 [(store (adde (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
2404}
Evan Cheng259471d2007-10-05 17:59:57 +00002405} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002406
Bill Wendlingae034ed2008-12-12 00:56:36 +00002407// Register-Register Subtraction
2408def SUB8rr : I<0x28, MRMDestReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
2409 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002410 [(set GR8:$dst, (sub GR8:$src1, GR8:$src2)),
2411 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002412def SUB16rr : I<0x29, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
2413 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002414 [(set GR16:$dst, (sub GR16:$src1, GR16:$src2)),
2415 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002416def SUB32rr : I<0x29, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
2417 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002418 [(set GR32:$dst, (sub GR32:$src1, GR32:$src2)),
2419 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002420
2421// Register-Memory Subtraction
2422def SUB8rm : I<0x2A, MRMSrcMem, (outs GR8 :$dst),
2423 (ins GR8 :$src1, i8mem :$src2),
2424 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002425 [(set GR8:$dst, (sub GR8:$src1, (load addr:$src2))),
2426 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002427def SUB16rm : I<0x2B, MRMSrcMem, (outs GR16:$dst),
2428 (ins GR16:$src1, i16mem:$src2),
2429 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002430 [(set GR16:$dst, (sub GR16:$src1, (load addr:$src2))),
2431 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002432def SUB32rm : I<0x2B, MRMSrcMem, (outs GR32:$dst),
2433 (ins GR32:$src1, i32mem:$src2),
2434 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002435 [(set GR32:$dst, (sub GR32:$src1, (load addr:$src2))),
2436 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002437
2438// Register-Integer Subtraction
2439def SUB8ri : Ii8 <0x80, MRM5r, (outs GR8:$dst),
2440 (ins GR8:$src1, i8imm:$src2),
2441 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002442 [(set GR8:$dst, (sub GR8:$src1, imm:$src2)),
2443 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002444def SUB16ri : Ii16<0x81, MRM5r, (outs GR16:$dst),
2445 (ins GR16:$src1, i16imm:$src2),
2446 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002447 [(set GR16:$dst, (sub GR16:$src1, imm:$src2)),
2448 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002449def SUB32ri : Ii32<0x81, MRM5r, (outs GR32:$dst),
2450 (ins GR32:$src1, i32imm:$src2),
2451 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002452 [(set GR32:$dst, (sub GR32:$src1, imm:$src2)),
2453 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002454def SUB16ri8 : Ii8<0x83, MRM5r, (outs GR16:$dst),
2455 (ins GR16:$src1, i16i8imm:$src2),
2456 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002457 [(set GR16:$dst, (sub GR16:$src1, i16immSExt8:$src2)),
2458 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002459def SUB32ri8 : Ii8<0x83, MRM5r, (outs GR32:$dst),
2460 (ins GR32:$src1, i32i8imm:$src2),
2461 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002462 [(set GR32:$dst, (sub GR32:$src1, i32immSExt8:$src2)),
2463 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002464
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002465let isTwoAddress = 0 in {
Bill Wendlingae034ed2008-12-12 00:56:36 +00002466 // Memory-Register Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +00002467 def SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002468 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002469 [(store (sub (load addr:$dst), GR8:$src2), addr:$dst),
2470 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002471 def SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002472 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002473 [(store (sub (load addr:$dst), GR16:$src2), addr:$dst),
2474 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002475 def SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002476 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002477 [(store (sub (load addr:$dst), GR32:$src2), addr:$dst),
2478 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002479
2480 // Memory-Integer Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +00002481 def SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002482 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002483 [(store (sub (loadi8 addr:$dst), imm:$src2), addr:$dst),
2484 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002485 def SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002486 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002487 [(store (sub (loadi16 addr:$dst), imm:$src2),addr:$dst),
2488 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002489 def SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002490 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002491 [(store (sub (loadi32 addr:$dst), imm:$src2),addr:$dst),
2492 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002493 def SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002494 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002495 [(store (sub (load addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002496 addr:$dst),
2497 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002498 def SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002499 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002500 [(store (sub (load addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002501 addr:$dst),
2502 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002503}
2504
Evan Cheng259471d2007-10-05 17:59:57 +00002505let Uses = [EFLAGS] in {
Dale Johannesen06b83f12009-05-18 17:44:15 +00002506def SBB8rr : I<0x18, MRMDestReg, (outs GR8:$dst),
2507 (ins GR8:$src1, GR8:$src2),
2508 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002509 [(set GR8:$dst, (sube GR8:$src1, GR8:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002510def SBB16rr : I<0x19, MRMDestReg, (outs GR16:$dst),
2511 (ins GR16:$src1, GR16:$src2),
2512 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002513 [(set GR16:$dst, (sube GR16:$src1, GR16:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002514def SBB32rr : I<0x19, MRMDestReg, (outs GR32:$dst),
2515 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002516 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002517 [(set GR32:$dst, (sube GR32:$src1, GR32:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002518
2519let isTwoAddress = 0 in {
Dale Johannesen06b83f12009-05-18 17:44:15 +00002520 def SBB8mr : I<0x18, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
2521 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002522 [(store (sube (load addr:$dst), GR8:$src2), addr:$dst)]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002523 def SBB16mr : I<0x19, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
2524 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002525 [(store (sube (load addr:$dst), GR16:$src2), addr:$dst)]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002526 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002527 def SBB32mr : I<0x19, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002528 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002529 [(store (sube (load addr:$dst), GR32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002530 def SBB8mi : Ii32<0x80, MRM3m, (outs), (ins i8mem:$dst, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002531 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002532 [(store (sube (loadi8 addr:$dst), imm:$src2), addr:$dst)]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002533 def SBB16mi : Ii16<0x81, MRM3m, (outs), (ins i16mem:$dst, i16imm:$src2),
2534 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002535 [(store (sube (loadi16 addr:$dst), imm:$src2), addr:$dst)]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002536 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002537 def SBB16mi8 : Ii8<0x83, MRM3m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
2538 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002539 [(store (sube (load addr:$dst), i16immSExt8:$src2), addr:$dst)]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002540 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002541 def SBB32mi : Ii32<0x81, MRM3m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002542 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002543 [(store (sube (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002544 def SBB32mi8 : Ii8<0x83, MRM3m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002545 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002546 [(store (sube (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002547}
Dale Johannesen06b83f12009-05-18 17:44:15 +00002548def SBB8rm : I<0x1A, MRMSrcMem, (outs GR8:$dst), (ins GR8:$src1, i8mem:$src2),
2549 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002550 [(set GR8:$dst, (sube GR8:$src1, (load addr:$src2)))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002551def SBB16rm : I<0x1B, MRMSrcMem, (outs GR16:$dst),
2552 (ins GR16:$src1, i16mem:$src2),
2553 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002554 [(set GR16:$dst, (sube GR16:$src1, (load addr:$src2)))]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002555 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002556def SBB32rm : I<0x1B, MRMSrcMem, (outs GR32:$dst),
2557 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002558 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002559 [(set GR32:$dst, (sube GR32:$src1, (load addr:$src2)))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002560def SBB8ri : Ii8<0x80, MRM3r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
2561 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002562 [(set GR8:$dst, (sube GR8:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002563def SBB16ri : Ii16<0x81, MRM3r, (outs GR16:$dst),
2564 (ins GR16:$src1, i16imm:$src2),
2565 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002566 [(set GR16:$dst, (sube GR16:$src1, imm:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002567def SBB16ri8 : Ii8<0x83, MRM3r, (outs GR16:$dst),
2568 (ins GR16:$src1, i16i8imm:$src2),
2569 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002570 [(set GR16:$dst, (sube GR16:$src1, i16immSExt8:$src2))]>,
2571 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002572def SBB32ri : Ii32<0x81, MRM3r, (outs GR32:$dst),
2573 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002574 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002575 [(set GR32:$dst, (sube GR32:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002576def SBB32ri8 : Ii8<0x83, MRM3r, (outs GR32:$dst),
2577 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002578 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002579 [(set GR32:$dst, (sube GR32:$src1, i32immSExt8:$src2))]>;
Evan Cheng259471d2007-10-05 17:59:57 +00002580} // Uses = [EFLAGS]
Evan Cheng55687072007-09-14 21:48:26 +00002581} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002582
Evan Cheng55687072007-09-14 21:48:26 +00002583let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002584let isCommutable = 1 in { // X = IMUL Y, Z --> X = IMUL Z, Y
Bill Wendlingf5399032008-12-12 21:15:41 +00002585// Register-Register Signed Integer Multiply
Bill Wendlingae034ed2008-12-12 00:56:36 +00002586def IMUL16rr : I<0xAF, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002587 "imul{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002588 [(set GR16:$dst, (mul GR16:$src1, GR16:$src2)),
2589 (implicit EFLAGS)]>, TB, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002590def IMUL32rr : I<0xAF, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002591 "imul{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002592 [(set GR32:$dst, (mul GR32:$src1, GR32:$src2)),
2593 (implicit EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002594}
Bill Wendlingae034ed2008-12-12 00:56:36 +00002595
Bill Wendlingf5399032008-12-12 21:15:41 +00002596// Register-Memory Signed Integer Multiply
Bill Wendlingae034ed2008-12-12 00:56:36 +00002597def IMUL16rm : I<0xAF, MRMSrcMem, (outs GR16:$dst),
2598 (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002599 "imul{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002600 [(set GR16:$dst, (mul GR16:$src1, (load addr:$src2))),
2601 (implicit EFLAGS)]>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002602def IMUL32rm : I<0xAF, MRMSrcMem, (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002603 "imul{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002604 [(set GR32:$dst, (mul GR32:$src1, (load addr:$src2))),
2605 (implicit EFLAGS)]>, TB;
Evan Cheng55687072007-09-14 21:48:26 +00002606} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002607} // end Two Address instructions
2608
2609// Suprisingly enough, these are not two address instructions!
Evan Cheng55687072007-09-14 21:48:26 +00002610let Defs = [EFLAGS] in {
Bill Wendlingf5399032008-12-12 21:15:41 +00002611// Register-Integer Signed Integer Multiply
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002612def IMUL16rri : Ii16<0x69, MRMSrcReg, // GR16 = GR16*I16
Evan Chengb783fa32007-07-19 01:14:50 +00002613 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002614 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002615 [(set GR16:$dst, (mul GR16:$src1, imm:$src2)),
2616 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002617def IMUL32rri : Ii32<0x69, MRMSrcReg, // GR32 = GR32*I32
Evan Chengb783fa32007-07-19 01:14:50 +00002618 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002619 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002620 [(set GR32:$dst, (mul GR32:$src1, imm:$src2)),
2621 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002622def IMUL16rri8 : Ii8<0x6B, MRMSrcReg, // GR16 = GR16*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002623 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002624 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002625 [(set GR16:$dst, (mul GR16:$src1, i16immSExt8:$src2)),
2626 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002627def IMUL32rri8 : Ii8<0x6B, MRMSrcReg, // GR32 = GR32*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002628 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002629 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002630 [(set GR32:$dst, (mul GR32:$src1, i32immSExt8:$src2)),
2631 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002632
Bill Wendlingf5399032008-12-12 21:15:41 +00002633// Memory-Integer Signed Integer Multiply
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002634def IMUL16rmi : Ii16<0x69, MRMSrcMem, // GR16 = [mem16]*I16
Evan Chengb783fa32007-07-19 01:14:50 +00002635 (outs GR16:$dst), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002636 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002637 [(set GR16:$dst, (mul (load addr:$src1), imm:$src2)),
2638 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002639def IMUL32rmi : Ii32<0x69, MRMSrcMem, // GR32 = [mem32]*I32
Evan Chengb783fa32007-07-19 01:14:50 +00002640 (outs GR32:$dst), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002641 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002642 [(set GR32:$dst, (mul (load addr:$src1), imm:$src2)),
2643 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002644def IMUL16rmi8 : Ii8<0x6B, MRMSrcMem, // GR16 = [mem16]*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002645 (outs GR16:$dst), (ins i16mem:$src1, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002646 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002647 [(set GR16:$dst, (mul (load addr:$src1),
Bill Wendlingf5399032008-12-12 21:15:41 +00002648 i16immSExt8:$src2)),
2649 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002650def IMUL32rmi8 : Ii8<0x6B, MRMSrcMem, // GR32 = [mem32]*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002651 (outs GR32:$dst), (ins i32mem:$src1, i32i8imm: $src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002652 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002653 [(set GR32:$dst, (mul (load addr:$src1),
Bill Wendlingf5399032008-12-12 21:15:41 +00002654 i32immSExt8:$src2)),
2655 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +00002656} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002657
2658//===----------------------------------------------------------------------===//
2659// Test instructions are just like AND, except they don't generate a result.
2660//
Evan Cheng950aac02007-09-25 01:57:46 +00002661let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002662let isCommutable = 1 in { // TEST X, Y --> TEST Y, X
Evan Chengb783fa32007-07-19 01:14:50 +00002663def TEST8rr : I<0x84, MRMDestReg, (outs), (ins GR8:$src1, GR8:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002664 "test{b}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002665 [(X86cmp (and_su GR8:$src1, GR8:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002666 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002667def TEST16rr : I<0x85, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002668 "test{w}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002669 [(X86cmp (and_su GR16:$src1, GR16:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002670 (implicit EFLAGS)]>,
2671 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002672def TEST32rr : I<0x85, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002673 "test{l}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002674 [(X86cmp (and_su GR32:$src1, GR32:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002675 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002676}
2677
Evan Chengb783fa32007-07-19 01:14:50 +00002678def TEST8rm : I<0x84, MRMSrcMem, (outs), (ins GR8 :$src1, i8mem :$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002679 "test{b}\t{$src2, $src1|$src1, $src2}",
2680 [(X86cmp (and GR8:$src1, (loadi8 addr:$src2)), 0),
2681 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002682def TEST16rm : I<0x85, MRMSrcMem, (outs), (ins GR16:$src1, i16mem:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002683 "test{w}\t{$src2, $src1|$src1, $src2}",
2684 [(X86cmp (and GR16:$src1, (loadi16 addr:$src2)), 0),
2685 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002686def TEST32rm : I<0x85, MRMSrcMem, (outs), (ins GR32:$src1, i32mem:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002687 "test{l}\t{$src2, $src1|$src1, $src2}",
2688 [(X86cmp (and GR32:$src1, (loadi32 addr:$src2)), 0),
2689 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002690
2691def TEST8ri : Ii8 <0xF6, MRM0r, // flags = GR8 & imm8
Evan Chengb783fa32007-07-19 01:14:50 +00002692 (outs), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002693 "test{b}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002694 [(X86cmp (and_su GR8:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002695 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002696def TEST16ri : Ii16<0xF7, MRM0r, // flags = GR16 & imm16
Evan Chengb783fa32007-07-19 01:14:50 +00002697 (outs), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002698 "test{w}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002699 [(X86cmp (and_su GR16:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002700 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002701def TEST32ri : Ii32<0xF7, MRM0r, // flags = GR32 & imm32
Evan Chengb783fa32007-07-19 01:14:50 +00002702 (outs), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002703 "test{l}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002704 [(X86cmp (and_su GR32:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002705 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002706
Evan Cheng621216e2007-09-29 00:00:36 +00002707def TEST8mi : Ii8 <0xF6, MRM0m, // flags = [mem8] & imm8
Evan Chengb783fa32007-07-19 01:14:50 +00002708 (outs), (ins i8mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002709 "test{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002710 [(X86cmp (and (loadi8 addr:$src1), imm:$src2), 0),
2711 (implicit EFLAGS)]>;
2712def TEST16mi : Ii16<0xF7, MRM0m, // flags = [mem16] & imm16
Evan Chengb783fa32007-07-19 01:14:50 +00002713 (outs), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002714 "test{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002715 [(X86cmp (and (loadi16 addr:$src1), imm:$src2), 0),
2716 (implicit EFLAGS)]>, OpSize;
2717def TEST32mi : Ii32<0xF7, MRM0m, // flags = [mem32] & imm32
Evan Chengb783fa32007-07-19 01:14:50 +00002718 (outs), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002719 "test{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002720 [(X86cmp (and (loadi32 addr:$src1), imm:$src2), 0),
Evan Cheng950aac02007-09-25 01:57:46 +00002721 (implicit EFLAGS)]>;
2722} // Defs = [EFLAGS]
2723
2724
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002725// Condition code ops, incl. set if equal/not equal/...
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002726let Defs = [EFLAGS], Uses = [AH], neverHasSideEffects = 1 in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002727def SAHF : I<0x9E, RawFrm, (outs), (ins), "sahf", []>; // flags = AH
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002728let Defs = [AH], Uses = [EFLAGS], neverHasSideEffects = 1 in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002729def LAHF : I<0x9F, RawFrm, (outs), (ins), "lahf", []>; // AH = flags
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002730
Evan Cheng950aac02007-09-25 01:57:46 +00002731let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002732def SETEr : I<0x94, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002733 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002734 "sete\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002735 [(set GR8:$dst, (X86setcc X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002736 TB; // GR8 = ==
2737def SETEm : I<0x94, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002738 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002739 "sete\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002740 [(store (X86setcc X86_COND_E, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002741 TB; // [mem8] = ==
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002742
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002743def SETNEr : I<0x95, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002744 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002745 "setne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002746 [(set GR8:$dst, (X86setcc X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002747 TB; // GR8 = !=
2748def SETNEm : I<0x95, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002749 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002750 "setne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002751 [(store (X86setcc X86_COND_NE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002752 TB; // [mem8] = !=
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002753
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002754def SETLr : I<0x9C, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002755 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002756 "setl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002757 [(set GR8:$dst, (X86setcc X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002758 TB; // GR8 = < signed
2759def SETLm : I<0x9C, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002760 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002761 "setl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002762 [(store (X86setcc X86_COND_L, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002763 TB; // [mem8] = < signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002764
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002765def SETGEr : I<0x9D, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002766 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002767 "setge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002768 [(set GR8:$dst, (X86setcc X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002769 TB; // GR8 = >= signed
2770def SETGEm : I<0x9D, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002771 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002772 "setge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002773 [(store (X86setcc X86_COND_GE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002774 TB; // [mem8] = >= signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002775
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002776def SETLEr : I<0x9E, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002777 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002778 "setle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002779 [(set GR8:$dst, (X86setcc X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002780 TB; // GR8 = <= signed
2781def SETLEm : I<0x9E, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002782 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002783 "setle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002784 [(store (X86setcc X86_COND_LE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002785 TB; // [mem8] = <= signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002786
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002787def SETGr : I<0x9F, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002788 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002789 "setg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002790 [(set GR8:$dst, (X86setcc X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002791 TB; // GR8 = > signed
2792def SETGm : I<0x9F, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002793 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002794 "setg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002795 [(store (X86setcc X86_COND_G, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002796 TB; // [mem8] = > signed
2797
2798def SETBr : I<0x92, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002799 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002800 "setb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002801 [(set GR8:$dst, (X86setcc X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002802 TB; // GR8 = < unsign
2803def SETBm : I<0x92, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002804 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002805 "setb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002806 [(store (X86setcc X86_COND_B, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002807 TB; // [mem8] = < unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002808
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002809def SETAEr : I<0x93, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002810 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002811 "setae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002812 [(set GR8:$dst, (X86setcc X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002813 TB; // GR8 = >= unsign
2814def SETAEm : I<0x93, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002815 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002816 "setae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002817 [(store (X86setcc X86_COND_AE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002818 TB; // [mem8] = >= unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002819
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002820def SETBEr : I<0x96, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002821 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002822 "setbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002823 [(set GR8:$dst, (X86setcc X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002824 TB; // GR8 = <= unsign
2825def SETBEm : I<0x96, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002826 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002827 "setbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002828 [(store (X86setcc X86_COND_BE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002829 TB; // [mem8] = <= unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002830
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002831def SETAr : I<0x97, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002832 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002833 "seta\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002834 [(set GR8:$dst, (X86setcc X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002835 TB; // GR8 = > signed
2836def SETAm : I<0x97, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002837 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002838 "seta\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002839 [(store (X86setcc X86_COND_A, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002840 TB; // [mem8] = > signed
2841
2842def SETSr : I<0x98, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002843 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002844 "sets\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002845 [(set GR8:$dst, (X86setcc X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002846 TB; // GR8 = <sign bit>
2847def SETSm : I<0x98, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002848 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002849 "sets\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002850 [(store (X86setcc X86_COND_S, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002851 TB; // [mem8] = <sign bit>
2852def SETNSr : I<0x99, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002853 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002854 "setns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002855 [(set GR8:$dst, (X86setcc X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002856 TB; // GR8 = !<sign bit>
2857def SETNSm : I<0x99, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002858 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002859 "setns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002860 [(store (X86setcc X86_COND_NS, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002861 TB; // [mem8] = !<sign bit>
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002862
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002863def SETPr : I<0x9A, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002864 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002865 "setp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002866 [(set GR8:$dst, (X86setcc X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002867 TB; // GR8 = parity
2868def SETPm : I<0x9A, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002869 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002870 "setp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002871 [(store (X86setcc X86_COND_P, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002872 TB; // [mem8] = parity
2873def SETNPr : I<0x9B, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002874 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002875 "setnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002876 [(set GR8:$dst, (X86setcc X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002877 TB; // GR8 = not parity
2878def SETNPm : I<0x9B, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002879 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002880 "setnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002881 [(store (X86setcc X86_COND_NP, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002882 TB; // [mem8] = not parity
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002883
2884def SETOr : I<0x90, MRM0r,
2885 (outs GR8 :$dst), (ins),
2886 "seto\t$dst",
2887 [(set GR8:$dst, (X86setcc X86_COND_O, EFLAGS))]>,
2888 TB; // GR8 = overflow
2889def SETOm : I<0x90, MRM0m,
2890 (outs), (ins i8mem:$dst),
2891 "seto\t$dst",
2892 [(store (X86setcc X86_COND_O, EFLAGS), addr:$dst)]>,
2893 TB; // [mem8] = overflow
2894def SETNOr : I<0x91, MRM0r,
2895 (outs GR8 :$dst), (ins),
2896 "setno\t$dst",
2897 [(set GR8:$dst, (X86setcc X86_COND_NO, EFLAGS))]>,
2898 TB; // GR8 = not overflow
2899def SETNOm : I<0x91, MRM0m,
2900 (outs), (ins i8mem:$dst),
2901 "setno\t$dst",
2902 [(store (X86setcc X86_COND_NO, EFLAGS), addr:$dst)]>,
2903 TB; // [mem8] = not overflow
Evan Cheng950aac02007-09-25 01:57:46 +00002904} // Uses = [EFLAGS]
2905
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002906
2907// Integer comparisons
Evan Cheng55687072007-09-14 21:48:26 +00002908let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002909def CMP8rr : I<0x38, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002910 (outs), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002911 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002912 [(X86cmp GR8:$src1, GR8:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002913def CMP16rr : I<0x39, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002914 (outs), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002915 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002916 [(X86cmp GR16:$src1, GR16:$src2), (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002917def CMP32rr : I<0x39, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002918 (outs), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002919 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002920 [(X86cmp GR32:$src1, GR32:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002921def CMP8mr : I<0x38, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002922 (outs), (ins i8mem :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002923 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002924 [(X86cmp (loadi8 addr:$src1), GR8:$src2),
2925 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002926def CMP16mr : I<0x39, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002927 (outs), (ins i16mem:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002928 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002929 [(X86cmp (loadi16 addr:$src1), GR16:$src2),
2930 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002931def CMP32mr : I<0x39, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002932 (outs), (ins i32mem:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002933 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002934 [(X86cmp (loadi32 addr:$src1), GR32:$src2),
2935 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002936def CMP8rm : I<0x3A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002937 (outs), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002938 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002939 [(X86cmp GR8:$src1, (loadi8 addr:$src2)),
2940 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002941def CMP16rm : I<0x3B, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002942 (outs), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002943 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002944 [(X86cmp GR16:$src1, (loadi16 addr:$src2)),
2945 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002946def CMP32rm : I<0x3B, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002947 (outs), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002948 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002949 [(X86cmp GR32:$src1, (loadi32 addr:$src2)),
2950 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002951def CMP8ri : Ii8<0x80, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002952 (outs), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002953 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002954 [(X86cmp GR8:$src1, imm:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002955def CMP16ri : Ii16<0x81, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002956 (outs), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002957 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002958 [(X86cmp GR16:$src1, imm:$src2),
2959 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002960def CMP32ri : Ii32<0x81, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002961 (outs), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002962 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002963 [(X86cmp GR32:$src1, imm:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002964def CMP8mi : Ii8 <0x80, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002965 (outs), (ins i8mem :$src1, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002966 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002967 [(X86cmp (loadi8 addr:$src1), imm:$src2),
2968 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002969def CMP16mi : Ii16<0x81, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002970 (outs), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002971 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002972 [(X86cmp (loadi16 addr:$src1), imm:$src2),
2973 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002974def CMP32mi : Ii32<0x81, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002975 (outs), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002976 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002977 [(X86cmp (loadi32 addr:$src1), imm:$src2),
2978 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002979def CMP16ri8 : Ii8<0x83, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002980 (outs), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002981 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002982 [(X86cmp GR16:$src1, i16immSExt8:$src2),
2983 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002984def CMP16mi8 : Ii8<0x83, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002985 (outs), (ins i16mem:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002986 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002987 [(X86cmp (loadi16 addr:$src1), i16immSExt8:$src2),
2988 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002989def CMP32mi8 : Ii8<0x83, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002990 (outs), (ins i32mem:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002991 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002992 [(X86cmp (loadi32 addr:$src1), i32immSExt8:$src2),
2993 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002994def CMP32ri8 : Ii8<0x83, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002995 (outs), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002996 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002997 [(X86cmp GR32:$src1, i32immSExt8:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +00002998 (implicit EFLAGS)]>;
2999} // Defs = [EFLAGS]
3000
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003001// Bit tests.
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003002// TODO: BTC, BTR, and BTS
3003let Defs = [EFLAGS] in {
Dan Gohmanfc4eddb2009-01-13 20:32:45 +00003004def BT16rr : I<0xA3, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003005 "bt{w}\t{$src2, $src1|$src1, $src2}",
3006 [(X86bt GR16:$src1, GR16:$src2),
Chris Lattner5a95cde2008-12-25 01:32:49 +00003007 (implicit EFLAGS)]>, OpSize, TB;
Dan Gohmanfc4eddb2009-01-13 20:32:45 +00003008def BT32rr : I<0xA3, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003009 "bt{l}\t{$src2, $src1|$src1, $src2}",
3010 [(X86bt GR32:$src1, GR32:$src2),
Chris Lattner5a95cde2008-12-25 01:32:49 +00003011 (implicit EFLAGS)]>, TB;
Dan Gohman85a228c2009-01-13 23:23:30 +00003012
3013// Unlike with the register+register form, the memory+register form of the
3014// bt instruction does not ignore the high bits of the index. From ISel's
3015// perspective, this is pretty bizarre. Disable these instructions for now.
3016//def BT16mr : I<0xA3, MRMDestMem, (outs), (ins i16mem:$src1, GR16:$src2),
3017// "bt{w}\t{$src2, $src1|$src1, $src2}",
3018// [(X86bt (loadi16 addr:$src1), GR16:$src2),
3019// (implicit EFLAGS)]>, OpSize, TB, Requires<[FastBTMem]>;
3020//def BT32mr : I<0xA3, MRMDestMem, (outs), (ins i32mem:$src1, GR32:$src2),
3021// "bt{l}\t{$src2, $src1|$src1, $src2}",
3022// [(X86bt (loadi32 addr:$src1), GR32:$src2),
3023// (implicit EFLAGS)]>, TB, Requires<[FastBTMem]>;
Dan Gohman46fb1cf2009-01-13 20:33:23 +00003024
3025def BT16ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR16:$src1, i16i8imm:$src2),
3026 "bt{w}\t{$src2, $src1|$src1, $src2}",
3027 [(X86bt GR16:$src1, i16immSExt8:$src2),
3028 (implicit EFLAGS)]>, OpSize, TB;
3029def BT32ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR32:$src1, i32i8imm:$src2),
3030 "bt{l}\t{$src2, $src1|$src1, $src2}",
3031 [(X86bt GR32:$src1, i32immSExt8:$src2),
3032 (implicit EFLAGS)]>, TB;
3033// Note that these instructions don't need FastBTMem because that
3034// only applies when the other operand is in a register. When it's
3035// an immediate, bt is still fast.
3036def BT16mi8 : Ii8<0xBA, MRM4m, (outs), (ins i16mem:$src1, i16i8imm:$src2),
3037 "bt{w}\t{$src2, $src1|$src1, $src2}",
3038 [(X86bt (loadi16 addr:$src1), i16immSExt8:$src2),
3039 (implicit EFLAGS)]>, OpSize, TB;
3040def BT32mi8 : Ii8<0xBA, MRM4m, (outs), (ins i32mem:$src1, i32i8imm:$src2),
3041 "bt{l}\t{$src2, $src1|$src1, $src2}",
3042 [(X86bt (loadi32 addr:$src1), i32immSExt8:$src2),
3043 (implicit EFLAGS)]>, TB;
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003044} // Defs = [EFLAGS]
3045
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003046// Sign/Zero extenders
Dan Gohman9203ab42008-07-30 18:09:17 +00003047// Use movsbl intead of movsbw; we don't care about the high 16 bits
3048// of the register here. This has a smaller encoding and avoids a
3049// partial-register update.
Evan Chengb783fa32007-07-19 01:14:50 +00003050def MOVSX16rr8 : I<0xBE, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00003051 "movs{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3052 [(set GR16:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003053def MOVSX16rm8 : I<0xBE, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00003054 "movs{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3055 [(set GR16:$dst, (sextloadi16i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003056def MOVSX32rr8 : I<0xBE, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003057 "movs{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003058 [(set GR32:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003059def MOVSX32rm8 : I<0xBE, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003060 "movs{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003061 [(set GR32:$dst, (sextloadi32i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003062def MOVSX32rr16: I<0xBF, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003063 "movs{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003064 [(set GR32:$dst, (sext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003065def MOVSX32rm16: I<0xBF, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003066 "movs{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003067 [(set GR32:$dst, (sextloadi32i16 addr:$src))]>, TB;
3068
Dan Gohman9203ab42008-07-30 18:09:17 +00003069// Use movzbl intead of movzbw; we don't care about the high 16 bits
3070// of the register here. This has a smaller encoding and avoids a
3071// partial-register update.
Evan Chengb783fa32007-07-19 01:14:50 +00003072def MOVZX16rr8 : I<0xB6, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00003073 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3074 [(set GR16:$dst, (zext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003075def MOVZX16rm8 : I<0xB6, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00003076 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3077 [(set GR16:$dst, (zextloadi16i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003078def MOVZX32rr8 : I<0xB6, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003079 "movz{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003080 [(set GR32:$dst, (zext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003081def MOVZX32rm8 : I<0xB6, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003082 "movz{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003083 [(set GR32:$dst, (zextloadi32i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003084def MOVZX32rr16: I<0xB7, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003085 "movz{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003086 [(set GR32:$dst, (zext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003087def MOVZX32rm16: I<0xB7, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003088 "movz{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003089 [(set GR32:$dst, (zextloadi32i16 addr:$src))]>, TB;
3090
Dan Gohman744d4622009-04-13 16:09:41 +00003091// These are the same as the regular regular MOVZX32rr8 and MOVZX32rm8
3092// except that they use GR32_NOREX for the output operand register class
3093// instead of GR32. This allows them to operate on h registers on x86-64.
3094def MOVZX32_NOREXrr8 : I<0xB6, MRMSrcReg,
3095 (outs GR32_NOREX:$dst), (ins GR8:$src),
3096 "movz{bl|x}\t{$src, $dst|$dst, $src} # NOREX",
3097 []>, TB;
Dan Gohman89f4cda2009-04-30 03:11:48 +00003098let mayLoad = 1 in
Dan Gohman744d4622009-04-13 16:09:41 +00003099def MOVZX32_NOREXrm8 : I<0xB6, MRMSrcMem,
3100 (outs GR32_NOREX:$dst), (ins i8mem:$src),
3101 "movz{bl|x}\t{$src, $dst|$dst, $src} # NOREX",
3102 []>, TB;
3103
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00003104let neverHasSideEffects = 1 in {
3105 let Defs = [AX], Uses = [AL] in
3106 def CBW : I<0x98, RawFrm, (outs), (ins),
3107 "{cbtw|cbw}", []>, OpSize; // AX = signext(AL)
3108 let Defs = [EAX], Uses = [AX] in
3109 def CWDE : I<0x98, RawFrm, (outs), (ins),
3110 "{cwtl|cwde}", []>; // EAX = signext(AX)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003111
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00003112 let Defs = [AX,DX], Uses = [AX] in
3113 def CWD : I<0x99, RawFrm, (outs), (ins),
3114 "{cwtd|cwd}", []>, OpSize; // DX:AX = signext(AX)
3115 let Defs = [EAX,EDX], Uses = [EAX] in
3116 def CDQ : I<0x99, RawFrm, (outs), (ins),
3117 "{cltd|cdq}", []>; // EDX:EAX = signext(EAX)
3118}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003119
3120//===----------------------------------------------------------------------===//
3121// Alias Instructions
3122//===----------------------------------------------------------------------===//
3123
3124// Alias instructions that map movr0 to xor.
3125// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
Bill Wendlingba5d5b02008-05-29 01:02:09 +00003126let Defs = [EFLAGS], isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00003127def MOV8r0 : I<0x30, MRMInitReg, (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003128 "xor{b}\t$dst, $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003129 [(set GR8:$dst, 0)]>;
Dan Gohman9203ab42008-07-30 18:09:17 +00003130// Use xorl instead of xorw since we don't care about the high 16 bits,
3131// it's smaller, and it avoids a partial-register update.
Evan Chengb783fa32007-07-19 01:14:50 +00003132def MOV16r0 : I<0x31, MRMInitReg, (outs GR16:$dst), (ins),
Dan Gohman9203ab42008-07-30 18:09:17 +00003133 "xor{l}\t${dst:subreg32}, ${dst:subreg32}",
3134 [(set GR16:$dst, 0)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00003135def MOV32r0 : I<0x31, MRMInitReg, (outs GR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003136 "xor{l}\t$dst, $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003137 [(set GR32:$dst, 0)]>;
Dan Gohman8aef09b2007-09-07 21:32:51 +00003138}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003139
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003140//===----------------------------------------------------------------------===//
3141// Thread Local Storage Instructions
3142//
3143
Rafael Espindola7fc4b8d2009-04-24 12:59:40 +00003144// All calls clobber the non-callee saved registers. ESP is marked as
3145// a use to prevent stack-pointer assignments that appear immediately
3146// before calls from potentially appearing dead.
3147let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
3148 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
3149 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
3150 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Chris Lattnerf1940742009-06-20 20:38:48 +00003151 Uses = [ESP] in
3152def TLS_addr32 : I<0, Pseudo, (outs), (ins lea32mem:$sym),
3153 "leal\t$sym, %eax; "
Dan Gohman70a8a112009-04-27 15:13:28 +00003154 "call\t___tls_get_addr@PLT",
Chris Lattnerf1940742009-06-20 20:38:48 +00003155 [(X86tlsaddr tls32addr:$sym)]>,
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00003156 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003157
sampo9cc09a32009-01-26 01:24:32 +00003158let AddedComplexity = 5 in
3159def GS_MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
3160 "movl\t%gs:$src, $dst",
3161 [(set GR32:$dst, (gsload addr:$src))]>, SegGS;
3162
Chris Lattnera7c2d8a2009-05-05 18:52:19 +00003163let AddedComplexity = 5 in
3164def FS_MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
3165 "movl\t%fs:$src, $dst",
3166 [(set GR32:$dst, (fsload addr:$src))]>, SegFS;
3167
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003168//===----------------------------------------------------------------------===//
3169// DWARF Pseudo Instructions
3170//
3171
Evan Chengb783fa32007-07-19 01:14:50 +00003172def DWARF_LOC : I<0, Pseudo, (outs),
3173 (ins i32imm:$line, i32imm:$col, i32imm:$file),
Chris Lattner64b54552009-07-10 22:34:11 +00003174 ".loc\t$file $line $col",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003175 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
3176 (i32 imm:$file))]>;
3177
3178//===----------------------------------------------------------------------===//
3179// EH Pseudo Instructions
3180//
3181let isTerminator = 1, isReturn = 1, isBarrier = 1,
Evan Cheng37e7c752007-07-21 00:34:19 +00003182 hasCtrlDep = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00003183def EH_RETURN : I<0xC3, RawFrm, (outs), (ins GR32:$addr),
Dan Gohman91888f02007-07-31 20:11:57 +00003184 "ret\t#eh_return, addr: $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003185 [(X86ehret GR32:$addr)]>;
3186
3187}
3188
3189//===----------------------------------------------------------------------===//
Andrew Lenharthe44f3902008-02-21 06:45:13 +00003190// Atomic support
3191//
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003192
Evan Cheng3e171562008-04-19 01:20:30 +00003193// Atomic swap. These are just normal xchg instructions. But since a memory
3194// operand is referenced, the atomicity is ensured.
Dan Gohmana41a1c092008-08-06 15:52:50 +00003195let Constraints = "$val = $dst" in {
Evan Cheng3e171562008-04-19 01:20:30 +00003196def XCHG32rm : I<0x87, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
3197 "xchg{l}\t{$val, $ptr|$ptr, $val}",
3198 [(set GR32:$dst, (atomic_swap_32 addr:$ptr, GR32:$val))]>;
3199def XCHG16rm : I<0x87, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
3200 "xchg{w}\t{$val, $ptr|$ptr, $val}",
3201 [(set GR16:$dst, (atomic_swap_16 addr:$ptr, GR16:$val))]>,
3202 OpSize;
3203def XCHG8rm : I<0x86, MRMSrcMem, (outs GR8:$dst), (ins i8mem:$ptr, GR8:$val),
3204 "xchg{b}\t{$val, $ptr|$ptr, $val}",
3205 [(set GR8:$dst, (atomic_swap_8 addr:$ptr, GR8:$val))]>;
3206}
3207
Evan Chengd49dbb82008-04-18 20:55:36 +00003208// Atomic compare and swap.
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00003209let Defs = [EAX, EFLAGS], Uses = [EAX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00003210def LCMPXCHG32 : I<0xB1, MRMDestMem, (outs), (ins i32mem:$ptr, GR32:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00003211 "lock\n\t"
3212 "cmpxchg{l}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00003213 [(X86cas addr:$ptr, GR32:$swap, 4)]>, TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003214}
Dale Johannesenf160d802008-10-02 18:53:47 +00003215let Defs = [EAX, EDX, EFLAGS], Uses = [EAX, EBX, ECX, EDX] in {
Anton Korobeynikovc4067392008-07-22 16:22:48 +00003216def LCMPXCHG8B : I<0xC7, MRM1m, (outs), (ins i32mem:$ptr),
Dan Gohman70a8a112009-04-27 15:13:28 +00003217 "lock\n\t"
3218 "cmpxchg8b\t$ptr",
Andrew Lenharth81580822008-03-05 01:15:49 +00003219 [(X86cas8 addr:$ptr)]>, TB, LOCK;
3220}
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00003221
3222let Defs = [AX, EFLAGS], Uses = [AX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00003223def LCMPXCHG16 : I<0xB1, MRMDestMem, (outs), (ins i16mem:$ptr, GR16:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00003224 "lock\n\t"
3225 "cmpxchg{w}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00003226 [(X86cas addr:$ptr, GR16:$swap, 2)]>, TB, OpSize, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003227}
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00003228let Defs = [AL, EFLAGS], Uses = [AL] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00003229def LCMPXCHG8 : I<0xB0, MRMDestMem, (outs), (ins i8mem:$ptr, GR8:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00003230 "lock\n\t"
3231 "cmpxchg{b}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00003232 [(X86cas addr:$ptr, GR8:$swap, 1)]>, TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003233}
3234
Evan Chengd49dbb82008-04-18 20:55:36 +00003235// Atomic exchange and add
3236let Constraints = "$val = $dst", Defs = [EFLAGS] in {
3237def LXADD32 : I<0xC1, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
Dan Gohman70a8a112009-04-27 15:13:28 +00003238 "lock\n\t"
3239 "xadd{l}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003240 [(set GR32:$dst, (atomic_load_add_32 addr:$ptr, GR32:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00003241 TB, LOCK;
3242def LXADD16 : I<0xC1, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
Dan Gohman70a8a112009-04-27 15:13:28 +00003243 "lock\n\t"
3244 "xadd{w}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003245 [(set GR16:$dst, (atomic_load_add_16 addr:$ptr, GR16:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00003246 TB, OpSize, LOCK;
3247def LXADD8 : I<0xC0, MRMSrcMem, (outs GR8:$dst), (ins i8mem:$ptr, GR8:$val),
Dan Gohman70a8a112009-04-27 15:13:28 +00003248 "lock\n\t"
3249 "xadd{b}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003250 [(set GR8:$dst, (atomic_load_add_8 addr:$ptr, GR8:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00003251 TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003252}
3253
Evan Chengb723fb52009-07-30 08:33:02 +00003254// Optimized codegen when the non-memory output is not used.
3255// FIXME: Use normal add / sub instructions and add lock prefix dynamically.
3256def LOCK_ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
3257 "lock\n\t"
3258 "add{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3259def LOCK_ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
3260 "lock\n\t"
3261 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3262def LOCK_ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
3263 "lock\n\t"
3264 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3265def LOCK_ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2),
3266 "lock\n\t"
3267 "add{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3268def LOCK_ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2),
3269 "lock\n\t"
3270 "add{w}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3271def LOCK_ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2),
3272 "lock\n\t"
3273 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3274def LOCK_ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
3275 "lock\n\t"
3276 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3277def LOCK_ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
3278 "lock\n\t"
3279 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3280
3281def LOCK_INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst),
3282 "lock\n\t"
3283 "inc{b}\t$dst", []>, LOCK;
3284def LOCK_INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst),
3285 "lock\n\t"
3286 "inc{w}\t$dst", []>, OpSize, LOCK;
3287def LOCK_INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst),
3288 "lock\n\t"
3289 "inc{l}\t$dst", []>, LOCK;
3290
3291def LOCK_SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2),
3292 "lock\n\t"
3293 "sub{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3294def LOCK_SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
3295 "lock\n\t"
3296 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3297def LOCK_SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
3298 "lock\n\t"
3299 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3300def LOCK_SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2),
3301 "lock\n\t"
3302 "sub{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3303def LOCK_SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2),
3304 "lock\n\t"
3305 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3306def LOCK_SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2),
3307 "lock\n\t"
3308 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3309def LOCK_SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
3310 "lock\n\t"
3311 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3312def LOCK_SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
3313 "lock\n\t"
3314 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3315
3316def LOCK_DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst),
3317 "lock\n\t"
3318 "dec{b}\t$dst", []>, LOCK;
3319def LOCK_DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst),
3320 "lock\n\t"
3321 "dec{w}\t$dst", []>, OpSize, LOCK;
3322def LOCK_DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst),
3323 "lock\n\t"
3324 "dec{l}\t$dst", []>, LOCK;
3325
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003326// Atomic exchange, and, or, xor
Mon P Wang078a62d2008-05-05 19:05:59 +00003327let Constraints = "$val = $dst", Defs = [EFLAGS],
3328 usesCustomDAGSchedInserter = 1 in {
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003329def ATOMAND32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003330 "#ATOMAND32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003331 [(set GR32:$dst, (atomic_load_and_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003332def ATOMOR32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003333 "#ATOMOR32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003334 [(set GR32:$dst, (atomic_load_or_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003335def ATOMXOR32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003336 "#ATOMXOR32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003337 [(set GR32:$dst, (atomic_load_xor_32 addr:$ptr, GR32:$val))]>;
Andrew Lenharthaf02d592008-06-14 05:48:15 +00003338def ATOMNAND32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003339 "#ATOMNAND32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003340 [(set GR32:$dst, (atomic_load_nand_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003341def ATOMMIN32: I<0, Pseudo, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003342 "#ATOMMIN32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003343 [(set GR32:$dst, (atomic_load_min_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003344def ATOMMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003345 "#ATOMMAX32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003346 [(set GR32:$dst, (atomic_load_max_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003347def ATOMUMIN32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003348 "#ATOMUMIN32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003349 [(set GR32:$dst, (atomic_load_umin_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003350def ATOMUMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003351 "#ATOMUMAX32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003352 [(set GR32:$dst, (atomic_load_umax_32 addr:$ptr, GR32:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003353
3354def ATOMAND16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003355 "#ATOMAND16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003356 [(set GR16:$dst, (atomic_load_and_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003357def ATOMOR16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003358 "#ATOMOR16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003359 [(set GR16:$dst, (atomic_load_or_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003360def ATOMXOR16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003361 "#ATOMXOR16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003362 [(set GR16:$dst, (atomic_load_xor_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003363def ATOMNAND16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003364 "#ATOMNAND16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003365 [(set GR16:$dst, (atomic_load_nand_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003366def ATOMMIN16: I<0, Pseudo, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003367 "#ATOMMIN16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003368 [(set GR16:$dst, (atomic_load_min_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003369def ATOMMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003370 "#ATOMMAX16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003371 [(set GR16:$dst, (atomic_load_max_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003372def ATOMUMIN16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003373 "#ATOMUMIN16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003374 [(set GR16:$dst, (atomic_load_umin_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003375def ATOMUMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003376 "#ATOMUMAX16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003377 [(set GR16:$dst, (atomic_load_umax_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003378
3379def ATOMAND8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003380 "#ATOMAND8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003381 [(set GR8:$dst, (atomic_load_and_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003382def ATOMOR8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003383 "#ATOMOR8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003384 [(set GR8:$dst, (atomic_load_or_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003385def ATOMXOR8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003386 "#ATOMXOR8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003387 [(set GR8:$dst, (atomic_load_xor_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003388def ATOMNAND8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003389 "#ATOMNAND8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003390 [(set GR8:$dst, (atomic_load_nand_8 addr:$ptr, GR8:$val))]>;
Mon P Wang078a62d2008-05-05 19:05:59 +00003391}
3392
Dale Johannesenf160d802008-10-02 18:53:47 +00003393let Constraints = "$val1 = $dst1, $val2 = $dst2",
3394 Defs = [EFLAGS, EAX, EBX, ECX, EDX],
3395 Uses = [EAX, EBX, ECX, EDX],
Dale Johannesen44eb5372008-10-03 19:41:08 +00003396 mayLoad = 1, mayStore = 1,
Dale Johannesenf160d802008-10-02 18:53:47 +00003397 usesCustomDAGSchedInserter = 1 in {
3398def ATOMAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3399 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003400 "#ATOMAND6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003401def ATOMOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3402 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003403 "#ATOMOR6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003404def ATOMXOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3405 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003406 "#ATOMXOR6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003407def ATOMNAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3408 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003409 "#ATOMNAND6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003410def ATOMADD6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3411 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003412 "#ATOMADD6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003413def ATOMSUB6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3414 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003415 "#ATOMSUB6432 PSEUDO!", []>;
Dale Johannesen51c58ee2008-10-03 22:25:52 +00003416def ATOMSWAP6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3417 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003418 "#ATOMSWAP6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003419}
3420
Andrew Lenharthe44f3902008-02-21 06:45:13 +00003421//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003422// Non-Instruction Patterns
3423//===----------------------------------------------------------------------===//
3424
Bill Wendlingfef06052008-09-16 21:48:12 +00003425// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003426def : Pat<(i32 (X86Wrapper tconstpool :$dst)), (MOV32ri tconstpool :$dst)>;
3427def : Pat<(i32 (X86Wrapper tjumptable :$dst)), (MOV32ri tjumptable :$dst)>;
Nate Begemanb52948972008-04-12 00:47:57 +00003428def : Pat<(i32 (X86Wrapper tglobaltlsaddr:$dst)),(MOV32ri tglobaltlsaddr:$dst)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003429def : Pat<(i32 (X86Wrapper tglobaladdr :$dst)), (MOV32ri tglobaladdr :$dst)>;
3430def : Pat<(i32 (X86Wrapper texternalsym:$dst)), (MOV32ri texternalsym:$dst)>;
3431
3432def : Pat<(add GR32:$src1, (X86Wrapper tconstpool:$src2)),
3433 (ADD32ri GR32:$src1, tconstpool:$src2)>;
3434def : Pat<(add GR32:$src1, (X86Wrapper tjumptable:$src2)),
3435 (ADD32ri GR32:$src1, tjumptable:$src2)>;
3436def : Pat<(add GR32:$src1, (X86Wrapper tglobaladdr :$src2)),
3437 (ADD32ri GR32:$src1, tglobaladdr:$src2)>;
3438def : Pat<(add GR32:$src1, (X86Wrapper texternalsym:$src2)),
3439 (ADD32ri GR32:$src1, texternalsym:$src2)>;
3440
3441def : Pat<(store (i32 (X86Wrapper tglobaladdr:$src)), addr:$dst),
3442 (MOV32mi addr:$dst, tglobaladdr:$src)>;
3443def : Pat<(store (i32 (X86Wrapper texternalsym:$src)), addr:$dst),
3444 (MOV32mi addr:$dst, texternalsym:$src)>;
3445
3446// Calls
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00003447// tailcall stuff
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00003448def : Pat<(X86tcret GR32:$dst, imm:$off),
3449 (TCRETURNri GR32:$dst, imm:$off)>;
3450
3451def : Pat<(X86tcret (i32 tglobaladdr:$dst), imm:$off),
3452 (TCRETURNdi texternalsym:$dst, imm:$off)>;
3453
3454def : Pat<(X86tcret (i32 texternalsym:$dst), imm:$off),
3455 (TCRETURNdi texternalsym:$dst, imm:$off)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003456
Dan Gohmance5dbff2009-08-02 16:10:01 +00003457// Normal calls, with various flavors of addresses.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003458def : Pat<(X86call (i32 tglobaladdr:$dst)),
3459 (CALLpcrel32 tglobaladdr:$dst)>;
3460def : Pat<(X86call (i32 texternalsym:$dst)),
3461 (CALLpcrel32 texternalsym:$dst)>;
Evan Cheng6d35a4d2009-05-20 04:53:57 +00003462def : Pat<(X86call (i32 imm:$dst)),
3463 (CALLpcrel32 imm:$dst)>, Requires<[CallImmAddr]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003464
3465// X86 specific add which produces a flag.
3466def : Pat<(addc GR32:$src1, GR32:$src2),
3467 (ADD32rr GR32:$src1, GR32:$src2)>;
3468def : Pat<(addc GR32:$src1, (load addr:$src2)),
3469 (ADD32rm GR32:$src1, addr:$src2)>;
3470def : Pat<(addc GR32:$src1, imm:$src2),
3471 (ADD32ri GR32:$src1, imm:$src2)>;
3472def : Pat<(addc GR32:$src1, i32immSExt8:$src2),
3473 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
3474
3475def : Pat<(subc GR32:$src1, GR32:$src2),
3476 (SUB32rr GR32:$src1, GR32:$src2)>;
3477def : Pat<(subc GR32:$src1, (load addr:$src2)),
3478 (SUB32rm GR32:$src1, addr:$src2)>;
3479def : Pat<(subc GR32:$src1, imm:$src2),
3480 (SUB32ri GR32:$src1, imm:$src2)>;
3481def : Pat<(subc GR32:$src1, i32immSExt8:$src2),
3482 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
3483
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003484// Comparisons.
3485
3486// TEST R,R is smaller than CMP R,0
Evan Cheng621216e2007-09-29 00:00:36 +00003487def : Pat<(parallel (X86cmp GR8:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003488 (TEST8rr GR8:$src1, GR8:$src1)>;
Evan Cheng621216e2007-09-29 00:00:36 +00003489def : Pat<(parallel (X86cmp GR16:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003490 (TEST16rr GR16:$src1, GR16:$src1)>;
Evan Cheng621216e2007-09-29 00:00:36 +00003491def : Pat<(parallel (X86cmp GR32:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003492 (TEST32rr GR32:$src1, GR32:$src1)>;
3493
Dan Gohman0a3c5222009-01-07 01:00:24 +00003494// Conditional moves with folded loads with operands swapped and conditions
3495// inverted.
3496def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_B, EFLAGS),
3497 (CMOVAE16rm GR16:$src2, addr:$src1)>;
3498def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_B, EFLAGS),
3499 (CMOVAE32rm GR32:$src2, addr:$src1)>;
3500def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_AE, EFLAGS),
3501 (CMOVB16rm GR16:$src2, addr:$src1)>;
3502def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_AE, EFLAGS),
3503 (CMOVB32rm GR32:$src2, addr:$src1)>;
3504def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_E, EFLAGS),
3505 (CMOVNE16rm GR16:$src2, addr:$src1)>;
3506def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_E, EFLAGS),
3507 (CMOVNE32rm GR32:$src2, addr:$src1)>;
3508def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NE, EFLAGS),
3509 (CMOVE16rm GR16:$src2, addr:$src1)>;
3510def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NE, EFLAGS),
3511 (CMOVE32rm GR32:$src2, addr:$src1)>;
3512def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_BE, EFLAGS),
3513 (CMOVA16rm GR16:$src2, addr:$src1)>;
3514def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_BE, EFLAGS),
3515 (CMOVA32rm GR32:$src2, addr:$src1)>;
3516def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_A, EFLAGS),
3517 (CMOVBE16rm GR16:$src2, addr:$src1)>;
3518def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_A, EFLAGS),
3519 (CMOVBE32rm GR32:$src2, addr:$src1)>;
3520def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_L, EFLAGS),
3521 (CMOVGE16rm GR16:$src2, addr:$src1)>;
3522def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_L, EFLAGS),
3523 (CMOVGE32rm GR32:$src2, addr:$src1)>;
3524def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_GE, EFLAGS),
3525 (CMOVL16rm GR16:$src2, addr:$src1)>;
3526def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_GE, EFLAGS),
3527 (CMOVL32rm GR32:$src2, addr:$src1)>;
3528def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_LE, EFLAGS),
3529 (CMOVG16rm GR16:$src2, addr:$src1)>;
3530def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_LE, EFLAGS),
3531 (CMOVG32rm GR32:$src2, addr:$src1)>;
3532def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_G, EFLAGS),
3533 (CMOVLE16rm GR16:$src2, addr:$src1)>;
3534def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_G, EFLAGS),
3535 (CMOVLE32rm GR32:$src2, addr:$src1)>;
3536def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_P, EFLAGS),
3537 (CMOVNP16rm GR16:$src2, addr:$src1)>;
3538def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_P, EFLAGS),
3539 (CMOVNP32rm GR32:$src2, addr:$src1)>;
3540def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NP, EFLAGS),
3541 (CMOVP16rm GR16:$src2, addr:$src1)>;
3542def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NP, EFLAGS),
3543 (CMOVP32rm GR32:$src2, addr:$src1)>;
3544def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_S, EFLAGS),
3545 (CMOVNS16rm GR16:$src2, addr:$src1)>;
3546def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_S, EFLAGS),
3547 (CMOVNS32rm GR32:$src2, addr:$src1)>;
3548def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NS, EFLAGS),
3549 (CMOVS16rm GR16:$src2, addr:$src1)>;
3550def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NS, EFLAGS),
3551 (CMOVS32rm GR32:$src2, addr:$src1)>;
3552def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_O, EFLAGS),
3553 (CMOVNO16rm GR16:$src2, addr:$src1)>;
3554def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_O, EFLAGS),
3555 (CMOVNO32rm GR32:$src2, addr:$src1)>;
3556def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NO, EFLAGS),
3557 (CMOVO16rm GR16:$src2, addr:$src1)>;
3558def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NO, EFLAGS),
3559 (CMOVO32rm GR32:$src2, addr:$src1)>;
3560
Duncan Sands082524c2008-01-23 20:39:46 +00003561// zextload bool -> zextload byte
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003562def : Pat<(zextloadi8i1 addr:$src), (MOV8rm addr:$src)>;
3563def : Pat<(zextloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>;
3564def : Pat<(zextloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
3565
3566// extload bool -> extload byte
3567def : Pat<(extloadi8i1 addr:$src), (MOV8rm addr:$src)>;
Bill Wendlingce1c5c12008-08-22 20:51:05 +00003568def : Pat<(extloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>,
3569 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003570def : Pat<(extloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
Bill Wendlingce1c5c12008-08-22 20:51:05 +00003571def : Pat<(extloadi16i8 addr:$src), (MOVZX16rm8 addr:$src)>,
3572 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003573def : Pat<(extloadi32i8 addr:$src), (MOVZX32rm8 addr:$src)>;
3574def : Pat<(extloadi32i16 addr:$src), (MOVZX32rm16 addr:$src)>;
3575
Dan Gohmandd612bb2008-08-20 21:27:32 +00003576// anyext
Bill Wendlingce1c5c12008-08-22 20:51:05 +00003577def : Pat<(i16 (anyext GR8 :$src)), (MOVZX16rr8 GR8 :$src)>,
3578 Requires<[In32BitMode]>;
3579def : Pat<(i32 (anyext GR8 :$src)), (MOVZX32rr8 GR8 :$src)>,
3580 Requires<[In32BitMode]>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00003581def : Pat<(i32 (anyext GR16:$src)),
3582 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR16:$src, x86_subreg_16bit)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003583
Evan Chengf2abee72007-12-13 00:43:27 +00003584// (and (i32 load), 255) -> (zextload i8)
Evan Cheng1e5e5452008-09-29 17:26:18 +00003585def : Pat<(i32 (and (nvloadi32 addr:$src), (i32 255))),
3586 (MOVZX32rm8 addr:$src)>;
3587def : Pat<(i32 (and (nvloadi32 addr:$src), (i32 65535))),
3588 (MOVZX32rm16 addr:$src)>;
Evan Chengf2abee72007-12-13 00:43:27 +00003589
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003590//===----------------------------------------------------------------------===//
3591// Some peepholes
3592//===----------------------------------------------------------------------===//
3593
Dan Gohman5a5e6e92008-10-17 01:33:43 +00003594// Odd encoding trick: -128 fits into an 8-bit immediate field while
3595// +128 doesn't, so in this special case use a sub instead of an add.
3596def : Pat<(add GR16:$src1, 128),
3597 (SUB16ri8 GR16:$src1, -128)>;
3598def : Pat<(store (add (loadi16 addr:$dst), 128), addr:$dst),
3599 (SUB16mi8 addr:$dst, -128)>;
3600def : Pat<(add GR32:$src1, 128),
3601 (SUB32ri8 GR32:$src1, -128)>;
3602def : Pat<(store (add (loadi32 addr:$dst), 128), addr:$dst),
3603 (SUB32mi8 addr:$dst, -128)>;
3604
Dan Gohman9203ab42008-07-30 18:09:17 +00003605// r & (2^16-1) ==> movz
3606def : Pat<(and GR32:$src1, 0xffff),
Dan Gohman744d4622009-04-13 16:09:41 +00003607 (MOVZX32rr16 (EXTRACT_SUBREG GR32:$src1, x86_subreg_16bit))>;
Dan Gohman5beb1ff2008-08-06 18:27:21 +00003608// r & (2^8-1) ==> movz
3609def : Pat<(and GR32:$src1, 0xff),
Dan Gohman6e438702009-04-27 16:33:14 +00003610 (MOVZX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src1, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003611 x86_subreg_8bit))>,
Dan Gohman5beb1ff2008-08-06 18:27:21 +00003612 Requires<[In32BitMode]>;
3613// r & (2^8-1) ==> movz
3614def : Pat<(and GR16:$src1, 0xff),
Dan Gohman6e438702009-04-27 16:33:14 +00003615 (MOVZX16rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src1, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003616 x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00003617 Requires<[In32BitMode]>;
3618
3619// sext_inreg patterns
3620def : Pat<(sext_inreg GR32:$src, i16),
Dan Gohman744d4622009-04-13 16:09:41 +00003621 (MOVSX32rr16 (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit))>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00003622def : Pat<(sext_inreg GR32:$src, i8),
Dan Gohman6e438702009-04-27 16:33:14 +00003623 (MOVSX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003624 x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00003625 Requires<[In32BitMode]>;
3626def : Pat<(sext_inreg GR16:$src, i8),
Dan Gohman6e438702009-04-27 16:33:14 +00003627 (MOVSX16rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003628 x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00003629 Requires<[In32BitMode]>;
3630
3631// trunc patterns
3632def : Pat<(i16 (trunc GR32:$src)),
Dan Gohman744d4622009-04-13 16:09:41 +00003633 (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit)>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00003634def : Pat<(i8 (trunc GR32:$src)),
Dan Gohman6e438702009-04-27 16:33:14 +00003635 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003636 x86_subreg_8bit)>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00003637 Requires<[In32BitMode]>;
3638def : Pat<(i8 (trunc GR16:$src)),
Dan Gohman6e438702009-04-27 16:33:14 +00003639 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003640 x86_subreg_8bit)>,
3641 Requires<[In32BitMode]>;
3642
3643// h-register tricks
3644def : Pat<(i8 (trunc (srl_su GR16:$src, (i8 8)))),
Dan Gohman6e438702009-04-27 16:33:14 +00003645 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003646 x86_subreg_8bit_hi)>,
3647 Requires<[In32BitMode]>;
3648def : Pat<(i8 (trunc (srl_su GR32:$src, (i8 8)))),
Dan Gohman6e438702009-04-27 16:33:14 +00003649 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003650 x86_subreg_8bit_hi)>,
3651 Requires<[In32BitMode]>;
3652def : Pat<(srl_su GR16:$src, (i8 8)),
3653 (EXTRACT_SUBREG
3654 (MOVZX32rr8
Dan Gohman6e438702009-04-27 16:33:14 +00003655 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003656 x86_subreg_8bit_hi)),
3657 x86_subreg_16bit)>,
3658 Requires<[In32BitMode]>;
Evan Cheng957ca282009-05-29 01:44:43 +00003659def : Pat<(i32 (zext (srl_su GR16:$src, (i8 8)))),
3660 (MOVZX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
3661 x86_subreg_8bit_hi))>,
3662 Requires<[In32BitMode]>;
Dan Gohman744d4622009-04-13 16:09:41 +00003663def : Pat<(and (srl_su GR32:$src, (i8 8)), (i32 255)),
Dan Gohman6e438702009-04-27 16:33:14 +00003664 (MOVZX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003665 x86_subreg_8bit_hi))>,
Dan Gohman5beb1ff2008-08-06 18:27:21 +00003666 Requires<[In32BitMode]>;
Dan Gohman9203ab42008-07-30 18:09:17 +00003667
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003668// (shl x, 1) ==> (add x, x)
3669def : Pat<(shl GR8 :$src1, (i8 1)), (ADD8rr GR8 :$src1, GR8 :$src1)>;
3670def : Pat<(shl GR16:$src1, (i8 1)), (ADD16rr GR16:$src1, GR16:$src1)>;
3671def : Pat<(shl GR32:$src1, (i8 1)), (ADD32rr GR32:$src1, GR32:$src1)>;
3672
Evan Cheng76a64c72008-08-30 02:03:58 +00003673// (shl x (and y, 31)) ==> (shl x, y)
3674def : Pat<(shl GR8:$src1, (and CL:$amt, 31)),
3675 (SHL8rCL GR8:$src1)>;
3676def : Pat<(shl GR16:$src1, (and CL:$amt, 31)),
3677 (SHL16rCL GR16:$src1)>;
3678def : Pat<(shl GR32:$src1, (and CL:$amt, 31)),
3679 (SHL32rCL GR32:$src1)>;
3680def : Pat<(store (shl (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3681 (SHL8mCL addr:$dst)>;
3682def : Pat<(store (shl (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3683 (SHL16mCL addr:$dst)>;
3684def : Pat<(store (shl (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3685 (SHL32mCL addr:$dst)>;
3686
3687def : Pat<(srl GR8:$src1, (and CL:$amt, 31)),
3688 (SHR8rCL GR8:$src1)>;
3689def : Pat<(srl GR16:$src1, (and CL:$amt, 31)),
3690 (SHR16rCL GR16:$src1)>;
3691def : Pat<(srl GR32:$src1, (and CL:$amt, 31)),
3692 (SHR32rCL GR32:$src1)>;
3693def : Pat<(store (srl (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3694 (SHR8mCL addr:$dst)>;
3695def : Pat<(store (srl (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3696 (SHR16mCL addr:$dst)>;
3697def : Pat<(store (srl (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3698 (SHR32mCL addr:$dst)>;
3699
3700def : Pat<(sra GR8:$src1, (and CL:$amt, 31)),
3701 (SAR8rCL GR8:$src1)>;
3702def : Pat<(sra GR16:$src1, (and CL:$amt, 31)),
3703 (SAR16rCL GR16:$src1)>;
3704def : Pat<(sra GR32:$src1, (and CL:$amt, 31)),
3705 (SAR32rCL GR32:$src1)>;
3706def : Pat<(store (sra (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3707 (SAR8mCL addr:$dst)>;
3708def : Pat<(store (sra (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3709 (SAR16mCL addr:$dst)>;
3710def : Pat<(store (sra (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3711 (SAR32mCL addr:$dst)>;
3712
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003713// (or (x >> c) | (y << (32 - c))) ==> (shrd32 x, y, c)
3714def : Pat<(or (srl GR32:$src1, CL:$amt),
3715 (shl GR32:$src2, (sub 32, CL:$amt))),
3716 (SHRD32rrCL GR32:$src1, GR32:$src2)>;
3717
3718def : Pat<(store (or (srl (loadi32 addr:$dst), CL:$amt),
3719 (shl GR32:$src2, (sub 32, CL:$amt))), addr:$dst),
3720 (SHRD32mrCL addr:$dst, GR32:$src2)>;
3721
Dan Gohman921581d2008-10-17 01:23:35 +00003722def : Pat<(or (srl GR32:$src1, (i8 (trunc ECX:$amt))),
3723 (shl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3724 (SHRD32rrCL GR32:$src1, GR32:$src2)>;
3725
3726def : Pat<(store (or (srl (loadi32 addr:$dst), (i8 (trunc ECX:$amt))),
3727 (shl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3728 addr:$dst),
3729 (SHRD32mrCL addr:$dst, GR32:$src2)>;
3730
3731def : Pat<(shrd GR32:$src1, (i8 imm:$amt1), GR32:$src2, (i8 imm:$amt2)),
3732 (SHRD32rri8 GR32:$src1, GR32:$src2, (i8 imm:$amt1))>;
3733
3734def : Pat<(store (shrd (loadi32 addr:$dst), (i8 imm:$amt1),
3735 GR32:$src2, (i8 imm:$amt2)), addr:$dst),
3736 (SHRD32mri8 addr:$dst, GR32:$src2, (i8 imm:$amt1))>;
3737
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003738// (or (x << c) | (y >> (32 - c))) ==> (shld32 x, y, c)
3739def : Pat<(or (shl GR32:$src1, CL:$amt),
3740 (srl GR32:$src2, (sub 32, CL:$amt))),
3741 (SHLD32rrCL GR32:$src1, GR32:$src2)>;
3742
3743def : Pat<(store (or (shl (loadi32 addr:$dst), CL:$amt),
3744 (srl GR32:$src2, (sub 32, CL:$amt))), addr:$dst),
3745 (SHLD32mrCL addr:$dst, GR32:$src2)>;
3746
Dan Gohman921581d2008-10-17 01:23:35 +00003747def : Pat<(or (shl GR32:$src1, (i8 (trunc ECX:$amt))),
3748 (srl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3749 (SHLD32rrCL GR32:$src1, GR32:$src2)>;
3750
3751def : Pat<(store (or (shl (loadi32 addr:$dst), (i8 (trunc ECX:$amt))),
3752 (srl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3753 addr:$dst),
3754 (SHLD32mrCL addr:$dst, GR32:$src2)>;
3755
3756def : Pat<(shld GR32:$src1, (i8 imm:$amt1), GR32:$src2, (i8 imm:$amt2)),
3757 (SHLD32rri8 GR32:$src1, GR32:$src2, (i8 imm:$amt1))>;
3758
3759def : Pat<(store (shld (loadi32 addr:$dst), (i8 imm:$amt1),
3760 GR32:$src2, (i8 imm:$amt2)), addr:$dst),
3761 (SHLD32mri8 addr:$dst, GR32:$src2, (i8 imm:$amt1))>;
3762
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003763// (or (x >> c) | (y << (16 - c))) ==> (shrd16 x, y, c)
3764def : Pat<(or (srl GR16:$src1, CL:$amt),
3765 (shl GR16:$src2, (sub 16, CL:$amt))),
3766 (SHRD16rrCL GR16:$src1, GR16:$src2)>;
3767
3768def : Pat<(store (or (srl (loadi16 addr:$dst), CL:$amt),
3769 (shl GR16:$src2, (sub 16, CL:$amt))), addr:$dst),
3770 (SHRD16mrCL addr:$dst, GR16:$src2)>;
3771
Dan Gohman921581d2008-10-17 01:23:35 +00003772def : Pat<(or (srl GR16:$src1, (i8 (trunc CX:$amt))),
3773 (shl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3774 (SHRD16rrCL GR16:$src1, GR16:$src2)>;
3775
3776def : Pat<(store (or (srl (loadi16 addr:$dst), (i8 (trunc CX:$amt))),
3777 (shl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3778 addr:$dst),
3779 (SHRD16mrCL addr:$dst, GR16:$src2)>;
3780
3781def : Pat<(shrd GR16:$src1, (i8 imm:$amt1), GR16:$src2, (i8 imm:$amt2)),
3782 (SHRD16rri8 GR16:$src1, GR16:$src2, (i8 imm:$amt1))>;
3783
3784def : Pat<(store (shrd (loadi16 addr:$dst), (i8 imm:$amt1),
3785 GR16:$src2, (i8 imm:$amt2)), addr:$dst),
3786 (SHRD16mri8 addr:$dst, GR16:$src2, (i8 imm:$amt1))>;
3787
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003788// (or (x << c) | (y >> (16 - c))) ==> (shld16 x, y, c)
3789def : Pat<(or (shl GR16:$src1, CL:$amt),
3790 (srl GR16:$src2, (sub 16, CL:$amt))),
3791 (SHLD16rrCL GR16:$src1, GR16:$src2)>;
3792
3793def : Pat<(store (or (shl (loadi16 addr:$dst), CL:$amt),
3794 (srl GR16:$src2, (sub 16, CL:$amt))), addr:$dst),
3795 (SHLD16mrCL addr:$dst, GR16:$src2)>;
3796
Dan Gohman921581d2008-10-17 01:23:35 +00003797def : Pat<(or (shl GR16:$src1, (i8 (trunc CX:$amt))),
3798 (srl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3799 (SHLD16rrCL GR16:$src1, GR16:$src2)>;
3800
3801def : Pat<(store (or (shl (loadi16 addr:$dst), (i8 (trunc CX:$amt))),
3802 (srl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3803 addr:$dst),
3804 (SHLD16mrCL addr:$dst, GR16:$src2)>;
3805
3806def : Pat<(shld GR16:$src1, (i8 imm:$amt1), GR16:$src2, (i8 imm:$amt2)),
3807 (SHLD16rri8 GR16:$src1, GR16:$src2, (i8 imm:$amt1))>;
3808
3809def : Pat<(store (shld (loadi16 addr:$dst), (i8 imm:$amt1),
3810 GR16:$src2, (i8 imm:$amt2)), addr:$dst),
3811 (SHLD16mri8 addr:$dst, GR16:$src2, (i8 imm:$amt1))>;
3812
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003813//===----------------------------------------------------------------------===//
Dan Gohman99a12192009-03-04 19:44:21 +00003814// EFLAGS-defining Patterns
Bill Wendlingf5399032008-12-12 21:15:41 +00003815//===----------------------------------------------------------------------===//
3816
Dan Gohman99a12192009-03-04 19:44:21 +00003817// Register-Register Addition with EFLAGS result
3818def : Pat<(parallel (X86add_flag GR8:$src1, GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003819 (implicit EFLAGS)),
3820 (ADD8rr GR8:$src1, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003821def : Pat<(parallel (X86add_flag GR16:$src1, GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003822 (implicit EFLAGS)),
3823 (ADD16rr GR16:$src1, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003824def : Pat<(parallel (X86add_flag GR32:$src1, GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003825 (implicit EFLAGS)),
3826 (ADD32rr GR32:$src1, GR32:$src2)>;
3827
Dan Gohman99a12192009-03-04 19:44:21 +00003828// Register-Memory Addition with EFLAGS result
3829def : Pat<(parallel (X86add_flag GR8:$src1, (loadi8 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003830 (implicit EFLAGS)),
3831 (ADD8rm GR8:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003832def : Pat<(parallel (X86add_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003833 (implicit EFLAGS)),
3834 (ADD16rm GR16:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003835def : Pat<(parallel (X86add_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003836 (implicit EFLAGS)),
3837 (ADD32rm GR32:$src1, addr:$src2)>;
3838
Dan Gohman99a12192009-03-04 19:44:21 +00003839// Register-Integer Addition with EFLAGS result
3840def : Pat<(parallel (X86add_flag GR8:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003841 (implicit EFLAGS)),
3842 (ADD8ri GR8:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003843def : Pat<(parallel (X86add_flag GR16:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003844 (implicit EFLAGS)),
3845 (ADD16ri GR16:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003846def : Pat<(parallel (X86add_flag GR32:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003847 (implicit EFLAGS)),
3848 (ADD32ri GR32:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003849def : Pat<(parallel (X86add_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003850 (implicit EFLAGS)),
3851 (ADD16ri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003852def : Pat<(parallel (X86add_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003853 (implicit EFLAGS)),
3854 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
3855
Dan Gohman99a12192009-03-04 19:44:21 +00003856// Memory-Register Addition with EFLAGS result
3857def : Pat<(parallel (store (X86add_flag (loadi8 addr:$dst), GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003858 addr:$dst),
3859 (implicit EFLAGS)),
3860 (ADD8mr addr:$dst, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003861def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003862 addr:$dst),
3863 (implicit EFLAGS)),
3864 (ADD16mr addr:$dst, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003865def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003866 addr:$dst),
3867 (implicit EFLAGS)),
3868 (ADD32mr addr:$dst, GR32:$src2)>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00003869
3870// Memory-Integer Addition with EFLAGS result
Dan Gohman99a12192009-03-04 19:44:21 +00003871def : Pat<(parallel (store (X86add_flag (loadi8 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003872 addr:$dst),
3873 (implicit EFLAGS)),
3874 (ADD8mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003875def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003876 addr:$dst),
3877 (implicit EFLAGS)),
3878 (ADD16mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003879def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003880 addr:$dst),
3881 (implicit EFLAGS)),
3882 (ADD32mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003883def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003884 addr:$dst),
3885 (implicit EFLAGS)),
3886 (ADD16mi8 addr:$dst, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003887def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003888 addr:$dst),
3889 (implicit EFLAGS)),
3890 (ADD32mi8 addr:$dst, i32immSExt8:$src2)>;
3891
Dan Gohman99a12192009-03-04 19:44:21 +00003892// Register-Register Subtraction with EFLAGS result
3893def : Pat<(parallel (X86sub_flag GR8:$src1, GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003894 (implicit EFLAGS)),
3895 (SUB8rr GR8:$src1, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003896def : Pat<(parallel (X86sub_flag GR16:$src1, GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003897 (implicit EFLAGS)),
3898 (SUB16rr GR16:$src1, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003899def : Pat<(parallel (X86sub_flag GR32:$src1, GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003900 (implicit EFLAGS)),
3901 (SUB32rr GR32:$src1, GR32:$src2)>;
3902
Dan Gohman99a12192009-03-04 19:44:21 +00003903// Register-Memory Subtraction with EFLAGS result
3904def : Pat<(parallel (X86sub_flag GR8:$src1, (loadi8 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003905 (implicit EFLAGS)),
3906 (SUB8rm GR8:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003907def : Pat<(parallel (X86sub_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003908 (implicit EFLAGS)),
3909 (SUB16rm GR16:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003910def : Pat<(parallel (X86sub_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003911 (implicit EFLAGS)),
3912 (SUB32rm GR32:$src1, addr:$src2)>;
3913
Dan Gohman99a12192009-03-04 19:44:21 +00003914// Register-Integer Subtraction with EFLAGS result
3915def : Pat<(parallel (X86sub_flag GR8:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003916 (implicit EFLAGS)),
3917 (SUB8ri GR8:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003918def : Pat<(parallel (X86sub_flag GR16:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003919 (implicit EFLAGS)),
3920 (SUB16ri GR16:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003921def : Pat<(parallel (X86sub_flag GR32:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003922 (implicit EFLAGS)),
3923 (SUB32ri GR32:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003924def : Pat<(parallel (X86sub_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003925 (implicit EFLAGS)),
3926 (SUB16ri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003927def : Pat<(parallel (X86sub_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003928 (implicit EFLAGS)),
3929 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
3930
Dan Gohman99a12192009-03-04 19:44:21 +00003931// Memory-Register Subtraction with EFLAGS result
3932def : Pat<(parallel (store (X86sub_flag (loadi8 addr:$dst), GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003933 addr:$dst),
3934 (implicit EFLAGS)),
3935 (SUB8mr addr:$dst, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003936def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003937 addr:$dst),
3938 (implicit EFLAGS)),
3939 (SUB16mr addr:$dst, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003940def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003941 addr:$dst),
3942 (implicit EFLAGS)),
3943 (SUB32mr addr:$dst, GR32:$src2)>;
3944
Dan Gohman99a12192009-03-04 19:44:21 +00003945// Memory-Integer Subtraction with EFLAGS result
3946def : Pat<(parallel (store (X86sub_flag (loadi8 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003947 addr:$dst),
3948 (implicit EFLAGS)),
3949 (SUB8mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003950def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003951 addr:$dst),
3952 (implicit EFLAGS)),
3953 (SUB16mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003954def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003955 addr:$dst),
3956 (implicit EFLAGS)),
3957 (SUB32mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003958def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003959 addr:$dst),
3960 (implicit EFLAGS)),
3961 (SUB16mi8 addr:$dst, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003962def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003963 addr:$dst),
3964 (implicit EFLAGS)),
3965 (SUB32mi8 addr:$dst, i32immSExt8:$src2)>;
3966
3967
Dan Gohman99a12192009-03-04 19:44:21 +00003968// Register-Register Signed Integer Multiply with EFLAGS result
3969def : Pat<(parallel (X86smul_flag GR16:$src1, GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003970 (implicit EFLAGS)),
3971 (IMUL16rr GR16:$src1, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003972def : Pat<(parallel (X86smul_flag GR32:$src1, GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003973 (implicit EFLAGS)),
3974 (IMUL32rr GR32:$src1, GR32:$src2)>;
3975
Dan Gohman99a12192009-03-04 19:44:21 +00003976// Register-Memory Signed Integer Multiply with EFLAGS result
3977def : Pat<(parallel (X86smul_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003978 (implicit EFLAGS)),
3979 (IMUL16rm GR16:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003980def : Pat<(parallel (X86smul_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003981 (implicit EFLAGS)),
3982 (IMUL32rm GR32:$src1, addr:$src2)>;
3983
Dan Gohman99a12192009-03-04 19:44:21 +00003984// Register-Integer Signed Integer Multiply with EFLAGS result
3985def : Pat<(parallel (X86smul_flag GR16:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003986 (implicit EFLAGS)),
3987 (IMUL16rri GR16:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003988def : Pat<(parallel (X86smul_flag GR32:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003989 (implicit EFLAGS)),
3990 (IMUL32rri GR32:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003991def : Pat<(parallel (X86smul_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003992 (implicit EFLAGS)),
3993 (IMUL16rri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003994def : Pat<(parallel (X86smul_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003995 (implicit EFLAGS)),
3996 (IMUL32rri8 GR32:$src1, i32immSExt8:$src2)>;
3997
Dan Gohman99a12192009-03-04 19:44:21 +00003998// Memory-Integer Signed Integer Multiply with EFLAGS result
3999def : Pat<(parallel (X86smul_flag (loadi16 addr:$src1), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004000 (implicit EFLAGS)),
4001 (IMUL16rmi addr:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004002def : Pat<(parallel (X86smul_flag (loadi32 addr:$src1), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004003 (implicit EFLAGS)),
4004 (IMUL32rmi addr:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004005def : Pat<(parallel (X86smul_flag (loadi16 addr:$src1), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004006 (implicit EFLAGS)),
4007 (IMUL16rmi8 addr:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004008def : Pat<(parallel (X86smul_flag (loadi32 addr:$src1), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004009 (implicit EFLAGS)),
4010 (IMUL32rmi8 addr:$src1, i32immSExt8:$src2)>;
4011
Dan Gohman99a12192009-03-04 19:44:21 +00004012// Optimize multiply by 2 with EFLAGS result.
Evan Cheng00cf7932009-01-27 03:30:42 +00004013let AddedComplexity = 2 in {
Dan Gohman99a12192009-03-04 19:44:21 +00004014def : Pat<(parallel (X86smul_flag GR16:$src1, 2),
Evan Cheng00cf7932009-01-27 03:30:42 +00004015 (implicit EFLAGS)),
4016 (ADD16rr GR16:$src1, GR16:$src1)>;
4017
Dan Gohman99a12192009-03-04 19:44:21 +00004018def : Pat<(parallel (X86smul_flag GR32:$src1, 2),
Evan Cheng00cf7932009-01-27 03:30:42 +00004019 (implicit EFLAGS)),
4020 (ADD32rr GR32:$src1, GR32:$src1)>;
4021}
4022
Dan Gohman99a12192009-03-04 19:44:21 +00004023// INC and DEC with EFLAGS result. Note that these do not set CF.
4024def : Pat<(parallel (X86inc_flag GR8:$src), (implicit EFLAGS)),
4025 (INC8r GR8:$src)>;
4026def : Pat<(parallel (store (i8 (X86inc_flag (loadi8 addr:$dst))), addr:$dst),
4027 (implicit EFLAGS)),
4028 (INC8m addr:$dst)>;
4029def : Pat<(parallel (X86dec_flag GR8:$src), (implicit EFLAGS)),
4030 (DEC8r GR8:$src)>;
4031def : Pat<(parallel (store (i8 (X86dec_flag (loadi8 addr:$dst))), addr:$dst),
4032 (implicit EFLAGS)),
4033 (DEC8m addr:$dst)>;
4034
4035def : Pat<(parallel (X86inc_flag GR16:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004036 (INC16r GR16:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004037def : Pat<(parallel (store (i16 (X86inc_flag (loadi16 addr:$dst))), addr:$dst),
4038 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004039 (INC16m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004040def : Pat<(parallel (X86dec_flag GR16:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004041 (DEC16r GR16:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004042def : Pat<(parallel (store (i16 (X86dec_flag (loadi16 addr:$dst))), addr:$dst),
4043 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004044 (DEC16m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004045
4046def : Pat<(parallel (X86inc_flag GR32:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004047 (INC32r GR32:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004048def : Pat<(parallel (store (i32 (X86inc_flag (loadi32 addr:$dst))), addr:$dst),
4049 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004050 (INC32m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004051def : Pat<(parallel (X86dec_flag GR32:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004052 (DEC32r GR32:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004053def : Pat<(parallel (store (i32 (X86dec_flag (loadi32 addr:$dst))), addr:$dst),
4054 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004055 (DEC32m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004056
Bill Wendlingf5399032008-12-12 21:15:41 +00004057//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004058// Floating Point Stack Support
4059//===----------------------------------------------------------------------===//
4060
4061include "X86InstrFPStack.td"
4062
4063//===----------------------------------------------------------------------===//
Evan Cheng86ab7d32007-07-31 08:04:03 +00004064// X86-64 Support
4065//===----------------------------------------------------------------------===//
4066
Chris Lattner2de8d2b2008-01-10 05:50:42 +00004067include "X86Instr64bit.td"
Evan Cheng86ab7d32007-07-31 08:04:03 +00004068
4069//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004070// XMM Floating point support (requires SSE / SSE2)
4071//===----------------------------------------------------------------------===//
4072
4073include "X86InstrSSE.td"
Evan Cheng5e4d1e72008-04-25 18:19:54 +00004074
4075//===----------------------------------------------------------------------===//
4076// MMX and XMM Packed Integer support (requires MMX, SSE, and SSE2)
4077//===----------------------------------------------------------------------===//
4078
4079include "X86InstrMMX.td"