blob: 8f7b668ca0b9bcadbc6a6d48842de0a8d752310e [file] [log] [blame]
Arnold Schwaighofera70fe792007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
16#include "X86InstrBuilder.h"
17#include "X86ISelLowering.h"
18#include "X86MachineFunctionInfo.h"
19#include "X86TargetMachine.h"
Dan Gohmanbd6a0332008-08-19 21:45:35 +000020#include "X86FastISel.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021#include "llvm/CallingConv.h"
22#include "llvm/Constants.h"
23#include "llvm/DerivedTypes.h"
24#include "llvm/GlobalVariable.h"
25#include "llvm/Function.h"
26#include "llvm/Intrinsics.h"
Evan Cheng75184a92007-12-11 01:46:18 +000027#include "llvm/ADT/BitVector.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028#include "llvm/ADT/VectorExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029#include "llvm/CodeGen/CallingConvLower.h"
30#include "llvm/CodeGen/MachineFrameInfo.h"
31#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng2e28d622008-02-02 04:07:54 +000033#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner1b989192007-12-31 04:13:23 +000034#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman12a9c082008-02-06 22:27:42 +000035#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000036#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000037#include "llvm/Support/MathExtras.h"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000038#include "llvm/Support/Debug.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000039#include "llvm/Target/TargetOptions.h"
Evan Cheng75184a92007-12-11 01:46:18 +000040#include "llvm/ADT/SmallSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000041#include "llvm/ADT/StringExtras.h"
42using namespace llvm;
43
Evan Cheng2aea0b42008-04-25 19:11:04 +000044// Forward declarations.
Dan Gohman8181bd12008-07-27 21:46:04 +000045static SDValue getMOVLMask(unsigned NumElems, SelectionDAG &DAG);
Evan Cheng2aea0b42008-04-25 19:11:04 +000046
Dan Gohmanb41dfba2008-05-14 01:58:56 +000047X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Dan Gohmanf17a25c2007-07-18 16:29:46 +000048 : TargetLowering(TM) {
49 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesene0e0fd02007-09-23 14:52:20 +000050 X86ScalarSSEf64 = Subtarget->hasSSE2();
51 X86ScalarSSEf32 = Subtarget->hasSSE1();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000052 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000053
Chris Lattnerdec9cb52008-01-24 08:07:48 +000054 bool Fast = false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000055
56 RegInfo = TM.getRegisterInfo();
57
58 // Set up the TargetLowering object.
59
60 // X86 is weird, it always uses i8 for shift amounts and setcc results.
61 setShiftAmountType(MVT::i8);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000062 setSetCCResultContents(ZeroOrOneSetCCResult);
63 setSchedulingPreference(SchedulingForRegPressure);
64 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
65 setStackPointerRegisterToSaveRestore(X86StackPtr);
66
67 if (Subtarget->isTargetDarwin()) {
68 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
69 setUseUnderscoreSetJmp(false);
70 setUseUnderscoreLongJmp(false);
71 } else if (Subtarget->isTargetMingw()) {
72 // MS runtime is weird: it exports _setjmp, but longjmp!
73 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(false);
75 } else {
76 setUseUnderscoreSetJmp(true);
77 setUseUnderscoreLongJmp(true);
78 }
79
80 // Set up the register classes.
81 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
82 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
83 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
84 if (Subtarget->is64Bit())
85 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
86
Duncan Sands082524c2008-01-23 20:39:46 +000087 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000088
Chris Lattner3bc08502008-01-17 19:59:44 +000089 // We don't accept any truncstore of integer registers.
90 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
91 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
92 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
93 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
94 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
95 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
96
Dan Gohmanf17a25c2007-07-18 16:29:46 +000097 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
98 // operation.
99 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
100 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
101 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
102
103 if (Subtarget->is64Bit()) {
104 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
105 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
106 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000107 if (X86ScalarSSEf64)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000108 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
109 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
110 else
111 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
112 }
113
114 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
115 // this operation.
116 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
117 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
118 // SSE has no i16 to fp conversion, only i32
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000119 if (X86ScalarSSEf32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000120 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000121 // f32 and f64 cases are Legal, f80 case is not
122 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
123 } else {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000124 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
125 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
126 }
127
Dale Johannesen958b08b2007-09-19 23:55:34 +0000128 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
129 // are Legal, f80 is custom lowered.
130 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
131 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000132
133 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
134 // this operation.
135 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
136 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
137
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000138 if (X86ScalarSSEf32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000139 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000140 // f32 and f64 cases are Legal, f80 case is not
141 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000142 } else {
143 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
144 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
145 }
146
147 // Handle FP_TO_UINT by promoting the destination to a larger signed
148 // conversion.
149 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
150 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
151 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
152
153 if (Subtarget->is64Bit()) {
154 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
155 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
156 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000157 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000158 // Expand FP_TO_UINT into a select.
159 // FIXME: We would like to use a Custom expander here eventually to do
160 // the optimal thing for SSE vs. the default expansion in the legalizer.
161 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
162 else
163 // With SSE3 we can use fisttpll to convert to a signed i64.
164 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
165 }
166
167 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000168 if (!X86ScalarSSEf64) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000169 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
170 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
171 }
172
Dan Gohman8450d862008-02-18 19:34:53 +0000173 // Scalar integer divide and remainder are lowered to use operations that
174 // produce two results, to match the available instructions. This exposes
175 // the two-result form to trivial CSE, which is able to combine x/y and x%y
176 // into a single instruction.
177 //
178 // Scalar integer multiply-high is also lowered to use two-result
179 // operations, to match the available instructions. However, plain multiply
180 // (low) operations are left as Legal, as there are single-result
181 // instructions for this in x86. Using the two-result multiply instructions
182 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman5a199552007-10-08 18:33:35 +0000183 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
184 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
185 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
186 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
187 setOperationAction(ISD::SREM , MVT::i8 , Expand);
188 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000189 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
190 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
191 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
192 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
193 setOperationAction(ISD::SREM , MVT::i16 , Expand);
194 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000195 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
196 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
197 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
198 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
199 setOperationAction(ISD::SREM , MVT::i32 , Expand);
200 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000201 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
202 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
203 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
204 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
205 setOperationAction(ISD::SREM , MVT::i64 , Expand);
206 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohman242a5ba2007-09-25 18:23:27 +0000207
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000208 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
209 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
210 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
211 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000212 if (Subtarget->is64Bit())
Christopher Lamb0a7c8662007-08-10 21:48:46 +0000213 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
214 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
215 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000216 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
217 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerb7a5cca2008-03-07 06:36:32 +0000218 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000219 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerb7a5cca2008-03-07 06:36:32 +0000220 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman819574c2008-01-31 00:41:03 +0000221 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +0000222
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000223 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000224 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
225 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000226 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000227 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
228 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000229 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000230 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
231 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000232 if (Subtarget->is64Bit()) {
233 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000234 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
235 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000236 }
237
238 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
239 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
240
241 // These should be promoted to a larger select which is supported.
242 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
243 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
244 // X86 wants to expand cmov itself.
245 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
246 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
247 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
248 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000249 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000250 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
251 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
252 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
253 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
254 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000255 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000256 if (Subtarget->is64Bit()) {
257 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
258 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
259 }
260 // X86 ret instruction may pop stack.
261 setOperationAction(ISD::RET , MVT::Other, Custom);
262 if (!Subtarget->is64Bit())
263 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
264
265 // Darwin ABI issue.
266 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
267 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
268 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
269 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +0000270 if (Subtarget->is64Bit())
271 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000272 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
273 if (Subtarget->is64Bit()) {
274 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
275 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
276 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
277 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
278 }
279 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
280 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
281 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
282 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman092014e2008-03-03 22:22:09 +0000283 if (Subtarget->is64Bit()) {
284 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
285 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
286 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
287 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000288
Evan Cheng8d51ab32008-03-10 19:38:10 +0000289 if (Subtarget->hasSSE1())
290 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Chengd1d68072008-03-08 00:58:38 +0000291
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000292 if (!Subtarget->hasSSE2())
293 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
294
Mon P Wang078a62d2008-05-05 19:05:59 +0000295 // Expand certain atomics
Dale Johannesenbc187662008-08-28 02:44:49 +0000296 setOperationAction(ISD::ATOMIC_CMP_SWAP_8 , MVT::i8, Custom);
297 setOperationAction(ISD::ATOMIC_CMP_SWAP_16, MVT::i16, Custom);
298 setOperationAction(ISD::ATOMIC_CMP_SWAP_32, MVT::i32, Custom);
299 setOperationAction(ISD::ATOMIC_CMP_SWAP_64, MVT::i64, Custom);
Bill Wendlingdb2280a2008-08-20 00:28:16 +0000300
Dale Johannesenbc187662008-08-28 02:44:49 +0000301 setOperationAction(ISD::ATOMIC_LOAD_SUB_8, MVT::i8, Expand);
302 setOperationAction(ISD::ATOMIC_LOAD_SUB_16, MVT::i16, Expand);
303 setOperationAction(ISD::ATOMIC_LOAD_SUB_32, MVT::i32, Expand);
304 setOperationAction(ISD::ATOMIC_LOAD_SUB_64, MVT::i64, Expand);
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000305
Dan Gohman472d12c2008-06-30 20:59:49 +0000306 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
307 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000308 // FIXME - use subtarget debug flags
309 if (!Subtarget->isTargetDarwin() &&
310 !Subtarget->isTargetELF() &&
Dan Gohmanfa607c92008-07-01 00:05:16 +0000311 !Subtarget->isTargetCygMing()) {
312 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
313 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
314 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000315
316 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
317 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
318 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
319 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
320 if (Subtarget->is64Bit()) {
321 // FIXME: Verify
322 setExceptionPointerRegister(X86::RAX);
323 setExceptionSelectorRegister(X86::RDX);
324 } else {
325 setExceptionPointerRegister(X86::EAX);
326 setExceptionSelectorRegister(X86::EDX);
327 }
Anton Korobeynikov23ca9c52007-09-03 00:36:06 +0000328 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329
Duncan Sands7407a9f2007-09-11 14:10:23 +0000330 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsd8455ca2007-07-27 20:02:49 +0000331
Chris Lattner56b941f2008-01-15 21:58:22 +0000332 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000333
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000334 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
335 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000336 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000337 if (Subtarget->is64Bit()) {
338 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000339 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000340 } else {
341 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000342 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000343 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000344
345 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
346 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
347 if (Subtarget->is64Bit())
348 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
349 if (Subtarget->isTargetCygMing())
350 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
351 else
352 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
353
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000354 if (X86ScalarSSEf64) {
355 // f32 and f64 use SSE.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000356 // Set up the FP register classes.
357 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
358 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
359
360 // Use ANDPD to simulate FABS.
361 setOperationAction(ISD::FABS , MVT::f64, Custom);
362 setOperationAction(ISD::FABS , MVT::f32, Custom);
363
364 // Use XORP to simulate FNEG.
365 setOperationAction(ISD::FNEG , MVT::f64, Custom);
366 setOperationAction(ISD::FNEG , MVT::f32, Custom);
367
368 // Use ANDPD and ORPD to simulate FCOPYSIGN.
369 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
370 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
371
372 // We don't support sin/cos/fmod
373 setOperationAction(ISD::FSIN , MVT::f64, Expand);
374 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000375 setOperationAction(ISD::FSIN , MVT::f32, Expand);
376 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000377
378 // Expand FP immediates into loads from the stack, except for the special
379 // cases we handle.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000380 addLegalFPImmediate(APFloat(+0.0)); // xorpd
381 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000382
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000383 // Floating truncations from f80 and extensions to f80 go through memory.
384 // If optimizing, we lie about this though and handle it in
385 // InstructionSelectPreprocess so that dagcombine2 can hack on these.
386 if (Fast) {
387 setConvertAction(MVT::f32, MVT::f80, Expand);
388 setConvertAction(MVT::f64, MVT::f80, Expand);
389 setConvertAction(MVT::f80, MVT::f32, Expand);
390 setConvertAction(MVT::f80, MVT::f64, Expand);
391 }
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000392 } else if (X86ScalarSSEf32) {
393 // Use SSE for f32, x87 for f64.
394 // Set up the FP register classes.
395 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
396 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
397
398 // Use ANDPS to simulate FABS.
399 setOperationAction(ISD::FABS , MVT::f32, Custom);
400
401 // Use XORP to simulate FNEG.
402 setOperationAction(ISD::FNEG , MVT::f32, Custom);
403
404 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
405
406 // Use ANDPS and ORPS to simulate FCOPYSIGN.
407 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
408 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
409
410 // We don't support sin/cos/fmod
411 setOperationAction(ISD::FSIN , MVT::f32, Expand);
412 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000413
Nate Begemane2ba64f2008-02-14 08:57:00 +0000414 // Special cases we handle for FP constants.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000415 addLegalFPImmediate(APFloat(+0.0f)); // xorps
416 addLegalFPImmediate(APFloat(+0.0)); // FLD0
417 addLegalFPImmediate(APFloat(+1.0)); // FLD1
418 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
419 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
420
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000421 // SSE <-> X87 conversions go through memory. If optimizing, we lie about
422 // this though and handle it in InstructionSelectPreprocess so that
423 // dagcombine2 can hack on these.
424 if (Fast) {
425 setConvertAction(MVT::f32, MVT::f64, Expand);
426 setConvertAction(MVT::f32, MVT::f80, Expand);
427 setConvertAction(MVT::f80, MVT::f32, Expand);
428 setConvertAction(MVT::f64, MVT::f32, Expand);
429 // And x87->x87 truncations also.
430 setConvertAction(MVT::f80, MVT::f64, Expand);
431 }
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000432
433 if (!UnsafeFPMath) {
434 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
435 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
436 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000437 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000438 // f32 and f64 in x87.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000439 // Set up the FP register classes.
440 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
441 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
442
443 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
444 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
445 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
446 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000447
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000448 // Floating truncations go through memory. If optimizing, we lie about
449 // this though and handle it in InstructionSelectPreprocess so that
450 // dagcombine2 can hack on these.
451 if (Fast) {
452 setConvertAction(MVT::f80, MVT::f32, Expand);
453 setConvertAction(MVT::f64, MVT::f32, Expand);
454 setConvertAction(MVT::f80, MVT::f64, Expand);
455 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000456
457 if (!UnsafeFPMath) {
458 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
459 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
460 }
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000461 addLegalFPImmediate(APFloat(+0.0)); // FLD0
462 addLegalFPImmediate(APFloat(+1.0)); // FLD1
463 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
464 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000465 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
466 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
467 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
468 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000469 }
470
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000471 // Long double always uses X87.
472 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000473 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
474 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Chris Lattnerdd867392008-01-27 06:19:31 +0000475 {
Chris Lattnerdd867392008-01-27 06:19:31 +0000476 APFloat TmpFlt(+0.0);
477 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven);
478 addLegalFPImmediate(TmpFlt); // FLD0
479 TmpFlt.changeSign();
480 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
481 APFloat TmpFlt2(+1.0);
482 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven);
483 addLegalFPImmediate(TmpFlt2); // FLD1
484 TmpFlt2.changeSign();
485 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
486 }
487
Dale Johannesen7f1076b2007-09-26 21:10:55 +0000488 if (!UnsafeFPMath) {
489 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
490 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
491 }
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000492
Dan Gohman2f7b1982007-10-11 23:21:31 +0000493 // Always use a library call for pow.
494 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
495 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
496 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
497
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000498 // First set operation action for all vector types to expand. Then we
499 // will selectively turn on ones that can be effectively codegen'd.
500 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
501 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands92c43912008-06-06 12:08:01 +0000502 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
503 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
504 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
505 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
506 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
507 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
508 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
509 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
510 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
511 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
512 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
513 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
514 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
Gabor Greif825aa892008-08-28 23:19:51 +0000515 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
516 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
517 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
Duncan Sands92c43912008-06-06 12:08:01 +0000518 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
519 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
520 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
521 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
522 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
523 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
524 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
525 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
526 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
527 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
528 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
529 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
530 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
531 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
532 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
533 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
534 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
535 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
536 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
537 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
538 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
539 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000540 }
541
542 if (Subtarget->hasMMX()) {
543 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
544 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
545 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Dale Johannesena585daf2008-06-24 22:01:44 +0000546 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000547 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
548
549 // FIXME: add MMX packed arithmetics
550
551 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
552 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
553 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
554 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
555
556 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
557 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
558 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen6b65c332007-10-30 01:18:38 +0000559 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000560
561 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
562 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
563
564 setOperationAction(ISD::AND, MVT::v8i8, Promote);
565 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
566 setOperationAction(ISD::AND, MVT::v4i16, Promote);
567 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
568 setOperationAction(ISD::AND, MVT::v2i32, Promote);
569 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
570 setOperationAction(ISD::AND, MVT::v1i64, Legal);
571
572 setOperationAction(ISD::OR, MVT::v8i8, Promote);
573 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
574 setOperationAction(ISD::OR, MVT::v4i16, Promote);
575 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
576 setOperationAction(ISD::OR, MVT::v2i32, Promote);
577 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
578 setOperationAction(ISD::OR, MVT::v1i64, Legal);
579
580 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
581 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
582 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
583 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
584 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
585 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
586 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
587
588 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
589 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
590 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
591 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
592 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
593 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Dale Johannesena585daf2008-06-24 22:01:44 +0000594 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
595 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000596 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
597
598 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
599 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
600 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Dale Johannesena585daf2008-06-24 22:01:44 +0000601 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000602 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
603
604 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
605 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
606 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
607 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
608
Evan Cheng759fe022008-07-22 18:39:19 +0000609 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000610 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
611 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000612 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendlingb9e5f802008-07-20 02:32:23 +0000613
614 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000615 }
616
617 if (Subtarget->hasSSE1()) {
618 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
619
620 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
621 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
622 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
623 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
624 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
625 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000626 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
627 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
628 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
629 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
630 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman03605a02008-07-17 16:51:19 +0000631 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000632 }
633
634 if (Subtarget->hasSSE2()) {
635 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
636 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
637 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
638 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
639 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
640
641 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
642 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
643 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
644 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
645 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
646 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
647 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
648 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
649 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
650 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
651 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
652 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
653 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
654 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
655 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000656
Nate Begeman03605a02008-07-17 16:51:19 +0000657 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
658 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
659 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
660 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begeman061db5f2008-05-12 20:34:32 +0000661
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000662 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
663 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
664 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
665 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000666 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
667
668 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands92c43912008-06-06 12:08:01 +0000669 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
670 MVT VT = (MVT::SimpleValueType)i;
Nate Begemanc16406d2007-12-11 01:41:33 +0000671 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands92c43912008-06-06 12:08:01 +0000672 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begemanc16406d2007-12-11 01:41:33 +0000673 continue;
Duncan Sands92c43912008-06-06 12:08:01 +0000674 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
675 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
676 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000677 }
678 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
679 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
680 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
681 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000682 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000683 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000684 if (Subtarget->is64Bit()) {
685 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen2ff963d2007-10-31 00:32:36 +0000686 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000687 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000688
689 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
690 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
Duncan Sands92c43912008-06-06 12:08:01 +0000691 setOperationAction(ISD::AND, (MVT::SimpleValueType)VT, Promote);
692 AddPromotedToType (ISD::AND, (MVT::SimpleValueType)VT, MVT::v2i64);
693 setOperationAction(ISD::OR, (MVT::SimpleValueType)VT, Promote);
694 AddPromotedToType (ISD::OR, (MVT::SimpleValueType)VT, MVT::v2i64);
695 setOperationAction(ISD::XOR, (MVT::SimpleValueType)VT, Promote);
696 AddPromotedToType (ISD::XOR, (MVT::SimpleValueType)VT, MVT::v2i64);
697 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Promote);
698 AddPromotedToType (ISD::LOAD, (MVT::SimpleValueType)VT, MVT::v2i64);
699 setOperationAction(ISD::SELECT, (MVT::SimpleValueType)VT, Promote);
700 AddPromotedToType (ISD::SELECT, (MVT::SimpleValueType)VT, MVT::v2i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000701 }
702
Chris Lattner3bc08502008-01-17 19:59:44 +0000703 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000704
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000705 // Custom lower v2i64 and v2f64 selects.
706 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
707 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
708 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
709 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Nate Begeman061db5f2008-05-12 20:34:32 +0000710
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000711 }
Nate Begemand77e59e2008-02-11 04:19:36 +0000712
713 if (Subtarget->hasSSE41()) {
714 // FIXME: Do we need to handle scalar-to-vector here?
715 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Dan Gohmane3731f52008-05-23 17:49:40 +0000716 setOperationAction(ISD::MUL, MVT::v2i64, Legal);
Nate Begemand77e59e2008-02-11 04:19:36 +0000717
718 // i8 and i16 vectors are custom , because the source register and source
719 // source memory operand types are not the same width. f32 vectors are
720 // custom since the immediate controlling the insert encodes additional
721 // information.
722 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
723 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
724 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Legal);
725 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
726
727 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
728 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
729 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Legal);
Evan Cheng6c249332008-03-24 21:52:23 +0000730 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begemand77e59e2008-02-11 04:19:36 +0000731
732 if (Subtarget->is64Bit()) {
Nate Begeman4294c1f2008-02-12 22:51:28 +0000733 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
734 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begemand77e59e2008-02-11 04:19:36 +0000735 }
736 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000737
Nate Begeman03605a02008-07-17 16:51:19 +0000738 if (Subtarget->hasSSE42()) {
739 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
740 }
741
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000742 // We want to custom lower some of our intrinsics.
743 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
744
745 // We have target-specific dag combine patterns for the following nodes:
746 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chenge9b9c672008-05-09 21:53:03 +0000747 setTargetDAGCombine(ISD::BUILD_VECTOR);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000748 setTargetDAGCombine(ISD::SELECT);
Chris Lattnerce84ae42008-02-22 02:09:43 +0000749 setTargetDAGCombine(ISD::STORE);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000750
751 computeRegisterProperties();
752
753 // FIXME: These should be based on subtarget info. Plus, the values should
754 // be smaller when we are in optimizing for size mode.
Dan Gohman97fab242008-06-30 21:00:56 +0000755 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
756 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
757 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000758 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Cheng45c1edb2008-02-28 00:43:03 +0000759 setPrefLoopAlignment(16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000760}
761
Scott Michel502151f2008-03-10 15:42:14 +0000762
Dan Gohman8181bd12008-07-27 21:46:04 +0000763MVT X86TargetLowering::getSetCCResultType(const SDValue &) const {
Scott Michel502151f2008-03-10 15:42:14 +0000764 return MVT::i8;
765}
766
767
Evan Cheng5a67b812008-01-23 23:17:41 +0000768/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
769/// the desired ByVal argument alignment.
770static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
771 if (MaxAlign == 16)
772 return;
773 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
774 if (VTy->getBitWidth() == 128)
775 MaxAlign = 16;
Evan Cheng5a67b812008-01-23 23:17:41 +0000776 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
777 unsigned EltAlign = 0;
778 getMaxByValAlign(ATy->getElementType(), EltAlign);
779 if (EltAlign > MaxAlign)
780 MaxAlign = EltAlign;
781 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
782 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
783 unsigned EltAlign = 0;
784 getMaxByValAlign(STy->getElementType(i), EltAlign);
785 if (EltAlign > MaxAlign)
786 MaxAlign = EltAlign;
787 if (MaxAlign == 16)
788 break;
789 }
790 }
791 return;
792}
793
794/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
795/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesena58b8622008-02-08 19:48:20 +0000796/// that contain SSE vectors are placed at 16-byte boundaries while the rest
797/// are at 4-byte boundaries.
Evan Cheng5a67b812008-01-23 23:17:41 +0000798unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng9a6e0fa2008-08-21 21:00:15 +0000799 if (Subtarget->is64Bit()) {
800 // Max of 8 and alignment of type.
801 unsigned TyAlign = getTargetData()->getABITypeAlignment(Ty);
802 if (TyAlign > 8)
803 return TyAlign;
804 return 8;
805 }
806
Evan Cheng5a67b812008-01-23 23:17:41 +0000807 unsigned Align = 4;
Dale Johannesena58b8622008-02-08 19:48:20 +0000808 if (Subtarget->hasSSE1())
809 getMaxByValAlign(Ty, Align);
Evan Cheng5a67b812008-01-23 23:17:41 +0000810 return Align;
811}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000812
Evan Cheng8c590372008-05-15 08:39:06 +0000813/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng2f1033e2008-05-15 22:13:02 +0000814/// and store operations as a result of memset, memcpy, and memmove
815/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Cheng8c590372008-05-15 08:39:06 +0000816/// determining it.
Duncan Sands92c43912008-06-06 12:08:01 +0000817MVT
Evan Cheng8c590372008-05-15 08:39:06 +0000818X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
819 bool isSrcConst, bool isSrcStr) const {
820 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
821 return MVT::v4i32;
822 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
823 return MVT::v4f32;
824 if (Subtarget->is64Bit() && Size >= 8)
825 return MVT::i64;
826 return MVT::i32;
827}
828
829
Evan Cheng6fb06762007-11-09 01:32:10 +0000830/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
831/// jumptable.
Dan Gohman8181bd12008-07-27 21:46:04 +0000832SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Cheng6fb06762007-11-09 01:32:10 +0000833 SelectionDAG &DAG) const {
834 if (usesGlobalOffsetTable())
835 return DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, getPointerTy());
836 if (!Subtarget->isPICStyleRIPRel())
837 return DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy());
838 return Table;
839}
840
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000841//===----------------------------------------------------------------------===//
842// Return Value Calling Convention Implementation
843//===----------------------------------------------------------------------===//
844
845#include "X86GenCallingConv.inc"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000846
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000847/// LowerRET - Lower an ISD::RET node.
Dan Gohman8181bd12008-07-27 21:46:04 +0000848SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000849 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
850
851 SmallVector<CCValAssign, 16> RVLocs;
852 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
853 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
854 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
Gabor Greif1c80d112008-08-28 21:40:38 +0000855 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000856
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000857 // If this is the first return lowered for this function, add the regs to the
858 // liveout set for the function.
Chris Lattner1b989192007-12-31 04:13:23 +0000859 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000860 for (unsigned i = 0; i != RVLocs.size(); ++i)
861 if (RVLocs[i].isRegLoc())
Chris Lattner1b989192007-12-31 04:13:23 +0000862 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000863 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000864 SDValue Chain = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000865
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000866 // Handle tail call return.
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000867 Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000868 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000869 SDValue TailCall = Chain;
870 SDValue TargetAddress = TailCall.getOperand(1);
871 SDValue StackAdjustment = TailCall.getOperand(2);
Chris Lattnerf8decf52008-01-16 05:52:18 +0000872 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000873 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::ECX ||
874 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R9)) ||
875 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
876 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
877 "Expecting an global address, external symbol, or register");
Chris Lattnerf8decf52008-01-16 05:52:18 +0000878 assert(StackAdjustment.getOpcode() == ISD::Constant &&
879 "Expecting a const value");
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000880
Dan Gohman8181bd12008-07-27 21:46:04 +0000881 SmallVector<SDValue,8> Operands;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000882 Operands.push_back(Chain.getOperand(0));
883 Operands.push_back(TargetAddress);
884 Operands.push_back(StackAdjustment);
885 // Copy registers used by the call. Last operand is a flag so it is not
886 // copied.
Arnold Schwaighofer10202b32007-10-16 09:05:00 +0000887 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000888 Operands.push_back(Chain.getOperand(i));
889 }
Arnold Schwaighofer10202b32007-10-16 09:05:00 +0000890 return DAG.getNode(X86ISD::TC_RETURN, MVT::Other, &Operands[0],
891 Operands.size());
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000892 }
893
894 // Regular return.
Dan Gohman8181bd12008-07-27 21:46:04 +0000895 SDValue Flag;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000896
Dan Gohman8181bd12008-07-27 21:46:04 +0000897 SmallVector<SDValue, 6> RetOps;
Chris Lattnerb56cc342008-03-11 03:23:40 +0000898 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
899 // Operand #1 = Bytes To Pop
900 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
901
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000902 // Copy the result values into the output registers.
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000903 for (unsigned i = 0; i != RVLocs.size(); ++i) {
904 CCValAssign &VA = RVLocs[i];
905 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman8181bd12008-07-27 21:46:04 +0000906 SDValue ValToCopy = Op.getOperand(i*2+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000907
Chris Lattnerb56cc342008-03-11 03:23:40 +0000908 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
909 // the RET instruction and handled by the FP Stackifier.
910 if (RVLocs[i].getLocReg() == X86::ST0 ||
911 RVLocs[i].getLocReg() == X86::ST1) {
912 // If this is a copy from an xmm register to ST(0), use an FPExtend to
913 // change the value to the FP stack register class.
914 if (isScalarFPTypeInSSEReg(RVLocs[i].getValVT()))
915 ValToCopy = DAG.getNode(ISD::FP_EXTEND, MVT::f80, ValToCopy);
916 RetOps.push_back(ValToCopy);
917 // Don't emit a copytoreg.
918 continue;
919 }
Dale Johannesena585daf2008-06-24 22:01:44 +0000920
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000921 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), ValToCopy, Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000922 Flag = Chain.getValue(1);
923 }
Dan Gohmanb47dabd2008-04-21 23:59:07 +0000924
925 // The x86-64 ABI for returning structs by value requires that we copy
926 // the sret argument into %rax for the return. We saved the argument into
927 // a virtual register in the entry block, so now we copy the value out
928 // and into %rax.
929 if (Subtarget->is64Bit() &&
930 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
931 MachineFunction &MF = DAG.getMachineFunction();
932 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
933 unsigned Reg = FuncInfo->getSRetReturnReg();
934 if (!Reg) {
935 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
936 FuncInfo->setSRetReturnReg(Reg);
937 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000938 SDValue Val = DAG.getCopyFromReg(Chain, Reg, getPointerTy());
Dan Gohmanb47dabd2008-04-21 23:59:07 +0000939
940 Chain = DAG.getCopyToReg(Chain, X86::RAX, Val, Flag);
941 Flag = Chain.getValue(1);
942 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000943
Chris Lattnerb56cc342008-03-11 03:23:40 +0000944 RetOps[0] = Chain; // Update chain.
945
946 // Add the flag if we have it.
Gabor Greif1c80d112008-08-28 21:40:38 +0000947 if (Flag.getNode())
Chris Lattnerb56cc342008-03-11 03:23:40 +0000948 RetOps.push_back(Flag);
949
950 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, &RetOps[0], RetOps.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000951}
952
953
954/// LowerCallResult - Lower the result values of an ISD::CALL into the
955/// appropriate copies out of appropriate physical registers. This assumes that
956/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
957/// being lowered. The returns a SDNode with the same number of values as the
958/// ISD::CALL.
959SDNode *X86TargetLowering::
Dan Gohman8181bd12008-07-27 21:46:04 +0000960LowerCallResult(SDValue Chain, SDValue InFlag, SDNode *TheCall,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000961 unsigned CallingConv, SelectionDAG &DAG) {
962
963 // Assign locations to each value returned by this call.
964 SmallVector<CCValAssign, 16> RVLocs;
965 bool isVarArg = cast<ConstantSDNode>(TheCall->getOperand(2))->getValue() != 0;
966 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
967 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
968
Dan Gohman8181bd12008-07-27 21:46:04 +0000969 SmallVector<SDValue, 8> ResultVals;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000970
971 // Copy all of the result registers out of their specified physreg.
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000972 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Duncan Sands92c43912008-06-06 12:08:01 +0000973 MVT CopyVT = RVLocs[i].getValVT();
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000974
975 // If this is a call to a function that returns an fp value on the floating
976 // point stack, but where we prefer to use the value in xmm registers, copy
977 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Mon P Wang73a2c152008-08-21 19:54:16 +0000978 if ((RVLocs[i].getLocReg() == X86::ST0 ||
979 RVLocs[i].getLocReg() == X86::ST1) &&
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000980 isScalarFPTypeInSSEReg(RVLocs[i].getValVT())) {
981 CopyVT = MVT::f80;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000982 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000983
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000984 Chain = DAG.getCopyFromReg(Chain, RVLocs[i].getLocReg(),
985 CopyVT, InFlag).getValue(1);
Dan Gohman8181bd12008-07-27 21:46:04 +0000986 SDValue Val = Chain.getValue(0);
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000987 InFlag = Chain.getValue(2);
Chris Lattner40758732007-12-29 06:41:28 +0000988
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000989 if (CopyVT != RVLocs[i].getValVT()) {
990 // Round the F80 the right size, which also moves to the appropriate xmm
991 // register.
992 Val = DAG.getNode(ISD::FP_ROUND, RVLocs[i].getValVT(), Val,
993 // This truncation won't change the value.
994 DAG.getIntPtrConstant(1));
995 }
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000996
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000997 ResultVals.push_back(Val);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000998 }
Duncan Sands698842f2008-07-02 17:40:58 +0000999
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001000 // Merge everything together with a MERGE_VALUES node.
1001 ResultVals.push_back(Chain);
Duncan Sandsf19591c2008-06-30 10:19:09 +00001002 return DAG.getMergeValues(TheCall->getVTList(), &ResultVals[0],
Gabor Greif1c80d112008-08-28 21:40:38 +00001003 ResultVals.size()).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001004}
1005
1006
1007//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001008// C & StdCall & Fast Calling Convention implementation
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001009//===----------------------------------------------------------------------===//
1010// StdCall calling convention seems to be standard for many Windows' API
1011// routines and around. It differs from C calling convention just a little:
1012// callee should clean up the stack, not caller. Symbols should be also
1013// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001014// For info on fast calling convention see Fast Calling Convention (tail call)
1015// implementation LowerX86_32FastCCCallTo.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001016
1017/// AddLiveIn - This helper function adds the specified physical register to the
1018/// MachineFunction as a live in value. It also creates a corresponding virtual
1019/// register for it.
1020static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
1021 const TargetRegisterClass *RC) {
1022 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner1b989192007-12-31 04:13:23 +00001023 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
1024 MF.getRegInfo().addLiveIn(PReg, VReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001025 return VReg;
1026}
1027
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001028/// CallIsStructReturn - Determines whether a CALL node uses struct return
1029/// semantics.
Dan Gohman8181bd12008-07-27 21:46:04 +00001030static bool CallIsStructReturn(SDValue Op) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001031 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1032 if (!NumOps)
1033 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001034
1035 return cast<ARG_FLAGSSDNode>(Op.getOperand(6))->getArgFlags().isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001036}
1037
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001038/// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct
1039/// return semantics.
Dan Gohman8181bd12008-07-27 21:46:04 +00001040static bool ArgsAreStructReturn(SDValue Op) {
Gabor Greif1c80d112008-08-28 21:40:38 +00001041 unsigned NumArgs = Op.getNode()->getNumValues() - 1;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001042 if (!NumArgs)
1043 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001044
1045 return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001046}
1047
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001048/// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires
1049/// the callee to pop its own arguments. Callee pop is necessary to support tail
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001050/// calls.
Dan Gohman8181bd12008-07-27 21:46:04 +00001051bool X86TargetLowering::IsCalleePop(SDValue Op) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001052 bool IsVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1053 if (IsVarArg)
1054 return false;
1055
1056 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
1057 default:
1058 return false;
1059 case CallingConv::X86_StdCall:
1060 return !Subtarget->is64Bit();
1061 case CallingConv::X86_FastCall:
1062 return !Subtarget->is64Bit();
1063 case CallingConv::Fast:
1064 return PerformTailCallOpt;
1065 }
1066}
1067
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001068/// CCAssignFnForNode - Selects the correct CCAssignFn for a CALL or
1069/// FORMAL_ARGUMENTS node.
Dan Gohman8181bd12008-07-27 21:46:04 +00001070CCAssignFn *X86TargetLowering::CCAssignFnForNode(SDValue Op) const {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001071 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
1072
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001073 if (Subtarget->is64Bit()) {
Anton Korobeynikov06d49b02008-03-22 20:57:27 +00001074 if (Subtarget->isTargetWin64())
Anton Korobeynikov99bd1882008-03-22 20:37:30 +00001075 return CC_X86_Win64_C;
1076 else {
1077 if (CC == CallingConv::Fast && PerformTailCallOpt)
1078 return CC_X86_64_TailCall;
1079 else
1080 return CC_X86_64_C;
1081 }
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001082 }
1083
Gordon Henriksen18ace102008-01-05 16:56:59 +00001084 if (CC == CallingConv::X86_FastCall)
1085 return CC_X86_32_FastCall;
1086 else if (CC == CallingConv::Fast && PerformTailCallOpt)
1087 return CC_X86_32_TailCall;
1088 else
1089 return CC_X86_32_C;
1090}
1091
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001092/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1093/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001094NameDecorationStyle
Dan Gohman8181bd12008-07-27 21:46:04 +00001095X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001096 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
1097 if (CC == CallingConv::X86_FastCall)
1098 return FastCall;
1099 else if (CC == CallingConv::X86_StdCall)
1100 return StdCall;
1101 return None;
1102}
1103
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001104
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001105/// CallRequiresGOTInRegister - Check whether the call requires the GOT pointer
1106/// in a register before calling.
1107bool X86TargetLowering::CallRequiresGOTPtrInReg(bool Is64Bit, bool IsTailCall) {
1108 return !IsTailCall && !Is64Bit &&
1109 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1110 Subtarget->isPICStyleGOT();
1111}
1112
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001113/// CallRequiresFnAddressInReg - Check whether the call requires the function
1114/// address to be loaded in a register.
1115bool
1116X86TargetLowering::CallRequiresFnAddressInReg(bool Is64Bit, bool IsTailCall) {
1117 return !Is64Bit && IsTailCall &&
1118 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1119 Subtarget->isPICStyleGOT();
1120}
1121
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001122/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1123/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001124/// the specific parameter attribute. The copy will be passed as a byval
1125/// function parameter.
Dan Gohman8181bd12008-07-27 21:46:04 +00001126static SDValue
1127CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsc93fae32008-03-21 09:14:45 +00001128 ISD::ArgFlagsTy Flags, SelectionDAG &DAG) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001129 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dan Gohmane8b391e2008-04-12 04:36:06 +00001130 return DAG.getMemcpy(Chain, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001131 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001132}
1133
Dan Gohman8181bd12008-07-27 21:46:04 +00001134SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001135 const CCValAssign &VA,
1136 MachineFrameInfo *MFI,
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001137 unsigned CC,
Dan Gohman8181bd12008-07-27 21:46:04 +00001138 SDValue Root, unsigned i) {
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001139 // Create the nodes corresponding to a load from this parameter slot.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001140 ISD::ArgFlagsTy Flags =
1141 cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags();
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001142 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001143 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Cheng3e42a522008-01-10 02:24:25 +00001144
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001145 // FIXME: For now, all byval parameter objects are marked mutable. This can be
1146 // changed with more analysis.
1147 // In case of tail call optimization mark all arguments mutable. Since they
1148 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands92c43912008-06-06 12:08:01 +00001149 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001150 VA.getLocMemOffset(), isImmutable);
Dan Gohman8181bd12008-07-27 21:46:04 +00001151 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sandsc93fae32008-03-21 09:14:45 +00001152 if (Flags.isByVal())
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001153 return FIN;
Dan Gohman12a9c082008-02-06 22:27:42 +00001154 return DAG.getLoad(VA.getValVT(), Root, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001155 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001156}
1157
Dan Gohman8181bd12008-07-27 21:46:04 +00001158SDValue
1159X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001160 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001161 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1162
1163 const Function* Fn = MF.getFunction();
1164 if (Fn->hasExternalLinkage() &&
1165 Subtarget->isTargetCygMing() &&
1166 Fn->getName() == "main")
1167 FuncInfo->setForceFramePointer(true);
1168
1169 // Decorate the function name.
1170 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
1171
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001172 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman8181bd12008-07-27 21:46:04 +00001173 SDValue Root = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001174 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001175 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001176 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001177 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001178
1179 assert(!(isVarArg && CC == CallingConv::Fast) &&
1180 "Var args not supported with calling convention fastcc");
1181
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001182 // Assign locations to all of the incoming arguments.
1183 SmallVector<CCValAssign, 16> ArgLocs;
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001184 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Gabor Greif1c80d112008-08-28 21:40:38 +00001185 CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(Op));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001186
Dan Gohman8181bd12008-07-27 21:46:04 +00001187 SmallVector<SDValue, 8> ArgValues;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001188 unsigned LastVal = ~0U;
1189 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1190 CCValAssign &VA = ArgLocs[i];
1191 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1192 // places.
1193 assert(VA.getValNo() != LastVal &&
1194 "Don't support value assigned to multiple locs yet");
1195 LastVal = VA.getValNo();
1196
1197 if (VA.isRegLoc()) {
Duncan Sands92c43912008-06-06 12:08:01 +00001198 MVT RegVT = VA.getLocVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001199 TargetRegisterClass *RC;
1200 if (RegVT == MVT::i32)
1201 RC = X86::GR32RegisterClass;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001202 else if (Is64Bit && RegVT == MVT::i64)
1203 RC = X86::GR64RegisterClass;
Dale Johannesen51552f62008-02-05 20:46:33 +00001204 else if (RegVT == MVT::f32)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001205 RC = X86::FR32RegisterClass;
Dale Johannesen51552f62008-02-05 20:46:33 +00001206 else if (RegVT == MVT::f64)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001207 RC = X86::FR64RegisterClass;
Duncan Sands92c43912008-06-06 12:08:01 +00001208 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengf5af6fe2008-04-25 07:56:45 +00001209 RC = X86::VR128RegisterClass;
Duncan Sands92c43912008-06-06 12:08:01 +00001210 else if (RegVT.isVector()) {
1211 assert(RegVT.getSizeInBits() == 64);
Evan Chengf5af6fe2008-04-25 07:56:45 +00001212 if (!Is64Bit)
1213 RC = X86::VR64RegisterClass; // MMX values are passed in MMXs.
1214 else {
1215 // Darwin calling convention passes MMX values in either GPRs or
1216 // XMMs in x86-64. Other targets pass them in memory.
1217 if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) {
1218 RC = X86::VR128RegisterClass; // MMX values are passed in XMMs.
1219 RegVT = MVT::v2i64;
1220 } else {
1221 RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs.
1222 RegVT = MVT::i64;
1223 }
1224 }
1225 } else {
1226 assert(0 && "Unknown argument type!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001227 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001228
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001229 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
Dan Gohman8181bd12008-07-27 21:46:04 +00001230 SDValue ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001231
1232 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1233 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1234 // right size.
1235 if (VA.getLocInfo() == CCValAssign::SExt)
1236 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
1237 DAG.getValueType(VA.getValVT()));
1238 else if (VA.getLocInfo() == CCValAssign::ZExt)
1239 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
1240 DAG.getValueType(VA.getValVT()));
1241
1242 if (VA.getLocInfo() != CCValAssign::Full)
1243 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
1244
Gordon Henriksen18ace102008-01-05 16:56:59 +00001245 // Handle MMX values passed in GPRs.
Evan Chengad6980b2008-04-25 20:13:28 +00001246 if (Is64Bit && RegVT != VA.getLocVT()) {
Duncan Sands92c43912008-06-06 12:08:01 +00001247 if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass)
Evan Chengad6980b2008-04-25 20:13:28 +00001248 ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
1249 else if (RC == X86::VR128RegisterClass) {
1250 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i64, ArgValue,
1251 DAG.getConstant(0, MVT::i64));
1252 ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
1253 }
1254 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001255
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001256 ArgValues.push_back(ArgValue);
1257 } else {
1258 assert(VA.isMemLoc());
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001259 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001260 }
1261 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001262
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001263 // The x86-64 ABI for returning structs by value requires that we copy
1264 // the sret argument into %rax for the return. Save the argument into
1265 // a virtual register so that we can access it from the return points.
1266 if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1267 MachineFunction &MF = DAG.getMachineFunction();
1268 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1269 unsigned Reg = FuncInfo->getSRetReturnReg();
1270 if (!Reg) {
1271 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1272 FuncInfo->setSRetReturnReg(Reg);
1273 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001274 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), Reg, ArgValues[0]);
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001275 Root = DAG.getNode(ISD::TokenFactor, MVT::Other, Copy, Root);
1276 }
1277
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001278 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001279 // align stack specially for tail calls
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001280 if (CC == CallingConv::Fast)
1281 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001282
1283 // If the function takes variable number of arguments, make a frame index for
1284 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001285 if (isVarArg) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001286 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1287 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1288 }
1289 if (Is64Bit) {
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001290 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1291
1292 // FIXME: We should really autogenerate these arrays
1293 static const unsigned GPR64ArgRegsWin64[] = {
1294 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen18ace102008-01-05 16:56:59 +00001295 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001296 static const unsigned XMMArgRegsWin64[] = {
1297 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1298 };
1299 static const unsigned GPR64ArgRegs64Bit[] = {
1300 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1301 };
1302 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001303 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1304 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1305 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001306 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1307
1308 if (IsWin64) {
1309 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1310 GPR64ArgRegs = GPR64ArgRegsWin64;
1311 XMMArgRegs = XMMArgRegsWin64;
1312 } else {
1313 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1314 GPR64ArgRegs = GPR64ArgRegs64Bit;
1315 XMMArgRegs = XMMArgRegs64Bit;
1316 }
1317 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1318 TotalNumIntRegs);
1319 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1320 TotalNumXMMRegs);
1321
Gordon Henriksen18ace102008-01-05 16:56:59 +00001322 // For X86-64, if there are vararg parameters that are passed via
1323 // registers, then we must store them to their spots on the stack so they
1324 // may be loaded by deferencing the result of va_next.
1325 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001326 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1327 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1328 TotalNumXMMRegs * 16, 16);
1329
Gordon Henriksen18ace102008-01-05 16:56:59 +00001330 // Store the integer parameter registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00001331 SmallVector<SDValue, 8> MemOps;
1332 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1333 SDValue FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001334 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001335 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001336 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1337 X86::GR64RegisterClass);
Dan Gohman8181bd12008-07-27 21:46:04 +00001338 SDValue Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1339 SDValue Store =
Dan Gohman12a9c082008-02-06 22:27:42 +00001340 DAG.getStore(Val.getValue(1), Val, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001341 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001342 MemOps.push_back(Store);
1343 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001344 DAG.getIntPtrConstant(8));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001345 }
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001346
Gordon Henriksen18ace102008-01-05 16:56:59 +00001347 // Now store the XMM (fp + vector) parameter registers.
1348 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001349 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001350 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001351 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1352 X86::VR128RegisterClass);
Dan Gohman8181bd12008-07-27 21:46:04 +00001353 SDValue Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
1354 SDValue Store =
Dan Gohman12a9c082008-02-06 22:27:42 +00001355 DAG.getStore(Val.getValue(1), Val, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001356 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001357 MemOps.push_back(Store);
1358 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001359 DAG.getIntPtrConstant(16));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001360 }
1361 if (!MemOps.empty())
1362 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1363 &MemOps[0], MemOps.size());
1364 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001365 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001366
1367 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1368 // arguments and the arguments after the retaddr has been pushed are
1369 // aligned.
1370 if (!Is64Bit && CC == CallingConv::X86_FastCall &&
1371 !Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows() &&
1372 (StackSize & 7) == 0)
1373 StackSize += 4;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001374
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001375 ArgValues.push_back(Root);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001376
Gordon Henriksen18ace102008-01-05 16:56:59 +00001377 // Some CCs need callee pop.
1378 if (IsCalleePop(Op)) {
1379 BytesToPopOnReturn = StackSize; // Callee pops everything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001380 BytesCallerReserves = 0;
1381 } else {
1382 BytesToPopOnReturn = 0; // Callee pops nothing.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001383 // If this is an sret function, the return should pop the hidden pointer.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001384 if (!Is64Bit && ArgsAreStructReturn(Op))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001385 BytesToPopOnReturn = 4;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001386 BytesCallerReserves = StackSize;
1387 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001388
Gordon Henriksen18ace102008-01-05 16:56:59 +00001389 if (!Is64Bit) {
1390 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1391 if (CC == CallingConv::X86_FastCall)
1392 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1393 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001394
Anton Korobeynikove844e472007-08-15 17:12:32 +00001395 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001396
1397 // Return the new list of results.
Gabor Greif1c80d112008-08-28 21:40:38 +00001398 return DAG.getMergeValues(Op.getNode()->getVTList(), &ArgValues[0],
Gabor Greif46bf5472008-08-26 22:36:50 +00001399 ArgValues.size()).getValue(Op.getResNo());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001400}
1401
Dan Gohman8181bd12008-07-27 21:46:04 +00001402SDValue
1403X86TargetLowering::LowerMemOpCallTo(SDValue Op, SelectionDAG &DAG,
1404 const SDValue &StackPtr,
Evan Chengbc077bf2008-01-10 00:09:10 +00001405 const CCValAssign &VA,
Dan Gohman8181bd12008-07-27 21:46:04 +00001406 SDValue Chain,
1407 SDValue Arg) {
Dan Gohman1190f3a2008-02-07 16:28:05 +00001408 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman8181bd12008-07-27 21:46:04 +00001409 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Evan Chengbc077bf2008-01-10 00:09:10 +00001410 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Duncan Sandsc93fae32008-03-21 09:14:45 +00001411 ISD::ArgFlagsTy Flags =
1412 cast<ARG_FLAGSSDNode>(Op.getOperand(6+2*VA.getValNo()))->getArgFlags();
1413 if (Flags.isByVal()) {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001414 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG);
Evan Chengbc077bf2008-01-10 00:09:10 +00001415 }
Dan Gohman1190f3a2008-02-07 16:28:05 +00001416 return DAG.getStore(Chain, Arg, PtrOff,
Dan Gohmanfb020b62008-02-07 18:41:25 +00001417 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengbc077bf2008-01-10 00:09:10 +00001418}
1419
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001420/// EmitTailCallLoadRetAddr - Emit a load of return adress if tail call
1421/// optimization is performed and it is required.
Dan Gohman8181bd12008-07-27 21:46:04 +00001422SDValue
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001423X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman8181bd12008-07-27 21:46:04 +00001424 SDValue &OutRetAddr,
1425 SDValue Chain,
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001426 bool IsTailCall,
1427 bool Is64Bit,
1428 int FPDiff) {
1429 if (!IsTailCall || FPDiff==0) return Chain;
1430
1431 // Adjust the Return address stack slot.
Duncan Sands92c43912008-06-06 12:08:01 +00001432 MVT VT = getPointerTy();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001433 OutRetAddr = getReturnAddressFrameIndex(DAG);
1434 // Load the "old" Return address.
1435 OutRetAddr = DAG.getLoad(VT, Chain,OutRetAddr, NULL, 0);
Gabor Greif1c80d112008-08-28 21:40:38 +00001436 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001437}
1438
1439/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1440/// optimization is performed and it is required (FPDiff!=0).
Dan Gohman8181bd12008-07-27 21:46:04 +00001441static SDValue
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001442EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman8181bd12008-07-27 21:46:04 +00001443 SDValue Chain, SDValue RetAddrFrIdx,
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001444 bool Is64Bit, int FPDiff) {
1445 // Store the return address to the appropriate stack slot.
1446 if (!FPDiff) return Chain;
1447 // Calculate the new stack slot for the return address.
1448 int SlotSize = Is64Bit ? 8 : 4;
1449 int NewReturnAddrFI =
1450 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands92c43912008-06-06 12:08:01 +00001451 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman8181bd12008-07-27 21:46:04 +00001452 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001453 Chain = DAG.getStore(Chain, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001454 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001455 return Chain;
1456}
1457
Dan Gohman8181bd12008-07-27 21:46:04 +00001458SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001459 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng98cfaf82008-08-25 21:27:18 +00001460 SDValue Chain = Op.getOperand(0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001461 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001462 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001463 bool IsTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0
1464 && CC == CallingConv::Fast && PerformTailCallOpt;
Evan Cheng98cfaf82008-08-25 21:27:18 +00001465 SDValue Callee = Op.getOperand(4);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001466 bool Is64Bit = Subtarget->is64Bit();
Evan Cheng931a8f42008-01-29 19:34:22 +00001467 bool IsStructRet = CallIsStructReturn(Op);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001468
1469 assert(!(isVarArg && CC == CallingConv::Fast) &&
1470 "Var args not supported with calling convention fastcc");
1471
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001472 // Analyze operands of the call, assigning locations to each operand.
1473 SmallVector<CCValAssign, 16> ArgLocs;
1474 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Gabor Greif1c80d112008-08-28 21:40:38 +00001475 CCInfo.AnalyzeCallOperands(Op.getNode(), CCAssignFnForNode(Op));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001476
1477 // Get a count of how many bytes are to be pushed on the stack.
1478 unsigned NumBytes = CCInfo.getNextStackOffset();
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001479 if (CC == CallingConv::Fast)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001480 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001481
Gordon Henriksen18ace102008-01-05 16:56:59 +00001482 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1483 // arguments and the arguments after the retaddr has been pushed are aligned.
1484 if (!Is64Bit && CC == CallingConv::X86_FastCall &&
1485 !Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows() &&
1486 (NumBytes & 7) == 0)
1487 NumBytes += 4;
1488
1489 int FPDiff = 0;
1490 if (IsTailCall) {
1491 // Lower arguments at fp - stackoffset + fpdiff.
1492 unsigned NumBytesCallerPushed =
1493 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1494 FPDiff = NumBytesCallerPushed - NumBytes;
1495
1496 // Set the delta of movement of the returnaddr stackslot.
1497 // But only set if delta is greater than previous delta.
1498 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1499 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1500 }
1501
Chris Lattner5872a362008-01-17 07:00:52 +00001502 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001503
Dan Gohman8181bd12008-07-27 21:46:04 +00001504 SDValue RetAddrFrIdx;
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001505 // Load return adress for tail calls.
1506 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit,
1507 FPDiff);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001508
Dan Gohman8181bd12008-07-27 21:46:04 +00001509 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1510 SmallVector<SDValue, 8> MemOpChains;
1511 SDValue StackPtr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001512
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001513 // Walk the register/memloc assignments, inserting copies/loads. In the case
1514 // of tail call optimization arguments are handle later.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001515 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1516 CCValAssign &VA = ArgLocs[i];
Dan Gohman8181bd12008-07-27 21:46:04 +00001517 SDValue Arg = Op.getOperand(5+2*VA.getValNo());
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001518 bool isByVal = cast<ARG_FLAGSSDNode>(Op.getOperand(6+2*VA.getValNo()))->
1519 getArgFlags().isByVal();
1520
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001521 // Promote the value if needed.
1522 switch (VA.getLocInfo()) {
1523 default: assert(0 && "Unknown loc info!");
1524 case CCValAssign::Full: break;
1525 case CCValAssign::SExt:
1526 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
1527 break;
1528 case CCValAssign::ZExt:
1529 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1530 break;
1531 case CCValAssign::AExt:
1532 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1533 break;
1534 }
1535
1536 if (VA.isRegLoc()) {
Evan Cheng2aea0b42008-04-25 19:11:04 +00001537 if (Is64Bit) {
Duncan Sands92c43912008-06-06 12:08:01 +00001538 MVT RegVT = VA.getLocVT();
1539 if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
Evan Cheng2aea0b42008-04-25 19:11:04 +00001540 switch (VA.getLocReg()) {
1541 default:
1542 break;
1543 case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX:
1544 case X86::R8: {
1545 // Special case: passing MMX values in GPR registers.
1546 Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Arg);
1547 break;
1548 }
1549 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
1550 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: {
1551 // Special case: passing MMX values in XMM registers.
1552 Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Arg);
1553 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2i64, Arg);
1554 Arg = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v2i64,
1555 DAG.getNode(ISD::UNDEF, MVT::v2i64), Arg,
1556 getMOVLMask(2, DAG));
1557 break;
1558 }
1559 }
1560 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001561 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1562 } else {
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001563 if (!IsTailCall || (IsTailCall && isByVal)) {
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001564 assert(VA.isMemLoc());
Gabor Greif1c80d112008-08-28 21:40:38 +00001565 if (StackPtr.getNode() == 0)
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001566 StackPtr = DAG.getCopyFromReg(Chain, X86StackPtr, getPointerTy());
1567
1568 MemOpChains.push_back(LowerMemOpCallTo(Op, DAG, StackPtr, VA, Chain,
1569 Arg));
1570 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001571 }
1572 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001573
1574 if (!MemOpChains.empty())
1575 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1576 &MemOpChains[0], MemOpChains.size());
1577
1578 // Build a sequence of copy-to-reg nodes chained together with token chain
1579 // and flag operands which copy the outgoing args into registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00001580 SDValue InFlag;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001581 // Tail call byval lowering might overwrite argument registers so in case of
1582 // tail call optimization the copies to registers are lowered later.
1583 if (!IsTailCall)
1584 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1585 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1586 InFlag);
1587 InFlag = Chain.getValue(1);
1588 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001589
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001590 // ELF / PIC requires GOT in the EBX register before function calls via PLT
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001591 // GOT pointer.
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001592 if (CallRequiresGOTPtrInReg(Is64Bit, IsTailCall)) {
1593 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1594 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1595 InFlag);
1596 InFlag = Chain.getValue(1);
1597 }
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001598 // If we are tail calling and generating PIC/GOT style code load the address
1599 // of the callee into ecx. The value in ecx is used as target of the tail
1600 // jump. This is done to circumvent the ebx/callee-saved problem for tail
1601 // calls on PIC/GOT architectures. Normally we would just put the address of
1602 // GOT into ebx and then call target@PLT. But for tail callss ebx would be
1603 // restored (since ebx is callee saved) before jumping to the target@PLT.
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001604 if (CallRequiresFnAddressInReg(Is64Bit, IsTailCall)) {
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001605 // Note: The actual moving to ecx is done further down.
1606 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1607 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1608 !G->getGlobal()->hasProtectedVisibility())
1609 Callee = LowerGlobalAddress(Callee, DAG);
1610 else if (isa<ExternalSymbolSDNode>(Callee))
1611 Callee = LowerExternalSymbol(Callee,DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001612 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001613
Gordon Henriksen18ace102008-01-05 16:56:59 +00001614 if (Is64Bit && isVarArg) {
1615 // From AMD64 ABI document:
1616 // For calls that may call functions that use varargs or stdargs
1617 // (prototype-less calls or calls to functions containing ellipsis (...) in
1618 // the declaration) %al is used as hidden argument to specify the number
1619 // of SSE registers used. The contents of %al do not need to match exactly
1620 // the number of registers, but must be an ubound on the number of SSE
1621 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001622
1623 // FIXME: Verify this on Win64
Gordon Henriksen18ace102008-01-05 16:56:59 +00001624 // Count the number of XMM registers allocated.
1625 static const unsigned XMMArgRegs[] = {
1626 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1627 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1628 };
1629 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1630
1631 Chain = DAG.getCopyToReg(Chain, X86::AL,
1632 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1633 InFlag = Chain.getValue(1);
1634 }
1635
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001636
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001637 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001638 if (IsTailCall) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001639 SmallVector<SDValue, 8> MemOpChains2;
1640 SDValue FIN;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001641 int FI = 0;
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001642 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman8181bd12008-07-27 21:46:04 +00001643 InFlag = SDValue();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001644 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1645 CCValAssign &VA = ArgLocs[i];
1646 if (!VA.isRegLoc()) {
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001647 assert(VA.isMemLoc());
Dan Gohman8181bd12008-07-27 21:46:04 +00001648 SDValue Arg = Op.getOperand(5+2*VA.getValNo());
1649 SDValue FlagsOp = Op.getOperand(6+2*VA.getValNo());
Duncan Sandsc93fae32008-03-21 09:14:45 +00001650 ISD::ArgFlagsTy Flags =
1651 cast<ARG_FLAGSSDNode>(FlagsOp)->getArgFlags();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001652 // Create frame index.
1653 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands92c43912008-06-06 12:08:01 +00001654 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001655 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001656 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001657
Duncan Sandsc93fae32008-03-21 09:14:45 +00001658 if (Flags.isByVal()) {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001659 // Copy relative to framepointer.
Dan Gohman8181bd12008-07-27 21:46:04 +00001660 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greif1c80d112008-08-28 21:40:38 +00001661 if (StackPtr.getNode() == 0)
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001662 StackPtr = DAG.getCopyFromReg(Chain, X86StackPtr, getPointerTy());
1663 Source = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, Source);
1664
1665 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
Evan Cheng5817a0e2008-01-12 01:08:07 +00001666 Flags, DAG));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001667 } else {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001668 // Store relative to framepointer.
Dan Gohman12a9c082008-02-06 22:27:42 +00001669 MemOpChains2.push_back(
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001670 DAG.getStore(Chain, Arg, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001671 PseudoSourceValue::getFixedStack(FI), 0));
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001672 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001673 }
1674 }
1675
1676 if (!MemOpChains2.empty())
1677 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
Arnold Schwaighoferdfb21302008-01-11 14:34:56 +00001678 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001679
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001680 // Copy arguments to their registers.
1681 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1682 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1683 InFlag);
1684 InFlag = Chain.getValue(1);
1685 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001686 InFlag =SDValue();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001687
Gordon Henriksen18ace102008-01-05 16:56:59 +00001688 // Store the return address to the appropriate stack slot.
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001689 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
1690 FPDiff);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001691 }
1692
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001693 // If the callee is a GlobalAddress node (quite common, every direct call is)
1694 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1695 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1696 // We should use extra load for direct calls to dllimported functions in
1697 // non-JIT mode.
Evan Cheng1f282202008-07-16 01:34:02 +00001698 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1699 getTargetMachine(), true))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001700 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001701 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Cheng1f282202008-07-16 01:34:02 +00001702 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001703 } else if (IsTailCall) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001704 unsigned Opc = Is64Bit ? X86::R9 : X86::ECX;
1705
1706 Chain = DAG.getCopyToReg(Chain,
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001707 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen18ace102008-01-05 16:56:59 +00001708 Callee,InFlag);
1709 Callee = DAG.getRegister(Opc, getPointerTy());
1710 // Add register as live out.
1711 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001712 }
1713
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001714 // Returns a chain & a flag for retval copy to use.
1715 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00001716 SmallVector<SDValue, 8> Ops;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001717
1718 if (IsTailCall) {
1719 Ops.push_back(Chain);
Chris Lattner5872a362008-01-17 07:00:52 +00001720 Ops.push_back(DAG.getIntPtrConstant(NumBytes));
1721 Ops.push_back(DAG.getIntPtrConstant(0));
Gabor Greif1c80d112008-08-28 21:40:38 +00001722 if (InFlag.getNode())
Gordon Henriksen18ace102008-01-05 16:56:59 +00001723 Ops.push_back(InFlag);
1724 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
1725 InFlag = Chain.getValue(1);
1726
1727 // Returns a chain & a flag for retval copy to use.
1728 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1729 Ops.clear();
1730 }
1731
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001732 Ops.push_back(Chain);
1733 Ops.push_back(Callee);
1734
Gordon Henriksen18ace102008-01-05 16:56:59 +00001735 if (IsTailCall)
1736 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001737
Gordon Henriksen18ace102008-01-05 16:56:59 +00001738 // Add argument registers to the end of the list so that they are known live
1739 // into the call.
Evan Chenge14fc242008-01-07 23:08:23 +00001740 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1741 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1742 RegsToPass[i].second.getValueType()));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001743
Evan Cheng8ba45e62008-03-18 23:36:35 +00001744 // Add an implicit use GOT pointer in EBX.
1745 if (!IsTailCall && !Is64Bit &&
1746 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1747 Subtarget->isPICStyleGOT())
1748 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1749
1750 // Add an implicit use of AL for x86 vararg functions.
1751 if (Is64Bit && isVarArg)
1752 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
1753
Gabor Greif1c80d112008-08-28 21:40:38 +00001754 if (InFlag.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001755 Ops.push_back(InFlag);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001756
Gordon Henriksen18ace102008-01-05 16:56:59 +00001757 if (IsTailCall) {
Gabor Greif1c80d112008-08-28 21:40:38 +00001758 assert(InFlag.getNode() &&
Gordon Henriksen18ace102008-01-05 16:56:59 +00001759 "Flag must be set. Depend on flag being set in LowerRET");
1760 Chain = DAG.getNode(X86ISD::TAILCALL,
Gabor Greif1c80d112008-08-28 21:40:38 +00001761 Op.getNode()->getVTList(), &Ops[0], Ops.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001762
Gabor Greif1c80d112008-08-28 21:40:38 +00001763 return SDValue(Chain.getNode(), Op.getResNo());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001764 }
1765
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001766 Chain = DAG.getNode(X86ISD::CALL, NodeTys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001767 InFlag = Chain.getValue(1);
1768
1769 // Create the CALLSEQ_END node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001770 unsigned NumBytesForCalleeToPush;
1771 if (IsCalleePop(Op))
1772 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Cheng931a8f42008-01-29 19:34:22 +00001773 else if (!Is64Bit && IsStructRet)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001774 // If this is is a call to a struct-return function, the callee
1775 // pops the hidden struct pointer, so we have to push it back.
1776 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001777 NumBytesForCalleeToPush = 4;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001778 else
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001779 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001780
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001781 // Returns a flag for retval copy to use.
Bill Wendling22f8deb2007-11-13 00:44:25 +00001782 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattner5872a362008-01-17 07:00:52 +00001783 DAG.getIntPtrConstant(NumBytes),
1784 DAG.getIntPtrConstant(NumBytesForCalleeToPush),
Bill Wendling22f8deb2007-11-13 00:44:25 +00001785 InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001786 InFlag = Chain.getValue(1);
1787
1788 // Handle result values, copying them out of physregs into vregs that we
1789 // return.
Gabor Greif825aa892008-08-28 23:19:51 +00001790 return SDValue(LowerCallResult(Chain, InFlag, Op.getNode(), CC, DAG),
1791 Op.getResNo());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001792}
1793
1794
1795//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001796// Fast Calling Convention (tail call) implementation
1797//===----------------------------------------------------------------------===//
1798
1799// Like std call, callee cleans arguments, convention except that ECX is
1800// reserved for storing the tail called function address. Only 2 registers are
1801// free for argument passing (inreg). Tail call optimization is performed
1802// provided:
1803// * tailcallopt is enabled
1804// * caller/callee are fastcc
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001805// On X86_64 architecture with GOT-style position independent code only local
1806// (within module) calls are supported at the moment.
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001807// To keep the stack aligned according to platform abi the function
1808// GetAlignedArgumentStackSize ensures that argument delta is always multiples
1809// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001810// If a tail called function callee has more arguments than the caller the
1811// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001812// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001813// original REtADDR, but before the saved framepointer or the spilled registers
1814// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
1815// stack layout:
1816// arg1
1817// arg2
1818// RETADDR
1819// [ new RETADDR
1820// move area ]
1821// (possible EBP)
1822// ESI
1823// EDI
1824// local1 ..
1825
1826/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
1827/// for a 16 byte align requirement.
1828unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
1829 SelectionDAG& DAG) {
1830 if (PerformTailCallOpt) {
1831 MachineFunction &MF = DAG.getMachineFunction();
1832 const TargetMachine &TM = MF.getTarget();
1833 const TargetFrameInfo &TFI = *TM.getFrameInfo();
1834 unsigned StackAlignment = TFI.getStackAlignment();
1835 uint64_t AlignMask = StackAlignment - 1;
1836 int64_t Offset = StackSize;
1837 unsigned SlotSize = Subtarget->is64Bit() ? 8 : 4;
1838 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
1839 // Number smaller than 12 so just add the difference.
1840 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
1841 } else {
1842 // Mask out lower bits, add stackalignment once plus the 12 bytes.
1843 Offset = ((~AlignMask) & Offset) + StackAlignment +
1844 (StackAlignment-SlotSize);
1845 }
1846 StackSize = Offset;
1847 }
1848 return StackSize;
1849}
1850
1851/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Chenge7a87392007-11-02 01:26:22 +00001852/// following the call is a return. A function is eligible if caller/callee
1853/// calling conventions match, currently only fastcc supports tail calls, and
1854/// the function CALL is immediatly followed by a RET.
Dan Gohman8181bd12008-07-27 21:46:04 +00001855bool X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Call,
1856 SDValue Ret,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001857 SelectionDAG& DAG) const {
Evan Chenge7a87392007-11-02 01:26:22 +00001858 if (!PerformTailCallOpt)
1859 return false;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001860
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001861 if (CheckTailCallReturnConstraints(Call, Ret)) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001862 MachineFunction &MF = DAG.getMachineFunction();
1863 unsigned CallerCC = MF.getFunction()->getCallingConv();
1864 unsigned CalleeCC = cast<ConstantSDNode>(Call.getOperand(1))->getValue();
1865 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001866 SDValue Callee = Call.getOperand(4);
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001867 // On x86/32Bit PIC/GOT tail calls are supported.
Evan Chenge7a87392007-11-02 01:26:22 +00001868 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ ||
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001869 !Subtarget->isPICStyleGOT()|| !Subtarget->is64Bit())
Evan Chenge7a87392007-11-02 01:26:22 +00001870 return true;
1871
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001872 // Can only do local tail calls (in same module, hidden or protected) on
1873 // x86_64 PIC/GOT at the moment.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001874 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1875 return G->getGlobal()->hasHiddenVisibility()
1876 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001877 }
1878 }
Evan Chenge7a87392007-11-02 01:26:22 +00001879
1880 return false;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001881}
1882
Dan Gohman7bc5a3d2008-08-20 21:05:57 +00001883FastISel *X86TargetLowering::createFastISel(MachineFunction &mf) {
1884 return X86::createFastISel(mf);
Dan Gohman97805ee2008-08-19 21:32:53 +00001885}
1886
1887
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001888//===----------------------------------------------------------------------===//
1889// Other Lowering Hooks
1890//===----------------------------------------------------------------------===//
1891
1892
Dan Gohman8181bd12008-07-27 21:46:04 +00001893SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikove844e472007-08-15 17:12:32 +00001894 MachineFunction &MF = DAG.getMachineFunction();
1895 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1896 int ReturnAddrIndex = FuncInfo->getRAIndex();
1897
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001898 if (ReturnAddrIndex == 0) {
1899 // Set up a frame object for the return address.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001900 if (Subtarget->is64Bit())
1901 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
1902 else
1903 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Anton Korobeynikove844e472007-08-15 17:12:32 +00001904
1905 FuncInfo->setRAIndex(ReturnAddrIndex);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001906 }
1907
1908 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
1909}
1910
1911
1912
1913/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1914/// specific condition code. It returns a false if it cannot do a direct
1915/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1916/// needed.
1917static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Dan Gohman8181bd12008-07-27 21:46:04 +00001918 unsigned &X86CC, SDValue &LHS, SDValue &RHS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001919 SelectionDAG &DAG) {
1920 X86CC = X86::COND_INVALID;
1921 if (!isFP) {
1922 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1923 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1924 // X > -1 -> X == 0, jump !sign.
1925 RHS = DAG.getConstant(0, RHS.getValueType());
1926 X86CC = X86::COND_NS;
1927 return true;
1928 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1929 // X < 0 -> X == 0, jump on sign.
1930 X86CC = X86::COND_S;
1931 return true;
Dan Gohman37b34262007-09-17 14:49:27 +00001932 } else if (SetCCOpcode == ISD::SETLT && RHSC->getValue() == 1) {
1933 // X < 1 -> X <= 0
1934 RHS = DAG.getConstant(0, RHS.getValueType());
1935 X86CC = X86::COND_LE;
1936 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001937 }
1938 }
1939
1940 switch (SetCCOpcode) {
1941 default: break;
1942 case ISD::SETEQ: X86CC = X86::COND_E; break;
1943 case ISD::SETGT: X86CC = X86::COND_G; break;
1944 case ISD::SETGE: X86CC = X86::COND_GE; break;
1945 case ISD::SETLT: X86CC = X86::COND_L; break;
1946 case ISD::SETLE: X86CC = X86::COND_LE; break;
1947 case ISD::SETNE: X86CC = X86::COND_NE; break;
1948 case ISD::SETULT: X86CC = X86::COND_B; break;
1949 case ISD::SETUGT: X86CC = X86::COND_A; break;
1950 case ISD::SETULE: X86CC = X86::COND_BE; break;
1951 case ISD::SETUGE: X86CC = X86::COND_AE; break;
1952 }
1953 } else {
1954 // On a floating point condition, the flags are set as follows:
1955 // ZF PF CF op
1956 // 0 | 0 | 0 | X > Y
1957 // 0 | 0 | 1 | X < Y
1958 // 1 | 0 | 0 | X == Y
1959 // 1 | 1 | 1 | unordered
1960 bool Flip = false;
1961 switch (SetCCOpcode) {
1962 default: break;
1963 case ISD::SETUEQ:
1964 case ISD::SETEQ: X86CC = X86::COND_E; break;
1965 case ISD::SETOLT: Flip = true; // Fallthrough
1966 case ISD::SETOGT:
1967 case ISD::SETGT: X86CC = X86::COND_A; break;
1968 case ISD::SETOLE: Flip = true; // Fallthrough
1969 case ISD::SETOGE:
1970 case ISD::SETGE: X86CC = X86::COND_AE; break;
1971 case ISD::SETUGT: Flip = true; // Fallthrough
1972 case ISD::SETULT:
1973 case ISD::SETLT: X86CC = X86::COND_B; break;
1974 case ISD::SETUGE: Flip = true; // Fallthrough
1975 case ISD::SETULE:
1976 case ISD::SETLE: X86CC = X86::COND_BE; break;
1977 case ISD::SETONE:
1978 case ISD::SETNE: X86CC = X86::COND_NE; break;
1979 case ISD::SETUO: X86CC = X86::COND_P; break;
1980 case ISD::SETO: X86CC = X86::COND_NP; break;
1981 }
1982 if (Flip)
1983 std::swap(LHS, RHS);
1984 }
1985
1986 return X86CC != X86::COND_INVALID;
1987}
1988
1989/// hasFPCMov - is there a floating point cmov for the specific X86 condition
1990/// code. Current x86 isa includes the following FP cmov instructions:
1991/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
1992static bool hasFPCMov(unsigned X86CC) {
1993 switch (X86CC) {
1994 default:
1995 return false;
1996 case X86::COND_B:
1997 case X86::COND_BE:
1998 case X86::COND_E:
1999 case X86::COND_P:
2000 case X86::COND_A:
2001 case X86::COND_AE:
2002 case X86::COND_NE:
2003 case X86::COND_NP:
2004 return true;
2005 }
2006}
2007
2008/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
2009/// true if Op is undef or if its value falls within the specified range (L, H].
Dan Gohman8181bd12008-07-27 21:46:04 +00002010static bool isUndefOrInRange(SDValue Op, unsigned Low, unsigned Hi) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002011 if (Op.getOpcode() == ISD::UNDEF)
2012 return true;
2013
2014 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
2015 return (Val >= Low && Val < Hi);
2016}
2017
2018/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
2019/// true if Op is undef or if its value equal to the specified value.
Dan Gohman8181bd12008-07-27 21:46:04 +00002020static bool isUndefOrEqual(SDValue Op, unsigned Val) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002021 if (Op.getOpcode() == ISD::UNDEF)
2022 return true;
2023 return cast<ConstantSDNode>(Op)->getValue() == Val;
2024}
2025
2026/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
2027/// specifies a shuffle of elements that is suitable for input to PSHUFD.
2028bool X86::isPSHUFDMask(SDNode *N) {
2029 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2030
Dan Gohman7dc19012007-08-02 21:17:01 +00002031 if (N->getNumOperands() != 2 && N->getNumOperands() != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002032 return false;
2033
2034 // Check if the value doesn't reference the second vector.
2035 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002036 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002037 if (Arg.getOpcode() == ISD::UNDEF) continue;
2038 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohman7dc19012007-08-02 21:17:01 +00002039 if (cast<ConstantSDNode>(Arg)->getValue() >= e)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002040 return false;
2041 }
2042
2043 return true;
2044}
2045
2046/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
2047/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
2048bool X86::isPSHUFHWMask(SDNode *N) {
2049 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2050
2051 if (N->getNumOperands() != 8)
2052 return false;
2053
2054 // Lower quadword copied in order.
2055 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002056 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002057 if (Arg.getOpcode() == ISD::UNDEF) continue;
2058 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2059 if (cast<ConstantSDNode>(Arg)->getValue() != i)
2060 return false;
2061 }
2062
2063 // Upper quadword shuffled.
2064 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002065 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002066 if (Arg.getOpcode() == ISD::UNDEF) continue;
2067 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2068 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2069 if (Val < 4 || Val > 7)
2070 return false;
2071 }
2072
2073 return true;
2074}
2075
2076/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
2077/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
2078bool X86::isPSHUFLWMask(SDNode *N) {
2079 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2080
2081 if (N->getNumOperands() != 8)
2082 return false;
2083
2084 // Upper quadword copied in order.
2085 for (unsigned i = 4; i != 8; ++i)
2086 if (!isUndefOrEqual(N->getOperand(i), i))
2087 return false;
2088
2089 // Lower quadword shuffled.
2090 for (unsigned i = 0; i != 4; ++i)
2091 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
2092 return false;
2093
2094 return true;
2095}
2096
2097/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2098/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002099static bool isSHUFPMask(SDOperandPtr Elems, unsigned NumElems) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002100 if (NumElems != 2 && NumElems != 4) return false;
2101
2102 unsigned Half = NumElems / 2;
2103 for (unsigned i = 0; i < Half; ++i)
2104 if (!isUndefOrInRange(Elems[i], 0, NumElems))
2105 return false;
2106 for (unsigned i = Half; i < NumElems; ++i)
2107 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
2108 return false;
2109
2110 return true;
2111}
2112
2113bool X86::isSHUFPMask(SDNode *N) {
2114 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2115 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
2116}
2117
2118/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
2119/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2120/// half elements to come from vector 1 (which would equal the dest.) and
2121/// the upper half to come from vector 2.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002122static bool isCommutedSHUFP(SDOperandPtr Ops, unsigned NumOps) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002123 if (NumOps != 2 && NumOps != 4) return false;
2124
2125 unsigned Half = NumOps / 2;
2126 for (unsigned i = 0; i < Half; ++i)
2127 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
2128 return false;
2129 for (unsigned i = Half; i < NumOps; ++i)
2130 if (!isUndefOrInRange(Ops[i], 0, NumOps))
2131 return false;
2132 return true;
2133}
2134
2135static bool isCommutedSHUFP(SDNode *N) {
2136 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2137 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
2138}
2139
2140/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2141/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2142bool X86::isMOVHLPSMask(SDNode *N) {
2143 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2144
2145 if (N->getNumOperands() != 4)
2146 return false;
2147
2148 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
2149 return isUndefOrEqual(N->getOperand(0), 6) &&
2150 isUndefOrEqual(N->getOperand(1), 7) &&
2151 isUndefOrEqual(N->getOperand(2), 2) &&
2152 isUndefOrEqual(N->getOperand(3), 3);
2153}
2154
2155/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2156/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2157/// <2, 3, 2, 3>
2158bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
2159 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2160
2161 if (N->getNumOperands() != 4)
2162 return false;
2163
2164 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
2165 return isUndefOrEqual(N->getOperand(0), 2) &&
2166 isUndefOrEqual(N->getOperand(1), 3) &&
2167 isUndefOrEqual(N->getOperand(2), 2) &&
2168 isUndefOrEqual(N->getOperand(3), 3);
2169}
2170
2171/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2172/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2173bool X86::isMOVLPMask(SDNode *N) {
2174 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2175
2176 unsigned NumElems = N->getNumOperands();
2177 if (NumElems != 2 && NumElems != 4)
2178 return false;
2179
2180 for (unsigned i = 0; i < NumElems/2; ++i)
2181 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2182 return false;
2183
2184 for (unsigned i = NumElems/2; i < NumElems; ++i)
2185 if (!isUndefOrEqual(N->getOperand(i), i))
2186 return false;
2187
2188 return true;
2189}
2190
2191/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
2192/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2193/// and MOVLHPS.
2194bool X86::isMOVHPMask(SDNode *N) {
2195 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2196
2197 unsigned NumElems = N->getNumOperands();
2198 if (NumElems != 2 && NumElems != 4)
2199 return false;
2200
2201 for (unsigned i = 0; i < NumElems/2; ++i)
2202 if (!isUndefOrEqual(N->getOperand(i), i))
2203 return false;
2204
2205 for (unsigned i = 0; i < NumElems/2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002206 SDValue Arg = N->getOperand(i + NumElems/2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002207 if (!isUndefOrEqual(Arg, i + NumElems))
2208 return false;
2209 }
2210
2211 return true;
2212}
2213
2214/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2215/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002216bool static isUNPCKLMask(SDOperandPtr Elts, unsigned NumElts,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002217 bool V2IsSplat = false) {
2218 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2219 return false;
2220
2221 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002222 SDValue BitI = Elts[i];
2223 SDValue BitI1 = Elts[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002224 if (!isUndefOrEqual(BitI, j))
2225 return false;
2226 if (V2IsSplat) {
2227 if (isUndefOrEqual(BitI1, NumElts))
2228 return false;
2229 } else {
2230 if (!isUndefOrEqual(BitI1, j + NumElts))
2231 return false;
2232 }
2233 }
2234
2235 return true;
2236}
2237
2238bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2239 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2240 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
2241}
2242
2243/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2244/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002245bool static isUNPCKHMask(SDOperandPtr Elts, unsigned NumElts,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002246 bool V2IsSplat = false) {
2247 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2248 return false;
2249
2250 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002251 SDValue BitI = Elts[i];
2252 SDValue BitI1 = Elts[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002253 if (!isUndefOrEqual(BitI, j + NumElts/2))
2254 return false;
2255 if (V2IsSplat) {
2256 if (isUndefOrEqual(BitI1, NumElts))
2257 return false;
2258 } else {
2259 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
2260 return false;
2261 }
2262 }
2263
2264 return true;
2265}
2266
2267bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2268 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2269 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
2270}
2271
2272/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2273/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2274/// <0, 0, 1, 1>
2275bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2276 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2277
2278 unsigned NumElems = N->getNumOperands();
2279 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2280 return false;
2281
2282 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002283 SDValue BitI = N->getOperand(i);
2284 SDValue BitI1 = N->getOperand(i+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002285
2286 if (!isUndefOrEqual(BitI, j))
2287 return false;
2288 if (!isUndefOrEqual(BitI1, j))
2289 return false;
2290 }
2291
2292 return true;
2293}
2294
2295/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2296/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2297/// <2, 2, 3, 3>
2298bool X86::isUNPCKH_v_undef_Mask(SDNode *N) {
2299 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2300
2301 unsigned NumElems = N->getNumOperands();
2302 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2303 return false;
2304
2305 for (unsigned i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002306 SDValue BitI = N->getOperand(i);
2307 SDValue BitI1 = N->getOperand(i + 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002308
2309 if (!isUndefOrEqual(BitI, j))
2310 return false;
2311 if (!isUndefOrEqual(BitI1, j))
2312 return false;
2313 }
2314
2315 return true;
2316}
2317
2318/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2319/// specifies a shuffle of elements that is suitable for input to MOVSS,
2320/// MOVSD, and MOVD, i.e. setting the lowest element.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002321static bool isMOVLMask(SDOperandPtr Elts, unsigned NumElts) {
Evan Cheng62cdc642007-12-06 22:14:22 +00002322 if (NumElts != 2 && NumElts != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002323 return false;
2324
2325 if (!isUndefOrEqual(Elts[0], NumElts))
2326 return false;
2327
2328 for (unsigned i = 1; i < NumElts; ++i) {
2329 if (!isUndefOrEqual(Elts[i], i))
2330 return false;
2331 }
2332
2333 return true;
2334}
2335
2336bool X86::isMOVLMask(SDNode *N) {
2337 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2338 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
2339}
2340
2341/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2342/// of what x86 movss want. X86 movs requires the lowest element to be lowest
2343/// element of vector 2 and the other elements to come from vector 1 in order.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002344static bool isCommutedMOVL(SDOperandPtr Ops, unsigned NumOps,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002345 bool V2IsSplat = false,
2346 bool V2IsUndef = false) {
2347 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
2348 return false;
2349
2350 if (!isUndefOrEqual(Ops[0], 0))
2351 return false;
2352
2353 for (unsigned i = 1; i < NumOps; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002354 SDValue Arg = Ops[i];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002355 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2356 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2357 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
2358 return false;
2359 }
2360
2361 return true;
2362}
2363
2364static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2365 bool V2IsUndef = false) {
2366 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2367 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2368 V2IsSplat, V2IsUndef);
2369}
2370
2371/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2372/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2373bool X86::isMOVSHDUPMask(SDNode *N) {
2374 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2375
2376 if (N->getNumOperands() != 4)
2377 return false;
2378
2379 // Expect 1, 1, 3, 3
2380 for (unsigned i = 0; i < 2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002381 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002382 if (Arg.getOpcode() == ISD::UNDEF) continue;
2383 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2384 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2385 if (Val != 1) return false;
2386 }
2387
2388 bool HasHi = false;
2389 for (unsigned i = 2; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002390 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002391 if (Arg.getOpcode() == ISD::UNDEF) continue;
2392 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2393 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2394 if (Val != 3) return false;
2395 HasHi = true;
2396 }
2397
2398 // Don't use movshdup if it can be done with a shufps.
2399 return HasHi;
2400}
2401
2402/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2403/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2404bool X86::isMOVSLDUPMask(SDNode *N) {
2405 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2406
2407 if (N->getNumOperands() != 4)
2408 return false;
2409
2410 // Expect 0, 0, 2, 2
2411 for (unsigned i = 0; i < 2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002412 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002413 if (Arg.getOpcode() == ISD::UNDEF) continue;
2414 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2415 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2416 if (Val != 0) return false;
2417 }
2418
2419 bool HasHi = false;
2420 for (unsigned i = 2; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002421 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002422 if (Arg.getOpcode() == ISD::UNDEF) continue;
2423 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2424 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2425 if (Val != 2) return false;
2426 HasHi = true;
2427 }
2428
2429 // Don't use movshdup if it can be done with a shufps.
2430 return HasHi;
2431}
2432
2433/// isIdentityMask - Return true if the specified VECTOR_SHUFFLE operand
2434/// specifies a identity operation on the LHS or RHS.
2435static bool isIdentityMask(SDNode *N, bool RHS = false) {
2436 unsigned NumElems = N->getNumOperands();
2437 for (unsigned i = 0; i < NumElems; ++i)
2438 if (!isUndefOrEqual(N->getOperand(i), i + (RHS ? NumElems : 0)))
2439 return false;
2440 return true;
2441}
2442
2443/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2444/// a splat of a single element.
2445static bool isSplatMask(SDNode *N) {
2446 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2447
2448 // This is a splat operation if each element of the permute is the same, and
2449 // if the value doesn't reference the second vector.
2450 unsigned NumElems = N->getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002451 SDValue ElementBase;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002452 unsigned i = 0;
2453 for (; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002454 SDValue Elt = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002455 if (isa<ConstantSDNode>(Elt)) {
2456 ElementBase = Elt;
2457 break;
2458 }
2459 }
2460
Gabor Greif1c80d112008-08-28 21:40:38 +00002461 if (!ElementBase.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002462 return false;
2463
2464 for (; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002465 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002466 if (Arg.getOpcode() == ISD::UNDEF) continue;
2467 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2468 if (Arg != ElementBase) return false;
2469 }
2470
2471 // Make sure it is a splat of the first vector operand.
2472 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
2473}
2474
2475/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2476/// a splat of a single element and it's a 2 or 4 element mask.
2477bool X86::isSplatMask(SDNode *N) {
2478 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2479
2480 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
2481 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2482 return false;
2483 return ::isSplatMask(N);
2484}
2485
2486/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2487/// specifies a splat of zero element.
2488bool X86::isSplatLoMask(SDNode *N) {
2489 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2490
2491 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
2492 if (!isUndefOrEqual(N->getOperand(i), 0))
2493 return false;
2494 return true;
2495}
2496
2497/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2498/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2499/// instructions.
2500unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
2501 unsigned NumOperands = N->getNumOperands();
2502 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2503 unsigned Mask = 0;
2504 for (unsigned i = 0; i < NumOperands; ++i) {
2505 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002506 SDValue Arg = N->getOperand(NumOperands-i-1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002507 if (Arg.getOpcode() != ISD::UNDEF)
2508 Val = cast<ConstantSDNode>(Arg)->getValue();
2509 if (Val >= NumOperands) Val -= NumOperands;
2510 Mask |= Val;
2511 if (i != NumOperands - 1)
2512 Mask <<= Shift;
2513 }
2514
2515 return Mask;
2516}
2517
2518/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2519/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2520/// instructions.
2521unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2522 unsigned Mask = 0;
2523 // 8 nodes, but we only care about the last 4.
2524 for (unsigned i = 7; i >= 4; --i) {
2525 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002526 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002527 if (Arg.getOpcode() != ISD::UNDEF)
2528 Val = cast<ConstantSDNode>(Arg)->getValue();
2529 Mask |= (Val - 4);
2530 if (i != 4)
2531 Mask <<= 2;
2532 }
2533
2534 return Mask;
2535}
2536
2537/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2538/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2539/// instructions.
2540unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2541 unsigned Mask = 0;
2542 // 8 nodes, but we only care about the first 4.
2543 for (int i = 3; i >= 0; --i) {
2544 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002545 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002546 if (Arg.getOpcode() != ISD::UNDEF)
2547 Val = cast<ConstantSDNode>(Arg)->getValue();
2548 Mask |= Val;
2549 if (i != 0)
2550 Mask <<= 2;
2551 }
2552
2553 return Mask;
2554}
2555
2556/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2557/// specifies a 8 element shuffle that can be broken into a pair of
2558/// PSHUFHW and PSHUFLW.
2559static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2560 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2561
2562 if (N->getNumOperands() != 8)
2563 return false;
2564
2565 // Lower quadword shuffled.
2566 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002567 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002568 if (Arg.getOpcode() == ISD::UNDEF) continue;
2569 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2570 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng75184a92007-12-11 01:46:18 +00002571 if (Val >= 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002572 return false;
2573 }
2574
2575 // Upper quadword shuffled.
2576 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002577 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002578 if (Arg.getOpcode() == ISD::UNDEF) continue;
2579 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2580 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2581 if (Val < 4 || Val > 7)
2582 return false;
2583 }
2584
2585 return true;
2586}
2587
Chris Lattnere6aa3862007-11-25 00:24:49 +00002588/// CommuteVectorShuffle - Swap vector_shuffle operands as well as
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002589/// values in ther permute mask.
Dan Gohman8181bd12008-07-27 21:46:04 +00002590static SDValue CommuteVectorShuffle(SDValue Op, SDValue &V1,
2591 SDValue &V2, SDValue &Mask,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002592 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002593 MVT VT = Op.getValueType();
2594 MVT MaskVT = Mask.getValueType();
2595 MVT EltVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002596 unsigned NumElems = Mask.getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002597 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002598
2599 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002600 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002601 if (Arg.getOpcode() == ISD::UNDEF) {
2602 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2603 continue;
2604 }
2605 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2606 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2607 if (Val < NumElems)
2608 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2609 else
2610 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2611 }
2612
2613 std::swap(V1, V2);
Evan Chengfca29242007-12-07 08:07:39 +00002614 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], NumElems);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002615 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2616}
2617
Evan Chenga6769df2007-12-07 21:30:01 +00002618/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2619/// the two vector operands have swapped position.
Evan Chengfca29242007-12-07 08:07:39 +00002620static
Dan Gohman8181bd12008-07-27 21:46:04 +00002621SDValue CommuteVectorShuffleMask(SDValue Mask, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002622 MVT MaskVT = Mask.getValueType();
2623 MVT EltVT = MaskVT.getVectorElementType();
Evan Chengfca29242007-12-07 08:07:39 +00002624 unsigned NumElems = Mask.getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002625 SmallVector<SDValue, 8> MaskVec;
Evan Chengfca29242007-12-07 08:07:39 +00002626 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002627 SDValue Arg = Mask.getOperand(i);
Evan Chengfca29242007-12-07 08:07:39 +00002628 if (Arg.getOpcode() == ISD::UNDEF) {
2629 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2630 continue;
2631 }
2632 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2633 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2634 if (Val < NumElems)
2635 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2636 else
2637 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2638 }
2639 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], NumElems);
2640}
2641
2642
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002643/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2644/// match movhlps. The lower half elements should come from upper half of
2645/// V1 (and in order), and the upper half elements should come from the upper
2646/// half of V2 (and in order).
2647static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2648 unsigned NumElems = Mask->getNumOperands();
2649 if (NumElems != 4)
2650 return false;
2651 for (unsigned i = 0, e = 2; i != e; ++i)
2652 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2653 return false;
2654 for (unsigned i = 2; i != 4; ++i)
2655 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2656 return false;
2657 return true;
2658}
2659
2660/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng40ee6e52008-05-08 00:57:18 +00002661/// is promoted to a vector. It also returns the LoadSDNode by reference if
2662/// required.
2663static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002664 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002665 N = N->getOperand(0).getNode();
Evan Cheng40ee6e52008-05-08 00:57:18 +00002666 if (ISD::isNON_EXTLoad(N)) {
2667 if (LD)
2668 *LD = cast<LoadSDNode>(N);
2669 return true;
2670 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002671 }
2672 return false;
2673}
2674
2675/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2676/// match movlp{s|d}. The lower half elements should come from lower half of
2677/// V1 (and in order), and the upper half elements should come from the upper
2678/// half of V2 (and in order). And since V1 will become the source of the
2679/// MOVLP, it must be either a vector load or a scalar load to vector.
2680static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
2681 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
2682 return false;
2683 // Is V2 is a vector load, don't do this transformation. We will try to use
2684 // load folding shufps op.
2685 if (ISD::isNON_EXTLoad(V2))
2686 return false;
2687
2688 unsigned NumElems = Mask->getNumOperands();
2689 if (NumElems != 2 && NumElems != 4)
2690 return false;
2691 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2692 if (!isUndefOrEqual(Mask->getOperand(i), i))
2693 return false;
2694 for (unsigned i = NumElems/2; i != NumElems; ++i)
2695 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2696 return false;
2697 return true;
2698}
2699
2700/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2701/// all the same.
2702static bool isSplatVector(SDNode *N) {
2703 if (N->getOpcode() != ISD::BUILD_VECTOR)
2704 return false;
2705
Dan Gohman8181bd12008-07-27 21:46:04 +00002706 SDValue SplatValue = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002707 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2708 if (N->getOperand(i) != SplatValue)
2709 return false;
2710 return true;
2711}
2712
2713/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2714/// to an undef.
2715static bool isUndefShuffle(SDNode *N) {
2716 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2717 return false;
2718
Dan Gohman8181bd12008-07-27 21:46:04 +00002719 SDValue V1 = N->getOperand(0);
2720 SDValue V2 = N->getOperand(1);
2721 SDValue Mask = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002722 unsigned NumElems = Mask.getNumOperands();
2723 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002724 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002725 if (Arg.getOpcode() != ISD::UNDEF) {
2726 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2727 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2728 return false;
2729 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2730 return false;
2731 }
2732 }
2733 return true;
2734}
2735
2736/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2737/// constant +0.0.
Dan Gohman8181bd12008-07-27 21:46:04 +00002738static inline bool isZeroNode(SDValue Elt) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002739 return ((isa<ConstantSDNode>(Elt) &&
2740 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2741 (isa<ConstantFPSDNode>(Elt) &&
Dale Johannesendf8a8312007-08-31 04:03:46 +00002742 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002743}
2744
2745/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2746/// to an zero vector.
2747static bool isZeroShuffle(SDNode *N) {
2748 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2749 return false;
2750
Dan Gohman8181bd12008-07-27 21:46:04 +00002751 SDValue V1 = N->getOperand(0);
2752 SDValue V2 = N->getOperand(1);
2753 SDValue Mask = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002754 unsigned NumElems = Mask.getNumOperands();
2755 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002756 SDValue Arg = Mask.getOperand(i);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002757 if (Arg.getOpcode() == ISD::UNDEF)
2758 continue;
2759
2760 unsigned Idx = cast<ConstantSDNode>(Arg)->getValue();
2761 if (Idx < NumElems) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002762 unsigned Opc = V1.getNode()->getOpcode();
2763 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002764 continue;
2765 if (Opc != ISD::BUILD_VECTOR ||
Gabor Greif1c80d112008-08-28 21:40:38 +00002766 !isZeroNode(V1.getNode()->getOperand(Idx)))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002767 return false;
2768 } else if (Idx >= NumElems) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002769 unsigned Opc = V2.getNode()->getOpcode();
2770 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002771 continue;
2772 if (Opc != ISD::BUILD_VECTOR ||
Gabor Greif1c80d112008-08-28 21:40:38 +00002773 !isZeroNode(V2.getNode()->getOperand(Idx - NumElems)))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002774 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002775 }
2776 }
2777 return true;
2778}
2779
2780/// getZeroVector - Returns a vector of specified type with all zero elements.
2781///
Dan Gohman8181bd12008-07-27 21:46:04 +00002782static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002783 assert(VT.isVector() && "Expected a vector type");
Chris Lattnere6aa3862007-11-25 00:24:49 +00002784
2785 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2786 // type. This ensures they get CSE'd.
Dan Gohman8181bd12008-07-27 21:46:04 +00002787 SDValue Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00002788 if (VT.getSizeInBits() == 64) { // MMX
Dan Gohman8181bd12008-07-27 21:46:04 +00002789 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002790 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00002791 } else if (HasSSE2) { // SSE2
Dan Gohman8181bd12008-07-27 21:46:04 +00002792 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002793 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00002794 } else { // SSE1
Dan Gohman8181bd12008-07-27 21:46:04 +00002795 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Evan Cheng8c590372008-05-15 08:39:06 +00002796 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4f32, Cst, Cst, Cst, Cst);
2797 }
Chris Lattnere6aa3862007-11-25 00:24:49 +00002798 return DAG.getNode(ISD::BIT_CONVERT, VT, Vec);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002799}
2800
Chris Lattnere6aa3862007-11-25 00:24:49 +00002801/// getOnesVector - Returns a vector of specified type with all bits set.
2802///
Dan Gohman8181bd12008-07-27 21:46:04 +00002803static SDValue getOnesVector(MVT VT, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002804 assert(VT.isVector() && "Expected a vector type");
Chris Lattnere6aa3862007-11-25 00:24:49 +00002805
2806 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2807 // type. This ensures they get CSE'd.
Dan Gohman8181bd12008-07-27 21:46:04 +00002808 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
2809 SDValue Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00002810 if (VT.getSizeInBits() == 64) // MMX
Chris Lattnere6aa3862007-11-25 00:24:49 +00002811 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
2812 else // SSE
2813 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst);
2814 return DAG.getNode(ISD::BIT_CONVERT, VT, Vec);
2815}
2816
2817
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002818/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2819/// that point to V2 points to its first element.
Dan Gohman8181bd12008-07-27 21:46:04 +00002820static SDValue NormalizeMask(SDValue Mask, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002821 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2822
2823 bool Changed = false;
Dan Gohman8181bd12008-07-27 21:46:04 +00002824 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002825 unsigned NumElems = Mask.getNumOperands();
2826 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002827 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002828 if (Arg.getOpcode() != ISD::UNDEF) {
2829 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2830 if (Val > NumElems) {
2831 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2832 Changed = true;
2833 }
2834 }
2835 MaskVec.push_back(Arg);
2836 }
2837
2838 if (Changed)
2839 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2840 &MaskVec[0], MaskVec.size());
2841 return Mask;
2842}
2843
2844/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2845/// operation of specified width.
Dan Gohman8181bd12008-07-27 21:46:04 +00002846static SDValue getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002847 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2848 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002849
Dan Gohman8181bd12008-07-27 21:46:04 +00002850 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002851 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2852 for (unsigned i = 1; i != NumElems; ++i)
2853 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2854 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2855}
2856
2857/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2858/// of specified width.
Dan Gohman8181bd12008-07-27 21:46:04 +00002859static SDValue getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002860 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2861 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00002862 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002863 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2864 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2865 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2866 }
2867 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2868}
2869
2870/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2871/// of specified width.
Dan Gohman8181bd12008-07-27 21:46:04 +00002872static SDValue getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002873 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2874 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002875 unsigned Half = NumElems/2;
Dan Gohman8181bd12008-07-27 21:46:04 +00002876 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002877 for (unsigned i = 0; i != Half; ++i) {
2878 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2879 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2880 }
2881 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2882}
2883
Chris Lattner2d91b962008-03-09 01:05:04 +00002884/// getSwapEltZeroMask - Returns a vector_shuffle mask for a shuffle that swaps
2885/// element #0 of a vector with the specified index, leaving the rest of the
2886/// elements in place.
Dan Gohman8181bd12008-07-27 21:46:04 +00002887static SDValue getSwapEltZeroMask(unsigned NumElems, unsigned DestElt,
Chris Lattner2d91b962008-03-09 01:05:04 +00002888 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002889 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2890 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00002891 SmallVector<SDValue, 8> MaskVec;
Chris Lattner2d91b962008-03-09 01:05:04 +00002892 // Element #0 of the result gets the elt we are replacing.
2893 MaskVec.push_back(DAG.getConstant(DestElt, BaseVT));
2894 for (unsigned i = 1; i != NumElems; ++i)
2895 MaskVec.push_back(DAG.getConstant(i == DestElt ? 0 : i, BaseVT));
2896 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2897}
2898
Evan Chengbf8b2c52008-04-05 00:30:36 +00002899/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Dan Gohman8181bd12008-07-27 21:46:04 +00002900static SDValue PromoteSplat(SDValue Op, SelectionDAG &DAG, bool HasSSE2) {
Duncan Sands92c43912008-06-06 12:08:01 +00002901 MVT PVT = HasSSE2 ? MVT::v4i32 : MVT::v4f32;
2902 MVT VT = Op.getValueType();
Evan Chengbf8b2c52008-04-05 00:30:36 +00002903 if (PVT == VT)
2904 return Op;
Dan Gohman8181bd12008-07-27 21:46:04 +00002905 SDValue V1 = Op.getOperand(0);
2906 SDValue Mask = Op.getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002907 unsigned NumElems = Mask.getNumOperands();
Evan Chengbf8b2c52008-04-05 00:30:36 +00002908 // Special handling of v4f32 -> v4i32.
2909 if (VT != MVT::v4f32) {
2910 Mask = getUnpacklMask(NumElems, DAG);
2911 while (NumElems > 4) {
2912 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
2913 NumElems >>= 1;
2914 }
Evan Cheng8c590372008-05-15 08:39:06 +00002915 Mask = getZeroVector(MVT::v4i32, true, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002916 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002917
Evan Chengbf8b2c52008-04-05 00:30:36 +00002918 V1 = DAG.getNode(ISD::BIT_CONVERT, PVT, V1);
Dan Gohman8181bd12008-07-27 21:46:04 +00002919 SDValue Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, PVT, V1,
Evan Chengbf8b2c52008-04-05 00:30:36 +00002920 DAG.getNode(ISD::UNDEF, PVT), Mask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002921 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2922}
2923
2924/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattnere6aa3862007-11-25 00:24:49 +00002925/// vector of zero or undef vector. This produces a shuffle where the low
2926/// element of V2 is swizzled into the zero/undef vector, landing at element
2927/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman8181bd12008-07-27 21:46:04 +00002928static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Cheng8c590372008-05-15 08:39:06 +00002929 bool isZero, bool HasSSE2,
2930 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002931 MVT VT = V2.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00002932 SDValue V1 = isZero
Evan Cheng8c590372008-05-15 08:39:06 +00002933 ? getZeroVector(VT, HasSSE2, DAG) : DAG.getNode(ISD::UNDEF, VT);
Duncan Sands92c43912008-06-06 12:08:01 +00002934 unsigned NumElems = V2.getValueType().getVectorNumElements();
2935 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2936 MVT EVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00002937 SmallVector<SDValue, 16> MaskVec;
Chris Lattnere6aa3862007-11-25 00:24:49 +00002938 for (unsigned i = 0; i != NumElems; ++i)
2939 if (i == Idx) // If this is the insertion idx, put the low elt of V2 here.
2940 MaskVec.push_back(DAG.getConstant(NumElems, EVT));
2941 else
2942 MaskVec.push_back(DAG.getConstant(i, EVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00002943 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002944 &MaskVec[0], MaskVec.size());
2945 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2946}
2947
Evan Chengdea99362008-05-29 08:22:04 +00002948/// getNumOfConsecutiveZeros - Return the number of elements in a result of
2949/// a shuffle that is zero.
2950static
Dan Gohman8181bd12008-07-27 21:46:04 +00002951unsigned getNumOfConsecutiveZeros(SDValue Op, SDValue Mask,
Evan Chengdea99362008-05-29 08:22:04 +00002952 unsigned NumElems, bool Low,
2953 SelectionDAG &DAG) {
2954 unsigned NumZeros = 0;
2955 for (unsigned i = 0; i < NumElems; ++i) {
Evan Cheng57db53b2008-06-25 20:52:59 +00002956 unsigned Index = Low ? i : NumElems-i-1;
Dan Gohman8181bd12008-07-27 21:46:04 +00002957 SDValue Idx = Mask.getOperand(Index);
Evan Chengdea99362008-05-29 08:22:04 +00002958 if (Idx.getOpcode() == ISD::UNDEF) {
2959 ++NumZeros;
2960 continue;
2961 }
Gabor Greif1c80d112008-08-28 21:40:38 +00002962 SDValue Elt = DAG.getShuffleScalarElt(Op.getNode(), Index);
2963 if (Elt.getNode() && isZeroNode(Elt))
Evan Chengdea99362008-05-29 08:22:04 +00002964 ++NumZeros;
2965 else
2966 break;
2967 }
2968 return NumZeros;
2969}
2970
2971/// isVectorShift - Returns true if the shuffle can be implemented as a
2972/// logical left or right shift of a vector.
Dan Gohman8181bd12008-07-27 21:46:04 +00002973static bool isVectorShift(SDValue Op, SDValue Mask, SelectionDAG &DAG,
2974 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Evan Chengdea99362008-05-29 08:22:04 +00002975 unsigned NumElems = Mask.getNumOperands();
2976
2977 isLeft = true;
2978 unsigned NumZeros= getNumOfConsecutiveZeros(Op, Mask, NumElems, true, DAG);
2979 if (!NumZeros) {
2980 isLeft = false;
2981 NumZeros = getNumOfConsecutiveZeros(Op, Mask, NumElems, false, DAG);
2982 if (!NumZeros)
2983 return false;
2984 }
2985
2986 bool SeenV1 = false;
2987 bool SeenV2 = false;
2988 for (unsigned i = NumZeros; i < NumElems; ++i) {
2989 unsigned Val = isLeft ? (i - NumZeros) : i;
Dan Gohman8181bd12008-07-27 21:46:04 +00002990 SDValue Idx = Mask.getOperand(isLeft ? i : (i - NumZeros));
Evan Chengdea99362008-05-29 08:22:04 +00002991 if (Idx.getOpcode() == ISD::UNDEF)
2992 continue;
2993 unsigned Index = cast<ConstantSDNode>(Idx)->getValue();
2994 if (Index < NumElems)
2995 SeenV1 = true;
2996 else {
2997 Index -= NumElems;
2998 SeenV2 = true;
2999 }
3000 if (Index != Val)
3001 return false;
3002 }
3003 if (SeenV1 && SeenV2)
3004 return false;
3005
3006 ShVal = SeenV1 ? Op.getOperand(0) : Op.getOperand(1);
3007 ShAmt = NumZeros;
3008 return true;
3009}
3010
3011
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003012/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3013///
Dan Gohman8181bd12008-07-27 21:46:04 +00003014static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003015 unsigned NumNonZero, unsigned NumZero,
3016 SelectionDAG &DAG, TargetLowering &TLI) {
3017 if (NumNonZero > 8)
Dan Gohman8181bd12008-07-27 21:46:04 +00003018 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003019
Dan Gohman8181bd12008-07-27 21:46:04 +00003020 SDValue V(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003021 bool First = true;
3022 for (unsigned i = 0; i < 16; ++i) {
3023 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3024 if (ThisIsNonZero && First) {
3025 if (NumZero)
Evan Cheng8c590372008-05-15 08:39:06 +00003026 V = getZeroVector(MVT::v8i16, true, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003027 else
3028 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
3029 First = false;
3030 }
3031
3032 if ((i & 1) != 0) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003033 SDValue ThisElt(0, 0), LastElt(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003034 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3035 if (LastIsNonZero) {
3036 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
3037 }
3038 if (ThisIsNonZero) {
3039 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
3040 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
3041 ThisElt, DAG.getConstant(8, MVT::i8));
3042 if (LastIsNonZero)
3043 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
3044 } else
3045 ThisElt = LastElt;
3046
Gabor Greif1c80d112008-08-28 21:40:38 +00003047 if (ThisElt.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003048 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Chris Lattner5872a362008-01-17 07:00:52 +00003049 DAG.getIntPtrConstant(i/2));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003050 }
3051 }
3052
3053 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
3054}
3055
3056/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
3057///
Dan Gohman8181bd12008-07-27 21:46:04 +00003058static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003059 unsigned NumNonZero, unsigned NumZero,
3060 SelectionDAG &DAG, TargetLowering &TLI) {
3061 if (NumNonZero > 4)
Dan Gohman8181bd12008-07-27 21:46:04 +00003062 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003063
Dan Gohman8181bd12008-07-27 21:46:04 +00003064 SDValue V(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003065 bool First = true;
3066 for (unsigned i = 0; i < 8; ++i) {
3067 bool isNonZero = (NonZeros & (1 << i)) != 0;
3068 if (isNonZero) {
3069 if (First) {
3070 if (NumZero)
Evan Cheng8c590372008-05-15 08:39:06 +00003071 V = getZeroVector(MVT::v8i16, true, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003072 else
3073 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
3074 First = false;
3075 }
3076 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Chris Lattner5872a362008-01-17 07:00:52 +00003077 DAG.getIntPtrConstant(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003078 }
3079 }
3080
3081 return V;
3082}
3083
Evan Chengdea99362008-05-29 08:22:04 +00003084/// getVShift - Return a vector logical shift node.
3085///
Dan Gohman8181bd12008-07-27 21:46:04 +00003086static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp,
Evan Chengdea99362008-05-29 08:22:04 +00003087 unsigned NumBits, SelectionDAG &DAG,
3088 const TargetLowering &TLI) {
Duncan Sands92c43912008-06-06 12:08:01 +00003089 bool isMMX = VT.getSizeInBits() == 64;
3090 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengdea99362008-05-29 08:22:04 +00003091 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
3092 SrcOp = DAG.getNode(ISD::BIT_CONVERT, ShVT, SrcOp);
3093 return DAG.getNode(ISD::BIT_CONVERT, VT,
3094 DAG.getNode(Opc, ShVT, SrcOp,
Gabor Greif825aa892008-08-28 23:19:51 +00003095 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengdea99362008-05-29 08:22:04 +00003096}
3097
Dan Gohman8181bd12008-07-27 21:46:04 +00003098SDValue
3099X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003100 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif825aa892008-08-28 23:19:51 +00003101 if (ISD::isBuildVectorAllZeros(Op.getNode())
3102 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003103 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3104 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3105 // eliminated on x86-32 hosts.
3106 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3107 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003108
Gabor Greif1c80d112008-08-28 21:40:38 +00003109 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Chris Lattnere6aa3862007-11-25 00:24:49 +00003110 return getOnesVector(Op.getValueType(), DAG);
Evan Cheng8c590372008-05-15 08:39:06 +00003111 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG);
Chris Lattnere6aa3862007-11-25 00:24:49 +00003112 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003113
Duncan Sands92c43912008-06-06 12:08:01 +00003114 MVT VT = Op.getValueType();
3115 MVT EVT = VT.getVectorElementType();
3116 unsigned EVTBits = EVT.getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003117
3118 unsigned NumElems = Op.getNumOperands();
3119 unsigned NumZero = 0;
3120 unsigned NumNonZero = 0;
3121 unsigned NonZeros = 0;
Chris Lattner92bdcb52008-03-08 22:48:29 +00003122 bool IsAllConstants = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00003123 SmallSet<SDValue, 8> Values;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003124 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003125 SDValue Elt = Op.getOperand(i);
Evan Chengc1073492007-12-12 06:45:40 +00003126 if (Elt.getOpcode() == ISD::UNDEF)
3127 continue;
3128 Values.insert(Elt);
3129 if (Elt.getOpcode() != ISD::Constant &&
3130 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattner92bdcb52008-03-08 22:48:29 +00003131 IsAllConstants = false;
Evan Chengc1073492007-12-12 06:45:40 +00003132 if (isZeroNode(Elt))
3133 NumZero++;
3134 else {
3135 NonZeros |= (1 << i);
3136 NumNonZero++;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003137 }
3138 }
3139
3140 if (NumNonZero == 0) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003141 // All undef vector. Return an UNDEF. All zero vectors were handled above.
3142 return DAG.getNode(ISD::UNDEF, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003143 }
3144
Chris Lattner66a4dda2008-03-09 05:42:06 +00003145 // Special case for single non-zero, non-undef, element.
Evan Chengc1073492007-12-12 06:45:40 +00003146 if (NumNonZero == 1 && NumElems <= 4) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003147 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman8181bd12008-07-27 21:46:04 +00003148 SDValue Item = Op.getOperand(Idx);
Chris Lattnerac914892008-03-08 22:59:52 +00003149
Chris Lattner2d91b962008-03-09 01:05:04 +00003150 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3151 // the value are obviously zero, truncate the value to i32 and do the
3152 // insertion that way. Only do this if the value is non-constant or if the
3153 // value is a constant being inserted into element 0. It is cheaper to do
3154 // a constant pool load than it is to do a movd + shuffle.
3155 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3156 (!IsAllConstants || Idx == 0)) {
3157 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3158 // Handle MMX and SSE both.
Duncan Sands92c43912008-06-06 12:08:01 +00003159 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3160 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Chris Lattner2d91b962008-03-09 01:05:04 +00003161
3162 // Truncate the value (which may itself be a constant) to i32, and
3163 // convert it to a vector with movd (S2V+shuffle to zero extend).
3164 Item = DAG.getNode(ISD::TRUNCATE, MVT::i32, Item);
3165 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VecVT, Item);
Evan Cheng8c590372008-05-15 08:39:06 +00003166 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3167 Subtarget->hasSSE2(), DAG);
Chris Lattner2d91b962008-03-09 01:05:04 +00003168
3169 // Now we have our 32-bit value zero extended in the low element of
3170 // a vector. If Idx != 0, swizzle it into place.
3171 if (Idx != 0) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003172 SDValue Ops[] = {
Chris Lattner2d91b962008-03-09 01:05:04 +00003173 Item, DAG.getNode(ISD::UNDEF, Item.getValueType()),
3174 getSwapEltZeroMask(VecElts, Idx, DAG)
3175 };
3176 Item = DAG.getNode(ISD::VECTOR_SHUFFLE, VecVT, Ops, 3);
3177 }
3178 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Item);
3179 }
3180 }
3181
Chris Lattnerac914892008-03-08 22:59:52 +00003182 // If we have a constant or non-constant insertion into the low element of
3183 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3184 // the rest of the elements. This will be matched as movd/movq/movss/movsd
3185 // depending on what the source datatype is. Because we can only get here
3186 // when NumElems <= 4, this only needs to handle i32/f32/i64/f64.
3187 if (Idx == 0 &&
3188 // Don't do this for i64 values on x86-32.
3189 (EVT != MVT::i64 || Subtarget->is64Bit())) {
Chris Lattner92bdcb52008-03-08 22:48:29 +00003190 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003191 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Evan Cheng8c590372008-05-15 08:39:06 +00003192 return getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3193 Subtarget->hasSSE2(), DAG);
Chris Lattner92bdcb52008-03-08 22:48:29 +00003194 }
Evan Chengdea99362008-05-29 08:22:04 +00003195
3196 // Is it a vector logical left shift?
3197 if (NumElems == 2 && Idx == 1 &&
3198 isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) {
Duncan Sands92c43912008-06-06 12:08:01 +00003199 unsigned NumBits = VT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00003200 return getVShift(true, VT,
3201 DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(1)),
3202 NumBits/2, DAG, *this);
3203 }
Chris Lattner92bdcb52008-03-08 22:48:29 +00003204
3205 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman8181bd12008-07-27 21:46:04 +00003206 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003207
Chris Lattnerac914892008-03-08 22:59:52 +00003208 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3209 // is a non-constant being inserted into an element other than the low one,
3210 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3211 // movd/movss) to move this into the low element, then shuffle it into
3212 // place.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003213 if (EVTBits == 32) {
Chris Lattner92bdcb52008-03-08 22:48:29 +00003214 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
3215
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003216 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Cheng8c590372008-05-15 08:39:06 +00003217 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3218 Subtarget->hasSSE2(), DAG);
Duncan Sands92c43912008-06-06 12:08:01 +00003219 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3220 MVT MaskEVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003221 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003222 for (unsigned i = 0; i < NumElems; i++)
3223 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003224 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003225 &MaskVec[0], MaskVec.size());
3226 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
3227 DAG.getNode(ISD::UNDEF, VT), Mask);
3228 }
3229 }
3230
Chris Lattner66a4dda2008-03-09 05:42:06 +00003231 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3232 if (Values.size() == 1)
Dan Gohman8181bd12008-07-27 21:46:04 +00003233 return SDValue();
Chris Lattner66a4dda2008-03-09 05:42:06 +00003234
Dan Gohman21463242007-07-24 22:55:08 +00003235 // A vector full of immediates; various special cases are already
3236 // handled, so this is best done with a single constant-pool load.
Chris Lattner92bdcb52008-03-08 22:48:29 +00003237 if (IsAllConstants)
Dan Gohman8181bd12008-07-27 21:46:04 +00003238 return SDValue();
Dan Gohman21463242007-07-24 22:55:08 +00003239
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003240 // Let legalizer expand 2-wide build_vectors.
Evan Cheng40ee6e52008-05-08 00:57:18 +00003241 if (EVTBits == 64) {
3242 if (NumNonZero == 1) {
3243 // One half is zero or undef.
3244 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman8181bd12008-07-27 21:46:04 +00003245 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003246 Op.getOperand(Idx));
Evan Cheng8c590372008-05-15 08:39:06 +00003247 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3248 Subtarget->hasSSE2(), DAG);
Evan Cheng40ee6e52008-05-08 00:57:18 +00003249 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003250 return SDValue();
Evan Cheng40ee6e52008-05-08 00:57:18 +00003251 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003252
3253 // If element VT is < 32 bits, convert it to inserts into a zero vector.
3254 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003255 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003256 *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003257 if (V.getNode()) return V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003258 }
3259
3260 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003261 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003262 *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003263 if (V.getNode()) return V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003264 }
3265
3266 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman8181bd12008-07-27 21:46:04 +00003267 SmallVector<SDValue, 8> V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003268 V.resize(NumElems);
3269 if (NumElems == 4 && NumZero > 0) {
3270 for (unsigned i = 0; i < 4; ++i) {
3271 bool isZero = !(NonZeros & (1 << i));
3272 if (isZero)
Evan Cheng8c590372008-05-15 08:39:06 +00003273 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003274 else
3275 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3276 }
3277
3278 for (unsigned i = 0; i < 2; ++i) {
3279 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3280 default: break;
3281 case 0:
3282 V[i] = V[i*2]; // Must be a zero vector.
3283 break;
3284 case 1:
3285 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
3286 getMOVLMask(NumElems, DAG));
3287 break;
3288 case 2:
3289 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3290 getMOVLMask(NumElems, DAG));
3291 break;
3292 case 3:
3293 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3294 getUnpacklMask(NumElems, DAG));
3295 break;
3296 }
3297 }
3298
Duncan Sands92c43912008-06-06 12:08:01 +00003299 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3300 MVT EVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003301 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003302 bool Reverse = (NonZeros & 0x3) == 2;
3303 for (unsigned i = 0; i < 2; ++i)
3304 if (Reverse)
3305 MaskVec.push_back(DAG.getConstant(1-i, EVT));
3306 else
3307 MaskVec.push_back(DAG.getConstant(i, EVT));
3308 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3309 for (unsigned i = 0; i < 2; ++i)
3310 if (Reverse)
3311 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
3312 else
3313 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003314 SDValue ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003315 &MaskVec[0], MaskVec.size());
3316 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
3317 }
3318
3319 if (Values.size() > 2) {
3320 // Expand into a number of unpckl*.
3321 // e.g. for v4f32
3322 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3323 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3324 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Dan Gohman8181bd12008-07-27 21:46:04 +00003325 SDValue UnpckMask = getUnpacklMask(NumElems, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003326 for (unsigned i = 0; i < NumElems; ++i)
3327 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3328 NumElems >>= 1;
3329 while (NumElems != 0) {
3330 for (unsigned i = 0; i < NumElems; ++i)
3331 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
3332 UnpckMask);
3333 NumElems >>= 1;
3334 }
3335 return V[0];
3336 }
3337
Dan Gohman8181bd12008-07-27 21:46:04 +00003338 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003339}
3340
Evan Chengfca29242007-12-07 08:07:39 +00003341static
Dan Gohman8181bd12008-07-27 21:46:04 +00003342SDValue LowerVECTOR_SHUFFLEv8i16(SDValue V1, SDValue V2,
Bill Wendling2c7cd592008-08-21 22:35:37 +00003343 SDValue PermMask, SelectionDAG &DAG,
3344 TargetLowering &TLI) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003345 SDValue NewV;
Duncan Sands92c43912008-06-06 12:08:01 +00003346 MVT MaskVT = MVT::getIntVectorWithNumElements(8);
3347 MVT MaskEVT = MaskVT.getVectorElementType();
3348 MVT PtrVT = TLI.getPointerTy();
Gabor Greif1c80d112008-08-28 21:40:38 +00003349 SmallVector<SDValue, 8> MaskElts(PermMask.getNode()->op_begin(),
3350 PermMask.getNode()->op_end());
Evan Cheng75184a92007-12-11 01:46:18 +00003351
3352 // First record which half of which vector the low elements come from.
3353 SmallVector<unsigned, 4> LowQuad(4);
3354 for (unsigned i = 0; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003355 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003356 if (Elt.getOpcode() == ISD::UNDEF)
3357 continue;
3358 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3359 int QuadIdx = EltIdx / 4;
3360 ++LowQuad[QuadIdx];
3361 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003362
Evan Cheng75184a92007-12-11 01:46:18 +00003363 int BestLowQuad = -1;
3364 unsigned MaxQuad = 1;
3365 for (unsigned i = 0; i < 4; ++i) {
3366 if (LowQuad[i] > MaxQuad) {
3367 BestLowQuad = i;
3368 MaxQuad = LowQuad[i];
3369 }
Evan Chengfca29242007-12-07 08:07:39 +00003370 }
3371
Evan Cheng75184a92007-12-11 01:46:18 +00003372 // Record which half of which vector the high elements come from.
3373 SmallVector<unsigned, 4> HighQuad(4);
3374 for (unsigned i = 4; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003375 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003376 if (Elt.getOpcode() == ISD::UNDEF)
3377 continue;
3378 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3379 int QuadIdx = EltIdx / 4;
3380 ++HighQuad[QuadIdx];
3381 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003382
Evan Cheng75184a92007-12-11 01:46:18 +00003383 int BestHighQuad = -1;
3384 MaxQuad = 1;
3385 for (unsigned i = 0; i < 4; ++i) {
3386 if (HighQuad[i] > MaxQuad) {
3387 BestHighQuad = i;
3388 MaxQuad = HighQuad[i];
3389 }
3390 }
3391
3392 // If it's possible to sort parts of either half with PSHUF{H|L}W, then do it.
3393 if (BestLowQuad != -1 || BestHighQuad != -1) {
3394 // First sort the 4 chunks in order using shufpd.
Dan Gohman8181bd12008-07-27 21:46:04 +00003395 SmallVector<SDValue, 8> MaskVec;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003396
Evan Cheng75184a92007-12-11 01:46:18 +00003397 if (BestLowQuad != -1)
3398 MaskVec.push_back(DAG.getConstant(BestLowQuad, MVT::i32));
3399 else
3400 MaskVec.push_back(DAG.getConstant(0, MVT::i32));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003401
Evan Cheng75184a92007-12-11 01:46:18 +00003402 if (BestHighQuad != -1)
3403 MaskVec.push_back(DAG.getConstant(BestHighQuad, MVT::i32));
3404 else
3405 MaskVec.push_back(DAG.getConstant(1, MVT::i32));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003406
Dan Gohman8181bd12008-07-27 21:46:04 +00003407 SDValue Mask= DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, &MaskVec[0],2);
Evan Cheng75184a92007-12-11 01:46:18 +00003408 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v2i64,
3409 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, V1),
3410 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, V2), Mask);
3411 NewV = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, NewV);
3412
3413 // Now sort high and low parts separately.
3414 BitVector InOrder(8);
3415 if (BestLowQuad != -1) {
3416 // Sort lower half in order using PSHUFLW.
3417 MaskVec.clear();
3418 bool AnyOutOrder = false;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003419
Evan Cheng75184a92007-12-11 01:46:18 +00003420 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003421 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003422 if (Elt.getOpcode() == ISD::UNDEF) {
3423 MaskVec.push_back(Elt);
3424 InOrder.set(i);
3425 } else {
3426 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3427 if (EltIdx != i)
3428 AnyOutOrder = true;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003429
Evan Cheng75184a92007-12-11 01:46:18 +00003430 MaskVec.push_back(DAG.getConstant(EltIdx % 4, MaskEVT));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003431
Evan Cheng75184a92007-12-11 01:46:18 +00003432 // If this element is in the right place after this shuffle, then
3433 // remember it.
3434 if ((int)(EltIdx / 4) == BestLowQuad)
3435 InOrder.set(i);
3436 }
3437 }
3438 if (AnyOutOrder) {
3439 for (unsigned i = 4; i != 8; ++i)
3440 MaskVec.push_back(DAG.getConstant(i, MaskEVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003441 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
Evan Cheng75184a92007-12-11 01:46:18 +00003442 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, NewV, NewV, Mask);
3443 }
3444 }
3445
3446 if (BestHighQuad != -1) {
3447 // Sort high half in order using PSHUFHW if possible.
3448 MaskVec.clear();
Bill Wendling2c7cd592008-08-21 22:35:37 +00003449
Evan Cheng75184a92007-12-11 01:46:18 +00003450 for (unsigned i = 0; i != 4; ++i)
3451 MaskVec.push_back(DAG.getConstant(i, MaskEVT));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003452
Evan Cheng75184a92007-12-11 01:46:18 +00003453 bool AnyOutOrder = false;
3454 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003455 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003456 if (Elt.getOpcode() == ISD::UNDEF) {
3457 MaskVec.push_back(Elt);
3458 InOrder.set(i);
3459 } else {
3460 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3461 if (EltIdx != i)
3462 AnyOutOrder = true;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003463
Evan Cheng75184a92007-12-11 01:46:18 +00003464 MaskVec.push_back(DAG.getConstant((EltIdx % 4) + 4, MaskEVT));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003465
Evan Cheng75184a92007-12-11 01:46:18 +00003466 // If this element is in the right place after this shuffle, then
3467 // remember it.
3468 if ((int)(EltIdx / 4) == BestHighQuad)
3469 InOrder.set(i);
3470 }
3471 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003472
Evan Cheng75184a92007-12-11 01:46:18 +00003473 if (AnyOutOrder) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003474 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
Evan Cheng75184a92007-12-11 01:46:18 +00003475 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, NewV, NewV, Mask);
3476 }
3477 }
3478
3479 // The other elements are put in the right place using pextrw and pinsrw.
3480 for (unsigned i = 0; i != 8; ++i) {
3481 if (InOrder[i])
3482 continue;
Dan Gohman8181bd12008-07-27 21:46:04 +00003483 SDValue Elt = MaskElts[i];
Bill Wendling49bd4db2008-08-21 22:36:36 +00003484 if (Elt.getOpcode() == ISD::UNDEF)
3485 continue;
Evan Cheng75184a92007-12-11 01:46:18 +00003486 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00003487 SDValue ExtOp = (EltIdx < 8)
Evan Cheng75184a92007-12-11 01:46:18 +00003488 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V1,
3489 DAG.getConstant(EltIdx, PtrVT))
3490 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V2,
3491 DAG.getConstant(EltIdx - 8, PtrVT));
3492 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3493 DAG.getConstant(i, PtrVT));
3494 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003495
Evan Cheng75184a92007-12-11 01:46:18 +00003496 return NewV;
3497 }
3498
Bill Wendling2c7cd592008-08-21 22:35:37 +00003499 // PSHUF{H|L}W are not used. Lower into extracts and inserts but try to use as
3500 // few as possible. First, let's find out how many elements are already in the
3501 // right order.
Evan Chengfca29242007-12-07 08:07:39 +00003502 unsigned V1InOrder = 0;
3503 unsigned V1FromV1 = 0;
3504 unsigned V2InOrder = 0;
3505 unsigned V2FromV2 = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00003506 SmallVector<SDValue, 8> V1Elts;
3507 SmallVector<SDValue, 8> V2Elts;
Evan Chengfca29242007-12-07 08:07:39 +00003508 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003509 SDValue Elt = MaskElts[i];
Evan Chengfca29242007-12-07 08:07:39 +00003510 if (Elt.getOpcode() == ISD::UNDEF) {
Evan Cheng75184a92007-12-11 01:46:18 +00003511 V1Elts.push_back(Elt);
3512 V2Elts.push_back(Elt);
Evan Chengfca29242007-12-07 08:07:39 +00003513 ++V1InOrder;
3514 ++V2InOrder;
Evan Cheng75184a92007-12-11 01:46:18 +00003515 continue;
3516 }
3517 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3518 if (EltIdx == i) {
3519 V1Elts.push_back(Elt);
3520 V2Elts.push_back(DAG.getConstant(i+8, MaskEVT));
3521 ++V1InOrder;
3522 } else if (EltIdx == i+8) {
3523 V1Elts.push_back(Elt);
3524 V2Elts.push_back(DAG.getConstant(i, MaskEVT));
3525 ++V2InOrder;
3526 } else if (EltIdx < 8) {
3527 V1Elts.push_back(Elt);
3528 ++V1FromV1;
Evan Chengfca29242007-12-07 08:07:39 +00003529 } else {
Evan Cheng75184a92007-12-11 01:46:18 +00003530 V2Elts.push_back(DAG.getConstant(EltIdx-8, MaskEVT));
3531 ++V2FromV2;
Evan Chengfca29242007-12-07 08:07:39 +00003532 }
3533 }
3534
3535 if (V2InOrder > V1InOrder) {
3536 PermMask = CommuteVectorShuffleMask(PermMask, DAG);
3537 std::swap(V1, V2);
3538 std::swap(V1Elts, V2Elts);
3539 std::swap(V1FromV1, V2FromV2);
3540 }
3541
Evan Cheng75184a92007-12-11 01:46:18 +00003542 if ((V1FromV1 + V1InOrder) != 8) {
3543 // Some elements are from V2.
3544 if (V1FromV1) {
3545 // If there are elements that are from V1 but out of place,
3546 // then first sort them in place
Dan Gohman8181bd12008-07-27 21:46:04 +00003547 SmallVector<SDValue, 8> MaskVec;
Evan Cheng75184a92007-12-11 01:46:18 +00003548 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003549 SDValue Elt = V1Elts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003550 if (Elt.getOpcode() == ISD::UNDEF) {
3551 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3552 continue;
3553 }
3554 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3555 if (EltIdx >= 8)
3556 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3557 else
3558 MaskVec.push_back(DAG.getConstant(EltIdx, MaskEVT));
3559 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003560 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
Evan Cheng75184a92007-12-11 01:46:18 +00003561 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, V1, V1, Mask);
Evan Chengfca29242007-12-07 08:07:39 +00003562 }
Evan Cheng75184a92007-12-11 01:46:18 +00003563
3564 NewV = V1;
3565 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003566 SDValue Elt = V1Elts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003567 if (Elt.getOpcode() == ISD::UNDEF)
3568 continue;
3569 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3570 if (EltIdx < 8)
3571 continue;
Dan Gohman8181bd12008-07-27 21:46:04 +00003572 SDValue ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V2,
Evan Cheng75184a92007-12-11 01:46:18 +00003573 DAG.getConstant(EltIdx - 8, PtrVT));
3574 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3575 DAG.getConstant(i, PtrVT));
3576 }
3577 return NewV;
3578 } else {
3579 // All elements are from V1.
3580 NewV = V1;
3581 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003582 SDValue Elt = V1Elts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003583 if (Elt.getOpcode() == ISD::UNDEF)
3584 continue;
3585 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00003586 SDValue ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V1,
Evan Cheng75184a92007-12-11 01:46:18 +00003587 DAG.getConstant(EltIdx, PtrVT));
3588 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3589 DAG.getConstant(i, PtrVT));
3590 }
3591 return NewV;
3592 }
3593}
3594
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003595/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3596/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3597/// done when every pair / quad of shuffle mask elements point to elements in
3598/// the right sequence. e.g.
Evan Cheng75184a92007-12-11 01:46:18 +00003599/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3600static
Dan Gohman8181bd12008-07-27 21:46:04 +00003601SDValue RewriteAsNarrowerShuffle(SDValue V1, SDValue V2,
Duncan Sands92c43912008-06-06 12:08:01 +00003602 MVT VT,
Dan Gohman8181bd12008-07-27 21:46:04 +00003603 SDValue PermMask, SelectionDAG &DAG,
Evan Cheng75184a92007-12-11 01:46:18 +00003604 TargetLowering &TLI) {
3605 unsigned NumElems = PermMask.getNumOperands();
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003606 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands92c43912008-06-06 12:08:01 +00003607 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Duncan Sandsd3ace282008-07-21 10:20:31 +00003608 MVT MaskEltVT = MaskVT.getVectorElementType();
Duncan Sands92c43912008-06-06 12:08:01 +00003609 MVT NewVT = MaskVT;
3610 switch (VT.getSimpleVT()) {
3611 default: assert(false && "Unexpected!");
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003612 case MVT::v4f32: NewVT = MVT::v2f64; break;
3613 case MVT::v4i32: NewVT = MVT::v2i64; break;
3614 case MVT::v8i16: NewVT = MVT::v4i32; break;
3615 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003616 }
3617
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00003618 if (NewWidth == 2) {
Duncan Sands92c43912008-06-06 12:08:01 +00003619 if (VT.isInteger())
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003620 NewVT = MVT::v2i64;
3621 else
3622 NewVT = MVT::v2f64;
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00003623 }
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003624 unsigned Scale = NumElems / NewWidth;
Dan Gohman8181bd12008-07-27 21:46:04 +00003625 SmallVector<SDValue, 8> MaskVec;
Evan Cheng75184a92007-12-11 01:46:18 +00003626 for (unsigned i = 0; i < NumElems; i += Scale) {
3627 unsigned StartIdx = ~0U;
3628 for (unsigned j = 0; j < Scale; ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003629 SDValue Elt = PermMask.getOperand(i+j);
Evan Cheng75184a92007-12-11 01:46:18 +00003630 if (Elt.getOpcode() == ISD::UNDEF)
3631 continue;
3632 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3633 if (StartIdx == ~0U)
3634 StartIdx = EltIdx - (EltIdx % Scale);
3635 if (EltIdx != StartIdx + j)
Dan Gohman8181bd12008-07-27 21:46:04 +00003636 return SDValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003637 }
3638 if (StartIdx == ~0U)
Duncan Sandsd3ace282008-07-21 10:20:31 +00003639 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEltVT));
Evan Cheng75184a92007-12-11 01:46:18 +00003640 else
Duncan Sandsd3ace282008-07-21 10:20:31 +00003641 MaskVec.push_back(DAG.getConstant(StartIdx / Scale, MaskEltVT));
Evan Chengfca29242007-12-07 08:07:39 +00003642 }
3643
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003644 V1 = DAG.getNode(ISD::BIT_CONVERT, NewVT, V1);
3645 V2 = DAG.getNode(ISD::BIT_CONVERT, NewVT, V2);
3646 return DAG.getNode(ISD::VECTOR_SHUFFLE, NewVT, V1, V2,
3647 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3648 &MaskVec[0], MaskVec.size()));
Evan Chengfca29242007-12-07 08:07:39 +00003649}
3650
Evan Chenge9b9c672008-05-09 21:53:03 +00003651/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng40ee6e52008-05-08 00:57:18 +00003652///
Dan Gohman8181bd12008-07-27 21:46:04 +00003653static SDValue getVZextMovL(MVT VT, MVT OpVT,
3654 SDValue SrcOp, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00003655 const X86Subtarget *Subtarget) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00003656 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
3657 LoadSDNode *LD = NULL;
Gabor Greif1c80d112008-08-28 21:40:38 +00003658 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng40ee6e52008-05-08 00:57:18 +00003659 LD = dyn_cast<LoadSDNode>(SrcOp);
3660 if (!LD) {
3661 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3662 // instead.
Duncan Sands92c43912008-06-06 12:08:01 +00003663 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng40ee6e52008-05-08 00:57:18 +00003664 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
3665 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3666 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
3667 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
3668 // PR2108
3669 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
3670 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chenge9b9c672008-05-09 21:53:03 +00003671 DAG.getNode(X86ISD::VZEXT_MOVL, OpVT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003672 DAG.getNode(ISD::SCALAR_TO_VECTOR, OpVT,
Gabor Greif825aa892008-08-28 23:19:51 +00003673 SrcOp.getOperand(0)
3674 .getOperand(0))));
Evan Cheng40ee6e52008-05-08 00:57:18 +00003675 }
3676 }
3677 }
3678
3679 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chenge9b9c672008-05-09 21:53:03 +00003680 DAG.getNode(X86ISD::VZEXT_MOVL, OpVT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003681 DAG.getNode(ISD::BIT_CONVERT, OpVT, SrcOp)));
3682}
3683
Evan Chengf50554e2008-07-22 21:13:36 +00003684/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3685/// shuffles.
Dan Gohman8181bd12008-07-27 21:46:04 +00003686static SDValue
3687LowerVECTOR_SHUFFLE_4wide(SDValue V1, SDValue V2,
3688 SDValue PermMask, MVT VT, SelectionDAG &DAG) {
Evan Chengf50554e2008-07-22 21:13:36 +00003689 MVT MaskVT = PermMask.getValueType();
3690 MVT MaskEVT = MaskVT.getVectorElementType();
3691 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola4e3ff5a2008-08-28 18:32:53 +00003692 Locs.resize(4);
Dan Gohman8181bd12008-07-27 21:46:04 +00003693 SmallVector<SDValue, 8> Mask1(4, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Chengf50554e2008-07-22 21:13:36 +00003694 unsigned NumHi = 0;
3695 unsigned NumLo = 0;
Evan Chengf50554e2008-07-22 21:13:36 +00003696 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003697 SDValue Elt = PermMask.getOperand(i);
Evan Chengf50554e2008-07-22 21:13:36 +00003698 if (Elt.getOpcode() == ISD::UNDEF) {
3699 Locs[i] = std::make_pair(-1, -1);
3700 } else {
3701 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
Dan Gohmance57fd92008-08-04 23:09:15 +00003702 assert(Val < 8 && "Invalid VECTOR_SHUFFLE index!");
Evan Chengf50554e2008-07-22 21:13:36 +00003703 if (Val < 4) {
3704 Locs[i] = std::make_pair(0, NumLo);
3705 Mask1[NumLo] = Elt;
3706 NumLo++;
3707 } else {
3708 Locs[i] = std::make_pair(1, NumHi);
3709 if (2+NumHi < 4)
3710 Mask1[2+NumHi] = Elt;
3711 NumHi++;
3712 }
3713 }
3714 }
Evan Cheng3cae0332008-07-23 00:22:17 +00003715
Evan Chengf50554e2008-07-22 21:13:36 +00003716 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng3cae0332008-07-23 00:22:17 +00003717 // If no more than two elements come from either vector. This can be
3718 // implemented with two shuffles. First shuffle gather the elements.
3719 // The second shuffle, which takes the first shuffle as both of its
3720 // vector operands, put the elements into the right order.
Evan Chengf50554e2008-07-22 21:13:36 +00003721 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3722 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3723 &Mask1[0], Mask1.size()));
Evan Cheng3cae0332008-07-23 00:22:17 +00003724
Dan Gohman8181bd12008-07-27 21:46:04 +00003725 SmallVector<SDValue, 8> Mask2(4, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Chengf50554e2008-07-22 21:13:36 +00003726 for (unsigned i = 0; i != 4; ++i) {
3727 if (Locs[i].first == -1)
3728 continue;
3729 else {
3730 unsigned Idx = (i < 2) ? 0 : 4;
3731 Idx += Locs[i].first * 2 + Locs[i].second;
3732 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3733 }
3734 }
3735
3736 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
3737 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3738 &Mask2[0], Mask2.size()));
Evan Cheng3cae0332008-07-23 00:22:17 +00003739 } else if (NumLo == 3 || NumHi == 3) {
3740 // Otherwise, we must have three elements from one vector, call it X, and
3741 // one element from the other, call it Y. First, use a shufps to build an
3742 // intermediate vector with the one element from Y and the element from X
3743 // that will be in the same half in the final destination (the indexes don't
3744 // matter). Then, use a shufps to build the final vector, taking the half
3745 // containing the element from Y from the intermediate, and the other half
3746 // from X.
3747 if (NumHi == 3) {
3748 // Normalize it so the 3 elements come from V1.
3749 PermMask = CommuteVectorShuffleMask(PermMask, DAG);
3750 std::swap(V1, V2);
3751 }
3752
3753 // Find the element from V2.
3754 unsigned HiIndex;
3755 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003756 SDValue Elt = PermMask.getOperand(HiIndex);
Evan Cheng3cae0332008-07-23 00:22:17 +00003757 if (Elt.getOpcode() == ISD::UNDEF)
3758 continue;
3759 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
3760 if (Val >= 4)
3761 break;
3762 }
3763
3764 Mask1[0] = PermMask.getOperand(HiIndex);
3765 Mask1[1] = DAG.getNode(ISD::UNDEF, MaskEVT);
3766 Mask1[2] = PermMask.getOperand(HiIndex^1);
3767 Mask1[3] = DAG.getNode(ISD::UNDEF, MaskEVT);
3768 V2 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3769 DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &Mask1[0], 4));
3770
3771 if (HiIndex >= 2) {
3772 Mask1[0] = PermMask.getOperand(0);
3773 Mask1[1] = PermMask.getOperand(1);
3774 Mask1[2] = DAG.getConstant(HiIndex & 1 ? 6 : 4, MaskEVT);
3775 Mask1[3] = DAG.getConstant(HiIndex & 1 ? 4 : 6, MaskEVT);
3776 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3777 DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &Mask1[0], 4));
3778 } else {
3779 Mask1[0] = DAG.getConstant(HiIndex & 1 ? 2 : 0, MaskEVT);
3780 Mask1[1] = DAG.getConstant(HiIndex & 1 ? 0 : 2, MaskEVT);
3781 Mask1[2] = PermMask.getOperand(2);
3782 Mask1[3] = PermMask.getOperand(3);
3783 if (Mask1[2].getOpcode() != ISD::UNDEF)
3784 Mask1[2] = DAG.getConstant(cast<ConstantSDNode>(Mask1[2])->getValue()+4,
3785 MaskEVT);
3786 if (Mask1[3].getOpcode() != ISD::UNDEF)
3787 Mask1[3] = DAG.getConstant(cast<ConstantSDNode>(Mask1[3])->getValue()+4,
3788 MaskEVT);
3789 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V2, V1,
3790 DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &Mask1[0], 4));
3791 }
Evan Chengf50554e2008-07-22 21:13:36 +00003792 }
3793
3794 // Break it into (shuffle shuffle_hi, shuffle_lo).
3795 Locs.clear();
Dan Gohman8181bd12008-07-27 21:46:04 +00003796 SmallVector<SDValue,8> LoMask(4, DAG.getNode(ISD::UNDEF, MaskEVT));
3797 SmallVector<SDValue,8> HiMask(4, DAG.getNode(ISD::UNDEF, MaskEVT));
3798 SmallVector<SDValue,8> *MaskPtr = &LoMask;
Evan Chengf50554e2008-07-22 21:13:36 +00003799 unsigned MaskIdx = 0;
3800 unsigned LoIdx = 0;
3801 unsigned HiIdx = 2;
3802 for (unsigned i = 0; i != 4; ++i) {
3803 if (i == 2) {
3804 MaskPtr = &HiMask;
3805 MaskIdx = 1;
3806 LoIdx = 0;
3807 HiIdx = 2;
3808 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003809 SDValue Elt = PermMask.getOperand(i);
Evan Chengf50554e2008-07-22 21:13:36 +00003810 if (Elt.getOpcode() == ISD::UNDEF) {
3811 Locs[i] = std::make_pair(-1, -1);
3812 } else if (cast<ConstantSDNode>(Elt)->getValue() < 4) {
3813 Locs[i] = std::make_pair(MaskIdx, LoIdx);
3814 (*MaskPtr)[LoIdx] = Elt;
3815 LoIdx++;
3816 } else {
3817 Locs[i] = std::make_pair(MaskIdx, HiIdx);
3818 (*MaskPtr)[HiIdx] = Elt;
3819 HiIdx++;
3820 }
3821 }
3822
Dan Gohman8181bd12008-07-27 21:46:04 +00003823 SDValue LoShuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Evan Chengf50554e2008-07-22 21:13:36 +00003824 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3825 &LoMask[0], LoMask.size()));
Dan Gohman8181bd12008-07-27 21:46:04 +00003826 SDValue HiShuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Evan Chengf50554e2008-07-22 21:13:36 +00003827 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3828 &HiMask[0], HiMask.size()));
Dan Gohman8181bd12008-07-27 21:46:04 +00003829 SmallVector<SDValue, 8> MaskOps;
Evan Chengf50554e2008-07-22 21:13:36 +00003830 for (unsigned i = 0; i != 4; ++i) {
3831 if (Locs[i].first == -1) {
3832 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3833 } else {
3834 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
3835 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
3836 }
3837 }
3838 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
3839 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3840 &MaskOps[0], MaskOps.size()));
3841}
3842
Dan Gohman8181bd12008-07-27 21:46:04 +00003843SDValue
3844X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
3845 SDValue V1 = Op.getOperand(0);
3846 SDValue V2 = Op.getOperand(1);
3847 SDValue PermMask = Op.getOperand(2);
Duncan Sands92c43912008-06-06 12:08:01 +00003848 MVT VT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003849 unsigned NumElems = PermMask.getNumOperands();
Duncan Sands92c43912008-06-06 12:08:01 +00003850 bool isMMX = VT.getSizeInBits() == 64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003851 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
3852 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
3853 bool V1IsSplat = false;
3854 bool V2IsSplat = false;
3855
Gabor Greif1c80d112008-08-28 21:40:38 +00003856 if (isUndefShuffle(Op.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003857 return DAG.getNode(ISD::UNDEF, VT);
3858
Gabor Greif1c80d112008-08-28 21:40:38 +00003859 if (isZeroShuffle(Op.getNode()))
Evan Cheng8c590372008-05-15 08:39:06 +00003860 return getZeroVector(VT, Subtarget->hasSSE2(), DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003861
Gabor Greif1c80d112008-08-28 21:40:38 +00003862 if (isIdentityMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003863 return V1;
Gabor Greif1c80d112008-08-28 21:40:38 +00003864 else if (isIdentityMask(PermMask.getNode(), true))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003865 return V2;
3866
Gabor Greif1c80d112008-08-28 21:40:38 +00003867 if (isSplatMask(PermMask.getNode())) {
Evan Chengbf8b2c52008-04-05 00:30:36 +00003868 if (isMMX || NumElems < 4) return Op;
3869 // Promote it to a v4{if}32 splat.
3870 return PromoteSplat(Op, DAG, Subtarget->hasSSE2());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003871 }
3872
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003873 // If the shuffle can be profitably rewritten as a narrower shuffle, then
3874 // do it!
3875 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003876 SDValue NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003877 if (NewOp.getNode())
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003878 return DAG.getNode(ISD::BIT_CONVERT, VT, LowerVECTOR_SHUFFLE(NewOp, DAG));
3879 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
3880 // FIXME: Figure out a cleaner way to do this.
3881 // Try to make use of movq to zero out the top part.
Gabor Greif1c80d112008-08-28 21:40:38 +00003882 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003883 SDValue NewOp = RewriteAsNarrowerShuffle(V1, V2, VT, PermMask,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003884 DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003885 if (NewOp.getNode()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003886 SDValue NewV1 = NewOp.getOperand(0);
3887 SDValue NewV2 = NewOp.getOperand(1);
3888 SDValue NewMask = NewOp.getOperand(2);
Gabor Greif1c80d112008-08-28 21:40:38 +00003889 if (isCommutedMOVL(NewMask.getNode(), true, false)) {
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003890 NewOp = CommuteVectorShuffle(NewOp, NewV1, NewV2, NewMask, DAG);
Evan Chenge9b9c672008-05-09 21:53:03 +00003891 return getVZextMovL(VT, NewOp.getValueType(), NewV2, DAG, Subtarget);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003892 }
3893 }
Gabor Greif1c80d112008-08-28 21:40:38 +00003894 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003895 SDValue NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003896 DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003897 if (NewOp.getNode() && X86::isMOVLMask(NewOp.getOperand(2).getNode()))
Evan Chenge9b9c672008-05-09 21:53:03 +00003898 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Evan Cheng40ee6e52008-05-08 00:57:18 +00003899 DAG, Subtarget);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003900 }
3901 }
3902
Evan Chengdea99362008-05-29 08:22:04 +00003903 // Check if this can be converted into a logical shift.
3904 bool isLeft = false;
3905 unsigned ShAmt = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00003906 SDValue ShVal;
Evan Chengdea99362008-05-29 08:22:04 +00003907 bool isShift = isVectorShift(Op, PermMask, DAG, isLeft, ShVal, ShAmt);
3908 if (isShift && ShVal.hasOneUse()) {
3909 // If the shifted value has multiple uses, it may be cheaper to use
3910 // v_set0 + movlhps or movhlps, etc.
Duncan Sands92c43912008-06-06 12:08:01 +00003911 MVT EVT = VT.getVectorElementType();
3912 ShAmt *= EVT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00003913 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this);
3914 }
3915
Gabor Greif1c80d112008-08-28 21:40:38 +00003916 if (X86::isMOVLMask(PermMask.getNode())) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00003917 if (V1IsUndef)
3918 return V2;
Gabor Greif1c80d112008-08-28 21:40:38 +00003919 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Evan Chenge9b9c672008-05-09 21:53:03 +00003920 return getVZextMovL(VT, VT, V2, DAG, Subtarget);
Nate Begeman6357f9d2008-07-25 19:05:58 +00003921 if (!isMMX)
3922 return Op;
Evan Cheng40ee6e52008-05-08 00:57:18 +00003923 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003924
Gabor Greif1c80d112008-08-28 21:40:38 +00003925 if (!isMMX && (X86::isMOVSHDUPMask(PermMask.getNode()) ||
3926 X86::isMOVSLDUPMask(PermMask.getNode()) ||
3927 X86::isMOVHLPSMask(PermMask.getNode()) ||
3928 X86::isMOVHPMask(PermMask.getNode()) ||
3929 X86::isMOVLPMask(PermMask.getNode())))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003930 return Op;
3931
Gabor Greif1c80d112008-08-28 21:40:38 +00003932 if (ShouldXformToMOVHLPS(PermMask.getNode()) ||
3933 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003934 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3935
Evan Chengdea99362008-05-29 08:22:04 +00003936 if (isShift) {
3937 // No better options. Use a vshl / vsrl.
Duncan Sands92c43912008-06-06 12:08:01 +00003938 MVT EVT = VT.getVectorElementType();
3939 ShAmt *= EVT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00003940 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this);
3941 }
3942
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003943 bool Commuted = false;
Chris Lattnere6aa3862007-11-25 00:24:49 +00003944 // FIXME: This should also accept a bitcast of a splat? Be careful, not
3945 // 1,1,1,1 -> v8i16 though.
Gabor Greif1c80d112008-08-28 21:40:38 +00003946 V1IsSplat = isSplatVector(V1.getNode());
3947 V2IsSplat = isSplatVector(V2.getNode());
Chris Lattnere6aa3862007-11-25 00:24:49 +00003948
3949 // Canonicalize the splat or undef, if present, to be on the RHS.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003950 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
3951 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3952 std::swap(V1IsSplat, V2IsSplat);
3953 std::swap(V1IsUndef, V2IsUndef);
3954 Commuted = true;
3955 }
3956
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003957 // FIXME: Figure out a cleaner way to do this.
Gabor Greif1c80d112008-08-28 21:40:38 +00003958 if (isCommutedMOVL(PermMask.getNode(), V2IsSplat, V2IsUndef)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003959 if (V2IsUndef) return V1;
3960 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3961 if (V2IsSplat) {
3962 // V2 is a splat, so the mask may be malformed. That is, it may point
3963 // to any V2 element. The instruction selectior won't like this. Get
3964 // a corrected mask and commute to form a proper MOVS{S|D}.
Dan Gohman8181bd12008-07-27 21:46:04 +00003965 SDValue NewMask = getMOVLMask(NumElems, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00003966 if (NewMask.getNode() != PermMask.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003967 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3968 }
3969 return Op;
3970 }
3971
Gabor Greif1c80d112008-08-28 21:40:38 +00003972 if (X86::isUNPCKL_v_undef_Mask(PermMask.getNode()) ||
3973 X86::isUNPCKH_v_undef_Mask(PermMask.getNode()) ||
3974 X86::isUNPCKLMask(PermMask.getNode()) ||
3975 X86::isUNPCKHMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003976 return Op;
3977
3978 if (V2IsSplat) {
3979 // Normalize mask so all entries that point to V2 points to its first
3980 // element then try to match unpck{h|l} again. If match, return a
3981 // new vector_shuffle with the corrected mask.
Dan Gohman8181bd12008-07-27 21:46:04 +00003982 SDValue NewMask = NormalizeMask(PermMask, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00003983 if (NewMask.getNode() != PermMask.getNode()) {
3984 if (X86::isUNPCKLMask(PermMask.getNode(), true)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003985 SDValue NewMask = getUnpacklMask(NumElems, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003986 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Gabor Greif1c80d112008-08-28 21:40:38 +00003987 } else if (X86::isUNPCKHMask(PermMask.getNode(), true)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003988 SDValue NewMask = getUnpackhMask(NumElems, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003989 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3990 }
3991 }
3992 }
3993
3994 // Normalize the node to match x86 shuffle ops if needed
Gabor Greif1c80d112008-08-28 21:40:38 +00003995 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003996 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3997
3998 if (Commuted) {
3999 // Commute is back and try unpck* again.
4000 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004001 if (X86::isUNPCKL_v_undef_Mask(PermMask.getNode()) ||
4002 X86::isUNPCKH_v_undef_Mask(PermMask.getNode()) ||
4003 X86::isUNPCKLMask(PermMask.getNode()) ||
4004 X86::isUNPCKHMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004005 return Op;
4006 }
4007
Evan Chengbf8b2c52008-04-05 00:30:36 +00004008 // Try PSHUF* first, then SHUFP*.
4009 // MMX doesn't have PSHUFD but it does have PSHUFW. While it's theoretically
4010 // possible to shuffle a v2i32 using PSHUFW, that's not yet implemented.
Gabor Greif1c80d112008-08-28 21:40:38 +00004011 if (isMMX && NumElems == 4 && X86::isPSHUFDMask(PermMask.getNode())) {
Evan Chengbf8b2c52008-04-05 00:30:36 +00004012 if (V2.getOpcode() != ISD::UNDEF)
4013 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
4014 DAG.getNode(ISD::UNDEF, VT), PermMask);
4015 return Op;
4016 }
4017
4018 if (!isMMX) {
4019 if (Subtarget->hasSSE2() &&
Gabor Greif1c80d112008-08-28 21:40:38 +00004020 (X86::isPSHUFDMask(PermMask.getNode()) ||
4021 X86::isPSHUFHWMask(PermMask.getNode()) ||
4022 X86::isPSHUFLWMask(PermMask.getNode()))) {
Duncan Sands92c43912008-06-06 12:08:01 +00004023 MVT RVT = VT;
Evan Chengbf8b2c52008-04-05 00:30:36 +00004024 if (VT == MVT::v4f32) {
4025 RVT = MVT::v4i32;
4026 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, RVT,
4027 DAG.getNode(ISD::BIT_CONVERT, RVT, V1),
4028 DAG.getNode(ISD::UNDEF, RVT), PermMask);
4029 } else if (V2.getOpcode() != ISD::UNDEF)
4030 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, RVT, V1,
4031 DAG.getNode(ISD::UNDEF, RVT), PermMask);
4032 if (RVT != VT)
4033 Op = DAG.getNode(ISD::BIT_CONVERT, VT, Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004034 return Op;
4035 }
4036
Evan Chengbf8b2c52008-04-05 00:30:36 +00004037 // Binary or unary shufps.
Gabor Greif1c80d112008-08-28 21:40:38 +00004038 if (X86::isSHUFPMask(PermMask.getNode()) ||
4039 (V2.getOpcode() == ISD::UNDEF && X86::isPSHUFDMask(PermMask.getNode())))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004040 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004041 }
4042
Evan Cheng75184a92007-12-11 01:46:18 +00004043 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
4044 if (VT == MVT::v8i16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004045 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(V1, V2, PermMask, DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00004046 if (NewOp.getNode())
Evan Cheng75184a92007-12-11 01:46:18 +00004047 return NewOp;
4048 }
4049
Evan Chengf50554e2008-07-22 21:13:36 +00004050 // Handle all 4 wide cases with a number of shuffles except for MMX.
4051 if (NumElems == 4 && !isMMX)
4052 return LowerVECTOR_SHUFFLE_4wide(V1, V2, PermMask, VT, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004053
Dan Gohman8181bd12008-07-27 21:46:04 +00004054 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004055}
4056
Dan Gohman8181bd12008-07-27 21:46:04 +00004057SDValue
4058X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begemand77e59e2008-02-11 04:19:36 +00004059 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004060 MVT VT = Op.getValueType();
4061 if (VT.getSizeInBits() == 8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004062 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, MVT::i32,
Nate Begemand77e59e2008-02-11 04:19:36 +00004063 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00004064 SDValue Assert = DAG.getNode(ISD::AssertZext, MVT::i32, Extract,
Nate Begemand77e59e2008-02-11 04:19:36 +00004065 DAG.getValueType(VT));
4066 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004067 } else if (VT.getSizeInBits() == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004068 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, MVT::i32,
Nate Begemand77e59e2008-02-11 04:19:36 +00004069 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00004070 SDValue Assert = DAG.getNode(ISD::AssertZext, MVT::i32, Extract,
Nate Begemand77e59e2008-02-11 04:19:36 +00004071 DAG.getValueType(VT));
4072 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Evan Cheng6c249332008-03-24 21:52:23 +00004073 } else if (VT == MVT::f32) {
4074 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4075 // the result back to FR32 register. It's only worth matching if the
Dan Gohman788db592008-04-16 02:32:24 +00004076 // result has a single use which is a store or a bitcast to i32.
Evan Cheng6c249332008-03-24 21:52:23 +00004077 if (!Op.hasOneUse())
Dan Gohman8181bd12008-07-27 21:46:04 +00004078 return SDValue();
Gabor Greif1c80d112008-08-28 21:40:38 +00004079 SDNode *User = *Op.getNode()->use_begin();
Dan Gohman788db592008-04-16 02:32:24 +00004080 if (User->getOpcode() != ISD::STORE &&
4081 (User->getOpcode() != ISD::BIT_CONVERT ||
4082 User->getValueType(0) != MVT::i32))
Dan Gohman8181bd12008-07-27 21:46:04 +00004083 return SDValue();
4084 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32,
Evan Cheng6c249332008-03-24 21:52:23 +00004085 DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, Op.getOperand(0)),
4086 Op.getOperand(1));
4087 return DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Extract);
Nate Begemand77e59e2008-02-11 04:19:36 +00004088 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004089 return SDValue();
Nate Begemand77e59e2008-02-11 04:19:36 +00004090}
4091
4092
Dan Gohman8181bd12008-07-27 21:46:04 +00004093SDValue
4094X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004095 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman8181bd12008-07-27 21:46:04 +00004096 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004097
Evan Cheng6c249332008-03-24 21:52:23 +00004098 if (Subtarget->hasSSE41()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004099 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004100 if (Res.getNode())
Evan Cheng6c249332008-03-24 21:52:23 +00004101 return Res;
4102 }
Nate Begemand77e59e2008-02-11 04:19:36 +00004103
Duncan Sands92c43912008-06-06 12:08:01 +00004104 MVT VT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004105 // TODO: handle v16i8.
Duncan Sands92c43912008-06-06 12:08:01 +00004106 if (VT.getSizeInBits() == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004107 SDValue Vec = Op.getOperand(0);
Evan Cheng75184a92007-12-11 01:46:18 +00004108 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
4109 if (Idx == 0)
4110 return DAG.getNode(ISD::TRUNCATE, MVT::i16,
4111 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32,
4112 DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, Vec),
4113 Op.getOperand(1)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004114 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands92c43912008-06-06 12:08:01 +00004115 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dan Gohman8181bd12008-07-27 21:46:04 +00004116 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004117 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00004118 SDValue Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004119 DAG.getValueType(VT));
4120 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004121 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004122 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
4123 if (Idx == 0)
4124 return Op;
4125 // SHUFPS the element to the lowest double word, then movss.
Duncan Sands92c43912008-06-06 12:08:01 +00004126 MVT MaskVT = MVT::getIntVectorWithNumElements(4);
Dan Gohman8181bd12008-07-27 21:46:04 +00004127 SmallVector<SDValue, 8> IdxVec;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004128 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004129 push_back(DAG.getConstant(Idx, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004130 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004131 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004132 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004133 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004134 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004135 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Dan Gohman8181bd12008-07-27 21:46:04 +00004136 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004137 &IdxVec[0], IdxVec.size());
Dan Gohman8181bd12008-07-27 21:46:04 +00004138 SDValue Vec = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004139 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
4140 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
4141 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004142 DAG.getIntPtrConstant(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004143 } else if (VT.getSizeInBits() == 64) {
Nate Begemand77e59e2008-02-11 04:19:36 +00004144 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4145 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4146 // to match extract_elt for f64.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004147 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
4148 if (Idx == 0)
4149 return Op;
4150
4151 // UNPCKHPD the element to the lowest double word, then movsd.
4152 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4153 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Duncan Sandsd3ace282008-07-21 10:20:31 +00004154 MVT MaskVT = MVT::getIntVectorWithNumElements(2);
Dan Gohman8181bd12008-07-27 21:46:04 +00004155 SmallVector<SDValue, 8> IdxVec;
Duncan Sands92c43912008-06-06 12:08:01 +00004156 IdxVec.push_back(DAG.getConstant(1, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004157 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004158 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Dan Gohman8181bd12008-07-27 21:46:04 +00004159 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004160 &IdxVec[0], IdxVec.size());
Dan Gohman8181bd12008-07-27 21:46:04 +00004161 SDValue Vec = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004162 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
4163 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
4164 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004165 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004166 }
4167
Dan Gohman8181bd12008-07-27 21:46:04 +00004168 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004169}
4170
Dan Gohman8181bd12008-07-27 21:46:04 +00004171SDValue
4172X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Duncan Sands92c43912008-06-06 12:08:01 +00004173 MVT VT = Op.getValueType();
4174 MVT EVT = VT.getVectorElementType();
Nate Begemand77e59e2008-02-11 04:19:36 +00004175
Dan Gohman8181bd12008-07-27 21:46:04 +00004176 SDValue N0 = Op.getOperand(0);
4177 SDValue N1 = Op.getOperand(1);
4178 SDValue N2 = Op.getOperand(2);
Nate Begemand77e59e2008-02-11 04:19:36 +00004179
Dan Gohman5a7af042008-08-14 22:53:18 +00004180 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4181 isa<ConstantSDNode>(N2)) {
Duncan Sands92c43912008-06-06 12:08:01 +00004182 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemand77e59e2008-02-11 04:19:36 +00004183 : X86ISD::PINSRW;
4184 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4185 // argument.
4186 if (N1.getValueType() != MVT::i32)
4187 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
4188 if (N2.getValueType() != MVT::i32)
4189 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getValue());
4190 return DAG.getNode(Opc, VT, N0, N1, N2);
Dan Gohmanfd7369a2008-08-14 22:43:26 +00004191 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begemand77e59e2008-02-11 04:19:36 +00004192 // Bits [7:6] of the constant are the source select. This will always be
4193 // zero here. The DAG Combiner may combine an extract_elt index into these
4194 // bits. For example (insert (extract, 3), 2) could be matched by putting
4195 // the '3' into bits [7:6] of X86ISD::INSERTPS.
4196 // Bits [5:4] of the constant are the destination select. This is the
4197 // value of the incoming immediate.
4198 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
4199 // combine either bitwise AND or insert of float 0.0 to set these bits.
4200 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getValue() << 4);
4201 return DAG.getNode(X86ISD::INSERTPS, VT, N0, N1, N2);
4202 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004203 return SDValue();
Nate Begemand77e59e2008-02-11 04:19:36 +00004204}
4205
Dan Gohman8181bd12008-07-27 21:46:04 +00004206SDValue
4207X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004208 MVT VT = Op.getValueType();
4209 MVT EVT = VT.getVectorElementType();
Nate Begemand77e59e2008-02-11 04:19:36 +00004210
4211 if (Subtarget->hasSSE41())
4212 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4213
Evan Chenge12a7eb2007-12-12 07:55:34 +00004214 if (EVT == MVT::i8)
Dan Gohman8181bd12008-07-27 21:46:04 +00004215 return SDValue();
Evan Chenge12a7eb2007-12-12 07:55:34 +00004216
Dan Gohman8181bd12008-07-27 21:46:04 +00004217 SDValue N0 = Op.getOperand(0);
4218 SDValue N1 = Op.getOperand(1);
4219 SDValue N2 = Op.getOperand(2);
Evan Chenge12a7eb2007-12-12 07:55:34 +00004220
Duncan Sands92c43912008-06-06 12:08:01 +00004221 if (EVT.getSizeInBits() == 16) {
Evan Chenge12a7eb2007-12-12 07:55:34 +00004222 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4223 // as its second argument.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004224 if (N1.getValueType() != MVT::i32)
4225 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
4226 if (N2.getValueType() != MVT::i32)
Chris Lattner5872a362008-01-17 07:00:52 +00004227 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004228 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004229 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004230 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004231}
4232
Dan Gohman8181bd12008-07-27 21:46:04 +00004233SDValue
4234X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng759fe022008-07-22 18:39:19 +00004235 if (Op.getValueType() == MVT::v2f32)
4236 return DAG.getNode(ISD::BIT_CONVERT, MVT::v2f32,
4237 DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2i32,
4238 DAG.getNode(ISD::BIT_CONVERT, MVT::i32,
4239 Op.getOperand(0))));
4240
Dan Gohman8181bd12008-07-27 21:46:04 +00004241 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004242 MVT VT = MVT::v2i32;
4243 switch (Op.getValueType().getSimpleVT()) {
Evan Chengd1045a62008-02-18 23:04:32 +00004244 default: break;
4245 case MVT::v16i8:
4246 case MVT::v8i16:
4247 VT = MVT::v4i32;
4248 break;
4249 }
4250 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(),
4251 DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, AnyExt));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004252}
4253
4254// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4255// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4256// one of the above mentioned nodes. It has to be wrapped because otherwise
4257// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4258// be used to form addressing mode. These wrapped nodes will be selected
4259// into MOV32ri.
Dan Gohman8181bd12008-07-27 21:46:04 +00004260SDValue
4261X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004262 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +00004263 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004264 getPointerTy(),
4265 CP->getAlignment());
4266 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4267 // With PIC, the address is actually $g + Offset.
4268 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4269 !Subtarget->isPICStyleRIPRel()) {
4270 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4271 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4272 Result);
4273 }
4274
4275 return Result;
4276}
4277
Dan Gohman8181bd12008-07-27 21:46:04 +00004278SDValue
4279X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004280 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman8181bd12008-07-27 21:46:04 +00004281 SDValue Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004282 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4283 // With PIC, the address is actually $g + Offset.
4284 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4285 !Subtarget->isPICStyleRIPRel()) {
4286 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4287 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4288 Result);
4289 }
4290
4291 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
4292 // load the value at address GV, not the value of GV itself. This means that
4293 // the GlobalAddress must be in the base or index register of the address, not
4294 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
4295 // The same applies for external symbols during PIC codegen
4296 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
Dan Gohman12a9c082008-02-06 22:27:42 +00004297 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004298 PseudoSourceValue::getGOT(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004299
4300 return Result;
4301}
4302
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004303// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman8181bd12008-07-27 21:46:04 +00004304static SDValue
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004305LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004306 const MVT PtrVT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004307 SDValue InFlag;
4308 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), X86::EBX,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004309 DAG.getNode(X86ISD::GlobalBaseReg,
4310 PtrVT), InFlag);
4311 InFlag = Chain.getValue(1);
4312
4313 // emit leal symbol@TLSGD(,%ebx,1), %eax
4314 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004315 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004316 GA->getValueType(0),
4317 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004318 SDValue Ops[] = { Chain, TGA, InFlag };
4319 SDValue Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004320 InFlag = Result.getValue(2);
4321 Chain = Result.getValue(1);
4322
4323 // call ___tls_get_addr. This function receives its argument in
4324 // the register EAX.
4325 Chain = DAG.getCopyToReg(Chain, X86::EAX, Result, InFlag);
4326 InFlag = Chain.getValue(1);
4327
4328 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004329 SDValue Ops1[] = { Chain,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004330 DAG.getTargetExternalSymbol("___tls_get_addr",
4331 PtrVT),
4332 DAG.getRegister(X86::EAX, PtrVT),
4333 DAG.getRegister(X86::EBX, PtrVT),
4334 InFlag };
4335 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 5);
4336 InFlag = Chain.getValue(1);
4337
4338 return DAG.getCopyFromReg(Chain, X86::EAX, PtrVT, InFlag);
4339}
4340
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004341// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman8181bd12008-07-27 21:46:04 +00004342static SDValue
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004343LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004344 const MVT PtrVT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004345 SDValue InFlag, Chain;
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004346
4347 // emit leaq symbol@TLSGD(%rip), %rdi
4348 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004349 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004350 GA->getValueType(0),
4351 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004352 SDValue Ops[] = { DAG.getEntryNode(), TGA};
4353 SDValue Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 2);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004354 Chain = Result.getValue(1);
4355 InFlag = Result.getValue(2);
4356
aslb204cd52008-08-16 12:58:29 +00004357 // call __tls_get_addr. This function receives its argument in
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004358 // the register RDI.
4359 Chain = DAG.getCopyToReg(Chain, X86::RDI, Result, InFlag);
4360 InFlag = Chain.getValue(1);
4361
4362 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004363 SDValue Ops1[] = { Chain,
aslb204cd52008-08-16 12:58:29 +00004364 DAG.getTargetExternalSymbol("__tls_get_addr",
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004365 PtrVT),
4366 DAG.getRegister(X86::RDI, PtrVT),
4367 InFlag };
4368 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 4);
4369 InFlag = Chain.getValue(1);
4370
4371 return DAG.getCopyFromReg(Chain, X86::RAX, PtrVT, InFlag);
4372}
4373
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004374// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4375// "local exec" model.
Dan Gohman8181bd12008-07-27 21:46:04 +00004376static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004377 const MVT PtrVT) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004378 // Get the Thread Pointer
Dan Gohman8181bd12008-07-27 21:46:04 +00004379 SDValue ThreadPointer = DAG.getNode(X86ISD::THREAD_POINTER, PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004380 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4381 // exec)
Dan Gohman8181bd12008-07-27 21:46:04 +00004382 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004383 GA->getValueType(0),
4384 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004385 SDValue Offset = DAG.getNode(X86ISD::Wrapper, PtrVT, TGA);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004386
4387 if (GA->getGlobal()->isDeclaration()) // initial exec TLS model
Dan Gohman12a9c082008-02-06 22:27:42 +00004388 Offset = DAG.getLoad(PtrVT, DAG.getEntryNode(), Offset,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004389 PseudoSourceValue::getGOT(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004390
4391 // The address of the thread local variable is the add of the thread
4392 // pointer with the offset of the variable.
4393 return DAG.getNode(ISD::ADD, PtrVT, ThreadPointer, Offset);
4394}
4395
Dan Gohman8181bd12008-07-27 21:46:04 +00004396SDValue
4397X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004398 // TODO: implement the "local dynamic" model
4399 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004400 assert(Subtarget->isTargetELF() &&
4401 "TLS not implemented for non-ELF targets");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004402 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
4403 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
4404 // otherwise use the "Local Exec"TLS Model
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004405 if (Subtarget->is64Bit()) {
4406 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
4407 } else {
4408 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
4409 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
4410 else
4411 return LowerToTLSExecModel(GA, DAG, getPointerTy());
4412 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004413}
4414
Dan Gohman8181bd12008-07-27 21:46:04 +00004415SDValue
4416X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004417 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Dan Gohman8181bd12008-07-27 21:46:04 +00004418 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004419 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4420 // With PIC, the address is actually $g + Offset.
4421 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4422 !Subtarget->isPICStyleRIPRel()) {
4423 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4424 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4425 Result);
4426 }
4427
4428 return Result;
4429}
4430
Dan Gohman8181bd12008-07-27 21:46:04 +00004431SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004432 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +00004433 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004434 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4435 // With PIC, the address is actually $g + Offset.
4436 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4437 !Subtarget->isPICStyleRIPRel()) {
4438 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4439 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4440 Result);
4441 }
4442
4443 return Result;
4444}
4445
Chris Lattner62814a32007-10-17 06:02:13 +00004446/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
4447/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman8181bd12008-07-27 21:46:04 +00004448SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman092014e2008-03-03 22:22:09 +00004449 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands92c43912008-06-06 12:08:01 +00004450 MVT VT = Op.getValueType();
4451 unsigned VTBits = VT.getSizeInBits();
Chris Lattner62814a32007-10-17 06:02:13 +00004452 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman8181bd12008-07-27 21:46:04 +00004453 SDValue ShOpLo = Op.getOperand(0);
4454 SDValue ShOpHi = Op.getOperand(1);
4455 SDValue ShAmt = Op.getOperand(2);
4456 SDValue Tmp1 = isSRA ?
Dan Gohman092014e2008-03-03 22:22:09 +00004457 DAG.getNode(ISD::SRA, VT, ShOpHi, DAG.getConstant(VTBits - 1, MVT::i8)) :
4458 DAG.getConstant(0, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004459
Dan Gohman8181bd12008-07-27 21:46:04 +00004460 SDValue Tmp2, Tmp3;
Chris Lattner62814a32007-10-17 06:02:13 +00004461 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dan Gohman092014e2008-03-03 22:22:09 +00004462 Tmp2 = DAG.getNode(X86ISD::SHLD, VT, ShOpHi, ShOpLo, ShAmt);
4463 Tmp3 = DAG.getNode(ISD::SHL, VT, ShOpLo, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00004464 } else {
Dan Gohman092014e2008-03-03 22:22:09 +00004465 Tmp2 = DAG.getNode(X86ISD::SHRD, VT, ShOpLo, ShOpHi, ShAmt);
4466 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, VT, ShOpHi, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00004467 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004468
Dan Gohman8181bd12008-07-27 21:46:04 +00004469 SDValue AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
Dan Gohman092014e2008-03-03 22:22:09 +00004470 DAG.getConstant(VTBits, MVT::i8));
Dan Gohman8181bd12008-07-27 21:46:04 +00004471 SDValue Cond = DAG.getNode(X86ISD::CMP, VT,
Chris Lattner62814a32007-10-17 06:02:13 +00004472 AndNode, DAG.getConstant(0, MVT::i8));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004473
Dan Gohman8181bd12008-07-27 21:46:04 +00004474 SDValue Hi, Lo;
4475 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
4476 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4477 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf19591c2008-06-30 10:19:09 +00004478
Chris Lattner62814a32007-10-17 06:02:13 +00004479 if (Op.getOpcode() == ISD::SHL_PARTS) {
Duncan Sandsf19591c2008-06-30 10:19:09 +00004480 Hi = DAG.getNode(X86ISD::CMOV, VT, Ops0, 4);
4481 Lo = DAG.getNode(X86ISD::CMOV, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00004482 } else {
Duncan Sandsf19591c2008-06-30 10:19:09 +00004483 Lo = DAG.getNode(X86ISD::CMOV, VT, Ops0, 4);
4484 Hi = DAG.getNode(X86ISD::CMOV, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00004485 }
4486
Dan Gohman8181bd12008-07-27 21:46:04 +00004487 SDValue Ops[2] = { Lo, Hi };
Duncan Sands698842f2008-07-02 17:40:58 +00004488 return DAG.getMergeValues(Ops, 2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004489}
4490
Dan Gohman8181bd12008-07-27 21:46:04 +00004491SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004492 MVT SrcVT = Op.getOperand(0).getValueType();
Duncan Sandsec142ee2008-06-08 20:54:56 +00004493 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004494 "Unknown SINT_TO_FP to lower!");
4495
4496 // These are really Legal; caller falls through into that case.
4497 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00004498 return SDValue();
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004499 if (SrcVT == MVT::i64 && Op.getValueType() != MVT::f80 &&
4500 Subtarget->is64Bit())
Dan Gohman8181bd12008-07-27 21:46:04 +00004501 return SDValue();
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004502
Duncan Sands92c43912008-06-06 12:08:01 +00004503 unsigned Size = SrcVT.getSizeInBits()/8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004504 MachineFunction &MF = DAG.getMachineFunction();
4505 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman8181bd12008-07-27 21:46:04 +00004506 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4507 SDValue Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Dan Gohman12a9c082008-02-06 22:27:42 +00004508 StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00004509 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004510
4511 // Build the FILD
4512 SDVTList Tys;
Chris Lattnercf515b52008-01-16 06:24:21 +00004513 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen2fc20782007-09-14 22:26:36 +00004514 if (useSSE)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004515 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4516 else
4517 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004518 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004519 Ops.push_back(Chain);
4520 Ops.push_back(StackSlot);
4521 Ops.push_back(DAG.getValueType(SrcVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00004522 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD,
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004523 Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004524
Dale Johannesen2fc20782007-09-14 22:26:36 +00004525 if (useSSE) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004526 Chain = Result.getValue(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00004527 SDValue InFlag = Result.getValue(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004528
4529 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4530 // shouldn't be necessary except that RFP cannot be live across
4531 // multiple blocks. When stackifier is fixed, they can be uncoupled.
4532 MachineFunction &MF = DAG.getMachineFunction();
4533 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman8181bd12008-07-27 21:46:04 +00004534 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004535 Tys = DAG.getVTList(MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004536 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004537 Ops.push_back(Chain);
4538 Ops.push_back(Result);
4539 Ops.push_back(StackSlot);
4540 Ops.push_back(DAG.getValueType(Op.getValueType()));
4541 Ops.push_back(InFlag);
4542 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Dan Gohman12a9c082008-02-06 22:27:42 +00004543 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00004544 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004545 }
4546
4547 return Result;
4548}
4549
Dan Gohman8181bd12008-07-27 21:46:04 +00004550std::pair<SDValue,SDValue> X86TargetLowering::
4551FP_TO_SINTHelper(SDValue Op, SelectionDAG &DAG) {
Duncan Sandsec142ee2008-06-08 20:54:56 +00004552 assert(Op.getValueType().getSimpleVT() <= MVT::i64 &&
4553 Op.getValueType().getSimpleVT() >= MVT::i16 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004554 "Unknown FP_TO_SINT to lower!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004555
Dale Johannesen2fc20782007-09-14 22:26:36 +00004556 // These are really Legal.
Dale Johannesene0e0fd02007-09-23 14:52:20 +00004557 if (Op.getValueType() == MVT::i32 &&
Chris Lattnercf515b52008-01-16 06:24:21 +00004558 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00004559 return std::make_pair(SDValue(), SDValue());
Dale Johannesen958b08b2007-09-19 23:55:34 +00004560 if (Subtarget->is64Bit() &&
4561 Op.getValueType() == MVT::i64 &&
4562 Op.getOperand(0).getValueType() != MVT::f80)
Dan Gohman8181bd12008-07-27 21:46:04 +00004563 return std::make_pair(SDValue(), SDValue());
Dale Johannesen2fc20782007-09-14 22:26:36 +00004564
Evan Cheng05441e62007-10-15 20:11:21 +00004565 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
4566 // stack slot.
4567 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands92c43912008-06-06 12:08:01 +00004568 unsigned MemSize = Op.getValueType().getSizeInBits()/8;
Evan Cheng05441e62007-10-15 20:11:21 +00004569 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman8181bd12008-07-27 21:46:04 +00004570 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004571 unsigned Opc;
Duncan Sands92c43912008-06-06 12:08:01 +00004572 switch (Op.getValueType().getSimpleVT()) {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004573 default: assert(0 && "Invalid FP_TO_SINT to lower!");
4574 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
4575 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
4576 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004577 }
4578
Dan Gohman8181bd12008-07-27 21:46:04 +00004579 SDValue Chain = DAG.getEntryNode();
4580 SDValue Value = Op.getOperand(0);
Chris Lattnercf515b52008-01-16 06:24:21 +00004581 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004582 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dan Gohman12a9c082008-02-06 22:27:42 +00004583 Chain = DAG.getStore(Chain, Value, StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00004584 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004585 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004586 SDValue Ops[] = {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004587 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
4588 };
4589 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
4590 Chain = Value.getValue(1);
4591 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
4592 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4593 }
4594
4595 // Build the FP_TO_INT*_IN_MEM
Dan Gohman8181bd12008-07-27 21:46:04 +00004596 SDValue Ops[] = { Chain, Value, StackSlot };
4597 SDValue FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004598
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004599 return std::make_pair(FIST, StackSlot);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004600}
4601
Dan Gohman8181bd12008-07-27 21:46:04 +00004602SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
4603 std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(Op, DAG);
4604 SDValue FIST = Vals.first, StackSlot = Vals.second;
Gabor Greif1c80d112008-08-28 21:40:38 +00004605 if (FIST.getNode() == 0) return SDValue();
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004606
4607 // Load the result.
4608 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
4609}
4610
4611SDNode *X86TargetLowering::ExpandFP_TO_SINT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004612 std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(SDValue(N, 0), DAG);
4613 SDValue FIST = Vals.first, StackSlot = Vals.second;
Gabor Greif1c80d112008-08-28 21:40:38 +00004614 if (FIST.getNode() == 0) return 0;
Duncan Sandsf19591c2008-06-30 10:19:09 +00004615
4616 MVT VT = N->getValueType(0);
4617
4618 // Return a load from the stack slot.
Dan Gohman8181bd12008-07-27 21:46:04 +00004619 SDValue Res = DAG.getLoad(VT, FIST, StackSlot, NULL, 0);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004620
Duncan Sands698842f2008-07-02 17:40:58 +00004621 // Use MERGE_VALUES to drop the chain result value and get a node with one
4622 // result. This requires turning off getMergeValues simplification, since
4623 // otherwise it will give us Res back.
Gabor Greif1c80d112008-08-28 21:40:38 +00004624 return DAG.getMergeValues(&Res, 1, false).getNode();
Duncan Sandsf19591c2008-06-30 10:19:09 +00004625}
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004626
Dan Gohman8181bd12008-07-27 21:46:04 +00004627SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004628 MVT VT = Op.getValueType();
4629 MVT EltVT = VT;
4630 if (VT.isVector())
4631 EltVT = VT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004632 std::vector<Constant*> CV;
4633 if (EltVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004634 Constant *C = ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004635 CV.push_back(C);
4636 CV.push_back(C);
4637 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004638 Constant *C = ConstantFP::get(APFloat(APInt(32, ~(1U << 31))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004639 CV.push_back(C);
4640 CV.push_back(C);
4641 CV.push_back(C);
4642 CV.push_back(C);
4643 }
Dan Gohman11821702007-07-27 17:16:43 +00004644 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00004645 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4646 SDValue Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004647 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004648 false, 16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004649 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
4650}
4651
Dan Gohman8181bd12008-07-27 21:46:04 +00004652SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004653 MVT VT = Op.getValueType();
4654 MVT EltVT = VT;
Evan Cheng92b8f782007-07-19 23:36:01 +00004655 unsigned EltNum = 1;
Duncan Sands92c43912008-06-06 12:08:01 +00004656 if (VT.isVector()) {
4657 EltVT = VT.getVectorElementType();
4658 EltNum = VT.getVectorNumElements();
Evan Cheng92b8f782007-07-19 23:36:01 +00004659 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004660 std::vector<Constant*> CV;
4661 if (EltVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004662 Constant *C = ConstantFP::get(APFloat(APInt(64, 1ULL << 63)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004663 CV.push_back(C);
4664 CV.push_back(C);
4665 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004666 Constant *C = ConstantFP::get(APFloat(APInt(32, 1U << 31)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004667 CV.push_back(C);
4668 CV.push_back(C);
4669 CV.push_back(C);
4670 CV.push_back(C);
4671 }
Dan Gohman11821702007-07-27 17:16:43 +00004672 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00004673 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4674 SDValue Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004675 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004676 false, 16);
Duncan Sands92c43912008-06-06 12:08:01 +00004677 if (VT.isVector()) {
Evan Cheng92b8f782007-07-19 23:36:01 +00004678 return DAG.getNode(ISD::BIT_CONVERT, VT,
4679 DAG.getNode(ISD::XOR, MVT::v2i64,
4680 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Op.getOperand(0)),
4681 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Mask)));
4682 } else {
Evan Cheng92b8f782007-07-19 23:36:01 +00004683 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
4684 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004685}
4686
Dan Gohman8181bd12008-07-27 21:46:04 +00004687SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
4688 SDValue Op0 = Op.getOperand(0);
4689 SDValue Op1 = Op.getOperand(1);
Duncan Sands92c43912008-06-06 12:08:01 +00004690 MVT VT = Op.getValueType();
4691 MVT SrcVT = Op1.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004692
4693 // If second operand is smaller, extend it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00004694 if (SrcVT.bitsLT(VT)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004695 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
4696 SrcVT = VT;
4697 }
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004698 // And if it is bigger, shrink it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00004699 if (SrcVT.bitsGT(VT)) {
Chris Lattner5872a362008-01-17 07:00:52 +00004700 Op1 = DAG.getNode(ISD::FP_ROUND, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004701 SrcVT = VT;
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004702 }
4703
4704 // At this point the operands and the result should have the same
4705 // type, and that won't be f80 since that is not custom lowered.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004706
4707 // First get the sign bit of second operand.
4708 std::vector<Constant*> CV;
4709 if (SrcVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004710 CV.push_back(ConstantFP::get(APFloat(APInt(64, 1ULL << 63))));
4711 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004712 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004713 CV.push_back(ConstantFP::get(APFloat(APInt(32, 1U << 31))));
4714 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4715 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4716 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004717 }
Dan Gohman11821702007-07-27 17:16:43 +00004718 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00004719 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4720 SDValue Mask1 = DAG.getLoad(SrcVT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004721 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004722 false, 16);
Dan Gohman8181bd12008-07-27 21:46:04 +00004723 SDValue SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004724
4725 // Shift sign bit right or left if the two operands have different types.
Duncan Sandsec142ee2008-06-08 20:54:56 +00004726 if (SrcVT.bitsGT(VT)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004727 // Op0 is MVT::f32, Op1 is MVT::f64.
4728 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
4729 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
4730 DAG.getConstant(32, MVT::i32));
4731 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
4732 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
Chris Lattner5872a362008-01-17 07:00:52 +00004733 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004734 }
4735
4736 // Clear first operand sign bit.
4737 CV.clear();
4738 if (VT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004739 CV.push_back(ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63)))));
4740 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004741 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004742 CV.push_back(ConstantFP::get(APFloat(APInt(32, ~(1U << 31)))));
4743 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4744 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4745 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004746 }
Dan Gohman11821702007-07-27 17:16:43 +00004747 C = ConstantVector::get(CV);
4748 CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dan Gohman8181bd12008-07-27 21:46:04 +00004749 SDValue Mask2 = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004750 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004751 false, 16);
Dan Gohman8181bd12008-07-27 21:46:04 +00004752 SDValue Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004753
4754 // Or the value with the sign bit.
4755 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
4756}
4757
Dan Gohman8181bd12008-07-27 21:46:04 +00004758SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Evan Cheng950aac02007-09-25 01:57:46 +00004759 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman8181bd12008-07-27 21:46:04 +00004760 SDValue Cond;
4761 SDValue Op0 = Op.getOperand(0);
4762 SDValue Op1 = Op.getOperand(1);
4763 SDValue CC = Op.getOperand(2);
Evan Cheng950aac02007-09-25 01:57:46 +00004764 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Duncan Sands92c43912008-06-06 12:08:01 +00004765 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Evan Cheng950aac02007-09-25 01:57:46 +00004766 unsigned X86CC;
4767
Evan Cheng950aac02007-09-25 01:57:46 +00004768 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Evan Cheng6afec3d2007-09-26 00:45:55 +00004769 Op0, Op1, DAG)) {
Evan Cheng621216e2007-09-29 00:00:36 +00004770 Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1);
4771 return DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004772 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng6afec3d2007-09-26 00:45:55 +00004773 }
Evan Cheng950aac02007-09-25 01:57:46 +00004774
4775 assert(isFP && "Illegal integer SetCC!");
4776
Evan Cheng621216e2007-09-29 00:00:36 +00004777 Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1);
Evan Cheng950aac02007-09-25 01:57:46 +00004778 switch (SetCCOpcode) {
4779 default: assert(false && "Illegal floating point SetCC!");
4780 case ISD::SETOEQ: { // !PF & ZF
Dan Gohman8181bd12008-07-27 21:46:04 +00004781 SDValue Tmp1 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004782 DAG.getConstant(X86::COND_NP, MVT::i8), Cond);
Dan Gohman8181bd12008-07-27 21:46:04 +00004783 SDValue Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004784 DAG.getConstant(X86::COND_E, MVT::i8), Cond);
4785 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
4786 }
4787 case ISD::SETUNE: { // PF | !ZF
Dan Gohman8181bd12008-07-27 21:46:04 +00004788 SDValue Tmp1 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004789 DAG.getConstant(X86::COND_P, MVT::i8), Cond);
Dan Gohman8181bd12008-07-27 21:46:04 +00004790 SDValue Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004791 DAG.getConstant(X86::COND_NE, MVT::i8), Cond);
4792 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
4793 }
4794 }
4795}
4796
Dan Gohman8181bd12008-07-27 21:46:04 +00004797SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
4798 SDValue Cond;
4799 SDValue Op0 = Op.getOperand(0);
4800 SDValue Op1 = Op.getOperand(1);
4801 SDValue CC = Op.getOperand(2);
Nate Begeman03605a02008-07-17 16:51:19 +00004802 MVT VT = Op.getValueType();
4803 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
4804 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
4805
4806 if (isFP) {
4807 unsigned SSECC = 8;
Evan Cheng33754092008-08-05 22:19:15 +00004808 MVT VT0 = Op0.getValueType();
4809 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
4810 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman03605a02008-07-17 16:51:19 +00004811 bool Swap = false;
4812
4813 switch (SetCCOpcode) {
4814 default: break;
Nate Begeman6357f9d2008-07-25 19:05:58 +00004815 case ISD::SETOEQ:
Nate Begeman03605a02008-07-17 16:51:19 +00004816 case ISD::SETEQ: SSECC = 0; break;
4817 case ISD::SETOGT:
4818 case ISD::SETGT: Swap = true; // Fallthrough
4819 case ISD::SETLT:
4820 case ISD::SETOLT: SSECC = 1; break;
4821 case ISD::SETOGE:
4822 case ISD::SETGE: Swap = true; // Fallthrough
4823 case ISD::SETLE:
4824 case ISD::SETOLE: SSECC = 2; break;
4825 case ISD::SETUO: SSECC = 3; break;
Nate Begeman6357f9d2008-07-25 19:05:58 +00004826 case ISD::SETUNE:
Nate Begeman03605a02008-07-17 16:51:19 +00004827 case ISD::SETNE: SSECC = 4; break;
4828 case ISD::SETULE: Swap = true;
4829 case ISD::SETUGE: SSECC = 5; break;
4830 case ISD::SETULT: Swap = true;
4831 case ISD::SETUGT: SSECC = 6; break;
4832 case ISD::SETO: SSECC = 7; break;
4833 }
4834 if (Swap)
4835 std::swap(Op0, Op1);
4836
Nate Begeman6357f9d2008-07-25 19:05:58 +00004837 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman03605a02008-07-17 16:51:19 +00004838 if (SSECC == 8) {
Nate Begeman6357f9d2008-07-25 19:05:58 +00004839 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004840 SDValue UNORD, EQ;
Nate Begeman6357f9d2008-07-25 19:05:58 +00004841 UNORD = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
4842 EQ = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
4843 return DAG.getNode(ISD::OR, VT, UNORD, EQ);
4844 }
4845 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004846 SDValue ORD, NEQ;
Nate Begeman6357f9d2008-07-25 19:05:58 +00004847 ORD = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
4848 NEQ = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
4849 return DAG.getNode(ISD::AND, VT, ORD, NEQ);
4850 }
4851 assert(0 && "Illegal FP comparison");
Nate Begeman03605a02008-07-17 16:51:19 +00004852 }
4853 // Handle all other FP comparisons here.
4854 return DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
4855 }
4856
4857 // We are handling one of the integer comparisons here. Since SSE only has
4858 // GT and EQ comparisons for integer, swapping operands and multiple
4859 // operations may be required for some comparisons.
4860 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
4861 bool Swap = false, Invert = false, FlipSigns = false;
4862
4863 switch (VT.getSimpleVT()) {
4864 default: break;
4865 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
4866 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
4867 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
4868 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
4869 }
4870
4871 switch (SetCCOpcode) {
4872 default: break;
4873 case ISD::SETNE: Invert = true;
4874 case ISD::SETEQ: Opc = EQOpc; break;
4875 case ISD::SETLT: Swap = true;
4876 case ISD::SETGT: Opc = GTOpc; break;
4877 case ISD::SETGE: Swap = true;
4878 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
4879 case ISD::SETULT: Swap = true;
4880 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
4881 case ISD::SETUGE: Swap = true;
4882 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
4883 }
4884 if (Swap)
4885 std::swap(Op0, Op1);
4886
4887 // Since SSE has no unsigned integer comparisons, we need to flip the sign
4888 // bits of the inputs before performing those operations.
4889 if (FlipSigns) {
4890 MVT EltVT = VT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00004891 SDValue SignBit = DAG.getConstant(EltVT.getIntegerVTSignBit(), EltVT);
4892 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
4893 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, VT, &SignBits[0],
Nate Begeman03605a02008-07-17 16:51:19 +00004894 SignBits.size());
4895 Op0 = DAG.getNode(ISD::XOR, VT, Op0, SignVec);
4896 Op1 = DAG.getNode(ISD::XOR, VT, Op1, SignVec);
4897 }
4898
Dan Gohman8181bd12008-07-27 21:46:04 +00004899 SDValue Result = DAG.getNode(Opc, VT, Op0, Op1);
Nate Begeman03605a02008-07-17 16:51:19 +00004900
4901 // If the logical-not of the result is required, perform that now.
4902 if (Invert) {
4903 MVT EltVT = VT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00004904 SDValue NegOne = DAG.getConstant(EltVT.getIntegerVTBitMask(), EltVT);
4905 std::vector<SDValue> NegOnes(VT.getVectorNumElements(), NegOne);
4906 SDValue NegOneV = DAG.getNode(ISD::BUILD_VECTOR, VT, &NegOnes[0],
Nate Begeman03605a02008-07-17 16:51:19 +00004907 NegOnes.size());
4908 Result = DAG.getNode(ISD::XOR, VT, Result, NegOneV);
4909 }
4910 return Result;
4911}
Evan Cheng950aac02007-09-25 01:57:46 +00004912
Dan Gohman8181bd12008-07-27 21:46:04 +00004913SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004914 bool addTest = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00004915 SDValue Cond = Op.getOperand(0);
4916 SDValue CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004917
4918 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng621216e2007-09-29 00:00:36 +00004919 Cond = LowerSETCC(Cond, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004920
Evan Cheng50d37ab2007-10-08 22:16:29 +00004921 // If condition flag is set by a X86ISD::CMP, then use it as the condition
4922 // setting operand in place of the X86ISD::SETCC.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004923 if (Cond.getOpcode() == X86ISD::SETCC) {
4924 CC = Cond.getOperand(0);
4925
Dan Gohman8181bd12008-07-27 21:46:04 +00004926 SDValue Cmp = Cond.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004927 unsigned Opc = Cmp.getOpcode();
Duncan Sands92c43912008-06-06 12:08:01 +00004928 MVT VT = Op.getValueType();
Chris Lattnerfca7f222008-01-16 06:19:45 +00004929
Evan Cheng50d37ab2007-10-08 22:16:29 +00004930 bool IllegalFPCMov = false;
Duncan Sands92c43912008-06-06 12:08:01 +00004931 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattnercf515b52008-01-16 06:24:21 +00004932 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Evan Cheng50d37ab2007-10-08 22:16:29 +00004933 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
Chris Lattnerfca7f222008-01-16 06:19:45 +00004934
Evan Cheng621216e2007-09-29 00:00:36 +00004935 if ((Opc == X86ISD::CMP ||
4936 Opc == X86ISD::COMI ||
4937 Opc == X86ISD::UCOMI) && !IllegalFPCMov) {
Evan Cheng50d37ab2007-10-08 22:16:29 +00004938 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00004939 addTest = false;
4940 }
4941 }
4942
4943 if (addTest) {
4944 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng50d37ab2007-10-08 22:16:29 +00004945 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Cheng950aac02007-09-25 01:57:46 +00004946 }
4947
Duncan Sands92c43912008-06-06 12:08:01 +00004948 const MVT *VTs = DAG.getNodeValueTypes(Op.getValueType(),
Evan Cheng950aac02007-09-25 01:57:46 +00004949 MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004950 SmallVector<SDValue, 4> Ops;
Evan Cheng950aac02007-09-25 01:57:46 +00004951 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
4952 // condition is true.
4953 Ops.push_back(Op.getOperand(2));
4954 Ops.push_back(Op.getOperand(1));
4955 Ops.push_back(CC);
4956 Ops.push_back(Cond);
Evan Cheng621216e2007-09-29 00:00:36 +00004957 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng950aac02007-09-25 01:57:46 +00004958}
4959
Dan Gohman8181bd12008-07-27 21:46:04 +00004960SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004961 bool addTest = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00004962 SDValue Chain = Op.getOperand(0);
4963 SDValue Cond = Op.getOperand(1);
4964 SDValue Dest = Op.getOperand(2);
4965 SDValue CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004966
4967 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng621216e2007-09-29 00:00:36 +00004968 Cond = LowerSETCC(Cond, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004969
Evan Cheng50d37ab2007-10-08 22:16:29 +00004970 // If condition flag is set by a X86ISD::CMP, then use it as the condition
4971 // setting operand in place of the X86ISD::SETCC.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004972 if (Cond.getOpcode() == X86ISD::SETCC) {
4973 CC = Cond.getOperand(0);
4974
Dan Gohman8181bd12008-07-27 21:46:04 +00004975 SDValue Cmp = Cond.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004976 unsigned Opc = Cmp.getOpcode();
Evan Cheng621216e2007-09-29 00:00:36 +00004977 if (Opc == X86ISD::CMP ||
4978 Opc == X86ISD::COMI ||
4979 Opc == X86ISD::UCOMI) {
Evan Cheng50d37ab2007-10-08 22:16:29 +00004980 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00004981 addTest = false;
4982 }
4983 }
4984
4985 if (addTest) {
4986 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng621216e2007-09-29 00:00:36 +00004987 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Cheng950aac02007-09-25 01:57:46 +00004988 }
Evan Cheng621216e2007-09-29 00:00:36 +00004989 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng950aac02007-09-25 01:57:46 +00004990 Chain, Op.getOperand(2), CC, Cond);
4991}
4992
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004993
4994// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
4995// Calls to _alloca is needed to probe the stack when allocating more than 4k
4996// bytes in one go. Touching the stack at 4K increments is necessary to ensure
4997// that the guard pages used by the OS virtual memory manager are allocated in
4998// correct sequence.
Dan Gohman8181bd12008-07-27 21:46:04 +00004999SDValue
5000X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005001 SelectionDAG &DAG) {
5002 assert(Subtarget->isTargetCygMing() &&
5003 "This should be used only on Cygwin/Mingw targets");
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005004
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005005 // Get the inputs.
Dan Gohman8181bd12008-07-27 21:46:04 +00005006 SDValue Chain = Op.getOperand(0);
5007 SDValue Size = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005008 // FIXME: Ensure alignment here
5009
Dan Gohman8181bd12008-07-27 21:46:04 +00005010 SDValue Flag;
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005011
Duncan Sands92c43912008-06-06 12:08:01 +00005012 MVT IntPtr = getPointerTy();
5013 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005014
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005015 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0));
5016
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005017 Chain = DAG.getCopyToReg(Chain, X86::EAX, Size, Flag);
5018 Flag = Chain.getValue(1);
5019
5020 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005021 SDValue Ops[] = { Chain,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005022 DAG.getTargetExternalSymbol("_alloca", IntPtr),
5023 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005024 DAG.getRegister(X86StackPtr, SPTy),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005025 Flag };
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005026 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops, 5);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005027 Flag = Chain.getValue(1);
5028
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005029 Chain = DAG.getCALLSEQ_END(Chain,
5030 DAG.getIntPtrConstant(0),
5031 DAG.getIntPtrConstant(0),
5032 Flag);
5033
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005034 Chain = DAG.getCopyFromReg(Chain, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005035
Dan Gohman8181bd12008-07-27 21:46:04 +00005036 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Duncan Sands698842f2008-07-02 17:40:58 +00005037 return DAG.getMergeValues(Ops1, 2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005038}
5039
Dan Gohman8181bd12008-07-27 21:46:04 +00005040SDValue
Dan Gohmane8b391e2008-04-12 04:36:06 +00005041X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG,
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005042 SDValue Chain,
5043 SDValue Dst, SDValue Src,
5044 SDValue Size, unsigned Align,
Dan Gohman65118f42008-04-28 17:15:20 +00005045 const Value *DstSV, uint64_t DstSVOff) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005046 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005047
Dan Gohmane8b391e2008-04-12 04:36:06 +00005048 /// If not DWORD aligned or size is more than the threshold, call the library.
5049 /// The libc version is likely to be faster for these cases. It can use the
5050 /// address value and run time information about the CPU.
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005051 if ((Align & 3) != 0 ||
Dan Gohmane8b391e2008-04-12 04:36:06 +00005052 !ConstantSize ||
5053 ConstantSize->getValue() > getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005054 SDValue InFlag(0, 0);
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00005055
5056 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohmane8b391e2008-04-12 04:36:06 +00005057 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
5058 if (const char *bzeroEntry =
5059 V && V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Duncan Sands92c43912008-06-06 12:08:01 +00005060 MVT IntPtr = getPointerTy();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005061 const Type *IntPtrTy = getTargetData()->getIntPtrType();
5062 TargetLowering::ArgListTy Args;
5063 TargetLowering::ArgListEntry Entry;
5064 Entry.Node = Dst;
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00005065 Entry.Ty = IntPtrTy;
5066 Args.push_back(Entry);
Dan Gohmane8b391e2008-04-12 04:36:06 +00005067 Entry.Node = Size;
5068 Args.push_back(Entry);
Dan Gohman8181bd12008-07-27 21:46:04 +00005069 std::pair<SDValue,SDValue> CallResult =
Dan Gohmane8b391e2008-04-12 04:36:06 +00005070 LowerCallTo(Chain, Type::VoidTy, false, false, false, CallingConv::C,
5071 false, DAG.getExternalSymbol(bzeroEntry, IntPtr),
5072 Args, DAG);
5073 return CallResult.second;
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00005074 }
5075
Dan Gohmane8b391e2008-04-12 04:36:06 +00005076 // Otherwise have the target-independent code call memset.
Dan Gohman8181bd12008-07-27 21:46:04 +00005077 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005078 }
5079
Dan Gohmane8b391e2008-04-12 04:36:06 +00005080 uint64_t SizeVal = ConstantSize->getValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00005081 SDValue InFlag(0, 0);
Duncan Sands92c43912008-06-06 12:08:01 +00005082 MVT AVT;
Dan Gohman8181bd12008-07-27 21:46:04 +00005083 SDValue Count;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005084 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005085 unsigned BytesLeft = 0;
5086 bool TwoRepStos = false;
5087 if (ValC) {
5088 unsigned ValReg;
5089 uint64_t Val = ValC->getValue() & 255;
5090
5091 // If the value is a constant, then we can potentially use larger sets.
5092 switch (Align & 3) {
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005093 case 2: // WORD aligned
5094 AVT = MVT::i16;
5095 ValReg = X86::AX;
5096 Val = (Val << 8) | Val;
5097 break;
5098 case 0: // DWORD aligned
5099 AVT = MVT::i32;
5100 ValReg = X86::EAX;
5101 Val = (Val << 8) | Val;
5102 Val = (Val << 16) | Val;
5103 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
5104 AVT = MVT::i64;
5105 ValReg = X86::RAX;
5106 Val = (Val << 32) | Val;
5107 }
5108 break;
5109 default: // Byte aligned
5110 AVT = MVT::i8;
5111 ValReg = X86::AL;
5112 Count = DAG.getIntPtrConstant(SizeVal);
5113 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005114 }
5115
Duncan Sandsec142ee2008-06-08 20:54:56 +00005116 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands92c43912008-06-06 12:08:01 +00005117 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005118 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5119 BytesLeft = SizeVal % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005120 }
5121
5122 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
5123 InFlag);
5124 InFlag = Chain.getValue(1);
5125 } else {
5126 AVT = MVT::i8;
Dan Gohman271d1c22008-04-16 01:32:32 +00005127 Count = DAG.getIntPtrConstant(SizeVal);
Dan Gohmane8b391e2008-04-12 04:36:06 +00005128 Chain = DAG.getCopyToReg(Chain, X86::AL, Src, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005129 InFlag = Chain.getValue(1);
5130 }
5131
5132 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
5133 Count, InFlag);
5134 InFlag = Chain.getValue(1);
5135 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005136 Dst, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005137 InFlag = Chain.getValue(1);
5138
5139 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005140 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005141 Ops.push_back(Chain);
5142 Ops.push_back(DAG.getValueType(AVT));
5143 Ops.push_back(InFlag);
5144 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
5145
5146 if (TwoRepStos) {
5147 InFlag = Chain.getValue(1);
Dan Gohmane8b391e2008-04-12 04:36:06 +00005148 Count = Size;
Duncan Sands92c43912008-06-06 12:08:01 +00005149 MVT CVT = Count.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00005150 SDValue Left = DAG.getNode(ISD::AND, CVT, Count,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005151 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
5152 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
5153 Left, InFlag);
5154 InFlag = Chain.getValue(1);
5155 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
5156 Ops.clear();
5157 Ops.push_back(Chain);
5158 Ops.push_back(DAG.getValueType(MVT::i8));
5159 Ops.push_back(InFlag);
5160 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
5161 } else if (BytesLeft) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005162 // Handle the last 1 - 7 bytes.
5163 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands92c43912008-06-06 12:08:01 +00005164 MVT AddrVT = Dst.getValueType();
5165 MVT SizeVT = Size.getValueType();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005166
5167 Chain = DAG.getMemset(Chain,
5168 DAG.getNode(ISD::ADD, AddrVT, Dst,
5169 DAG.getConstant(Offset, AddrVT)),
5170 Src,
5171 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman65118f42008-04-28 17:15:20 +00005172 Align, DstSV, DstSVOff + Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005173 }
5174
Dan Gohmane8b391e2008-04-12 04:36:06 +00005175 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005176 return Chain;
5177}
5178
Dan Gohman8181bd12008-07-27 21:46:04 +00005179SDValue
Dan Gohmane8b391e2008-04-12 04:36:06 +00005180X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG,
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005181 SDValue Chain, SDValue Dst, SDValue Src,
5182 SDValue Size, unsigned Align,
5183 bool AlwaysInline,
5184 const Value *DstSV, uint64_t DstSVOff,
5185 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005186 // This requires the copy size to be a constant, preferrably
5187 // within a subtarget-specific limit.
5188 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5189 if (!ConstantSize)
Dan Gohman8181bd12008-07-27 21:46:04 +00005190 return SDValue();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005191 uint64_t SizeVal = ConstantSize->getValue();
5192 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman8181bd12008-07-27 21:46:04 +00005193 return SDValue();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005194
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005195 /// If not DWORD aligned, call the library.
5196 if ((Align & 3) != 0)
5197 return SDValue();
5198
5199 // DWORD aligned
5200 MVT AVT = MVT::i32;
5201 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Dan Gohmane8b391e2008-04-12 04:36:06 +00005202 AVT = MVT::i64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005203
Duncan Sands92c43912008-06-06 12:08:01 +00005204 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005205 unsigned CountVal = SizeVal / UBytes;
Dan Gohman8181bd12008-07-27 21:46:04 +00005206 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005207 unsigned BytesLeft = SizeVal % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005208
Dan Gohman8181bd12008-07-27 21:46:04 +00005209 SDValue InFlag(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005210 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
5211 Count, InFlag);
5212 InFlag = Chain.getValue(1);
5213 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005214 Dst, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005215 InFlag = Chain.getValue(1);
5216 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005217 Src, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005218 InFlag = Chain.getValue(1);
5219
5220 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005221 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005222 Ops.push_back(Chain);
5223 Ops.push_back(DAG.getValueType(AVT));
5224 Ops.push_back(InFlag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005225 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005226
Dan Gohman8181bd12008-07-27 21:46:04 +00005227 SmallVector<SDValue, 4> Results;
Evan Cheng38d3c522008-04-25 00:26:43 +00005228 Results.push_back(RepMovs);
Rafael Espindolaf12f3a92007-09-28 12:53:01 +00005229 if (BytesLeft) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005230 // Handle the last 1 - 7 bytes.
5231 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands92c43912008-06-06 12:08:01 +00005232 MVT DstVT = Dst.getValueType();
5233 MVT SrcVT = Src.getValueType();
5234 MVT SizeVT = Size.getValueType();
Evan Cheng38d3c522008-04-25 00:26:43 +00005235 Results.push_back(DAG.getMemcpy(Chain,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005236 DAG.getNode(ISD::ADD, DstVT, Dst,
Evan Cheng38d3c522008-04-25 00:26:43 +00005237 DAG.getConstant(Offset, DstVT)),
Dan Gohmane8b391e2008-04-12 04:36:06 +00005238 DAG.getNode(ISD::ADD, SrcVT, Src,
Evan Cheng38d3c522008-04-25 00:26:43 +00005239 DAG.getConstant(Offset, SrcVT)),
Dan Gohmane8b391e2008-04-12 04:36:06 +00005240 DAG.getConstant(BytesLeft, SizeVT),
5241 Align, AlwaysInline,
Dan Gohman65118f42008-04-28 17:15:20 +00005242 DstSV, DstSVOff + Offset,
5243 SrcSV, SrcSVOff + Offset));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005244 }
5245
Dan Gohmane8b391e2008-04-12 04:36:06 +00005246 return DAG.getNode(ISD::TokenFactor, MVT::Other, &Results[0], Results.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005247}
5248
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005249/// Expand the result of: i64,outchain = READCYCLECOUNTER inchain
5250SDNode *X86TargetLowering::ExpandREADCYCLECOUNTER(SDNode *N, SelectionDAG &DAG){
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005251 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005252 SDValue TheChain = N->getOperand(0);
5253 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheChain, 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005254 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005255 SDValue rax = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
5256 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), X86::RDX,
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005257 MVT::i64, rax.getValue(2));
Dan Gohman8181bd12008-07-27 21:46:04 +00005258 SDValue Tmp = DAG.getNode(ISD::SHL, MVT::i64, rdx,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005259 DAG.getConstant(32, MVT::i8));
Dan Gohman8181bd12008-07-27 21:46:04 +00005260 SDValue Ops[] = {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005261 DAG.getNode(ISD::OR, MVT::i64, rax, Tmp), rdx.getValue(1)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005262 };
5263
Gabor Greif1c80d112008-08-28 21:40:38 +00005264 return DAG.getMergeValues(Ops, 2).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005265 }
5266
Dan Gohman8181bd12008-07-27 21:46:04 +00005267 SDValue eax = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
5268 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), X86::EDX,
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005269 MVT::i32, eax.getValue(2));
5270 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
Dan Gohman8181bd12008-07-27 21:46:04 +00005271 SDValue Ops[] = { eax, edx };
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005272 Ops[0] = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Ops, 2);
5273
5274 // Use a MERGE_VALUES to return the value and chain.
5275 Ops[1] = edx.getValue(1);
Gabor Greif1c80d112008-08-28 21:40:38 +00005276 return DAG.getMergeValues(Ops, 2).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005277}
5278
Dan Gohman8181bd12008-07-27 21:46:04 +00005279SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman12a9c082008-02-06 22:27:42 +00005280 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005281
5282 if (!Subtarget->is64Bit()) {
5283 // vastart just stores the address of the VarArgsFrameIndex slot into the
5284 // memory location argument.
Dan Gohman8181bd12008-07-27 21:46:04 +00005285 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dan Gohman12a9c082008-02-06 22:27:42 +00005286 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005287 }
5288
5289 // __va_list_tag:
5290 // gp_offset (0 - 6 * 8)
5291 // fp_offset (48 - 48 + 8 * 16)
5292 // overflow_arg_area (point to parameters coming in memory).
5293 // reg_save_area
Dan Gohman8181bd12008-07-27 21:46:04 +00005294 SmallVector<SDValue, 8> MemOps;
5295 SDValue FIN = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005296 // Store gp_offset
Dan Gohman8181bd12008-07-27 21:46:04 +00005297 SDValue Store = DAG.getStore(Op.getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005298 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman12a9c082008-02-06 22:27:42 +00005299 FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005300 MemOps.push_back(Store);
5301
5302 // Store fp_offset
Chris Lattner5872a362008-01-17 07:00:52 +00005303 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(4));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005304 Store = DAG.getStore(Op.getOperand(0),
5305 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman12a9c082008-02-06 22:27:42 +00005306 FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005307 MemOps.push_back(Store);
5308
5309 // Store ptr to overflow_arg_area
Chris Lattner5872a362008-01-17 07:00:52 +00005310 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(4));
Dan Gohman8181bd12008-07-27 21:46:04 +00005311 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dan Gohman12a9c082008-02-06 22:27:42 +00005312 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005313 MemOps.push_back(Store);
5314
5315 // Store ptr to reg_save_area.
Chris Lattner5872a362008-01-17 07:00:52 +00005316 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(8));
Dan Gohman8181bd12008-07-27 21:46:04 +00005317 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohman12a9c082008-02-06 22:27:42 +00005318 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005319 MemOps.push_back(Store);
5320 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
5321}
5322
Dan Gohman8181bd12008-07-27 21:46:04 +00005323SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman827cb1f2008-05-10 01:26:14 +00005324 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
5325 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman8181bd12008-07-27 21:46:04 +00005326 SDValue Chain = Op.getOperand(0);
5327 SDValue SrcPtr = Op.getOperand(1);
5328 SDValue SrcSV = Op.getOperand(2);
Dan Gohman827cb1f2008-05-10 01:26:14 +00005329
5330 assert(0 && "VAArgInst is not yet implemented for x86-64!");
5331 abort();
Dan Gohman8181bd12008-07-27 21:46:04 +00005332 return SDValue();
Dan Gohman827cb1f2008-05-10 01:26:14 +00005333}
5334
Dan Gohman8181bd12008-07-27 21:46:04 +00005335SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005336 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman840ff5c2008-04-18 20:55:41 +00005337 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman8181bd12008-07-27 21:46:04 +00005338 SDValue Chain = Op.getOperand(0);
5339 SDValue DstPtr = Op.getOperand(1);
5340 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman12a9c082008-02-06 22:27:42 +00005341 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
5342 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005343
Dan Gohman840ff5c2008-04-18 20:55:41 +00005344 return DAG.getMemcpy(Chain, DstPtr, SrcPtr,
5345 DAG.getIntPtrConstant(24), 8, false,
5346 DstSV, 0, SrcSV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005347}
5348
Dan Gohman8181bd12008-07-27 21:46:04 +00005349SDValue
5350X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005351 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
5352 switch (IntNo) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005353 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005354 // Comparison intrinsics.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005355 case Intrinsic::x86_sse_comieq_ss:
5356 case Intrinsic::x86_sse_comilt_ss:
5357 case Intrinsic::x86_sse_comile_ss:
5358 case Intrinsic::x86_sse_comigt_ss:
5359 case Intrinsic::x86_sse_comige_ss:
5360 case Intrinsic::x86_sse_comineq_ss:
5361 case Intrinsic::x86_sse_ucomieq_ss:
5362 case Intrinsic::x86_sse_ucomilt_ss:
5363 case Intrinsic::x86_sse_ucomile_ss:
5364 case Intrinsic::x86_sse_ucomigt_ss:
5365 case Intrinsic::x86_sse_ucomige_ss:
5366 case Intrinsic::x86_sse_ucomineq_ss:
5367 case Intrinsic::x86_sse2_comieq_sd:
5368 case Intrinsic::x86_sse2_comilt_sd:
5369 case Intrinsic::x86_sse2_comile_sd:
5370 case Intrinsic::x86_sse2_comigt_sd:
5371 case Intrinsic::x86_sse2_comige_sd:
5372 case Intrinsic::x86_sse2_comineq_sd:
5373 case Intrinsic::x86_sse2_ucomieq_sd:
5374 case Intrinsic::x86_sse2_ucomilt_sd:
5375 case Intrinsic::x86_sse2_ucomile_sd:
5376 case Intrinsic::x86_sse2_ucomigt_sd:
5377 case Intrinsic::x86_sse2_ucomige_sd:
5378 case Intrinsic::x86_sse2_ucomineq_sd: {
5379 unsigned Opc = 0;
5380 ISD::CondCode CC = ISD::SETCC_INVALID;
5381 switch (IntNo) {
5382 default: break;
5383 case Intrinsic::x86_sse_comieq_ss:
5384 case Intrinsic::x86_sse2_comieq_sd:
5385 Opc = X86ISD::COMI;
5386 CC = ISD::SETEQ;
5387 break;
5388 case Intrinsic::x86_sse_comilt_ss:
5389 case Intrinsic::x86_sse2_comilt_sd:
5390 Opc = X86ISD::COMI;
5391 CC = ISD::SETLT;
5392 break;
5393 case Intrinsic::x86_sse_comile_ss:
5394 case Intrinsic::x86_sse2_comile_sd:
5395 Opc = X86ISD::COMI;
5396 CC = ISD::SETLE;
5397 break;
5398 case Intrinsic::x86_sse_comigt_ss:
5399 case Intrinsic::x86_sse2_comigt_sd:
5400 Opc = X86ISD::COMI;
5401 CC = ISD::SETGT;
5402 break;
5403 case Intrinsic::x86_sse_comige_ss:
5404 case Intrinsic::x86_sse2_comige_sd:
5405 Opc = X86ISD::COMI;
5406 CC = ISD::SETGE;
5407 break;
5408 case Intrinsic::x86_sse_comineq_ss:
5409 case Intrinsic::x86_sse2_comineq_sd:
5410 Opc = X86ISD::COMI;
5411 CC = ISD::SETNE;
5412 break;
5413 case Intrinsic::x86_sse_ucomieq_ss:
5414 case Intrinsic::x86_sse2_ucomieq_sd:
5415 Opc = X86ISD::UCOMI;
5416 CC = ISD::SETEQ;
5417 break;
5418 case Intrinsic::x86_sse_ucomilt_ss:
5419 case Intrinsic::x86_sse2_ucomilt_sd:
5420 Opc = X86ISD::UCOMI;
5421 CC = ISD::SETLT;
5422 break;
5423 case Intrinsic::x86_sse_ucomile_ss:
5424 case Intrinsic::x86_sse2_ucomile_sd:
5425 Opc = X86ISD::UCOMI;
5426 CC = ISD::SETLE;
5427 break;
5428 case Intrinsic::x86_sse_ucomigt_ss:
5429 case Intrinsic::x86_sse2_ucomigt_sd:
5430 Opc = X86ISD::UCOMI;
5431 CC = ISD::SETGT;
5432 break;
5433 case Intrinsic::x86_sse_ucomige_ss:
5434 case Intrinsic::x86_sse2_ucomige_sd:
5435 Opc = X86ISD::UCOMI;
5436 CC = ISD::SETGE;
5437 break;
5438 case Intrinsic::x86_sse_ucomineq_ss:
5439 case Intrinsic::x86_sse2_ucomineq_sd:
5440 Opc = X86ISD::UCOMI;
5441 CC = ISD::SETNE;
5442 break;
5443 }
5444
5445 unsigned X86CC;
Dan Gohman8181bd12008-07-27 21:46:04 +00005446 SDValue LHS = Op.getOperand(1);
5447 SDValue RHS = Op.getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005448 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
5449
Dan Gohman8181bd12008-07-27 21:46:04 +00005450 SDValue Cond = DAG.getNode(Opc, MVT::i32, LHS, RHS);
5451 SDValue SetCC = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng89c17632008-08-17 19:22:34 +00005452 DAG.getConstant(X86CC, MVT::i8), Cond);
5453 return DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, SetCC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005454 }
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005455
5456 // Fix vector shift instructions where the last operand is a non-immediate
5457 // i32 value.
5458 case Intrinsic::x86_sse2_pslli_w:
5459 case Intrinsic::x86_sse2_pslli_d:
5460 case Intrinsic::x86_sse2_pslli_q:
5461 case Intrinsic::x86_sse2_psrli_w:
5462 case Intrinsic::x86_sse2_psrli_d:
5463 case Intrinsic::x86_sse2_psrli_q:
5464 case Intrinsic::x86_sse2_psrai_w:
5465 case Intrinsic::x86_sse2_psrai_d:
5466 case Intrinsic::x86_mmx_pslli_w:
5467 case Intrinsic::x86_mmx_pslli_d:
5468 case Intrinsic::x86_mmx_pslli_q:
5469 case Intrinsic::x86_mmx_psrli_w:
5470 case Intrinsic::x86_mmx_psrli_d:
5471 case Intrinsic::x86_mmx_psrli_q:
5472 case Intrinsic::x86_mmx_psrai_w:
5473 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman8181bd12008-07-27 21:46:04 +00005474 SDValue ShAmt = Op.getOperand(2);
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005475 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman8181bd12008-07-27 21:46:04 +00005476 return SDValue();
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005477
5478 unsigned NewIntNo = 0;
Duncan Sands92c43912008-06-06 12:08:01 +00005479 MVT ShAmtVT = MVT::v4i32;
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005480 switch (IntNo) {
5481 case Intrinsic::x86_sse2_pslli_w:
5482 NewIntNo = Intrinsic::x86_sse2_psll_w;
5483 break;
5484 case Intrinsic::x86_sse2_pslli_d:
5485 NewIntNo = Intrinsic::x86_sse2_psll_d;
5486 break;
5487 case Intrinsic::x86_sse2_pslli_q:
5488 NewIntNo = Intrinsic::x86_sse2_psll_q;
5489 break;
5490 case Intrinsic::x86_sse2_psrli_w:
5491 NewIntNo = Intrinsic::x86_sse2_psrl_w;
5492 break;
5493 case Intrinsic::x86_sse2_psrli_d:
5494 NewIntNo = Intrinsic::x86_sse2_psrl_d;
5495 break;
5496 case Intrinsic::x86_sse2_psrli_q:
5497 NewIntNo = Intrinsic::x86_sse2_psrl_q;
5498 break;
5499 case Intrinsic::x86_sse2_psrai_w:
5500 NewIntNo = Intrinsic::x86_sse2_psra_w;
5501 break;
5502 case Intrinsic::x86_sse2_psrai_d:
5503 NewIntNo = Intrinsic::x86_sse2_psra_d;
5504 break;
5505 default: {
5506 ShAmtVT = MVT::v2i32;
5507 switch (IntNo) {
5508 case Intrinsic::x86_mmx_pslli_w:
5509 NewIntNo = Intrinsic::x86_mmx_psll_w;
5510 break;
5511 case Intrinsic::x86_mmx_pslli_d:
5512 NewIntNo = Intrinsic::x86_mmx_psll_d;
5513 break;
5514 case Intrinsic::x86_mmx_pslli_q:
5515 NewIntNo = Intrinsic::x86_mmx_psll_q;
5516 break;
5517 case Intrinsic::x86_mmx_psrli_w:
5518 NewIntNo = Intrinsic::x86_mmx_psrl_w;
5519 break;
5520 case Intrinsic::x86_mmx_psrli_d:
5521 NewIntNo = Intrinsic::x86_mmx_psrl_d;
5522 break;
5523 case Intrinsic::x86_mmx_psrli_q:
5524 NewIntNo = Intrinsic::x86_mmx_psrl_q;
5525 break;
5526 case Intrinsic::x86_mmx_psrai_w:
5527 NewIntNo = Intrinsic::x86_mmx_psra_w;
5528 break;
5529 case Intrinsic::x86_mmx_psrai_d:
5530 NewIntNo = Intrinsic::x86_mmx_psra_d;
5531 break;
5532 default: abort(); // Can't reach here.
5533 }
5534 break;
5535 }
5536 }
Duncan Sands92c43912008-06-06 12:08:01 +00005537 MVT VT = Op.getValueType();
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005538 ShAmt = DAG.getNode(ISD::BIT_CONVERT, VT,
5539 DAG.getNode(ISD::SCALAR_TO_VECTOR, ShAmtVT, ShAmt));
5540 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT,
5541 DAG.getConstant(NewIntNo, MVT::i32),
5542 Op.getOperand(1), ShAmt);
5543 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005544 }
5545}
5546
Dan Gohman8181bd12008-07-27 21:46:04 +00005547SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005548 // Depths > 0 not supported yet!
5549 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
Dan Gohman8181bd12008-07-27 21:46:04 +00005550 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005551
5552 // Just load the return address
Dan Gohman8181bd12008-07-27 21:46:04 +00005553 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005554 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
5555}
5556
Dan Gohman8181bd12008-07-27 21:46:04 +00005557SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005558 // Depths > 0 not supported yet!
5559 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
Dan Gohman8181bd12008-07-27 21:46:04 +00005560 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005561
Dan Gohman8181bd12008-07-27 21:46:04 +00005562 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005563 return DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
Bill Wendling8b9a8242008-07-11 07:18:52 +00005564 DAG.getIntPtrConstant(!Subtarget->is64Bit() ? 4 : 8));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005565}
5566
Dan Gohman8181bd12008-07-27 21:46:04 +00005567SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005568 SelectionDAG &DAG) {
5569 // Is not yet supported on x86-64
5570 if (Subtarget->is64Bit())
Dan Gohman8181bd12008-07-27 21:46:04 +00005571 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005572
Chris Lattner5872a362008-01-17 07:00:52 +00005573 return DAG.getIntPtrConstant(8);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005574}
5575
Dan Gohman8181bd12008-07-27 21:46:04 +00005576SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005577{
5578 assert(!Subtarget->is64Bit() &&
5579 "Lowering of eh_return builtin is not supported yet on x86-64");
5580
5581 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman8181bd12008-07-27 21:46:04 +00005582 SDValue Chain = Op.getOperand(0);
5583 SDValue Offset = Op.getOperand(1);
5584 SDValue Handler = Op.getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005585
Dan Gohman8181bd12008-07-27 21:46:04 +00005586 SDValue Frame = DAG.getRegister(RegInfo->getFrameRegister(MF),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005587 getPointerTy());
5588
Dan Gohman8181bd12008-07-27 21:46:04 +00005589 SDValue StoreAddr = DAG.getNode(ISD::SUB, getPointerTy(), Frame,
Chris Lattner5872a362008-01-17 07:00:52 +00005590 DAG.getIntPtrConstant(-4UL));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005591 StoreAddr = DAG.getNode(ISD::ADD, getPointerTy(), StoreAddr, Offset);
5592 Chain = DAG.getStore(Chain, Handler, StoreAddr, NULL, 0);
5593 Chain = DAG.getCopyToReg(Chain, X86::ECX, StoreAddr);
Chris Lattner1b989192007-12-31 04:13:23 +00005594 MF.getRegInfo().addLiveOut(X86::ECX);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005595
5596 return DAG.getNode(X86ISD::EH_RETURN, MVT::Other,
5597 Chain, DAG.getRegister(X86::ECX, getPointerTy()));
5598}
5599
Dan Gohman8181bd12008-07-27 21:46:04 +00005600SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005601 SelectionDAG &DAG) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005602 SDValue Root = Op.getOperand(0);
5603 SDValue Trmp = Op.getOperand(1); // trampoline
5604 SDValue FPtr = Op.getOperand(2); // nested function
5605 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005606
Dan Gohman12a9c082008-02-06 22:27:42 +00005607 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005608
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005609 const X86InstrInfo *TII =
5610 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
5611
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005612 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005613 SDValue OutChains[6];
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005614
5615 // Large code-model.
5616
5617 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
5618 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
5619
Dan Gohmanb41dfba2008-05-14 01:58:56 +00005620 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
5621 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005622
5623 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
5624
5625 // Load the pointer to the nested function into R11.
5626 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman8181bd12008-07-27 21:46:04 +00005627 SDValue Addr = Trmp;
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005628 OutChains[0] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005629 TrmpAddr, 0);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005630
5631 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(2, MVT::i64));
Dan Gohman12a9c082008-02-06 22:27:42 +00005632 OutChains[1] = DAG.getStore(Root, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005633
5634 // Load the 'nest' parameter value into R10.
5635 // R10 is specified in X86CallingConv.td
5636 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
5637 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(10, MVT::i64));
5638 OutChains[2] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005639 TrmpAddr, 10);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005640
5641 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(12, MVT::i64));
Dan Gohman12a9c082008-02-06 22:27:42 +00005642 OutChains[3] = DAG.getStore(Root, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005643
5644 // Jump to the nested function.
5645 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
5646 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(20, MVT::i64));
5647 OutChains[4] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005648 TrmpAddr, 20);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005649
5650 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
5651 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(22, MVT::i64));
5652 OutChains[5] = DAG.getStore(Root, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005653 TrmpAddr, 22);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005654
Dan Gohman8181bd12008-07-27 21:46:04 +00005655 SDValue Ops[] =
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005656 { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 6) };
Duncan Sands698842f2008-07-02 17:40:58 +00005657 return DAG.getMergeValues(Ops, 2);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005658 } else {
Dan Gohman0bd70702008-01-31 01:01:48 +00005659 const Function *Func =
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005660 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
5661 unsigned CC = Func->getCallingConv();
Duncan Sands466eadd2007-08-29 19:01:20 +00005662 unsigned NestReg;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005663
5664 switch (CC) {
5665 default:
5666 assert(0 && "Unsupported calling convention");
5667 case CallingConv::C:
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005668 case CallingConv::X86_StdCall: {
5669 // Pass 'nest' parameter in ECX.
5670 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00005671 NestReg = X86::ECX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005672
5673 // Check that ECX wasn't needed by an 'inreg' parameter.
5674 const FunctionType *FTy = Func->getFunctionType();
Chris Lattner1c8733e2008-03-12 17:45:29 +00005675 const PAListPtr &Attrs = Func->getParamAttrs();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005676
Chris Lattner1c8733e2008-03-12 17:45:29 +00005677 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005678 unsigned InRegCount = 0;
5679 unsigned Idx = 1;
5680
5681 for (FunctionType::param_iterator I = FTy->param_begin(),
5682 E = FTy->param_end(); I != E; ++I, ++Idx)
Chris Lattner1c8733e2008-03-12 17:45:29 +00005683 if (Attrs.paramHasAttr(Idx, ParamAttr::InReg))
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005684 // FIXME: should only count parameters that are lowered to integers.
5685 InRegCount += (getTargetData()->getTypeSizeInBits(*I) + 31) / 32;
5686
5687 if (InRegCount > 2) {
5688 cerr << "Nest register in use - reduce number of inreg parameters!\n";
5689 abort();
5690 }
5691 }
5692 break;
5693 }
5694 case CallingConv::X86_FastCall:
5695 // Pass 'nest' parameter in EAX.
5696 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00005697 NestReg = X86::EAX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005698 break;
5699 }
5700
Dan Gohman8181bd12008-07-27 21:46:04 +00005701 SDValue OutChains[4];
5702 SDValue Addr, Disp;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005703
5704 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(10, MVT::i32));
5705 Disp = DAG.getNode(ISD::SUB, MVT::i32, FPtr, Addr);
5706
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005707 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanb41dfba2008-05-14 01:58:56 +00005708 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Duncan Sands466eadd2007-08-29 19:01:20 +00005709 OutChains[0] = DAG.getStore(Root, DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman12a9c082008-02-06 22:27:42 +00005710 Trmp, TrmpAddr, 0);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005711
5712 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(1, MVT::i32));
Dan Gohman12a9c082008-02-06 22:27:42 +00005713 OutChains[1] = DAG.getStore(Root, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005714
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005715 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005716 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(5, MVT::i32));
5717 OutChains[2] = DAG.getStore(Root, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005718 TrmpAddr, 5, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005719
5720 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(6, MVT::i32));
Dan Gohman12a9c082008-02-06 22:27:42 +00005721 OutChains[3] = DAG.getStore(Root, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005722
Dan Gohman8181bd12008-07-27 21:46:04 +00005723 SDValue Ops[] =
Duncan Sands7407a9f2007-09-11 14:10:23 +00005724 { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 4) };
Duncan Sands698842f2008-07-02 17:40:58 +00005725 return DAG.getMergeValues(Ops, 2);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005726 }
5727}
5728
Dan Gohman8181bd12008-07-27 21:46:04 +00005729SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005730 /*
5731 The rounding mode is in bits 11:10 of FPSR, and has the following
5732 settings:
5733 00 Round to nearest
5734 01 Round to -inf
5735 10 Round to +inf
5736 11 Round to 0
5737
5738 FLT_ROUNDS, on the other hand, expects the following:
5739 -1 Undefined
5740 0 Round to 0
5741 1 Round to nearest
5742 2 Round to +inf
5743 3 Round to -inf
5744
5745 To perform the conversion, we do:
5746 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
5747 */
5748
5749 MachineFunction &MF = DAG.getMachineFunction();
5750 const TargetMachine &TM = MF.getTarget();
5751 const TargetFrameInfo &TFI = *TM.getFrameInfo();
5752 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands92c43912008-06-06 12:08:01 +00005753 MVT VT = Op.getValueType();
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005754
5755 // Save FP Control Word to stack slot
5756 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman8181bd12008-07-27 21:46:04 +00005757 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005758
Dan Gohman8181bd12008-07-27 21:46:04 +00005759 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, MVT::Other,
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005760 DAG.getEntryNode(), StackSlot);
5761
5762 // Load FP Control Word from stack slot
Dan Gohman8181bd12008-07-27 21:46:04 +00005763 SDValue CWD = DAG.getLoad(MVT::i16, Chain, StackSlot, NULL, 0);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005764
5765 // Transform as necessary
Dan Gohman8181bd12008-07-27 21:46:04 +00005766 SDValue CWD1 =
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005767 DAG.getNode(ISD::SRL, MVT::i16,
5768 DAG.getNode(ISD::AND, MVT::i16,
5769 CWD, DAG.getConstant(0x800, MVT::i16)),
5770 DAG.getConstant(11, MVT::i8));
Dan Gohman8181bd12008-07-27 21:46:04 +00005771 SDValue CWD2 =
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005772 DAG.getNode(ISD::SRL, MVT::i16,
5773 DAG.getNode(ISD::AND, MVT::i16,
5774 CWD, DAG.getConstant(0x400, MVT::i16)),
5775 DAG.getConstant(9, MVT::i8));
5776
Dan Gohman8181bd12008-07-27 21:46:04 +00005777 SDValue RetVal =
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005778 DAG.getNode(ISD::AND, MVT::i16,
5779 DAG.getNode(ISD::ADD, MVT::i16,
5780 DAG.getNode(ISD::OR, MVT::i16, CWD1, CWD2),
5781 DAG.getConstant(1, MVT::i16)),
5782 DAG.getConstant(3, MVT::i16));
5783
5784
Duncan Sands92c43912008-06-06 12:08:01 +00005785 return DAG.getNode((VT.getSizeInBits() < 16 ?
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005786 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
5787}
5788
Dan Gohman8181bd12008-07-27 21:46:04 +00005789SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00005790 MVT VT = Op.getValueType();
5791 MVT OpVT = VT;
5792 unsigned NumBits = VT.getSizeInBits();
Evan Cheng48679f42007-12-14 02:13:44 +00005793
5794 Op = Op.getOperand(0);
5795 if (VT == MVT::i8) {
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005796 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng48679f42007-12-14 02:13:44 +00005797 OpVT = MVT::i32;
5798 Op = DAG.getNode(ISD::ZERO_EXTEND, OpVT, Op);
5799 }
Evan Cheng48679f42007-12-14 02:13:44 +00005800
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005801 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
5802 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
5803 Op = DAG.getNode(X86ISD::BSR, VTs, Op);
5804
5805 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman8181bd12008-07-27 21:46:04 +00005806 SmallVector<SDValue, 4> Ops;
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005807 Ops.push_back(Op);
5808 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
5809 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
5810 Ops.push_back(Op.getValue(1));
5811 Op = DAG.getNode(X86ISD::CMOV, OpVT, &Ops[0], 4);
5812
5813 // Finally xor with NumBits-1.
5814 Op = DAG.getNode(ISD::XOR, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
5815
Evan Cheng48679f42007-12-14 02:13:44 +00005816 if (VT == MVT::i8)
5817 Op = DAG.getNode(ISD::TRUNCATE, MVT::i8, Op);
5818 return Op;
5819}
5820
Dan Gohman8181bd12008-07-27 21:46:04 +00005821SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00005822 MVT VT = Op.getValueType();
5823 MVT OpVT = VT;
5824 unsigned NumBits = VT.getSizeInBits();
Evan Cheng48679f42007-12-14 02:13:44 +00005825
5826 Op = Op.getOperand(0);
5827 if (VT == MVT::i8) {
5828 OpVT = MVT::i32;
5829 Op = DAG.getNode(ISD::ZERO_EXTEND, OpVT, Op);
5830 }
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005831
5832 // Issue a bsf (scan bits forward) which also sets EFLAGS.
5833 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
5834 Op = DAG.getNode(X86ISD::BSF, VTs, Op);
5835
5836 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman8181bd12008-07-27 21:46:04 +00005837 SmallVector<SDValue, 4> Ops;
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005838 Ops.push_back(Op);
5839 Ops.push_back(DAG.getConstant(NumBits, OpVT));
5840 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
5841 Ops.push_back(Op.getValue(1));
5842 Op = DAG.getNode(X86ISD::CMOV, OpVT, &Ops[0], 4);
5843
Evan Cheng48679f42007-12-14 02:13:44 +00005844 if (VT == MVT::i8)
5845 Op = DAG.getNode(ISD::TRUNCATE, MVT::i8, Op);
5846 return Op;
5847}
5848
Dan Gohman8181bd12008-07-27 21:46:04 +00005849SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanc70fa752008-06-25 16:07:49 +00005850 MVT T = Op.getValueType();
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00005851 unsigned Reg = 0;
5852 unsigned size = 0;
Duncan Sands92c43912008-06-06 12:08:01 +00005853 switch(T.getSimpleVT()) {
5854 default:
5855 assert(false && "Invalid value type!");
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00005856 case MVT::i8: Reg = X86::AL; size = 1; break;
5857 case MVT::i16: Reg = X86::AX; size = 2; break;
5858 case MVT::i32: Reg = X86::EAX; size = 4; break;
Andrew Lenharth81580822008-03-05 01:15:49 +00005859 case MVT::i64:
5860 if (Subtarget->is64Bit()) {
5861 Reg = X86::RAX; size = 8;
5862 } else //Should go away when LowerType stuff lands
Gabor Greif1c80d112008-08-28 21:40:38 +00005863 return SDValue(ExpandATOMIC_CMP_SWAP(Op.getNode(), DAG), 0);
Andrew Lenharth81580822008-03-05 01:15:49 +00005864 break;
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00005865 };
Dan Gohman8181bd12008-07-27 21:46:04 +00005866 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), Reg,
5867 Op.getOperand(3), SDValue());
5868 SDValue Ops[] = { cpIn.getValue(0),
Andrew Lenharth81580822008-03-05 01:15:49 +00005869 Op.getOperand(1),
5870 Op.getOperand(2),
5871 DAG.getTargetConstant(size, MVT::i8),
5872 cpIn.getValue(1) };
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00005873 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005874 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, Tys, Ops, 5);
5875 SDValue cpOut =
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00005876 DAG.getCopyFromReg(Result.getValue(0), Reg, T, Result.getValue(1));
5877 return cpOut;
5878}
5879
Gabor Greif825aa892008-08-28 23:19:51 +00005880SDNode* X86TargetLowering::ExpandATOMIC_CMP_SWAP(SDNode* Op,
5881 SelectionDAG &DAG) {
Dan Gohmanc70fa752008-06-25 16:07:49 +00005882 MVT T = Op->getValueType(0);
Mon P Wang6bde9ec2008-06-25 08:15:39 +00005883 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Dan Gohman8181bd12008-07-27 21:46:04 +00005884 SDValue cpInL, cpInH;
Andrew Lenharth81580822008-03-05 01:15:49 +00005885 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(3),
5886 DAG.getConstant(0, MVT::i32));
5887 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(3),
5888 DAG.getConstant(1, MVT::i32));
5889 cpInL = DAG.getCopyToReg(Op->getOperand(0), X86::EAX,
Dan Gohman8181bd12008-07-27 21:46:04 +00005890 cpInL, SDValue());
Andrew Lenharth81580822008-03-05 01:15:49 +00005891 cpInH = DAG.getCopyToReg(cpInL.getValue(0), X86::EDX,
5892 cpInH, cpInL.getValue(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00005893 SDValue swapInL, swapInH;
Andrew Lenharth81580822008-03-05 01:15:49 +00005894 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(2),
5895 DAG.getConstant(0, MVT::i32));
5896 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(2),
5897 DAG.getConstant(1, MVT::i32));
5898 swapInL = DAG.getCopyToReg(cpInH.getValue(0), X86::EBX,
5899 swapInL, cpInH.getValue(1));
5900 swapInH = DAG.getCopyToReg(swapInL.getValue(0), X86::ECX,
5901 swapInH, swapInL.getValue(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00005902 SDValue Ops[] = { swapInH.getValue(0),
Andrew Lenharth81580822008-03-05 01:15:49 +00005903 Op->getOperand(1),
5904 swapInH.getValue(1)};
5905 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005906 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, Tys, Ops, 3);
5907 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), X86::EAX, MVT::i32,
Andrew Lenharth81580822008-03-05 01:15:49 +00005908 Result.getValue(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00005909 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), X86::EDX, MVT::i32,
Andrew Lenharth81580822008-03-05 01:15:49 +00005910 cpOutL.getValue(2));
Dan Gohman8181bd12008-07-27 21:46:04 +00005911 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
5912 SDValue ResultVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OpsF, 2);
5913 SDValue Vals[2] = { ResultVal, cpOutH.getValue(1) };
Gabor Greif1c80d112008-08-28 21:40:38 +00005914 return DAG.getMergeValues(Vals, 2).getNode();
Andrew Lenharth81580822008-03-05 01:15:49 +00005915}
5916
Gabor Greif825aa892008-08-28 23:19:51 +00005917SDNode* X86TargetLowering::ExpandATOMIC_LOAD_SUB(SDNode* Op,
5918 SelectionDAG &DAG) {
Dan Gohmanc70fa752008-06-25 16:07:49 +00005919 MVT T = Op->getValueType(0);
Dan Gohman8181bd12008-07-27 21:46:04 +00005920 SDValue negOp = DAG.getNode(ISD::SUB, T,
Mon P Wang078a62d2008-05-05 19:05:59 +00005921 DAG.getConstant(0, T), Op->getOperand(2));
Dale Johannesenbc187662008-08-28 02:44:49 +00005922 return DAG.getAtomic((T==MVT::i8 ? ISD::ATOMIC_LOAD_ADD_8:
5923 T==MVT::i16 ? ISD::ATOMIC_LOAD_ADD_16:
5924 T==MVT::i32 ? ISD::ATOMIC_LOAD_ADD_32:
5925 T==MVT::i64 ? ISD::ATOMIC_LOAD_ADD_64: 0),
5926 Op->getOperand(0), Op->getOperand(1), negOp,
Mon P Wang6bde9ec2008-06-25 08:15:39 +00005927 cast<AtomicSDNode>(Op)->getSrcValue(),
Gabor Greif1c80d112008-08-28 21:40:38 +00005928 cast<AtomicSDNode>(Op)->getAlignment()).getNode();
Mon P Wang078a62d2008-05-05 19:05:59 +00005929}
5930
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005931/// LowerOperation - Provide custom lowering hooks for some operations.
5932///
Dan Gohman8181bd12008-07-27 21:46:04 +00005933SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005934 switch (Op.getOpcode()) {
5935 default: assert(0 && "Should not custom lower this!");
Dale Johannesenbc187662008-08-28 02:44:49 +00005936 case ISD::ATOMIC_CMP_SWAP_8: return LowerCMP_SWAP(Op,DAG);
5937 case ISD::ATOMIC_CMP_SWAP_16: return LowerCMP_SWAP(Op,DAG);
5938 case ISD::ATOMIC_CMP_SWAP_32: return LowerCMP_SWAP(Op,DAG);
5939 case ISD::ATOMIC_CMP_SWAP_64: return LowerCMP_SWAP(Op,DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005940 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5941 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5942 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
5943 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
5944 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
5945 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
5946 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
5947 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
5948 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
5949 case ISD::SHL_PARTS:
5950 case ISD::SRA_PARTS:
5951 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
5952 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
5953 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
5954 case ISD::FABS: return LowerFABS(Op, DAG);
5955 case ISD::FNEG: return LowerFNEG(Op, DAG);
5956 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00005957 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman03605a02008-07-17 16:51:19 +00005958 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00005959 case ISD::SELECT: return LowerSELECT(Op, DAG);
5960 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005961 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
5962 case ISD::CALL: return LowerCALL(Op, DAG);
5963 case ISD::RET: return LowerRET(Op, DAG);
5964 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005965 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman827cb1f2008-05-10 01:26:14 +00005966 case ISD::VAARG: return LowerVAARG(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005967 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
5968 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5969 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
5970 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
5971 case ISD::FRAME_TO_ARGS_OFFSET:
5972 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
5973 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
5974 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005975 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman819574c2008-01-31 00:41:03 +00005976 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng48679f42007-12-14 02:13:44 +00005977 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
5978 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005979
5980 // FIXME: REMOVE THIS WHEN LegalizeDAGTypes lands.
5981 case ISD::READCYCLECOUNTER:
Gabor Greif1c80d112008-08-28 21:40:38 +00005982 return SDValue(ExpandREADCYCLECOUNTER(Op.getNode(), DAG), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005983 }
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005984}
5985
Duncan Sandsac496a12008-07-04 11:47:58 +00005986/// ReplaceNodeResults - Replace a node with an illegal result type
5987/// with a new node built out of custom code.
5988SDNode *X86TargetLowering::ReplaceNodeResults(SDNode *N, SelectionDAG &DAG) {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005989 switch (N->getOpcode()) {
5990 default: assert(0 && "Should not custom lower this!");
5991 case ISD::FP_TO_SINT: return ExpandFP_TO_SINT(N, DAG);
5992 case ISD::READCYCLECOUNTER: return ExpandREADCYCLECOUNTER(N, DAG);
Dale Johannesenbc187662008-08-28 02:44:49 +00005993 case ISD::ATOMIC_CMP_SWAP_64: return ExpandATOMIC_CMP_SWAP(N, DAG);
5994 case ISD::ATOMIC_LOAD_SUB_8: return ExpandATOMIC_LOAD_SUB(N,DAG);
5995 case ISD::ATOMIC_LOAD_SUB_16: return ExpandATOMIC_LOAD_SUB(N,DAG);
5996 case ISD::ATOMIC_LOAD_SUB_32: return ExpandATOMIC_LOAD_SUB(N,DAG);
5997 case ISD::ATOMIC_LOAD_SUB_64: return ExpandATOMIC_LOAD_SUB(N,DAG);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005998 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005999}
6000
6001const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
6002 switch (Opcode) {
6003 default: return NULL;
Evan Cheng48679f42007-12-14 02:13:44 +00006004 case X86ISD::BSF: return "X86ISD::BSF";
6005 case X86ISD::BSR: return "X86ISD::BSR";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006006 case X86ISD::SHLD: return "X86ISD::SHLD";
6007 case X86ISD::SHRD: return "X86ISD::SHRD";
6008 case X86ISD::FAND: return "X86ISD::FAND";
6009 case X86ISD::FOR: return "X86ISD::FOR";
6010 case X86ISD::FXOR: return "X86ISD::FXOR";
6011 case X86ISD::FSRL: return "X86ISD::FSRL";
6012 case X86ISD::FILD: return "X86ISD::FILD";
6013 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
6014 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
6015 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
6016 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
6017 case X86ISD::FLD: return "X86ISD::FLD";
6018 case X86ISD::FST: return "X86ISD::FST";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006019 case X86ISD::CALL: return "X86ISD::CALL";
6020 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
6021 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
6022 case X86ISD::CMP: return "X86ISD::CMP";
6023 case X86ISD::COMI: return "X86ISD::COMI";
6024 case X86ISD::UCOMI: return "X86ISD::UCOMI";
6025 case X86ISD::SETCC: return "X86ISD::SETCC";
6026 case X86ISD::CMOV: return "X86ISD::CMOV";
6027 case X86ISD::BRCOND: return "X86ISD::BRCOND";
6028 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
6029 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
6030 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006031 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
6032 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Nate Begemand77e59e2008-02-11 04:19:36 +00006033 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006034 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begemand77e59e2008-02-11 04:19:36 +00006035 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
6036 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006037 case X86ISD::PINSRW: return "X86ISD::PINSRW";
6038 case X86ISD::FMAX: return "X86ISD::FMAX";
6039 case X86ISD::FMIN: return "X86ISD::FMIN";
6040 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
6041 case X86ISD::FRCP: return "X86ISD::FRCP";
6042 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
6043 case X86ISD::THREAD_POINTER: return "X86ISD::THREAD_POINTER";
6044 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00006045 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006046 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng40ee6e52008-05-08 00:57:18 +00006047 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
6048 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Evan Chenge9b9c672008-05-09 21:53:03 +00006049 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
6050 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengdea99362008-05-29 08:22:04 +00006051 case X86ISD::VSHL: return "X86ISD::VSHL";
6052 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman03605a02008-07-17 16:51:19 +00006053 case X86ISD::CMPPD: return "X86ISD::CMPPD";
6054 case X86ISD::CMPPS: return "X86ISD::CMPPS";
6055 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
6056 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
6057 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
6058 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
6059 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
6060 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
6061 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
6062 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006063 }
6064}
6065
6066// isLegalAddressingMode - Return true if the addressing mode represented
6067// by AM is legal for this target, for a load/store of the specified type.
6068bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
6069 const Type *Ty) const {
6070 // X86 supports extremely general addressing modes.
6071
6072 // X86 allows a sign-extended 32-bit immediate field as a displacement.
6073 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
6074 return false;
6075
6076 if (AM.BaseGV) {
Evan Cheng6a1f3f12007-08-01 23:46:47 +00006077 // We can only fold this if we don't need an extra load.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006078 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
6079 return false;
Evan Cheng6a1f3f12007-08-01 23:46:47 +00006080
6081 // X86-64 only supports addr of globals in small code model.
6082 if (Subtarget->is64Bit()) {
6083 if (getTargetMachine().getCodeModel() != CodeModel::Small)
6084 return false;
6085 // If lower 4G is not available, then we must use rip-relative addressing.
6086 if (AM.BaseOffs || AM.Scale > 1)
6087 return false;
6088 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006089 }
6090
6091 switch (AM.Scale) {
6092 case 0:
6093 case 1:
6094 case 2:
6095 case 4:
6096 case 8:
6097 // These scales always work.
6098 break;
6099 case 3:
6100 case 5:
6101 case 9:
6102 // These scales are formed with basereg+scalereg. Only accept if there is
6103 // no basereg yet.
6104 if (AM.HasBaseReg)
6105 return false;
6106 break;
6107 default: // Other stuff never works.
6108 return false;
6109 }
6110
6111 return true;
6112}
6113
6114
Evan Cheng27a820a2007-10-26 01:56:11 +00006115bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
6116 if (!Ty1->isInteger() || !Ty2->isInteger())
6117 return false;
Evan Cheng7f152602007-10-29 07:57:50 +00006118 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
6119 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00006120 if (NumBits1 <= NumBits2)
Evan Cheng7f152602007-10-29 07:57:50 +00006121 return false;
6122 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng27a820a2007-10-26 01:56:11 +00006123}
6124
Duncan Sands92c43912008-06-06 12:08:01 +00006125bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
6126 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng9decb332007-10-29 19:58:20 +00006127 return false;
Duncan Sands92c43912008-06-06 12:08:01 +00006128 unsigned NumBits1 = VT1.getSizeInBits();
6129 unsigned NumBits2 = VT2.getSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00006130 if (NumBits1 <= NumBits2)
Evan Cheng9decb332007-10-29 19:58:20 +00006131 return false;
6132 return Subtarget->is64Bit() || NumBits1 < 64;
6133}
Evan Cheng27a820a2007-10-26 01:56:11 +00006134
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006135/// isShuffleMaskLegal - Targets can use this to indicate that they only
6136/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
6137/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
6138/// are assumed to be legal.
6139bool
Dan Gohman8181bd12008-07-27 21:46:04 +00006140X86TargetLowering::isShuffleMaskLegal(SDValue Mask, MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006141 // Only do shuffles on 128-bit vector types for now.
Duncan Sands92c43912008-06-06 12:08:01 +00006142 if (VT.getSizeInBits() == 64) return false;
Gabor Greif1c80d112008-08-28 21:40:38 +00006143 return (Mask.getNode()->getNumOperands() <= 4 ||
6144 isIdentityMask(Mask.getNode()) ||
6145 isIdentityMask(Mask.getNode(), true) ||
6146 isSplatMask(Mask.getNode()) ||
6147 isPSHUFHW_PSHUFLWMask(Mask.getNode()) ||
6148 X86::isUNPCKLMask(Mask.getNode()) ||
6149 X86::isUNPCKHMask(Mask.getNode()) ||
6150 X86::isUNPCKL_v_undef_Mask(Mask.getNode()) ||
6151 X86::isUNPCKH_v_undef_Mask(Mask.getNode()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006152}
6153
Dan Gohman48d5f062008-04-09 20:09:42 +00006154bool
Dan Gohman8181bd12008-07-27 21:46:04 +00006155X86TargetLowering::isVectorClearMaskLegal(const std::vector<SDValue> &BVOps,
Duncan Sands92c43912008-06-06 12:08:01 +00006156 MVT EVT, SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006157 unsigned NumElts = BVOps.size();
6158 // Only do shuffles on 128-bit vector types for now.
Duncan Sands92c43912008-06-06 12:08:01 +00006159 if (EVT.getSizeInBits() * NumElts == 64) return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006160 if (NumElts == 2) return true;
6161 if (NumElts == 4) {
6162 return (isMOVLMask(&BVOps[0], 4) ||
6163 isCommutedMOVL(&BVOps[0], 4, true) ||
6164 isSHUFPMask(&BVOps[0], 4) ||
6165 isCommutedSHUFP(&BVOps[0], 4));
6166 }
6167 return false;
6168}
6169
6170//===----------------------------------------------------------------------===//
6171// X86 Scheduler Hooks
6172//===----------------------------------------------------------------------===//
6173
Mon P Wang078a62d2008-05-05 19:05:59 +00006174// private utility function
6175MachineBasicBlock *
6176X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
6177 MachineBasicBlock *MBB,
6178 unsigned regOpc,
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006179 unsigned immOpc,
Dale Johannesend20e4452008-08-19 18:47:28 +00006180 unsigned LoadOpc,
6181 unsigned CXchgOpc,
6182 unsigned copyOpc,
6183 unsigned notOpc,
6184 unsigned EAXreg,
6185 TargetRegisterClass *RC,
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006186 bool invSrc) {
Mon P Wang078a62d2008-05-05 19:05:59 +00006187 // For the atomic bitwise operator, we generate
6188 // thisMBB:
6189 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00006190 // ld t1 = [bitinstr.addr]
6191 // op t2 = t1, [bitinstr.val]
6192 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00006193 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
6194 // bz newMBB
6195 // fallthrough -->nextMBB
6196 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6197 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00006198 MachineFunction::iterator MBBIter = MBB;
Mon P Wang078a62d2008-05-05 19:05:59 +00006199 ++MBBIter;
6200
6201 /// First build the CFG
6202 MachineFunction *F = MBB->getParent();
6203 MachineBasicBlock *thisMBB = MBB;
Dan Gohman221a4372008-07-07 23:14:23 +00006204 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
6205 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
6206 F->insert(MBBIter, newMBB);
6207 F->insert(MBBIter, nextMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00006208
6209 // Move all successors to thisMBB to nextMBB
6210 nextMBB->transferSuccessors(thisMBB);
6211
6212 // Update thisMBB to fall through to newMBB
6213 thisMBB->addSuccessor(newMBB);
6214
6215 // newMBB jumps to itself and fall through to nextMBB
6216 newMBB->addSuccessor(nextMBB);
6217 newMBB->addSuccessor(newMBB);
6218
6219 // Insert instructions into newMBB based on incoming instruction
6220 assert(bInstr->getNumOperands() < 8 && "unexpected number of operands");
6221 MachineOperand& destOper = bInstr->getOperand(0);
6222 MachineOperand* argOpers[6];
6223 int numArgs = bInstr->getNumOperands() - 1;
6224 for (int i=0; i < numArgs; ++i)
6225 argOpers[i] = &bInstr->getOperand(i+1);
6226
6227 // x86 address has 4 operands: base, index, scale, and displacement
6228 int lastAddrIndx = 3; // [0,3]
6229 int valArgIndx = 4;
6230
Dale Johannesend20e4452008-08-19 18:47:28 +00006231 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
6232 MachineInstrBuilder MIB = BuildMI(newMBB, TII->get(LoadOpc), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00006233 for (int i=0; i <= lastAddrIndx; ++i)
6234 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006235
Dale Johannesend20e4452008-08-19 18:47:28 +00006236 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006237 if (invSrc) {
Dale Johannesend20e4452008-08-19 18:47:28 +00006238 MIB = BuildMI(newMBB, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006239 }
6240 else
6241 tt = t1;
6242
Dale Johannesend20e4452008-08-19 18:47:28 +00006243 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Mon P Wang078a62d2008-05-05 19:05:59 +00006244 assert( (argOpers[valArgIndx]->isReg() || argOpers[valArgIndx]->isImm())
6245 && "invalid operand");
6246 if (argOpers[valArgIndx]->isReg())
6247 MIB = BuildMI(newMBB, TII->get(regOpc), t2);
6248 else
6249 MIB = BuildMI(newMBB, TII->get(immOpc), t2);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006250 MIB.addReg(tt);
Mon P Wang078a62d2008-05-05 19:05:59 +00006251 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006252
Dale Johannesend20e4452008-08-19 18:47:28 +00006253 MIB = BuildMI(newMBB, TII->get(copyOpc), EAXreg);
Mon P Wang318b0372008-05-05 22:56:23 +00006254 MIB.addReg(t1);
6255
Dale Johannesend20e4452008-08-19 18:47:28 +00006256 MIB = BuildMI(newMBB, TII->get(CXchgOpc));
Mon P Wang078a62d2008-05-05 19:05:59 +00006257 for (int i=0; i <= lastAddrIndx; ++i)
6258 (*MIB).addOperand(*argOpers[i]);
6259 MIB.addReg(t2);
Mon P Wang50584a62008-07-17 04:54:06 +00006260 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
6261 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
6262
Dale Johannesend20e4452008-08-19 18:47:28 +00006263 MIB = BuildMI(newMBB, TII->get(copyOpc), destOper.getReg());
6264 MIB.addReg(EAXreg);
Mon P Wang078a62d2008-05-05 19:05:59 +00006265
6266 // insert branch
6267 BuildMI(newMBB, TII->get(X86::JNE)).addMBB(newMBB);
6268
Dan Gohman221a4372008-07-07 23:14:23 +00006269 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang078a62d2008-05-05 19:05:59 +00006270 return nextMBB;
6271}
6272
6273// private utility function
6274MachineBasicBlock *
6275X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
6276 MachineBasicBlock *MBB,
6277 unsigned cmovOpc) {
6278 // For the atomic min/max operator, we generate
6279 // thisMBB:
6280 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00006281 // ld t1 = [min/max.addr]
Mon P Wang078a62d2008-05-05 19:05:59 +00006282 // mov t2 = [min/max.val]
6283 // cmp t1, t2
6284 // cmov[cond] t2 = t1
Mon P Wang318b0372008-05-05 22:56:23 +00006285 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00006286 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
6287 // bz newMBB
6288 // fallthrough -->nextMBB
6289 //
6290 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6291 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00006292 MachineFunction::iterator MBBIter = MBB;
Mon P Wang078a62d2008-05-05 19:05:59 +00006293 ++MBBIter;
6294
6295 /// First build the CFG
6296 MachineFunction *F = MBB->getParent();
6297 MachineBasicBlock *thisMBB = MBB;
Dan Gohman221a4372008-07-07 23:14:23 +00006298 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
6299 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
6300 F->insert(MBBIter, newMBB);
6301 F->insert(MBBIter, nextMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00006302
6303 // Move all successors to thisMBB to nextMBB
6304 nextMBB->transferSuccessors(thisMBB);
6305
6306 // Update thisMBB to fall through to newMBB
6307 thisMBB->addSuccessor(newMBB);
6308
6309 // newMBB jumps to newMBB and fall through to nextMBB
6310 newMBB->addSuccessor(nextMBB);
6311 newMBB->addSuccessor(newMBB);
6312
6313 // Insert instructions into newMBB based on incoming instruction
6314 assert(mInstr->getNumOperands() < 8 && "unexpected number of operands");
6315 MachineOperand& destOper = mInstr->getOperand(0);
6316 MachineOperand* argOpers[6];
6317 int numArgs = mInstr->getNumOperands() - 1;
6318 for (int i=0; i < numArgs; ++i)
6319 argOpers[i] = &mInstr->getOperand(i+1);
6320
6321 // x86 address has 4 operands: base, index, scale, and displacement
6322 int lastAddrIndx = 3; // [0,3]
6323 int valArgIndx = 4;
6324
Mon P Wang318b0372008-05-05 22:56:23 +00006325 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
6326 MachineInstrBuilder MIB = BuildMI(newMBB, TII->get(X86::MOV32rm), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00006327 for (int i=0; i <= lastAddrIndx; ++i)
6328 (*MIB).addOperand(*argOpers[i]);
Mon P Wang318b0372008-05-05 22:56:23 +00006329
Mon P Wang078a62d2008-05-05 19:05:59 +00006330 // We only support register and immediate values
6331 assert( (argOpers[valArgIndx]->isReg() || argOpers[valArgIndx]->isImm())
6332 && "invalid operand");
6333
6334 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
6335 if (argOpers[valArgIndx]->isReg())
6336 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), t2);
6337 else
6338 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), t2);
6339 (*MIB).addOperand(*argOpers[valArgIndx]);
6340
Mon P Wang318b0372008-05-05 22:56:23 +00006341 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), X86::EAX);
6342 MIB.addReg(t1);
6343
Mon P Wang078a62d2008-05-05 19:05:59 +00006344 MIB = BuildMI(newMBB, TII->get(X86::CMP32rr));
6345 MIB.addReg(t1);
6346 MIB.addReg(t2);
6347
6348 // Generate movc
6349 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
6350 MIB = BuildMI(newMBB, TII->get(cmovOpc),t3);
6351 MIB.addReg(t2);
6352 MIB.addReg(t1);
6353
6354 // Cmp and exchange if none has modified the memory location
6355 MIB = BuildMI(newMBB, TII->get(X86::LCMPXCHG32));
6356 for (int i=0; i <= lastAddrIndx; ++i)
6357 (*MIB).addOperand(*argOpers[i]);
6358 MIB.addReg(t3);
Mon P Wang50584a62008-07-17 04:54:06 +00006359 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
6360 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Mon P Wang078a62d2008-05-05 19:05:59 +00006361
6362 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), destOper.getReg());
6363 MIB.addReg(X86::EAX);
6364
6365 // insert branch
6366 BuildMI(newMBB, TII->get(X86::JNE)).addMBB(newMBB);
6367
Dan Gohman221a4372008-07-07 23:14:23 +00006368 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang078a62d2008-05-05 19:05:59 +00006369 return nextMBB;
6370}
6371
6372
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006373MachineBasicBlock *
Evan Chenge637db12008-01-30 18:18:23 +00006374X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
6375 MachineBasicBlock *BB) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006376 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6377 switch (MI->getOpcode()) {
6378 default: assert(false && "Unexpected instr type to insert");
6379 case X86::CMOV_FR32:
6380 case X86::CMOV_FR64:
6381 case X86::CMOV_V4F32:
6382 case X86::CMOV_V2F64:
Evan Cheng621216e2007-09-29 00:00:36 +00006383 case X86::CMOV_V2I64: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006384 // To "insert" a SELECT_CC instruction, we actually have to insert the
6385 // diamond control-flow pattern. The incoming instruction knows the
6386 // destination vreg to set, the condition code register to branch on, the
6387 // true/false values to select between, and a branch opcode to use.
6388 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00006389 MachineFunction::iterator It = BB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006390 ++It;
6391
6392 // thisMBB:
6393 // ...
6394 // TrueVal = ...
6395 // cmpTY ccX, r1, r2
6396 // bCC copy1MBB
6397 // fallthrough --> copy0MBB
6398 MachineBasicBlock *thisMBB = BB;
Dan Gohman221a4372008-07-07 23:14:23 +00006399 MachineFunction *F = BB->getParent();
6400 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6401 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006402 unsigned Opc =
6403 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
6404 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman221a4372008-07-07 23:14:23 +00006405 F->insert(It, copy0MBB);
6406 F->insert(It, sinkMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00006407 // Update machine-CFG edges by transferring all successors of the current
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006408 // block to the new block which will contain the Phi node for the select.
Mon P Wang078a62d2008-05-05 19:05:59 +00006409 sinkMBB->transferSuccessors(BB);
6410
6411 // Add the true and fallthrough blocks as its successors.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006412 BB->addSuccessor(copy0MBB);
6413 BB->addSuccessor(sinkMBB);
6414
6415 // copy0MBB:
6416 // %FalseValue = ...
6417 // # fallthrough to sinkMBB
6418 BB = copy0MBB;
6419
6420 // Update machine-CFG edges
6421 BB->addSuccessor(sinkMBB);
6422
6423 // sinkMBB:
6424 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6425 // ...
6426 BB = sinkMBB;
6427 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
6428 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
6429 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6430
Dan Gohman221a4372008-07-07 23:14:23 +00006431 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006432 return BB;
6433 }
6434
6435 case X86::FP32_TO_INT16_IN_MEM:
6436 case X86::FP32_TO_INT32_IN_MEM:
6437 case X86::FP32_TO_INT64_IN_MEM:
6438 case X86::FP64_TO_INT16_IN_MEM:
6439 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00006440 case X86::FP64_TO_INT64_IN_MEM:
6441 case X86::FP80_TO_INT16_IN_MEM:
6442 case X86::FP80_TO_INT32_IN_MEM:
6443 case X86::FP80_TO_INT64_IN_MEM: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006444 // Change the floating point control register to use "round towards zero"
6445 // mode when truncating to an integer value.
6446 MachineFunction *F = BB->getParent();
6447 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
6448 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
6449
6450 // Load the old value of the high byte of the control word...
6451 unsigned OldCW =
Chris Lattner1b989192007-12-31 04:13:23 +00006452 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006453 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
6454
6455 // Set the high part to be round to zero...
6456 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
6457 .addImm(0xC7F);
6458
6459 // Reload the modified control word now...
6460 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
6461
6462 // Restore the memory image of control word to original value
6463 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
6464 .addReg(OldCW);
6465
6466 // Get the X86 opcode to use.
6467 unsigned Opc;
6468 switch (MI->getOpcode()) {
6469 default: assert(0 && "illegal opcode!");
6470 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
6471 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
6472 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
6473 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
6474 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
6475 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00006476 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
6477 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
6478 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006479 }
6480
6481 X86AddressMode AM;
6482 MachineOperand &Op = MI->getOperand(0);
6483 if (Op.isRegister()) {
6484 AM.BaseType = X86AddressMode::RegBase;
6485 AM.Base.Reg = Op.getReg();
6486 } else {
6487 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner6017d482007-12-30 23:10:15 +00006488 AM.Base.FrameIndex = Op.getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006489 }
6490 Op = MI->getOperand(1);
6491 if (Op.isImmediate())
6492 AM.Scale = Op.getImm();
6493 Op = MI->getOperand(2);
6494 if (Op.isImmediate())
6495 AM.IndexReg = Op.getImm();
6496 Op = MI->getOperand(3);
6497 if (Op.isGlobalAddress()) {
6498 AM.GV = Op.getGlobal();
6499 } else {
6500 AM.Disp = Op.getImm();
6501 }
6502 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
6503 .addReg(MI->getOperand(4).getReg());
6504
6505 // Reload the original control word now.
6506 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
6507
Dan Gohman221a4372008-07-07 23:14:23 +00006508 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006509 return BB;
6510 }
Mon P Wang078a62d2008-05-05 19:05:59 +00006511 case X86::ATOMAND32:
6512 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00006513 X86::AND32ri, X86::MOV32rm,
6514 X86::LCMPXCHG32, X86::MOV32rr,
6515 X86::NOT32r, X86::EAX,
6516 X86::GR32RegisterClass);
Mon P Wang078a62d2008-05-05 19:05:59 +00006517 case X86::ATOMOR32:
6518 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00006519 X86::OR32ri, X86::MOV32rm,
6520 X86::LCMPXCHG32, X86::MOV32rr,
6521 X86::NOT32r, X86::EAX,
6522 X86::GR32RegisterClass);
Mon P Wang078a62d2008-05-05 19:05:59 +00006523 case X86::ATOMXOR32:
6524 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00006525 X86::XOR32ri, X86::MOV32rm,
6526 X86::LCMPXCHG32, X86::MOV32rr,
6527 X86::NOT32r, X86::EAX,
6528 X86::GR32RegisterClass);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006529 case X86::ATOMNAND32:
6530 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00006531 X86::AND32ri, X86::MOV32rm,
6532 X86::LCMPXCHG32, X86::MOV32rr,
6533 X86::NOT32r, X86::EAX,
6534 X86::GR32RegisterClass, true);
Mon P Wang078a62d2008-05-05 19:05:59 +00006535 case X86::ATOMMIN32:
6536 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
6537 case X86::ATOMMAX32:
6538 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
6539 case X86::ATOMUMIN32:
6540 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
6541 case X86::ATOMUMAX32:
6542 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesend20e4452008-08-19 18:47:28 +00006543
6544 case X86::ATOMAND16:
6545 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
6546 X86::AND16ri, X86::MOV16rm,
6547 X86::LCMPXCHG16, X86::MOV16rr,
6548 X86::NOT16r, X86::AX,
6549 X86::GR16RegisterClass);
6550 case X86::ATOMOR16:
6551 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
6552 X86::OR16ri, X86::MOV16rm,
6553 X86::LCMPXCHG16, X86::MOV16rr,
6554 X86::NOT16r, X86::AX,
6555 X86::GR16RegisterClass);
6556 case X86::ATOMXOR16:
6557 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
6558 X86::XOR16ri, X86::MOV16rm,
6559 X86::LCMPXCHG16, X86::MOV16rr,
6560 X86::NOT16r, X86::AX,
6561 X86::GR16RegisterClass);
6562 case X86::ATOMNAND16:
6563 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
6564 X86::AND16ri, X86::MOV16rm,
6565 X86::LCMPXCHG16, X86::MOV16rr,
6566 X86::NOT16r, X86::AX,
6567 X86::GR16RegisterClass, true);
6568 case X86::ATOMMIN16:
6569 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
6570 case X86::ATOMMAX16:
6571 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
6572 case X86::ATOMUMIN16:
6573 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
6574 case X86::ATOMUMAX16:
6575 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
6576
6577 case X86::ATOMAND8:
6578 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
6579 X86::AND8ri, X86::MOV8rm,
6580 X86::LCMPXCHG8, X86::MOV8rr,
6581 X86::NOT8r, X86::AL,
6582 X86::GR8RegisterClass);
6583 case X86::ATOMOR8:
6584 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
6585 X86::OR8ri, X86::MOV8rm,
6586 X86::LCMPXCHG8, X86::MOV8rr,
6587 X86::NOT8r, X86::AL,
6588 X86::GR8RegisterClass);
6589 case X86::ATOMXOR8:
6590 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
6591 X86::XOR8ri, X86::MOV8rm,
6592 X86::LCMPXCHG8, X86::MOV8rr,
6593 X86::NOT8r, X86::AL,
6594 X86::GR8RegisterClass);
6595 case X86::ATOMNAND8:
6596 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
6597 X86::AND8ri, X86::MOV8rm,
6598 X86::LCMPXCHG8, X86::MOV8rr,
6599 X86::NOT8r, X86::AL,
6600 X86::GR8RegisterClass, true);
6601 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen6b60eca2008-08-20 00:48:50 +00006602 case X86::ATOMAND64:
6603 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
6604 X86::AND64ri32, X86::MOV64rm,
6605 X86::LCMPXCHG64, X86::MOV64rr,
6606 X86::NOT64r, X86::RAX,
6607 X86::GR64RegisterClass);
6608 case X86::ATOMOR64:
6609 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
6610 X86::OR64ri32, X86::MOV64rm,
6611 X86::LCMPXCHG64, X86::MOV64rr,
6612 X86::NOT64r, X86::RAX,
6613 X86::GR64RegisterClass);
6614 case X86::ATOMXOR64:
6615 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
6616 X86::XOR64ri32, X86::MOV64rm,
6617 X86::LCMPXCHG64, X86::MOV64rr,
6618 X86::NOT64r, X86::RAX,
6619 X86::GR64RegisterClass);
6620 case X86::ATOMNAND64:
6621 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
6622 X86::AND64ri32, X86::MOV64rm,
6623 X86::LCMPXCHG64, X86::MOV64rr,
6624 X86::NOT64r, X86::RAX,
6625 X86::GR64RegisterClass, true);
6626 case X86::ATOMMIN64:
6627 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
6628 case X86::ATOMMAX64:
6629 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
6630 case X86::ATOMUMIN64:
6631 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
6632 case X86::ATOMUMAX64:
6633 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006634 }
6635}
6636
6637//===----------------------------------------------------------------------===//
6638// X86 Optimization Hooks
6639//===----------------------------------------------------------------------===//
6640
Dan Gohman8181bd12008-07-27 21:46:04 +00006641void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +00006642 const APInt &Mask,
Dan Gohman229fa052008-02-13 00:35:47 +00006643 APInt &KnownZero,
6644 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006645 const SelectionDAG &DAG,
6646 unsigned Depth) const {
6647 unsigned Opc = Op.getOpcode();
6648 assert((Opc >= ISD::BUILTIN_OP_END ||
6649 Opc == ISD::INTRINSIC_WO_CHAIN ||
6650 Opc == ISD::INTRINSIC_W_CHAIN ||
6651 Opc == ISD::INTRINSIC_VOID) &&
6652 "Should use MaskedValueIsZero if you don't know whether Op"
6653 " is a target node!");
6654
Dan Gohman1d79e432008-02-13 23:07:24 +00006655 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006656 switch (Opc) {
6657 default: break;
6658 case X86ISD::SETCC:
Dan Gohman229fa052008-02-13 00:35:47 +00006659 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
6660 Mask.getBitWidth() - 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006661 break;
6662 }
6663}
6664
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006665/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengef7be082008-05-12 19:56:52 +00006666/// node is a GlobalAddress + offset.
6667bool X86TargetLowering::isGAPlusOffset(SDNode *N,
6668 GlobalValue* &GA, int64_t &Offset) const{
6669 if (N->getOpcode() == X86ISD::Wrapper) {
6670 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006671 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
6672 return true;
6673 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006674 }
Evan Chengef7be082008-05-12 19:56:52 +00006675 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006676}
6677
Evan Chengef7be082008-05-12 19:56:52 +00006678static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
6679 const TargetLowering &TLI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006680 GlobalValue *GV;
Nick Lewycky4bd3fca2008-02-02 08:29:58 +00006681 int64_t Offset = 0;
Evan Chengef7be082008-05-12 19:56:52 +00006682 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng40ee6e52008-05-08 00:57:18 +00006683 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattner3834cf32008-01-26 20:07:42 +00006684 // DAG combine handles the stack object case.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006685 return false;
6686}
6687
Dan Gohman8181bd12008-07-27 21:46:04 +00006688static bool EltsFromConsecutiveLoads(SDNode *N, SDValue PermMask,
Duncan Sands92c43912008-06-06 12:08:01 +00006689 unsigned NumElems, MVT EVT,
Evan Chengef7be082008-05-12 19:56:52 +00006690 SDNode *&Base,
6691 SelectionDAG &DAG, MachineFrameInfo *MFI,
6692 const TargetLowering &TLI) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00006693 Base = NULL;
6694 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006695 SDValue Idx = PermMask.getOperand(i);
Evan Cheng40ee6e52008-05-08 00:57:18 +00006696 if (Idx.getOpcode() == ISD::UNDEF) {
6697 if (!Base)
6698 return false;
6699 continue;
6700 }
6701
Dan Gohman8181bd12008-07-27 21:46:04 +00006702 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greif1c80d112008-08-28 21:40:38 +00006703 if (!Elt.getNode() ||
6704 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng40ee6e52008-05-08 00:57:18 +00006705 return false;
6706 if (!Base) {
Gabor Greif1c80d112008-08-28 21:40:38 +00006707 Base = Elt.getNode();
Evan Cheng92ee6822008-05-10 06:46:49 +00006708 if (Base->getOpcode() == ISD::UNDEF)
6709 return false;
Evan Cheng40ee6e52008-05-08 00:57:18 +00006710 continue;
6711 }
6712 if (Elt.getOpcode() == ISD::UNDEF)
6713 continue;
6714
Gabor Greif1c80d112008-08-28 21:40:38 +00006715 if (!TLI.isConsecutiveLoad(Elt.getNode(), Base,
Duncan Sands92c43912008-06-06 12:08:01 +00006716 EVT.getSizeInBits()/8, i, MFI))
Evan Cheng40ee6e52008-05-08 00:57:18 +00006717 return false;
6718 }
6719 return true;
6720}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006721
6722/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
6723/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
6724/// if the load addresses are consecutive, non-overlapping, and in the right
6725/// order.
Dan Gohman8181bd12008-07-27 21:46:04 +00006726static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Evan Chengef7be082008-05-12 19:56:52 +00006727 const TargetLowering &TLI) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00006728 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Duncan Sands92c43912008-06-06 12:08:01 +00006729 MVT VT = N->getValueType(0);
6730 MVT EVT = VT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00006731 SDValue PermMask = N->getOperand(2);
Evan Chengbad18452008-05-05 22:12:23 +00006732 unsigned NumElems = PermMask.getNumOperands();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006733 SDNode *Base = NULL;
Evan Chengef7be082008-05-12 19:56:52 +00006734 if (!EltsFromConsecutiveLoads(N, PermMask, NumElems, EVT, Base,
6735 DAG, MFI, TLI))
Dan Gohman8181bd12008-07-27 21:46:04 +00006736 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006737
Dan Gohman11821702007-07-27 17:16:43 +00006738 LoadSDNode *LD = cast<LoadSDNode>(Base);
Gabor Greif1c80d112008-08-28 21:40:38 +00006739 if (isBaseAlignmentOfN(16, Base->getOperand(1).getNode(), TLI))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006740 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
Dan Gohman11821702007-07-27 17:16:43 +00006741 LD->getSrcValueOffset(), LD->isVolatile());
Evan Chengbad18452008-05-05 22:12:23 +00006742 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
6743 LD->getSrcValueOffset(), LD->isVolatile(),
6744 LD->getAlignment());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006745}
6746
Evan Chengb6290462008-05-12 23:04:07 +00006747/// PerformBuildVectorCombine - build_vector 0,(load i64 / f64) -> movq / movsd.
Dan Gohman8181bd12008-07-27 21:46:04 +00006748static SDValue PerformBuildVectorCombine(SDNode *N, SelectionDAG &DAG,
Evan Chengef7be082008-05-12 19:56:52 +00006749 const X86Subtarget *Subtarget,
6750 const TargetLowering &TLI) {
Evan Chengdea99362008-05-29 08:22:04 +00006751 unsigned NumOps = N->getNumOperands();
6752
Evan Chenge9b9c672008-05-09 21:53:03 +00006753 // Ignore single operand BUILD_VECTOR.
Evan Chengdea99362008-05-29 08:22:04 +00006754 if (NumOps == 1)
Dan Gohman8181bd12008-07-27 21:46:04 +00006755 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00006756
Duncan Sands92c43912008-06-06 12:08:01 +00006757 MVT VT = N->getValueType(0);
6758 MVT EVT = VT.getVectorElementType();
Evan Chenge9b9c672008-05-09 21:53:03 +00006759 if ((EVT != MVT::i64 && EVT != MVT::f64) || Subtarget->is64Bit())
6760 // We are looking for load i64 and zero extend. We want to transform
6761 // it before legalizer has a chance to expand it. Also look for i64
6762 // BUILD_PAIR bit casted to f64.
Dan Gohman8181bd12008-07-27 21:46:04 +00006763 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00006764 // This must be an insertion into a zero vector.
Dan Gohman8181bd12008-07-27 21:46:04 +00006765 SDValue HighElt = N->getOperand(1);
Evan Cheng5b0c30e2008-05-10 00:58:41 +00006766 if (!isZeroNode(HighElt))
Dan Gohman8181bd12008-07-27 21:46:04 +00006767 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00006768
6769 // Value must be a load.
Gabor Greif1c80d112008-08-28 21:40:38 +00006770 SDNode *Base = N->getOperand(0).getNode();
Evan Chenge9b9c672008-05-09 21:53:03 +00006771 if (!isa<LoadSDNode>(Base)) {
Evan Chengb6290462008-05-12 23:04:07 +00006772 if (Base->getOpcode() != ISD::BIT_CONVERT)
Dan Gohman8181bd12008-07-27 21:46:04 +00006773 return SDValue();
Gabor Greif1c80d112008-08-28 21:40:38 +00006774 Base = Base->getOperand(0).getNode();
Evan Chengb6290462008-05-12 23:04:07 +00006775 if (!isa<LoadSDNode>(Base))
Dan Gohman8181bd12008-07-27 21:46:04 +00006776 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00006777 }
Evan Chenge9b9c672008-05-09 21:53:03 +00006778
6779 // Transform it into VZEXT_LOAD addr.
Evan Chengb6290462008-05-12 23:04:07 +00006780 LoadSDNode *LD = cast<LoadSDNode>(Base);
Nate Begeman211c4742008-05-28 00:24:25 +00006781
6782 // Load must not be an extload.
6783 if (LD->getExtensionType() != ISD::NON_EXTLOAD)
Dan Gohman8181bd12008-07-27 21:46:04 +00006784 return SDValue();
Nate Begeman211c4742008-05-28 00:24:25 +00006785
Evan Chenge9b9c672008-05-09 21:53:03 +00006786 return DAG.getNode(X86ISD::VZEXT_LOAD, VT, LD->getChain(), LD->getBasePtr());
6787}
6788
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006789/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00006790static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006791 const X86Subtarget *Subtarget) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006792 SDValue Cond = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006793
6794 // If we have SSE[12] support, try to form min/max nodes.
6795 if (Subtarget->hasSSE2() &&
6796 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
6797 if (Cond.getOpcode() == ISD::SETCC) {
6798 // Get the LHS/RHS of the select.
Dan Gohman8181bd12008-07-27 21:46:04 +00006799 SDValue LHS = N->getOperand(1);
6800 SDValue RHS = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006801 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
6802
6803 unsigned Opcode = 0;
6804 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
6805 switch (CC) {
6806 default: break;
6807 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
6808 case ISD::SETULE:
6809 case ISD::SETLE:
6810 if (!UnsafeFPMath) break;
6811 // FALL THROUGH.
6812 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
6813 case ISD::SETLT:
6814 Opcode = X86ISD::FMIN;
6815 break;
6816
6817 case ISD::SETOGT: // (X > Y) ? X : Y -> max
6818 case ISD::SETUGT:
6819 case ISD::SETGT:
6820 if (!UnsafeFPMath) break;
6821 // FALL THROUGH.
6822 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
6823 case ISD::SETGE:
6824 Opcode = X86ISD::FMAX;
6825 break;
6826 }
6827 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
6828 switch (CC) {
6829 default: break;
6830 case ISD::SETOGT: // (X > Y) ? Y : X -> min
6831 case ISD::SETUGT:
6832 case ISD::SETGT:
6833 if (!UnsafeFPMath) break;
6834 // FALL THROUGH.
6835 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
6836 case ISD::SETGE:
6837 Opcode = X86ISD::FMIN;
6838 break;
6839
6840 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
6841 case ISD::SETULE:
6842 case ISD::SETLE:
6843 if (!UnsafeFPMath) break;
6844 // FALL THROUGH.
6845 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
6846 case ISD::SETLT:
6847 Opcode = X86ISD::FMAX;
6848 break;
6849 }
6850 }
6851
6852 if (Opcode)
6853 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
6854 }
6855
6856 }
6857
Dan Gohman8181bd12008-07-27 21:46:04 +00006858 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006859}
6860
Chris Lattnerce84ae42008-02-22 02:09:43 +00006861/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00006862static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Chris Lattnerce84ae42008-02-22 02:09:43 +00006863 const X86Subtarget *Subtarget) {
6864 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
6865 // the FP state in cases where an emms may be missing.
Dale Johannesend112b802008-02-25 19:20:14 +00006866 // A preferable solution to the general problem is to figure out the right
6867 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng40ee6e52008-05-08 00:57:18 +00006868 StoreSDNode *St = cast<StoreSDNode>(N);
Duncan Sands92c43912008-06-06 12:08:01 +00006869 if (St->getValue().getValueType().isVector() &&
6870 St->getValue().getValueType().getSizeInBits() == 64 &&
Dale Johannesend112b802008-02-25 19:20:14 +00006871 isa<LoadSDNode>(St->getValue()) &&
6872 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
6873 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greif1c80d112008-08-28 21:40:38 +00006874 SDNode* LdVal = St->getValue().getNode();
Dale Johannesend112b802008-02-25 19:20:14 +00006875 LoadSDNode *Ld = 0;
6876 int TokenFactorIndex = -1;
Dan Gohman8181bd12008-07-27 21:46:04 +00006877 SmallVector<SDValue, 8> Ops;
Gabor Greif1c80d112008-08-28 21:40:38 +00006878 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesend112b802008-02-25 19:20:14 +00006879 // Must be a store of a load. We currently handle two cases: the load
6880 // is a direct child, and it's under an intervening TokenFactor. It is
6881 // possible to dig deeper under nested TokenFactors.
Dale Johannesen49151bc2008-02-25 22:29:22 +00006882 if (ChainVal == LdVal)
Dale Johannesend112b802008-02-25 19:20:14 +00006883 Ld = cast<LoadSDNode>(St->getChain());
6884 else if (St->getValue().hasOneUse() &&
6885 ChainVal->getOpcode() == ISD::TokenFactor) {
6886 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greif1c80d112008-08-28 21:40:38 +00006887 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesend112b802008-02-25 19:20:14 +00006888 TokenFactorIndex = i;
6889 Ld = cast<LoadSDNode>(St->getValue());
6890 } else
6891 Ops.push_back(ChainVal->getOperand(i));
6892 }
6893 }
6894 if (Ld) {
6895 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
6896 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006897 SDValue NewLd = DAG.getLoad(MVT::i64, Ld->getChain(),
Dale Johannesend112b802008-02-25 19:20:14 +00006898 Ld->getBasePtr(), Ld->getSrcValue(),
6899 Ld->getSrcValueOffset(), Ld->isVolatile(),
6900 Ld->getAlignment());
Dan Gohman8181bd12008-07-27 21:46:04 +00006901 SDValue NewChain = NewLd.getValue(1);
Dale Johannesend112b802008-02-25 19:20:14 +00006902 if (TokenFactorIndex != -1) {
Dan Gohman72032662008-03-28 23:45:16 +00006903 Ops.push_back(NewChain);
Dale Johannesend112b802008-02-25 19:20:14 +00006904 NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0],
6905 Ops.size());
6906 }
6907 return DAG.getStore(NewChain, NewLd, St->getBasePtr(),
6908 St->getSrcValue(), St->getSrcValueOffset(),
6909 St->isVolatile(), St->getAlignment());
6910 }
6911
6912 // Otherwise, lower to two 32-bit copies.
Dan Gohman8181bd12008-07-27 21:46:04 +00006913 SDValue LoAddr = Ld->getBasePtr();
6914 SDValue HiAddr = DAG.getNode(ISD::ADD, MVT::i32, LoAddr,
Duncan Sands92c43912008-06-06 12:08:01 +00006915 DAG.getConstant(4, MVT::i32));
Dale Johannesend112b802008-02-25 19:20:14 +00006916
Dan Gohman8181bd12008-07-27 21:46:04 +00006917 SDValue LoLd = DAG.getLoad(MVT::i32, Ld->getChain(), LoAddr,
Dale Johannesend112b802008-02-25 19:20:14 +00006918 Ld->getSrcValue(), Ld->getSrcValueOffset(),
6919 Ld->isVolatile(), Ld->getAlignment());
Dan Gohman8181bd12008-07-27 21:46:04 +00006920 SDValue HiLd = DAG.getLoad(MVT::i32, Ld->getChain(), HiAddr,
Dale Johannesend112b802008-02-25 19:20:14 +00006921 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
6922 Ld->isVolatile(),
6923 MinAlign(Ld->getAlignment(), 4));
6924
Dan Gohman8181bd12008-07-27 21:46:04 +00006925 SDValue NewChain = LoLd.getValue(1);
Dale Johannesend112b802008-02-25 19:20:14 +00006926 if (TokenFactorIndex != -1) {
6927 Ops.push_back(LoLd);
6928 Ops.push_back(HiLd);
6929 NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0],
6930 Ops.size());
6931 }
6932
6933 LoAddr = St->getBasePtr();
6934 HiAddr = DAG.getNode(ISD::ADD, MVT::i32, LoAddr,
Duncan Sands92c43912008-06-06 12:08:01 +00006935 DAG.getConstant(4, MVT::i32));
Dale Johannesend112b802008-02-25 19:20:14 +00006936
Dan Gohman8181bd12008-07-27 21:46:04 +00006937 SDValue LoSt = DAG.getStore(NewChain, LoLd, LoAddr,
Chris Lattnerce84ae42008-02-22 02:09:43 +00006938 St->getSrcValue(), St->getSrcValueOffset(),
6939 St->isVolatile(), St->getAlignment());
Dan Gohman8181bd12008-07-27 21:46:04 +00006940 SDValue HiSt = DAG.getStore(NewChain, HiLd, HiAddr,
Gabor Greif825aa892008-08-28 23:19:51 +00006941 St->getSrcValue(),
6942 St->getSrcValueOffset() + 4,
Dale Johannesend112b802008-02-25 19:20:14 +00006943 St->isVolatile(),
6944 MinAlign(St->getAlignment(), 4));
6945 return DAG.getNode(ISD::TokenFactor, MVT::Other, LoSt, HiSt);
Chris Lattnerce84ae42008-02-22 02:09:43 +00006946 }
Chris Lattnerce84ae42008-02-22 02:09:43 +00006947 }
Dan Gohman8181bd12008-07-27 21:46:04 +00006948 return SDValue();
Chris Lattnerce84ae42008-02-22 02:09:43 +00006949}
6950
Chris Lattner470d5dc2008-01-25 06:14:17 +00006951/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
6952/// X86ISD::FXOR nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00006953static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner470d5dc2008-01-25 06:14:17 +00006954 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
6955 // F[X]OR(0.0, x) -> x
6956 // F[X]OR(x, 0.0) -> x
Chris Lattnerf82998f2008-01-25 05:46:26 +00006957 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
6958 if (C->getValueAPF().isPosZero())
6959 return N->getOperand(1);
6960 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
6961 if (C->getValueAPF().isPosZero())
6962 return N->getOperand(0);
Dan Gohman8181bd12008-07-27 21:46:04 +00006963 return SDValue();
Chris Lattnerf82998f2008-01-25 05:46:26 +00006964}
6965
6966/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00006967static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattnerf82998f2008-01-25 05:46:26 +00006968 // FAND(0.0, x) -> 0.0
6969 // FAND(x, 0.0) -> 0.0
6970 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
6971 if (C->getValueAPF().isPosZero())
6972 return N->getOperand(0);
6973 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
6974 if (C->getValueAPF().isPosZero())
6975 return N->getOperand(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00006976 return SDValue();
Chris Lattnerf82998f2008-01-25 05:46:26 +00006977}
6978
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006979
Dan Gohman8181bd12008-07-27 21:46:04 +00006980SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006981 DAGCombinerInfo &DCI) const {
6982 SelectionDAG &DAG = DCI.DAG;
6983 switch (N->getOpcode()) {
6984 default: break;
Evan Chengef7be082008-05-12 19:56:52 +00006985 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
6986 case ISD::BUILD_VECTOR:
6987 return PerformBuildVectorCombine(N, DAG, Subtarget, *this);
Chris Lattnerf82998f2008-01-25 05:46:26 +00006988 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng40ee6e52008-05-08 00:57:18 +00006989 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner470d5dc2008-01-25 06:14:17 +00006990 case X86ISD::FXOR:
Chris Lattnerf82998f2008-01-25 05:46:26 +00006991 case X86ISD::FOR: return PerformFORCombine(N, DAG);
6992 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006993 }
6994
Dan Gohman8181bd12008-07-27 21:46:04 +00006995 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006996}
6997
6998//===----------------------------------------------------------------------===//
6999// X86 Inline Assembly Support
7000//===----------------------------------------------------------------------===//
7001
7002/// getConstraintType - Given a constraint letter, return the type of
7003/// constraint it is for this target.
7004X86TargetLowering::ConstraintType
7005X86TargetLowering::getConstraintType(const std::string &Constraint) const {
7006 if (Constraint.size() == 1) {
7007 switch (Constraint[0]) {
7008 case 'A':
Chris Lattner267805f2008-03-11 19:06:29 +00007009 case 'f':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007010 case 'r':
7011 case 'R':
7012 case 'l':
7013 case 'q':
7014 case 'Q':
7015 case 'x':
Dale Johannesen9ab553f2008-04-01 00:57:48 +00007016 case 'y':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007017 case 'Y':
7018 return C_RegisterClass;
7019 default:
7020 break;
7021 }
7022 }
7023 return TargetLowering::getConstraintType(Constraint);
7024}
7025
Dale Johannesene99fc902008-01-29 02:21:21 +00007026/// LowerXConstraint - try to replace an X constraint, which matches anything,
7027/// with another that has more specific requirements based on the type of the
7028/// corresponding operand.
Chris Lattnereca405c2008-04-26 23:02:14 +00007029const char *X86TargetLowering::
Duncan Sands92c43912008-06-06 12:08:01 +00007030LowerXConstraint(MVT ConstraintVT) const {
Chris Lattnereca405c2008-04-26 23:02:14 +00007031 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
7032 // 'f' like normal targets.
Duncan Sands92c43912008-06-06 12:08:01 +00007033 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesene99fc902008-01-29 02:21:21 +00007034 if (Subtarget->hasSSE2())
Chris Lattnereca405c2008-04-26 23:02:14 +00007035 return "Y";
7036 if (Subtarget->hasSSE1())
7037 return "x";
7038 }
7039
7040 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesene99fc902008-01-29 02:21:21 +00007041}
7042
Chris Lattnera531abc2007-08-25 00:47:38 +00007043/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
7044/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman8181bd12008-07-27 21:46:04 +00007045void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattnera531abc2007-08-25 00:47:38 +00007046 char Constraint,
Dan Gohman8181bd12008-07-27 21:46:04 +00007047 std::vector<SDValue>&Ops,
Chris Lattnereca405c2008-04-26 23:02:14 +00007048 SelectionDAG &DAG) const {
Dan Gohman8181bd12008-07-27 21:46:04 +00007049 SDValue Result(0, 0);
Chris Lattnera531abc2007-08-25 00:47:38 +00007050
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007051 switch (Constraint) {
7052 default: break;
7053 case 'I':
7054 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattnera531abc2007-08-25 00:47:38 +00007055 if (C->getValue() <= 31) {
7056 Result = DAG.getTargetConstant(C->getValue(), Op.getValueType());
7057 break;
7058 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007059 }
Chris Lattnera531abc2007-08-25 00:47:38 +00007060 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007061 case 'N':
7062 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattnera531abc2007-08-25 00:47:38 +00007063 if (C->getValue() <= 255) {
7064 Result = DAG.getTargetConstant(C->getValue(), Op.getValueType());
7065 break;
7066 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007067 }
Chris Lattnera531abc2007-08-25 00:47:38 +00007068 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007069 case 'i': {
7070 // Literal immediates are always ok.
Chris Lattnera531abc2007-08-25 00:47:38 +00007071 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
7072 Result = DAG.getTargetConstant(CST->getValue(), Op.getValueType());
7073 break;
7074 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007075
7076 // If we are in non-pic codegen mode, we allow the address of a global (with
7077 // an optional displacement) to be used with 'i'.
7078 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
7079 int64_t Offset = 0;
7080
7081 // Match either (GA) or (GA+C)
7082 if (GA) {
7083 Offset = GA->getOffset();
7084 } else if (Op.getOpcode() == ISD::ADD) {
7085 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7086 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
7087 if (C && GA) {
7088 Offset = GA->getOffset()+C->getValue();
7089 } else {
7090 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7091 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
7092 if (C && GA)
7093 Offset = GA->getOffset()+C->getValue();
7094 else
7095 C = 0, GA = 0;
7096 }
7097 }
7098
7099 if (GA) {
7100 // If addressing this global requires a load (e.g. in PIC mode), we can't
7101 // match.
7102 if (Subtarget->GVRequiresExtraLoad(GA->getGlobal(), getTargetMachine(),
7103 false))
Chris Lattnera531abc2007-08-25 00:47:38 +00007104 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007105
7106 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
7107 Offset);
Chris Lattnera531abc2007-08-25 00:47:38 +00007108 Result = Op;
7109 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007110 }
7111
7112 // Otherwise, not valid for this mode.
Chris Lattnera531abc2007-08-25 00:47:38 +00007113 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007114 }
7115 }
Chris Lattnera531abc2007-08-25 00:47:38 +00007116
Gabor Greif1c80d112008-08-28 21:40:38 +00007117 if (Result.getNode()) {
Chris Lattnera531abc2007-08-25 00:47:38 +00007118 Ops.push_back(Result);
7119 return;
7120 }
7121 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007122}
7123
7124std::vector<unsigned> X86TargetLowering::
7125getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00007126 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007127 if (Constraint.size() == 1) {
7128 // FIXME: not handling fp-stack yet!
7129 switch (Constraint[0]) { // GCC X86 Constraint Letters
7130 default: break; // Unknown constraint letter
7131 case 'A': // EAX/EDX
7132 if (VT == MVT::i32 || VT == MVT::i64)
7133 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
7134 break;
7135 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
7136 case 'Q': // Q_REGS
7137 if (VT == MVT::i32)
7138 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
7139 else if (VT == MVT::i16)
7140 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
7141 else if (VT == MVT::i8)
Evan Chengf85c10f2007-08-13 23:27:11 +00007142 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner35032592007-11-04 06:51:12 +00007143 else if (VT == MVT::i64)
7144 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
7145 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007146 }
7147 }
7148
7149 return std::vector<unsigned>();
7150}
7151
7152std::pair<unsigned, const TargetRegisterClass*>
7153X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00007154 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007155 // First, see if this is a constraint that directly corresponds to an LLVM
7156 // register class.
7157 if (Constraint.size() == 1) {
7158 // GCC Constraint Letters
7159 switch (Constraint[0]) {
7160 default: break;
7161 case 'r': // GENERAL_REGS
7162 case 'R': // LEGACY_REGS
7163 case 'l': // INDEX_REGS
7164 if (VT == MVT::i64 && Subtarget->is64Bit())
7165 return std::make_pair(0U, X86::GR64RegisterClass);
7166 if (VT == MVT::i32)
7167 return std::make_pair(0U, X86::GR32RegisterClass);
7168 else if (VT == MVT::i16)
7169 return std::make_pair(0U, X86::GR16RegisterClass);
7170 else if (VT == MVT::i8)
7171 return std::make_pair(0U, X86::GR8RegisterClass);
7172 break;
Chris Lattner267805f2008-03-11 19:06:29 +00007173 case 'f': // FP Stack registers.
7174 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
7175 // value to the correct fpstack register class.
7176 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
7177 return std::make_pair(0U, X86::RFP32RegisterClass);
7178 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
7179 return std::make_pair(0U, X86::RFP64RegisterClass);
7180 return std::make_pair(0U, X86::RFP80RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007181 case 'y': // MMX_REGS if MMX allowed.
7182 if (!Subtarget->hasMMX()) break;
7183 return std::make_pair(0U, X86::VR64RegisterClass);
7184 break;
7185 case 'Y': // SSE_REGS if SSE2 allowed
7186 if (!Subtarget->hasSSE2()) break;
7187 // FALL THROUGH.
7188 case 'x': // SSE_REGS if SSE1 allowed
7189 if (!Subtarget->hasSSE1()) break;
Duncan Sands92c43912008-06-06 12:08:01 +00007190
7191 switch (VT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007192 default: break;
7193 // Scalar SSE types.
7194 case MVT::f32:
7195 case MVT::i32:
7196 return std::make_pair(0U, X86::FR32RegisterClass);
7197 case MVT::f64:
7198 case MVT::i64:
7199 return std::make_pair(0U, X86::FR64RegisterClass);
7200 // Vector types.
7201 case MVT::v16i8:
7202 case MVT::v8i16:
7203 case MVT::v4i32:
7204 case MVT::v2i64:
7205 case MVT::v4f32:
7206 case MVT::v2f64:
7207 return std::make_pair(0U, X86::VR128RegisterClass);
7208 }
7209 break;
7210 }
7211 }
7212
7213 // Use the default implementation in TargetLowering to convert the register
7214 // constraint into a member of a register class.
7215 std::pair<unsigned, const TargetRegisterClass*> Res;
7216 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
7217
7218 // Not found as a standard register?
7219 if (Res.second == 0) {
7220 // GCC calls "st(0)" just plain "st".
7221 if (StringsEqualNoCase("{st}", Constraint)) {
7222 Res.first = X86::ST0;
Chris Lattner3cfe51b2007-09-24 05:27:37 +00007223 Res.second = X86::RFP80RegisterClass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007224 }
7225
7226 return Res;
7227 }
7228
7229 // Otherwise, check to see if this is a register class of the wrong value
7230 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
7231 // turn into {ax},{dx}.
7232 if (Res.second->hasType(VT))
7233 return Res; // Correct type already, nothing to do.
7234
7235 // All of the single-register GCC register classes map their values onto
7236 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
7237 // really want an 8-bit or 32-bit register, map to the appropriate register
7238 // class and return the appropriate register.
Chris Lattnere9d7f792008-08-26 06:19:02 +00007239 if (Res.second == X86::GR16RegisterClass) {
7240 if (VT == MVT::i8) {
7241 unsigned DestReg = 0;
7242 switch (Res.first) {
7243 default: break;
7244 case X86::AX: DestReg = X86::AL; break;
7245 case X86::DX: DestReg = X86::DL; break;
7246 case X86::CX: DestReg = X86::CL; break;
7247 case X86::BX: DestReg = X86::BL; break;
7248 }
7249 if (DestReg) {
7250 Res.first = DestReg;
7251 Res.second = Res.second = X86::GR8RegisterClass;
7252 }
7253 } else if (VT == MVT::i32) {
7254 unsigned DestReg = 0;
7255 switch (Res.first) {
7256 default: break;
7257 case X86::AX: DestReg = X86::EAX; break;
7258 case X86::DX: DestReg = X86::EDX; break;
7259 case X86::CX: DestReg = X86::ECX; break;
7260 case X86::BX: DestReg = X86::EBX; break;
7261 case X86::SI: DestReg = X86::ESI; break;
7262 case X86::DI: DestReg = X86::EDI; break;
7263 case X86::BP: DestReg = X86::EBP; break;
7264 case X86::SP: DestReg = X86::ESP; break;
7265 }
7266 if (DestReg) {
7267 Res.first = DestReg;
7268 Res.second = Res.second = X86::GR32RegisterClass;
7269 }
7270 } else if (VT == MVT::i64) {
7271 unsigned DestReg = 0;
7272 switch (Res.first) {
7273 default: break;
7274 case X86::AX: DestReg = X86::RAX; break;
7275 case X86::DX: DestReg = X86::RDX; break;
7276 case X86::CX: DestReg = X86::RCX; break;
7277 case X86::BX: DestReg = X86::RBX; break;
7278 case X86::SI: DestReg = X86::RSI; break;
7279 case X86::DI: DestReg = X86::RDI; break;
7280 case X86::BP: DestReg = X86::RBP; break;
7281 case X86::SP: DestReg = X86::RSP; break;
7282 }
7283 if (DestReg) {
7284 Res.first = DestReg;
7285 Res.second = Res.second = X86::GR64RegisterClass;
7286 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007287 }
Chris Lattnere9d7f792008-08-26 06:19:02 +00007288 } else if (Res.second == X86::FR32RegisterClass ||
7289 Res.second == X86::FR64RegisterClass ||
7290 Res.second == X86::VR128RegisterClass) {
7291 // Handle references to XMM physical registers that got mapped into the
7292 // wrong class. This can happen with constraints like {xmm0} where the
7293 // target independent register mapper will just pick the first match it can
7294 // find, ignoring the required type.
7295 if (VT == MVT::f32)
7296 Res.second = X86::FR32RegisterClass;
7297 else if (VT == MVT::f64)
7298 Res.second = X86::FR64RegisterClass;
7299 else if (X86::VR128RegisterClass->hasType(VT))
7300 Res.second = X86::VR128RegisterClass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007301 }
7302
7303 return Res;
7304}