blob: f65be1cb179ea8d513495654de670fd347eb07a7 [file] [log] [blame]
Evan Chengb9803a82009-11-06 23:52:48 +00001//===-- ARMExpandPseudoInsts.cpp - Expand pseudo instructions -----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Bob Wilson656edcf2010-09-08 23:39:54 +000010// This file contains a pass that expands pseudo instructions into target
Evan Chengb9803a82009-11-06 23:52:48 +000011// instructions to allow proper scheduling, if-conversion, and other late
12// optimizations. This pass should be run after register allocation but before
Bob Wilson656edcf2010-09-08 23:39:54 +000013// the post-regalloc scheduling pass.
Evan Chengb9803a82009-11-06 23:52:48 +000014//
15//===----------------------------------------------------------------------===//
16
17#define DEBUG_TYPE "arm-pseudo"
18#include "ARM.h"
Jim Grosbach7032f922010-10-14 22:57:13 +000019#include "ARMAddressingModes.h"
Evan Chengb9803a82009-11-06 23:52:48 +000020#include "ARMBaseInstrInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000021#include "ARMBaseRegisterInfo.h"
22#include "ARMMachineFunctionInfo.h"
Jim Grosbach65dc3032010-10-06 21:16:16 +000023#include "ARMRegisterInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Chengb9803a82009-11-06 23:52:48 +000025#include "llvm/CodeGen/MachineFunctionPass.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000027#include "llvm/Target/TargetFrameInfo.h"
Chris Lattner4dbbe342010-07-20 21:17:29 +000028#include "llvm/Target/TargetRegisterInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000029#include "llvm/Support/raw_ostream.h" // FIXME: for debug only. remove!
Evan Chengb9803a82009-11-06 23:52:48 +000030using namespace llvm;
31
32namespace {
33 class ARMExpandPseudo : public MachineFunctionPass {
34 public:
35 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000036 ARMExpandPseudo() : MachineFunctionPass(ID) {}
Evan Chengb9803a82009-11-06 23:52:48 +000037
Jim Grosbache4ad3872010-10-19 23:27:08 +000038 const ARMBaseInstrInfo *TII;
Evan Chengd929f772010-05-13 00:17:02 +000039 const TargetRegisterInfo *TRI;
Evan Cheng893d7fe2010-11-12 23:03:38 +000040 const ARMSubtarget *STI;
Evan Chengb9803a82009-11-06 23:52:48 +000041
42 virtual bool runOnMachineFunction(MachineFunction &Fn);
43
44 virtual const char *getPassName() const {
45 return "ARM pseudo instruction expansion pass";
46 }
47
48 private:
Evan Cheng43130072010-05-12 23:13:12 +000049 void TransferImpOps(MachineInstr &OldMI,
50 MachineInstrBuilder &UseMI, MachineInstrBuilder &DefMI);
Evan Chengb9803a82009-11-06 23:52:48 +000051 bool ExpandMBB(MachineBasicBlock &MBB);
Bob Wilson8466fa12010-09-13 23:01:35 +000052 void ExpandVLD(MachineBasicBlock::iterator &MBBI);
53 void ExpandVST(MachineBasicBlock::iterator &MBBI);
54 void ExpandLaneOp(MachineBasicBlock::iterator &MBBI);
Bob Wilsonbd916c52010-09-13 23:55:10 +000055 void ExpandVTBL(MachineBasicBlock::iterator &MBBI,
56 unsigned Opc, bool IsExt, unsigned NumRegs);
Evan Chengb9803a82009-11-06 23:52:48 +000057 };
58 char ARMExpandPseudo::ID = 0;
59}
60
Evan Cheng43130072010-05-12 23:13:12 +000061/// TransferImpOps - Transfer implicit operands on the pseudo instruction to
62/// the instructions created from the expansion.
63void ARMExpandPseudo::TransferImpOps(MachineInstr &OldMI,
64 MachineInstrBuilder &UseMI,
65 MachineInstrBuilder &DefMI) {
66 const TargetInstrDesc &Desc = OldMI.getDesc();
67 for (unsigned i = Desc.getNumOperands(), e = OldMI.getNumOperands();
68 i != e; ++i) {
69 const MachineOperand &MO = OldMI.getOperand(i);
70 assert(MO.isReg() && MO.getReg());
71 if (MO.isUse())
Bob Wilson63569c92010-09-09 00:15:32 +000072 UseMI.addOperand(MO);
Evan Cheng43130072010-05-12 23:13:12 +000073 else
Bob Wilson63569c92010-09-09 00:15:32 +000074 DefMI.addOperand(MO);
Evan Cheng43130072010-05-12 23:13:12 +000075 }
76}
77
Bob Wilson8466fa12010-09-13 23:01:35 +000078namespace {
79 // Constants for register spacing in NEON load/store instructions.
80 // For quad-register load-lane and store-lane pseudo instructors, the
81 // spacing is initially assumed to be EvenDblSpc, and that is changed to
82 // OddDblSpc depending on the lane number operand.
83 enum NEONRegSpacing {
84 SingleSpc,
85 EvenDblSpc,
86 OddDblSpc
87 };
88
89 // Entries for NEON load/store information table. The table is sorted by
90 // PseudoOpc for fast binary-search lookups.
91 struct NEONLdStTableEntry {
92 unsigned PseudoOpc;
93 unsigned RealOpc;
94 bool IsLoad;
95 bool HasWriteBack;
96 NEONRegSpacing RegSpacing;
97 unsigned char NumRegs; // D registers loaded or stored
98 unsigned char RegElts; // elements per D register; used for lane ops
99
100 // Comparison methods for binary search of the table.
101 bool operator<(const NEONLdStTableEntry &TE) const {
102 return PseudoOpc < TE.PseudoOpc;
103 }
104 friend bool operator<(const NEONLdStTableEntry &TE, unsigned PseudoOpc) {
105 return TE.PseudoOpc < PseudoOpc;
106 }
Chandler Carruth100c2672010-10-23 08:10:43 +0000107 friend bool LLVM_ATTRIBUTE_UNUSED operator<(unsigned PseudoOpc,
108 const NEONLdStTableEntry &TE) {
Bob Wilson8466fa12010-09-13 23:01:35 +0000109 return PseudoOpc < TE.PseudoOpc;
110 }
111 };
112}
113
114static const NEONLdStTableEntry NEONLdStTable[] = {
Bob Wilson2a0e9742010-11-27 06:35:16 +0000115{ ARM::VLD1DUPq16Pseudo, ARM::VLD1DUPq16, true, false, SingleSpc, 2, 4},
116{ ARM::VLD1DUPq16Pseudo_UPD, ARM::VLD1DUPq16_UPD, true, true, SingleSpc, 2, 4},
117{ ARM::VLD1DUPq32Pseudo, ARM::VLD1DUPq32, true, false, SingleSpc, 2, 2},
118{ ARM::VLD1DUPq32Pseudo_UPD, ARM::VLD1DUPq32_UPD, true, true, SingleSpc, 2, 2},
119{ ARM::VLD1DUPq8Pseudo, ARM::VLD1DUPq8, true, false, SingleSpc, 2, 8},
120{ ARM::VLD1DUPq8Pseudo_UPD, ARM::VLD1DUPq8_UPD, true, true, SingleSpc, 2, 8},
121
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000122{ ARM::VLD1LNq16Pseudo, ARM::VLD1LNd16, true, false, EvenDblSpc, 1, 4 },
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000123{ ARM::VLD1LNq16Pseudo_UPD, ARM::VLD1LNd16_UPD, true, true, EvenDblSpc, 1, 4 },
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000124{ ARM::VLD1LNq32Pseudo, ARM::VLD1LNd32, true, false, EvenDblSpc, 1, 2 },
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000125{ ARM::VLD1LNq32Pseudo_UPD, ARM::VLD1LNd32_UPD, true, true, EvenDblSpc, 1, 2 },
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000126{ ARM::VLD1LNq8Pseudo, ARM::VLD1LNd8, true, false, EvenDblSpc, 1, 8 },
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000127{ ARM::VLD1LNq8Pseudo_UPD, ARM::VLD1LNd8_UPD, true, true, EvenDblSpc, 1, 8 },
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000128
Bob Wilson8466fa12010-09-13 23:01:35 +0000129{ ARM::VLD1d64QPseudo, ARM::VLD1d64Q, true, false, SingleSpc, 4, 1 },
130{ ARM::VLD1d64QPseudo_UPD, ARM::VLD1d64Q_UPD, true, true, SingleSpc, 4, 1 },
131{ ARM::VLD1d64TPseudo, ARM::VLD1d64T, true, false, SingleSpc, 3, 1 },
132{ ARM::VLD1d64TPseudo_UPD, ARM::VLD1d64T_UPD, true, true, SingleSpc, 3, 1 },
133
134{ ARM::VLD1q16Pseudo, ARM::VLD1q16, true, false, SingleSpc, 2, 4 },
135{ ARM::VLD1q16Pseudo_UPD, ARM::VLD1q16_UPD, true, true, SingleSpc, 2, 4 },
136{ ARM::VLD1q32Pseudo, ARM::VLD1q32, true, false, SingleSpc, 2, 2 },
137{ ARM::VLD1q32Pseudo_UPD, ARM::VLD1q32_UPD, true, true, SingleSpc, 2, 2 },
138{ ARM::VLD1q64Pseudo, ARM::VLD1q64, true, false, SingleSpc, 2, 1 },
139{ ARM::VLD1q64Pseudo_UPD, ARM::VLD1q64_UPD, true, true, SingleSpc, 2, 1 },
140{ ARM::VLD1q8Pseudo, ARM::VLD1q8, true, false, SingleSpc, 2, 8 },
141{ ARM::VLD1q8Pseudo_UPD, ARM::VLD1q8_UPD, true, true, SingleSpc, 2, 8 },
142
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000143{ ARM::VLD2DUPd16Pseudo, ARM::VLD2DUPd16, true, false, SingleSpc, 2, 4},
144{ ARM::VLD2DUPd16Pseudo_UPD, ARM::VLD2DUPd16_UPD, true, true, SingleSpc, 2, 4},
145{ ARM::VLD2DUPd32Pseudo, ARM::VLD2DUPd32, true, false, SingleSpc, 2, 2},
146{ ARM::VLD2DUPd32Pseudo_UPD, ARM::VLD2DUPd32_UPD, true, true, SingleSpc, 2, 2},
147{ ARM::VLD2DUPd8Pseudo, ARM::VLD2DUPd8, true, false, SingleSpc, 2, 8},
148{ ARM::VLD2DUPd8Pseudo_UPD, ARM::VLD2DUPd8_UPD, true, true, SingleSpc, 2, 8},
149
Bob Wilson8466fa12010-09-13 23:01:35 +0000150{ ARM::VLD2LNd16Pseudo, ARM::VLD2LNd16, true, false, SingleSpc, 2, 4 },
151{ ARM::VLD2LNd16Pseudo_UPD, ARM::VLD2LNd16_UPD, true, true, SingleSpc, 2, 4 },
152{ ARM::VLD2LNd32Pseudo, ARM::VLD2LNd32, true, false, SingleSpc, 2, 2 },
153{ ARM::VLD2LNd32Pseudo_UPD, ARM::VLD2LNd32_UPD, true, true, SingleSpc, 2, 2 },
154{ ARM::VLD2LNd8Pseudo, ARM::VLD2LNd8, true, false, SingleSpc, 2, 8 },
155{ ARM::VLD2LNd8Pseudo_UPD, ARM::VLD2LNd8_UPD, true, true, SingleSpc, 2, 8 },
156{ ARM::VLD2LNq16Pseudo, ARM::VLD2LNq16, true, false, EvenDblSpc, 2, 4 },
157{ ARM::VLD2LNq16Pseudo_UPD, ARM::VLD2LNq16_UPD, true, true, EvenDblSpc, 2, 4 },
158{ ARM::VLD2LNq32Pseudo, ARM::VLD2LNq32, true, false, EvenDblSpc, 2, 2 },
159{ ARM::VLD2LNq32Pseudo_UPD, ARM::VLD2LNq32_UPD, true, true, EvenDblSpc, 2, 2 },
160
161{ ARM::VLD2d16Pseudo, ARM::VLD2d16, true, false, SingleSpc, 2, 4 },
162{ ARM::VLD2d16Pseudo_UPD, ARM::VLD2d16_UPD, true, true, SingleSpc, 2, 4 },
163{ ARM::VLD2d32Pseudo, ARM::VLD2d32, true, false, SingleSpc, 2, 2 },
164{ ARM::VLD2d32Pseudo_UPD, ARM::VLD2d32_UPD, true, true, SingleSpc, 2, 2 },
165{ ARM::VLD2d8Pseudo, ARM::VLD2d8, true, false, SingleSpc, 2, 8 },
166{ ARM::VLD2d8Pseudo_UPD, ARM::VLD2d8_UPD, true, true, SingleSpc, 2, 8 },
167
168{ ARM::VLD2q16Pseudo, ARM::VLD2q16, true, false, SingleSpc, 4, 4 },
169{ ARM::VLD2q16Pseudo_UPD, ARM::VLD2q16_UPD, true, true, SingleSpc, 4, 4 },
170{ ARM::VLD2q32Pseudo, ARM::VLD2q32, true, false, SingleSpc, 4, 2 },
171{ ARM::VLD2q32Pseudo_UPD, ARM::VLD2q32_UPD, true, true, SingleSpc, 4, 2 },
172{ ARM::VLD2q8Pseudo, ARM::VLD2q8, true, false, SingleSpc, 4, 8 },
173{ ARM::VLD2q8Pseudo_UPD, ARM::VLD2q8_UPD, true, true, SingleSpc, 4, 8 },
174
175{ ARM::VLD3LNd16Pseudo, ARM::VLD3LNd16, true, false, SingleSpc, 3, 4 },
176{ ARM::VLD3LNd16Pseudo_UPD, ARM::VLD3LNd16_UPD, true, true, SingleSpc, 3, 4 },
177{ ARM::VLD3LNd32Pseudo, ARM::VLD3LNd32, true, false, SingleSpc, 3, 2 },
178{ ARM::VLD3LNd32Pseudo_UPD, ARM::VLD3LNd32_UPD, true, true, SingleSpc, 3, 2 },
179{ ARM::VLD3LNd8Pseudo, ARM::VLD3LNd8, true, false, SingleSpc, 3, 8 },
180{ ARM::VLD3LNd8Pseudo_UPD, ARM::VLD3LNd8_UPD, true, true, SingleSpc, 3, 8 },
181{ ARM::VLD3LNq16Pseudo, ARM::VLD3LNq16, true, false, EvenDblSpc, 3, 4 },
182{ ARM::VLD3LNq16Pseudo_UPD, ARM::VLD3LNq16_UPD, true, true, EvenDblSpc, 3, 4 },
183{ ARM::VLD3LNq32Pseudo, ARM::VLD3LNq32, true, false, EvenDblSpc, 3, 2 },
184{ ARM::VLD3LNq32Pseudo_UPD, ARM::VLD3LNq32_UPD, true, true, EvenDblSpc, 3, 2 },
185
186{ ARM::VLD3d16Pseudo, ARM::VLD3d16, true, false, SingleSpc, 3, 4 },
187{ ARM::VLD3d16Pseudo_UPD, ARM::VLD3d16_UPD, true, true, SingleSpc, 3, 4 },
188{ ARM::VLD3d32Pseudo, ARM::VLD3d32, true, false, SingleSpc, 3, 2 },
189{ ARM::VLD3d32Pseudo_UPD, ARM::VLD3d32_UPD, true, true, SingleSpc, 3, 2 },
190{ ARM::VLD3d8Pseudo, ARM::VLD3d8, true, false, SingleSpc, 3, 8 },
191{ ARM::VLD3d8Pseudo_UPD, ARM::VLD3d8_UPD, true, true, SingleSpc, 3, 8 },
192
193{ ARM::VLD3q16Pseudo_UPD, ARM::VLD3q16_UPD, true, true, EvenDblSpc, 3, 4 },
194{ ARM::VLD3q16oddPseudo_UPD, ARM::VLD3q16_UPD, true, true, OddDblSpc, 3, 4 },
195{ ARM::VLD3q32Pseudo_UPD, ARM::VLD3q32_UPD, true, true, EvenDblSpc, 3, 2 },
196{ ARM::VLD3q32oddPseudo_UPD, ARM::VLD3q32_UPD, true, true, OddDblSpc, 3, 2 },
197{ ARM::VLD3q8Pseudo_UPD, ARM::VLD3q8_UPD, true, true, EvenDblSpc, 3, 8 },
198{ ARM::VLD3q8oddPseudo_UPD, ARM::VLD3q8_UPD, true, true, OddDblSpc, 3, 8 },
199
200{ ARM::VLD4LNd16Pseudo, ARM::VLD4LNd16, true, false, SingleSpc, 4, 4 },
201{ ARM::VLD4LNd16Pseudo_UPD, ARM::VLD4LNd16_UPD, true, true, SingleSpc, 4, 4 },
202{ ARM::VLD4LNd32Pseudo, ARM::VLD4LNd32, true, false, SingleSpc, 4, 2 },
203{ ARM::VLD4LNd32Pseudo_UPD, ARM::VLD4LNd32_UPD, true, true, SingleSpc, 4, 2 },
204{ ARM::VLD4LNd8Pseudo, ARM::VLD4LNd8, true, false, SingleSpc, 4, 8 },
205{ ARM::VLD4LNd8Pseudo_UPD, ARM::VLD4LNd8_UPD, true, true, SingleSpc, 4, 8 },
206{ ARM::VLD4LNq16Pseudo, ARM::VLD4LNq16, true, false, EvenDblSpc, 4, 4 },
207{ ARM::VLD4LNq16Pseudo_UPD, ARM::VLD4LNq16_UPD, true, true, EvenDblSpc, 4, 4 },
208{ ARM::VLD4LNq32Pseudo, ARM::VLD4LNq32, true, false, EvenDblSpc, 4, 2 },
209{ ARM::VLD4LNq32Pseudo_UPD, ARM::VLD4LNq32_UPD, true, true, EvenDblSpc, 4, 2 },
210
211{ ARM::VLD4d16Pseudo, ARM::VLD4d16, true, false, SingleSpc, 4, 4 },
212{ ARM::VLD4d16Pseudo_UPD, ARM::VLD4d16_UPD, true, true, SingleSpc, 4, 4 },
213{ ARM::VLD4d32Pseudo, ARM::VLD4d32, true, false, SingleSpc, 4, 2 },
214{ ARM::VLD4d32Pseudo_UPD, ARM::VLD4d32_UPD, true, true, SingleSpc, 4, 2 },
215{ ARM::VLD4d8Pseudo, ARM::VLD4d8, true, false, SingleSpc, 4, 8 },
216{ ARM::VLD4d8Pseudo_UPD, ARM::VLD4d8_UPD, true, true, SingleSpc, 4, 8 },
217
218{ ARM::VLD4q16Pseudo_UPD, ARM::VLD4q16_UPD, true, true, EvenDblSpc, 4, 4 },
219{ ARM::VLD4q16oddPseudo_UPD, ARM::VLD4q16_UPD, true, true, OddDblSpc, 4, 4 },
220{ ARM::VLD4q32Pseudo_UPD, ARM::VLD4q32_UPD, true, true, EvenDblSpc, 4, 2 },
221{ ARM::VLD4q32oddPseudo_UPD, ARM::VLD4q32_UPD, true, true, OddDblSpc, 4, 2 },
222{ ARM::VLD4q8Pseudo_UPD, ARM::VLD4q8_UPD, true, true, EvenDblSpc, 4, 8 },
223{ ARM::VLD4q8oddPseudo_UPD, ARM::VLD4q8_UPD, true, true, OddDblSpc, 4, 8 },
224
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000225{ ARM::VST1LNq16Pseudo, ARM::VST1LNd16, false, false, EvenDblSpc, 1, 4 },
226{ ARM::VST1LNq16Pseudo_UPD, ARM::VST1LNd16_UPD,false, true, EvenDblSpc, 1, 4 },
227{ ARM::VST1LNq32Pseudo, ARM::VST1LNd32, false, false, EvenDblSpc, 1, 2 },
228{ ARM::VST1LNq32Pseudo_UPD, ARM::VST1LNd32_UPD,false, true, EvenDblSpc, 1, 2 },
229{ ARM::VST1LNq8Pseudo, ARM::VST1LNd8, false, false, EvenDblSpc, 1, 8 },
230{ ARM::VST1LNq8Pseudo_UPD, ARM::VST1LNd8_UPD, false, true, EvenDblSpc, 1, 8 },
231
Bob Wilson8466fa12010-09-13 23:01:35 +0000232{ ARM::VST1d64QPseudo, ARM::VST1d64Q, false, false, SingleSpc, 4, 1 },
233{ ARM::VST1d64QPseudo_UPD, ARM::VST1d64Q_UPD, false, true, SingleSpc, 4, 1 },
234{ ARM::VST1d64TPseudo, ARM::VST1d64T, false, false, SingleSpc, 3, 1 },
235{ ARM::VST1d64TPseudo_UPD, ARM::VST1d64T_UPD, false, true, SingleSpc, 3, 1 },
236
237{ ARM::VST1q16Pseudo, ARM::VST1q16, false, false, SingleSpc, 2, 4 },
238{ ARM::VST1q16Pseudo_UPD, ARM::VST1q16_UPD, false, true, SingleSpc, 2, 4 },
239{ ARM::VST1q32Pseudo, ARM::VST1q32, false, false, SingleSpc, 2, 2 },
240{ ARM::VST1q32Pseudo_UPD, ARM::VST1q32_UPD, false, true, SingleSpc, 2, 2 },
241{ ARM::VST1q64Pseudo, ARM::VST1q64, false, false, SingleSpc, 2, 1 },
242{ ARM::VST1q64Pseudo_UPD, ARM::VST1q64_UPD, false, true, SingleSpc, 2, 1 },
243{ ARM::VST1q8Pseudo, ARM::VST1q8, false, false, SingleSpc, 2, 8 },
244{ ARM::VST1q8Pseudo_UPD, ARM::VST1q8_UPD, false, true, SingleSpc, 2, 8 },
245
246{ ARM::VST2LNd16Pseudo, ARM::VST2LNd16, false, false, SingleSpc, 2, 4 },
247{ ARM::VST2LNd16Pseudo_UPD, ARM::VST2LNd16_UPD, false, true, SingleSpc, 2, 4 },
248{ ARM::VST2LNd32Pseudo, ARM::VST2LNd32, false, false, SingleSpc, 2, 2 },
249{ ARM::VST2LNd32Pseudo_UPD, ARM::VST2LNd32_UPD, false, true, SingleSpc, 2, 2 },
250{ ARM::VST2LNd8Pseudo, ARM::VST2LNd8, false, false, SingleSpc, 2, 8 },
251{ ARM::VST2LNd8Pseudo_UPD, ARM::VST2LNd8_UPD, false, true, SingleSpc, 2, 8 },
252{ ARM::VST2LNq16Pseudo, ARM::VST2LNq16, false, false, EvenDblSpc, 2, 4},
253{ ARM::VST2LNq16Pseudo_UPD, ARM::VST2LNq16_UPD, false, true, EvenDblSpc, 2, 4},
254{ ARM::VST2LNq32Pseudo, ARM::VST2LNq32, false, false, EvenDblSpc, 2, 2},
255{ ARM::VST2LNq32Pseudo_UPD, ARM::VST2LNq32_UPD, false, true, EvenDblSpc, 2, 2},
256
257{ ARM::VST2d16Pseudo, ARM::VST2d16, false, false, SingleSpc, 2, 4 },
258{ ARM::VST2d16Pseudo_UPD, ARM::VST2d16_UPD, false, true, SingleSpc, 2, 4 },
259{ ARM::VST2d32Pseudo, ARM::VST2d32, false, false, SingleSpc, 2, 2 },
260{ ARM::VST2d32Pseudo_UPD, ARM::VST2d32_UPD, false, true, SingleSpc, 2, 2 },
261{ ARM::VST2d8Pseudo, ARM::VST2d8, false, false, SingleSpc, 2, 8 },
262{ ARM::VST2d8Pseudo_UPD, ARM::VST2d8_UPD, false, true, SingleSpc, 2, 8 },
263
264{ ARM::VST2q16Pseudo, ARM::VST2q16, false, false, SingleSpc, 4, 4 },
265{ ARM::VST2q16Pseudo_UPD, ARM::VST2q16_UPD, false, true, SingleSpc, 4, 4 },
266{ ARM::VST2q32Pseudo, ARM::VST2q32, false, false, SingleSpc, 4, 2 },
267{ ARM::VST2q32Pseudo_UPD, ARM::VST2q32_UPD, false, true, SingleSpc, 4, 2 },
268{ ARM::VST2q8Pseudo, ARM::VST2q8, false, false, SingleSpc, 4, 8 },
269{ ARM::VST2q8Pseudo_UPD, ARM::VST2q8_UPD, false, true, SingleSpc, 4, 8 },
270
271{ ARM::VST3LNd16Pseudo, ARM::VST3LNd16, false, false, SingleSpc, 3, 4 },
272{ ARM::VST3LNd16Pseudo_UPD, ARM::VST3LNd16_UPD, false, true, SingleSpc, 3, 4 },
273{ ARM::VST3LNd32Pseudo, ARM::VST3LNd32, false, false, SingleSpc, 3, 2 },
274{ ARM::VST3LNd32Pseudo_UPD, ARM::VST3LNd32_UPD, false, true, SingleSpc, 3, 2 },
275{ ARM::VST3LNd8Pseudo, ARM::VST3LNd8, false, false, SingleSpc, 3, 8 },
276{ ARM::VST3LNd8Pseudo_UPD, ARM::VST3LNd8_UPD, false, true, SingleSpc, 3, 8 },
277{ ARM::VST3LNq16Pseudo, ARM::VST3LNq16, false, false, EvenDblSpc, 3, 4},
278{ ARM::VST3LNq16Pseudo_UPD, ARM::VST3LNq16_UPD, false, true, EvenDblSpc, 3, 4},
279{ ARM::VST3LNq32Pseudo, ARM::VST3LNq32, false, false, EvenDblSpc, 3, 2},
280{ ARM::VST3LNq32Pseudo_UPD, ARM::VST3LNq32_UPD, false, true, EvenDblSpc, 3, 2},
281
282{ ARM::VST3d16Pseudo, ARM::VST3d16, false, false, SingleSpc, 3, 4 },
283{ ARM::VST3d16Pseudo_UPD, ARM::VST3d16_UPD, false, true, SingleSpc, 3, 4 },
284{ ARM::VST3d32Pseudo, ARM::VST3d32, false, false, SingleSpc, 3, 2 },
285{ ARM::VST3d32Pseudo_UPD, ARM::VST3d32_UPD, false, true, SingleSpc, 3, 2 },
286{ ARM::VST3d8Pseudo, ARM::VST3d8, false, false, SingleSpc, 3, 8 },
287{ ARM::VST3d8Pseudo_UPD, ARM::VST3d8_UPD, false, true, SingleSpc, 3, 8 },
288
289{ ARM::VST3q16Pseudo_UPD, ARM::VST3q16_UPD, false, true, EvenDblSpc, 3, 4 },
290{ ARM::VST3q16oddPseudo_UPD, ARM::VST3q16_UPD, false, true, OddDblSpc, 3, 4 },
291{ ARM::VST3q32Pseudo_UPD, ARM::VST3q32_UPD, false, true, EvenDblSpc, 3, 2 },
292{ ARM::VST3q32oddPseudo_UPD, ARM::VST3q32_UPD, false, true, OddDblSpc, 3, 2 },
293{ ARM::VST3q8Pseudo_UPD, ARM::VST3q8_UPD, false, true, EvenDblSpc, 3, 8 },
294{ ARM::VST3q8oddPseudo_UPD, ARM::VST3q8_UPD, false, true, OddDblSpc, 3, 8 },
295
296{ ARM::VST4LNd16Pseudo, ARM::VST4LNd16, false, false, SingleSpc, 4, 4 },
297{ ARM::VST4LNd16Pseudo_UPD, ARM::VST4LNd16_UPD, false, true, SingleSpc, 4, 4 },
298{ ARM::VST4LNd32Pseudo, ARM::VST4LNd32, false, false, SingleSpc, 4, 2 },
299{ ARM::VST4LNd32Pseudo_UPD, ARM::VST4LNd32_UPD, false, true, SingleSpc, 4, 2 },
300{ ARM::VST4LNd8Pseudo, ARM::VST4LNd8, false, false, SingleSpc, 4, 8 },
301{ ARM::VST4LNd8Pseudo_UPD, ARM::VST4LNd8_UPD, false, true, SingleSpc, 4, 8 },
302{ ARM::VST4LNq16Pseudo, ARM::VST4LNq16, false, false, EvenDblSpc, 4, 4},
303{ ARM::VST4LNq16Pseudo_UPD, ARM::VST4LNq16_UPD, false, true, EvenDblSpc, 4, 4},
304{ ARM::VST4LNq32Pseudo, ARM::VST4LNq32, false, false, EvenDblSpc, 4, 2},
305{ ARM::VST4LNq32Pseudo_UPD, ARM::VST4LNq32_UPD, false, true, EvenDblSpc, 4, 2},
306
307{ ARM::VST4d16Pseudo, ARM::VST4d16, false, false, SingleSpc, 4, 4 },
308{ ARM::VST4d16Pseudo_UPD, ARM::VST4d16_UPD, false, true, SingleSpc, 4, 4 },
309{ ARM::VST4d32Pseudo, ARM::VST4d32, false, false, SingleSpc, 4, 2 },
310{ ARM::VST4d32Pseudo_UPD, ARM::VST4d32_UPD, false, true, SingleSpc, 4, 2 },
311{ ARM::VST4d8Pseudo, ARM::VST4d8, false, false, SingleSpc, 4, 8 },
312{ ARM::VST4d8Pseudo_UPD, ARM::VST4d8_UPD, false, true, SingleSpc, 4, 8 },
313
314{ ARM::VST4q16Pseudo_UPD, ARM::VST4q16_UPD, false, true, EvenDblSpc, 4, 4 },
315{ ARM::VST4q16oddPseudo_UPD, ARM::VST4q16_UPD, false, true, OddDblSpc, 4, 4 },
316{ ARM::VST4q32Pseudo_UPD, ARM::VST4q32_UPD, false, true, EvenDblSpc, 4, 2 },
317{ ARM::VST4q32oddPseudo_UPD, ARM::VST4q32_UPD, false, true, OddDblSpc, 4, 2 },
318{ ARM::VST4q8Pseudo_UPD, ARM::VST4q8_UPD, false, true, EvenDblSpc, 4, 8 },
319{ ARM::VST4q8oddPseudo_UPD , ARM::VST4q8_UPD, false, true, OddDblSpc, 4, 8 }
320};
321
322/// LookupNEONLdSt - Search the NEONLdStTable for information about a NEON
323/// load or store pseudo instruction.
324static const NEONLdStTableEntry *LookupNEONLdSt(unsigned Opcode) {
325 unsigned NumEntries = array_lengthof(NEONLdStTable);
326
327#ifndef NDEBUG
328 // Make sure the table is sorted.
329 static bool TableChecked = false;
330 if (!TableChecked) {
331 for (unsigned i = 0; i != NumEntries-1; ++i)
332 assert(NEONLdStTable[i] < NEONLdStTable[i+1] &&
333 "NEONLdStTable is not sorted!");
334 TableChecked = true;
335 }
336#endif
337
338 const NEONLdStTableEntry *I =
339 std::lower_bound(NEONLdStTable, NEONLdStTable + NumEntries, Opcode);
340 if (I != NEONLdStTable + NumEntries && I->PseudoOpc == Opcode)
341 return I;
342 return NULL;
343}
344
345/// GetDSubRegs - Get 4 D subregisters of a Q, QQ, or QQQQ register,
346/// corresponding to the specified register spacing. Not all of the results
347/// are necessarily valid, e.g., a Q register only has 2 D subregisters.
348static void GetDSubRegs(unsigned Reg, NEONRegSpacing RegSpc,
349 const TargetRegisterInfo *TRI, unsigned &D0,
350 unsigned &D1, unsigned &D2, unsigned &D3) {
351 if (RegSpc == SingleSpc) {
352 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
353 D1 = TRI->getSubReg(Reg, ARM::dsub_1);
354 D2 = TRI->getSubReg(Reg, ARM::dsub_2);
355 D3 = TRI->getSubReg(Reg, ARM::dsub_3);
356 } else if (RegSpc == EvenDblSpc) {
357 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
358 D1 = TRI->getSubReg(Reg, ARM::dsub_2);
359 D2 = TRI->getSubReg(Reg, ARM::dsub_4);
360 D3 = TRI->getSubReg(Reg, ARM::dsub_6);
361 } else {
362 assert(RegSpc == OddDblSpc && "unknown register spacing");
363 D0 = TRI->getSubReg(Reg, ARM::dsub_1);
364 D1 = TRI->getSubReg(Reg, ARM::dsub_3);
365 D2 = TRI->getSubReg(Reg, ARM::dsub_5);
366 D3 = TRI->getSubReg(Reg, ARM::dsub_7);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000367 }
Bob Wilson8466fa12010-09-13 23:01:35 +0000368}
369
Bob Wilson82a9c842010-09-02 16:17:29 +0000370/// ExpandVLD - Translate VLD pseudo instructions with Q, QQ or QQQQ register
371/// operands to real VLD instructions with D register operands.
Bob Wilson8466fa12010-09-13 23:01:35 +0000372void ARMExpandPseudo::ExpandVLD(MachineBasicBlock::iterator &MBBI) {
Bob Wilsonffde0802010-09-02 16:00:54 +0000373 MachineInstr &MI = *MBBI;
374 MachineBasicBlock &MBB = *MI.getParent();
375
Bob Wilson8466fa12010-09-13 23:01:35 +0000376 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
377 assert(TableEntry && TableEntry->IsLoad && "NEONLdStTable lookup failed");
378 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
379 unsigned NumRegs = TableEntry->NumRegs;
380
381 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
382 TII->get(TableEntry->RealOpc));
Bob Wilsonffde0802010-09-02 16:00:54 +0000383 unsigned OpIdx = 0;
384
385 bool DstIsDead = MI.getOperand(OpIdx).isDead();
386 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
387 unsigned D0, D1, D2, D3;
Bob Wilson8466fa12010-09-13 23:01:35 +0000388 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilsonf5721912010-09-03 18:16:02 +0000389 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
390 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000391 if (NumRegs > 2)
Bob Wilsonf5721912010-09-03 18:16:02 +0000392 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000393 if (NumRegs > 3)
Bob Wilsonf5721912010-09-03 18:16:02 +0000394 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000395
Bob Wilson8466fa12010-09-13 23:01:35 +0000396 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000397 MIB.addOperand(MI.getOperand(OpIdx++));
398
Bob Wilsonffde0802010-09-02 16:00:54 +0000399 // Copy the addrmode6 operands.
Bob Wilson63569c92010-09-09 00:15:32 +0000400 MIB.addOperand(MI.getOperand(OpIdx++));
401 MIB.addOperand(MI.getOperand(OpIdx++));
402 // Copy the am6offset operand.
Bob Wilson8466fa12010-09-13 23:01:35 +0000403 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000404 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonffde0802010-09-02 16:00:54 +0000405
Bob Wilson19d644d2010-09-09 00:38:32 +0000406 // For an instruction writing double-spaced subregs, the pseudo instruction
Bob Wilson823611b2010-09-16 04:25:37 +0000407 // has an extra operand that is a use of the super-register. Record the
408 // operand index and skip over it.
409 unsigned SrcOpIdx = 0;
410 if (RegSpc == EvenDblSpc || RegSpc == OddDblSpc)
411 SrcOpIdx = OpIdx++;
412
413 // Copy the predicate operands.
414 MIB.addOperand(MI.getOperand(OpIdx++));
415 MIB.addOperand(MI.getOperand(OpIdx++));
416
417 // Copy the super-register source operand used for double-spaced subregs over
Bob Wilson19d644d2010-09-09 00:38:32 +0000418 // to the new instruction as an implicit operand.
Bob Wilson823611b2010-09-16 04:25:37 +0000419 if (SrcOpIdx != 0) {
420 MachineOperand MO = MI.getOperand(SrcOpIdx);
Bob Wilson19d644d2010-09-09 00:38:32 +0000421 MO.setImplicit(true);
422 MIB.addOperand(MO);
423 }
Bob Wilsonf5721912010-09-03 18:16:02 +0000424 // Add an implicit def for the super-register.
425 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
Bob Wilson19d644d2010-09-09 00:38:32 +0000426 TransferImpOps(MI, MIB, MIB);
Bob Wilsonffde0802010-09-02 16:00:54 +0000427 MI.eraseFromParent();
428}
429
Bob Wilson01ba4612010-08-26 18:51:29 +0000430/// ExpandVST - Translate VST pseudo instructions with Q, QQ or QQQQ register
431/// operands to real VST instructions with D register operands.
Bob Wilson8466fa12010-09-13 23:01:35 +0000432void ARMExpandPseudo::ExpandVST(MachineBasicBlock::iterator &MBBI) {
Bob Wilson709d5922010-08-25 23:27:42 +0000433 MachineInstr &MI = *MBBI;
434 MachineBasicBlock &MBB = *MI.getParent();
435
Bob Wilson8466fa12010-09-13 23:01:35 +0000436 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
437 assert(TableEntry && !TableEntry->IsLoad && "NEONLdStTable lookup failed");
438 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
439 unsigned NumRegs = TableEntry->NumRegs;
440
441 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
442 TII->get(TableEntry->RealOpc));
Bob Wilson709d5922010-08-25 23:27:42 +0000443 unsigned OpIdx = 0;
Bob Wilson8466fa12010-09-13 23:01:35 +0000444 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000445 MIB.addOperand(MI.getOperand(OpIdx++));
446
Bob Wilson709d5922010-08-25 23:27:42 +0000447 // Copy the addrmode6 operands.
Bob Wilson63569c92010-09-09 00:15:32 +0000448 MIB.addOperand(MI.getOperand(OpIdx++));
449 MIB.addOperand(MI.getOperand(OpIdx++));
450 // Copy the am6offset operand.
Bob Wilson8466fa12010-09-13 23:01:35 +0000451 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000452 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilson709d5922010-08-25 23:27:42 +0000453
454 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
Bob Wilson823611b2010-09-16 04:25:37 +0000455 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bob Wilson709d5922010-08-25 23:27:42 +0000456 unsigned D0, D1, D2, D3;
Bob Wilson8466fa12010-09-13 23:01:35 +0000457 GetDSubRegs(SrcReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilson7e701972010-08-30 18:10:48 +0000458 MIB.addReg(D0).addReg(D1);
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000459 if (NumRegs > 2)
Bob Wilson7e701972010-08-30 18:10:48 +0000460 MIB.addReg(D2);
Bob Wilson01ba4612010-08-26 18:51:29 +0000461 if (NumRegs > 3)
Bob Wilson7e701972010-08-30 18:10:48 +0000462 MIB.addReg(D3);
Bob Wilson823611b2010-09-16 04:25:37 +0000463
464 // Copy the predicate operands.
465 MIB.addOperand(MI.getOperand(OpIdx++));
466 MIB.addOperand(MI.getOperand(OpIdx++));
467
Bob Wilson7e701972010-08-30 18:10:48 +0000468 if (SrcIsKill)
469 // Add an implicit kill for the super-reg.
470 (*MIB).addRegisterKilled(SrcReg, TRI, true);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000471 TransferImpOps(MI, MIB, MIB);
Bob Wilson709d5922010-08-25 23:27:42 +0000472 MI.eraseFromParent();
473}
474
Bob Wilson8466fa12010-09-13 23:01:35 +0000475/// ExpandLaneOp - Translate VLD*LN and VST*LN instructions with Q, QQ or QQQQ
476/// register operands to real instructions with D register operands.
477void ARMExpandPseudo::ExpandLaneOp(MachineBasicBlock::iterator &MBBI) {
478 MachineInstr &MI = *MBBI;
479 MachineBasicBlock &MBB = *MI.getParent();
480
481 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
482 assert(TableEntry && "NEONLdStTable lookup failed");
483 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
484 unsigned NumRegs = TableEntry->NumRegs;
485 unsigned RegElts = TableEntry->RegElts;
486
487 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
488 TII->get(TableEntry->RealOpc));
489 unsigned OpIdx = 0;
490 // The lane operand is always the 3rd from last operand, before the 2
491 // predicate operands.
492 unsigned Lane = MI.getOperand(MI.getDesc().getNumOperands() - 3).getImm();
493
494 // Adjust the lane and spacing as needed for Q registers.
495 assert(RegSpc != OddDblSpc && "unexpected register spacing for VLD/VST-lane");
496 if (RegSpc == EvenDblSpc && Lane >= RegElts) {
497 RegSpc = OddDblSpc;
498 Lane -= RegElts;
499 }
500 assert(Lane < RegElts && "out of range lane for VLD/VST-lane");
501
Bob Wilsonfe3ac082010-09-14 21:12:05 +0000502 unsigned D0, D1, D2, D3;
503 unsigned DstReg = 0;
504 bool DstIsDead = false;
Bob Wilson8466fa12010-09-13 23:01:35 +0000505 if (TableEntry->IsLoad) {
506 DstIsDead = MI.getOperand(OpIdx).isDead();
507 DstReg = MI.getOperand(OpIdx++).getReg();
508 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000509 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
510 if (NumRegs > 1)
511 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilson8466fa12010-09-13 23:01:35 +0000512 if (NumRegs > 2)
513 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
514 if (NumRegs > 3)
515 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
516 }
517
518 if (TableEntry->HasWriteBack)
519 MIB.addOperand(MI.getOperand(OpIdx++));
520
521 // Copy the addrmode6 operands.
522 MIB.addOperand(MI.getOperand(OpIdx++));
523 MIB.addOperand(MI.getOperand(OpIdx++));
524 // Copy the am6offset operand.
525 if (TableEntry->HasWriteBack)
526 MIB.addOperand(MI.getOperand(OpIdx++));
527
528 // Grab the super-register source.
529 MachineOperand MO = MI.getOperand(OpIdx++);
530 if (!TableEntry->IsLoad)
531 GetDSubRegs(MO.getReg(), RegSpc, TRI, D0, D1, D2, D3);
532
533 // Add the subregs as sources of the new instruction.
534 unsigned SrcFlags = (getUndefRegState(MO.isUndef()) |
535 getKillRegState(MO.isKill()));
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000536 MIB.addReg(D0, SrcFlags);
537 if (NumRegs > 1)
538 MIB.addReg(D1, SrcFlags);
Bob Wilson8466fa12010-09-13 23:01:35 +0000539 if (NumRegs > 2)
540 MIB.addReg(D2, SrcFlags);
541 if (NumRegs > 3)
542 MIB.addReg(D3, SrcFlags);
543
544 // Add the lane number operand.
545 MIB.addImm(Lane);
Bob Wilson823611b2010-09-16 04:25:37 +0000546 OpIdx += 1;
Bob Wilson8466fa12010-09-13 23:01:35 +0000547
Bob Wilson823611b2010-09-16 04:25:37 +0000548 // Copy the predicate operands.
549 MIB.addOperand(MI.getOperand(OpIdx++));
550 MIB.addOperand(MI.getOperand(OpIdx++));
551
Bob Wilson8466fa12010-09-13 23:01:35 +0000552 // Copy the super-register source to be an implicit source.
553 MO.setImplicit(true);
554 MIB.addOperand(MO);
555 if (TableEntry->IsLoad)
556 // Add an implicit def for the super-register.
557 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
558 TransferImpOps(MI, MIB, MIB);
559 MI.eraseFromParent();
560}
561
Bob Wilsonbd916c52010-09-13 23:55:10 +0000562/// ExpandVTBL - Translate VTBL and VTBX pseudo instructions with Q or QQ
563/// register operands to real instructions with D register operands.
564void ARMExpandPseudo::ExpandVTBL(MachineBasicBlock::iterator &MBBI,
565 unsigned Opc, bool IsExt, unsigned NumRegs) {
566 MachineInstr &MI = *MBBI;
567 MachineBasicBlock &MBB = *MI.getParent();
568
569 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc));
570 unsigned OpIdx = 0;
571
572 // Transfer the destination register operand.
573 MIB.addOperand(MI.getOperand(OpIdx++));
574 if (IsExt)
575 MIB.addOperand(MI.getOperand(OpIdx++));
576
577 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
578 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
579 unsigned D0, D1, D2, D3;
580 GetDSubRegs(SrcReg, SingleSpc, TRI, D0, D1, D2, D3);
581 MIB.addReg(D0).addReg(D1);
582 if (NumRegs > 2)
583 MIB.addReg(D2);
584 if (NumRegs > 3)
585 MIB.addReg(D3);
586
587 // Copy the other source register operand.
Bob Wilson823611b2010-09-16 04:25:37 +0000588 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonbd916c52010-09-13 23:55:10 +0000589
Bob Wilson823611b2010-09-16 04:25:37 +0000590 // Copy the predicate operands.
591 MIB.addOperand(MI.getOperand(OpIdx++));
592 MIB.addOperand(MI.getOperand(OpIdx++));
593
Bob Wilsonbd916c52010-09-13 23:55:10 +0000594 if (SrcIsKill)
595 // Add an implicit kill for the super-reg.
596 (*MIB).addRegisterKilled(SrcReg, TRI, true);
597 TransferImpOps(MI, MIB, MIB);
598 MI.eraseFromParent();
599}
600
Evan Chengb9803a82009-11-06 23:52:48 +0000601bool ARMExpandPseudo::ExpandMBB(MachineBasicBlock &MBB) {
602 bool Modified = false;
603
604 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
605 while (MBBI != E) {
606 MachineInstr &MI = *MBBI;
Chris Lattner7896c9f2009-12-03 00:50:42 +0000607 MachineBasicBlock::iterator NMBBI = llvm::next(MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +0000608
Bob Wilson709d5922010-08-25 23:27:42 +0000609 bool ModifiedOp = true;
Evan Chengb9803a82009-11-06 23:52:48 +0000610 unsigned Opcode = MI.getOpcode();
611 switch (Opcode) {
Bob Wilson709d5922010-08-25 23:27:42 +0000612 default:
613 ModifiedOp = false;
614 break;
615
Jim Grosbache4ad3872010-10-19 23:27:08 +0000616 case ARM::Int_eh_sjlj_dispatchsetup: {
617 MachineFunction &MF = *MI.getParent()->getParent();
618 const ARMBaseInstrInfo *AII =
619 static_cast<const ARMBaseInstrInfo*>(TII);
620 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
621 // For functions using a base pointer, we rematerialize it (via the frame
622 // pointer) here since eh.sjlj.setjmp and eh.sjlj.longjmp don't do it
623 // for us. Otherwise, expand to nothing.
624 if (RI.hasBasePointer(MF)) {
625 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
626 int32_t NumBytes = AFI->getFramePtrSpillOffset();
627 unsigned FramePtr = RI.getFrameRegister(MF);
Benjamin Kramer7920d962010-11-19 16:36:02 +0000628 assert(MF.getTarget().getFrameInfo()->hasFP(MF) &&
629 "base pointer without frame pointer?");
Jim Grosbache4ad3872010-10-19 23:27:08 +0000630
631 if (AFI->isThumb2Function()) {
632 llvm::emitT2RegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
633 FramePtr, -NumBytes, ARMCC::AL, 0, *TII);
634 } else if (AFI->isThumbFunction()) {
635 llvm::emitThumbRegPlusImmediate(MBB, MBBI, ARM::R6,
636 FramePtr, -NumBytes,
637 *TII, RI, MI.getDebugLoc());
638 } else {
639 llvm::emitARMRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
640 FramePtr, -NumBytes, ARMCC::AL, 0,
641 *TII);
642 }
Jim Grosbach8b95c3e2010-10-20 00:02:50 +0000643 // If there's dynamic realignment, adjust for it.
Jim Grosbachb8e67fc2010-10-20 01:10:01 +0000644 if (RI.needsStackRealignment(MF)) {
Jim Grosbach8b95c3e2010-10-20 00:02:50 +0000645 MachineFrameInfo *MFI = MF.getFrameInfo();
646 unsigned MaxAlign = MFI->getMaxAlignment();
647 assert (!AFI->isThumb1OnlyFunction());
648 // Emit bic r6, r6, MaxAlign
649 unsigned bicOpc = AFI->isThumbFunction() ?
650 ARM::t2BICri : ARM::BICri;
651 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
652 TII->get(bicOpc), ARM::R6)
653 .addReg(ARM::R6, RegState::Kill)
654 .addImm(MaxAlign-1)));
655 }
Jim Grosbache4ad3872010-10-19 23:27:08 +0000656
657 }
658 MI.eraseFromParent();
659 break;
660 }
661
Jim Grosbach7032f922010-10-14 22:57:13 +0000662 case ARM::MOVsrl_flag:
663 case ARM::MOVsra_flag: {
664 // These are just fancy MOVs insructions.
Duncan Sandsdbbd99f2010-10-21 16:06:28 +0000665 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVs),
666 MI.getOperand(0).getReg())
667 .addOperand(MI.getOperand(1))
668 .addReg(0)
669 .addImm(ARM_AM::getSORegOpc((Opcode == ARM::MOVsrl_flag ? ARM_AM::lsr
670 : ARM_AM::asr), 1)))
671 .addReg(ARM::CPSR, RegState::Define);
Jim Grosbach7032f922010-10-14 22:57:13 +0000672 MI.eraseFromParent();
673 break;
674 }
675 case ARM::RRX: {
676 // This encodes as "MOVs Rd, Rm, rrx
677 MachineInstrBuilder MIB =
678 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVs),
679 MI.getOperand(0).getReg())
680 .addOperand(MI.getOperand(1))
681 .addOperand(MI.getOperand(1))
682 .addImm(ARM_AM::getSORegOpc(ARM_AM::rrx, 0)))
683 .addReg(0);
684 TransferImpOps(MI, MIB, MIB);
685 MI.eraseFromParent();
686 break;
687 }
Bob Wilsonbd916c52010-09-13 23:55:10 +0000688 case ARM::tLDRpci_pic:
Evan Chengb9803a82009-11-06 23:52:48 +0000689 case ARM::t2LDRpci_pic: {
690 unsigned NewLdOpc = (Opcode == ARM::tLDRpci_pic)
691 ? ARM::tLDRpci : ARM::t2LDRpci;
692 unsigned DstReg = MI.getOperand(0).getReg();
Evan Cheng43130072010-05-12 23:13:12 +0000693 bool DstIsDead = MI.getOperand(0).isDead();
694 MachineInstrBuilder MIB1 =
695 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
696 TII->get(NewLdOpc), DstReg)
697 .addOperand(MI.getOperand(1)));
698 (*MIB1).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
699 MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
700 TII->get(ARM::tPICADD))
Bob Wilson01b35c22010-10-15 18:25:59 +0000701 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
Evan Cheng43130072010-05-12 23:13:12 +0000702 .addReg(DstReg)
703 .addOperand(MI.getOperand(2));
704 TransferImpOps(MI, MIB1, MIB2);
Evan Chengb9803a82009-11-06 23:52:48 +0000705 MI.eraseFromParent();
Evan Chengb9803a82009-11-06 23:52:48 +0000706 break;
707 }
Evan Cheng43130072010-05-12 23:13:12 +0000708
Anton Korobeynikov6d1e29d2010-08-30 22:50:36 +0000709 case ARM::MOVi32imm:
Evan Cheng63f35442010-11-13 02:25:14 +0000710 case ARM::MOVCCi32imm:
711 case ARM::t2MOVi32imm:
712 case ARM::t2MOVCCi32imm: {
Evan Cheng43130072010-05-12 23:13:12 +0000713 unsigned PredReg = 0;
714 ARMCC::CondCodes Pred = llvm::getInstrPredicate(&MI, PredReg);
Evan Chengb9803a82009-11-06 23:52:48 +0000715 unsigned DstReg = MI.getOperand(0).getReg();
Evan Cheng43130072010-05-12 23:13:12 +0000716 bool DstIsDead = MI.getOperand(0).isDead();
Evan Cheng63f35442010-11-13 02:25:14 +0000717 bool isCC = Opcode == ARM::MOVCCi32imm || Opcode == ARM::t2MOVCCi32imm;
718 const MachineOperand &MO = MI.getOperand(isCC ? 2 : 1);
Evan Cheng43130072010-05-12 23:13:12 +0000719 MachineInstrBuilder LO16, HI16;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000720
Evan Cheng63f35442010-11-13 02:25:14 +0000721 if (!STI->hasV6T2Ops() &&
722 (Opcode == ARM::MOVi32imm || Opcode == ARM::MOVCCi32imm)) {
Evan Cheng893d7fe2010-11-12 23:03:38 +0000723 // Expand into a movi + orr.
724 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi), DstReg);
725 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::ORRri))
726 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
727 .addReg(DstReg);
728
729 assert (MO.isImm() && "MOVi32imm w/ non-immediate source operand!");
730 unsigned ImmVal = (unsigned)MO.getImm();
731 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
732 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
733 LO16 = LO16.addImm(SOImmValV1);
734 HI16 = HI16.addImm(SOImmValV2);
735 (*LO16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
736 (*HI16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
737 LO16.addImm(Pred).addReg(PredReg).addReg(0);
738 HI16.addImm(Pred).addReg(PredReg).addReg(0);
739 TransferImpOps(MI, LO16, HI16);
740 MI.eraseFromParent();
741 break;
742 }
743
Anton Korobeynikov6d1e29d2010-08-30 22:50:36 +0000744 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
745 TII->get(Opcode == ARM::MOVi32imm ?
746 ARM::MOVi16 : ARM::t2MOVi16),
Evan Cheng43130072010-05-12 23:13:12 +0000747 DstReg);
Anton Korobeynikov6d1e29d2010-08-30 22:50:36 +0000748 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
749 TII->get(Opcode == ARM::MOVi32imm ?
750 ARM::MOVTi16 : ARM::t2MOVTi16))
Bob Wilson01b35c22010-10-15 18:25:59 +0000751 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
Evan Cheng43130072010-05-12 23:13:12 +0000752 .addReg(DstReg);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000753
Evan Cheng43130072010-05-12 23:13:12 +0000754 if (MO.isImm()) {
755 unsigned Imm = MO.getImm();
756 unsigned Lo16 = Imm & 0xffff;
757 unsigned Hi16 = (Imm >> 16) & 0xffff;
758 LO16 = LO16.addImm(Lo16);
759 HI16 = HI16.addImm(Hi16);
760 } else {
761 const GlobalValue *GV = MO.getGlobal();
762 unsigned TF = MO.getTargetFlags();
763 LO16 = LO16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_LO16);
764 HI16 = HI16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_HI16);
Evan Chengb9803a82009-11-06 23:52:48 +0000765 }
Evan Cheng43130072010-05-12 23:13:12 +0000766 (*LO16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
767 (*HI16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
768 LO16.addImm(Pred).addReg(PredReg);
769 HI16.addImm(Pred).addReg(PredReg);
770 TransferImpOps(MI, LO16, HI16);
Evan Chengb9803a82009-11-06 23:52:48 +0000771 MI.eraseFromParent();
Evan Chengd929f772010-05-13 00:17:02 +0000772 break;
773 }
774
775 case ARM::VMOVQQ: {
776 unsigned DstReg = MI.getOperand(0).getReg();
777 bool DstIsDead = MI.getOperand(0).isDead();
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000778 unsigned EvenDst = TRI->getSubReg(DstReg, ARM::qsub_0);
779 unsigned OddDst = TRI->getSubReg(DstReg, ARM::qsub_1);
Evan Chengd929f772010-05-13 00:17:02 +0000780 unsigned SrcReg = MI.getOperand(1).getReg();
781 bool SrcIsKill = MI.getOperand(1).isKill();
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000782 unsigned EvenSrc = TRI->getSubReg(SrcReg, ARM::qsub_0);
783 unsigned OddSrc = TRI->getSubReg(SrcReg, ARM::qsub_1);
Evan Chengd929f772010-05-13 00:17:02 +0000784 MachineInstrBuilder Even =
785 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
786 TII->get(ARM::VMOVQ))
Jim Grosbach18f30e62010-06-02 21:53:11 +0000787 .addReg(EvenDst,
Bob Wilson01b35c22010-10-15 18:25:59 +0000788 RegState::Define | getDeadRegState(DstIsDead))
Jim Grosbach18f30e62010-06-02 21:53:11 +0000789 .addReg(EvenSrc, getKillRegState(SrcIsKill)));
Evan Chengd929f772010-05-13 00:17:02 +0000790 MachineInstrBuilder Odd =
791 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
792 TII->get(ARM::VMOVQ))
Jim Grosbach18f30e62010-06-02 21:53:11 +0000793 .addReg(OddDst,
Bob Wilson01b35c22010-10-15 18:25:59 +0000794 RegState::Define | getDeadRegState(DstIsDead))
Jim Grosbach18f30e62010-06-02 21:53:11 +0000795 .addReg(OddSrc, getKillRegState(SrcIsKill)));
Evan Chengd929f772010-05-13 00:17:02 +0000796 TransferImpOps(MI, Even, Odd);
797 MI.eraseFromParent();
Bob Wilsonea606bb2010-09-16 00:31:32 +0000798 break;
Bob Wilson709d5922010-08-25 23:27:42 +0000799 }
800
Bill Wendling73fe34a2010-11-16 01:16:36 +0000801 case ARM::VLDMQIA:
802 case ARM::VLDMQDB: {
803 unsigned NewOpc = (Opcode == ARM::VLDMQIA) ? ARM::VLDMDIA : ARM::VLDMDDB;
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000804 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +0000805 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000806 unsigned OpIdx = 0;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000807
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000808 // Grab the Q register destination.
809 bool DstIsDead = MI.getOperand(OpIdx).isDead();
810 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
Bill Wendling73fe34a2010-11-16 01:16:36 +0000811
812 // Copy the source register.
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000813 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000814
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000815 // Copy the predicate operands.
816 MIB.addOperand(MI.getOperand(OpIdx++));
817 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000818
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000819 // Add the destination operands (D subregs).
820 unsigned D0 = TRI->getSubReg(DstReg, ARM::dsub_0);
821 unsigned D1 = TRI->getSubReg(DstReg, ARM::dsub_1);
822 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
823 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000824
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000825 // Add an implicit def for the super-register.
826 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
827 TransferImpOps(MI, MIB, MIB);
828 MI.eraseFromParent();
829 break;
830 }
831
Bill Wendling73fe34a2010-11-16 01:16:36 +0000832 case ARM::VSTMQIA:
833 case ARM::VSTMQDB: {
834 unsigned NewOpc = (Opcode == ARM::VSTMQIA) ? ARM::VSTMDIA : ARM::VSTMDDB;
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000835 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +0000836 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000837 unsigned OpIdx = 0;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000838
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000839 // Grab the Q register source.
840 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
841 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bill Wendling73fe34a2010-11-16 01:16:36 +0000842
843 // Copy the destination register.
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000844 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000845
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000846 // Copy the predicate operands.
847 MIB.addOperand(MI.getOperand(OpIdx++));
848 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000849
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000850 // Add the source operands (D subregs).
851 unsigned D0 = TRI->getSubReg(SrcReg, ARM::dsub_0);
852 unsigned D1 = TRI->getSubReg(SrcReg, ARM::dsub_1);
853 MIB.addReg(D0).addReg(D1);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000854
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000855 if (SrcIsKill)
856 // Add an implicit kill for the Q register.
857 (*MIB).addRegisterKilled(SrcReg, TRI, true);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000858
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000859 TransferImpOps(MI, MIB, MIB);
860 MI.eraseFromParent();
861 break;
862 }
Jim Grosbach65dc3032010-10-06 21:16:16 +0000863 case ARM::VDUPfqf:
864 case ARM::VDUPfdf:{
865 unsigned NewOpc = Opcode == ARM::VDUPfqf ? ARM::VDUPLNfq : ARM::VDUPLNfd;
866 MachineInstrBuilder MIB =
867 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
868 unsigned OpIdx = 0;
869 unsigned SrcReg = MI.getOperand(1).getReg();
870 unsigned Lane = getARMRegisterNumbering(SrcReg) & 1;
871 unsigned DReg = TRI->getMatchingSuperReg(SrcReg,
872 Lane & 1 ? ARM::ssub_1 : ARM::ssub_0, &ARM::DPR_VFP2RegClass);
873 // The lane is [0,1] for the containing DReg superregister.
874 // Copy the dst/src register operands.
875 MIB.addOperand(MI.getOperand(OpIdx++));
876 MIB.addReg(DReg);
877 ++OpIdx;
878 // Add the lane select operand.
879 MIB.addImm(Lane);
880 // Add the predicate operands.
881 MIB.addOperand(MI.getOperand(OpIdx++));
882 MIB.addOperand(MI.getOperand(OpIdx++));
883
884 TransferImpOps(MI, MIB, MIB);
885 MI.eraseFromParent();
886 break;
887 }
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000888
Bob Wilsonffde0802010-09-02 16:00:54 +0000889 case ARM::VLD1q8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000890 case ARM::VLD1q16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000891 case ARM::VLD1q32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000892 case ARM::VLD1q64Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000893 case ARM::VLD1q8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000894 case ARM::VLD1q16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000895 case ARM::VLD1q32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000896 case ARM::VLD1q64Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000897 case ARM::VLD2d8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000898 case ARM::VLD2d16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000899 case ARM::VLD2d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000900 case ARM::VLD2q8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000901 case ARM::VLD2q16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000902 case ARM::VLD2q32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000903 case ARM::VLD2d8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000904 case ARM::VLD2d16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000905 case ARM::VLD2d32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000906 case ARM::VLD2q8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000907 case ARM::VLD2q16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000908 case ARM::VLD2q32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000909 case ARM::VLD3d8Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +0000910 case ARM::VLD3d16Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +0000911 case ARM::VLD3d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000912 case ARM::VLD1d64TPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +0000913 case ARM::VLD3d8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000914 case ARM::VLD3d16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000915 case ARM::VLD3d32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000916 case ARM::VLD1d64TPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000917 case ARM::VLD3q8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000918 case ARM::VLD3q16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000919 case ARM::VLD3q32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000920 case ARM::VLD3q8oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000921 case ARM::VLD3q16oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000922 case ARM::VLD3q32oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000923 case ARM::VLD4d8Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +0000924 case ARM::VLD4d16Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +0000925 case ARM::VLD4d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000926 case ARM::VLD1d64QPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +0000927 case ARM::VLD4d8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000928 case ARM::VLD4d16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000929 case ARM::VLD4d32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000930 case ARM::VLD1d64QPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000931 case ARM::VLD4q8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000932 case ARM::VLD4q16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000933 case ARM::VLD4q32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000934 case ARM::VLD4q8oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000935 case ARM::VLD4q16oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000936 case ARM::VLD4q32oddPseudo_UPD:
Bob Wilson2a0e9742010-11-27 06:35:16 +0000937 case ARM::VLD1DUPq8Pseudo:
938 case ARM::VLD1DUPq16Pseudo:
939 case ARM::VLD1DUPq32Pseudo:
940 case ARM::VLD1DUPq8Pseudo_UPD:
941 case ARM::VLD1DUPq16Pseudo_UPD:
942 case ARM::VLD1DUPq32Pseudo_UPD:
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000943 case ARM::VLD2DUPd8Pseudo:
944 case ARM::VLD2DUPd16Pseudo:
945 case ARM::VLD2DUPd32Pseudo:
946 case ARM::VLD2DUPd8Pseudo_UPD:
947 case ARM::VLD2DUPd16Pseudo_UPD:
948 case ARM::VLD2DUPd32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +0000949 ExpandVLD(MBBI);
950 break;
Bob Wilsonffde0802010-09-02 16:00:54 +0000951
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000952 case ARM::VST1q8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000953 case ARM::VST1q16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000954 case ARM::VST1q32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000955 case ARM::VST1q64Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000956 case ARM::VST1q8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000957 case ARM::VST1q16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000958 case ARM::VST1q32Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000959 case ARM::VST1q64Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000960 case ARM::VST2d8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000961 case ARM::VST2d16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000962 case ARM::VST2d32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000963 case ARM::VST2q8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000964 case ARM::VST2q16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000965 case ARM::VST2q32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000966 case ARM::VST2d8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000967 case ARM::VST2d16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000968 case ARM::VST2d32Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000969 case ARM::VST2q8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000970 case ARM::VST2q16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000971 case ARM::VST2q32Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000972 case ARM::VST3d8Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +0000973 case ARM::VST3d16Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +0000974 case ARM::VST3d32Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +0000975 case ARM::VST1d64TPseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +0000976 case ARM::VST3d8Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000977 case ARM::VST3d16Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000978 case ARM::VST3d32Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000979 case ARM::VST1d64TPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000980 case ARM::VST3q8Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000981 case ARM::VST3q16Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000982 case ARM::VST3q32Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000983 case ARM::VST3q8oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000984 case ARM::VST3q16oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000985 case ARM::VST3q32oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000986 case ARM::VST4d8Pseudo:
Bob Wilson709d5922010-08-25 23:27:42 +0000987 case ARM::VST4d16Pseudo:
Bob Wilson709d5922010-08-25 23:27:42 +0000988 case ARM::VST4d32Pseudo:
Bob Wilson70e48b22010-08-26 05:33:30 +0000989 case ARM::VST1d64QPseudo:
Bob Wilson709d5922010-08-25 23:27:42 +0000990 case ARM::VST4d8Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000991 case ARM::VST4d16Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000992 case ARM::VST4d32Pseudo_UPD:
Bob Wilson70e48b22010-08-26 05:33:30 +0000993 case ARM::VST1d64QPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000994 case ARM::VST4q8Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000995 case ARM::VST4q16Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000996 case ARM::VST4q32Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000997 case ARM::VST4q8oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000998 case ARM::VST4q16oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000999 case ARM::VST4q32oddPseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001000 ExpandVST(MBBI);
1001 break;
1002
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001003 case ARM::VLD1LNq8Pseudo:
1004 case ARM::VLD1LNq16Pseudo:
1005 case ARM::VLD1LNq32Pseudo:
1006 case ARM::VLD1LNq8Pseudo_UPD:
1007 case ARM::VLD1LNq16Pseudo_UPD:
1008 case ARM::VLD1LNq32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001009 case ARM::VLD2LNd8Pseudo:
1010 case ARM::VLD2LNd16Pseudo:
1011 case ARM::VLD2LNd32Pseudo:
1012 case ARM::VLD2LNq16Pseudo:
1013 case ARM::VLD2LNq32Pseudo:
1014 case ARM::VLD2LNd8Pseudo_UPD:
1015 case ARM::VLD2LNd16Pseudo_UPD:
1016 case ARM::VLD2LNd32Pseudo_UPD:
1017 case ARM::VLD2LNq16Pseudo_UPD:
1018 case ARM::VLD2LNq32Pseudo_UPD:
1019 case ARM::VLD3LNd8Pseudo:
1020 case ARM::VLD3LNd16Pseudo:
1021 case ARM::VLD3LNd32Pseudo:
1022 case ARM::VLD3LNq16Pseudo:
1023 case ARM::VLD3LNq32Pseudo:
1024 case ARM::VLD3LNd8Pseudo_UPD:
1025 case ARM::VLD3LNd16Pseudo_UPD:
1026 case ARM::VLD3LNd32Pseudo_UPD:
1027 case ARM::VLD3LNq16Pseudo_UPD:
1028 case ARM::VLD3LNq32Pseudo_UPD:
1029 case ARM::VLD4LNd8Pseudo:
1030 case ARM::VLD4LNd16Pseudo:
1031 case ARM::VLD4LNd32Pseudo:
1032 case ARM::VLD4LNq16Pseudo:
1033 case ARM::VLD4LNq32Pseudo:
1034 case ARM::VLD4LNd8Pseudo_UPD:
1035 case ARM::VLD4LNd16Pseudo_UPD:
1036 case ARM::VLD4LNd32Pseudo_UPD:
1037 case ARM::VLD4LNq16Pseudo_UPD:
1038 case ARM::VLD4LNq32Pseudo_UPD:
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001039 case ARM::VST1LNq8Pseudo:
1040 case ARM::VST1LNq16Pseudo:
1041 case ARM::VST1LNq32Pseudo:
1042 case ARM::VST1LNq8Pseudo_UPD:
1043 case ARM::VST1LNq16Pseudo_UPD:
1044 case ARM::VST1LNq32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001045 case ARM::VST2LNd8Pseudo:
1046 case ARM::VST2LNd16Pseudo:
1047 case ARM::VST2LNd32Pseudo:
1048 case ARM::VST2LNq16Pseudo:
1049 case ARM::VST2LNq32Pseudo:
1050 case ARM::VST2LNd8Pseudo_UPD:
1051 case ARM::VST2LNd16Pseudo_UPD:
1052 case ARM::VST2LNd32Pseudo_UPD:
1053 case ARM::VST2LNq16Pseudo_UPD:
1054 case ARM::VST2LNq32Pseudo_UPD:
1055 case ARM::VST3LNd8Pseudo:
1056 case ARM::VST3LNd16Pseudo:
1057 case ARM::VST3LNd32Pseudo:
1058 case ARM::VST3LNq16Pseudo:
1059 case ARM::VST3LNq32Pseudo:
1060 case ARM::VST3LNd8Pseudo_UPD:
1061 case ARM::VST3LNd16Pseudo_UPD:
1062 case ARM::VST3LNd32Pseudo_UPD:
1063 case ARM::VST3LNq16Pseudo_UPD:
1064 case ARM::VST3LNq32Pseudo_UPD:
1065 case ARM::VST4LNd8Pseudo:
1066 case ARM::VST4LNd16Pseudo:
1067 case ARM::VST4LNd32Pseudo:
1068 case ARM::VST4LNq16Pseudo:
1069 case ARM::VST4LNq32Pseudo:
1070 case ARM::VST4LNd8Pseudo_UPD:
1071 case ARM::VST4LNd16Pseudo_UPD:
1072 case ARM::VST4LNd32Pseudo_UPD:
1073 case ARM::VST4LNq16Pseudo_UPD:
1074 case ARM::VST4LNq32Pseudo_UPD:
1075 ExpandLaneOp(MBBI);
1076 break;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001077
1078 case ARM::VTBL2Pseudo:
1079 ExpandVTBL(MBBI, ARM::VTBL2, false, 2); break;
1080 case ARM::VTBL3Pseudo:
1081 ExpandVTBL(MBBI, ARM::VTBL3, false, 3); break;
1082 case ARM::VTBL4Pseudo:
1083 ExpandVTBL(MBBI, ARM::VTBL4, false, 4); break;
1084 case ARM::VTBX2Pseudo:
1085 ExpandVTBL(MBBI, ARM::VTBX2, true, 2); break;
1086 case ARM::VTBX3Pseudo:
1087 ExpandVTBL(MBBI, ARM::VTBX3, true, 3); break;
1088 case ARM::VTBX4Pseudo:
1089 ExpandVTBL(MBBI, ARM::VTBX4, true, 4); break;
Bob Wilson709d5922010-08-25 23:27:42 +00001090 }
1091
1092 if (ModifiedOp)
Evan Chengd929f772010-05-13 00:17:02 +00001093 Modified = true;
Evan Chengb9803a82009-11-06 23:52:48 +00001094 MBBI = NMBBI;
1095 }
1096
1097 return Modified;
1098}
1099
1100bool ARMExpandPseudo::runOnMachineFunction(MachineFunction &MF) {
Jim Grosbache4ad3872010-10-19 23:27:08 +00001101 TII = static_cast<const ARMBaseInstrInfo*>(MF.getTarget().getInstrInfo());
Evan Chengd929f772010-05-13 00:17:02 +00001102 TRI = MF.getTarget().getRegisterInfo();
Evan Cheng893d7fe2010-11-12 23:03:38 +00001103 STI = &MF.getTarget().getSubtarget<ARMSubtarget>();
Evan Chengb9803a82009-11-06 23:52:48 +00001104
1105 bool Modified = false;
1106 for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E;
1107 ++MFI)
1108 Modified |= ExpandMBB(*MFI);
1109 return Modified;
1110}
1111
1112/// createARMExpandPseudoPass - returns an instance of the pseudo instruction
1113/// expansion pass.
1114FunctionPass *llvm::createARMExpandPseudoPass() {
1115 return new ARMExpandPseudo();
1116}